]> git.proxmox.com Git - mirror_ubuntu-jammy-kernel.git/blame - drivers/gpu/drm/i915/intel_ringbuffer.c
drm/i915: pass seqno to i915_hangcheck_ring_idle
[mirror_ubuntu-jammy-kernel.git] / drivers / gpu / drm / i915 / intel_ringbuffer.c
CommitLineData
62fdfeaf
EA
1/*
2 * Copyright © 2008-2010 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 * Zou Nan hai <nanhai.zou@intel.com>
26 * Xiang Hai hao<haihao.xiang@intel.com>
27 *
28 */
29
760285e7 30#include <drm/drmP.h>
62fdfeaf 31#include "i915_drv.h"
760285e7 32#include <drm/i915_drm.h>
62fdfeaf 33#include "i915_trace.h"
881f47b6 34#include "intel_drv.h"
62fdfeaf 35
8d315287
JB
36/*
37 * 965+ support PIPE_CONTROL commands, which provide finer grained control
38 * over cache flushing.
39 */
40struct pipe_control {
41 struct drm_i915_gem_object *obj;
42 volatile u32 *cpu_page;
43 u32 gtt_offset;
44};
45
c7dca47b
CW
46static inline int ring_space(struct intel_ring_buffer *ring)
47{
633cf8f5 48 int space = (ring->head & HEAD_ADDR) - (ring->tail + I915_RING_FREE_SPACE);
c7dca47b
CW
49 if (space < 0)
50 space += ring->size;
51 return space;
52}
53
b72f3acb 54static int
46f0f8d1
CW
55gen2_render_ring_flush(struct intel_ring_buffer *ring,
56 u32 invalidate_domains,
57 u32 flush_domains)
58{
59 u32 cmd;
60 int ret;
61
62 cmd = MI_FLUSH;
31b14c9f 63 if (((invalidate_domains|flush_domains) & I915_GEM_DOMAIN_RENDER) == 0)
46f0f8d1
CW
64 cmd |= MI_NO_WRITE_FLUSH;
65
66 if (invalidate_domains & I915_GEM_DOMAIN_SAMPLER)
67 cmd |= MI_READ_FLUSH;
68
69 ret = intel_ring_begin(ring, 2);
70 if (ret)
71 return ret;
72
73 intel_ring_emit(ring, cmd);
74 intel_ring_emit(ring, MI_NOOP);
75 intel_ring_advance(ring);
76
77 return 0;
78}
79
80static int
81gen4_render_ring_flush(struct intel_ring_buffer *ring,
82 u32 invalidate_domains,
83 u32 flush_domains)
62fdfeaf 84{
78501eac 85 struct drm_device *dev = ring->dev;
6f392d54 86 u32 cmd;
b72f3acb 87 int ret;
6f392d54 88
36d527de
CW
89 /*
90 * read/write caches:
91 *
92 * I915_GEM_DOMAIN_RENDER is always invalidated, but is
93 * only flushed if MI_NO_WRITE_FLUSH is unset. On 965, it is
94 * also flushed at 2d versus 3d pipeline switches.
95 *
96 * read-only caches:
97 *
98 * I915_GEM_DOMAIN_SAMPLER is flushed on pre-965 if
99 * MI_READ_FLUSH is set, and is always flushed on 965.
100 *
101 * I915_GEM_DOMAIN_COMMAND may not exist?
102 *
103 * I915_GEM_DOMAIN_INSTRUCTION, which exists on 965, is
104 * invalidated when MI_EXE_FLUSH is set.
105 *
106 * I915_GEM_DOMAIN_VERTEX, which exists on 965, is
107 * invalidated with every MI_FLUSH.
108 *
109 * TLBs:
110 *
111 * On 965, TLBs associated with I915_GEM_DOMAIN_COMMAND
112 * and I915_GEM_DOMAIN_CPU in are invalidated at PTE write and
113 * I915_GEM_DOMAIN_RENDER and I915_GEM_DOMAIN_SAMPLER
114 * are flushed at any MI_FLUSH.
115 */
116
117 cmd = MI_FLUSH | MI_NO_WRITE_FLUSH;
46f0f8d1 118 if ((invalidate_domains|flush_domains) & I915_GEM_DOMAIN_RENDER)
36d527de 119 cmd &= ~MI_NO_WRITE_FLUSH;
36d527de
CW
120 if (invalidate_domains & I915_GEM_DOMAIN_INSTRUCTION)
121 cmd |= MI_EXE_FLUSH;
62fdfeaf 122
36d527de
CW
123 if (invalidate_domains & I915_GEM_DOMAIN_COMMAND &&
124 (IS_G4X(dev) || IS_GEN5(dev)))
125 cmd |= MI_INVALIDATE_ISP;
70eac33e 126
36d527de
CW
127 ret = intel_ring_begin(ring, 2);
128 if (ret)
129 return ret;
b72f3acb 130
36d527de
CW
131 intel_ring_emit(ring, cmd);
132 intel_ring_emit(ring, MI_NOOP);
133 intel_ring_advance(ring);
b72f3acb
CW
134
135 return 0;
8187a2b7
ZN
136}
137
8d315287
JB
138/**
139 * Emits a PIPE_CONTROL with a non-zero post-sync operation, for
140 * implementing two workarounds on gen6. From section 1.4.7.1
141 * "PIPE_CONTROL" of the Sandy Bridge PRM volume 2 part 1:
142 *
143 * [DevSNB-C+{W/A}] Before any depth stall flush (including those
144 * produced by non-pipelined state commands), software needs to first
145 * send a PIPE_CONTROL with no bits set except Post-Sync Operation !=
146 * 0.
147 *
148 * [Dev-SNB{W/A}]: Before a PIPE_CONTROL with Write Cache Flush Enable
149 * =1, a PIPE_CONTROL with any non-zero post-sync-op is required.
150 *
151 * And the workaround for these two requires this workaround first:
152 *
153 * [Dev-SNB{W/A}]: Pipe-control with CS-stall bit set must be sent
154 * BEFORE the pipe-control with a post-sync op and no write-cache
155 * flushes.
156 *
157 * And this last workaround is tricky because of the requirements on
158 * that bit. From section 1.4.7.2.3 "Stall" of the Sandy Bridge PRM
159 * volume 2 part 1:
160 *
161 * "1 of the following must also be set:
162 * - Render Target Cache Flush Enable ([12] of DW1)
163 * - Depth Cache Flush Enable ([0] of DW1)
164 * - Stall at Pixel Scoreboard ([1] of DW1)
165 * - Depth Stall ([13] of DW1)
166 * - Post-Sync Operation ([13] of DW1)
167 * - Notify Enable ([8] of DW1)"
168 *
169 * The cache flushes require the workaround flush that triggered this
170 * one, so we can't use it. Depth stall would trigger the same.
171 * Post-sync nonzero is what triggered this second workaround, so we
172 * can't use that one either. Notify enable is IRQs, which aren't
173 * really our business. That leaves only stall at scoreboard.
174 */
175static int
176intel_emit_post_sync_nonzero_flush(struct intel_ring_buffer *ring)
177{
178 struct pipe_control *pc = ring->private;
179 u32 scratch_addr = pc->gtt_offset + 128;
180 int ret;
181
182
183 ret = intel_ring_begin(ring, 6);
184 if (ret)
185 return ret;
186
187 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(5));
188 intel_ring_emit(ring, PIPE_CONTROL_CS_STALL |
189 PIPE_CONTROL_STALL_AT_SCOREBOARD);
190 intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT); /* address */
191 intel_ring_emit(ring, 0); /* low dword */
192 intel_ring_emit(ring, 0); /* high dword */
193 intel_ring_emit(ring, MI_NOOP);
194 intel_ring_advance(ring);
195
196 ret = intel_ring_begin(ring, 6);
197 if (ret)
198 return ret;
199
200 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(5));
201 intel_ring_emit(ring, PIPE_CONTROL_QW_WRITE);
202 intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT); /* address */
203 intel_ring_emit(ring, 0);
204 intel_ring_emit(ring, 0);
205 intel_ring_emit(ring, MI_NOOP);
206 intel_ring_advance(ring);
207
208 return 0;
209}
210
211static int
212gen6_render_ring_flush(struct intel_ring_buffer *ring,
213 u32 invalidate_domains, u32 flush_domains)
214{
215 u32 flags = 0;
216 struct pipe_control *pc = ring->private;
217 u32 scratch_addr = pc->gtt_offset + 128;
218 int ret;
219
b3111509
PZ
220 /* Force SNB workarounds for PIPE_CONTROL flushes */
221 ret = intel_emit_post_sync_nonzero_flush(ring);
222 if (ret)
223 return ret;
224
8d315287
JB
225 /* Just flush everything. Experiments have shown that reducing the
226 * number of bits based on the write domains has little performance
227 * impact.
228 */
7d54a904
CW
229 if (flush_domains) {
230 flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
231 flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
232 /*
233 * Ensure that any following seqno writes only happen
234 * when the render cache is indeed flushed.
235 */
97f209bc 236 flags |= PIPE_CONTROL_CS_STALL;
7d54a904
CW
237 }
238 if (invalidate_domains) {
239 flags |= PIPE_CONTROL_TLB_INVALIDATE;
240 flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
241 flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
242 flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
243 flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
244 flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
245 /*
246 * TLB invalidate requires a post-sync write.
247 */
3ac78313 248 flags |= PIPE_CONTROL_QW_WRITE | PIPE_CONTROL_CS_STALL;
7d54a904 249 }
8d315287 250
6c6cf5aa 251 ret = intel_ring_begin(ring, 4);
8d315287
JB
252 if (ret)
253 return ret;
254
6c6cf5aa 255 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4));
8d315287
JB
256 intel_ring_emit(ring, flags);
257 intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT);
6c6cf5aa 258 intel_ring_emit(ring, 0);
8d315287
JB
259 intel_ring_advance(ring);
260
261 return 0;
262}
263
f3987631
PZ
264static int
265gen7_render_ring_cs_stall_wa(struct intel_ring_buffer *ring)
266{
267 int ret;
268
269 ret = intel_ring_begin(ring, 4);
270 if (ret)
271 return ret;
272
273 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4));
274 intel_ring_emit(ring, PIPE_CONTROL_CS_STALL |
275 PIPE_CONTROL_STALL_AT_SCOREBOARD);
276 intel_ring_emit(ring, 0);
277 intel_ring_emit(ring, 0);
278 intel_ring_advance(ring);
279
280 return 0;
281}
282
4772eaeb
PZ
283static int
284gen7_render_ring_flush(struct intel_ring_buffer *ring,
285 u32 invalidate_domains, u32 flush_domains)
286{
287 u32 flags = 0;
288 struct pipe_control *pc = ring->private;
289 u32 scratch_addr = pc->gtt_offset + 128;
290 int ret;
291
f3987631
PZ
292 /*
293 * Ensure that any following seqno writes only happen when the render
294 * cache is indeed flushed.
295 *
296 * Workaround: 4th PIPE_CONTROL command (except the ones with only
297 * read-cache invalidate bits set) must have the CS_STALL bit set. We
298 * don't try to be clever and just set it unconditionally.
299 */
300 flags |= PIPE_CONTROL_CS_STALL;
301
4772eaeb
PZ
302 /* Just flush everything. Experiments have shown that reducing the
303 * number of bits based on the write domains has little performance
304 * impact.
305 */
306 if (flush_domains) {
307 flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
308 flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
4772eaeb
PZ
309 }
310 if (invalidate_domains) {
311 flags |= PIPE_CONTROL_TLB_INVALIDATE;
312 flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
313 flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
314 flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
315 flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
316 flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
317 /*
318 * TLB invalidate requires a post-sync write.
319 */
320 flags |= PIPE_CONTROL_QW_WRITE;
b9e1faa7 321 flags |= PIPE_CONTROL_GLOBAL_GTT_IVB;
f3987631
PZ
322
323 /* Workaround: we must issue a pipe_control with CS-stall bit
324 * set before a pipe_control command that has the state cache
325 * invalidate bit set. */
326 gen7_render_ring_cs_stall_wa(ring);
4772eaeb
PZ
327 }
328
329 ret = intel_ring_begin(ring, 4);
330 if (ret)
331 return ret;
332
333 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4));
334 intel_ring_emit(ring, flags);
b9e1faa7 335 intel_ring_emit(ring, scratch_addr);
4772eaeb
PZ
336 intel_ring_emit(ring, 0);
337 intel_ring_advance(ring);
338
339 return 0;
340}
341
78501eac 342static void ring_write_tail(struct intel_ring_buffer *ring,
297b0c5b 343 u32 value)
d46eefa2 344{
78501eac 345 drm_i915_private_t *dev_priv = ring->dev->dev_private;
297b0c5b 346 I915_WRITE_TAIL(ring, value);
d46eefa2
XH
347}
348
78501eac 349u32 intel_ring_get_active_head(struct intel_ring_buffer *ring)
8187a2b7 350{
78501eac
CW
351 drm_i915_private_t *dev_priv = ring->dev->dev_private;
352 u32 acthd_reg = INTEL_INFO(ring->dev)->gen >= 4 ?
3d281d8c 353 RING_ACTHD(ring->mmio_base) : ACTHD;
8187a2b7
ZN
354
355 return I915_READ(acthd_reg);
356}
357
78501eac 358static int init_ring_common(struct intel_ring_buffer *ring)
8187a2b7 359{
b7884eb4
DV
360 struct drm_device *dev = ring->dev;
361 drm_i915_private_t *dev_priv = dev->dev_private;
05394f39 362 struct drm_i915_gem_object *obj = ring->obj;
b7884eb4 363 int ret = 0;
8187a2b7 364 u32 head;
8187a2b7 365
b7884eb4
DV
366 if (HAS_FORCE_WAKE(dev))
367 gen6_gt_force_wake_get(dev_priv);
368
8187a2b7 369 /* Stop the ring if it's running. */
7f2ab699 370 I915_WRITE_CTL(ring, 0);
570ef608 371 I915_WRITE_HEAD(ring, 0);
78501eac 372 ring->write_tail(ring, 0);
8187a2b7 373
570ef608 374 head = I915_READ_HEAD(ring) & HEAD_ADDR;
8187a2b7
ZN
375
376 /* G45 ring initialization fails to reset head to zero */
377 if (head != 0) {
6fd0d56e
CW
378 DRM_DEBUG_KMS("%s head not reset to zero "
379 "ctl %08x head %08x tail %08x start %08x\n",
380 ring->name,
381 I915_READ_CTL(ring),
382 I915_READ_HEAD(ring),
383 I915_READ_TAIL(ring),
384 I915_READ_START(ring));
8187a2b7 385
570ef608 386 I915_WRITE_HEAD(ring, 0);
8187a2b7 387
6fd0d56e
CW
388 if (I915_READ_HEAD(ring) & HEAD_ADDR) {
389 DRM_ERROR("failed to set %s head to zero "
390 "ctl %08x head %08x tail %08x start %08x\n",
391 ring->name,
392 I915_READ_CTL(ring),
393 I915_READ_HEAD(ring),
394 I915_READ_TAIL(ring),
395 I915_READ_START(ring));
396 }
8187a2b7
ZN
397 }
398
0d8957c8
DV
399 /* Initialize the ring. This must happen _after_ we've cleared the ring
400 * registers with the above sequence (the readback of the HEAD registers
401 * also enforces ordering), otherwise the hw might lose the new ring
402 * register values. */
403 I915_WRITE_START(ring, obj->gtt_offset);
7f2ab699 404 I915_WRITE_CTL(ring,
ae69b42a 405 ((ring->size - PAGE_SIZE) & RING_NR_PAGES)
5d031e5b 406 | RING_VALID);
8187a2b7 407
8187a2b7 408 /* If the head is still not zero, the ring is dead */
f01db988
SP
409 if (wait_for((I915_READ_CTL(ring) & RING_VALID) != 0 &&
410 I915_READ_START(ring) == obj->gtt_offset &&
411 (I915_READ_HEAD(ring) & HEAD_ADDR) == 0, 50)) {
e74cfed5
CW
412 DRM_ERROR("%s initialization failed "
413 "ctl %08x head %08x tail %08x start %08x\n",
414 ring->name,
415 I915_READ_CTL(ring),
416 I915_READ_HEAD(ring),
417 I915_READ_TAIL(ring),
418 I915_READ_START(ring));
b7884eb4
DV
419 ret = -EIO;
420 goto out;
8187a2b7
ZN
421 }
422
78501eac
CW
423 if (!drm_core_check_feature(ring->dev, DRIVER_MODESET))
424 i915_kernel_lost_context(ring->dev);
8187a2b7 425 else {
c7dca47b 426 ring->head = I915_READ_HEAD(ring);
870e86dd 427 ring->tail = I915_READ_TAIL(ring) & TAIL_ADDR;
c7dca47b 428 ring->space = ring_space(ring);
c3b20037 429 ring->last_retired_head = -1;
8187a2b7 430 }
1ec14ad3 431
b7884eb4
DV
432out:
433 if (HAS_FORCE_WAKE(dev))
434 gen6_gt_force_wake_put(dev_priv);
435
436 return ret;
8187a2b7
ZN
437}
438
c6df541c
CW
439static int
440init_pipe_control(struct intel_ring_buffer *ring)
441{
442 struct pipe_control *pc;
443 struct drm_i915_gem_object *obj;
444 int ret;
445
446 if (ring->private)
447 return 0;
448
449 pc = kmalloc(sizeof(*pc), GFP_KERNEL);
450 if (!pc)
451 return -ENOMEM;
452
453 obj = i915_gem_alloc_object(ring->dev, 4096);
454 if (obj == NULL) {
455 DRM_ERROR("Failed to allocate seqno page\n");
456 ret = -ENOMEM;
457 goto err;
458 }
e4ffd173
CW
459
460 i915_gem_object_set_cache_level(obj, I915_CACHE_LLC);
c6df541c 461
86a1ee26 462 ret = i915_gem_object_pin(obj, 4096, true, false);
c6df541c
CW
463 if (ret)
464 goto err_unref;
465
466 pc->gtt_offset = obj->gtt_offset;
9da3da66 467 pc->cpu_page = kmap(sg_page(obj->pages->sgl));
c6df541c
CW
468 if (pc->cpu_page == NULL)
469 goto err_unpin;
470
2b1086cc
VS
471 DRM_DEBUG_DRIVER("%s pipe control offset: 0x%08x\n",
472 ring->name, pc->gtt_offset);
473
c6df541c
CW
474 pc->obj = obj;
475 ring->private = pc;
476 return 0;
477
478err_unpin:
479 i915_gem_object_unpin(obj);
480err_unref:
481 drm_gem_object_unreference(&obj->base);
482err:
483 kfree(pc);
484 return ret;
485}
486
487static void
488cleanup_pipe_control(struct intel_ring_buffer *ring)
489{
490 struct pipe_control *pc = ring->private;
491 struct drm_i915_gem_object *obj;
492
493 if (!ring->private)
494 return;
495
496 obj = pc->obj;
9da3da66
CW
497
498 kunmap(sg_page(obj->pages->sgl));
c6df541c
CW
499 i915_gem_object_unpin(obj);
500 drm_gem_object_unreference(&obj->base);
501
502 kfree(pc);
503 ring->private = NULL;
504}
505
78501eac 506static int init_render_ring(struct intel_ring_buffer *ring)
8187a2b7 507{
78501eac 508 struct drm_device *dev = ring->dev;
1ec14ad3 509 struct drm_i915_private *dev_priv = dev->dev_private;
78501eac 510 int ret = init_ring_common(ring);
a69ffdbf 511
1c8c38c5 512 if (INTEL_INFO(dev)->gen > 3)
6b26c86d 513 I915_WRITE(MI_MODE, _MASKED_BIT_ENABLE(VS_TIMER_DISPATCH));
1c8c38c5
CW
514
515 /* We need to disable the AsyncFlip performance optimisations in order
516 * to use MI_WAIT_FOR_EVENT within the CS. It should already be
517 * programmed to '1' on all products.
8693a824
DL
518 *
519 * WaDisableAsyncFlipPerfMode:snb,ivb,hsw,vlv
1c8c38c5
CW
520 */
521 if (INTEL_INFO(dev)->gen >= 6)
522 I915_WRITE(MI_MODE, _MASKED_BIT_ENABLE(ASYNC_FLIP_PERF_DISABLE));
523
f05bb0c7
CW
524 /* Required for the hardware to program scanline values for waiting */
525 if (INTEL_INFO(dev)->gen == 6)
526 I915_WRITE(GFX_MODE,
527 _MASKED_BIT_ENABLE(GFX_TLB_INVALIDATE_ALWAYS));
528
1c8c38c5
CW
529 if (IS_GEN7(dev))
530 I915_WRITE(GFX_MODE_GEN7,
531 _MASKED_BIT_DISABLE(GFX_TLB_INVALIDATE_ALWAYS) |
532 _MASKED_BIT_ENABLE(GFX_REPLAY_MODE));
78501eac 533
8d315287 534 if (INTEL_INFO(dev)->gen >= 5) {
c6df541c
CW
535 ret = init_pipe_control(ring);
536 if (ret)
537 return ret;
538 }
539
5e13a0c5 540 if (IS_GEN6(dev)) {
3a69ddd6
KG
541 /* From the Sandybridge PRM, volume 1 part 3, page 24:
542 * "If this bit is set, STCunit will have LRA as replacement
543 * policy. [...] This bit must be reset. LRA replacement
544 * policy is not supported."
545 */
546 I915_WRITE(CACHE_MODE_0,
5e13a0c5 547 _MASKED_BIT_DISABLE(CM0_STC_EVICT_DISABLE_LRA_SNB));
12b0286f
BW
548
549 /* This is not explicitly set for GEN6, so read the register.
550 * see intel_ring_mi_set_context() for why we care.
551 * TODO: consider explicitly setting the bit for GEN5
552 */
553 ring->itlb_before_ctx_switch =
554 !!(I915_READ(GFX_MODE) & GFX_TLB_INVALIDATE_ALWAYS);
84f9f938
BW
555 }
556
6b26c86d
DV
557 if (INTEL_INFO(dev)->gen >= 6)
558 I915_WRITE(INSTPM, _MASKED_BIT_ENABLE(INSTPM_FORCE_ORDERING));
84f9f938 559
e1ef7cc2 560 if (HAS_L3_GPU_CACHE(dev))
15b9f80e
BW
561 I915_WRITE_IMR(ring, ~GEN6_RENDER_L3_PARITY_ERROR);
562
8187a2b7
ZN
563 return ret;
564}
565
c6df541c
CW
566static void render_ring_cleanup(struct intel_ring_buffer *ring)
567{
b45305fc
DV
568 struct drm_device *dev = ring->dev;
569
c6df541c
CW
570 if (!ring->private)
571 return;
572
b45305fc
DV
573 if (HAS_BROKEN_CS_TLB(dev))
574 drm_gem_object_unreference(to_gem_object(ring->private));
575
c6df541c
CW
576 cleanup_pipe_control(ring);
577}
578
1ec14ad3 579static void
c8c99b0f 580update_mboxes(struct intel_ring_buffer *ring,
9d773091 581 u32 mmio_offset)
1ec14ad3 582{
1c8b46fc 583 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
c8c99b0f 584 intel_ring_emit(ring, mmio_offset);
9d773091 585 intel_ring_emit(ring, ring->outstanding_lazy_request);
1ec14ad3
CW
586}
587
c8c99b0f
BW
588/**
589 * gen6_add_request - Update the semaphore mailbox registers
590 *
591 * @ring - ring that is adding a request
592 * @seqno - return seqno stuck into the ring
593 *
594 * Update the mailbox registers in the *other* rings with the current seqno.
595 * This acts like a signal in the canonical semaphore.
596 */
1ec14ad3 597static int
9d773091 598gen6_add_request(struct intel_ring_buffer *ring)
1ec14ad3 599{
c8c99b0f
BW
600 u32 mbox1_reg;
601 u32 mbox2_reg;
1ec14ad3
CW
602 int ret;
603
604 ret = intel_ring_begin(ring, 10);
605 if (ret)
606 return ret;
607
c8c99b0f
BW
608 mbox1_reg = ring->signal_mbox[0];
609 mbox2_reg = ring->signal_mbox[1];
1ec14ad3 610
9d773091
CW
611 update_mboxes(ring, mbox1_reg);
612 update_mboxes(ring, mbox2_reg);
1ec14ad3
CW
613 intel_ring_emit(ring, MI_STORE_DWORD_INDEX);
614 intel_ring_emit(ring, I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
9d773091 615 intel_ring_emit(ring, ring->outstanding_lazy_request);
1ec14ad3
CW
616 intel_ring_emit(ring, MI_USER_INTERRUPT);
617 intel_ring_advance(ring);
618
1ec14ad3
CW
619 return 0;
620}
621
f72b3435
MK
622static inline bool i915_gem_has_seqno_wrapped(struct drm_device *dev,
623 u32 seqno)
624{
625 struct drm_i915_private *dev_priv = dev->dev_private;
626 return dev_priv->last_seqno < seqno;
627}
628
c8c99b0f
BW
629/**
630 * intel_ring_sync - sync the waiter to the signaller on seqno
631 *
632 * @waiter - ring that is waiting
633 * @signaller - ring which has, or will signal
634 * @seqno - seqno which the waiter will block on
635 */
636static int
686cb5f9
DV
637gen6_ring_sync(struct intel_ring_buffer *waiter,
638 struct intel_ring_buffer *signaller,
639 u32 seqno)
1ec14ad3
CW
640{
641 int ret;
c8c99b0f
BW
642 u32 dw1 = MI_SEMAPHORE_MBOX |
643 MI_SEMAPHORE_COMPARE |
644 MI_SEMAPHORE_REGISTER;
1ec14ad3 645
1500f7ea
BW
646 /* Throughout all of the GEM code, seqno passed implies our current
647 * seqno is >= the last seqno executed. However for hardware the
648 * comparison is strictly greater than.
649 */
650 seqno -= 1;
651
686cb5f9
DV
652 WARN_ON(signaller->semaphore_register[waiter->id] ==
653 MI_SEMAPHORE_SYNC_INVALID);
654
c8c99b0f 655 ret = intel_ring_begin(waiter, 4);
1ec14ad3
CW
656 if (ret)
657 return ret;
658
f72b3435
MK
659 /* If seqno wrap happened, omit the wait with no-ops */
660 if (likely(!i915_gem_has_seqno_wrapped(waiter->dev, seqno))) {
661 intel_ring_emit(waiter,
662 dw1 |
663 signaller->semaphore_register[waiter->id]);
664 intel_ring_emit(waiter, seqno);
665 intel_ring_emit(waiter, 0);
666 intel_ring_emit(waiter, MI_NOOP);
667 } else {
668 intel_ring_emit(waiter, MI_NOOP);
669 intel_ring_emit(waiter, MI_NOOP);
670 intel_ring_emit(waiter, MI_NOOP);
671 intel_ring_emit(waiter, MI_NOOP);
672 }
c8c99b0f 673 intel_ring_advance(waiter);
1ec14ad3
CW
674
675 return 0;
676}
677
c6df541c
CW
678#define PIPE_CONTROL_FLUSH(ring__, addr__) \
679do { \
fcbc34e4
KG
680 intel_ring_emit(ring__, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE | \
681 PIPE_CONTROL_DEPTH_STALL); \
c6df541c
CW
682 intel_ring_emit(ring__, (addr__) | PIPE_CONTROL_GLOBAL_GTT); \
683 intel_ring_emit(ring__, 0); \
684 intel_ring_emit(ring__, 0); \
685} while (0)
686
687static int
9d773091 688pc_render_add_request(struct intel_ring_buffer *ring)
c6df541c 689{
c6df541c
CW
690 struct pipe_control *pc = ring->private;
691 u32 scratch_addr = pc->gtt_offset + 128;
692 int ret;
693
694 /* For Ironlake, MI_USER_INTERRUPT was deprecated and apparently
695 * incoherent with writes to memory, i.e. completely fubar,
696 * so we need to use PIPE_NOTIFY instead.
697 *
698 * However, we also need to workaround the qword write
699 * incoherence by flushing the 6 PIPE_NOTIFY buffers out to
700 * memory before requesting an interrupt.
701 */
702 ret = intel_ring_begin(ring, 32);
703 if (ret)
704 return ret;
705
fcbc34e4 706 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE |
9d971b37
KG
707 PIPE_CONTROL_WRITE_FLUSH |
708 PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE);
c6df541c 709 intel_ring_emit(ring, pc->gtt_offset | PIPE_CONTROL_GLOBAL_GTT);
9d773091 710 intel_ring_emit(ring, ring->outstanding_lazy_request);
c6df541c
CW
711 intel_ring_emit(ring, 0);
712 PIPE_CONTROL_FLUSH(ring, scratch_addr);
713 scratch_addr += 128; /* write to separate cachelines */
714 PIPE_CONTROL_FLUSH(ring, scratch_addr);
715 scratch_addr += 128;
716 PIPE_CONTROL_FLUSH(ring, scratch_addr);
717 scratch_addr += 128;
718 PIPE_CONTROL_FLUSH(ring, scratch_addr);
719 scratch_addr += 128;
720 PIPE_CONTROL_FLUSH(ring, scratch_addr);
721 scratch_addr += 128;
722 PIPE_CONTROL_FLUSH(ring, scratch_addr);
a71d8d94 723
fcbc34e4 724 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE |
9d971b37
KG
725 PIPE_CONTROL_WRITE_FLUSH |
726 PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE |
c6df541c
CW
727 PIPE_CONTROL_NOTIFY);
728 intel_ring_emit(ring, pc->gtt_offset | PIPE_CONTROL_GLOBAL_GTT);
9d773091 729 intel_ring_emit(ring, ring->outstanding_lazy_request);
c6df541c
CW
730 intel_ring_emit(ring, 0);
731 intel_ring_advance(ring);
732
c6df541c
CW
733 return 0;
734}
735
4cd53c0c 736static u32
b2eadbc8 737gen6_ring_get_seqno(struct intel_ring_buffer *ring, bool lazy_coherency)
4cd53c0c 738{
4cd53c0c
DV
739 /* Workaround to force correct ordering between irq and seqno writes on
740 * ivb (and maybe also on snb) by reading from a CS register (like
741 * ACTHD) before reading the status page. */
b2eadbc8 742 if (!lazy_coherency)
4cd53c0c
DV
743 intel_ring_get_active_head(ring);
744 return intel_read_status_page(ring, I915_GEM_HWS_INDEX);
745}
746
8187a2b7 747static u32
b2eadbc8 748ring_get_seqno(struct intel_ring_buffer *ring, bool lazy_coherency)
8187a2b7 749{
1ec14ad3
CW
750 return intel_read_status_page(ring, I915_GEM_HWS_INDEX);
751}
752
b70ec5bf
MK
753static void
754ring_set_seqno(struct intel_ring_buffer *ring, u32 seqno)
755{
756 intel_write_status_page(ring, I915_GEM_HWS_INDEX, seqno);
757}
758
c6df541c 759static u32
b2eadbc8 760pc_render_get_seqno(struct intel_ring_buffer *ring, bool lazy_coherency)
c6df541c
CW
761{
762 struct pipe_control *pc = ring->private;
763 return pc->cpu_page[0];
764}
765
b70ec5bf
MK
766static void
767pc_render_set_seqno(struct intel_ring_buffer *ring, u32 seqno)
768{
769 struct pipe_control *pc = ring->private;
770 pc->cpu_page[0] = seqno;
771}
772
e48d8634
DV
773static bool
774gen5_ring_get_irq(struct intel_ring_buffer *ring)
775{
776 struct drm_device *dev = ring->dev;
777 drm_i915_private_t *dev_priv = dev->dev_private;
7338aefa 778 unsigned long flags;
e48d8634
DV
779
780 if (!dev->irq_enabled)
781 return false;
782
7338aefa 783 spin_lock_irqsave(&dev_priv->irq_lock, flags);
f637fde4
DV
784 if (ring->irq_refcount++ == 0) {
785 dev_priv->gt_irq_mask &= ~ring->irq_enable_mask;
786 I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
787 POSTING_READ(GTIMR);
788 }
7338aefa 789 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
e48d8634
DV
790
791 return true;
792}
793
794static void
795gen5_ring_put_irq(struct intel_ring_buffer *ring)
796{
797 struct drm_device *dev = ring->dev;
798 drm_i915_private_t *dev_priv = dev->dev_private;
7338aefa 799 unsigned long flags;
e48d8634 800
7338aefa 801 spin_lock_irqsave(&dev_priv->irq_lock, flags);
f637fde4
DV
802 if (--ring->irq_refcount == 0) {
803 dev_priv->gt_irq_mask |= ring->irq_enable_mask;
804 I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
805 POSTING_READ(GTIMR);
806 }
7338aefa 807 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
e48d8634
DV
808}
809
b13c2b96 810static bool
e3670319 811i9xx_ring_get_irq(struct intel_ring_buffer *ring)
62fdfeaf 812{
78501eac 813 struct drm_device *dev = ring->dev;
01a03331 814 drm_i915_private_t *dev_priv = dev->dev_private;
7338aefa 815 unsigned long flags;
62fdfeaf 816
b13c2b96
CW
817 if (!dev->irq_enabled)
818 return false;
819
7338aefa 820 spin_lock_irqsave(&dev_priv->irq_lock, flags);
f637fde4
DV
821 if (ring->irq_refcount++ == 0) {
822 dev_priv->irq_mask &= ~ring->irq_enable_mask;
823 I915_WRITE(IMR, dev_priv->irq_mask);
824 POSTING_READ(IMR);
825 }
7338aefa 826 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
b13c2b96
CW
827
828 return true;
62fdfeaf
EA
829}
830
8187a2b7 831static void
e3670319 832i9xx_ring_put_irq(struct intel_ring_buffer *ring)
62fdfeaf 833{
78501eac 834 struct drm_device *dev = ring->dev;
01a03331 835 drm_i915_private_t *dev_priv = dev->dev_private;
7338aefa 836 unsigned long flags;
62fdfeaf 837
7338aefa 838 spin_lock_irqsave(&dev_priv->irq_lock, flags);
f637fde4
DV
839 if (--ring->irq_refcount == 0) {
840 dev_priv->irq_mask |= ring->irq_enable_mask;
841 I915_WRITE(IMR, dev_priv->irq_mask);
842 POSTING_READ(IMR);
843 }
7338aefa 844 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
62fdfeaf
EA
845}
846
c2798b19
CW
847static bool
848i8xx_ring_get_irq(struct intel_ring_buffer *ring)
849{
850 struct drm_device *dev = ring->dev;
851 drm_i915_private_t *dev_priv = dev->dev_private;
7338aefa 852 unsigned long flags;
c2798b19
CW
853
854 if (!dev->irq_enabled)
855 return false;
856
7338aefa 857 spin_lock_irqsave(&dev_priv->irq_lock, flags);
c2798b19
CW
858 if (ring->irq_refcount++ == 0) {
859 dev_priv->irq_mask &= ~ring->irq_enable_mask;
860 I915_WRITE16(IMR, dev_priv->irq_mask);
861 POSTING_READ16(IMR);
862 }
7338aefa 863 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
c2798b19
CW
864
865 return true;
866}
867
868static void
869i8xx_ring_put_irq(struct intel_ring_buffer *ring)
870{
871 struct drm_device *dev = ring->dev;
872 drm_i915_private_t *dev_priv = dev->dev_private;
7338aefa 873 unsigned long flags;
c2798b19 874
7338aefa 875 spin_lock_irqsave(&dev_priv->irq_lock, flags);
c2798b19
CW
876 if (--ring->irq_refcount == 0) {
877 dev_priv->irq_mask |= ring->irq_enable_mask;
878 I915_WRITE16(IMR, dev_priv->irq_mask);
879 POSTING_READ16(IMR);
880 }
7338aefa 881 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
c2798b19
CW
882}
883
78501eac 884void intel_ring_setup_status_page(struct intel_ring_buffer *ring)
8187a2b7 885{
4593010b 886 struct drm_device *dev = ring->dev;
78501eac 887 drm_i915_private_t *dev_priv = ring->dev->dev_private;
4593010b
EA
888 u32 mmio = 0;
889
890 /* The ring status page addresses are no longer next to the rest of
891 * the ring registers as of gen7.
892 */
893 if (IS_GEN7(dev)) {
894 switch (ring->id) {
96154f2f 895 case RCS:
4593010b
EA
896 mmio = RENDER_HWS_PGA_GEN7;
897 break;
96154f2f 898 case BCS:
4593010b
EA
899 mmio = BLT_HWS_PGA_GEN7;
900 break;
96154f2f 901 case VCS:
4593010b
EA
902 mmio = BSD_HWS_PGA_GEN7;
903 break;
904 }
905 } else if (IS_GEN6(ring->dev)) {
906 mmio = RING_HWS_PGA_GEN6(ring->mmio_base);
907 } else {
908 mmio = RING_HWS_PGA(ring->mmio_base);
909 }
910
78501eac
CW
911 I915_WRITE(mmio, (u32)ring->status_page.gfx_addr);
912 POSTING_READ(mmio);
8187a2b7
ZN
913}
914
b72f3acb 915static int
78501eac
CW
916bsd_ring_flush(struct intel_ring_buffer *ring,
917 u32 invalidate_domains,
918 u32 flush_domains)
d1b851fc 919{
b72f3acb
CW
920 int ret;
921
b72f3acb
CW
922 ret = intel_ring_begin(ring, 2);
923 if (ret)
924 return ret;
925
926 intel_ring_emit(ring, MI_FLUSH);
927 intel_ring_emit(ring, MI_NOOP);
928 intel_ring_advance(ring);
929 return 0;
d1b851fc
ZN
930}
931
3cce469c 932static int
9d773091 933i9xx_add_request(struct intel_ring_buffer *ring)
d1b851fc 934{
3cce469c
CW
935 int ret;
936
937 ret = intel_ring_begin(ring, 4);
938 if (ret)
939 return ret;
6f392d54 940
3cce469c
CW
941 intel_ring_emit(ring, MI_STORE_DWORD_INDEX);
942 intel_ring_emit(ring, I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
9d773091 943 intel_ring_emit(ring, ring->outstanding_lazy_request);
3cce469c
CW
944 intel_ring_emit(ring, MI_USER_INTERRUPT);
945 intel_ring_advance(ring);
d1b851fc 946
3cce469c 947 return 0;
d1b851fc
ZN
948}
949
0f46832f 950static bool
25c06300 951gen6_ring_get_irq(struct intel_ring_buffer *ring)
0f46832f
CW
952{
953 struct drm_device *dev = ring->dev;
01a03331 954 drm_i915_private_t *dev_priv = dev->dev_private;
7338aefa 955 unsigned long flags;
0f46832f
CW
956
957 if (!dev->irq_enabled)
958 return false;
959
4cd53c0c
DV
960 /* It looks like we need to prevent the gt from suspending while waiting
961 * for an notifiy irq, otherwise irqs seem to get lost on at least the
962 * blt/bsd rings on ivb. */
99ffa162 963 gen6_gt_force_wake_get(dev_priv);
4cd53c0c 964
7338aefa 965 spin_lock_irqsave(&dev_priv->irq_lock, flags);
01a03331 966 if (ring->irq_refcount++ == 0) {
e1ef7cc2 967 if (HAS_L3_GPU_CACHE(dev) && ring->id == RCS)
15b9f80e
BW
968 I915_WRITE_IMR(ring, ~(ring->irq_enable_mask |
969 GEN6_RENDER_L3_PARITY_ERROR));
970 else
971 I915_WRITE_IMR(ring, ~ring->irq_enable_mask);
f637fde4
DV
972 dev_priv->gt_irq_mask &= ~ring->irq_enable_mask;
973 I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
974 POSTING_READ(GTIMR);
0f46832f 975 }
7338aefa 976 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
0f46832f
CW
977
978 return true;
979}
980
981static void
25c06300 982gen6_ring_put_irq(struct intel_ring_buffer *ring)
0f46832f
CW
983{
984 struct drm_device *dev = ring->dev;
01a03331 985 drm_i915_private_t *dev_priv = dev->dev_private;
7338aefa 986 unsigned long flags;
0f46832f 987
7338aefa 988 spin_lock_irqsave(&dev_priv->irq_lock, flags);
01a03331 989 if (--ring->irq_refcount == 0) {
e1ef7cc2 990 if (HAS_L3_GPU_CACHE(dev) && ring->id == RCS)
15b9f80e
BW
991 I915_WRITE_IMR(ring, ~GEN6_RENDER_L3_PARITY_ERROR);
992 else
993 I915_WRITE_IMR(ring, ~0);
f637fde4
DV
994 dev_priv->gt_irq_mask |= ring->irq_enable_mask;
995 I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
996 POSTING_READ(GTIMR);
1ec14ad3 997 }
7338aefa 998 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
4cd53c0c 999
99ffa162 1000 gen6_gt_force_wake_put(dev_priv);
d1b851fc
ZN
1001}
1002
d1b851fc 1003static int
d7d4eedd
CW
1004i965_dispatch_execbuffer(struct intel_ring_buffer *ring,
1005 u32 offset, u32 length,
1006 unsigned flags)
d1b851fc 1007{
e1f99ce6 1008 int ret;
78501eac 1009
e1f99ce6
CW
1010 ret = intel_ring_begin(ring, 2);
1011 if (ret)
1012 return ret;
1013
78501eac 1014 intel_ring_emit(ring,
65f56876
CW
1015 MI_BATCH_BUFFER_START |
1016 MI_BATCH_GTT |
d7d4eedd 1017 (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE_I965));
c4e7a414 1018 intel_ring_emit(ring, offset);
78501eac
CW
1019 intel_ring_advance(ring);
1020
d1b851fc
ZN
1021 return 0;
1022}
1023
b45305fc
DV
1024/* Just userspace ABI convention to limit the wa batch bo to a resonable size */
1025#define I830_BATCH_LIMIT (256*1024)
8187a2b7 1026static int
fb3256da 1027i830_dispatch_execbuffer(struct intel_ring_buffer *ring,
d7d4eedd
CW
1028 u32 offset, u32 len,
1029 unsigned flags)
62fdfeaf 1030{
c4e7a414 1031 int ret;
62fdfeaf 1032
b45305fc
DV
1033 if (flags & I915_DISPATCH_PINNED) {
1034 ret = intel_ring_begin(ring, 4);
1035 if (ret)
1036 return ret;
62fdfeaf 1037
b45305fc
DV
1038 intel_ring_emit(ring, MI_BATCH_BUFFER);
1039 intel_ring_emit(ring, offset | (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE));
1040 intel_ring_emit(ring, offset + len - 8);
1041 intel_ring_emit(ring, MI_NOOP);
1042 intel_ring_advance(ring);
1043 } else {
1044 struct drm_i915_gem_object *obj = ring->private;
1045 u32 cs_offset = obj->gtt_offset;
1046
1047 if (len > I830_BATCH_LIMIT)
1048 return -ENOSPC;
1049
1050 ret = intel_ring_begin(ring, 9+3);
1051 if (ret)
1052 return ret;
1053 /* Blit the batch (which has now all relocs applied) to the stable batch
1054 * scratch bo area (so that the CS never stumbles over its tlb
1055 * invalidation bug) ... */
1056 intel_ring_emit(ring, XY_SRC_COPY_BLT_CMD |
1057 XY_SRC_COPY_BLT_WRITE_ALPHA |
1058 XY_SRC_COPY_BLT_WRITE_RGB);
1059 intel_ring_emit(ring, BLT_DEPTH_32 | BLT_ROP_GXCOPY | 4096);
1060 intel_ring_emit(ring, 0);
1061 intel_ring_emit(ring, (DIV_ROUND_UP(len, 4096) << 16) | 1024);
1062 intel_ring_emit(ring, cs_offset);
1063 intel_ring_emit(ring, 0);
1064 intel_ring_emit(ring, 4096);
1065 intel_ring_emit(ring, offset);
1066 intel_ring_emit(ring, MI_FLUSH);
1067
1068 /* ... and execute it. */
1069 intel_ring_emit(ring, MI_BATCH_BUFFER);
1070 intel_ring_emit(ring, cs_offset | (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE));
1071 intel_ring_emit(ring, cs_offset + len - 8);
1072 intel_ring_advance(ring);
1073 }
e1f99ce6 1074
fb3256da
DV
1075 return 0;
1076}
1077
1078static int
1079i915_dispatch_execbuffer(struct intel_ring_buffer *ring,
d7d4eedd
CW
1080 u32 offset, u32 len,
1081 unsigned flags)
fb3256da
DV
1082{
1083 int ret;
1084
1085 ret = intel_ring_begin(ring, 2);
1086 if (ret)
1087 return ret;
1088
65f56876 1089 intel_ring_emit(ring, MI_BATCH_BUFFER_START | MI_BATCH_GTT);
d7d4eedd 1090 intel_ring_emit(ring, offset | (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE));
c4e7a414 1091 intel_ring_advance(ring);
62fdfeaf 1092
62fdfeaf
EA
1093 return 0;
1094}
1095
78501eac 1096static void cleanup_status_page(struct intel_ring_buffer *ring)
62fdfeaf 1097{
05394f39 1098 struct drm_i915_gem_object *obj;
62fdfeaf 1099
8187a2b7
ZN
1100 obj = ring->status_page.obj;
1101 if (obj == NULL)
62fdfeaf 1102 return;
62fdfeaf 1103
9da3da66 1104 kunmap(sg_page(obj->pages->sgl));
62fdfeaf 1105 i915_gem_object_unpin(obj);
05394f39 1106 drm_gem_object_unreference(&obj->base);
8187a2b7 1107 ring->status_page.obj = NULL;
62fdfeaf
EA
1108}
1109
78501eac 1110static int init_status_page(struct intel_ring_buffer *ring)
62fdfeaf 1111{
78501eac 1112 struct drm_device *dev = ring->dev;
05394f39 1113 struct drm_i915_gem_object *obj;
62fdfeaf
EA
1114 int ret;
1115
62fdfeaf
EA
1116 obj = i915_gem_alloc_object(dev, 4096);
1117 if (obj == NULL) {
1118 DRM_ERROR("Failed to allocate status page\n");
1119 ret = -ENOMEM;
1120 goto err;
1121 }
e4ffd173
CW
1122
1123 i915_gem_object_set_cache_level(obj, I915_CACHE_LLC);
62fdfeaf 1124
86a1ee26 1125 ret = i915_gem_object_pin(obj, 4096, true, false);
62fdfeaf 1126 if (ret != 0) {
62fdfeaf
EA
1127 goto err_unref;
1128 }
1129
05394f39 1130 ring->status_page.gfx_addr = obj->gtt_offset;
9da3da66 1131 ring->status_page.page_addr = kmap(sg_page(obj->pages->sgl));
8187a2b7 1132 if (ring->status_page.page_addr == NULL) {
2e6c21ed 1133 ret = -ENOMEM;
62fdfeaf
EA
1134 goto err_unpin;
1135 }
8187a2b7
ZN
1136 ring->status_page.obj = obj;
1137 memset(ring->status_page.page_addr, 0, PAGE_SIZE);
62fdfeaf 1138
78501eac 1139 intel_ring_setup_status_page(ring);
8187a2b7
ZN
1140 DRM_DEBUG_DRIVER("%s hws offset: 0x%08x\n",
1141 ring->name, ring->status_page.gfx_addr);
62fdfeaf
EA
1142
1143 return 0;
1144
1145err_unpin:
1146 i915_gem_object_unpin(obj);
1147err_unref:
05394f39 1148 drm_gem_object_unreference(&obj->base);
62fdfeaf 1149err:
8187a2b7 1150 return ret;
62fdfeaf
EA
1151}
1152
6b8294a4
CW
1153static int init_phys_hws_pga(struct intel_ring_buffer *ring)
1154{
1155 struct drm_i915_private *dev_priv = ring->dev->dev_private;
1156 u32 addr;
1157
1158 if (!dev_priv->status_page_dmah) {
1159 dev_priv->status_page_dmah =
1160 drm_pci_alloc(ring->dev, PAGE_SIZE, PAGE_SIZE);
1161 if (!dev_priv->status_page_dmah)
1162 return -ENOMEM;
1163 }
1164
1165 addr = dev_priv->status_page_dmah->busaddr;
1166 if (INTEL_INFO(ring->dev)->gen >= 4)
1167 addr |= (dev_priv->status_page_dmah->busaddr >> 28) & 0xf0;
1168 I915_WRITE(HWS_PGA, addr);
1169
1170 ring->status_page.page_addr = dev_priv->status_page_dmah->vaddr;
1171 memset(ring->status_page.page_addr, 0, PAGE_SIZE);
1172
1173 return 0;
1174}
1175
c43b5634
BW
1176static int intel_init_ring_buffer(struct drm_device *dev,
1177 struct intel_ring_buffer *ring)
62fdfeaf 1178{
05394f39 1179 struct drm_i915_gem_object *obj;
dd2757f8 1180 struct drm_i915_private *dev_priv = dev->dev_private;
dd785e35
CW
1181 int ret;
1182
8187a2b7 1183 ring->dev = dev;
23bc5982
CW
1184 INIT_LIST_HEAD(&ring->active_list);
1185 INIT_LIST_HEAD(&ring->request_list);
dfc9ef2f 1186 ring->size = 32 * PAGE_SIZE;
9d773091 1187 memset(ring->sync_seqno, 0, sizeof(ring->sync_seqno));
0dc79fb2 1188
b259f673 1189 init_waitqueue_head(&ring->irq_queue);
62fdfeaf 1190
8187a2b7 1191 if (I915_NEED_GFX_HWS(dev)) {
78501eac 1192 ret = init_status_page(ring);
8187a2b7
ZN
1193 if (ret)
1194 return ret;
6b8294a4
CW
1195 } else {
1196 BUG_ON(ring->id != RCS);
1197 ret = init_phys_hws_pga(ring);
1198 if (ret)
1199 return ret;
8187a2b7 1200 }
62fdfeaf 1201
ebc052e0
CW
1202 obj = NULL;
1203 if (!HAS_LLC(dev))
1204 obj = i915_gem_object_create_stolen(dev, ring->size);
1205 if (obj == NULL)
1206 obj = i915_gem_alloc_object(dev, ring->size);
62fdfeaf
EA
1207 if (obj == NULL) {
1208 DRM_ERROR("Failed to allocate ringbuffer\n");
8187a2b7 1209 ret = -ENOMEM;
dd785e35 1210 goto err_hws;
62fdfeaf 1211 }
62fdfeaf 1212
05394f39 1213 ring->obj = obj;
8187a2b7 1214
86a1ee26 1215 ret = i915_gem_object_pin(obj, PAGE_SIZE, true, false);
dd785e35
CW
1216 if (ret)
1217 goto err_unref;
62fdfeaf 1218
3eef8918
CW
1219 ret = i915_gem_object_set_to_gtt_domain(obj, true);
1220 if (ret)
1221 goto err_unpin;
1222
dd2757f8 1223 ring->virtual_start =
dabb7a91 1224 ioremap_wc(dev_priv->gtt.mappable_base + obj->gtt_offset,
dd2757f8 1225 ring->size);
4225d0f2 1226 if (ring->virtual_start == NULL) {
62fdfeaf 1227 DRM_ERROR("Failed to map ringbuffer.\n");
8187a2b7 1228 ret = -EINVAL;
dd785e35 1229 goto err_unpin;
62fdfeaf
EA
1230 }
1231
78501eac 1232 ret = ring->init(ring);
dd785e35
CW
1233 if (ret)
1234 goto err_unmap;
62fdfeaf 1235
55249baa
CW
1236 /* Workaround an erratum on the i830 which causes a hang if
1237 * the TAIL pointer points to within the last 2 cachelines
1238 * of the buffer.
1239 */
1240 ring->effective_size = ring->size;
27c1cbd0 1241 if (IS_I830(ring->dev) || IS_845G(ring->dev))
55249baa
CW
1242 ring->effective_size -= 128;
1243
c584fe47 1244 return 0;
dd785e35
CW
1245
1246err_unmap:
4225d0f2 1247 iounmap(ring->virtual_start);
dd785e35
CW
1248err_unpin:
1249 i915_gem_object_unpin(obj);
1250err_unref:
05394f39
CW
1251 drm_gem_object_unreference(&obj->base);
1252 ring->obj = NULL;
dd785e35 1253err_hws:
78501eac 1254 cleanup_status_page(ring);
8187a2b7 1255 return ret;
62fdfeaf
EA
1256}
1257
78501eac 1258void intel_cleanup_ring_buffer(struct intel_ring_buffer *ring)
62fdfeaf 1259{
33626e6a
CW
1260 struct drm_i915_private *dev_priv;
1261 int ret;
1262
05394f39 1263 if (ring->obj == NULL)
62fdfeaf
EA
1264 return;
1265
33626e6a
CW
1266 /* Disable the ring buffer. The ring must be idle at this point */
1267 dev_priv = ring->dev->dev_private;
3e960501 1268 ret = intel_ring_idle(ring);
29ee3991
CW
1269 if (ret)
1270 DRM_ERROR("failed to quiesce %s whilst cleaning up: %d\n",
1271 ring->name, ret);
1272
33626e6a
CW
1273 I915_WRITE_CTL(ring, 0);
1274
4225d0f2 1275 iounmap(ring->virtual_start);
62fdfeaf 1276
05394f39
CW
1277 i915_gem_object_unpin(ring->obj);
1278 drm_gem_object_unreference(&ring->obj->base);
1279 ring->obj = NULL;
78501eac 1280
8d19215b
ZN
1281 if (ring->cleanup)
1282 ring->cleanup(ring);
1283
78501eac 1284 cleanup_status_page(ring);
62fdfeaf
EA
1285}
1286
a71d8d94
CW
1287static int intel_ring_wait_seqno(struct intel_ring_buffer *ring, u32 seqno)
1288{
a71d8d94
CW
1289 int ret;
1290
199b2bc2 1291 ret = i915_wait_seqno(ring, seqno);
b2da9fe5
BW
1292 if (!ret)
1293 i915_gem_retire_requests_ring(ring);
a71d8d94
CW
1294
1295 return ret;
1296}
1297
1298static int intel_ring_wait_request(struct intel_ring_buffer *ring, int n)
1299{
1300 struct drm_i915_gem_request *request;
1301 u32 seqno = 0;
1302 int ret;
1303
1304 i915_gem_retire_requests_ring(ring);
1305
1306 if (ring->last_retired_head != -1) {
1307 ring->head = ring->last_retired_head;
1308 ring->last_retired_head = -1;
1309 ring->space = ring_space(ring);
1310 if (ring->space >= n)
1311 return 0;
1312 }
1313
1314 list_for_each_entry(request, &ring->request_list, list) {
1315 int space;
1316
1317 if (request->tail == -1)
1318 continue;
1319
633cf8f5 1320 space = request->tail - (ring->tail + I915_RING_FREE_SPACE);
a71d8d94
CW
1321 if (space < 0)
1322 space += ring->size;
1323 if (space >= n) {
1324 seqno = request->seqno;
1325 break;
1326 }
1327
1328 /* Consume this request in case we need more space than
1329 * is available and so need to prevent a race between
1330 * updating last_retired_head and direct reads of
1331 * I915_RING_HEAD. It also provides a nice sanity check.
1332 */
1333 request->tail = -1;
1334 }
1335
1336 if (seqno == 0)
1337 return -ENOSPC;
1338
1339 ret = intel_ring_wait_seqno(ring, seqno);
1340 if (ret)
1341 return ret;
1342
1343 if (WARN_ON(ring->last_retired_head == -1))
1344 return -ENOSPC;
1345
1346 ring->head = ring->last_retired_head;
1347 ring->last_retired_head = -1;
1348 ring->space = ring_space(ring);
1349 if (WARN_ON(ring->space < n))
1350 return -ENOSPC;
1351
1352 return 0;
1353}
1354
3e960501 1355static int ring_wait_for_space(struct intel_ring_buffer *ring, int n)
62fdfeaf 1356{
78501eac 1357 struct drm_device *dev = ring->dev;
cae5852d 1358 struct drm_i915_private *dev_priv = dev->dev_private;
78501eac 1359 unsigned long end;
a71d8d94 1360 int ret;
c7dca47b 1361
a71d8d94
CW
1362 ret = intel_ring_wait_request(ring, n);
1363 if (ret != -ENOSPC)
1364 return ret;
1365
db53a302 1366 trace_i915_ring_wait_begin(ring);
63ed2cb2
DV
1367 /* With GEM the hangcheck timer should kick us out of the loop,
1368 * leaving it early runs the risk of corrupting GEM state (due
1369 * to running on almost untested codepaths). But on resume
1370 * timers don't work yet, so prevent a complete hang in that
1371 * case by choosing an insanely large timeout. */
1372 end = jiffies + 60 * HZ;
e6bfaf85 1373
8187a2b7 1374 do {
c7dca47b
CW
1375 ring->head = I915_READ_HEAD(ring);
1376 ring->space = ring_space(ring);
62fdfeaf 1377 if (ring->space >= n) {
db53a302 1378 trace_i915_ring_wait_end(ring);
62fdfeaf
EA
1379 return 0;
1380 }
1381
1382 if (dev->primary->master) {
1383 struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
1384 if (master_priv->sarea_priv)
1385 master_priv->sarea_priv->perf_boxes |= I915_BOX_WAIT;
1386 }
d1b851fc 1387
e60a0b10 1388 msleep(1);
d6b2c790 1389
33196ded
DV
1390 ret = i915_gem_check_wedge(&dev_priv->gpu_error,
1391 dev_priv->mm.interruptible);
d6b2c790
DV
1392 if (ret)
1393 return ret;
8187a2b7 1394 } while (!time_after(jiffies, end));
db53a302 1395 trace_i915_ring_wait_end(ring);
8187a2b7
ZN
1396 return -EBUSY;
1397}
62fdfeaf 1398
3e960501
CW
1399static int intel_wrap_ring_buffer(struct intel_ring_buffer *ring)
1400{
1401 uint32_t __iomem *virt;
1402 int rem = ring->size - ring->tail;
1403
1404 if (ring->space < rem) {
1405 int ret = ring_wait_for_space(ring, rem);
1406 if (ret)
1407 return ret;
1408 }
1409
1410 virt = ring->virtual_start + ring->tail;
1411 rem /= 4;
1412 while (rem--)
1413 iowrite32(MI_NOOP, virt++);
1414
1415 ring->tail = 0;
1416 ring->space = ring_space(ring);
1417
1418 return 0;
1419}
1420
1421int intel_ring_idle(struct intel_ring_buffer *ring)
1422{
1423 u32 seqno;
1424 int ret;
1425
1426 /* We need to add any requests required to flush the objects and ring */
1427 if (ring->outstanding_lazy_request) {
1428 ret = i915_add_request(ring, NULL, NULL);
1429 if (ret)
1430 return ret;
1431 }
1432
1433 /* Wait upon the last request to be completed */
1434 if (list_empty(&ring->request_list))
1435 return 0;
1436
1437 seqno = list_entry(ring->request_list.prev,
1438 struct drm_i915_gem_request,
1439 list)->seqno;
1440
1441 return i915_wait_seqno(ring, seqno);
1442}
1443
9d773091
CW
1444static int
1445intel_ring_alloc_seqno(struct intel_ring_buffer *ring)
1446{
1447 if (ring->outstanding_lazy_request)
1448 return 0;
1449
1450 return i915_gem_get_seqno(ring->dev, &ring->outstanding_lazy_request);
1451}
1452
cbcc80df
MK
1453static int __intel_ring_begin(struct intel_ring_buffer *ring,
1454 int bytes)
1455{
1456 int ret;
1457
1458 if (unlikely(ring->tail + bytes > ring->effective_size)) {
1459 ret = intel_wrap_ring_buffer(ring);
1460 if (unlikely(ret))
1461 return ret;
1462 }
1463
1464 if (unlikely(ring->space < bytes)) {
1465 ret = ring_wait_for_space(ring, bytes);
1466 if (unlikely(ret))
1467 return ret;
1468 }
1469
1470 ring->space -= bytes;
1471 return 0;
1472}
1473
e1f99ce6
CW
1474int intel_ring_begin(struct intel_ring_buffer *ring,
1475 int num_dwords)
8187a2b7 1476{
de2b9985 1477 drm_i915_private_t *dev_priv = ring->dev->dev_private;
e1f99ce6 1478 int ret;
78501eac 1479
33196ded
DV
1480 ret = i915_gem_check_wedge(&dev_priv->gpu_error,
1481 dev_priv->mm.interruptible);
de2b9985
DV
1482 if (ret)
1483 return ret;
21dd3734 1484
9d773091
CW
1485 /* Preallocate the olr before touching the ring */
1486 ret = intel_ring_alloc_seqno(ring);
1487 if (ret)
1488 return ret;
1489
cbcc80df 1490 return __intel_ring_begin(ring, num_dwords * sizeof(uint32_t));
8187a2b7 1491}
78501eac 1492
f7e98ad4 1493void intel_ring_init_seqno(struct intel_ring_buffer *ring, u32 seqno)
498d2ac1 1494{
f7e98ad4 1495 struct drm_i915_private *dev_priv = ring->dev->dev_private;
498d2ac1
MK
1496
1497 BUG_ON(ring->outstanding_lazy_request);
1498
f7e98ad4
MK
1499 if (INTEL_INFO(ring->dev)->gen >= 6) {
1500 I915_WRITE(RING_SYNC_0(ring->mmio_base), 0);
1501 I915_WRITE(RING_SYNC_1(ring->mmio_base), 0);
e1f99ce6 1502 }
d97ed339 1503
f7e98ad4 1504 ring->set_seqno(ring, seqno);
8187a2b7 1505}
62fdfeaf 1506
78501eac 1507void intel_ring_advance(struct intel_ring_buffer *ring)
8187a2b7 1508{
e5eb3d63
DV
1509 struct drm_i915_private *dev_priv = ring->dev->dev_private;
1510
d97ed339 1511 ring->tail &= ring->size - 1;
99584db3 1512 if (dev_priv->gpu_error.stop_rings & intel_ring_flag(ring))
e5eb3d63 1513 return;
78501eac 1514 ring->write_tail(ring, ring->tail);
8187a2b7 1515}
62fdfeaf 1516
881f47b6 1517
78501eac 1518static void gen6_bsd_ring_write_tail(struct intel_ring_buffer *ring,
297b0c5b 1519 u32 value)
881f47b6 1520{
0206e353 1521 drm_i915_private_t *dev_priv = ring->dev->dev_private;
881f47b6
XH
1522
1523 /* Every tail move must follow the sequence below */
12f55818
CW
1524
1525 /* Disable notification that the ring is IDLE. The GT
1526 * will then assume that it is busy and bring it out of rc6.
1527 */
0206e353 1528 I915_WRITE(GEN6_BSD_SLEEP_PSMI_CONTROL,
12f55818
CW
1529 _MASKED_BIT_ENABLE(GEN6_BSD_SLEEP_MSG_DISABLE));
1530
1531 /* Clear the context id. Here be magic! */
1532 I915_WRITE64(GEN6_BSD_RNCID, 0x0);
0206e353 1533
12f55818 1534 /* Wait for the ring not to be idle, i.e. for it to wake up. */
0206e353 1535 if (wait_for((I915_READ(GEN6_BSD_SLEEP_PSMI_CONTROL) &
12f55818
CW
1536 GEN6_BSD_SLEEP_INDICATOR) == 0,
1537 50))
1538 DRM_ERROR("timed out waiting for the BSD ring to wake up\n");
0206e353 1539
12f55818 1540 /* Now that the ring is fully powered up, update the tail */
0206e353 1541 I915_WRITE_TAIL(ring, value);
12f55818
CW
1542 POSTING_READ(RING_TAIL(ring->mmio_base));
1543
1544 /* Let the ring send IDLE messages to the GT again,
1545 * and so let it sleep to conserve power when idle.
1546 */
0206e353 1547 I915_WRITE(GEN6_BSD_SLEEP_PSMI_CONTROL,
12f55818 1548 _MASKED_BIT_DISABLE(GEN6_BSD_SLEEP_MSG_DISABLE));
881f47b6
XH
1549}
1550
b72f3acb 1551static int gen6_ring_flush(struct intel_ring_buffer *ring,
71a77e07 1552 u32 invalidate, u32 flush)
881f47b6 1553{
71a77e07 1554 uint32_t cmd;
b72f3acb
CW
1555 int ret;
1556
b72f3acb
CW
1557 ret = intel_ring_begin(ring, 4);
1558 if (ret)
1559 return ret;
1560
71a77e07 1561 cmd = MI_FLUSH_DW;
9a289771
JB
1562 /*
1563 * Bspec vol 1c.5 - video engine command streamer:
1564 * "If ENABLED, all TLBs will be invalidated once the flush
1565 * operation is complete. This bit is only valid when the
1566 * Post-Sync Operation field is a value of 1h or 3h."
1567 */
71a77e07 1568 if (invalidate & I915_GEM_GPU_DOMAINS)
9a289771
JB
1569 cmd |= MI_INVALIDATE_TLB | MI_INVALIDATE_BSD |
1570 MI_FLUSH_DW_STORE_INDEX | MI_FLUSH_DW_OP_STOREDW;
71a77e07 1571 intel_ring_emit(ring, cmd);
9a289771 1572 intel_ring_emit(ring, I915_GEM_HWS_SCRATCH_ADDR | MI_FLUSH_DW_USE_GTT);
b72f3acb 1573 intel_ring_emit(ring, 0);
71a77e07 1574 intel_ring_emit(ring, MI_NOOP);
b72f3acb
CW
1575 intel_ring_advance(ring);
1576 return 0;
881f47b6
XH
1577}
1578
d7d4eedd
CW
1579static int
1580hsw_ring_dispatch_execbuffer(struct intel_ring_buffer *ring,
1581 u32 offset, u32 len,
1582 unsigned flags)
1583{
1584 int ret;
1585
1586 ret = intel_ring_begin(ring, 2);
1587 if (ret)
1588 return ret;
1589
1590 intel_ring_emit(ring,
1591 MI_BATCH_BUFFER_START | MI_BATCH_PPGTT_HSW |
1592 (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE_HSW));
1593 /* bit0-7 is the length on GEN6+ */
1594 intel_ring_emit(ring, offset);
1595 intel_ring_advance(ring);
1596
1597 return 0;
1598}
1599
881f47b6 1600static int
78501eac 1601gen6_ring_dispatch_execbuffer(struct intel_ring_buffer *ring,
d7d4eedd
CW
1602 u32 offset, u32 len,
1603 unsigned flags)
881f47b6 1604{
0206e353 1605 int ret;
ab6f8e32 1606
0206e353
AJ
1607 ret = intel_ring_begin(ring, 2);
1608 if (ret)
1609 return ret;
e1f99ce6 1610
d7d4eedd
CW
1611 intel_ring_emit(ring,
1612 MI_BATCH_BUFFER_START |
1613 (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE_I965));
0206e353
AJ
1614 /* bit0-7 is the length on GEN6+ */
1615 intel_ring_emit(ring, offset);
1616 intel_ring_advance(ring);
ab6f8e32 1617
0206e353 1618 return 0;
881f47b6
XH
1619}
1620
549f7365
CW
1621/* Blitter support (SandyBridge+) */
1622
b72f3acb 1623static int blt_ring_flush(struct intel_ring_buffer *ring,
71a77e07 1624 u32 invalidate, u32 flush)
8d19215b 1625{
71a77e07 1626 uint32_t cmd;
b72f3acb
CW
1627 int ret;
1628
6a233c78 1629 ret = intel_ring_begin(ring, 4);
b72f3acb
CW
1630 if (ret)
1631 return ret;
1632
71a77e07 1633 cmd = MI_FLUSH_DW;
9a289771
JB
1634 /*
1635 * Bspec vol 1c.3 - blitter engine command streamer:
1636 * "If ENABLED, all TLBs will be invalidated once the flush
1637 * operation is complete. This bit is only valid when the
1638 * Post-Sync Operation field is a value of 1h or 3h."
1639 */
71a77e07 1640 if (invalidate & I915_GEM_DOMAIN_RENDER)
9a289771 1641 cmd |= MI_INVALIDATE_TLB | MI_FLUSH_DW_STORE_INDEX |
b3fcabb1 1642 MI_FLUSH_DW_OP_STOREDW;
71a77e07 1643 intel_ring_emit(ring, cmd);
9a289771 1644 intel_ring_emit(ring, I915_GEM_HWS_SCRATCH_ADDR | MI_FLUSH_DW_USE_GTT);
b72f3acb 1645 intel_ring_emit(ring, 0);
71a77e07 1646 intel_ring_emit(ring, MI_NOOP);
b72f3acb
CW
1647 intel_ring_advance(ring);
1648 return 0;
8d19215b
ZN
1649}
1650
5c1143bb
XH
1651int intel_init_render_ring_buffer(struct drm_device *dev)
1652{
1653 drm_i915_private_t *dev_priv = dev->dev_private;
1ec14ad3 1654 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
5c1143bb 1655
59465b5f
DV
1656 ring->name = "render ring";
1657 ring->id = RCS;
1658 ring->mmio_base = RENDER_RING_BASE;
1659
1ec14ad3
CW
1660 if (INTEL_INFO(dev)->gen >= 6) {
1661 ring->add_request = gen6_add_request;
4772eaeb 1662 ring->flush = gen7_render_ring_flush;
6c6cf5aa 1663 if (INTEL_INFO(dev)->gen == 6)
b3111509 1664 ring->flush = gen6_render_ring_flush;
25c06300
BW
1665 ring->irq_get = gen6_ring_get_irq;
1666 ring->irq_put = gen6_ring_put_irq;
6a848ccb 1667 ring->irq_enable_mask = GT_USER_INTERRUPT;
4cd53c0c 1668 ring->get_seqno = gen6_ring_get_seqno;
b70ec5bf 1669 ring->set_seqno = ring_set_seqno;
686cb5f9 1670 ring->sync_to = gen6_ring_sync;
59465b5f
DV
1671 ring->semaphore_register[0] = MI_SEMAPHORE_SYNC_INVALID;
1672 ring->semaphore_register[1] = MI_SEMAPHORE_SYNC_RV;
1673 ring->semaphore_register[2] = MI_SEMAPHORE_SYNC_RB;
1674 ring->signal_mbox[0] = GEN6_VRSYNC;
1675 ring->signal_mbox[1] = GEN6_BRSYNC;
c6df541c
CW
1676 } else if (IS_GEN5(dev)) {
1677 ring->add_request = pc_render_add_request;
46f0f8d1 1678 ring->flush = gen4_render_ring_flush;
c6df541c 1679 ring->get_seqno = pc_render_get_seqno;
b70ec5bf 1680 ring->set_seqno = pc_render_set_seqno;
e48d8634
DV
1681 ring->irq_get = gen5_ring_get_irq;
1682 ring->irq_put = gen5_ring_put_irq;
e3670319 1683 ring->irq_enable_mask = GT_USER_INTERRUPT | GT_PIPE_NOTIFY;
59465b5f 1684 } else {
8620a3a9 1685 ring->add_request = i9xx_add_request;
46f0f8d1
CW
1686 if (INTEL_INFO(dev)->gen < 4)
1687 ring->flush = gen2_render_ring_flush;
1688 else
1689 ring->flush = gen4_render_ring_flush;
59465b5f 1690 ring->get_seqno = ring_get_seqno;
b70ec5bf 1691 ring->set_seqno = ring_set_seqno;
c2798b19
CW
1692 if (IS_GEN2(dev)) {
1693 ring->irq_get = i8xx_ring_get_irq;
1694 ring->irq_put = i8xx_ring_put_irq;
1695 } else {
1696 ring->irq_get = i9xx_ring_get_irq;
1697 ring->irq_put = i9xx_ring_put_irq;
1698 }
e3670319 1699 ring->irq_enable_mask = I915_USER_INTERRUPT;
1ec14ad3 1700 }
59465b5f 1701 ring->write_tail = ring_write_tail;
d7d4eedd
CW
1702 if (IS_HASWELL(dev))
1703 ring->dispatch_execbuffer = hsw_ring_dispatch_execbuffer;
1704 else if (INTEL_INFO(dev)->gen >= 6)
fb3256da
DV
1705 ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
1706 else if (INTEL_INFO(dev)->gen >= 4)
1707 ring->dispatch_execbuffer = i965_dispatch_execbuffer;
1708 else if (IS_I830(dev) || IS_845G(dev))
1709 ring->dispatch_execbuffer = i830_dispatch_execbuffer;
1710 else
1711 ring->dispatch_execbuffer = i915_dispatch_execbuffer;
59465b5f
DV
1712 ring->init = init_render_ring;
1713 ring->cleanup = render_ring_cleanup;
1714
b45305fc
DV
1715 /* Workaround batchbuffer to combat CS tlb bug. */
1716 if (HAS_BROKEN_CS_TLB(dev)) {
1717 struct drm_i915_gem_object *obj;
1718 int ret;
1719
1720 obj = i915_gem_alloc_object(dev, I830_BATCH_LIMIT);
1721 if (obj == NULL) {
1722 DRM_ERROR("Failed to allocate batch bo\n");
1723 return -ENOMEM;
1724 }
1725
1726 ret = i915_gem_object_pin(obj, 0, true, false);
1727 if (ret != 0) {
1728 drm_gem_object_unreference(&obj->base);
1729 DRM_ERROR("Failed to ping batch bo\n");
1730 return ret;
1731 }
1732
1733 ring->private = obj;
1734 }
1735
1ec14ad3 1736 return intel_init_ring_buffer(dev, ring);
5c1143bb
XH
1737}
1738
e8616b6c
CW
1739int intel_render_ring_init_dri(struct drm_device *dev, u64 start, u32 size)
1740{
1741 drm_i915_private_t *dev_priv = dev->dev_private;
1742 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
6b8294a4 1743 int ret;
e8616b6c 1744
59465b5f
DV
1745 ring->name = "render ring";
1746 ring->id = RCS;
1747 ring->mmio_base = RENDER_RING_BASE;
1748
e8616b6c 1749 if (INTEL_INFO(dev)->gen >= 6) {
b4178f8a
DV
1750 /* non-kms not supported on gen6+ */
1751 return -ENODEV;
e8616b6c 1752 }
28f0cbf7
DV
1753
1754 /* Note: gem is not supported on gen5/ilk without kms (the corresponding
1755 * gem_init ioctl returns with -ENODEV). Hence we do not need to set up
1756 * the special gen5 functions. */
1757 ring->add_request = i9xx_add_request;
46f0f8d1
CW
1758 if (INTEL_INFO(dev)->gen < 4)
1759 ring->flush = gen2_render_ring_flush;
1760 else
1761 ring->flush = gen4_render_ring_flush;
28f0cbf7 1762 ring->get_seqno = ring_get_seqno;
b70ec5bf 1763 ring->set_seqno = ring_set_seqno;
c2798b19
CW
1764 if (IS_GEN2(dev)) {
1765 ring->irq_get = i8xx_ring_get_irq;
1766 ring->irq_put = i8xx_ring_put_irq;
1767 } else {
1768 ring->irq_get = i9xx_ring_get_irq;
1769 ring->irq_put = i9xx_ring_put_irq;
1770 }
28f0cbf7 1771 ring->irq_enable_mask = I915_USER_INTERRUPT;
59465b5f 1772 ring->write_tail = ring_write_tail;
fb3256da
DV
1773 if (INTEL_INFO(dev)->gen >= 4)
1774 ring->dispatch_execbuffer = i965_dispatch_execbuffer;
1775 else if (IS_I830(dev) || IS_845G(dev))
1776 ring->dispatch_execbuffer = i830_dispatch_execbuffer;
1777 else
1778 ring->dispatch_execbuffer = i915_dispatch_execbuffer;
59465b5f
DV
1779 ring->init = init_render_ring;
1780 ring->cleanup = render_ring_cleanup;
e8616b6c
CW
1781
1782 ring->dev = dev;
1783 INIT_LIST_HEAD(&ring->active_list);
1784 INIT_LIST_HEAD(&ring->request_list);
e8616b6c
CW
1785
1786 ring->size = size;
1787 ring->effective_size = ring->size;
17f10fdc 1788 if (IS_I830(ring->dev) || IS_845G(ring->dev))
e8616b6c
CW
1789 ring->effective_size -= 128;
1790
4225d0f2
DV
1791 ring->virtual_start = ioremap_wc(start, size);
1792 if (ring->virtual_start == NULL) {
e8616b6c
CW
1793 DRM_ERROR("can not ioremap virtual address for"
1794 " ring buffer\n");
1795 return -ENOMEM;
1796 }
1797
6b8294a4
CW
1798 if (!I915_NEED_GFX_HWS(dev)) {
1799 ret = init_phys_hws_pga(ring);
1800 if (ret)
1801 return ret;
1802 }
1803
e8616b6c
CW
1804 return 0;
1805}
1806
5c1143bb
XH
1807int intel_init_bsd_ring_buffer(struct drm_device *dev)
1808{
1809 drm_i915_private_t *dev_priv = dev->dev_private;
1ec14ad3 1810 struct intel_ring_buffer *ring = &dev_priv->ring[VCS];
5c1143bb 1811
58fa3835
DV
1812 ring->name = "bsd ring";
1813 ring->id = VCS;
1814
0fd2c201 1815 ring->write_tail = ring_write_tail;
58fa3835
DV
1816 if (IS_GEN6(dev) || IS_GEN7(dev)) {
1817 ring->mmio_base = GEN6_BSD_RING_BASE;
0fd2c201
DV
1818 /* gen6 bsd needs a special wa for tail updates */
1819 if (IS_GEN6(dev))
1820 ring->write_tail = gen6_bsd_ring_write_tail;
58fa3835
DV
1821 ring->flush = gen6_ring_flush;
1822 ring->add_request = gen6_add_request;
1823 ring->get_seqno = gen6_ring_get_seqno;
b70ec5bf 1824 ring->set_seqno = ring_set_seqno;
58fa3835
DV
1825 ring->irq_enable_mask = GEN6_BSD_USER_INTERRUPT;
1826 ring->irq_get = gen6_ring_get_irq;
1827 ring->irq_put = gen6_ring_put_irq;
1828 ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
686cb5f9 1829 ring->sync_to = gen6_ring_sync;
58fa3835
DV
1830 ring->semaphore_register[0] = MI_SEMAPHORE_SYNC_VR;
1831 ring->semaphore_register[1] = MI_SEMAPHORE_SYNC_INVALID;
1832 ring->semaphore_register[2] = MI_SEMAPHORE_SYNC_VB;
1833 ring->signal_mbox[0] = GEN6_RVSYNC;
1834 ring->signal_mbox[1] = GEN6_BVSYNC;
1835 } else {
1836 ring->mmio_base = BSD_RING_BASE;
58fa3835 1837 ring->flush = bsd_ring_flush;
8620a3a9 1838 ring->add_request = i9xx_add_request;
58fa3835 1839 ring->get_seqno = ring_get_seqno;
b70ec5bf 1840 ring->set_seqno = ring_set_seqno;
e48d8634 1841 if (IS_GEN5(dev)) {
e3670319 1842 ring->irq_enable_mask = GT_BSD_USER_INTERRUPT;
e48d8634
DV
1843 ring->irq_get = gen5_ring_get_irq;
1844 ring->irq_put = gen5_ring_put_irq;
1845 } else {
e3670319 1846 ring->irq_enable_mask = I915_BSD_USER_INTERRUPT;
e48d8634
DV
1847 ring->irq_get = i9xx_ring_get_irq;
1848 ring->irq_put = i9xx_ring_put_irq;
1849 }
fb3256da 1850 ring->dispatch_execbuffer = i965_dispatch_execbuffer;
58fa3835
DV
1851 }
1852 ring->init = init_ring_common;
1853
1ec14ad3 1854 return intel_init_ring_buffer(dev, ring);
5c1143bb 1855}
549f7365
CW
1856
1857int intel_init_blt_ring_buffer(struct drm_device *dev)
1858{
1859 drm_i915_private_t *dev_priv = dev->dev_private;
1ec14ad3 1860 struct intel_ring_buffer *ring = &dev_priv->ring[BCS];
549f7365 1861
3535d9dd
DV
1862 ring->name = "blitter ring";
1863 ring->id = BCS;
1864
1865 ring->mmio_base = BLT_RING_BASE;
1866 ring->write_tail = ring_write_tail;
1867 ring->flush = blt_ring_flush;
1868 ring->add_request = gen6_add_request;
1869 ring->get_seqno = gen6_ring_get_seqno;
b70ec5bf 1870 ring->set_seqno = ring_set_seqno;
3535d9dd
DV
1871 ring->irq_enable_mask = GEN6_BLITTER_USER_INTERRUPT;
1872 ring->irq_get = gen6_ring_get_irq;
1873 ring->irq_put = gen6_ring_put_irq;
1874 ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
686cb5f9 1875 ring->sync_to = gen6_ring_sync;
3535d9dd
DV
1876 ring->semaphore_register[0] = MI_SEMAPHORE_SYNC_BR;
1877 ring->semaphore_register[1] = MI_SEMAPHORE_SYNC_BV;
1878 ring->semaphore_register[2] = MI_SEMAPHORE_SYNC_INVALID;
1879 ring->signal_mbox[0] = GEN6_RBSYNC;
1880 ring->signal_mbox[1] = GEN6_VBSYNC;
1881 ring->init = init_ring_common;
549f7365 1882
1ec14ad3 1883 return intel_init_ring_buffer(dev, ring);
549f7365 1884}
a7b9761d
CW
1885
1886int
1887intel_ring_flush_all_caches(struct intel_ring_buffer *ring)
1888{
1889 int ret;
1890
1891 if (!ring->gpu_caches_dirty)
1892 return 0;
1893
1894 ret = ring->flush(ring, 0, I915_GEM_GPU_DOMAINS);
1895 if (ret)
1896 return ret;
1897
1898 trace_i915_gem_ring_flush(ring, 0, I915_GEM_GPU_DOMAINS);
1899
1900 ring->gpu_caches_dirty = false;
1901 return 0;
1902}
1903
1904int
1905intel_ring_invalidate_all_caches(struct intel_ring_buffer *ring)
1906{
1907 uint32_t flush_domains;
1908 int ret;
1909
1910 flush_domains = 0;
1911 if (ring->gpu_caches_dirty)
1912 flush_domains = I915_GEM_GPU_DOMAINS;
1913
1914 ret = ring->flush(ring, I915_GEM_GPU_DOMAINS, flush_domains);
1915 if (ret)
1916 return ret;
1917
1918 trace_i915_gem_ring_flush(ring, I915_GEM_GPU_DOMAINS, flush_domains);
1919
1920 ring->gpu_caches_dirty = false;
1921 return 0;
1922}