]> git.proxmox.com Git - mirror_ubuntu-bionic-kernel.git/blame - drivers/gpu/drm/i915/intel_ringbuffer.c
drm/i915: Update the restrict check to filter out wrong Ring ID passed by user-space
[mirror_ubuntu-bionic-kernel.git] / drivers / gpu / drm / i915 / intel_ringbuffer.c
CommitLineData
62fdfeaf
EA
1/*
2 * Copyright © 2008-2010 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 * Zou Nan hai <nanhai.zou@intel.com>
26 * Xiang Hai hao<haihao.xiang@intel.com>
27 *
28 */
29
760285e7 30#include <drm/drmP.h>
62fdfeaf 31#include "i915_drv.h"
760285e7 32#include <drm/i915_drm.h>
62fdfeaf 33#include "i915_trace.h"
881f47b6 34#include "intel_drv.h"
62fdfeaf 35
18393f63
CW
36/* Early gen2 devices have a cacheline of just 32 bytes, using 64 is overkill,
37 * but keeps the logic simple. Indeed, the whole purpose of this macro is just
38 * to give some inclination as to some of the magic values used in the various
39 * workarounds!
40 */
41#define CACHELINE_BYTES 64
42
c7dca47b
CW
43static inline int ring_space(struct intel_ring_buffer *ring)
44{
633cf8f5 45 int space = (ring->head & HEAD_ADDR) - (ring->tail + I915_RING_FREE_SPACE);
c7dca47b
CW
46 if (space < 0)
47 space += ring->size;
48 return space;
49}
50
88b4aa87 51static bool intel_ring_stopped(struct intel_ring_buffer *ring)
09246732
CW
52{
53 struct drm_i915_private *dev_priv = ring->dev->dev_private;
88b4aa87
MK
54 return dev_priv->gpu_error.stop_rings & intel_ring_flag(ring);
55}
09246732 56
88b4aa87
MK
57void __intel_ring_advance(struct intel_ring_buffer *ring)
58{
09246732 59 ring->tail &= ring->size - 1;
88b4aa87 60 if (intel_ring_stopped(ring))
09246732
CW
61 return;
62 ring->write_tail(ring, ring->tail);
63}
64
b72f3acb 65static int
46f0f8d1
CW
66gen2_render_ring_flush(struct intel_ring_buffer *ring,
67 u32 invalidate_domains,
68 u32 flush_domains)
69{
70 u32 cmd;
71 int ret;
72
73 cmd = MI_FLUSH;
31b14c9f 74 if (((invalidate_domains|flush_domains) & I915_GEM_DOMAIN_RENDER) == 0)
46f0f8d1
CW
75 cmd |= MI_NO_WRITE_FLUSH;
76
77 if (invalidate_domains & I915_GEM_DOMAIN_SAMPLER)
78 cmd |= MI_READ_FLUSH;
79
80 ret = intel_ring_begin(ring, 2);
81 if (ret)
82 return ret;
83
84 intel_ring_emit(ring, cmd);
85 intel_ring_emit(ring, MI_NOOP);
86 intel_ring_advance(ring);
87
88 return 0;
89}
90
91static int
92gen4_render_ring_flush(struct intel_ring_buffer *ring,
93 u32 invalidate_domains,
94 u32 flush_domains)
62fdfeaf 95{
78501eac 96 struct drm_device *dev = ring->dev;
6f392d54 97 u32 cmd;
b72f3acb 98 int ret;
6f392d54 99
36d527de
CW
100 /*
101 * read/write caches:
102 *
103 * I915_GEM_DOMAIN_RENDER is always invalidated, but is
104 * only flushed if MI_NO_WRITE_FLUSH is unset. On 965, it is
105 * also flushed at 2d versus 3d pipeline switches.
106 *
107 * read-only caches:
108 *
109 * I915_GEM_DOMAIN_SAMPLER is flushed on pre-965 if
110 * MI_READ_FLUSH is set, and is always flushed on 965.
111 *
112 * I915_GEM_DOMAIN_COMMAND may not exist?
113 *
114 * I915_GEM_DOMAIN_INSTRUCTION, which exists on 965, is
115 * invalidated when MI_EXE_FLUSH is set.
116 *
117 * I915_GEM_DOMAIN_VERTEX, which exists on 965, is
118 * invalidated with every MI_FLUSH.
119 *
120 * TLBs:
121 *
122 * On 965, TLBs associated with I915_GEM_DOMAIN_COMMAND
123 * and I915_GEM_DOMAIN_CPU in are invalidated at PTE write and
124 * I915_GEM_DOMAIN_RENDER and I915_GEM_DOMAIN_SAMPLER
125 * are flushed at any MI_FLUSH.
126 */
127
128 cmd = MI_FLUSH | MI_NO_WRITE_FLUSH;
46f0f8d1 129 if ((invalidate_domains|flush_domains) & I915_GEM_DOMAIN_RENDER)
36d527de 130 cmd &= ~MI_NO_WRITE_FLUSH;
36d527de
CW
131 if (invalidate_domains & I915_GEM_DOMAIN_INSTRUCTION)
132 cmd |= MI_EXE_FLUSH;
62fdfeaf 133
36d527de
CW
134 if (invalidate_domains & I915_GEM_DOMAIN_COMMAND &&
135 (IS_G4X(dev) || IS_GEN5(dev)))
136 cmd |= MI_INVALIDATE_ISP;
70eac33e 137
36d527de
CW
138 ret = intel_ring_begin(ring, 2);
139 if (ret)
140 return ret;
b72f3acb 141
36d527de
CW
142 intel_ring_emit(ring, cmd);
143 intel_ring_emit(ring, MI_NOOP);
144 intel_ring_advance(ring);
b72f3acb
CW
145
146 return 0;
8187a2b7
ZN
147}
148
8d315287
JB
149/**
150 * Emits a PIPE_CONTROL with a non-zero post-sync operation, for
151 * implementing two workarounds on gen6. From section 1.4.7.1
152 * "PIPE_CONTROL" of the Sandy Bridge PRM volume 2 part 1:
153 *
154 * [DevSNB-C+{W/A}] Before any depth stall flush (including those
155 * produced by non-pipelined state commands), software needs to first
156 * send a PIPE_CONTROL with no bits set except Post-Sync Operation !=
157 * 0.
158 *
159 * [Dev-SNB{W/A}]: Before a PIPE_CONTROL with Write Cache Flush Enable
160 * =1, a PIPE_CONTROL with any non-zero post-sync-op is required.
161 *
162 * And the workaround for these two requires this workaround first:
163 *
164 * [Dev-SNB{W/A}]: Pipe-control with CS-stall bit set must be sent
165 * BEFORE the pipe-control with a post-sync op and no write-cache
166 * flushes.
167 *
168 * And this last workaround is tricky because of the requirements on
169 * that bit. From section 1.4.7.2.3 "Stall" of the Sandy Bridge PRM
170 * volume 2 part 1:
171 *
172 * "1 of the following must also be set:
173 * - Render Target Cache Flush Enable ([12] of DW1)
174 * - Depth Cache Flush Enable ([0] of DW1)
175 * - Stall at Pixel Scoreboard ([1] of DW1)
176 * - Depth Stall ([13] of DW1)
177 * - Post-Sync Operation ([13] of DW1)
178 * - Notify Enable ([8] of DW1)"
179 *
180 * The cache flushes require the workaround flush that triggered this
181 * one, so we can't use it. Depth stall would trigger the same.
182 * Post-sync nonzero is what triggered this second workaround, so we
183 * can't use that one either. Notify enable is IRQs, which aren't
184 * really our business. That leaves only stall at scoreboard.
185 */
186static int
187intel_emit_post_sync_nonzero_flush(struct intel_ring_buffer *ring)
188{
18393f63 189 u32 scratch_addr = ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
8d315287
JB
190 int ret;
191
192
193 ret = intel_ring_begin(ring, 6);
194 if (ret)
195 return ret;
196
197 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(5));
198 intel_ring_emit(ring, PIPE_CONTROL_CS_STALL |
199 PIPE_CONTROL_STALL_AT_SCOREBOARD);
200 intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT); /* address */
201 intel_ring_emit(ring, 0); /* low dword */
202 intel_ring_emit(ring, 0); /* high dword */
203 intel_ring_emit(ring, MI_NOOP);
204 intel_ring_advance(ring);
205
206 ret = intel_ring_begin(ring, 6);
207 if (ret)
208 return ret;
209
210 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(5));
211 intel_ring_emit(ring, PIPE_CONTROL_QW_WRITE);
212 intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT); /* address */
213 intel_ring_emit(ring, 0);
214 intel_ring_emit(ring, 0);
215 intel_ring_emit(ring, MI_NOOP);
216 intel_ring_advance(ring);
217
218 return 0;
219}
220
221static int
222gen6_render_ring_flush(struct intel_ring_buffer *ring,
223 u32 invalidate_domains, u32 flush_domains)
224{
225 u32 flags = 0;
18393f63 226 u32 scratch_addr = ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
8d315287
JB
227 int ret;
228
b3111509
PZ
229 /* Force SNB workarounds for PIPE_CONTROL flushes */
230 ret = intel_emit_post_sync_nonzero_flush(ring);
231 if (ret)
232 return ret;
233
8d315287
JB
234 /* Just flush everything. Experiments have shown that reducing the
235 * number of bits based on the write domains has little performance
236 * impact.
237 */
7d54a904
CW
238 if (flush_domains) {
239 flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
240 flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
241 /*
242 * Ensure that any following seqno writes only happen
243 * when the render cache is indeed flushed.
244 */
97f209bc 245 flags |= PIPE_CONTROL_CS_STALL;
7d54a904
CW
246 }
247 if (invalidate_domains) {
248 flags |= PIPE_CONTROL_TLB_INVALIDATE;
249 flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
250 flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
251 flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
252 flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
253 flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
254 /*
255 * TLB invalidate requires a post-sync write.
256 */
3ac78313 257 flags |= PIPE_CONTROL_QW_WRITE | PIPE_CONTROL_CS_STALL;
7d54a904 258 }
8d315287 259
6c6cf5aa 260 ret = intel_ring_begin(ring, 4);
8d315287
JB
261 if (ret)
262 return ret;
263
6c6cf5aa 264 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4));
8d315287
JB
265 intel_ring_emit(ring, flags);
266 intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT);
6c6cf5aa 267 intel_ring_emit(ring, 0);
8d315287
JB
268 intel_ring_advance(ring);
269
270 return 0;
271}
272
f3987631
PZ
273static int
274gen7_render_ring_cs_stall_wa(struct intel_ring_buffer *ring)
275{
276 int ret;
277
278 ret = intel_ring_begin(ring, 4);
279 if (ret)
280 return ret;
281
282 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4));
283 intel_ring_emit(ring, PIPE_CONTROL_CS_STALL |
284 PIPE_CONTROL_STALL_AT_SCOREBOARD);
285 intel_ring_emit(ring, 0);
286 intel_ring_emit(ring, 0);
287 intel_ring_advance(ring);
288
289 return 0;
290}
291
fd3da6c9
RV
292static int gen7_ring_fbc_flush(struct intel_ring_buffer *ring, u32 value)
293{
294 int ret;
295
296 if (!ring->fbc_dirty)
297 return 0;
298
37c1d94f 299 ret = intel_ring_begin(ring, 6);
fd3da6c9
RV
300 if (ret)
301 return ret;
fd3da6c9
RV
302 /* WaFbcNukeOn3DBlt:ivb/hsw */
303 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
304 intel_ring_emit(ring, MSG_FBC_REND_STATE);
305 intel_ring_emit(ring, value);
37c1d94f
VS
306 intel_ring_emit(ring, MI_STORE_REGISTER_MEM(1) | MI_SRM_LRM_GLOBAL_GTT);
307 intel_ring_emit(ring, MSG_FBC_REND_STATE);
308 intel_ring_emit(ring, ring->scratch.gtt_offset + 256);
fd3da6c9
RV
309 intel_ring_advance(ring);
310
311 ring->fbc_dirty = false;
312 return 0;
313}
314
4772eaeb
PZ
315static int
316gen7_render_ring_flush(struct intel_ring_buffer *ring,
317 u32 invalidate_domains, u32 flush_domains)
318{
319 u32 flags = 0;
18393f63 320 u32 scratch_addr = ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
4772eaeb
PZ
321 int ret;
322
f3987631
PZ
323 /*
324 * Ensure that any following seqno writes only happen when the render
325 * cache is indeed flushed.
326 *
327 * Workaround: 4th PIPE_CONTROL command (except the ones with only
328 * read-cache invalidate bits set) must have the CS_STALL bit set. We
329 * don't try to be clever and just set it unconditionally.
330 */
331 flags |= PIPE_CONTROL_CS_STALL;
332
4772eaeb
PZ
333 /* Just flush everything. Experiments have shown that reducing the
334 * number of bits based on the write domains has little performance
335 * impact.
336 */
337 if (flush_domains) {
338 flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
339 flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
4772eaeb
PZ
340 }
341 if (invalidate_domains) {
342 flags |= PIPE_CONTROL_TLB_INVALIDATE;
343 flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
344 flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
345 flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
346 flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
347 flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
348 /*
349 * TLB invalidate requires a post-sync write.
350 */
351 flags |= PIPE_CONTROL_QW_WRITE;
b9e1faa7 352 flags |= PIPE_CONTROL_GLOBAL_GTT_IVB;
f3987631
PZ
353
354 /* Workaround: we must issue a pipe_control with CS-stall bit
355 * set before a pipe_control command that has the state cache
356 * invalidate bit set. */
357 gen7_render_ring_cs_stall_wa(ring);
4772eaeb
PZ
358 }
359
360 ret = intel_ring_begin(ring, 4);
361 if (ret)
362 return ret;
363
364 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4));
365 intel_ring_emit(ring, flags);
b9e1faa7 366 intel_ring_emit(ring, scratch_addr);
4772eaeb
PZ
367 intel_ring_emit(ring, 0);
368 intel_ring_advance(ring);
369
9688ecad 370 if (!invalidate_domains && flush_domains)
fd3da6c9
RV
371 return gen7_ring_fbc_flush(ring, FBC_REND_NUKE);
372
4772eaeb
PZ
373 return 0;
374}
375
a5f3d68e
BW
376static int
377gen8_render_ring_flush(struct intel_ring_buffer *ring,
378 u32 invalidate_domains, u32 flush_domains)
379{
380 u32 flags = 0;
18393f63 381 u32 scratch_addr = ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
a5f3d68e
BW
382 int ret;
383
384 flags |= PIPE_CONTROL_CS_STALL;
385
386 if (flush_domains) {
387 flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
388 flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
389 }
390 if (invalidate_domains) {
391 flags |= PIPE_CONTROL_TLB_INVALIDATE;
392 flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
393 flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
394 flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
395 flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
396 flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
397 flags |= PIPE_CONTROL_QW_WRITE;
398 flags |= PIPE_CONTROL_GLOBAL_GTT_IVB;
399 }
400
401 ret = intel_ring_begin(ring, 6);
402 if (ret)
403 return ret;
404
405 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(6));
406 intel_ring_emit(ring, flags);
407 intel_ring_emit(ring, scratch_addr);
408 intel_ring_emit(ring, 0);
409 intel_ring_emit(ring, 0);
410 intel_ring_emit(ring, 0);
411 intel_ring_advance(ring);
412
413 return 0;
414
415}
416
78501eac 417static void ring_write_tail(struct intel_ring_buffer *ring,
297b0c5b 418 u32 value)
d46eefa2 419{
4640c4ff 420 struct drm_i915_private *dev_priv = ring->dev->dev_private;
297b0c5b 421 I915_WRITE_TAIL(ring, value);
d46eefa2
XH
422}
423
50877445 424u64 intel_ring_get_active_head(struct intel_ring_buffer *ring)
8187a2b7 425{
4640c4ff 426 struct drm_i915_private *dev_priv = ring->dev->dev_private;
50877445 427 u64 acthd;
8187a2b7 428
50877445
CW
429 if (INTEL_INFO(ring->dev)->gen >= 8)
430 acthd = I915_READ64_2x32(RING_ACTHD(ring->mmio_base),
431 RING_ACTHD_UDW(ring->mmio_base));
432 else if (INTEL_INFO(ring->dev)->gen >= 4)
433 acthd = I915_READ(RING_ACTHD(ring->mmio_base));
434 else
435 acthd = I915_READ(ACTHD);
436
437 return acthd;
8187a2b7
ZN
438}
439
035dc1e0
DV
440static void ring_setup_phys_status_page(struct intel_ring_buffer *ring)
441{
442 struct drm_i915_private *dev_priv = ring->dev->dev_private;
443 u32 addr;
444
445 addr = dev_priv->status_page_dmah->busaddr;
446 if (INTEL_INFO(ring->dev)->gen >= 4)
447 addr |= (dev_priv->status_page_dmah->busaddr >> 28) & 0xf0;
448 I915_WRITE(HWS_PGA, addr);
449}
450
9991ae78 451static bool stop_ring(struct intel_ring_buffer *ring)
8187a2b7 452{
9991ae78 453 struct drm_i915_private *dev_priv = to_i915(ring->dev);
8187a2b7 454
9991ae78
CW
455 if (!IS_GEN2(ring->dev)) {
456 I915_WRITE_MODE(ring, _MASKED_BIT_ENABLE(STOP_RING));
457 if (wait_for_atomic((I915_READ_MODE(ring) & MODE_IDLE) != 0, 1000)) {
458 DRM_ERROR("%s :timed out trying to stop ring\n", ring->name);
459 return false;
460 }
461 }
b7884eb4 462
7f2ab699 463 I915_WRITE_CTL(ring, 0);
570ef608 464 I915_WRITE_HEAD(ring, 0);
78501eac 465 ring->write_tail(ring, 0);
8187a2b7 466
9991ae78
CW
467 if (!IS_GEN2(ring->dev)) {
468 (void)I915_READ_CTL(ring);
469 I915_WRITE_MODE(ring, _MASKED_BIT_DISABLE(STOP_RING));
470 }
a51435a3 471
9991ae78
CW
472 return (I915_READ_HEAD(ring) & HEAD_ADDR) == 0;
473}
8187a2b7 474
9991ae78
CW
475static int init_ring_common(struct intel_ring_buffer *ring)
476{
477 struct drm_device *dev = ring->dev;
478 struct drm_i915_private *dev_priv = dev->dev_private;
479 struct drm_i915_gem_object *obj = ring->obj;
480 int ret = 0;
481
482 gen6_gt_force_wake_get(dev_priv, FORCEWAKE_ALL);
483
484 if (!stop_ring(ring)) {
485 /* G45 ring initialization often fails to reset head to zero */
6fd0d56e
CW
486 DRM_DEBUG_KMS("%s head not reset to zero "
487 "ctl %08x head %08x tail %08x start %08x\n",
488 ring->name,
489 I915_READ_CTL(ring),
490 I915_READ_HEAD(ring),
491 I915_READ_TAIL(ring),
492 I915_READ_START(ring));
8187a2b7 493
9991ae78 494 if (!stop_ring(ring)) {
6fd0d56e
CW
495 DRM_ERROR("failed to set %s head to zero "
496 "ctl %08x head %08x tail %08x start %08x\n",
497 ring->name,
498 I915_READ_CTL(ring),
499 I915_READ_HEAD(ring),
500 I915_READ_TAIL(ring),
501 I915_READ_START(ring));
9991ae78
CW
502 ret = -EIO;
503 goto out;
6fd0d56e 504 }
8187a2b7
ZN
505 }
506
9991ae78
CW
507 if (I915_NEED_GFX_HWS(dev))
508 intel_ring_setup_status_page(ring);
509 else
510 ring_setup_phys_status_page(ring);
511
0d8957c8
DV
512 /* Initialize the ring. This must happen _after_ we've cleared the ring
513 * registers with the above sequence (the readback of the HEAD registers
514 * also enforces ordering), otherwise the hw might lose the new ring
515 * register values. */
f343c5f6 516 I915_WRITE_START(ring, i915_gem_obj_ggtt_offset(obj));
7f2ab699 517 I915_WRITE_CTL(ring,
ae69b42a 518 ((ring->size - PAGE_SIZE) & RING_NR_PAGES)
5d031e5b 519 | RING_VALID);
8187a2b7 520
8187a2b7 521 /* If the head is still not zero, the ring is dead */
f01db988 522 if (wait_for((I915_READ_CTL(ring) & RING_VALID) != 0 &&
f343c5f6 523 I915_READ_START(ring) == i915_gem_obj_ggtt_offset(obj) &&
f01db988 524 (I915_READ_HEAD(ring) & HEAD_ADDR) == 0, 50)) {
e74cfed5 525 DRM_ERROR("%s initialization failed "
48e48a0b
CW
526 "ctl %08x (valid? %d) head %08x tail %08x start %08x [expected %08lx]\n",
527 ring->name,
528 I915_READ_CTL(ring), I915_READ_CTL(ring) & RING_VALID,
529 I915_READ_HEAD(ring), I915_READ_TAIL(ring),
530 I915_READ_START(ring), (unsigned long)i915_gem_obj_ggtt_offset(obj));
b7884eb4
DV
531 ret = -EIO;
532 goto out;
8187a2b7
ZN
533 }
534
78501eac
CW
535 if (!drm_core_check_feature(ring->dev, DRIVER_MODESET))
536 i915_kernel_lost_context(ring->dev);
8187a2b7 537 else {
c7dca47b 538 ring->head = I915_READ_HEAD(ring);
870e86dd 539 ring->tail = I915_READ_TAIL(ring) & TAIL_ADDR;
c7dca47b 540 ring->space = ring_space(ring);
c3b20037 541 ring->last_retired_head = -1;
8187a2b7 542 }
1ec14ad3 543
50f018df
CW
544 memset(&ring->hangcheck, 0, sizeof(ring->hangcheck));
545
b7884eb4 546out:
c8d9a590 547 gen6_gt_force_wake_put(dev_priv, FORCEWAKE_ALL);
b7884eb4
DV
548
549 return ret;
8187a2b7
ZN
550}
551
c6df541c
CW
552static int
553init_pipe_control(struct intel_ring_buffer *ring)
554{
c6df541c
CW
555 int ret;
556
0d1aacac 557 if (ring->scratch.obj)
c6df541c
CW
558 return 0;
559
0d1aacac
CW
560 ring->scratch.obj = i915_gem_alloc_object(ring->dev, 4096);
561 if (ring->scratch.obj == NULL) {
c6df541c
CW
562 DRM_ERROR("Failed to allocate seqno page\n");
563 ret = -ENOMEM;
564 goto err;
565 }
e4ffd173 566
a9cc726c
DV
567 ret = i915_gem_object_set_cache_level(ring->scratch.obj, I915_CACHE_LLC);
568 if (ret)
569 goto err_unref;
c6df541c 570
1ec9e26d 571 ret = i915_gem_obj_ggtt_pin(ring->scratch.obj, 4096, 0);
c6df541c
CW
572 if (ret)
573 goto err_unref;
574
0d1aacac
CW
575 ring->scratch.gtt_offset = i915_gem_obj_ggtt_offset(ring->scratch.obj);
576 ring->scratch.cpu_page = kmap(sg_page(ring->scratch.obj->pages->sgl));
577 if (ring->scratch.cpu_page == NULL) {
56b085a0 578 ret = -ENOMEM;
c6df541c 579 goto err_unpin;
56b085a0 580 }
c6df541c 581
2b1086cc 582 DRM_DEBUG_DRIVER("%s pipe control offset: 0x%08x\n",
0d1aacac 583 ring->name, ring->scratch.gtt_offset);
c6df541c
CW
584 return 0;
585
586err_unpin:
d7f46fc4 587 i915_gem_object_ggtt_unpin(ring->scratch.obj);
c6df541c 588err_unref:
0d1aacac 589 drm_gem_object_unreference(&ring->scratch.obj->base);
c6df541c 590err:
c6df541c
CW
591 return ret;
592}
593
78501eac 594static int init_render_ring(struct intel_ring_buffer *ring)
8187a2b7 595{
78501eac 596 struct drm_device *dev = ring->dev;
1ec14ad3 597 struct drm_i915_private *dev_priv = dev->dev_private;
78501eac 598 int ret = init_ring_common(ring);
a69ffdbf 599
61a563a2
AG
600 /* WaTimedSingleVertexDispatch:cl,bw,ctg,elk,ilk,snb */
601 if (INTEL_INFO(dev)->gen >= 4 && INTEL_INFO(dev)->gen < 7)
6b26c86d 602 I915_WRITE(MI_MODE, _MASKED_BIT_ENABLE(VS_TIMER_DISPATCH));
1c8c38c5
CW
603
604 /* We need to disable the AsyncFlip performance optimisations in order
605 * to use MI_WAIT_FOR_EVENT within the CS. It should already be
606 * programmed to '1' on all products.
8693a824 607 *
8285222c 608 * WaDisableAsyncFlipPerfMode:snb,ivb,hsw,vlv,bdw
1c8c38c5
CW
609 */
610 if (INTEL_INFO(dev)->gen >= 6)
611 I915_WRITE(MI_MODE, _MASKED_BIT_ENABLE(ASYNC_FLIP_PERF_DISABLE));
612
f05bb0c7 613 /* Required for the hardware to program scanline values for waiting */
01fa0302 614 /* WaEnableFlushTlbInvalidationMode:snb */
f05bb0c7
CW
615 if (INTEL_INFO(dev)->gen == 6)
616 I915_WRITE(GFX_MODE,
aa83e30d 617 _MASKED_BIT_ENABLE(GFX_TLB_INVALIDATE_EXPLICIT));
f05bb0c7 618
01fa0302 619 /* WaBCSVCSTlbInvalidationMode:ivb,vlv,hsw */
1c8c38c5
CW
620 if (IS_GEN7(dev))
621 I915_WRITE(GFX_MODE_GEN7,
01fa0302 622 _MASKED_BIT_ENABLE(GFX_TLB_INVALIDATE_EXPLICIT) |
1c8c38c5 623 _MASKED_BIT_ENABLE(GFX_REPLAY_MODE));
78501eac 624
8d315287 625 if (INTEL_INFO(dev)->gen >= 5) {
c6df541c
CW
626 ret = init_pipe_control(ring);
627 if (ret)
628 return ret;
629 }
630
5e13a0c5 631 if (IS_GEN6(dev)) {
3a69ddd6
KG
632 /* From the Sandybridge PRM, volume 1 part 3, page 24:
633 * "If this bit is set, STCunit will have LRA as replacement
634 * policy. [...] This bit must be reset. LRA replacement
635 * policy is not supported."
636 */
637 I915_WRITE(CACHE_MODE_0,
5e13a0c5 638 _MASKED_BIT_DISABLE(CM0_STC_EVICT_DISABLE_LRA_SNB));
84f9f938
BW
639 }
640
6b26c86d
DV
641 if (INTEL_INFO(dev)->gen >= 6)
642 I915_WRITE(INSTPM, _MASKED_BIT_ENABLE(INSTPM_FORCE_ORDERING));
84f9f938 643
040d2baa 644 if (HAS_L3_DPF(dev))
35a85ac6 645 I915_WRITE_IMR(ring, ~GT_PARITY_ERROR(dev));
15b9f80e 646
8187a2b7
ZN
647 return ret;
648}
649
c6df541c
CW
650static void render_ring_cleanup(struct intel_ring_buffer *ring)
651{
b45305fc
DV
652 struct drm_device *dev = ring->dev;
653
0d1aacac 654 if (ring->scratch.obj == NULL)
c6df541c
CW
655 return;
656
0d1aacac
CW
657 if (INTEL_INFO(dev)->gen >= 5) {
658 kunmap(sg_page(ring->scratch.obj->pages->sgl));
d7f46fc4 659 i915_gem_object_ggtt_unpin(ring->scratch.obj);
0d1aacac 660 }
aaf8a516 661
0d1aacac
CW
662 drm_gem_object_unreference(&ring->scratch.obj->base);
663 ring->scratch.obj = NULL;
c6df541c
CW
664}
665
1ec14ad3 666static void
c8c99b0f 667update_mboxes(struct intel_ring_buffer *ring,
9d773091 668 u32 mmio_offset)
1ec14ad3 669{
ad776f8b
BW
670/* NB: In order to be able to do semaphore MBOX updates for varying number
671 * of rings, it's easiest if we round up each individual update to a
672 * multiple of 2 (since ring updates must always be a multiple of 2)
673 * even though the actual update only requires 3 dwords.
674 */
675#define MBOX_UPDATE_DWORDS 4
1c8b46fc 676 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
c8c99b0f 677 intel_ring_emit(ring, mmio_offset);
1823521d 678 intel_ring_emit(ring, ring->outstanding_lazy_seqno);
ad776f8b 679 intel_ring_emit(ring, MI_NOOP);
1ec14ad3
CW
680}
681
c8c99b0f
BW
682/**
683 * gen6_add_request - Update the semaphore mailbox registers
684 *
685 * @ring - ring that is adding a request
686 * @seqno - return seqno stuck into the ring
687 *
688 * Update the mailbox registers in the *other* rings with the current seqno.
689 * This acts like a signal in the canonical semaphore.
690 */
1ec14ad3 691static int
9d773091 692gen6_add_request(struct intel_ring_buffer *ring)
1ec14ad3 693{
ad776f8b
BW
694 struct drm_device *dev = ring->dev;
695 struct drm_i915_private *dev_priv = dev->dev_private;
696 struct intel_ring_buffer *useless;
52ed2325 697 int i, ret, num_dwords = 4;
1ec14ad3 698
52ed2325
BW
699 if (i915_semaphore_is_enabled(dev))
700 num_dwords += ((I915_NUM_RINGS-1) * MBOX_UPDATE_DWORDS);
701#undef MBOX_UPDATE_DWORDS
702
703 ret = intel_ring_begin(ring, num_dwords);
1ec14ad3
CW
704 if (ret)
705 return ret;
706
f0a9f74c
BW
707 if (i915_semaphore_is_enabled(dev)) {
708 for_each_ring(useless, dev_priv, i) {
709 u32 mbox_reg = ring->signal_mbox[i];
710 if (mbox_reg != GEN6_NOSYNC)
711 update_mboxes(ring, mbox_reg);
712 }
ad776f8b 713 }
1ec14ad3
CW
714
715 intel_ring_emit(ring, MI_STORE_DWORD_INDEX);
716 intel_ring_emit(ring, I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
1823521d 717 intel_ring_emit(ring, ring->outstanding_lazy_seqno);
1ec14ad3 718 intel_ring_emit(ring, MI_USER_INTERRUPT);
09246732 719 __intel_ring_advance(ring);
1ec14ad3 720
1ec14ad3
CW
721 return 0;
722}
723
f72b3435
MK
724static inline bool i915_gem_has_seqno_wrapped(struct drm_device *dev,
725 u32 seqno)
726{
727 struct drm_i915_private *dev_priv = dev->dev_private;
728 return dev_priv->last_seqno < seqno;
729}
730
c8c99b0f
BW
731/**
732 * intel_ring_sync - sync the waiter to the signaller on seqno
733 *
734 * @waiter - ring that is waiting
735 * @signaller - ring which has, or will signal
736 * @seqno - seqno which the waiter will block on
737 */
738static int
686cb5f9
DV
739gen6_ring_sync(struct intel_ring_buffer *waiter,
740 struct intel_ring_buffer *signaller,
741 u32 seqno)
1ec14ad3
CW
742{
743 int ret;
c8c99b0f
BW
744 u32 dw1 = MI_SEMAPHORE_MBOX |
745 MI_SEMAPHORE_COMPARE |
746 MI_SEMAPHORE_REGISTER;
1ec14ad3 747
1500f7ea
BW
748 /* Throughout all of the GEM code, seqno passed implies our current
749 * seqno is >= the last seqno executed. However for hardware the
750 * comparison is strictly greater than.
751 */
752 seqno -= 1;
753
686cb5f9
DV
754 WARN_ON(signaller->semaphore_register[waiter->id] ==
755 MI_SEMAPHORE_SYNC_INVALID);
756
c8c99b0f 757 ret = intel_ring_begin(waiter, 4);
1ec14ad3
CW
758 if (ret)
759 return ret;
760
f72b3435
MK
761 /* If seqno wrap happened, omit the wait with no-ops */
762 if (likely(!i915_gem_has_seqno_wrapped(waiter->dev, seqno))) {
763 intel_ring_emit(waiter,
764 dw1 |
765 signaller->semaphore_register[waiter->id]);
766 intel_ring_emit(waiter, seqno);
767 intel_ring_emit(waiter, 0);
768 intel_ring_emit(waiter, MI_NOOP);
769 } else {
770 intel_ring_emit(waiter, MI_NOOP);
771 intel_ring_emit(waiter, MI_NOOP);
772 intel_ring_emit(waiter, MI_NOOP);
773 intel_ring_emit(waiter, MI_NOOP);
774 }
c8c99b0f 775 intel_ring_advance(waiter);
1ec14ad3
CW
776
777 return 0;
778}
779
c6df541c
CW
780#define PIPE_CONTROL_FLUSH(ring__, addr__) \
781do { \
fcbc34e4
KG
782 intel_ring_emit(ring__, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE | \
783 PIPE_CONTROL_DEPTH_STALL); \
c6df541c
CW
784 intel_ring_emit(ring__, (addr__) | PIPE_CONTROL_GLOBAL_GTT); \
785 intel_ring_emit(ring__, 0); \
786 intel_ring_emit(ring__, 0); \
787} while (0)
788
789static int
9d773091 790pc_render_add_request(struct intel_ring_buffer *ring)
c6df541c 791{
18393f63 792 u32 scratch_addr = ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
c6df541c
CW
793 int ret;
794
795 /* For Ironlake, MI_USER_INTERRUPT was deprecated and apparently
796 * incoherent with writes to memory, i.e. completely fubar,
797 * so we need to use PIPE_NOTIFY instead.
798 *
799 * However, we also need to workaround the qword write
800 * incoherence by flushing the 6 PIPE_NOTIFY buffers out to
801 * memory before requesting an interrupt.
802 */
803 ret = intel_ring_begin(ring, 32);
804 if (ret)
805 return ret;
806
fcbc34e4 807 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE |
9d971b37
KG
808 PIPE_CONTROL_WRITE_FLUSH |
809 PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE);
0d1aacac 810 intel_ring_emit(ring, ring->scratch.gtt_offset | PIPE_CONTROL_GLOBAL_GTT);
1823521d 811 intel_ring_emit(ring, ring->outstanding_lazy_seqno);
c6df541c
CW
812 intel_ring_emit(ring, 0);
813 PIPE_CONTROL_FLUSH(ring, scratch_addr);
18393f63 814 scratch_addr += 2 * CACHELINE_BYTES; /* write to separate cachelines */
c6df541c 815 PIPE_CONTROL_FLUSH(ring, scratch_addr);
18393f63 816 scratch_addr += 2 * CACHELINE_BYTES;
c6df541c 817 PIPE_CONTROL_FLUSH(ring, scratch_addr);
18393f63 818 scratch_addr += 2 * CACHELINE_BYTES;
c6df541c 819 PIPE_CONTROL_FLUSH(ring, scratch_addr);
18393f63 820 scratch_addr += 2 * CACHELINE_BYTES;
c6df541c 821 PIPE_CONTROL_FLUSH(ring, scratch_addr);
18393f63 822 scratch_addr += 2 * CACHELINE_BYTES;
c6df541c 823 PIPE_CONTROL_FLUSH(ring, scratch_addr);
a71d8d94 824
fcbc34e4 825 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE |
9d971b37
KG
826 PIPE_CONTROL_WRITE_FLUSH |
827 PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE |
c6df541c 828 PIPE_CONTROL_NOTIFY);
0d1aacac 829 intel_ring_emit(ring, ring->scratch.gtt_offset | PIPE_CONTROL_GLOBAL_GTT);
1823521d 830 intel_ring_emit(ring, ring->outstanding_lazy_seqno);
c6df541c 831 intel_ring_emit(ring, 0);
09246732 832 __intel_ring_advance(ring);
c6df541c 833
c6df541c
CW
834 return 0;
835}
836
4cd53c0c 837static u32
b2eadbc8 838gen6_ring_get_seqno(struct intel_ring_buffer *ring, bool lazy_coherency)
4cd53c0c 839{
4cd53c0c
DV
840 /* Workaround to force correct ordering between irq and seqno writes on
841 * ivb (and maybe also on snb) by reading from a CS register (like
842 * ACTHD) before reading the status page. */
50877445
CW
843 if (!lazy_coherency) {
844 struct drm_i915_private *dev_priv = ring->dev->dev_private;
845 POSTING_READ(RING_ACTHD(ring->mmio_base));
846 }
847
4cd53c0c
DV
848 return intel_read_status_page(ring, I915_GEM_HWS_INDEX);
849}
850
8187a2b7 851static u32
b2eadbc8 852ring_get_seqno(struct intel_ring_buffer *ring, bool lazy_coherency)
8187a2b7 853{
1ec14ad3
CW
854 return intel_read_status_page(ring, I915_GEM_HWS_INDEX);
855}
856
b70ec5bf
MK
857static void
858ring_set_seqno(struct intel_ring_buffer *ring, u32 seqno)
859{
860 intel_write_status_page(ring, I915_GEM_HWS_INDEX, seqno);
861}
862
c6df541c 863static u32
b2eadbc8 864pc_render_get_seqno(struct intel_ring_buffer *ring, bool lazy_coherency)
c6df541c 865{
0d1aacac 866 return ring->scratch.cpu_page[0];
c6df541c
CW
867}
868
b70ec5bf
MK
869static void
870pc_render_set_seqno(struct intel_ring_buffer *ring, u32 seqno)
871{
0d1aacac 872 ring->scratch.cpu_page[0] = seqno;
b70ec5bf
MK
873}
874
e48d8634
DV
875static bool
876gen5_ring_get_irq(struct intel_ring_buffer *ring)
877{
878 struct drm_device *dev = ring->dev;
4640c4ff 879 struct drm_i915_private *dev_priv = dev->dev_private;
7338aefa 880 unsigned long flags;
e48d8634
DV
881
882 if (!dev->irq_enabled)
883 return false;
884
7338aefa 885 spin_lock_irqsave(&dev_priv->irq_lock, flags);
43eaea13
PZ
886 if (ring->irq_refcount++ == 0)
887 ilk_enable_gt_irq(dev_priv, ring->irq_enable_mask);
7338aefa 888 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
e48d8634
DV
889
890 return true;
891}
892
893static void
894gen5_ring_put_irq(struct intel_ring_buffer *ring)
895{
896 struct drm_device *dev = ring->dev;
4640c4ff 897 struct drm_i915_private *dev_priv = dev->dev_private;
7338aefa 898 unsigned long flags;
e48d8634 899
7338aefa 900 spin_lock_irqsave(&dev_priv->irq_lock, flags);
43eaea13
PZ
901 if (--ring->irq_refcount == 0)
902 ilk_disable_gt_irq(dev_priv, ring->irq_enable_mask);
7338aefa 903 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
e48d8634
DV
904}
905
b13c2b96 906static bool
e3670319 907i9xx_ring_get_irq(struct intel_ring_buffer *ring)
62fdfeaf 908{
78501eac 909 struct drm_device *dev = ring->dev;
4640c4ff 910 struct drm_i915_private *dev_priv = dev->dev_private;
7338aefa 911 unsigned long flags;
62fdfeaf 912
b13c2b96
CW
913 if (!dev->irq_enabled)
914 return false;
915
7338aefa 916 spin_lock_irqsave(&dev_priv->irq_lock, flags);
c7113cc3 917 if (ring->irq_refcount++ == 0) {
f637fde4
DV
918 dev_priv->irq_mask &= ~ring->irq_enable_mask;
919 I915_WRITE(IMR, dev_priv->irq_mask);
920 POSTING_READ(IMR);
921 }
7338aefa 922 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
b13c2b96
CW
923
924 return true;
62fdfeaf
EA
925}
926
8187a2b7 927static void
e3670319 928i9xx_ring_put_irq(struct intel_ring_buffer *ring)
62fdfeaf 929{
78501eac 930 struct drm_device *dev = ring->dev;
4640c4ff 931 struct drm_i915_private *dev_priv = dev->dev_private;
7338aefa 932 unsigned long flags;
62fdfeaf 933
7338aefa 934 spin_lock_irqsave(&dev_priv->irq_lock, flags);
c7113cc3 935 if (--ring->irq_refcount == 0) {
f637fde4
DV
936 dev_priv->irq_mask |= ring->irq_enable_mask;
937 I915_WRITE(IMR, dev_priv->irq_mask);
938 POSTING_READ(IMR);
939 }
7338aefa 940 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
62fdfeaf
EA
941}
942
c2798b19
CW
943static bool
944i8xx_ring_get_irq(struct intel_ring_buffer *ring)
945{
946 struct drm_device *dev = ring->dev;
4640c4ff 947 struct drm_i915_private *dev_priv = dev->dev_private;
7338aefa 948 unsigned long flags;
c2798b19
CW
949
950 if (!dev->irq_enabled)
951 return false;
952
7338aefa 953 spin_lock_irqsave(&dev_priv->irq_lock, flags);
c7113cc3 954 if (ring->irq_refcount++ == 0) {
c2798b19
CW
955 dev_priv->irq_mask &= ~ring->irq_enable_mask;
956 I915_WRITE16(IMR, dev_priv->irq_mask);
957 POSTING_READ16(IMR);
958 }
7338aefa 959 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
c2798b19
CW
960
961 return true;
962}
963
964static void
965i8xx_ring_put_irq(struct intel_ring_buffer *ring)
966{
967 struct drm_device *dev = ring->dev;
4640c4ff 968 struct drm_i915_private *dev_priv = dev->dev_private;
7338aefa 969 unsigned long flags;
c2798b19 970
7338aefa 971 spin_lock_irqsave(&dev_priv->irq_lock, flags);
c7113cc3 972 if (--ring->irq_refcount == 0) {
c2798b19
CW
973 dev_priv->irq_mask |= ring->irq_enable_mask;
974 I915_WRITE16(IMR, dev_priv->irq_mask);
975 POSTING_READ16(IMR);
976 }
7338aefa 977 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
c2798b19
CW
978}
979
78501eac 980void intel_ring_setup_status_page(struct intel_ring_buffer *ring)
8187a2b7 981{
4593010b 982 struct drm_device *dev = ring->dev;
4640c4ff 983 struct drm_i915_private *dev_priv = ring->dev->dev_private;
4593010b
EA
984 u32 mmio = 0;
985
986 /* The ring status page addresses are no longer next to the rest of
987 * the ring registers as of gen7.
988 */
989 if (IS_GEN7(dev)) {
990 switch (ring->id) {
96154f2f 991 case RCS:
4593010b
EA
992 mmio = RENDER_HWS_PGA_GEN7;
993 break;
96154f2f 994 case BCS:
4593010b
EA
995 mmio = BLT_HWS_PGA_GEN7;
996 break;
96154f2f 997 case VCS:
4593010b
EA
998 mmio = BSD_HWS_PGA_GEN7;
999 break;
4a3dd19d 1000 case VECS:
9a8a2213
BW
1001 mmio = VEBOX_HWS_PGA_GEN7;
1002 break;
4593010b
EA
1003 }
1004 } else if (IS_GEN6(ring->dev)) {
1005 mmio = RING_HWS_PGA_GEN6(ring->mmio_base);
1006 } else {
eb0d4b75 1007 /* XXX: gen8 returns to sanity */
4593010b
EA
1008 mmio = RING_HWS_PGA(ring->mmio_base);
1009 }
1010
78501eac
CW
1011 I915_WRITE(mmio, (u32)ring->status_page.gfx_addr);
1012 POSTING_READ(mmio);
884020bf 1013
dc616b89
DL
1014 /*
1015 * Flush the TLB for this page
1016 *
1017 * FIXME: These two bits have disappeared on gen8, so a question
1018 * arises: do we still need this and if so how should we go about
1019 * invalidating the TLB?
1020 */
1021 if (INTEL_INFO(dev)->gen >= 6 && INTEL_INFO(dev)->gen < 8) {
884020bf 1022 u32 reg = RING_INSTPM(ring->mmio_base);
02f6a1e7
NKK
1023
1024 /* ring should be idle before issuing a sync flush*/
1025 WARN_ON((I915_READ_MODE(ring) & MODE_IDLE) == 0);
1026
884020bf
CW
1027 I915_WRITE(reg,
1028 _MASKED_BIT_ENABLE(INSTPM_TLB_INVALIDATE |
1029 INSTPM_SYNC_FLUSH));
1030 if (wait_for((I915_READ(reg) & INSTPM_SYNC_FLUSH) == 0,
1031 1000))
1032 DRM_ERROR("%s: wait for SyncFlush to complete for TLB invalidation timed out\n",
1033 ring->name);
1034 }
8187a2b7
ZN
1035}
1036
b72f3acb 1037static int
78501eac
CW
1038bsd_ring_flush(struct intel_ring_buffer *ring,
1039 u32 invalidate_domains,
1040 u32 flush_domains)
d1b851fc 1041{
b72f3acb
CW
1042 int ret;
1043
b72f3acb
CW
1044 ret = intel_ring_begin(ring, 2);
1045 if (ret)
1046 return ret;
1047
1048 intel_ring_emit(ring, MI_FLUSH);
1049 intel_ring_emit(ring, MI_NOOP);
1050 intel_ring_advance(ring);
1051 return 0;
d1b851fc
ZN
1052}
1053
3cce469c 1054static int
9d773091 1055i9xx_add_request(struct intel_ring_buffer *ring)
d1b851fc 1056{
3cce469c
CW
1057 int ret;
1058
1059 ret = intel_ring_begin(ring, 4);
1060 if (ret)
1061 return ret;
6f392d54 1062
3cce469c
CW
1063 intel_ring_emit(ring, MI_STORE_DWORD_INDEX);
1064 intel_ring_emit(ring, I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
1823521d 1065 intel_ring_emit(ring, ring->outstanding_lazy_seqno);
3cce469c 1066 intel_ring_emit(ring, MI_USER_INTERRUPT);
09246732 1067 __intel_ring_advance(ring);
d1b851fc 1068
3cce469c 1069 return 0;
d1b851fc
ZN
1070}
1071
0f46832f 1072static bool
25c06300 1073gen6_ring_get_irq(struct intel_ring_buffer *ring)
0f46832f
CW
1074{
1075 struct drm_device *dev = ring->dev;
4640c4ff 1076 struct drm_i915_private *dev_priv = dev->dev_private;
7338aefa 1077 unsigned long flags;
0f46832f
CW
1078
1079 if (!dev->irq_enabled)
1080 return false;
1081
7338aefa 1082 spin_lock_irqsave(&dev_priv->irq_lock, flags);
c7113cc3 1083 if (ring->irq_refcount++ == 0) {
040d2baa 1084 if (HAS_L3_DPF(dev) && ring->id == RCS)
cc609d5d
BW
1085 I915_WRITE_IMR(ring,
1086 ~(ring->irq_enable_mask |
35a85ac6 1087 GT_PARITY_ERROR(dev)));
15b9f80e
BW
1088 else
1089 I915_WRITE_IMR(ring, ~ring->irq_enable_mask);
43eaea13 1090 ilk_enable_gt_irq(dev_priv, ring->irq_enable_mask);
0f46832f 1091 }
7338aefa 1092 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
0f46832f
CW
1093
1094 return true;
1095}
1096
1097static void
25c06300 1098gen6_ring_put_irq(struct intel_ring_buffer *ring)
0f46832f
CW
1099{
1100 struct drm_device *dev = ring->dev;
4640c4ff 1101 struct drm_i915_private *dev_priv = dev->dev_private;
7338aefa 1102 unsigned long flags;
0f46832f 1103
7338aefa 1104 spin_lock_irqsave(&dev_priv->irq_lock, flags);
c7113cc3 1105 if (--ring->irq_refcount == 0) {
040d2baa 1106 if (HAS_L3_DPF(dev) && ring->id == RCS)
35a85ac6 1107 I915_WRITE_IMR(ring, ~GT_PARITY_ERROR(dev));
15b9f80e
BW
1108 else
1109 I915_WRITE_IMR(ring, ~0);
43eaea13 1110 ilk_disable_gt_irq(dev_priv, ring->irq_enable_mask);
1ec14ad3 1111 }
7338aefa 1112 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
d1b851fc
ZN
1113}
1114
a19d2933
BW
1115static bool
1116hsw_vebox_get_irq(struct intel_ring_buffer *ring)
1117{
1118 struct drm_device *dev = ring->dev;
1119 struct drm_i915_private *dev_priv = dev->dev_private;
1120 unsigned long flags;
1121
1122 if (!dev->irq_enabled)
1123 return false;
1124
59cdb63d 1125 spin_lock_irqsave(&dev_priv->irq_lock, flags);
c7113cc3 1126 if (ring->irq_refcount++ == 0) {
a19d2933 1127 I915_WRITE_IMR(ring, ~ring->irq_enable_mask);
edbfdb45 1128 snb_enable_pm_irq(dev_priv, ring->irq_enable_mask);
a19d2933 1129 }
59cdb63d 1130 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
a19d2933
BW
1131
1132 return true;
1133}
1134
1135static void
1136hsw_vebox_put_irq(struct intel_ring_buffer *ring)
1137{
1138 struct drm_device *dev = ring->dev;
1139 struct drm_i915_private *dev_priv = dev->dev_private;
1140 unsigned long flags;
1141
1142 if (!dev->irq_enabled)
1143 return;
1144
59cdb63d 1145 spin_lock_irqsave(&dev_priv->irq_lock, flags);
c7113cc3 1146 if (--ring->irq_refcount == 0) {
a19d2933 1147 I915_WRITE_IMR(ring, ~0);
edbfdb45 1148 snb_disable_pm_irq(dev_priv, ring->irq_enable_mask);
a19d2933 1149 }
59cdb63d 1150 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
a19d2933
BW
1151}
1152
abd58f01
BW
1153static bool
1154gen8_ring_get_irq(struct intel_ring_buffer *ring)
1155{
1156 struct drm_device *dev = ring->dev;
1157 struct drm_i915_private *dev_priv = dev->dev_private;
1158 unsigned long flags;
1159
1160 if (!dev->irq_enabled)
1161 return false;
1162
1163 spin_lock_irqsave(&dev_priv->irq_lock, flags);
1164 if (ring->irq_refcount++ == 0) {
1165 if (HAS_L3_DPF(dev) && ring->id == RCS) {
1166 I915_WRITE_IMR(ring,
1167 ~(ring->irq_enable_mask |
1168 GT_RENDER_L3_PARITY_ERROR_INTERRUPT));
1169 } else {
1170 I915_WRITE_IMR(ring, ~ring->irq_enable_mask);
1171 }
1172 POSTING_READ(RING_IMR(ring->mmio_base));
1173 }
1174 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
1175
1176 return true;
1177}
1178
1179static void
1180gen8_ring_put_irq(struct intel_ring_buffer *ring)
1181{
1182 struct drm_device *dev = ring->dev;
1183 struct drm_i915_private *dev_priv = dev->dev_private;
1184 unsigned long flags;
1185
1186 spin_lock_irqsave(&dev_priv->irq_lock, flags);
1187 if (--ring->irq_refcount == 0) {
1188 if (HAS_L3_DPF(dev) && ring->id == RCS) {
1189 I915_WRITE_IMR(ring,
1190 ~GT_RENDER_L3_PARITY_ERROR_INTERRUPT);
1191 } else {
1192 I915_WRITE_IMR(ring, ~0);
1193 }
1194 POSTING_READ(RING_IMR(ring->mmio_base));
1195 }
1196 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
1197}
1198
d1b851fc 1199static int
d7d4eedd
CW
1200i965_dispatch_execbuffer(struct intel_ring_buffer *ring,
1201 u32 offset, u32 length,
1202 unsigned flags)
d1b851fc 1203{
e1f99ce6 1204 int ret;
78501eac 1205
e1f99ce6
CW
1206 ret = intel_ring_begin(ring, 2);
1207 if (ret)
1208 return ret;
1209
78501eac 1210 intel_ring_emit(ring,
65f56876
CW
1211 MI_BATCH_BUFFER_START |
1212 MI_BATCH_GTT |
d7d4eedd 1213 (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE_I965));
c4e7a414 1214 intel_ring_emit(ring, offset);
78501eac
CW
1215 intel_ring_advance(ring);
1216
d1b851fc
ZN
1217 return 0;
1218}
1219
b45305fc
DV
1220/* Just userspace ABI convention to limit the wa batch bo to a resonable size */
1221#define I830_BATCH_LIMIT (256*1024)
8187a2b7 1222static int
fb3256da 1223i830_dispatch_execbuffer(struct intel_ring_buffer *ring,
d7d4eedd
CW
1224 u32 offset, u32 len,
1225 unsigned flags)
62fdfeaf 1226{
c4e7a414 1227 int ret;
62fdfeaf 1228
b45305fc
DV
1229 if (flags & I915_DISPATCH_PINNED) {
1230 ret = intel_ring_begin(ring, 4);
1231 if (ret)
1232 return ret;
62fdfeaf 1233
b45305fc
DV
1234 intel_ring_emit(ring, MI_BATCH_BUFFER);
1235 intel_ring_emit(ring, offset | (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE));
1236 intel_ring_emit(ring, offset + len - 8);
1237 intel_ring_emit(ring, MI_NOOP);
1238 intel_ring_advance(ring);
1239 } else {
0d1aacac 1240 u32 cs_offset = ring->scratch.gtt_offset;
b45305fc
DV
1241
1242 if (len > I830_BATCH_LIMIT)
1243 return -ENOSPC;
1244
1245 ret = intel_ring_begin(ring, 9+3);
1246 if (ret)
1247 return ret;
1248 /* Blit the batch (which has now all relocs applied) to the stable batch
1249 * scratch bo area (so that the CS never stumbles over its tlb
1250 * invalidation bug) ... */
1251 intel_ring_emit(ring, XY_SRC_COPY_BLT_CMD |
1252 XY_SRC_COPY_BLT_WRITE_ALPHA |
1253 XY_SRC_COPY_BLT_WRITE_RGB);
1254 intel_ring_emit(ring, BLT_DEPTH_32 | BLT_ROP_GXCOPY | 4096);
1255 intel_ring_emit(ring, 0);
1256 intel_ring_emit(ring, (DIV_ROUND_UP(len, 4096) << 16) | 1024);
1257 intel_ring_emit(ring, cs_offset);
1258 intel_ring_emit(ring, 0);
1259 intel_ring_emit(ring, 4096);
1260 intel_ring_emit(ring, offset);
1261 intel_ring_emit(ring, MI_FLUSH);
1262
1263 /* ... and execute it. */
1264 intel_ring_emit(ring, MI_BATCH_BUFFER);
1265 intel_ring_emit(ring, cs_offset | (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE));
1266 intel_ring_emit(ring, cs_offset + len - 8);
1267 intel_ring_advance(ring);
1268 }
e1f99ce6 1269
fb3256da
DV
1270 return 0;
1271}
1272
1273static int
1274i915_dispatch_execbuffer(struct intel_ring_buffer *ring,
d7d4eedd
CW
1275 u32 offset, u32 len,
1276 unsigned flags)
fb3256da
DV
1277{
1278 int ret;
1279
1280 ret = intel_ring_begin(ring, 2);
1281 if (ret)
1282 return ret;
1283
65f56876 1284 intel_ring_emit(ring, MI_BATCH_BUFFER_START | MI_BATCH_GTT);
d7d4eedd 1285 intel_ring_emit(ring, offset | (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE));
c4e7a414 1286 intel_ring_advance(ring);
62fdfeaf 1287
62fdfeaf
EA
1288 return 0;
1289}
1290
78501eac 1291static void cleanup_status_page(struct intel_ring_buffer *ring)
62fdfeaf 1292{
05394f39 1293 struct drm_i915_gem_object *obj;
62fdfeaf 1294
8187a2b7
ZN
1295 obj = ring->status_page.obj;
1296 if (obj == NULL)
62fdfeaf 1297 return;
62fdfeaf 1298
9da3da66 1299 kunmap(sg_page(obj->pages->sgl));
d7f46fc4 1300 i915_gem_object_ggtt_unpin(obj);
05394f39 1301 drm_gem_object_unreference(&obj->base);
8187a2b7 1302 ring->status_page.obj = NULL;
62fdfeaf
EA
1303}
1304
78501eac 1305static int init_status_page(struct intel_ring_buffer *ring)
62fdfeaf 1306{
05394f39 1307 struct drm_i915_gem_object *obj;
62fdfeaf 1308
e3efda49
CW
1309 if ((obj = ring->status_page.obj) == NULL) {
1310 int ret;
e4ffd173 1311
e3efda49
CW
1312 obj = i915_gem_alloc_object(ring->dev, 4096);
1313 if (obj == NULL) {
1314 DRM_ERROR("Failed to allocate status page\n");
1315 return -ENOMEM;
1316 }
62fdfeaf 1317
e3efda49
CW
1318 ret = i915_gem_object_set_cache_level(obj, I915_CACHE_LLC);
1319 if (ret)
1320 goto err_unref;
1321
1322 ret = i915_gem_obj_ggtt_pin(obj, 4096, 0);
1323 if (ret) {
1324err_unref:
1325 drm_gem_object_unreference(&obj->base);
1326 return ret;
1327 }
1328
1329 ring->status_page.obj = obj;
1330 }
62fdfeaf 1331
f343c5f6 1332 ring->status_page.gfx_addr = i915_gem_obj_ggtt_offset(obj);
9da3da66 1333 ring->status_page.page_addr = kmap(sg_page(obj->pages->sgl));
8187a2b7 1334 memset(ring->status_page.page_addr, 0, PAGE_SIZE);
62fdfeaf 1335
8187a2b7
ZN
1336 DRM_DEBUG_DRIVER("%s hws offset: 0x%08x\n",
1337 ring->name, ring->status_page.gfx_addr);
62fdfeaf
EA
1338
1339 return 0;
62fdfeaf
EA
1340}
1341
035dc1e0 1342static int init_phys_status_page(struct intel_ring_buffer *ring)
6b8294a4
CW
1343{
1344 struct drm_i915_private *dev_priv = ring->dev->dev_private;
6b8294a4
CW
1345
1346 if (!dev_priv->status_page_dmah) {
1347 dev_priv->status_page_dmah =
1348 drm_pci_alloc(ring->dev, PAGE_SIZE, PAGE_SIZE);
1349 if (!dev_priv->status_page_dmah)
1350 return -ENOMEM;
1351 }
1352
6b8294a4
CW
1353 ring->status_page.page_addr = dev_priv->status_page_dmah->vaddr;
1354 memset(ring->status_page.page_addr, 0, PAGE_SIZE);
1355
1356 return 0;
1357}
1358
e3efda49 1359static int allocate_ring_buffer(struct intel_ring_buffer *ring)
62fdfeaf 1360{
e3efda49
CW
1361 struct drm_device *dev = ring->dev;
1362 struct drm_i915_private *dev_priv = to_i915(dev);
05394f39 1363 struct drm_i915_gem_object *obj;
dd785e35
CW
1364 int ret;
1365
e3efda49
CW
1366 if (ring->obj)
1367 return 0;
62fdfeaf 1368
ebc052e0
CW
1369 obj = NULL;
1370 if (!HAS_LLC(dev))
1371 obj = i915_gem_object_create_stolen(dev, ring->size);
1372 if (obj == NULL)
1373 obj = i915_gem_alloc_object(dev, ring->size);
e3efda49
CW
1374 if (obj == NULL)
1375 return -ENOMEM;
8187a2b7 1376
1ec9e26d 1377 ret = i915_gem_obj_ggtt_pin(obj, PAGE_SIZE, PIN_MAPPABLE);
dd785e35
CW
1378 if (ret)
1379 goto err_unref;
62fdfeaf 1380
3eef8918
CW
1381 ret = i915_gem_object_set_to_gtt_domain(obj, true);
1382 if (ret)
1383 goto err_unpin;
1384
dd2757f8 1385 ring->virtual_start =
f343c5f6 1386 ioremap_wc(dev_priv->gtt.mappable_base + i915_gem_obj_ggtt_offset(obj),
dd2757f8 1387 ring->size);
4225d0f2 1388 if (ring->virtual_start == NULL) {
8187a2b7 1389 ret = -EINVAL;
dd785e35 1390 goto err_unpin;
62fdfeaf
EA
1391 }
1392
e3efda49
CW
1393 ring->obj = obj;
1394 return 0;
1395
1396err_unpin:
1397 i915_gem_object_ggtt_unpin(obj);
1398err_unref:
1399 drm_gem_object_unreference(&obj->base);
1400 return ret;
1401}
1402
1403static int intel_init_ring_buffer(struct drm_device *dev,
1404 struct intel_ring_buffer *ring)
1405{
1406 int ret;
1407
1408 ring->dev = dev;
1409 INIT_LIST_HEAD(&ring->active_list);
1410 INIT_LIST_HEAD(&ring->request_list);
1411 ring->size = 32 * PAGE_SIZE;
1412 memset(ring->sync_seqno, 0, sizeof(ring->sync_seqno));
1413
1414 init_waitqueue_head(&ring->irq_queue);
1415
1416 if (I915_NEED_GFX_HWS(dev)) {
1417 ret = init_status_page(ring);
1418 if (ret)
1419 return ret;
1420 } else {
1421 BUG_ON(ring->id != RCS);
1422 ret = init_phys_status_page(ring);
1423 if (ret)
1424 return ret;
1425 }
1426
1427 ret = allocate_ring_buffer(ring);
1428 if (ret) {
1429 DRM_ERROR("Failed to allocate ringbuffer %s: %d\n", ring->name, ret);
1430 return ret;
1431 }
62fdfeaf 1432
55249baa
CW
1433 /* Workaround an erratum on the i830 which causes a hang if
1434 * the TAIL pointer points to within the last 2 cachelines
1435 * of the buffer.
1436 */
1437 ring->effective_size = ring->size;
e3efda49 1438 if (IS_I830(dev) || IS_845G(dev))
18393f63 1439 ring->effective_size -= 2 * CACHELINE_BYTES;
55249baa 1440
351e3db2
BV
1441 i915_cmd_parser_init_ring(ring);
1442
e3efda49 1443 return ring->init(ring);
62fdfeaf
EA
1444}
1445
78501eac 1446void intel_cleanup_ring_buffer(struct intel_ring_buffer *ring)
62fdfeaf 1447{
e3efda49 1448 struct drm_i915_private *dev_priv = to_i915(ring->dev);
33626e6a 1449
05394f39 1450 if (ring->obj == NULL)
62fdfeaf
EA
1451 return;
1452
e3efda49
CW
1453 intel_stop_ring_buffer(ring);
1454 WARN_ON((I915_READ_MODE(ring) & MODE_IDLE) == 0);
33626e6a 1455
4225d0f2 1456 iounmap(ring->virtual_start);
62fdfeaf 1457
d7f46fc4 1458 i915_gem_object_ggtt_unpin(ring->obj);
05394f39
CW
1459 drm_gem_object_unreference(&ring->obj->base);
1460 ring->obj = NULL;
3d57e5bd
BW
1461 ring->preallocated_lazy_request = NULL;
1462 ring->outstanding_lazy_seqno = 0;
78501eac 1463
8d19215b
ZN
1464 if (ring->cleanup)
1465 ring->cleanup(ring);
1466
78501eac 1467 cleanup_status_page(ring);
62fdfeaf
EA
1468}
1469
a71d8d94
CW
1470static int intel_ring_wait_request(struct intel_ring_buffer *ring, int n)
1471{
1472 struct drm_i915_gem_request *request;
1f70999f 1473 u32 seqno = 0, tail;
a71d8d94
CW
1474 int ret;
1475
a71d8d94
CW
1476 if (ring->last_retired_head != -1) {
1477 ring->head = ring->last_retired_head;
1478 ring->last_retired_head = -1;
1f70999f 1479
a71d8d94
CW
1480 ring->space = ring_space(ring);
1481 if (ring->space >= n)
1482 return 0;
1483 }
1484
1485 list_for_each_entry(request, &ring->request_list, list) {
1486 int space;
1487
1488 if (request->tail == -1)
1489 continue;
1490
633cf8f5 1491 space = request->tail - (ring->tail + I915_RING_FREE_SPACE);
a71d8d94
CW
1492 if (space < 0)
1493 space += ring->size;
1494 if (space >= n) {
1495 seqno = request->seqno;
1f70999f 1496 tail = request->tail;
a71d8d94
CW
1497 break;
1498 }
1499
1500 /* Consume this request in case we need more space than
1501 * is available and so need to prevent a race between
1502 * updating last_retired_head and direct reads of
1503 * I915_RING_HEAD. It also provides a nice sanity check.
1504 */
1505 request->tail = -1;
1506 }
1507
1508 if (seqno == 0)
1509 return -ENOSPC;
1510
1f70999f 1511 ret = i915_wait_seqno(ring, seqno);
a71d8d94
CW
1512 if (ret)
1513 return ret;
1514
1f70999f 1515 ring->head = tail;
a71d8d94
CW
1516 ring->space = ring_space(ring);
1517 if (WARN_ON(ring->space < n))
1518 return -ENOSPC;
1519
1520 return 0;
1521}
1522
3e960501 1523static int ring_wait_for_space(struct intel_ring_buffer *ring, int n)
62fdfeaf 1524{
78501eac 1525 struct drm_device *dev = ring->dev;
cae5852d 1526 struct drm_i915_private *dev_priv = dev->dev_private;
78501eac 1527 unsigned long end;
a71d8d94 1528 int ret;
c7dca47b 1529
a71d8d94
CW
1530 ret = intel_ring_wait_request(ring, n);
1531 if (ret != -ENOSPC)
1532 return ret;
1533
09246732
CW
1534 /* force the tail write in case we have been skipping them */
1535 __intel_ring_advance(ring);
1536
db53a302 1537 trace_i915_ring_wait_begin(ring);
63ed2cb2
DV
1538 /* With GEM the hangcheck timer should kick us out of the loop,
1539 * leaving it early runs the risk of corrupting GEM state (due
1540 * to running on almost untested codepaths). But on resume
1541 * timers don't work yet, so prevent a complete hang in that
1542 * case by choosing an insanely large timeout. */
1543 end = jiffies + 60 * HZ;
e6bfaf85 1544
8187a2b7 1545 do {
c7dca47b
CW
1546 ring->head = I915_READ_HEAD(ring);
1547 ring->space = ring_space(ring);
62fdfeaf 1548 if (ring->space >= n) {
db53a302 1549 trace_i915_ring_wait_end(ring);
62fdfeaf
EA
1550 return 0;
1551 }
1552
fb19e2ac
DV
1553 if (!drm_core_check_feature(dev, DRIVER_MODESET) &&
1554 dev->primary->master) {
62fdfeaf
EA
1555 struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
1556 if (master_priv->sarea_priv)
1557 master_priv->sarea_priv->perf_boxes |= I915_BOX_WAIT;
1558 }
d1b851fc 1559
e60a0b10 1560 msleep(1);
d6b2c790 1561
33196ded
DV
1562 ret = i915_gem_check_wedge(&dev_priv->gpu_error,
1563 dev_priv->mm.interruptible);
d6b2c790
DV
1564 if (ret)
1565 return ret;
8187a2b7 1566 } while (!time_after(jiffies, end));
db53a302 1567 trace_i915_ring_wait_end(ring);
8187a2b7
ZN
1568 return -EBUSY;
1569}
62fdfeaf 1570
3e960501
CW
1571static int intel_wrap_ring_buffer(struct intel_ring_buffer *ring)
1572{
1573 uint32_t __iomem *virt;
1574 int rem = ring->size - ring->tail;
1575
1576 if (ring->space < rem) {
1577 int ret = ring_wait_for_space(ring, rem);
1578 if (ret)
1579 return ret;
1580 }
1581
1582 virt = ring->virtual_start + ring->tail;
1583 rem /= 4;
1584 while (rem--)
1585 iowrite32(MI_NOOP, virt++);
1586
1587 ring->tail = 0;
1588 ring->space = ring_space(ring);
1589
1590 return 0;
1591}
1592
1593int intel_ring_idle(struct intel_ring_buffer *ring)
1594{
1595 u32 seqno;
1596 int ret;
1597
1598 /* We need to add any requests required to flush the objects and ring */
1823521d 1599 if (ring->outstanding_lazy_seqno) {
0025c077 1600 ret = i915_add_request(ring, NULL);
3e960501
CW
1601 if (ret)
1602 return ret;
1603 }
1604
1605 /* Wait upon the last request to be completed */
1606 if (list_empty(&ring->request_list))
1607 return 0;
1608
1609 seqno = list_entry(ring->request_list.prev,
1610 struct drm_i915_gem_request,
1611 list)->seqno;
1612
1613 return i915_wait_seqno(ring, seqno);
1614}
1615
9d773091
CW
1616static int
1617intel_ring_alloc_seqno(struct intel_ring_buffer *ring)
1618{
1823521d 1619 if (ring->outstanding_lazy_seqno)
9d773091
CW
1620 return 0;
1621
3c0e234c
CW
1622 if (ring->preallocated_lazy_request == NULL) {
1623 struct drm_i915_gem_request *request;
1624
1625 request = kmalloc(sizeof(*request), GFP_KERNEL);
1626 if (request == NULL)
1627 return -ENOMEM;
1628
1629 ring->preallocated_lazy_request = request;
1630 }
1631
1823521d 1632 return i915_gem_get_seqno(ring->dev, &ring->outstanding_lazy_seqno);
9d773091
CW
1633}
1634
304d695c
CW
1635static int __intel_ring_prepare(struct intel_ring_buffer *ring,
1636 int bytes)
cbcc80df
MK
1637{
1638 int ret;
1639
1640 if (unlikely(ring->tail + bytes > ring->effective_size)) {
1641 ret = intel_wrap_ring_buffer(ring);
1642 if (unlikely(ret))
1643 return ret;
1644 }
1645
1646 if (unlikely(ring->space < bytes)) {
1647 ret = ring_wait_for_space(ring, bytes);
1648 if (unlikely(ret))
1649 return ret;
1650 }
1651
cbcc80df
MK
1652 return 0;
1653}
1654
e1f99ce6
CW
1655int intel_ring_begin(struct intel_ring_buffer *ring,
1656 int num_dwords)
8187a2b7 1657{
4640c4ff 1658 struct drm_i915_private *dev_priv = ring->dev->dev_private;
e1f99ce6 1659 int ret;
78501eac 1660
33196ded
DV
1661 ret = i915_gem_check_wedge(&dev_priv->gpu_error,
1662 dev_priv->mm.interruptible);
de2b9985
DV
1663 if (ret)
1664 return ret;
21dd3734 1665
304d695c
CW
1666 ret = __intel_ring_prepare(ring, num_dwords * sizeof(uint32_t));
1667 if (ret)
1668 return ret;
1669
9d773091
CW
1670 /* Preallocate the olr before touching the ring */
1671 ret = intel_ring_alloc_seqno(ring);
1672 if (ret)
1673 return ret;
1674
304d695c
CW
1675 ring->space -= num_dwords * sizeof(uint32_t);
1676 return 0;
8187a2b7 1677}
78501eac 1678
753b1ad4
VS
1679/* Align the ring tail to a cacheline boundary */
1680int intel_ring_cacheline_align(struct intel_ring_buffer *ring)
1681{
18393f63 1682 int num_dwords = (ring->tail & (CACHELINE_BYTES - 1)) / sizeof(uint32_t);
753b1ad4
VS
1683 int ret;
1684
1685 if (num_dwords == 0)
1686 return 0;
1687
18393f63 1688 num_dwords = CACHELINE_BYTES / sizeof(uint32_t) - num_dwords;
753b1ad4
VS
1689 ret = intel_ring_begin(ring, num_dwords);
1690 if (ret)
1691 return ret;
1692
1693 while (num_dwords--)
1694 intel_ring_emit(ring, MI_NOOP);
1695
1696 intel_ring_advance(ring);
1697
1698 return 0;
1699}
1700
f7e98ad4 1701void intel_ring_init_seqno(struct intel_ring_buffer *ring, u32 seqno)
498d2ac1 1702{
f7e98ad4 1703 struct drm_i915_private *dev_priv = ring->dev->dev_private;
498d2ac1 1704
1823521d 1705 BUG_ON(ring->outstanding_lazy_seqno);
498d2ac1 1706
f7e98ad4
MK
1707 if (INTEL_INFO(ring->dev)->gen >= 6) {
1708 I915_WRITE(RING_SYNC_0(ring->mmio_base), 0);
1709 I915_WRITE(RING_SYNC_1(ring->mmio_base), 0);
5020150b
BW
1710 if (HAS_VEBOX(ring->dev))
1711 I915_WRITE(RING_SYNC_2(ring->mmio_base), 0);
e1f99ce6 1712 }
d97ed339 1713
f7e98ad4 1714 ring->set_seqno(ring, seqno);
92cab734 1715 ring->hangcheck.seqno = seqno;
8187a2b7 1716}
62fdfeaf 1717
78501eac 1718static void gen6_bsd_ring_write_tail(struct intel_ring_buffer *ring,
297b0c5b 1719 u32 value)
881f47b6 1720{
4640c4ff 1721 struct drm_i915_private *dev_priv = ring->dev->dev_private;
881f47b6
XH
1722
1723 /* Every tail move must follow the sequence below */
12f55818
CW
1724
1725 /* Disable notification that the ring is IDLE. The GT
1726 * will then assume that it is busy and bring it out of rc6.
1727 */
0206e353 1728 I915_WRITE(GEN6_BSD_SLEEP_PSMI_CONTROL,
12f55818
CW
1729 _MASKED_BIT_ENABLE(GEN6_BSD_SLEEP_MSG_DISABLE));
1730
1731 /* Clear the context id. Here be magic! */
1732 I915_WRITE64(GEN6_BSD_RNCID, 0x0);
0206e353 1733
12f55818 1734 /* Wait for the ring not to be idle, i.e. for it to wake up. */
0206e353 1735 if (wait_for((I915_READ(GEN6_BSD_SLEEP_PSMI_CONTROL) &
12f55818
CW
1736 GEN6_BSD_SLEEP_INDICATOR) == 0,
1737 50))
1738 DRM_ERROR("timed out waiting for the BSD ring to wake up\n");
0206e353 1739
12f55818 1740 /* Now that the ring is fully powered up, update the tail */
0206e353 1741 I915_WRITE_TAIL(ring, value);
12f55818
CW
1742 POSTING_READ(RING_TAIL(ring->mmio_base));
1743
1744 /* Let the ring send IDLE messages to the GT again,
1745 * and so let it sleep to conserve power when idle.
1746 */
0206e353 1747 I915_WRITE(GEN6_BSD_SLEEP_PSMI_CONTROL,
12f55818 1748 _MASKED_BIT_DISABLE(GEN6_BSD_SLEEP_MSG_DISABLE));
881f47b6
XH
1749}
1750
ea251324
BW
1751static int gen6_bsd_ring_flush(struct intel_ring_buffer *ring,
1752 u32 invalidate, u32 flush)
881f47b6 1753{
71a77e07 1754 uint32_t cmd;
b72f3acb
CW
1755 int ret;
1756
b72f3acb
CW
1757 ret = intel_ring_begin(ring, 4);
1758 if (ret)
1759 return ret;
1760
71a77e07 1761 cmd = MI_FLUSH_DW;
075b3bba
BW
1762 if (INTEL_INFO(ring->dev)->gen >= 8)
1763 cmd += 1;
9a289771
JB
1764 /*
1765 * Bspec vol 1c.5 - video engine command streamer:
1766 * "If ENABLED, all TLBs will be invalidated once the flush
1767 * operation is complete. This bit is only valid when the
1768 * Post-Sync Operation field is a value of 1h or 3h."
1769 */
71a77e07 1770 if (invalidate & I915_GEM_GPU_DOMAINS)
9a289771
JB
1771 cmd |= MI_INVALIDATE_TLB | MI_INVALIDATE_BSD |
1772 MI_FLUSH_DW_STORE_INDEX | MI_FLUSH_DW_OP_STOREDW;
71a77e07 1773 intel_ring_emit(ring, cmd);
9a289771 1774 intel_ring_emit(ring, I915_GEM_HWS_SCRATCH_ADDR | MI_FLUSH_DW_USE_GTT);
075b3bba
BW
1775 if (INTEL_INFO(ring->dev)->gen >= 8) {
1776 intel_ring_emit(ring, 0); /* upper addr */
1777 intel_ring_emit(ring, 0); /* value */
1778 } else {
1779 intel_ring_emit(ring, 0);
1780 intel_ring_emit(ring, MI_NOOP);
1781 }
b72f3acb
CW
1782 intel_ring_advance(ring);
1783 return 0;
881f47b6
XH
1784}
1785
1c7a0623
BW
1786static int
1787gen8_ring_dispatch_execbuffer(struct intel_ring_buffer *ring,
1788 u32 offset, u32 len,
1789 unsigned flags)
1790{
28cf5415
BW
1791 struct drm_i915_private *dev_priv = ring->dev->dev_private;
1792 bool ppgtt = dev_priv->mm.aliasing_ppgtt != NULL &&
1793 !(flags & I915_DISPATCH_SECURE);
1c7a0623
BW
1794 int ret;
1795
1796 ret = intel_ring_begin(ring, 4);
1797 if (ret)
1798 return ret;
1799
1800 /* FIXME(BDW): Address space and security selectors. */
28cf5415 1801 intel_ring_emit(ring, MI_BATCH_BUFFER_START_GEN8 | (ppgtt<<8));
1c7a0623
BW
1802 intel_ring_emit(ring, offset);
1803 intel_ring_emit(ring, 0);
1804 intel_ring_emit(ring, MI_NOOP);
1805 intel_ring_advance(ring);
1806
1807 return 0;
1808}
1809
d7d4eedd
CW
1810static int
1811hsw_ring_dispatch_execbuffer(struct intel_ring_buffer *ring,
1812 u32 offset, u32 len,
1813 unsigned flags)
1814{
1815 int ret;
1816
1817 ret = intel_ring_begin(ring, 2);
1818 if (ret)
1819 return ret;
1820
1821 intel_ring_emit(ring,
1822 MI_BATCH_BUFFER_START | MI_BATCH_PPGTT_HSW |
1823 (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE_HSW));
1824 /* bit0-7 is the length on GEN6+ */
1825 intel_ring_emit(ring, offset);
1826 intel_ring_advance(ring);
1827
1828 return 0;
1829}
1830
881f47b6 1831static int
78501eac 1832gen6_ring_dispatch_execbuffer(struct intel_ring_buffer *ring,
d7d4eedd
CW
1833 u32 offset, u32 len,
1834 unsigned flags)
881f47b6 1835{
0206e353 1836 int ret;
ab6f8e32 1837
0206e353
AJ
1838 ret = intel_ring_begin(ring, 2);
1839 if (ret)
1840 return ret;
e1f99ce6 1841
d7d4eedd
CW
1842 intel_ring_emit(ring,
1843 MI_BATCH_BUFFER_START |
1844 (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE_I965));
0206e353
AJ
1845 /* bit0-7 is the length on GEN6+ */
1846 intel_ring_emit(ring, offset);
1847 intel_ring_advance(ring);
ab6f8e32 1848
0206e353 1849 return 0;
881f47b6
XH
1850}
1851
549f7365
CW
1852/* Blitter support (SandyBridge+) */
1853
ea251324
BW
1854static int gen6_ring_flush(struct intel_ring_buffer *ring,
1855 u32 invalidate, u32 flush)
8d19215b 1856{
fd3da6c9 1857 struct drm_device *dev = ring->dev;
71a77e07 1858 uint32_t cmd;
b72f3acb
CW
1859 int ret;
1860
6a233c78 1861 ret = intel_ring_begin(ring, 4);
b72f3acb
CW
1862 if (ret)
1863 return ret;
1864
71a77e07 1865 cmd = MI_FLUSH_DW;
075b3bba
BW
1866 if (INTEL_INFO(ring->dev)->gen >= 8)
1867 cmd += 1;
9a289771
JB
1868 /*
1869 * Bspec vol 1c.3 - blitter engine command streamer:
1870 * "If ENABLED, all TLBs will be invalidated once the flush
1871 * operation is complete. This bit is only valid when the
1872 * Post-Sync Operation field is a value of 1h or 3h."
1873 */
71a77e07 1874 if (invalidate & I915_GEM_DOMAIN_RENDER)
9a289771 1875 cmd |= MI_INVALIDATE_TLB | MI_FLUSH_DW_STORE_INDEX |
b3fcabb1 1876 MI_FLUSH_DW_OP_STOREDW;
71a77e07 1877 intel_ring_emit(ring, cmd);
9a289771 1878 intel_ring_emit(ring, I915_GEM_HWS_SCRATCH_ADDR | MI_FLUSH_DW_USE_GTT);
075b3bba
BW
1879 if (INTEL_INFO(ring->dev)->gen >= 8) {
1880 intel_ring_emit(ring, 0); /* upper addr */
1881 intel_ring_emit(ring, 0); /* value */
1882 } else {
1883 intel_ring_emit(ring, 0);
1884 intel_ring_emit(ring, MI_NOOP);
1885 }
b72f3acb 1886 intel_ring_advance(ring);
fd3da6c9 1887
9688ecad 1888 if (IS_GEN7(dev) && !invalidate && flush)
fd3da6c9
RV
1889 return gen7_ring_fbc_flush(ring, FBC_REND_CACHE_CLEAN);
1890
b72f3acb 1891 return 0;
8d19215b
ZN
1892}
1893
5c1143bb
XH
1894int intel_init_render_ring_buffer(struct drm_device *dev)
1895{
4640c4ff 1896 struct drm_i915_private *dev_priv = dev->dev_private;
1ec14ad3 1897 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
5c1143bb 1898
59465b5f
DV
1899 ring->name = "render ring";
1900 ring->id = RCS;
1901 ring->mmio_base = RENDER_RING_BASE;
1902
1ec14ad3
CW
1903 if (INTEL_INFO(dev)->gen >= 6) {
1904 ring->add_request = gen6_add_request;
4772eaeb 1905 ring->flush = gen7_render_ring_flush;
6c6cf5aa 1906 if (INTEL_INFO(dev)->gen == 6)
b3111509 1907 ring->flush = gen6_render_ring_flush;
abd58f01 1908 if (INTEL_INFO(dev)->gen >= 8) {
a5f3d68e 1909 ring->flush = gen8_render_ring_flush;
abd58f01
BW
1910 ring->irq_get = gen8_ring_get_irq;
1911 ring->irq_put = gen8_ring_put_irq;
1912 } else {
1913 ring->irq_get = gen6_ring_get_irq;
1914 ring->irq_put = gen6_ring_put_irq;
1915 }
cc609d5d 1916 ring->irq_enable_mask = GT_RENDER_USER_INTERRUPT;
4cd53c0c 1917 ring->get_seqno = gen6_ring_get_seqno;
b70ec5bf 1918 ring->set_seqno = ring_set_seqno;
686cb5f9 1919 ring->sync_to = gen6_ring_sync;
5586181f
BW
1920 ring->semaphore_register[RCS] = MI_SEMAPHORE_SYNC_INVALID;
1921 ring->semaphore_register[VCS] = MI_SEMAPHORE_SYNC_RV;
1922 ring->semaphore_register[BCS] = MI_SEMAPHORE_SYNC_RB;
1950de14 1923 ring->semaphore_register[VECS] = MI_SEMAPHORE_SYNC_RVE;
ad776f8b
BW
1924 ring->signal_mbox[RCS] = GEN6_NOSYNC;
1925 ring->signal_mbox[VCS] = GEN6_VRSYNC;
1926 ring->signal_mbox[BCS] = GEN6_BRSYNC;
1950de14 1927 ring->signal_mbox[VECS] = GEN6_VERSYNC;
c6df541c
CW
1928 } else if (IS_GEN5(dev)) {
1929 ring->add_request = pc_render_add_request;
46f0f8d1 1930 ring->flush = gen4_render_ring_flush;
c6df541c 1931 ring->get_seqno = pc_render_get_seqno;
b70ec5bf 1932 ring->set_seqno = pc_render_set_seqno;
e48d8634
DV
1933 ring->irq_get = gen5_ring_get_irq;
1934 ring->irq_put = gen5_ring_put_irq;
cc609d5d
BW
1935 ring->irq_enable_mask = GT_RENDER_USER_INTERRUPT |
1936 GT_RENDER_PIPECTL_NOTIFY_INTERRUPT;
59465b5f 1937 } else {
8620a3a9 1938 ring->add_request = i9xx_add_request;
46f0f8d1
CW
1939 if (INTEL_INFO(dev)->gen < 4)
1940 ring->flush = gen2_render_ring_flush;
1941 else
1942 ring->flush = gen4_render_ring_flush;
59465b5f 1943 ring->get_seqno = ring_get_seqno;
b70ec5bf 1944 ring->set_seqno = ring_set_seqno;
c2798b19
CW
1945 if (IS_GEN2(dev)) {
1946 ring->irq_get = i8xx_ring_get_irq;
1947 ring->irq_put = i8xx_ring_put_irq;
1948 } else {
1949 ring->irq_get = i9xx_ring_get_irq;
1950 ring->irq_put = i9xx_ring_put_irq;
1951 }
e3670319 1952 ring->irq_enable_mask = I915_USER_INTERRUPT;
1ec14ad3 1953 }
59465b5f 1954 ring->write_tail = ring_write_tail;
d7d4eedd
CW
1955 if (IS_HASWELL(dev))
1956 ring->dispatch_execbuffer = hsw_ring_dispatch_execbuffer;
1c7a0623
BW
1957 else if (IS_GEN8(dev))
1958 ring->dispatch_execbuffer = gen8_ring_dispatch_execbuffer;
d7d4eedd 1959 else if (INTEL_INFO(dev)->gen >= 6)
fb3256da
DV
1960 ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
1961 else if (INTEL_INFO(dev)->gen >= 4)
1962 ring->dispatch_execbuffer = i965_dispatch_execbuffer;
1963 else if (IS_I830(dev) || IS_845G(dev))
1964 ring->dispatch_execbuffer = i830_dispatch_execbuffer;
1965 else
1966 ring->dispatch_execbuffer = i915_dispatch_execbuffer;
59465b5f
DV
1967 ring->init = init_render_ring;
1968 ring->cleanup = render_ring_cleanup;
1969
b45305fc
DV
1970 /* Workaround batchbuffer to combat CS tlb bug. */
1971 if (HAS_BROKEN_CS_TLB(dev)) {
1972 struct drm_i915_gem_object *obj;
1973 int ret;
1974
1975 obj = i915_gem_alloc_object(dev, I830_BATCH_LIMIT);
1976 if (obj == NULL) {
1977 DRM_ERROR("Failed to allocate batch bo\n");
1978 return -ENOMEM;
1979 }
1980
be1fa129 1981 ret = i915_gem_obj_ggtt_pin(obj, 0, 0);
b45305fc
DV
1982 if (ret != 0) {
1983 drm_gem_object_unreference(&obj->base);
1984 DRM_ERROR("Failed to ping batch bo\n");
1985 return ret;
1986 }
1987
0d1aacac
CW
1988 ring->scratch.obj = obj;
1989 ring->scratch.gtt_offset = i915_gem_obj_ggtt_offset(obj);
b45305fc
DV
1990 }
1991
1ec14ad3 1992 return intel_init_ring_buffer(dev, ring);
5c1143bb
XH
1993}
1994
e8616b6c
CW
1995int intel_render_ring_init_dri(struct drm_device *dev, u64 start, u32 size)
1996{
4640c4ff 1997 struct drm_i915_private *dev_priv = dev->dev_private;
e8616b6c 1998 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
6b8294a4 1999 int ret;
e8616b6c 2000
59465b5f
DV
2001 ring->name = "render ring";
2002 ring->id = RCS;
2003 ring->mmio_base = RENDER_RING_BASE;
2004
e8616b6c 2005 if (INTEL_INFO(dev)->gen >= 6) {
b4178f8a
DV
2006 /* non-kms not supported on gen6+ */
2007 return -ENODEV;
e8616b6c 2008 }
28f0cbf7
DV
2009
2010 /* Note: gem is not supported on gen5/ilk without kms (the corresponding
2011 * gem_init ioctl returns with -ENODEV). Hence we do not need to set up
2012 * the special gen5 functions. */
2013 ring->add_request = i9xx_add_request;
46f0f8d1
CW
2014 if (INTEL_INFO(dev)->gen < 4)
2015 ring->flush = gen2_render_ring_flush;
2016 else
2017 ring->flush = gen4_render_ring_flush;
28f0cbf7 2018 ring->get_seqno = ring_get_seqno;
b70ec5bf 2019 ring->set_seqno = ring_set_seqno;
c2798b19
CW
2020 if (IS_GEN2(dev)) {
2021 ring->irq_get = i8xx_ring_get_irq;
2022 ring->irq_put = i8xx_ring_put_irq;
2023 } else {
2024 ring->irq_get = i9xx_ring_get_irq;
2025 ring->irq_put = i9xx_ring_put_irq;
2026 }
28f0cbf7 2027 ring->irq_enable_mask = I915_USER_INTERRUPT;
59465b5f 2028 ring->write_tail = ring_write_tail;
fb3256da
DV
2029 if (INTEL_INFO(dev)->gen >= 4)
2030 ring->dispatch_execbuffer = i965_dispatch_execbuffer;
2031 else if (IS_I830(dev) || IS_845G(dev))
2032 ring->dispatch_execbuffer = i830_dispatch_execbuffer;
2033 else
2034 ring->dispatch_execbuffer = i915_dispatch_execbuffer;
59465b5f
DV
2035 ring->init = init_render_ring;
2036 ring->cleanup = render_ring_cleanup;
e8616b6c
CW
2037
2038 ring->dev = dev;
2039 INIT_LIST_HEAD(&ring->active_list);
2040 INIT_LIST_HEAD(&ring->request_list);
e8616b6c
CW
2041
2042 ring->size = size;
2043 ring->effective_size = ring->size;
17f10fdc 2044 if (IS_I830(ring->dev) || IS_845G(ring->dev))
18393f63 2045 ring->effective_size -= 2 * CACHELINE_BYTES;
e8616b6c 2046
4225d0f2
DV
2047 ring->virtual_start = ioremap_wc(start, size);
2048 if (ring->virtual_start == NULL) {
e8616b6c
CW
2049 DRM_ERROR("can not ioremap virtual address for"
2050 " ring buffer\n");
2051 return -ENOMEM;
2052 }
2053
6b8294a4 2054 if (!I915_NEED_GFX_HWS(dev)) {
035dc1e0 2055 ret = init_phys_status_page(ring);
6b8294a4
CW
2056 if (ret)
2057 return ret;
2058 }
2059
e8616b6c
CW
2060 return 0;
2061}
2062
5c1143bb
XH
2063int intel_init_bsd_ring_buffer(struct drm_device *dev)
2064{
4640c4ff 2065 struct drm_i915_private *dev_priv = dev->dev_private;
1ec14ad3 2066 struct intel_ring_buffer *ring = &dev_priv->ring[VCS];
5c1143bb 2067
58fa3835
DV
2068 ring->name = "bsd ring";
2069 ring->id = VCS;
2070
0fd2c201 2071 ring->write_tail = ring_write_tail;
780f18c8 2072 if (INTEL_INFO(dev)->gen >= 6) {
58fa3835 2073 ring->mmio_base = GEN6_BSD_RING_BASE;
0fd2c201
DV
2074 /* gen6 bsd needs a special wa for tail updates */
2075 if (IS_GEN6(dev))
2076 ring->write_tail = gen6_bsd_ring_write_tail;
ea251324 2077 ring->flush = gen6_bsd_ring_flush;
58fa3835
DV
2078 ring->add_request = gen6_add_request;
2079 ring->get_seqno = gen6_ring_get_seqno;
b70ec5bf 2080 ring->set_seqno = ring_set_seqno;
abd58f01
BW
2081 if (INTEL_INFO(dev)->gen >= 8) {
2082 ring->irq_enable_mask =
2083 GT_RENDER_USER_INTERRUPT << GEN8_VCS1_IRQ_SHIFT;
2084 ring->irq_get = gen8_ring_get_irq;
2085 ring->irq_put = gen8_ring_put_irq;
1c7a0623
BW
2086 ring->dispatch_execbuffer =
2087 gen8_ring_dispatch_execbuffer;
abd58f01
BW
2088 } else {
2089 ring->irq_enable_mask = GT_BSD_USER_INTERRUPT;
2090 ring->irq_get = gen6_ring_get_irq;
2091 ring->irq_put = gen6_ring_put_irq;
1c7a0623
BW
2092 ring->dispatch_execbuffer =
2093 gen6_ring_dispatch_execbuffer;
abd58f01 2094 }
686cb5f9 2095 ring->sync_to = gen6_ring_sync;
5586181f
BW
2096 ring->semaphore_register[RCS] = MI_SEMAPHORE_SYNC_VR;
2097 ring->semaphore_register[VCS] = MI_SEMAPHORE_SYNC_INVALID;
2098 ring->semaphore_register[BCS] = MI_SEMAPHORE_SYNC_VB;
1950de14 2099 ring->semaphore_register[VECS] = MI_SEMAPHORE_SYNC_VVE;
ad776f8b
BW
2100 ring->signal_mbox[RCS] = GEN6_RVSYNC;
2101 ring->signal_mbox[VCS] = GEN6_NOSYNC;
2102 ring->signal_mbox[BCS] = GEN6_BVSYNC;
1950de14 2103 ring->signal_mbox[VECS] = GEN6_VEVSYNC;
58fa3835
DV
2104 } else {
2105 ring->mmio_base = BSD_RING_BASE;
58fa3835 2106 ring->flush = bsd_ring_flush;
8620a3a9 2107 ring->add_request = i9xx_add_request;
58fa3835 2108 ring->get_seqno = ring_get_seqno;
b70ec5bf 2109 ring->set_seqno = ring_set_seqno;
e48d8634 2110 if (IS_GEN5(dev)) {
cc609d5d 2111 ring->irq_enable_mask = ILK_BSD_USER_INTERRUPT;
e48d8634
DV
2112 ring->irq_get = gen5_ring_get_irq;
2113 ring->irq_put = gen5_ring_put_irq;
2114 } else {
e3670319 2115 ring->irq_enable_mask = I915_BSD_USER_INTERRUPT;
e48d8634
DV
2116 ring->irq_get = i9xx_ring_get_irq;
2117 ring->irq_put = i9xx_ring_put_irq;
2118 }
fb3256da 2119 ring->dispatch_execbuffer = i965_dispatch_execbuffer;
58fa3835
DV
2120 }
2121 ring->init = init_ring_common;
2122
1ec14ad3 2123 return intel_init_ring_buffer(dev, ring);
5c1143bb 2124}
549f7365
CW
2125
2126int intel_init_blt_ring_buffer(struct drm_device *dev)
2127{
4640c4ff 2128 struct drm_i915_private *dev_priv = dev->dev_private;
1ec14ad3 2129 struct intel_ring_buffer *ring = &dev_priv->ring[BCS];
549f7365 2130
3535d9dd
DV
2131 ring->name = "blitter ring";
2132 ring->id = BCS;
2133
2134 ring->mmio_base = BLT_RING_BASE;
2135 ring->write_tail = ring_write_tail;
ea251324 2136 ring->flush = gen6_ring_flush;
3535d9dd
DV
2137 ring->add_request = gen6_add_request;
2138 ring->get_seqno = gen6_ring_get_seqno;
b70ec5bf 2139 ring->set_seqno = ring_set_seqno;
abd58f01
BW
2140 if (INTEL_INFO(dev)->gen >= 8) {
2141 ring->irq_enable_mask =
2142 GT_RENDER_USER_INTERRUPT << GEN8_BCS_IRQ_SHIFT;
2143 ring->irq_get = gen8_ring_get_irq;
2144 ring->irq_put = gen8_ring_put_irq;
1c7a0623 2145 ring->dispatch_execbuffer = gen8_ring_dispatch_execbuffer;
abd58f01
BW
2146 } else {
2147 ring->irq_enable_mask = GT_BLT_USER_INTERRUPT;
2148 ring->irq_get = gen6_ring_get_irq;
2149 ring->irq_put = gen6_ring_put_irq;
1c7a0623 2150 ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
abd58f01 2151 }
686cb5f9 2152 ring->sync_to = gen6_ring_sync;
5586181f
BW
2153 ring->semaphore_register[RCS] = MI_SEMAPHORE_SYNC_BR;
2154 ring->semaphore_register[VCS] = MI_SEMAPHORE_SYNC_BV;
2155 ring->semaphore_register[BCS] = MI_SEMAPHORE_SYNC_INVALID;
1950de14 2156 ring->semaphore_register[VECS] = MI_SEMAPHORE_SYNC_BVE;
ad776f8b
BW
2157 ring->signal_mbox[RCS] = GEN6_RBSYNC;
2158 ring->signal_mbox[VCS] = GEN6_VBSYNC;
2159 ring->signal_mbox[BCS] = GEN6_NOSYNC;
1950de14 2160 ring->signal_mbox[VECS] = GEN6_VEBSYNC;
3535d9dd 2161 ring->init = init_ring_common;
549f7365 2162
1ec14ad3 2163 return intel_init_ring_buffer(dev, ring);
549f7365 2164}
a7b9761d 2165
9a8a2213
BW
2166int intel_init_vebox_ring_buffer(struct drm_device *dev)
2167{
4640c4ff 2168 struct drm_i915_private *dev_priv = dev->dev_private;
9a8a2213
BW
2169 struct intel_ring_buffer *ring = &dev_priv->ring[VECS];
2170
2171 ring->name = "video enhancement ring";
2172 ring->id = VECS;
2173
2174 ring->mmio_base = VEBOX_RING_BASE;
2175 ring->write_tail = ring_write_tail;
2176 ring->flush = gen6_ring_flush;
2177 ring->add_request = gen6_add_request;
2178 ring->get_seqno = gen6_ring_get_seqno;
2179 ring->set_seqno = ring_set_seqno;
abd58f01
BW
2180
2181 if (INTEL_INFO(dev)->gen >= 8) {
2182 ring->irq_enable_mask =
40c499f9 2183 GT_RENDER_USER_INTERRUPT << GEN8_VECS_IRQ_SHIFT;
abd58f01
BW
2184 ring->irq_get = gen8_ring_get_irq;
2185 ring->irq_put = gen8_ring_put_irq;
1c7a0623 2186 ring->dispatch_execbuffer = gen8_ring_dispatch_execbuffer;
abd58f01
BW
2187 } else {
2188 ring->irq_enable_mask = PM_VEBOX_USER_INTERRUPT;
2189 ring->irq_get = hsw_vebox_get_irq;
2190 ring->irq_put = hsw_vebox_put_irq;
1c7a0623 2191 ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
abd58f01 2192 }
9a8a2213
BW
2193 ring->sync_to = gen6_ring_sync;
2194 ring->semaphore_register[RCS] = MI_SEMAPHORE_SYNC_VER;
2195 ring->semaphore_register[VCS] = MI_SEMAPHORE_SYNC_VEV;
2196 ring->semaphore_register[BCS] = MI_SEMAPHORE_SYNC_VEB;
2197 ring->semaphore_register[VECS] = MI_SEMAPHORE_SYNC_INVALID;
2198 ring->signal_mbox[RCS] = GEN6_RVESYNC;
2199 ring->signal_mbox[VCS] = GEN6_VVESYNC;
2200 ring->signal_mbox[BCS] = GEN6_BVESYNC;
2201 ring->signal_mbox[VECS] = GEN6_NOSYNC;
2202 ring->init = init_ring_common;
2203
2204 return intel_init_ring_buffer(dev, ring);
2205}
2206
a7b9761d
CW
2207int
2208intel_ring_flush_all_caches(struct intel_ring_buffer *ring)
2209{
2210 int ret;
2211
2212 if (!ring->gpu_caches_dirty)
2213 return 0;
2214
2215 ret = ring->flush(ring, 0, I915_GEM_GPU_DOMAINS);
2216 if (ret)
2217 return ret;
2218
2219 trace_i915_gem_ring_flush(ring, 0, I915_GEM_GPU_DOMAINS);
2220
2221 ring->gpu_caches_dirty = false;
2222 return 0;
2223}
2224
2225int
2226intel_ring_invalidate_all_caches(struct intel_ring_buffer *ring)
2227{
2228 uint32_t flush_domains;
2229 int ret;
2230
2231 flush_domains = 0;
2232 if (ring->gpu_caches_dirty)
2233 flush_domains = I915_GEM_GPU_DOMAINS;
2234
2235 ret = ring->flush(ring, I915_GEM_GPU_DOMAINS, flush_domains);
2236 if (ret)
2237 return ret;
2238
2239 trace_i915_gem_ring_flush(ring, I915_GEM_GPU_DOMAINS, flush_domains);
2240
2241 ring->gpu_caches_dirty = false;
2242 return 0;
2243}
e3efda49
CW
2244
2245void
2246intel_stop_ring_buffer(struct intel_ring_buffer *ring)
2247{
2248 int ret;
2249
2250 if (!intel_ring_initialized(ring))
2251 return;
2252
2253 ret = intel_ring_idle(ring);
2254 if (ret && !i915_reset_in_progress(&to_i915(ring->dev)->gpu_error))
2255 DRM_ERROR("failed to quiesce %s whilst cleaning up: %d\n",
2256 ring->name, ret);
2257
2258 stop_ring(ring);
2259}