]> git.proxmox.com Git - mirror_ubuntu-bionic-kernel.git/blame - drivers/gpu/drm/i915/intel_ringbuffer.c
drm/i915: Set stolen reserved to 0 for pre-g4x platforms
[mirror_ubuntu-bionic-kernel.git] / drivers / gpu / drm / i915 / intel_ringbuffer.c
CommitLineData
62fdfeaf
EA
1/*
2 * Copyright © 2008-2010 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 * Zou Nan hai <nanhai.zou@intel.com>
26 * Xiang Hai hao<haihao.xiang@intel.com>
27 *
28 */
29
760285e7 30#include <drm/drmP.h>
62fdfeaf 31#include "i915_drv.h"
760285e7 32#include <drm/i915_drm.h>
62fdfeaf 33#include "i915_trace.h"
881f47b6 34#include "intel_drv.h"
62fdfeaf 35
48d82387
OM
36bool
37intel_ring_initialized(struct intel_engine_cs *ring)
38{
39 struct drm_device *dev = ring->dev;
40
41 if (!dev)
42 return false;
43
44 if (i915.enable_execlists) {
45 struct intel_context *dctx = ring->default_context;
46 struct intel_ringbuffer *ringbuf = dctx->engine[ring->id].ringbuf;
47
48 return ringbuf->obj;
49 } else
50 return ring->buffer && ring->buffer->obj;
51}
18393f63 52
82e104cc 53int __intel_ring_space(int head, int tail, int size)
c7dca47b 54{
4f54741e
DG
55 int space = head - tail;
56 if (space <= 0)
1cf0ba14 57 space += size;
4f54741e 58 return space - I915_RING_FREE_SPACE;
c7dca47b
CW
59}
60
ebd0fd4b
DG
61void intel_ring_update_space(struct intel_ringbuffer *ringbuf)
62{
63 if (ringbuf->last_retired_head != -1) {
64 ringbuf->head = ringbuf->last_retired_head;
65 ringbuf->last_retired_head = -1;
66 }
67
68 ringbuf->space = __intel_ring_space(ringbuf->head & HEAD_ADDR,
69 ringbuf->tail, ringbuf->size);
70}
71
82e104cc 72int intel_ring_space(struct intel_ringbuffer *ringbuf)
1cf0ba14 73{
ebd0fd4b
DG
74 intel_ring_update_space(ringbuf);
75 return ringbuf->space;
1cf0ba14
CW
76}
77
82e104cc 78bool intel_ring_stopped(struct intel_engine_cs *ring)
09246732
CW
79{
80 struct drm_i915_private *dev_priv = ring->dev->dev_private;
88b4aa87
MK
81 return dev_priv->gpu_error.stop_rings & intel_ring_flag(ring);
82}
09246732 83
6258fbe2 84static void __intel_ring_advance(struct intel_engine_cs *ring)
88b4aa87 85{
93b0a4e0
OM
86 struct intel_ringbuffer *ringbuf = ring->buffer;
87 ringbuf->tail &= ringbuf->size - 1;
88b4aa87 88 if (intel_ring_stopped(ring))
09246732 89 return;
93b0a4e0 90 ring->write_tail(ring, ringbuf->tail);
09246732
CW
91}
92
b72f3acb 93static int
a84c3ae1 94gen2_render_ring_flush(struct drm_i915_gem_request *req,
46f0f8d1
CW
95 u32 invalidate_domains,
96 u32 flush_domains)
97{
a84c3ae1 98 struct intel_engine_cs *ring = req->ring;
46f0f8d1
CW
99 u32 cmd;
100 int ret;
101
102 cmd = MI_FLUSH;
31b14c9f 103 if (((invalidate_domains|flush_domains) & I915_GEM_DOMAIN_RENDER) == 0)
46f0f8d1
CW
104 cmd |= MI_NO_WRITE_FLUSH;
105
106 if (invalidate_domains & I915_GEM_DOMAIN_SAMPLER)
107 cmd |= MI_READ_FLUSH;
108
5fb9de1a 109 ret = intel_ring_begin(req, 2);
46f0f8d1
CW
110 if (ret)
111 return ret;
112
113 intel_ring_emit(ring, cmd);
114 intel_ring_emit(ring, MI_NOOP);
115 intel_ring_advance(ring);
116
117 return 0;
118}
119
120static int
a84c3ae1 121gen4_render_ring_flush(struct drm_i915_gem_request *req,
46f0f8d1
CW
122 u32 invalidate_domains,
123 u32 flush_domains)
62fdfeaf 124{
a84c3ae1 125 struct intel_engine_cs *ring = req->ring;
78501eac 126 struct drm_device *dev = ring->dev;
6f392d54 127 u32 cmd;
b72f3acb 128 int ret;
6f392d54 129
36d527de
CW
130 /*
131 * read/write caches:
132 *
133 * I915_GEM_DOMAIN_RENDER is always invalidated, but is
134 * only flushed if MI_NO_WRITE_FLUSH is unset. On 965, it is
135 * also flushed at 2d versus 3d pipeline switches.
136 *
137 * read-only caches:
138 *
139 * I915_GEM_DOMAIN_SAMPLER is flushed on pre-965 if
140 * MI_READ_FLUSH is set, and is always flushed on 965.
141 *
142 * I915_GEM_DOMAIN_COMMAND may not exist?
143 *
144 * I915_GEM_DOMAIN_INSTRUCTION, which exists on 965, is
145 * invalidated when MI_EXE_FLUSH is set.
146 *
147 * I915_GEM_DOMAIN_VERTEX, which exists on 965, is
148 * invalidated with every MI_FLUSH.
149 *
150 * TLBs:
151 *
152 * On 965, TLBs associated with I915_GEM_DOMAIN_COMMAND
153 * and I915_GEM_DOMAIN_CPU in are invalidated at PTE write and
154 * I915_GEM_DOMAIN_RENDER and I915_GEM_DOMAIN_SAMPLER
155 * are flushed at any MI_FLUSH.
156 */
157
158 cmd = MI_FLUSH | MI_NO_WRITE_FLUSH;
46f0f8d1 159 if ((invalidate_domains|flush_domains) & I915_GEM_DOMAIN_RENDER)
36d527de 160 cmd &= ~MI_NO_WRITE_FLUSH;
36d527de
CW
161 if (invalidate_domains & I915_GEM_DOMAIN_INSTRUCTION)
162 cmd |= MI_EXE_FLUSH;
62fdfeaf 163
36d527de
CW
164 if (invalidate_domains & I915_GEM_DOMAIN_COMMAND &&
165 (IS_G4X(dev) || IS_GEN5(dev)))
166 cmd |= MI_INVALIDATE_ISP;
70eac33e 167
5fb9de1a 168 ret = intel_ring_begin(req, 2);
36d527de
CW
169 if (ret)
170 return ret;
b72f3acb 171
36d527de
CW
172 intel_ring_emit(ring, cmd);
173 intel_ring_emit(ring, MI_NOOP);
174 intel_ring_advance(ring);
b72f3acb
CW
175
176 return 0;
8187a2b7
ZN
177}
178
8d315287
JB
179/**
180 * Emits a PIPE_CONTROL with a non-zero post-sync operation, for
181 * implementing two workarounds on gen6. From section 1.4.7.1
182 * "PIPE_CONTROL" of the Sandy Bridge PRM volume 2 part 1:
183 *
184 * [DevSNB-C+{W/A}] Before any depth stall flush (including those
185 * produced by non-pipelined state commands), software needs to first
186 * send a PIPE_CONTROL with no bits set except Post-Sync Operation !=
187 * 0.
188 *
189 * [Dev-SNB{W/A}]: Before a PIPE_CONTROL with Write Cache Flush Enable
190 * =1, a PIPE_CONTROL with any non-zero post-sync-op is required.
191 *
192 * And the workaround for these two requires this workaround first:
193 *
194 * [Dev-SNB{W/A}]: Pipe-control with CS-stall bit set must be sent
195 * BEFORE the pipe-control with a post-sync op and no write-cache
196 * flushes.
197 *
198 * And this last workaround is tricky because of the requirements on
199 * that bit. From section 1.4.7.2.3 "Stall" of the Sandy Bridge PRM
200 * volume 2 part 1:
201 *
202 * "1 of the following must also be set:
203 * - Render Target Cache Flush Enable ([12] of DW1)
204 * - Depth Cache Flush Enable ([0] of DW1)
205 * - Stall at Pixel Scoreboard ([1] of DW1)
206 * - Depth Stall ([13] of DW1)
207 * - Post-Sync Operation ([13] of DW1)
208 * - Notify Enable ([8] of DW1)"
209 *
210 * The cache flushes require the workaround flush that triggered this
211 * one, so we can't use it. Depth stall would trigger the same.
212 * Post-sync nonzero is what triggered this second workaround, so we
213 * can't use that one either. Notify enable is IRQs, which aren't
214 * really our business. That leaves only stall at scoreboard.
215 */
216static int
f2cf1fcc 217intel_emit_post_sync_nonzero_flush(struct drm_i915_gem_request *req)
8d315287 218{
f2cf1fcc 219 struct intel_engine_cs *ring = req->ring;
18393f63 220 u32 scratch_addr = ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
8d315287
JB
221 int ret;
222
5fb9de1a 223 ret = intel_ring_begin(req, 6);
8d315287
JB
224 if (ret)
225 return ret;
226
227 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(5));
228 intel_ring_emit(ring, PIPE_CONTROL_CS_STALL |
229 PIPE_CONTROL_STALL_AT_SCOREBOARD);
230 intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT); /* address */
231 intel_ring_emit(ring, 0); /* low dword */
232 intel_ring_emit(ring, 0); /* high dword */
233 intel_ring_emit(ring, MI_NOOP);
234 intel_ring_advance(ring);
235
5fb9de1a 236 ret = intel_ring_begin(req, 6);
8d315287
JB
237 if (ret)
238 return ret;
239
240 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(5));
241 intel_ring_emit(ring, PIPE_CONTROL_QW_WRITE);
242 intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT); /* address */
243 intel_ring_emit(ring, 0);
244 intel_ring_emit(ring, 0);
245 intel_ring_emit(ring, MI_NOOP);
246 intel_ring_advance(ring);
247
248 return 0;
249}
250
251static int
a84c3ae1
JH
252gen6_render_ring_flush(struct drm_i915_gem_request *req,
253 u32 invalidate_domains, u32 flush_domains)
8d315287 254{
a84c3ae1 255 struct intel_engine_cs *ring = req->ring;
8d315287 256 u32 flags = 0;
18393f63 257 u32 scratch_addr = ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
8d315287
JB
258 int ret;
259
b3111509 260 /* Force SNB workarounds for PIPE_CONTROL flushes */
f2cf1fcc 261 ret = intel_emit_post_sync_nonzero_flush(req);
b3111509
PZ
262 if (ret)
263 return ret;
264
8d315287
JB
265 /* Just flush everything. Experiments have shown that reducing the
266 * number of bits based on the write domains has little performance
267 * impact.
268 */
7d54a904
CW
269 if (flush_domains) {
270 flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
271 flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
272 /*
273 * Ensure that any following seqno writes only happen
274 * when the render cache is indeed flushed.
275 */
97f209bc 276 flags |= PIPE_CONTROL_CS_STALL;
7d54a904
CW
277 }
278 if (invalidate_domains) {
279 flags |= PIPE_CONTROL_TLB_INVALIDATE;
280 flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
281 flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
282 flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
283 flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
284 flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
285 /*
286 * TLB invalidate requires a post-sync write.
287 */
3ac78313 288 flags |= PIPE_CONTROL_QW_WRITE | PIPE_CONTROL_CS_STALL;
7d54a904 289 }
8d315287 290
5fb9de1a 291 ret = intel_ring_begin(req, 4);
8d315287
JB
292 if (ret)
293 return ret;
294
6c6cf5aa 295 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4));
8d315287
JB
296 intel_ring_emit(ring, flags);
297 intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT);
6c6cf5aa 298 intel_ring_emit(ring, 0);
8d315287
JB
299 intel_ring_advance(ring);
300
301 return 0;
302}
303
f3987631 304static int
f2cf1fcc 305gen7_render_ring_cs_stall_wa(struct drm_i915_gem_request *req)
f3987631 306{
f2cf1fcc 307 struct intel_engine_cs *ring = req->ring;
f3987631
PZ
308 int ret;
309
5fb9de1a 310 ret = intel_ring_begin(req, 4);
f3987631
PZ
311 if (ret)
312 return ret;
313
314 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4));
315 intel_ring_emit(ring, PIPE_CONTROL_CS_STALL |
316 PIPE_CONTROL_STALL_AT_SCOREBOARD);
317 intel_ring_emit(ring, 0);
318 intel_ring_emit(ring, 0);
319 intel_ring_advance(ring);
320
321 return 0;
322}
323
4772eaeb 324static int
a84c3ae1 325gen7_render_ring_flush(struct drm_i915_gem_request *req,
4772eaeb
PZ
326 u32 invalidate_domains, u32 flush_domains)
327{
a84c3ae1 328 struct intel_engine_cs *ring = req->ring;
4772eaeb 329 u32 flags = 0;
18393f63 330 u32 scratch_addr = ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
4772eaeb
PZ
331 int ret;
332
f3987631
PZ
333 /*
334 * Ensure that any following seqno writes only happen when the render
335 * cache is indeed flushed.
336 *
337 * Workaround: 4th PIPE_CONTROL command (except the ones with only
338 * read-cache invalidate bits set) must have the CS_STALL bit set. We
339 * don't try to be clever and just set it unconditionally.
340 */
341 flags |= PIPE_CONTROL_CS_STALL;
342
4772eaeb
PZ
343 /* Just flush everything. Experiments have shown that reducing the
344 * number of bits based on the write domains has little performance
345 * impact.
346 */
347 if (flush_domains) {
348 flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
349 flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
4772eaeb
PZ
350 }
351 if (invalidate_domains) {
352 flags |= PIPE_CONTROL_TLB_INVALIDATE;
353 flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
354 flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
355 flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
356 flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
357 flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
148b83d0 358 flags |= PIPE_CONTROL_MEDIA_STATE_CLEAR;
4772eaeb
PZ
359 /*
360 * TLB invalidate requires a post-sync write.
361 */
362 flags |= PIPE_CONTROL_QW_WRITE;
b9e1faa7 363 flags |= PIPE_CONTROL_GLOBAL_GTT_IVB;
f3987631 364
add284a3
CW
365 flags |= PIPE_CONTROL_STALL_AT_SCOREBOARD;
366
f3987631
PZ
367 /* Workaround: we must issue a pipe_control with CS-stall bit
368 * set before a pipe_control command that has the state cache
369 * invalidate bit set. */
f2cf1fcc 370 gen7_render_ring_cs_stall_wa(req);
4772eaeb
PZ
371 }
372
5fb9de1a 373 ret = intel_ring_begin(req, 4);
4772eaeb
PZ
374 if (ret)
375 return ret;
376
377 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4));
378 intel_ring_emit(ring, flags);
b9e1faa7 379 intel_ring_emit(ring, scratch_addr);
4772eaeb
PZ
380 intel_ring_emit(ring, 0);
381 intel_ring_advance(ring);
382
383 return 0;
384}
385
884ceace 386static int
f2cf1fcc 387gen8_emit_pipe_control(struct drm_i915_gem_request *req,
884ceace
KG
388 u32 flags, u32 scratch_addr)
389{
f2cf1fcc 390 struct intel_engine_cs *ring = req->ring;
884ceace
KG
391 int ret;
392
5fb9de1a 393 ret = intel_ring_begin(req, 6);
884ceace
KG
394 if (ret)
395 return ret;
396
397 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(6));
398 intel_ring_emit(ring, flags);
399 intel_ring_emit(ring, scratch_addr);
400 intel_ring_emit(ring, 0);
401 intel_ring_emit(ring, 0);
402 intel_ring_emit(ring, 0);
403 intel_ring_advance(ring);
404
405 return 0;
406}
407
a5f3d68e 408static int
a84c3ae1 409gen8_render_ring_flush(struct drm_i915_gem_request *req,
a5f3d68e
BW
410 u32 invalidate_domains, u32 flush_domains)
411{
412 u32 flags = 0;
f2cf1fcc 413 u32 scratch_addr = req->ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
02c9f7e3 414 int ret;
a5f3d68e
BW
415
416 flags |= PIPE_CONTROL_CS_STALL;
417
418 if (flush_domains) {
419 flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
420 flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
421 }
422 if (invalidate_domains) {
423 flags |= PIPE_CONTROL_TLB_INVALIDATE;
424 flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
425 flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
426 flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
427 flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
428 flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
429 flags |= PIPE_CONTROL_QW_WRITE;
430 flags |= PIPE_CONTROL_GLOBAL_GTT_IVB;
02c9f7e3
KG
431
432 /* WaCsStallBeforeStateCacheInvalidate:bdw,chv */
f2cf1fcc 433 ret = gen8_emit_pipe_control(req,
02c9f7e3
KG
434 PIPE_CONTROL_CS_STALL |
435 PIPE_CONTROL_STALL_AT_SCOREBOARD,
436 0);
437 if (ret)
438 return ret;
a5f3d68e
BW
439 }
440
f2cf1fcc 441 return gen8_emit_pipe_control(req, flags, scratch_addr);
a5f3d68e
BW
442}
443
a4872ba6 444static void ring_write_tail(struct intel_engine_cs *ring,
297b0c5b 445 u32 value)
d46eefa2 446{
4640c4ff 447 struct drm_i915_private *dev_priv = ring->dev->dev_private;
297b0c5b 448 I915_WRITE_TAIL(ring, value);
d46eefa2
XH
449}
450
a4872ba6 451u64 intel_ring_get_active_head(struct intel_engine_cs *ring)
8187a2b7 452{
4640c4ff 453 struct drm_i915_private *dev_priv = ring->dev->dev_private;
50877445 454 u64 acthd;
8187a2b7 455
50877445
CW
456 if (INTEL_INFO(ring->dev)->gen >= 8)
457 acthd = I915_READ64_2x32(RING_ACTHD(ring->mmio_base),
458 RING_ACTHD_UDW(ring->mmio_base));
459 else if (INTEL_INFO(ring->dev)->gen >= 4)
460 acthd = I915_READ(RING_ACTHD(ring->mmio_base));
461 else
462 acthd = I915_READ(ACTHD);
463
464 return acthd;
8187a2b7
ZN
465}
466
a4872ba6 467static void ring_setup_phys_status_page(struct intel_engine_cs *ring)
035dc1e0
DV
468{
469 struct drm_i915_private *dev_priv = ring->dev->dev_private;
470 u32 addr;
471
472 addr = dev_priv->status_page_dmah->busaddr;
473 if (INTEL_INFO(ring->dev)->gen >= 4)
474 addr |= (dev_priv->status_page_dmah->busaddr >> 28) & 0xf0;
475 I915_WRITE(HWS_PGA, addr);
476}
477
af75f269
DL
478static void intel_ring_setup_status_page(struct intel_engine_cs *ring)
479{
480 struct drm_device *dev = ring->dev;
481 struct drm_i915_private *dev_priv = ring->dev->dev_private;
482 u32 mmio = 0;
483
484 /* The ring status page addresses are no longer next to the rest of
485 * the ring registers as of gen7.
486 */
487 if (IS_GEN7(dev)) {
488 switch (ring->id) {
489 case RCS:
490 mmio = RENDER_HWS_PGA_GEN7;
491 break;
492 case BCS:
493 mmio = BLT_HWS_PGA_GEN7;
494 break;
495 /*
496 * VCS2 actually doesn't exist on Gen7. Only shut up
497 * gcc switch check warning
498 */
499 case VCS2:
500 case VCS:
501 mmio = BSD_HWS_PGA_GEN7;
502 break;
503 case VECS:
504 mmio = VEBOX_HWS_PGA_GEN7;
505 break;
506 }
507 } else if (IS_GEN6(ring->dev)) {
508 mmio = RING_HWS_PGA_GEN6(ring->mmio_base);
509 } else {
510 /* XXX: gen8 returns to sanity */
511 mmio = RING_HWS_PGA(ring->mmio_base);
512 }
513
514 I915_WRITE(mmio, (u32)ring->status_page.gfx_addr);
515 POSTING_READ(mmio);
516
517 /*
518 * Flush the TLB for this page
519 *
520 * FIXME: These two bits have disappeared on gen8, so a question
521 * arises: do we still need this and if so how should we go about
522 * invalidating the TLB?
523 */
524 if (INTEL_INFO(dev)->gen >= 6 && INTEL_INFO(dev)->gen < 8) {
525 u32 reg = RING_INSTPM(ring->mmio_base);
526
527 /* ring should be idle before issuing a sync flush*/
528 WARN_ON((I915_READ_MODE(ring) & MODE_IDLE) == 0);
529
530 I915_WRITE(reg,
531 _MASKED_BIT_ENABLE(INSTPM_TLB_INVALIDATE |
532 INSTPM_SYNC_FLUSH));
533 if (wait_for((I915_READ(reg) & INSTPM_SYNC_FLUSH) == 0,
534 1000))
535 DRM_ERROR("%s: wait for SyncFlush to complete for TLB invalidation timed out\n",
536 ring->name);
537 }
538}
539
a4872ba6 540static bool stop_ring(struct intel_engine_cs *ring)
8187a2b7 541{
9991ae78 542 struct drm_i915_private *dev_priv = to_i915(ring->dev);
8187a2b7 543
9991ae78
CW
544 if (!IS_GEN2(ring->dev)) {
545 I915_WRITE_MODE(ring, _MASKED_BIT_ENABLE(STOP_RING));
403bdd10
DV
546 if (wait_for((I915_READ_MODE(ring) & MODE_IDLE) != 0, 1000)) {
547 DRM_ERROR("%s : timed out trying to stop ring\n", ring->name);
9bec9b13
CW
548 /* Sometimes we observe that the idle flag is not
549 * set even though the ring is empty. So double
550 * check before giving up.
551 */
552 if (I915_READ_HEAD(ring) != I915_READ_TAIL(ring))
553 return false;
9991ae78
CW
554 }
555 }
b7884eb4 556
7f2ab699 557 I915_WRITE_CTL(ring, 0);
570ef608 558 I915_WRITE_HEAD(ring, 0);
78501eac 559 ring->write_tail(ring, 0);
8187a2b7 560
9991ae78
CW
561 if (!IS_GEN2(ring->dev)) {
562 (void)I915_READ_CTL(ring);
563 I915_WRITE_MODE(ring, _MASKED_BIT_DISABLE(STOP_RING));
564 }
a51435a3 565
9991ae78
CW
566 return (I915_READ_HEAD(ring) & HEAD_ADDR) == 0;
567}
8187a2b7 568
a4872ba6 569static int init_ring_common(struct intel_engine_cs *ring)
9991ae78
CW
570{
571 struct drm_device *dev = ring->dev;
572 struct drm_i915_private *dev_priv = dev->dev_private;
93b0a4e0
OM
573 struct intel_ringbuffer *ringbuf = ring->buffer;
574 struct drm_i915_gem_object *obj = ringbuf->obj;
9991ae78
CW
575 int ret = 0;
576
59bad947 577 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
9991ae78
CW
578
579 if (!stop_ring(ring)) {
580 /* G45 ring initialization often fails to reset head to zero */
6fd0d56e
CW
581 DRM_DEBUG_KMS("%s head not reset to zero "
582 "ctl %08x head %08x tail %08x start %08x\n",
583 ring->name,
584 I915_READ_CTL(ring),
585 I915_READ_HEAD(ring),
586 I915_READ_TAIL(ring),
587 I915_READ_START(ring));
8187a2b7 588
9991ae78 589 if (!stop_ring(ring)) {
6fd0d56e
CW
590 DRM_ERROR("failed to set %s head to zero "
591 "ctl %08x head %08x tail %08x start %08x\n",
592 ring->name,
593 I915_READ_CTL(ring),
594 I915_READ_HEAD(ring),
595 I915_READ_TAIL(ring),
596 I915_READ_START(ring));
9991ae78
CW
597 ret = -EIO;
598 goto out;
6fd0d56e 599 }
8187a2b7
ZN
600 }
601
9991ae78
CW
602 if (I915_NEED_GFX_HWS(dev))
603 intel_ring_setup_status_page(ring);
604 else
605 ring_setup_phys_status_page(ring);
606
ece4a17d
JK
607 /* Enforce ordering by reading HEAD register back */
608 I915_READ_HEAD(ring);
609
0d8957c8
DV
610 /* Initialize the ring. This must happen _after_ we've cleared the ring
611 * registers with the above sequence (the readback of the HEAD registers
612 * also enforces ordering), otherwise the hw might lose the new ring
613 * register values. */
f343c5f6 614 I915_WRITE_START(ring, i915_gem_obj_ggtt_offset(obj));
95468892
CW
615
616 /* WaClearRingBufHeadRegAtInit:ctg,elk */
617 if (I915_READ_HEAD(ring))
618 DRM_DEBUG("%s initialization failed [head=%08x], fudging\n",
619 ring->name, I915_READ_HEAD(ring));
620 I915_WRITE_HEAD(ring, 0);
621 (void)I915_READ_HEAD(ring);
622
7f2ab699 623 I915_WRITE_CTL(ring,
93b0a4e0 624 ((ringbuf->size - PAGE_SIZE) & RING_NR_PAGES)
5d031e5b 625 | RING_VALID);
8187a2b7 626
8187a2b7 627 /* If the head is still not zero, the ring is dead */
f01db988 628 if (wait_for((I915_READ_CTL(ring) & RING_VALID) != 0 &&
f343c5f6 629 I915_READ_START(ring) == i915_gem_obj_ggtt_offset(obj) &&
f01db988 630 (I915_READ_HEAD(ring) & HEAD_ADDR) == 0, 50)) {
e74cfed5 631 DRM_ERROR("%s initialization failed "
48e48a0b
CW
632 "ctl %08x (valid? %d) head %08x tail %08x start %08x [expected %08lx]\n",
633 ring->name,
634 I915_READ_CTL(ring), I915_READ_CTL(ring) & RING_VALID,
635 I915_READ_HEAD(ring), I915_READ_TAIL(ring),
636 I915_READ_START(ring), (unsigned long)i915_gem_obj_ggtt_offset(obj));
b7884eb4
DV
637 ret = -EIO;
638 goto out;
8187a2b7
ZN
639 }
640
ebd0fd4b 641 ringbuf->last_retired_head = -1;
5c6c6003
CW
642 ringbuf->head = I915_READ_HEAD(ring);
643 ringbuf->tail = I915_READ_TAIL(ring) & TAIL_ADDR;
ebd0fd4b 644 intel_ring_update_space(ringbuf);
1ec14ad3 645
50f018df
CW
646 memset(&ring->hangcheck, 0, sizeof(ring->hangcheck));
647
b7884eb4 648out:
59bad947 649 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
b7884eb4
DV
650
651 return ret;
8187a2b7
ZN
652}
653
9b1136d5
OM
654void
655intel_fini_pipe_control(struct intel_engine_cs *ring)
656{
657 struct drm_device *dev = ring->dev;
658
659 if (ring->scratch.obj == NULL)
660 return;
661
662 if (INTEL_INFO(dev)->gen >= 5) {
663 kunmap(sg_page(ring->scratch.obj->pages->sgl));
664 i915_gem_object_ggtt_unpin(ring->scratch.obj);
665 }
666
667 drm_gem_object_unreference(&ring->scratch.obj->base);
668 ring->scratch.obj = NULL;
669}
670
671int
672intel_init_pipe_control(struct intel_engine_cs *ring)
c6df541c 673{
c6df541c
CW
674 int ret;
675
bfc882b4 676 WARN_ON(ring->scratch.obj);
c6df541c 677
0d1aacac
CW
678 ring->scratch.obj = i915_gem_alloc_object(ring->dev, 4096);
679 if (ring->scratch.obj == NULL) {
c6df541c
CW
680 DRM_ERROR("Failed to allocate seqno page\n");
681 ret = -ENOMEM;
682 goto err;
683 }
e4ffd173 684
a9cc726c
DV
685 ret = i915_gem_object_set_cache_level(ring->scratch.obj, I915_CACHE_LLC);
686 if (ret)
687 goto err_unref;
c6df541c 688
1ec9e26d 689 ret = i915_gem_obj_ggtt_pin(ring->scratch.obj, 4096, 0);
c6df541c
CW
690 if (ret)
691 goto err_unref;
692
0d1aacac
CW
693 ring->scratch.gtt_offset = i915_gem_obj_ggtt_offset(ring->scratch.obj);
694 ring->scratch.cpu_page = kmap(sg_page(ring->scratch.obj->pages->sgl));
695 if (ring->scratch.cpu_page == NULL) {
56b085a0 696 ret = -ENOMEM;
c6df541c 697 goto err_unpin;
56b085a0 698 }
c6df541c 699
2b1086cc 700 DRM_DEBUG_DRIVER("%s pipe control offset: 0x%08x\n",
0d1aacac 701 ring->name, ring->scratch.gtt_offset);
c6df541c
CW
702 return 0;
703
704err_unpin:
d7f46fc4 705 i915_gem_object_ggtt_unpin(ring->scratch.obj);
c6df541c 706err_unref:
0d1aacac 707 drm_gem_object_unreference(&ring->scratch.obj->base);
c6df541c 708err:
c6df541c
CW
709 return ret;
710}
711
e2be4faf 712static int intel_ring_workarounds_emit(struct drm_i915_gem_request *req)
86d7f238 713{
7225342a 714 int ret, i;
e2be4faf 715 struct intel_engine_cs *ring = req->ring;
888b5995
AS
716 struct drm_device *dev = ring->dev;
717 struct drm_i915_private *dev_priv = dev->dev_private;
7225342a 718 struct i915_workarounds *w = &dev_priv->workarounds;
888b5995 719
e6c1abb7 720 if (WARN_ON_ONCE(w->count == 0))
7225342a 721 return 0;
888b5995 722
7225342a 723 ring->gpu_caches_dirty = true;
4866d729 724 ret = intel_ring_flush_all_caches(req);
7225342a
MK
725 if (ret)
726 return ret;
888b5995 727
5fb9de1a 728 ret = intel_ring_begin(req, (w->count * 2 + 2));
7225342a
MK
729 if (ret)
730 return ret;
731
22a916aa 732 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(w->count));
7225342a 733 for (i = 0; i < w->count; i++) {
7225342a
MK
734 intel_ring_emit(ring, w->reg[i].addr);
735 intel_ring_emit(ring, w->reg[i].value);
736 }
22a916aa 737 intel_ring_emit(ring, MI_NOOP);
7225342a
MK
738
739 intel_ring_advance(ring);
740
741 ring->gpu_caches_dirty = true;
4866d729 742 ret = intel_ring_flush_all_caches(req);
7225342a
MK
743 if (ret)
744 return ret;
888b5995 745
7225342a 746 DRM_DEBUG_DRIVER("Number of Workarounds emitted: %d\n", w->count);
888b5995 747
7225342a 748 return 0;
86d7f238
AS
749}
750
8753181e 751static int intel_rcs_ctx_init(struct drm_i915_gem_request *req)
8f0e2b9d
DV
752{
753 int ret;
754
e2be4faf 755 ret = intel_ring_workarounds_emit(req);
8f0e2b9d
DV
756 if (ret != 0)
757 return ret;
758
be01363f 759 ret = i915_gem_render_state_init(req);
8f0e2b9d
DV
760 if (ret)
761 DRM_ERROR("init render state: %d\n", ret);
762
763 return ret;
764}
765
7225342a 766static int wa_add(struct drm_i915_private *dev_priv,
cf4b0de6 767 const u32 addr, const u32 mask, const u32 val)
7225342a
MK
768{
769 const u32 idx = dev_priv->workarounds.count;
770
771 if (WARN_ON(idx >= I915_MAX_WA_REGS))
772 return -ENOSPC;
773
774 dev_priv->workarounds.reg[idx].addr = addr;
775 dev_priv->workarounds.reg[idx].value = val;
776 dev_priv->workarounds.reg[idx].mask = mask;
777
778 dev_priv->workarounds.count++;
779
780 return 0;
86d7f238
AS
781}
782
ca5a0fbd 783#define WA_REG(addr, mask, val) do { \
cf4b0de6 784 const int r = wa_add(dev_priv, (addr), (mask), (val)); \
7225342a
MK
785 if (r) \
786 return r; \
ca5a0fbd 787 } while (0)
7225342a
MK
788
789#define WA_SET_BIT_MASKED(addr, mask) \
26459343 790 WA_REG(addr, (mask), _MASKED_BIT_ENABLE(mask))
7225342a
MK
791
792#define WA_CLR_BIT_MASKED(addr, mask) \
26459343 793 WA_REG(addr, (mask), _MASKED_BIT_DISABLE(mask))
7225342a 794
98533251 795#define WA_SET_FIELD_MASKED(addr, mask, value) \
cf4b0de6 796 WA_REG(addr, mask, _MASKED_FIELD(mask, value))
7225342a 797
cf4b0de6
DL
798#define WA_SET_BIT(addr, mask) WA_REG(addr, mask, I915_READ(addr) | (mask))
799#define WA_CLR_BIT(addr, mask) WA_REG(addr, mask, I915_READ(addr) & ~(mask))
7225342a 800
cf4b0de6 801#define WA_WRITE(addr, val) WA_REG(addr, 0xffffffff, val)
7225342a 802
00e1e623 803static int bdw_init_workarounds(struct intel_engine_cs *ring)
86d7f238 804{
888b5995
AS
805 struct drm_device *dev = ring->dev;
806 struct drm_i915_private *dev_priv = dev->dev_private;
86d7f238 807
9cc83020
VS
808 WA_SET_BIT_MASKED(INSTPM, INSTPM_FORCE_ORDERING);
809
2441f877
VS
810 /* WaDisableAsyncFlipPerfMode:bdw */
811 WA_SET_BIT_MASKED(MI_MODE, ASYNC_FLIP_PERF_DISABLE);
812
86d7f238 813 /* WaDisablePartialInstShootdown:bdw */
101b376d 814 /* WaDisableThreadStallDopClockGating:bdw (pre-production) */
7225342a
MK
815 WA_SET_BIT_MASKED(GEN8_ROW_CHICKEN,
816 PARTIAL_INSTRUCTION_SHOOTDOWN_DISABLE |
817 STALL_DOP_GATING_DISABLE);
86d7f238 818
101b376d 819 /* WaDisableDopClockGating:bdw */
7225342a
MK
820 WA_SET_BIT_MASKED(GEN7_ROW_CHICKEN2,
821 DOP_CLOCK_GATING_DISABLE);
86d7f238 822
7225342a
MK
823 WA_SET_BIT_MASKED(HALF_SLICE_CHICKEN3,
824 GEN8_SAMPLER_POWER_BYPASS_DIS);
86d7f238
AS
825
826 /* Use Force Non-Coherent whenever executing a 3D context. This is a
827 * workaround for for a possible hang in the unlikely event a TLB
828 * invalidation occurs during a PSD flush.
829 */
7225342a 830 WA_SET_BIT_MASKED(HDC_CHICKEN0,
35cb6f3b 831 /* WaForceEnableNonCoherent:bdw */
7225342a 832 HDC_FORCE_NON_COHERENT |
35cb6f3b
DL
833 /* WaForceContextSaveRestoreNonCoherent:bdw */
834 HDC_FORCE_CONTEXT_SAVE_RESTORE_NON_COHERENT |
835 /* WaHdcDisableFetchWhenMasked:bdw */
f3f32360 836 HDC_DONOT_FETCH_MEM_WHEN_MASKED |
35cb6f3b 837 /* WaDisableFenceDestinationToSLM:bdw (pre-prod) */
7225342a 838 (IS_BDW_GT3(dev) ? HDC_FENCE_DEST_SLM_DISABLE : 0));
86d7f238 839
2701fc43
KG
840 /* From the Haswell PRM, Command Reference: Registers, CACHE_MODE_0:
841 * "The Hierarchical Z RAW Stall Optimization allows non-overlapping
842 * polygons in the same 8x4 pixel/sample area to be processed without
843 * stalling waiting for the earlier ones to write to Hierarchical Z
844 * buffer."
845 *
846 * This optimization is off by default for Broadwell; turn it on.
847 */
848 WA_CLR_BIT_MASKED(CACHE_MODE_0_GEN7, HIZ_RAW_STALL_OPT_DISABLE);
849
86d7f238 850 /* Wa4x4STCOptimizationDisable:bdw */
7225342a
MK
851 WA_SET_BIT_MASKED(CACHE_MODE_1,
852 GEN8_4x4_STC_OPTIMIZATION_DISABLE);
86d7f238
AS
853
854 /*
855 * BSpec recommends 8x4 when MSAA is used,
856 * however in practice 16x4 seems fastest.
857 *
858 * Note that PS/WM thread counts depend on the WIZ hashing
859 * disable bit, which we don't touch here, but it's good
860 * to keep in mind (see 3DSTATE_PS and 3DSTATE_WM).
861 */
98533251
DL
862 WA_SET_FIELD_MASKED(GEN7_GT_MODE,
863 GEN6_WIZ_HASHING_MASK,
864 GEN6_WIZ_HASHING_16x4);
888b5995 865
86d7f238
AS
866 return 0;
867}
868
00e1e623
VS
869static int chv_init_workarounds(struct intel_engine_cs *ring)
870{
00e1e623
VS
871 struct drm_device *dev = ring->dev;
872 struct drm_i915_private *dev_priv = dev->dev_private;
873
9cc83020
VS
874 WA_SET_BIT_MASKED(INSTPM, INSTPM_FORCE_ORDERING);
875
2441f877
VS
876 /* WaDisableAsyncFlipPerfMode:chv */
877 WA_SET_BIT_MASKED(MI_MODE, ASYNC_FLIP_PERF_DISABLE);
878
00e1e623 879 /* WaDisablePartialInstShootdown:chv */
00e1e623 880 /* WaDisableThreadStallDopClockGating:chv */
7225342a 881 WA_SET_BIT_MASKED(GEN8_ROW_CHICKEN,
605f1433
AS
882 PARTIAL_INSTRUCTION_SHOOTDOWN_DISABLE |
883 STALL_DOP_GATING_DISABLE);
00e1e623 884
95289009
AS
885 /* Use Force Non-Coherent whenever executing a 3D context. This is a
886 * workaround for a possible hang in the unlikely event a TLB
887 * invalidation occurs during a PSD flush.
888 */
889 /* WaForceEnableNonCoherent:chv */
890 /* WaHdcDisableFetchWhenMasked:chv */
891 WA_SET_BIT_MASKED(HDC_CHICKEN0,
892 HDC_FORCE_NON_COHERENT |
893 HDC_DONOT_FETCH_MEM_WHEN_MASKED);
894
973a5b06
KG
895 /* According to the CACHE_MODE_0 default value documentation, some
896 * CHV platforms disable this optimization by default. Turn it on.
897 */
898 WA_CLR_BIT_MASKED(CACHE_MODE_0_GEN7, HIZ_RAW_STALL_OPT_DISABLE);
899
14bc16e3
VS
900 /* Wa4x4STCOptimizationDisable:chv */
901 WA_SET_BIT_MASKED(CACHE_MODE_1,
902 GEN8_4x4_STC_OPTIMIZATION_DISABLE);
903
d60de81d
KG
904 /* Improve HiZ throughput on CHV. */
905 WA_SET_BIT_MASKED(HIZ_CHICKEN, CHV_HZ_8X8_MODE_IN_1X);
906
e7fc2436
VS
907 /*
908 * BSpec recommends 8x4 when MSAA is used,
909 * however in practice 16x4 seems fastest.
910 *
911 * Note that PS/WM thread counts depend on the WIZ hashing
912 * disable bit, which we don't touch here, but it's good
913 * to keep in mind (see 3DSTATE_PS and 3DSTATE_WM).
914 */
915 WA_SET_FIELD_MASKED(GEN7_GT_MODE,
916 GEN6_WIZ_HASHING_MASK,
917 GEN6_WIZ_HASHING_16x4);
918
7225342a
MK
919 return 0;
920}
921
3b106531
HN
922static int gen9_init_workarounds(struct intel_engine_cs *ring)
923{
ab0dfafe
HN
924 struct drm_device *dev = ring->dev;
925 struct drm_i915_private *dev_priv = dev->dev_private;
8ea6f892 926 uint32_t tmp;
ab0dfafe 927
b0e6f6d4 928 /* WaDisablePartialInstShootdown:skl,bxt */
ab0dfafe
HN
929 WA_SET_BIT_MASKED(GEN8_ROW_CHICKEN,
930 PARTIAL_INSTRUCTION_SHOOTDOWN_DISABLE);
931
a119a6e6 932 /* Syncing dependencies between camera and graphics:skl,bxt */
8424171e
NH
933 WA_SET_BIT_MASKED(HALF_SLICE_CHICKEN3,
934 GEN9_DISABLE_OCL_OOB_SUPPRESS_LOGIC);
935
d2a31dbd
NH
936 if ((IS_SKYLAKE(dev) && (INTEL_REVID(dev) == SKL_REVID_A0 ||
937 INTEL_REVID(dev) == SKL_REVID_B0)) ||
938 (IS_BROXTON(dev) && INTEL_REVID(dev) < BXT_REVID_B0)) {
939 /* WaDisableDgMirrorFixInHalfSliceChicken5:skl,bxt */
a86eb582
DL
940 WA_CLR_BIT_MASKED(GEN9_HALF_SLICE_CHICKEN5,
941 GEN9_DG_MIRROR_FIX_ENABLE);
1de4582f
NH
942 }
943
a13d215f
NH
944 if ((IS_SKYLAKE(dev) && INTEL_REVID(dev) <= SKL_REVID_B0) ||
945 (IS_BROXTON(dev) && INTEL_REVID(dev) < BXT_REVID_B0)) {
946 /* WaSetDisablePixMaskCammingAndRhwoInCommonSliceChicken:skl,bxt */
183c6dac
DL
947 WA_SET_BIT_MASKED(GEN7_COMMON_SLICE_CHICKEN1,
948 GEN9_RHWO_OPTIMIZATION_DISABLE);
9b01435d
AS
949 /*
950 * WA also requires GEN9_SLICE_COMMON_ECO_CHICKEN0[14:14] to be set
951 * but we do that in per ctx batchbuffer as there is an issue
952 * with this register not getting restored on ctx restore
953 */
183c6dac
DL
954 }
955
27a1b688
NH
956 if ((IS_SKYLAKE(dev) && INTEL_REVID(dev) >= SKL_REVID_C0) ||
957 IS_BROXTON(dev)) {
958 /* WaEnableYV12BugFixInHalfSliceChicken7:skl,bxt */
cac23df4
NH
959 WA_SET_BIT_MASKED(GEN9_HALF_SLICE_CHICKEN7,
960 GEN9_ENABLE_YV12_BUGFIX);
961 }
962
5068368c 963 /* Wa4x4STCOptimizationDisable:skl,bxt */
1840481f
HN
964 WA_SET_BIT_MASKED(CACHE_MODE_1, GEN8_4x4_STC_OPTIMIZATION_DISABLE);
965
27160c96 966 /* WaDisablePartialResolveInVc:skl,bxt */
9370cd98
DL
967 WA_SET_BIT_MASKED(CACHE_MODE_1, GEN9_PARTIAL_RESOLVE_IN_VC_DISABLE);
968
16be17af 969 /* WaCcsTlbPrefetchDisable:skl,bxt */
e2db7071
DL
970 WA_CLR_BIT_MASKED(GEN9_HALF_SLICE_CHICKEN5,
971 GEN9_CCS_TLB_PREFETCH_ENABLE);
972
5a2ae95e
ID
973 /* WaDisableMaskBasedCammingInRCC:skl,bxt */
974 if ((IS_SKYLAKE(dev) && INTEL_REVID(dev) == SKL_REVID_C0) ||
975 (IS_BROXTON(dev) && INTEL_REVID(dev) < BXT_REVID_B0))
38a39a7b
BW
976 WA_SET_BIT_MASKED(SLICE_ECO_CHICKEN0,
977 PIXEL_MASK_CAMMING_DISABLE);
978
8ea6f892
ID
979 /* WaForceContextSaveRestoreNonCoherent:skl,bxt */
980 tmp = HDC_FORCE_CONTEXT_SAVE_RESTORE_NON_COHERENT;
981 if ((IS_SKYLAKE(dev) && INTEL_REVID(dev) == SKL_REVID_F0) ||
982 (IS_BROXTON(dev) && INTEL_REVID(dev) >= BXT_REVID_B0))
983 tmp |= HDC_FORCE_CSR_NON_COHERENT_OVR_DISABLE;
984 WA_SET_BIT_MASKED(HDC_CHICKEN0, tmp);
985
8c761609
AS
986 /* WaDisableSamplerPowerBypassForSOPingPong:skl,bxt */
987 if (IS_SKYLAKE(dev) ||
988 (IS_BROXTON(dev) && INTEL_REVID(dev) <= BXT_REVID_B0)) {
989 WA_SET_BIT_MASKED(HALF_SLICE_CHICKEN3,
990 GEN8_SAMPLER_POWER_BYPASS_DIS);
991 }
992
3b106531
HN
993 return 0;
994}
995
b7668791
DL
996static int skl_tune_iz_hashing(struct intel_engine_cs *ring)
997{
998 struct drm_device *dev = ring->dev;
999 struct drm_i915_private *dev_priv = dev->dev_private;
1000 u8 vals[3] = { 0, 0, 0 };
1001 unsigned int i;
1002
1003 for (i = 0; i < 3; i++) {
1004 u8 ss;
1005
1006 /*
1007 * Only consider slices where one, and only one, subslice has 7
1008 * EUs
1009 */
1010 if (hweight8(dev_priv->info.subslice_7eu[i]) != 1)
1011 continue;
1012
1013 /*
1014 * subslice_7eu[i] != 0 (because of the check above) and
1015 * ss_max == 4 (maximum number of subslices possible per slice)
1016 *
1017 * -> 0 <= ss <= 3;
1018 */
1019 ss = ffs(dev_priv->info.subslice_7eu[i]) - 1;
1020 vals[i] = 3 - ss;
1021 }
1022
1023 if (vals[0] == 0 && vals[1] == 0 && vals[2] == 0)
1024 return 0;
1025
1026 /* Tune IZ hashing. See intel_device_info_runtime_init() */
1027 WA_SET_FIELD_MASKED(GEN7_GT_MODE,
1028 GEN9_IZ_HASHING_MASK(2) |
1029 GEN9_IZ_HASHING_MASK(1) |
1030 GEN9_IZ_HASHING_MASK(0),
1031 GEN9_IZ_HASHING(2, vals[2]) |
1032 GEN9_IZ_HASHING(1, vals[1]) |
1033 GEN9_IZ_HASHING(0, vals[0]));
1034
1035 return 0;
1036}
1037
1038
8d205494
DL
1039static int skl_init_workarounds(struct intel_engine_cs *ring)
1040{
d0bbbc4f
DL
1041 struct drm_device *dev = ring->dev;
1042 struct drm_i915_private *dev_priv = dev->dev_private;
1043
8d205494
DL
1044 gen9_init_workarounds(ring);
1045
d0bbbc4f
DL
1046 /* WaDisablePowerCompilerClockGating:skl */
1047 if (INTEL_REVID(dev) == SKL_REVID_B0)
1048 WA_SET_BIT_MASKED(HIZ_CHICKEN,
1049 BDW_HIZ_POWER_COMPILER_CLOCK_GATING_DISABLE);
1050
b62adbd1
NH
1051 if (INTEL_REVID(dev) <= SKL_REVID_D0) {
1052 /*
1053 *Use Force Non-Coherent whenever executing a 3D context. This
1054 * is a workaround for a possible hang in the unlikely event
1055 * a TLB invalidation occurs during a PSD flush.
1056 */
1057 /* WaForceEnableNonCoherent:skl */
1058 WA_SET_BIT_MASKED(HDC_CHICKEN0,
1059 HDC_FORCE_NON_COHERENT);
1060 }
1061
5b6fd12a
VS
1062 if (INTEL_REVID(dev) == SKL_REVID_C0 ||
1063 INTEL_REVID(dev) == SKL_REVID_D0)
1064 /* WaBarrierPerformanceFixDisable:skl */
1065 WA_SET_BIT_MASKED(HDC_CHICKEN0,
1066 HDC_FENCE_DEST_SLM_DISABLE |
1067 HDC_BARRIER_PERFORMANCE_DISABLE);
1068
9bd9dfb4
MK
1069 /* WaDisableSbeCacheDispatchPortSharing:skl */
1070 if (INTEL_REVID(dev) <= SKL_REVID_F0) {
1071 WA_SET_BIT_MASKED(
1072 GEN7_HALF_SLICE_CHICKEN1,
1073 GEN7_SBE_SS_CACHE_DISPATCH_PORT_SHARING_DISABLE);
1074 }
1075
b7668791 1076 return skl_tune_iz_hashing(ring);
7225342a
MK
1077}
1078
cae0437f
NH
1079static int bxt_init_workarounds(struct intel_engine_cs *ring)
1080{
dfb601e6
NH
1081 struct drm_device *dev = ring->dev;
1082 struct drm_i915_private *dev_priv = dev->dev_private;
1083
cae0437f
NH
1084 gen9_init_workarounds(ring);
1085
dfb601e6
NH
1086 /* WaDisableThreadStallDopClockGating:bxt */
1087 WA_SET_BIT_MASKED(GEN8_ROW_CHICKEN,
1088 STALL_DOP_GATING_DISABLE);
1089
983b4b9d
NH
1090 /* WaDisableSbeCacheDispatchPortSharing:bxt */
1091 if (INTEL_REVID(dev) <= BXT_REVID_B0) {
1092 WA_SET_BIT_MASKED(
1093 GEN7_HALF_SLICE_CHICKEN1,
1094 GEN7_SBE_SS_CACHE_DISPATCH_PORT_SHARING_DISABLE);
1095 }
1096
cae0437f
NH
1097 return 0;
1098}
1099
771b9a53 1100int init_workarounds_ring(struct intel_engine_cs *ring)
7225342a
MK
1101{
1102 struct drm_device *dev = ring->dev;
1103 struct drm_i915_private *dev_priv = dev->dev_private;
1104
1105 WARN_ON(ring->id != RCS);
1106
1107 dev_priv->workarounds.count = 0;
1108
1109 if (IS_BROADWELL(dev))
1110 return bdw_init_workarounds(ring);
1111
1112 if (IS_CHERRYVIEW(dev))
1113 return chv_init_workarounds(ring);
00e1e623 1114
8d205494
DL
1115 if (IS_SKYLAKE(dev))
1116 return skl_init_workarounds(ring);
cae0437f
NH
1117
1118 if (IS_BROXTON(dev))
1119 return bxt_init_workarounds(ring);
3b106531 1120
00e1e623
VS
1121 return 0;
1122}
1123
a4872ba6 1124static int init_render_ring(struct intel_engine_cs *ring)
8187a2b7 1125{
78501eac 1126 struct drm_device *dev = ring->dev;
1ec14ad3 1127 struct drm_i915_private *dev_priv = dev->dev_private;
78501eac 1128 int ret = init_ring_common(ring);
9c33baa6
KZ
1129 if (ret)
1130 return ret;
a69ffdbf 1131
61a563a2
AG
1132 /* WaTimedSingleVertexDispatch:cl,bw,ctg,elk,ilk,snb */
1133 if (INTEL_INFO(dev)->gen >= 4 && INTEL_INFO(dev)->gen < 7)
6b26c86d 1134 I915_WRITE(MI_MODE, _MASKED_BIT_ENABLE(VS_TIMER_DISPATCH));
1c8c38c5
CW
1135
1136 /* We need to disable the AsyncFlip performance optimisations in order
1137 * to use MI_WAIT_FOR_EVENT within the CS. It should already be
1138 * programmed to '1' on all products.
8693a824 1139 *
2441f877 1140 * WaDisableAsyncFlipPerfMode:snb,ivb,hsw,vlv
1c8c38c5 1141 */
2441f877 1142 if (INTEL_INFO(dev)->gen >= 6 && INTEL_INFO(dev)->gen < 8)
1c8c38c5
CW
1143 I915_WRITE(MI_MODE, _MASKED_BIT_ENABLE(ASYNC_FLIP_PERF_DISABLE));
1144
f05bb0c7 1145 /* Required for the hardware to program scanline values for waiting */
01fa0302 1146 /* WaEnableFlushTlbInvalidationMode:snb */
f05bb0c7
CW
1147 if (INTEL_INFO(dev)->gen == 6)
1148 I915_WRITE(GFX_MODE,
aa83e30d 1149 _MASKED_BIT_ENABLE(GFX_TLB_INVALIDATE_EXPLICIT));
f05bb0c7 1150
01fa0302 1151 /* WaBCSVCSTlbInvalidationMode:ivb,vlv,hsw */
1c8c38c5
CW
1152 if (IS_GEN7(dev))
1153 I915_WRITE(GFX_MODE_GEN7,
01fa0302 1154 _MASKED_BIT_ENABLE(GFX_TLB_INVALIDATE_EXPLICIT) |
1c8c38c5 1155 _MASKED_BIT_ENABLE(GFX_REPLAY_MODE));
78501eac 1156
5e13a0c5 1157 if (IS_GEN6(dev)) {
3a69ddd6
KG
1158 /* From the Sandybridge PRM, volume 1 part 3, page 24:
1159 * "If this bit is set, STCunit will have LRA as replacement
1160 * policy. [...] This bit must be reset. LRA replacement
1161 * policy is not supported."
1162 */
1163 I915_WRITE(CACHE_MODE_0,
5e13a0c5 1164 _MASKED_BIT_DISABLE(CM0_STC_EVICT_DISABLE_LRA_SNB));
84f9f938
BW
1165 }
1166
9cc83020 1167 if (INTEL_INFO(dev)->gen >= 6 && INTEL_INFO(dev)->gen < 8)
6b26c86d 1168 I915_WRITE(INSTPM, _MASKED_BIT_ENABLE(INSTPM_FORCE_ORDERING));
84f9f938 1169
040d2baa 1170 if (HAS_L3_DPF(dev))
35a85ac6 1171 I915_WRITE_IMR(ring, ~GT_PARITY_ERROR(dev));
15b9f80e 1172
7225342a 1173 return init_workarounds_ring(ring);
8187a2b7
ZN
1174}
1175
a4872ba6 1176static void render_ring_cleanup(struct intel_engine_cs *ring)
c6df541c 1177{
b45305fc 1178 struct drm_device *dev = ring->dev;
3e78998a
BW
1179 struct drm_i915_private *dev_priv = dev->dev_private;
1180
1181 if (dev_priv->semaphore_obj) {
1182 i915_gem_object_ggtt_unpin(dev_priv->semaphore_obj);
1183 drm_gem_object_unreference(&dev_priv->semaphore_obj->base);
1184 dev_priv->semaphore_obj = NULL;
1185 }
b45305fc 1186
9b1136d5 1187 intel_fini_pipe_control(ring);
c6df541c
CW
1188}
1189
f7169687 1190static int gen8_rcs_signal(struct drm_i915_gem_request *signaller_req,
3e78998a
BW
1191 unsigned int num_dwords)
1192{
1193#define MBOX_UPDATE_DWORDS 8
f7169687 1194 struct intel_engine_cs *signaller = signaller_req->ring;
3e78998a
BW
1195 struct drm_device *dev = signaller->dev;
1196 struct drm_i915_private *dev_priv = dev->dev_private;
1197 struct intel_engine_cs *waiter;
1198 int i, ret, num_rings;
1199
1200 num_rings = hweight32(INTEL_INFO(dev)->ring_mask);
1201 num_dwords += (num_rings-1) * MBOX_UPDATE_DWORDS;
1202#undef MBOX_UPDATE_DWORDS
1203
5fb9de1a 1204 ret = intel_ring_begin(signaller_req, num_dwords);
3e78998a
BW
1205 if (ret)
1206 return ret;
1207
1208 for_each_ring(waiter, dev_priv, i) {
6259cead 1209 u32 seqno;
3e78998a
BW
1210 u64 gtt_offset = signaller->semaphore.signal_ggtt[i];
1211 if (gtt_offset == MI_SEMAPHORE_SYNC_INVALID)
1212 continue;
1213
f7169687 1214 seqno = i915_gem_request_get_seqno(signaller_req);
3e78998a
BW
1215 intel_ring_emit(signaller, GFX_OP_PIPE_CONTROL(6));
1216 intel_ring_emit(signaller, PIPE_CONTROL_GLOBAL_GTT_IVB |
1217 PIPE_CONTROL_QW_WRITE |
1218 PIPE_CONTROL_FLUSH_ENABLE);
1219 intel_ring_emit(signaller, lower_32_bits(gtt_offset));
1220 intel_ring_emit(signaller, upper_32_bits(gtt_offset));
6259cead 1221 intel_ring_emit(signaller, seqno);
3e78998a
BW
1222 intel_ring_emit(signaller, 0);
1223 intel_ring_emit(signaller, MI_SEMAPHORE_SIGNAL |
1224 MI_SEMAPHORE_TARGET(waiter->id));
1225 intel_ring_emit(signaller, 0);
1226 }
1227
1228 return 0;
1229}
1230
f7169687 1231static int gen8_xcs_signal(struct drm_i915_gem_request *signaller_req,
3e78998a
BW
1232 unsigned int num_dwords)
1233{
1234#define MBOX_UPDATE_DWORDS 6
f7169687 1235 struct intel_engine_cs *signaller = signaller_req->ring;
3e78998a
BW
1236 struct drm_device *dev = signaller->dev;
1237 struct drm_i915_private *dev_priv = dev->dev_private;
1238 struct intel_engine_cs *waiter;
1239 int i, ret, num_rings;
1240
1241 num_rings = hweight32(INTEL_INFO(dev)->ring_mask);
1242 num_dwords += (num_rings-1) * MBOX_UPDATE_DWORDS;
1243#undef MBOX_UPDATE_DWORDS
1244
5fb9de1a 1245 ret = intel_ring_begin(signaller_req, num_dwords);
3e78998a
BW
1246 if (ret)
1247 return ret;
1248
1249 for_each_ring(waiter, dev_priv, i) {
6259cead 1250 u32 seqno;
3e78998a
BW
1251 u64 gtt_offset = signaller->semaphore.signal_ggtt[i];
1252 if (gtt_offset == MI_SEMAPHORE_SYNC_INVALID)
1253 continue;
1254
f7169687 1255 seqno = i915_gem_request_get_seqno(signaller_req);
3e78998a
BW
1256 intel_ring_emit(signaller, (MI_FLUSH_DW + 1) |
1257 MI_FLUSH_DW_OP_STOREDW);
1258 intel_ring_emit(signaller, lower_32_bits(gtt_offset) |
1259 MI_FLUSH_DW_USE_GTT);
1260 intel_ring_emit(signaller, upper_32_bits(gtt_offset));
6259cead 1261 intel_ring_emit(signaller, seqno);
3e78998a
BW
1262 intel_ring_emit(signaller, MI_SEMAPHORE_SIGNAL |
1263 MI_SEMAPHORE_TARGET(waiter->id));
1264 intel_ring_emit(signaller, 0);
1265 }
1266
1267 return 0;
1268}
1269
f7169687 1270static int gen6_signal(struct drm_i915_gem_request *signaller_req,
024a43e1 1271 unsigned int num_dwords)
1ec14ad3 1272{
f7169687 1273 struct intel_engine_cs *signaller = signaller_req->ring;
024a43e1
BW
1274 struct drm_device *dev = signaller->dev;
1275 struct drm_i915_private *dev_priv = dev->dev_private;
a4872ba6 1276 struct intel_engine_cs *useless;
a1444b79 1277 int i, ret, num_rings;
78325f2d 1278
a1444b79
BW
1279#define MBOX_UPDATE_DWORDS 3
1280 num_rings = hweight32(INTEL_INFO(dev)->ring_mask);
1281 num_dwords += round_up((num_rings-1) * MBOX_UPDATE_DWORDS, 2);
1282#undef MBOX_UPDATE_DWORDS
024a43e1 1283
5fb9de1a 1284 ret = intel_ring_begin(signaller_req, num_dwords);
024a43e1
BW
1285 if (ret)
1286 return ret;
024a43e1 1287
78325f2d
BW
1288 for_each_ring(useless, dev_priv, i) {
1289 u32 mbox_reg = signaller->semaphore.mbox.signal[i];
1290 if (mbox_reg != GEN6_NOSYNC) {
f7169687 1291 u32 seqno = i915_gem_request_get_seqno(signaller_req);
78325f2d
BW
1292 intel_ring_emit(signaller, MI_LOAD_REGISTER_IMM(1));
1293 intel_ring_emit(signaller, mbox_reg);
6259cead 1294 intel_ring_emit(signaller, seqno);
78325f2d
BW
1295 }
1296 }
024a43e1 1297
a1444b79
BW
1298 /* If num_dwords was rounded, make sure the tail pointer is correct */
1299 if (num_rings % 2 == 0)
1300 intel_ring_emit(signaller, MI_NOOP);
1301
024a43e1 1302 return 0;
1ec14ad3
CW
1303}
1304
c8c99b0f
BW
1305/**
1306 * gen6_add_request - Update the semaphore mailbox registers
ee044a88
JH
1307 *
1308 * @request - request to write to the ring
c8c99b0f
BW
1309 *
1310 * Update the mailbox registers in the *other* rings with the current seqno.
1311 * This acts like a signal in the canonical semaphore.
1312 */
1ec14ad3 1313static int
ee044a88 1314gen6_add_request(struct drm_i915_gem_request *req)
1ec14ad3 1315{
ee044a88 1316 struct intel_engine_cs *ring = req->ring;
024a43e1 1317 int ret;
52ed2325 1318
707d9cf9 1319 if (ring->semaphore.signal)
f7169687 1320 ret = ring->semaphore.signal(req, 4);
707d9cf9 1321 else
5fb9de1a 1322 ret = intel_ring_begin(req, 4);
707d9cf9 1323
1ec14ad3
CW
1324 if (ret)
1325 return ret;
1326
1ec14ad3
CW
1327 intel_ring_emit(ring, MI_STORE_DWORD_INDEX);
1328 intel_ring_emit(ring, I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
ee044a88 1329 intel_ring_emit(ring, i915_gem_request_get_seqno(req));
1ec14ad3 1330 intel_ring_emit(ring, MI_USER_INTERRUPT);
09246732 1331 __intel_ring_advance(ring);
1ec14ad3 1332
1ec14ad3
CW
1333 return 0;
1334}
1335
f72b3435
MK
1336static inline bool i915_gem_has_seqno_wrapped(struct drm_device *dev,
1337 u32 seqno)
1338{
1339 struct drm_i915_private *dev_priv = dev->dev_private;
1340 return dev_priv->last_seqno < seqno;
1341}
1342
c8c99b0f
BW
1343/**
1344 * intel_ring_sync - sync the waiter to the signaller on seqno
1345 *
1346 * @waiter - ring that is waiting
1347 * @signaller - ring which has, or will signal
1348 * @seqno - seqno which the waiter will block on
1349 */
5ee426ca
BW
1350
1351static int
599d924c 1352gen8_ring_sync(struct drm_i915_gem_request *waiter_req,
5ee426ca
BW
1353 struct intel_engine_cs *signaller,
1354 u32 seqno)
1355{
599d924c 1356 struct intel_engine_cs *waiter = waiter_req->ring;
5ee426ca
BW
1357 struct drm_i915_private *dev_priv = waiter->dev->dev_private;
1358 int ret;
1359
5fb9de1a 1360 ret = intel_ring_begin(waiter_req, 4);
5ee426ca
BW
1361 if (ret)
1362 return ret;
1363
1364 intel_ring_emit(waiter, MI_SEMAPHORE_WAIT |
1365 MI_SEMAPHORE_GLOBAL_GTT |
bae4fcd2 1366 MI_SEMAPHORE_POLL |
5ee426ca
BW
1367 MI_SEMAPHORE_SAD_GTE_SDD);
1368 intel_ring_emit(waiter, seqno);
1369 intel_ring_emit(waiter,
1370 lower_32_bits(GEN8_WAIT_OFFSET(waiter, signaller->id)));
1371 intel_ring_emit(waiter,
1372 upper_32_bits(GEN8_WAIT_OFFSET(waiter, signaller->id)));
1373 intel_ring_advance(waiter);
1374 return 0;
1375}
1376
c8c99b0f 1377static int
599d924c 1378gen6_ring_sync(struct drm_i915_gem_request *waiter_req,
a4872ba6 1379 struct intel_engine_cs *signaller,
686cb5f9 1380 u32 seqno)
1ec14ad3 1381{
599d924c 1382 struct intel_engine_cs *waiter = waiter_req->ring;
c8c99b0f
BW
1383 u32 dw1 = MI_SEMAPHORE_MBOX |
1384 MI_SEMAPHORE_COMPARE |
1385 MI_SEMAPHORE_REGISTER;
ebc348b2
BW
1386 u32 wait_mbox = signaller->semaphore.mbox.wait[waiter->id];
1387 int ret;
1ec14ad3 1388
1500f7ea
BW
1389 /* Throughout all of the GEM code, seqno passed implies our current
1390 * seqno is >= the last seqno executed. However for hardware the
1391 * comparison is strictly greater than.
1392 */
1393 seqno -= 1;
1394
ebc348b2 1395 WARN_ON(wait_mbox == MI_SEMAPHORE_SYNC_INVALID);
686cb5f9 1396
5fb9de1a 1397 ret = intel_ring_begin(waiter_req, 4);
1ec14ad3
CW
1398 if (ret)
1399 return ret;
1400
f72b3435
MK
1401 /* If seqno wrap happened, omit the wait with no-ops */
1402 if (likely(!i915_gem_has_seqno_wrapped(waiter->dev, seqno))) {
ebc348b2 1403 intel_ring_emit(waiter, dw1 | wait_mbox);
f72b3435
MK
1404 intel_ring_emit(waiter, seqno);
1405 intel_ring_emit(waiter, 0);
1406 intel_ring_emit(waiter, MI_NOOP);
1407 } else {
1408 intel_ring_emit(waiter, MI_NOOP);
1409 intel_ring_emit(waiter, MI_NOOP);
1410 intel_ring_emit(waiter, MI_NOOP);
1411 intel_ring_emit(waiter, MI_NOOP);
1412 }
c8c99b0f 1413 intel_ring_advance(waiter);
1ec14ad3
CW
1414
1415 return 0;
1416}
1417
c6df541c
CW
1418#define PIPE_CONTROL_FLUSH(ring__, addr__) \
1419do { \
fcbc34e4
KG
1420 intel_ring_emit(ring__, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE | \
1421 PIPE_CONTROL_DEPTH_STALL); \
c6df541c
CW
1422 intel_ring_emit(ring__, (addr__) | PIPE_CONTROL_GLOBAL_GTT); \
1423 intel_ring_emit(ring__, 0); \
1424 intel_ring_emit(ring__, 0); \
1425} while (0)
1426
1427static int
ee044a88 1428pc_render_add_request(struct drm_i915_gem_request *req)
c6df541c 1429{
ee044a88 1430 struct intel_engine_cs *ring = req->ring;
18393f63 1431 u32 scratch_addr = ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
c6df541c
CW
1432 int ret;
1433
1434 /* For Ironlake, MI_USER_INTERRUPT was deprecated and apparently
1435 * incoherent with writes to memory, i.e. completely fubar,
1436 * so we need to use PIPE_NOTIFY instead.
1437 *
1438 * However, we also need to workaround the qword write
1439 * incoherence by flushing the 6 PIPE_NOTIFY buffers out to
1440 * memory before requesting an interrupt.
1441 */
5fb9de1a 1442 ret = intel_ring_begin(req, 32);
c6df541c
CW
1443 if (ret)
1444 return ret;
1445
fcbc34e4 1446 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE |
9d971b37
KG
1447 PIPE_CONTROL_WRITE_FLUSH |
1448 PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE);
0d1aacac 1449 intel_ring_emit(ring, ring->scratch.gtt_offset | PIPE_CONTROL_GLOBAL_GTT);
ee044a88 1450 intel_ring_emit(ring, i915_gem_request_get_seqno(req));
c6df541c
CW
1451 intel_ring_emit(ring, 0);
1452 PIPE_CONTROL_FLUSH(ring, scratch_addr);
18393f63 1453 scratch_addr += 2 * CACHELINE_BYTES; /* write to separate cachelines */
c6df541c 1454 PIPE_CONTROL_FLUSH(ring, scratch_addr);
18393f63 1455 scratch_addr += 2 * CACHELINE_BYTES;
c6df541c 1456 PIPE_CONTROL_FLUSH(ring, scratch_addr);
18393f63 1457 scratch_addr += 2 * CACHELINE_BYTES;
c6df541c 1458 PIPE_CONTROL_FLUSH(ring, scratch_addr);
18393f63 1459 scratch_addr += 2 * CACHELINE_BYTES;
c6df541c 1460 PIPE_CONTROL_FLUSH(ring, scratch_addr);
18393f63 1461 scratch_addr += 2 * CACHELINE_BYTES;
c6df541c 1462 PIPE_CONTROL_FLUSH(ring, scratch_addr);
a71d8d94 1463
fcbc34e4 1464 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE |
9d971b37
KG
1465 PIPE_CONTROL_WRITE_FLUSH |
1466 PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE |
c6df541c 1467 PIPE_CONTROL_NOTIFY);
0d1aacac 1468 intel_ring_emit(ring, ring->scratch.gtt_offset | PIPE_CONTROL_GLOBAL_GTT);
ee044a88 1469 intel_ring_emit(ring, i915_gem_request_get_seqno(req));
c6df541c 1470 intel_ring_emit(ring, 0);
09246732 1471 __intel_ring_advance(ring);
c6df541c 1472
c6df541c
CW
1473 return 0;
1474}
1475
4cd53c0c 1476static u32
a4872ba6 1477gen6_ring_get_seqno(struct intel_engine_cs *ring, bool lazy_coherency)
4cd53c0c 1478{
4cd53c0c
DV
1479 /* Workaround to force correct ordering between irq and seqno writes on
1480 * ivb (and maybe also on snb) by reading from a CS register (like
1481 * ACTHD) before reading the status page. */
50877445
CW
1482 if (!lazy_coherency) {
1483 struct drm_i915_private *dev_priv = ring->dev->dev_private;
1484 POSTING_READ(RING_ACTHD(ring->mmio_base));
1485 }
1486
4cd53c0c
DV
1487 return intel_read_status_page(ring, I915_GEM_HWS_INDEX);
1488}
1489
8187a2b7 1490static u32
a4872ba6 1491ring_get_seqno(struct intel_engine_cs *ring, bool lazy_coherency)
8187a2b7 1492{
1ec14ad3
CW
1493 return intel_read_status_page(ring, I915_GEM_HWS_INDEX);
1494}
1495
b70ec5bf 1496static void
a4872ba6 1497ring_set_seqno(struct intel_engine_cs *ring, u32 seqno)
b70ec5bf
MK
1498{
1499 intel_write_status_page(ring, I915_GEM_HWS_INDEX, seqno);
1500}
1501
c6df541c 1502static u32
a4872ba6 1503pc_render_get_seqno(struct intel_engine_cs *ring, bool lazy_coherency)
c6df541c 1504{
0d1aacac 1505 return ring->scratch.cpu_page[0];
c6df541c
CW
1506}
1507
b70ec5bf 1508static void
a4872ba6 1509pc_render_set_seqno(struct intel_engine_cs *ring, u32 seqno)
b70ec5bf 1510{
0d1aacac 1511 ring->scratch.cpu_page[0] = seqno;
b70ec5bf
MK
1512}
1513
e48d8634 1514static bool
a4872ba6 1515gen5_ring_get_irq(struct intel_engine_cs *ring)
e48d8634
DV
1516{
1517 struct drm_device *dev = ring->dev;
4640c4ff 1518 struct drm_i915_private *dev_priv = dev->dev_private;
7338aefa 1519 unsigned long flags;
e48d8634 1520
7cd512f1 1521 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
e48d8634
DV
1522 return false;
1523
7338aefa 1524 spin_lock_irqsave(&dev_priv->irq_lock, flags);
43eaea13 1525 if (ring->irq_refcount++ == 0)
480c8033 1526 gen5_enable_gt_irq(dev_priv, ring->irq_enable_mask);
7338aefa 1527 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
e48d8634
DV
1528
1529 return true;
1530}
1531
1532static void
a4872ba6 1533gen5_ring_put_irq(struct intel_engine_cs *ring)
e48d8634
DV
1534{
1535 struct drm_device *dev = ring->dev;
4640c4ff 1536 struct drm_i915_private *dev_priv = dev->dev_private;
7338aefa 1537 unsigned long flags;
e48d8634 1538
7338aefa 1539 spin_lock_irqsave(&dev_priv->irq_lock, flags);
43eaea13 1540 if (--ring->irq_refcount == 0)
480c8033 1541 gen5_disable_gt_irq(dev_priv, ring->irq_enable_mask);
7338aefa 1542 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
e48d8634
DV
1543}
1544
b13c2b96 1545static bool
a4872ba6 1546i9xx_ring_get_irq(struct intel_engine_cs *ring)
62fdfeaf 1547{
78501eac 1548 struct drm_device *dev = ring->dev;
4640c4ff 1549 struct drm_i915_private *dev_priv = dev->dev_private;
7338aefa 1550 unsigned long flags;
62fdfeaf 1551
7cd512f1 1552 if (!intel_irqs_enabled(dev_priv))
b13c2b96
CW
1553 return false;
1554
7338aefa 1555 spin_lock_irqsave(&dev_priv->irq_lock, flags);
c7113cc3 1556 if (ring->irq_refcount++ == 0) {
f637fde4
DV
1557 dev_priv->irq_mask &= ~ring->irq_enable_mask;
1558 I915_WRITE(IMR, dev_priv->irq_mask);
1559 POSTING_READ(IMR);
1560 }
7338aefa 1561 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
b13c2b96
CW
1562
1563 return true;
62fdfeaf
EA
1564}
1565
8187a2b7 1566static void
a4872ba6 1567i9xx_ring_put_irq(struct intel_engine_cs *ring)
62fdfeaf 1568{
78501eac 1569 struct drm_device *dev = ring->dev;
4640c4ff 1570 struct drm_i915_private *dev_priv = dev->dev_private;
7338aefa 1571 unsigned long flags;
62fdfeaf 1572
7338aefa 1573 spin_lock_irqsave(&dev_priv->irq_lock, flags);
c7113cc3 1574 if (--ring->irq_refcount == 0) {
f637fde4
DV
1575 dev_priv->irq_mask |= ring->irq_enable_mask;
1576 I915_WRITE(IMR, dev_priv->irq_mask);
1577 POSTING_READ(IMR);
1578 }
7338aefa 1579 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
62fdfeaf
EA
1580}
1581
c2798b19 1582static bool
a4872ba6 1583i8xx_ring_get_irq(struct intel_engine_cs *ring)
c2798b19
CW
1584{
1585 struct drm_device *dev = ring->dev;
4640c4ff 1586 struct drm_i915_private *dev_priv = dev->dev_private;
7338aefa 1587 unsigned long flags;
c2798b19 1588
7cd512f1 1589 if (!intel_irqs_enabled(dev_priv))
c2798b19
CW
1590 return false;
1591
7338aefa 1592 spin_lock_irqsave(&dev_priv->irq_lock, flags);
c7113cc3 1593 if (ring->irq_refcount++ == 0) {
c2798b19
CW
1594 dev_priv->irq_mask &= ~ring->irq_enable_mask;
1595 I915_WRITE16(IMR, dev_priv->irq_mask);
1596 POSTING_READ16(IMR);
1597 }
7338aefa 1598 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
c2798b19
CW
1599
1600 return true;
1601}
1602
1603static void
a4872ba6 1604i8xx_ring_put_irq(struct intel_engine_cs *ring)
c2798b19
CW
1605{
1606 struct drm_device *dev = ring->dev;
4640c4ff 1607 struct drm_i915_private *dev_priv = dev->dev_private;
7338aefa 1608 unsigned long flags;
c2798b19 1609
7338aefa 1610 spin_lock_irqsave(&dev_priv->irq_lock, flags);
c7113cc3 1611 if (--ring->irq_refcount == 0) {
c2798b19
CW
1612 dev_priv->irq_mask |= ring->irq_enable_mask;
1613 I915_WRITE16(IMR, dev_priv->irq_mask);
1614 POSTING_READ16(IMR);
1615 }
7338aefa 1616 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
c2798b19
CW
1617}
1618
b72f3acb 1619static int
a84c3ae1 1620bsd_ring_flush(struct drm_i915_gem_request *req,
78501eac
CW
1621 u32 invalidate_domains,
1622 u32 flush_domains)
d1b851fc 1623{
a84c3ae1 1624 struct intel_engine_cs *ring = req->ring;
b72f3acb
CW
1625 int ret;
1626
5fb9de1a 1627 ret = intel_ring_begin(req, 2);
b72f3acb
CW
1628 if (ret)
1629 return ret;
1630
1631 intel_ring_emit(ring, MI_FLUSH);
1632 intel_ring_emit(ring, MI_NOOP);
1633 intel_ring_advance(ring);
1634 return 0;
d1b851fc
ZN
1635}
1636
3cce469c 1637static int
ee044a88 1638i9xx_add_request(struct drm_i915_gem_request *req)
d1b851fc 1639{
ee044a88 1640 struct intel_engine_cs *ring = req->ring;
3cce469c
CW
1641 int ret;
1642
5fb9de1a 1643 ret = intel_ring_begin(req, 4);
3cce469c
CW
1644 if (ret)
1645 return ret;
6f392d54 1646
3cce469c
CW
1647 intel_ring_emit(ring, MI_STORE_DWORD_INDEX);
1648 intel_ring_emit(ring, I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
ee044a88 1649 intel_ring_emit(ring, i915_gem_request_get_seqno(req));
3cce469c 1650 intel_ring_emit(ring, MI_USER_INTERRUPT);
09246732 1651 __intel_ring_advance(ring);
d1b851fc 1652
3cce469c 1653 return 0;
d1b851fc
ZN
1654}
1655
0f46832f 1656static bool
a4872ba6 1657gen6_ring_get_irq(struct intel_engine_cs *ring)
0f46832f
CW
1658{
1659 struct drm_device *dev = ring->dev;
4640c4ff 1660 struct drm_i915_private *dev_priv = dev->dev_private;
7338aefa 1661 unsigned long flags;
0f46832f 1662
7cd512f1
DV
1663 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
1664 return false;
0f46832f 1665
7338aefa 1666 spin_lock_irqsave(&dev_priv->irq_lock, flags);
c7113cc3 1667 if (ring->irq_refcount++ == 0) {
040d2baa 1668 if (HAS_L3_DPF(dev) && ring->id == RCS)
cc609d5d
BW
1669 I915_WRITE_IMR(ring,
1670 ~(ring->irq_enable_mask |
35a85ac6 1671 GT_PARITY_ERROR(dev)));
15b9f80e
BW
1672 else
1673 I915_WRITE_IMR(ring, ~ring->irq_enable_mask);
480c8033 1674 gen5_enable_gt_irq(dev_priv, ring->irq_enable_mask);
0f46832f 1675 }
7338aefa 1676 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
0f46832f
CW
1677
1678 return true;
1679}
1680
1681static void
a4872ba6 1682gen6_ring_put_irq(struct intel_engine_cs *ring)
0f46832f
CW
1683{
1684 struct drm_device *dev = ring->dev;
4640c4ff 1685 struct drm_i915_private *dev_priv = dev->dev_private;
7338aefa 1686 unsigned long flags;
0f46832f 1687
7338aefa 1688 spin_lock_irqsave(&dev_priv->irq_lock, flags);
c7113cc3 1689 if (--ring->irq_refcount == 0) {
040d2baa 1690 if (HAS_L3_DPF(dev) && ring->id == RCS)
35a85ac6 1691 I915_WRITE_IMR(ring, ~GT_PARITY_ERROR(dev));
15b9f80e
BW
1692 else
1693 I915_WRITE_IMR(ring, ~0);
480c8033 1694 gen5_disable_gt_irq(dev_priv, ring->irq_enable_mask);
1ec14ad3 1695 }
7338aefa 1696 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
d1b851fc
ZN
1697}
1698
a19d2933 1699static bool
a4872ba6 1700hsw_vebox_get_irq(struct intel_engine_cs *ring)
a19d2933
BW
1701{
1702 struct drm_device *dev = ring->dev;
1703 struct drm_i915_private *dev_priv = dev->dev_private;
1704 unsigned long flags;
1705
7cd512f1 1706 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
a19d2933
BW
1707 return false;
1708
59cdb63d 1709 spin_lock_irqsave(&dev_priv->irq_lock, flags);
c7113cc3 1710 if (ring->irq_refcount++ == 0) {
a19d2933 1711 I915_WRITE_IMR(ring, ~ring->irq_enable_mask);
480c8033 1712 gen6_enable_pm_irq(dev_priv, ring->irq_enable_mask);
a19d2933 1713 }
59cdb63d 1714 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
a19d2933
BW
1715
1716 return true;
1717}
1718
1719static void
a4872ba6 1720hsw_vebox_put_irq(struct intel_engine_cs *ring)
a19d2933
BW
1721{
1722 struct drm_device *dev = ring->dev;
1723 struct drm_i915_private *dev_priv = dev->dev_private;
1724 unsigned long flags;
1725
59cdb63d 1726 spin_lock_irqsave(&dev_priv->irq_lock, flags);
c7113cc3 1727 if (--ring->irq_refcount == 0) {
a19d2933 1728 I915_WRITE_IMR(ring, ~0);
480c8033 1729 gen6_disable_pm_irq(dev_priv, ring->irq_enable_mask);
a19d2933 1730 }
59cdb63d 1731 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
a19d2933
BW
1732}
1733
abd58f01 1734static bool
a4872ba6 1735gen8_ring_get_irq(struct intel_engine_cs *ring)
abd58f01
BW
1736{
1737 struct drm_device *dev = ring->dev;
1738 struct drm_i915_private *dev_priv = dev->dev_private;
1739 unsigned long flags;
1740
7cd512f1 1741 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
abd58f01
BW
1742 return false;
1743
1744 spin_lock_irqsave(&dev_priv->irq_lock, flags);
1745 if (ring->irq_refcount++ == 0) {
1746 if (HAS_L3_DPF(dev) && ring->id == RCS) {
1747 I915_WRITE_IMR(ring,
1748 ~(ring->irq_enable_mask |
1749 GT_RENDER_L3_PARITY_ERROR_INTERRUPT));
1750 } else {
1751 I915_WRITE_IMR(ring, ~ring->irq_enable_mask);
1752 }
1753 POSTING_READ(RING_IMR(ring->mmio_base));
1754 }
1755 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
1756
1757 return true;
1758}
1759
1760static void
a4872ba6 1761gen8_ring_put_irq(struct intel_engine_cs *ring)
abd58f01
BW
1762{
1763 struct drm_device *dev = ring->dev;
1764 struct drm_i915_private *dev_priv = dev->dev_private;
1765 unsigned long flags;
1766
1767 spin_lock_irqsave(&dev_priv->irq_lock, flags);
1768 if (--ring->irq_refcount == 0) {
1769 if (HAS_L3_DPF(dev) && ring->id == RCS) {
1770 I915_WRITE_IMR(ring,
1771 ~GT_RENDER_L3_PARITY_ERROR_INTERRUPT);
1772 } else {
1773 I915_WRITE_IMR(ring, ~0);
1774 }
1775 POSTING_READ(RING_IMR(ring->mmio_base));
1776 }
1777 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
1778}
1779
d1b851fc 1780static int
53fddaf7 1781i965_dispatch_execbuffer(struct drm_i915_gem_request *req,
9bcb144c 1782 u64 offset, u32 length,
8e004efc 1783 unsigned dispatch_flags)
d1b851fc 1784{
53fddaf7 1785 struct intel_engine_cs *ring = req->ring;
e1f99ce6 1786 int ret;
78501eac 1787
5fb9de1a 1788 ret = intel_ring_begin(req, 2);
e1f99ce6
CW
1789 if (ret)
1790 return ret;
1791
78501eac 1792 intel_ring_emit(ring,
65f56876
CW
1793 MI_BATCH_BUFFER_START |
1794 MI_BATCH_GTT |
8e004efc
JH
1795 (dispatch_flags & I915_DISPATCH_SECURE ?
1796 0 : MI_BATCH_NON_SECURE_I965));
c4e7a414 1797 intel_ring_emit(ring, offset);
78501eac
CW
1798 intel_ring_advance(ring);
1799
d1b851fc
ZN
1800 return 0;
1801}
1802
b45305fc
DV
1803/* Just userspace ABI convention to limit the wa batch bo to a resonable size */
1804#define I830_BATCH_LIMIT (256*1024)
c4d69da1
CW
1805#define I830_TLB_ENTRIES (2)
1806#define I830_WA_SIZE max(I830_TLB_ENTRIES*4096, I830_BATCH_LIMIT)
8187a2b7 1807static int
53fddaf7 1808i830_dispatch_execbuffer(struct drm_i915_gem_request *req,
8e004efc
JH
1809 u64 offset, u32 len,
1810 unsigned dispatch_flags)
62fdfeaf 1811{
53fddaf7 1812 struct intel_engine_cs *ring = req->ring;
c4d69da1 1813 u32 cs_offset = ring->scratch.gtt_offset;
c4e7a414 1814 int ret;
62fdfeaf 1815
5fb9de1a 1816 ret = intel_ring_begin(req, 6);
c4d69da1
CW
1817 if (ret)
1818 return ret;
62fdfeaf 1819
c4d69da1
CW
1820 /* Evict the invalid PTE TLBs */
1821 intel_ring_emit(ring, COLOR_BLT_CMD | BLT_WRITE_RGBA);
1822 intel_ring_emit(ring, BLT_DEPTH_32 | BLT_ROP_COLOR_COPY | 4096);
1823 intel_ring_emit(ring, I830_TLB_ENTRIES << 16 | 4); /* load each page */
1824 intel_ring_emit(ring, cs_offset);
1825 intel_ring_emit(ring, 0xdeadbeef);
1826 intel_ring_emit(ring, MI_NOOP);
1827 intel_ring_advance(ring);
b45305fc 1828
8e004efc 1829 if ((dispatch_flags & I915_DISPATCH_PINNED) == 0) {
b45305fc
DV
1830 if (len > I830_BATCH_LIMIT)
1831 return -ENOSPC;
1832
5fb9de1a 1833 ret = intel_ring_begin(req, 6 + 2);
b45305fc
DV
1834 if (ret)
1835 return ret;
c4d69da1
CW
1836
1837 /* Blit the batch (which has now all relocs applied) to the
1838 * stable batch scratch bo area (so that the CS never
1839 * stumbles over its tlb invalidation bug) ...
1840 */
1841 intel_ring_emit(ring, SRC_COPY_BLT_CMD | BLT_WRITE_RGBA);
1842 intel_ring_emit(ring, BLT_DEPTH_32 | BLT_ROP_SRC_COPY | 4096);
611a7a4f 1843 intel_ring_emit(ring, DIV_ROUND_UP(len, 4096) << 16 | 4096);
b45305fc 1844 intel_ring_emit(ring, cs_offset);
b45305fc
DV
1845 intel_ring_emit(ring, 4096);
1846 intel_ring_emit(ring, offset);
c4d69da1 1847
b45305fc 1848 intel_ring_emit(ring, MI_FLUSH);
c4d69da1
CW
1849 intel_ring_emit(ring, MI_NOOP);
1850 intel_ring_advance(ring);
b45305fc
DV
1851
1852 /* ... and execute it. */
c4d69da1 1853 offset = cs_offset;
b45305fc 1854 }
e1f99ce6 1855
5fb9de1a 1856 ret = intel_ring_begin(req, 4);
c4d69da1
CW
1857 if (ret)
1858 return ret;
1859
1860 intel_ring_emit(ring, MI_BATCH_BUFFER);
8e004efc
JH
1861 intel_ring_emit(ring, offset | (dispatch_flags & I915_DISPATCH_SECURE ?
1862 0 : MI_BATCH_NON_SECURE));
c4d69da1
CW
1863 intel_ring_emit(ring, offset + len - 8);
1864 intel_ring_emit(ring, MI_NOOP);
1865 intel_ring_advance(ring);
1866
fb3256da
DV
1867 return 0;
1868}
1869
1870static int
53fddaf7 1871i915_dispatch_execbuffer(struct drm_i915_gem_request *req,
9bcb144c 1872 u64 offset, u32 len,
8e004efc 1873 unsigned dispatch_flags)
fb3256da 1874{
53fddaf7 1875 struct intel_engine_cs *ring = req->ring;
fb3256da
DV
1876 int ret;
1877
5fb9de1a 1878 ret = intel_ring_begin(req, 2);
fb3256da
DV
1879 if (ret)
1880 return ret;
1881
65f56876 1882 intel_ring_emit(ring, MI_BATCH_BUFFER_START | MI_BATCH_GTT);
8e004efc
JH
1883 intel_ring_emit(ring, offset | (dispatch_flags & I915_DISPATCH_SECURE ?
1884 0 : MI_BATCH_NON_SECURE));
c4e7a414 1885 intel_ring_advance(ring);
62fdfeaf 1886
62fdfeaf
EA
1887 return 0;
1888}
1889
a4872ba6 1890static void cleanup_status_page(struct intel_engine_cs *ring)
62fdfeaf 1891{
05394f39 1892 struct drm_i915_gem_object *obj;
62fdfeaf 1893
8187a2b7
ZN
1894 obj = ring->status_page.obj;
1895 if (obj == NULL)
62fdfeaf 1896 return;
62fdfeaf 1897
9da3da66 1898 kunmap(sg_page(obj->pages->sgl));
d7f46fc4 1899 i915_gem_object_ggtt_unpin(obj);
05394f39 1900 drm_gem_object_unreference(&obj->base);
8187a2b7 1901 ring->status_page.obj = NULL;
62fdfeaf
EA
1902}
1903
a4872ba6 1904static int init_status_page(struct intel_engine_cs *ring)
62fdfeaf 1905{
05394f39 1906 struct drm_i915_gem_object *obj;
62fdfeaf 1907
e3efda49 1908 if ((obj = ring->status_page.obj) == NULL) {
1f767e02 1909 unsigned flags;
e3efda49 1910 int ret;
e4ffd173 1911
e3efda49
CW
1912 obj = i915_gem_alloc_object(ring->dev, 4096);
1913 if (obj == NULL) {
1914 DRM_ERROR("Failed to allocate status page\n");
1915 return -ENOMEM;
1916 }
62fdfeaf 1917
e3efda49
CW
1918 ret = i915_gem_object_set_cache_level(obj, I915_CACHE_LLC);
1919 if (ret)
1920 goto err_unref;
1921
1f767e02
CW
1922 flags = 0;
1923 if (!HAS_LLC(ring->dev))
1924 /* On g33, we cannot place HWS above 256MiB, so
1925 * restrict its pinning to the low mappable arena.
1926 * Though this restriction is not documented for
1927 * gen4, gen5, or byt, they also behave similarly
1928 * and hang if the HWS is placed at the top of the
1929 * GTT. To generalise, it appears that all !llc
1930 * platforms have issues with us placing the HWS
1931 * above the mappable region (even though we never
1932 * actualy map it).
1933 */
1934 flags |= PIN_MAPPABLE;
1935 ret = i915_gem_obj_ggtt_pin(obj, 4096, flags);
e3efda49
CW
1936 if (ret) {
1937err_unref:
1938 drm_gem_object_unreference(&obj->base);
1939 return ret;
1940 }
1941
1942 ring->status_page.obj = obj;
1943 }
62fdfeaf 1944
f343c5f6 1945 ring->status_page.gfx_addr = i915_gem_obj_ggtt_offset(obj);
9da3da66 1946 ring->status_page.page_addr = kmap(sg_page(obj->pages->sgl));
8187a2b7 1947 memset(ring->status_page.page_addr, 0, PAGE_SIZE);
62fdfeaf 1948
8187a2b7
ZN
1949 DRM_DEBUG_DRIVER("%s hws offset: 0x%08x\n",
1950 ring->name, ring->status_page.gfx_addr);
62fdfeaf
EA
1951
1952 return 0;
62fdfeaf
EA
1953}
1954
a4872ba6 1955static int init_phys_status_page(struct intel_engine_cs *ring)
6b8294a4
CW
1956{
1957 struct drm_i915_private *dev_priv = ring->dev->dev_private;
6b8294a4
CW
1958
1959 if (!dev_priv->status_page_dmah) {
1960 dev_priv->status_page_dmah =
1961 drm_pci_alloc(ring->dev, PAGE_SIZE, PAGE_SIZE);
1962 if (!dev_priv->status_page_dmah)
1963 return -ENOMEM;
1964 }
1965
6b8294a4
CW
1966 ring->status_page.page_addr = dev_priv->status_page_dmah->vaddr;
1967 memset(ring->status_page.page_addr, 0, PAGE_SIZE);
1968
1969 return 0;
1970}
1971
7ba717cf 1972void intel_unpin_ringbuffer_obj(struct intel_ringbuffer *ringbuf)
2919d291 1973{
2919d291 1974 iounmap(ringbuf->virtual_start);
7ba717cf 1975 ringbuf->virtual_start = NULL;
2919d291 1976 i915_gem_object_ggtt_unpin(ringbuf->obj);
7ba717cf
TD
1977}
1978
1979int intel_pin_and_map_ringbuffer_obj(struct drm_device *dev,
1980 struct intel_ringbuffer *ringbuf)
1981{
1982 struct drm_i915_private *dev_priv = to_i915(dev);
1983 struct drm_i915_gem_object *obj = ringbuf->obj;
1984 int ret;
1985
1986 ret = i915_gem_obj_ggtt_pin(obj, PAGE_SIZE, PIN_MAPPABLE);
1987 if (ret)
1988 return ret;
1989
1990 ret = i915_gem_object_set_to_gtt_domain(obj, true);
1991 if (ret) {
1992 i915_gem_object_ggtt_unpin(obj);
1993 return ret;
1994 }
1995
1996 ringbuf->virtual_start = ioremap_wc(dev_priv->gtt.mappable_base +
1997 i915_gem_obj_ggtt_offset(obj), ringbuf->size);
1998 if (ringbuf->virtual_start == NULL) {
1999 i915_gem_object_ggtt_unpin(obj);
2000 return -EINVAL;
2001 }
2002
2003 return 0;
2004}
2005
01101fa7 2006static void intel_destroy_ringbuffer_obj(struct intel_ringbuffer *ringbuf)
7ba717cf 2007{
2919d291
OM
2008 drm_gem_object_unreference(&ringbuf->obj->base);
2009 ringbuf->obj = NULL;
2010}
2011
01101fa7
CW
2012static int intel_alloc_ringbuffer_obj(struct drm_device *dev,
2013 struct intel_ringbuffer *ringbuf)
62fdfeaf 2014{
05394f39 2015 struct drm_i915_gem_object *obj;
62fdfeaf 2016
ebc052e0
CW
2017 obj = NULL;
2018 if (!HAS_LLC(dev))
93b0a4e0 2019 obj = i915_gem_object_create_stolen(dev, ringbuf->size);
ebc052e0 2020 if (obj == NULL)
93b0a4e0 2021 obj = i915_gem_alloc_object(dev, ringbuf->size);
e3efda49
CW
2022 if (obj == NULL)
2023 return -ENOMEM;
8187a2b7 2024
24f3a8cf
AG
2025 /* mark ring buffers as read-only from GPU side by default */
2026 obj->gt_ro = 1;
2027
93b0a4e0 2028 ringbuf->obj = obj;
e3efda49 2029
7ba717cf 2030 return 0;
e3efda49
CW
2031}
2032
01101fa7
CW
2033struct intel_ringbuffer *
2034intel_engine_create_ringbuffer(struct intel_engine_cs *engine, int size)
2035{
2036 struct intel_ringbuffer *ring;
2037 int ret;
2038
2039 ring = kzalloc(sizeof(*ring), GFP_KERNEL);
2040 if (ring == NULL)
2041 return ERR_PTR(-ENOMEM);
2042
2043 ring->ring = engine;
2044
2045 ring->size = size;
2046 /* Workaround an erratum on the i830 which causes a hang if
2047 * the TAIL pointer points to within the last 2 cachelines
2048 * of the buffer.
2049 */
2050 ring->effective_size = size;
2051 if (IS_I830(engine->dev) || IS_845G(engine->dev))
2052 ring->effective_size -= 2 * CACHELINE_BYTES;
2053
2054 ring->last_retired_head = -1;
2055 intel_ring_update_space(ring);
2056
2057 ret = intel_alloc_ringbuffer_obj(engine->dev, ring);
2058 if (ret) {
2059 DRM_ERROR("Failed to allocate ringbuffer %s: %d\n",
2060 engine->name, ret);
2061 kfree(ring);
2062 return ERR_PTR(ret);
2063 }
2064
2065 return ring;
2066}
2067
2068void
2069intel_ringbuffer_free(struct intel_ringbuffer *ring)
2070{
2071 intel_destroy_ringbuffer_obj(ring);
2072 kfree(ring);
2073}
2074
e3efda49 2075static int intel_init_ring_buffer(struct drm_device *dev,
a4872ba6 2076 struct intel_engine_cs *ring)
e3efda49 2077{
bfc882b4 2078 struct intel_ringbuffer *ringbuf;
e3efda49
CW
2079 int ret;
2080
bfc882b4
DV
2081 WARN_ON(ring->buffer);
2082
e3efda49
CW
2083 ring->dev = dev;
2084 INIT_LIST_HEAD(&ring->active_list);
2085 INIT_LIST_HEAD(&ring->request_list);
cc9130be 2086 INIT_LIST_HEAD(&ring->execlist_queue);
06fbca71 2087 i915_gem_batch_pool_init(dev, &ring->batch_pool);
ebc348b2 2088 memset(ring->semaphore.sync_seqno, 0, sizeof(ring->semaphore.sync_seqno));
e3efda49
CW
2089
2090 init_waitqueue_head(&ring->irq_queue);
2091
01101fa7
CW
2092 ringbuf = intel_engine_create_ringbuffer(ring, 32 * PAGE_SIZE);
2093 if (IS_ERR(ringbuf))
2094 return PTR_ERR(ringbuf);
2095 ring->buffer = ringbuf;
2096
e3efda49
CW
2097 if (I915_NEED_GFX_HWS(dev)) {
2098 ret = init_status_page(ring);
2099 if (ret)
8ee14975 2100 goto error;
e3efda49
CW
2101 } else {
2102 BUG_ON(ring->id != RCS);
2103 ret = init_phys_status_page(ring);
2104 if (ret)
8ee14975 2105 goto error;
e3efda49
CW
2106 }
2107
bfc882b4
DV
2108 ret = intel_pin_and_map_ringbuffer_obj(dev, ringbuf);
2109 if (ret) {
2110 DRM_ERROR("Failed to pin and map ringbuffer %s: %d\n",
2111 ring->name, ret);
2112 intel_destroy_ringbuffer_obj(ringbuf);
2113 goto error;
e3efda49 2114 }
62fdfeaf 2115
44e895a8
BV
2116 ret = i915_cmd_parser_init_ring(ring);
2117 if (ret)
8ee14975
OM
2118 goto error;
2119
8ee14975 2120 return 0;
351e3db2 2121
8ee14975 2122error:
01101fa7 2123 intel_ringbuffer_free(ringbuf);
8ee14975
OM
2124 ring->buffer = NULL;
2125 return ret;
62fdfeaf
EA
2126}
2127
a4872ba6 2128void intel_cleanup_ring_buffer(struct intel_engine_cs *ring)
62fdfeaf 2129{
6402c330 2130 struct drm_i915_private *dev_priv;
33626e6a 2131
93b0a4e0 2132 if (!intel_ring_initialized(ring))
62fdfeaf
EA
2133 return;
2134
6402c330 2135 dev_priv = to_i915(ring->dev);
6402c330 2136
e3efda49 2137 intel_stop_ring_buffer(ring);
de8f0a50 2138 WARN_ON(!IS_GEN2(ring->dev) && (I915_READ_MODE(ring) & MODE_IDLE) == 0);
33626e6a 2139
01101fa7
CW
2140 intel_unpin_ringbuffer_obj(ring->buffer);
2141 intel_ringbuffer_free(ring->buffer);
2142 ring->buffer = NULL;
78501eac 2143
8d19215b
ZN
2144 if (ring->cleanup)
2145 ring->cleanup(ring);
2146
78501eac 2147 cleanup_status_page(ring);
44e895a8
BV
2148
2149 i915_cmd_parser_fini_ring(ring);
06fbca71 2150 i915_gem_batch_pool_fini(&ring->batch_pool);
62fdfeaf
EA
2151}
2152
595e1eeb 2153static int ring_wait_for_space(struct intel_engine_cs *ring, int n)
a71d8d94 2154{
93b0a4e0 2155 struct intel_ringbuffer *ringbuf = ring->buffer;
a71d8d94 2156 struct drm_i915_gem_request *request;
b4716185
CW
2157 unsigned space;
2158 int ret;
a71d8d94 2159
ebd0fd4b
DG
2160 if (intel_ring_space(ringbuf) >= n)
2161 return 0;
a71d8d94 2162
79bbcc29
JH
2163 /* The whole point of reserving space is to not wait! */
2164 WARN_ON(ringbuf->reserved_in_use);
2165
a71d8d94 2166 list_for_each_entry(request, &ring->request_list, list) {
b4716185
CW
2167 space = __intel_ring_space(request->postfix, ringbuf->tail,
2168 ringbuf->size);
2169 if (space >= n)
a71d8d94 2170 break;
a71d8d94
CW
2171 }
2172
595e1eeb 2173 if (WARN_ON(&request->list == &ring->request_list))
a71d8d94
CW
2174 return -ENOSPC;
2175
a4b3a571 2176 ret = i915_wait_request(request);
a71d8d94
CW
2177 if (ret)
2178 return ret;
2179
b4716185 2180 ringbuf->space = space;
a71d8d94
CW
2181 return 0;
2182}
2183
79bbcc29 2184static void __wrap_ring_buffer(struct intel_ringbuffer *ringbuf)
3e960501
CW
2185{
2186 uint32_t __iomem *virt;
93b0a4e0 2187 int rem = ringbuf->size - ringbuf->tail;
3e960501 2188
93b0a4e0 2189 virt = ringbuf->virtual_start + ringbuf->tail;
3e960501
CW
2190 rem /= 4;
2191 while (rem--)
2192 iowrite32(MI_NOOP, virt++);
2193
93b0a4e0 2194 ringbuf->tail = 0;
ebd0fd4b 2195 intel_ring_update_space(ringbuf);
3e960501
CW
2196}
2197
a4872ba6 2198int intel_ring_idle(struct intel_engine_cs *ring)
3e960501 2199{
a4b3a571 2200 struct drm_i915_gem_request *req;
3e960501 2201
3e960501
CW
2202 /* Wait upon the last request to be completed */
2203 if (list_empty(&ring->request_list))
2204 return 0;
2205
a4b3a571 2206 req = list_entry(ring->request_list.prev,
b4716185
CW
2207 struct drm_i915_gem_request,
2208 list);
2209
2210 /* Make sure we do not trigger any retires */
2211 return __i915_wait_request(req,
2212 atomic_read(&to_i915(ring->dev)->gpu_error.reset_counter),
2213 to_i915(ring->dev)->mm.interruptible,
2214 NULL, NULL);
3e960501
CW
2215}
2216
6689cb2b 2217int intel_ring_alloc_request_extras(struct drm_i915_gem_request *request)
9d773091 2218{
6689cb2b 2219 request->ringbuf = request->ring->buffer;
9eba5d4a 2220 return 0;
9d773091
CW
2221}
2222
ccd98fe4
JH
2223int intel_ring_reserve_space(struct drm_i915_gem_request *request)
2224{
2225 /*
2226 * The first call merely notes the reserve request and is common for
2227 * all back ends. The subsequent localised _begin() call actually
2228 * ensures that the reservation is available. Without the begin, if
2229 * the request creator immediately submitted the request without
2230 * adding any commands to it then there might not actually be
2231 * sufficient room for the submission commands.
2232 */
2233 intel_ring_reserved_space_reserve(request->ringbuf, MIN_SPACE_FOR_ADD_REQUEST);
2234
2235 return intel_ring_begin(request, 0);
2236}
2237
29b1b415
JH
2238void intel_ring_reserved_space_reserve(struct intel_ringbuffer *ringbuf, int size)
2239{
ccd98fe4 2240 WARN_ON(ringbuf->reserved_size);
29b1b415
JH
2241 WARN_ON(ringbuf->reserved_in_use);
2242
2243 ringbuf->reserved_size = size;
29b1b415
JH
2244}
2245
2246void intel_ring_reserved_space_cancel(struct intel_ringbuffer *ringbuf)
2247{
2248 WARN_ON(ringbuf->reserved_in_use);
2249
2250 ringbuf->reserved_size = 0;
2251 ringbuf->reserved_in_use = false;
2252}
2253
2254void intel_ring_reserved_space_use(struct intel_ringbuffer *ringbuf)
2255{
2256 WARN_ON(ringbuf->reserved_in_use);
2257
2258 ringbuf->reserved_in_use = true;
2259 ringbuf->reserved_tail = ringbuf->tail;
2260}
2261
2262void intel_ring_reserved_space_end(struct intel_ringbuffer *ringbuf)
2263{
2264 WARN_ON(!ringbuf->reserved_in_use);
79bbcc29
JH
2265 if (ringbuf->tail > ringbuf->reserved_tail) {
2266 WARN(ringbuf->tail > ringbuf->reserved_tail + ringbuf->reserved_size,
2267 "request reserved size too small: %d vs %d!\n",
2268 ringbuf->tail - ringbuf->reserved_tail, ringbuf->reserved_size);
2269 } else {
2270 /*
2271 * The ring was wrapped while the reserved space was in use.
2272 * That means that some unknown amount of the ring tail was
2273 * no-op filled and skipped. Thus simply adding the ring size
2274 * to the tail and doing the above space check will not work.
2275 * Rather than attempt to track how much tail was skipped,
2276 * it is much simpler to say that also skipping the sanity
2277 * check every once in a while is not a big issue.
2278 */
2279 }
29b1b415
JH
2280
2281 ringbuf->reserved_size = 0;
2282 ringbuf->reserved_in_use = false;
2283}
2284
2285static int __intel_ring_prepare(struct intel_engine_cs *ring, int bytes)
cbcc80df 2286{
93b0a4e0 2287 struct intel_ringbuffer *ringbuf = ring->buffer;
79bbcc29
JH
2288 int remain_usable = ringbuf->effective_size - ringbuf->tail;
2289 int remain_actual = ringbuf->size - ringbuf->tail;
2290 int ret, total_bytes, wait_bytes = 0;
2291 bool need_wrap = false;
29b1b415 2292
79bbcc29
JH
2293 if (ringbuf->reserved_in_use)
2294 total_bytes = bytes;
2295 else
2296 total_bytes = bytes + ringbuf->reserved_size;
29b1b415 2297
79bbcc29
JH
2298 if (unlikely(bytes > remain_usable)) {
2299 /*
2300 * Not enough space for the basic request. So need to flush
2301 * out the remainder and then wait for base + reserved.
2302 */
2303 wait_bytes = remain_actual + total_bytes;
2304 need_wrap = true;
2305 } else {
2306 if (unlikely(total_bytes > remain_usable)) {
2307 /*
2308 * The base request will fit but the reserved space
2309 * falls off the end. So only need to to wait for the
2310 * reserved size after flushing out the remainder.
2311 */
2312 wait_bytes = remain_actual + ringbuf->reserved_size;
2313 need_wrap = true;
2314 } else if (total_bytes > ringbuf->space) {
2315 /* No wrapping required, just waiting. */
2316 wait_bytes = total_bytes;
29b1b415 2317 }
cbcc80df
MK
2318 }
2319
79bbcc29
JH
2320 if (wait_bytes) {
2321 ret = ring_wait_for_space(ring, wait_bytes);
cbcc80df
MK
2322 if (unlikely(ret))
2323 return ret;
79bbcc29
JH
2324
2325 if (need_wrap)
2326 __wrap_ring_buffer(ringbuf);
cbcc80df
MK
2327 }
2328
cbcc80df
MK
2329 return 0;
2330}
2331
5fb9de1a 2332int intel_ring_begin(struct drm_i915_gem_request *req,
e1f99ce6 2333 int num_dwords)
8187a2b7 2334{
5fb9de1a
JH
2335 struct intel_engine_cs *ring;
2336 struct drm_i915_private *dev_priv;
e1f99ce6 2337 int ret;
78501eac 2338
5fb9de1a
JH
2339 WARN_ON(req == NULL);
2340 ring = req->ring;
2341 dev_priv = ring->dev->dev_private;
2342
33196ded
DV
2343 ret = i915_gem_check_wedge(&dev_priv->gpu_error,
2344 dev_priv->mm.interruptible);
de2b9985
DV
2345 if (ret)
2346 return ret;
21dd3734 2347
304d695c
CW
2348 ret = __intel_ring_prepare(ring, num_dwords * sizeof(uint32_t));
2349 if (ret)
2350 return ret;
2351
ee1b1e5e 2352 ring->buffer->space -= num_dwords * sizeof(uint32_t);
304d695c 2353 return 0;
8187a2b7 2354}
78501eac 2355
753b1ad4 2356/* Align the ring tail to a cacheline boundary */
bba09b12 2357int intel_ring_cacheline_align(struct drm_i915_gem_request *req)
753b1ad4 2358{
bba09b12 2359 struct intel_engine_cs *ring = req->ring;
ee1b1e5e 2360 int num_dwords = (ring->buffer->tail & (CACHELINE_BYTES - 1)) / sizeof(uint32_t);
753b1ad4
VS
2361 int ret;
2362
2363 if (num_dwords == 0)
2364 return 0;
2365
18393f63 2366 num_dwords = CACHELINE_BYTES / sizeof(uint32_t) - num_dwords;
5fb9de1a 2367 ret = intel_ring_begin(req, num_dwords);
753b1ad4
VS
2368 if (ret)
2369 return ret;
2370
2371 while (num_dwords--)
2372 intel_ring_emit(ring, MI_NOOP);
2373
2374 intel_ring_advance(ring);
2375
2376 return 0;
2377}
2378
a4872ba6 2379void intel_ring_init_seqno(struct intel_engine_cs *ring, u32 seqno)
498d2ac1 2380{
3b2cc8ab
OM
2381 struct drm_device *dev = ring->dev;
2382 struct drm_i915_private *dev_priv = dev->dev_private;
498d2ac1 2383
3b2cc8ab 2384 if (INTEL_INFO(dev)->gen == 6 || INTEL_INFO(dev)->gen == 7) {
f7e98ad4
MK
2385 I915_WRITE(RING_SYNC_0(ring->mmio_base), 0);
2386 I915_WRITE(RING_SYNC_1(ring->mmio_base), 0);
3b2cc8ab 2387 if (HAS_VEBOX(dev))
5020150b 2388 I915_WRITE(RING_SYNC_2(ring->mmio_base), 0);
e1f99ce6 2389 }
d97ed339 2390
f7e98ad4 2391 ring->set_seqno(ring, seqno);
92cab734 2392 ring->hangcheck.seqno = seqno;
8187a2b7 2393}
62fdfeaf 2394
a4872ba6 2395static void gen6_bsd_ring_write_tail(struct intel_engine_cs *ring,
297b0c5b 2396 u32 value)
881f47b6 2397{
4640c4ff 2398 struct drm_i915_private *dev_priv = ring->dev->dev_private;
881f47b6
XH
2399
2400 /* Every tail move must follow the sequence below */
12f55818
CW
2401
2402 /* Disable notification that the ring is IDLE. The GT
2403 * will then assume that it is busy and bring it out of rc6.
2404 */
0206e353 2405 I915_WRITE(GEN6_BSD_SLEEP_PSMI_CONTROL,
12f55818
CW
2406 _MASKED_BIT_ENABLE(GEN6_BSD_SLEEP_MSG_DISABLE));
2407
2408 /* Clear the context id. Here be magic! */
2409 I915_WRITE64(GEN6_BSD_RNCID, 0x0);
0206e353 2410
12f55818 2411 /* Wait for the ring not to be idle, i.e. for it to wake up. */
0206e353 2412 if (wait_for((I915_READ(GEN6_BSD_SLEEP_PSMI_CONTROL) &
12f55818
CW
2413 GEN6_BSD_SLEEP_INDICATOR) == 0,
2414 50))
2415 DRM_ERROR("timed out waiting for the BSD ring to wake up\n");
0206e353 2416
12f55818 2417 /* Now that the ring is fully powered up, update the tail */
0206e353 2418 I915_WRITE_TAIL(ring, value);
12f55818
CW
2419 POSTING_READ(RING_TAIL(ring->mmio_base));
2420
2421 /* Let the ring send IDLE messages to the GT again,
2422 * and so let it sleep to conserve power when idle.
2423 */
0206e353 2424 I915_WRITE(GEN6_BSD_SLEEP_PSMI_CONTROL,
12f55818 2425 _MASKED_BIT_DISABLE(GEN6_BSD_SLEEP_MSG_DISABLE));
881f47b6
XH
2426}
2427
a84c3ae1 2428static int gen6_bsd_ring_flush(struct drm_i915_gem_request *req,
ea251324 2429 u32 invalidate, u32 flush)
881f47b6 2430{
a84c3ae1 2431 struct intel_engine_cs *ring = req->ring;
71a77e07 2432 uint32_t cmd;
b72f3acb
CW
2433 int ret;
2434
5fb9de1a 2435 ret = intel_ring_begin(req, 4);
b72f3acb
CW
2436 if (ret)
2437 return ret;
2438
71a77e07 2439 cmd = MI_FLUSH_DW;
075b3bba
BW
2440 if (INTEL_INFO(ring->dev)->gen >= 8)
2441 cmd += 1;
f0a1fb10
CW
2442
2443 /* We always require a command barrier so that subsequent
2444 * commands, such as breadcrumb interrupts, are strictly ordered
2445 * wrt the contents of the write cache being flushed to memory
2446 * (and thus being coherent from the CPU).
2447 */
2448 cmd |= MI_FLUSH_DW_STORE_INDEX | MI_FLUSH_DW_OP_STOREDW;
2449
9a289771
JB
2450 /*
2451 * Bspec vol 1c.5 - video engine command streamer:
2452 * "If ENABLED, all TLBs will be invalidated once the flush
2453 * operation is complete. This bit is only valid when the
2454 * Post-Sync Operation field is a value of 1h or 3h."
2455 */
71a77e07 2456 if (invalidate & I915_GEM_GPU_DOMAINS)
f0a1fb10
CW
2457 cmd |= MI_INVALIDATE_TLB | MI_INVALIDATE_BSD;
2458
71a77e07 2459 intel_ring_emit(ring, cmd);
9a289771 2460 intel_ring_emit(ring, I915_GEM_HWS_SCRATCH_ADDR | MI_FLUSH_DW_USE_GTT);
075b3bba
BW
2461 if (INTEL_INFO(ring->dev)->gen >= 8) {
2462 intel_ring_emit(ring, 0); /* upper addr */
2463 intel_ring_emit(ring, 0); /* value */
2464 } else {
2465 intel_ring_emit(ring, 0);
2466 intel_ring_emit(ring, MI_NOOP);
2467 }
b72f3acb
CW
2468 intel_ring_advance(ring);
2469 return 0;
881f47b6
XH
2470}
2471
1c7a0623 2472static int
53fddaf7 2473gen8_ring_dispatch_execbuffer(struct drm_i915_gem_request *req,
9bcb144c 2474 u64 offset, u32 len,
8e004efc 2475 unsigned dispatch_flags)
1c7a0623 2476{
53fddaf7 2477 struct intel_engine_cs *ring = req->ring;
8e004efc
JH
2478 bool ppgtt = USES_PPGTT(ring->dev) &&
2479 !(dispatch_flags & I915_DISPATCH_SECURE);
1c7a0623
BW
2480 int ret;
2481
5fb9de1a 2482 ret = intel_ring_begin(req, 4);
1c7a0623
BW
2483 if (ret)
2484 return ret;
2485
2486 /* FIXME(BDW): Address space and security selectors. */
919032ec
AJ
2487 intel_ring_emit(ring, MI_BATCH_BUFFER_START_GEN8 | (ppgtt<<8) |
2488 (dispatch_flags & I915_DISPATCH_RS ?
2489 MI_BATCH_RESOURCE_STREAMER : 0));
9bcb144c
BW
2490 intel_ring_emit(ring, lower_32_bits(offset));
2491 intel_ring_emit(ring, upper_32_bits(offset));
1c7a0623
BW
2492 intel_ring_emit(ring, MI_NOOP);
2493 intel_ring_advance(ring);
2494
2495 return 0;
2496}
2497
d7d4eedd 2498static int
53fddaf7 2499hsw_ring_dispatch_execbuffer(struct drm_i915_gem_request *req,
8e004efc
JH
2500 u64 offset, u32 len,
2501 unsigned dispatch_flags)
d7d4eedd 2502{
53fddaf7 2503 struct intel_engine_cs *ring = req->ring;
d7d4eedd
CW
2504 int ret;
2505
5fb9de1a 2506 ret = intel_ring_begin(req, 2);
d7d4eedd
CW
2507 if (ret)
2508 return ret;
2509
2510 intel_ring_emit(ring,
77072258 2511 MI_BATCH_BUFFER_START |
8e004efc 2512 (dispatch_flags & I915_DISPATCH_SECURE ?
919032ec
AJ
2513 0 : MI_BATCH_PPGTT_HSW | MI_BATCH_NON_SECURE_HSW) |
2514 (dispatch_flags & I915_DISPATCH_RS ?
2515 MI_BATCH_RESOURCE_STREAMER : 0));
d7d4eedd
CW
2516 /* bit0-7 is the length on GEN6+ */
2517 intel_ring_emit(ring, offset);
2518 intel_ring_advance(ring);
2519
2520 return 0;
2521}
2522
881f47b6 2523static int
53fddaf7 2524gen6_ring_dispatch_execbuffer(struct drm_i915_gem_request *req,
9bcb144c 2525 u64 offset, u32 len,
8e004efc 2526 unsigned dispatch_flags)
881f47b6 2527{
53fddaf7 2528 struct intel_engine_cs *ring = req->ring;
0206e353 2529 int ret;
ab6f8e32 2530
5fb9de1a 2531 ret = intel_ring_begin(req, 2);
0206e353
AJ
2532 if (ret)
2533 return ret;
e1f99ce6 2534
d7d4eedd
CW
2535 intel_ring_emit(ring,
2536 MI_BATCH_BUFFER_START |
8e004efc
JH
2537 (dispatch_flags & I915_DISPATCH_SECURE ?
2538 0 : MI_BATCH_NON_SECURE_I965));
0206e353
AJ
2539 /* bit0-7 is the length on GEN6+ */
2540 intel_ring_emit(ring, offset);
2541 intel_ring_advance(ring);
ab6f8e32 2542
0206e353 2543 return 0;
881f47b6
XH
2544}
2545
549f7365
CW
2546/* Blitter support (SandyBridge+) */
2547
a84c3ae1 2548static int gen6_ring_flush(struct drm_i915_gem_request *req,
ea251324 2549 u32 invalidate, u32 flush)
8d19215b 2550{
a84c3ae1 2551 struct intel_engine_cs *ring = req->ring;
fd3da6c9 2552 struct drm_device *dev = ring->dev;
71a77e07 2553 uint32_t cmd;
b72f3acb
CW
2554 int ret;
2555
5fb9de1a 2556 ret = intel_ring_begin(req, 4);
b72f3acb
CW
2557 if (ret)
2558 return ret;
2559
71a77e07 2560 cmd = MI_FLUSH_DW;
dbef0f15 2561 if (INTEL_INFO(dev)->gen >= 8)
075b3bba 2562 cmd += 1;
f0a1fb10
CW
2563
2564 /* We always require a command barrier so that subsequent
2565 * commands, such as breadcrumb interrupts, are strictly ordered
2566 * wrt the contents of the write cache being flushed to memory
2567 * (and thus being coherent from the CPU).
2568 */
2569 cmd |= MI_FLUSH_DW_STORE_INDEX | MI_FLUSH_DW_OP_STOREDW;
2570
9a289771
JB
2571 /*
2572 * Bspec vol 1c.3 - blitter engine command streamer:
2573 * "If ENABLED, all TLBs will be invalidated once the flush
2574 * operation is complete. This bit is only valid when the
2575 * Post-Sync Operation field is a value of 1h or 3h."
2576 */
71a77e07 2577 if (invalidate & I915_GEM_DOMAIN_RENDER)
f0a1fb10 2578 cmd |= MI_INVALIDATE_TLB;
71a77e07 2579 intel_ring_emit(ring, cmd);
9a289771 2580 intel_ring_emit(ring, I915_GEM_HWS_SCRATCH_ADDR | MI_FLUSH_DW_USE_GTT);
dbef0f15 2581 if (INTEL_INFO(dev)->gen >= 8) {
075b3bba
BW
2582 intel_ring_emit(ring, 0); /* upper addr */
2583 intel_ring_emit(ring, 0); /* value */
2584 } else {
2585 intel_ring_emit(ring, 0);
2586 intel_ring_emit(ring, MI_NOOP);
2587 }
b72f3acb 2588 intel_ring_advance(ring);
fd3da6c9 2589
b72f3acb 2590 return 0;
8d19215b
ZN
2591}
2592
5c1143bb
XH
2593int intel_init_render_ring_buffer(struct drm_device *dev)
2594{
4640c4ff 2595 struct drm_i915_private *dev_priv = dev->dev_private;
a4872ba6 2596 struct intel_engine_cs *ring = &dev_priv->ring[RCS];
3e78998a
BW
2597 struct drm_i915_gem_object *obj;
2598 int ret;
5c1143bb 2599
59465b5f
DV
2600 ring->name = "render ring";
2601 ring->id = RCS;
2602 ring->mmio_base = RENDER_RING_BASE;
2603
707d9cf9 2604 if (INTEL_INFO(dev)->gen >= 8) {
3e78998a
BW
2605 if (i915_semaphore_is_enabled(dev)) {
2606 obj = i915_gem_alloc_object(dev, 4096);
2607 if (obj == NULL) {
2608 DRM_ERROR("Failed to allocate semaphore bo. Disabling semaphores\n");
2609 i915.semaphores = 0;
2610 } else {
2611 i915_gem_object_set_cache_level(obj, I915_CACHE_LLC);
2612 ret = i915_gem_obj_ggtt_pin(obj, 0, PIN_NONBLOCK);
2613 if (ret != 0) {
2614 drm_gem_object_unreference(&obj->base);
2615 DRM_ERROR("Failed to pin semaphore bo. Disabling semaphores\n");
2616 i915.semaphores = 0;
2617 } else
2618 dev_priv->semaphore_obj = obj;
2619 }
2620 }
7225342a 2621
8f0e2b9d 2622 ring->init_context = intel_rcs_ctx_init;
707d9cf9
BW
2623 ring->add_request = gen6_add_request;
2624 ring->flush = gen8_render_ring_flush;
2625 ring->irq_get = gen8_ring_get_irq;
2626 ring->irq_put = gen8_ring_put_irq;
2627 ring->irq_enable_mask = GT_RENDER_USER_INTERRUPT;
2628 ring->get_seqno = gen6_ring_get_seqno;
2629 ring->set_seqno = ring_set_seqno;
2630 if (i915_semaphore_is_enabled(dev)) {
3e78998a 2631 WARN_ON(!dev_priv->semaphore_obj);
5ee426ca 2632 ring->semaphore.sync_to = gen8_ring_sync;
3e78998a
BW
2633 ring->semaphore.signal = gen8_rcs_signal;
2634 GEN8_RING_SEMAPHORE_INIT;
707d9cf9
BW
2635 }
2636 } else if (INTEL_INFO(dev)->gen >= 6) {
1ec14ad3 2637 ring->add_request = gen6_add_request;
4772eaeb 2638 ring->flush = gen7_render_ring_flush;
6c6cf5aa 2639 if (INTEL_INFO(dev)->gen == 6)
b3111509 2640 ring->flush = gen6_render_ring_flush;
707d9cf9
BW
2641 ring->irq_get = gen6_ring_get_irq;
2642 ring->irq_put = gen6_ring_put_irq;
cc609d5d 2643 ring->irq_enable_mask = GT_RENDER_USER_INTERRUPT;
4cd53c0c 2644 ring->get_seqno = gen6_ring_get_seqno;
b70ec5bf 2645 ring->set_seqno = ring_set_seqno;
707d9cf9
BW
2646 if (i915_semaphore_is_enabled(dev)) {
2647 ring->semaphore.sync_to = gen6_ring_sync;
2648 ring->semaphore.signal = gen6_signal;
2649 /*
2650 * The current semaphore is only applied on pre-gen8
2651 * platform. And there is no VCS2 ring on the pre-gen8
2652 * platform. So the semaphore between RCS and VCS2 is
2653 * initialized as INVALID. Gen8 will initialize the
2654 * sema between VCS2 and RCS later.
2655 */
2656 ring->semaphore.mbox.wait[RCS] = MI_SEMAPHORE_SYNC_INVALID;
2657 ring->semaphore.mbox.wait[VCS] = MI_SEMAPHORE_SYNC_RV;
2658 ring->semaphore.mbox.wait[BCS] = MI_SEMAPHORE_SYNC_RB;
2659 ring->semaphore.mbox.wait[VECS] = MI_SEMAPHORE_SYNC_RVE;
2660 ring->semaphore.mbox.wait[VCS2] = MI_SEMAPHORE_SYNC_INVALID;
2661 ring->semaphore.mbox.signal[RCS] = GEN6_NOSYNC;
2662 ring->semaphore.mbox.signal[VCS] = GEN6_VRSYNC;
2663 ring->semaphore.mbox.signal[BCS] = GEN6_BRSYNC;
2664 ring->semaphore.mbox.signal[VECS] = GEN6_VERSYNC;
2665 ring->semaphore.mbox.signal[VCS2] = GEN6_NOSYNC;
2666 }
c6df541c
CW
2667 } else if (IS_GEN5(dev)) {
2668 ring->add_request = pc_render_add_request;
46f0f8d1 2669 ring->flush = gen4_render_ring_flush;
c6df541c 2670 ring->get_seqno = pc_render_get_seqno;
b70ec5bf 2671 ring->set_seqno = pc_render_set_seqno;
e48d8634
DV
2672 ring->irq_get = gen5_ring_get_irq;
2673 ring->irq_put = gen5_ring_put_irq;
cc609d5d
BW
2674 ring->irq_enable_mask = GT_RENDER_USER_INTERRUPT |
2675 GT_RENDER_PIPECTL_NOTIFY_INTERRUPT;
59465b5f 2676 } else {
8620a3a9 2677 ring->add_request = i9xx_add_request;
46f0f8d1
CW
2678 if (INTEL_INFO(dev)->gen < 4)
2679 ring->flush = gen2_render_ring_flush;
2680 else
2681 ring->flush = gen4_render_ring_flush;
59465b5f 2682 ring->get_seqno = ring_get_seqno;
b70ec5bf 2683 ring->set_seqno = ring_set_seqno;
c2798b19
CW
2684 if (IS_GEN2(dev)) {
2685 ring->irq_get = i8xx_ring_get_irq;
2686 ring->irq_put = i8xx_ring_put_irq;
2687 } else {
2688 ring->irq_get = i9xx_ring_get_irq;
2689 ring->irq_put = i9xx_ring_put_irq;
2690 }
e3670319 2691 ring->irq_enable_mask = I915_USER_INTERRUPT;
1ec14ad3 2692 }
59465b5f 2693 ring->write_tail = ring_write_tail;
707d9cf9 2694
d7d4eedd
CW
2695 if (IS_HASWELL(dev))
2696 ring->dispatch_execbuffer = hsw_ring_dispatch_execbuffer;
1c7a0623
BW
2697 else if (IS_GEN8(dev))
2698 ring->dispatch_execbuffer = gen8_ring_dispatch_execbuffer;
d7d4eedd 2699 else if (INTEL_INFO(dev)->gen >= 6)
fb3256da
DV
2700 ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
2701 else if (INTEL_INFO(dev)->gen >= 4)
2702 ring->dispatch_execbuffer = i965_dispatch_execbuffer;
2703 else if (IS_I830(dev) || IS_845G(dev))
2704 ring->dispatch_execbuffer = i830_dispatch_execbuffer;
2705 else
2706 ring->dispatch_execbuffer = i915_dispatch_execbuffer;
ecfe00d8 2707 ring->init_hw = init_render_ring;
59465b5f
DV
2708 ring->cleanup = render_ring_cleanup;
2709
b45305fc
DV
2710 /* Workaround batchbuffer to combat CS tlb bug. */
2711 if (HAS_BROKEN_CS_TLB(dev)) {
c4d69da1 2712 obj = i915_gem_alloc_object(dev, I830_WA_SIZE);
b45305fc
DV
2713 if (obj == NULL) {
2714 DRM_ERROR("Failed to allocate batch bo\n");
2715 return -ENOMEM;
2716 }
2717
be1fa129 2718 ret = i915_gem_obj_ggtt_pin(obj, 0, 0);
b45305fc
DV
2719 if (ret != 0) {
2720 drm_gem_object_unreference(&obj->base);
2721 DRM_ERROR("Failed to ping batch bo\n");
2722 return ret;
2723 }
2724
0d1aacac
CW
2725 ring->scratch.obj = obj;
2726 ring->scratch.gtt_offset = i915_gem_obj_ggtt_offset(obj);
b45305fc
DV
2727 }
2728
99be1dfe
DV
2729 ret = intel_init_ring_buffer(dev, ring);
2730 if (ret)
2731 return ret;
2732
2733 if (INTEL_INFO(dev)->gen >= 5) {
2734 ret = intel_init_pipe_control(ring);
2735 if (ret)
2736 return ret;
2737 }
2738
2739 return 0;
5c1143bb
XH
2740}
2741
2742int intel_init_bsd_ring_buffer(struct drm_device *dev)
2743{
4640c4ff 2744 struct drm_i915_private *dev_priv = dev->dev_private;
a4872ba6 2745 struct intel_engine_cs *ring = &dev_priv->ring[VCS];
5c1143bb 2746
58fa3835
DV
2747 ring->name = "bsd ring";
2748 ring->id = VCS;
2749
0fd2c201 2750 ring->write_tail = ring_write_tail;
780f18c8 2751 if (INTEL_INFO(dev)->gen >= 6) {
58fa3835 2752 ring->mmio_base = GEN6_BSD_RING_BASE;
0fd2c201
DV
2753 /* gen6 bsd needs a special wa for tail updates */
2754 if (IS_GEN6(dev))
2755 ring->write_tail = gen6_bsd_ring_write_tail;
ea251324 2756 ring->flush = gen6_bsd_ring_flush;
58fa3835
DV
2757 ring->add_request = gen6_add_request;
2758 ring->get_seqno = gen6_ring_get_seqno;
b70ec5bf 2759 ring->set_seqno = ring_set_seqno;
abd58f01
BW
2760 if (INTEL_INFO(dev)->gen >= 8) {
2761 ring->irq_enable_mask =
2762 GT_RENDER_USER_INTERRUPT << GEN8_VCS1_IRQ_SHIFT;
2763 ring->irq_get = gen8_ring_get_irq;
2764 ring->irq_put = gen8_ring_put_irq;
1c7a0623
BW
2765 ring->dispatch_execbuffer =
2766 gen8_ring_dispatch_execbuffer;
707d9cf9 2767 if (i915_semaphore_is_enabled(dev)) {
5ee426ca 2768 ring->semaphore.sync_to = gen8_ring_sync;
3e78998a
BW
2769 ring->semaphore.signal = gen8_xcs_signal;
2770 GEN8_RING_SEMAPHORE_INIT;
707d9cf9 2771 }
abd58f01
BW
2772 } else {
2773 ring->irq_enable_mask = GT_BSD_USER_INTERRUPT;
2774 ring->irq_get = gen6_ring_get_irq;
2775 ring->irq_put = gen6_ring_put_irq;
1c7a0623
BW
2776 ring->dispatch_execbuffer =
2777 gen6_ring_dispatch_execbuffer;
707d9cf9
BW
2778 if (i915_semaphore_is_enabled(dev)) {
2779 ring->semaphore.sync_to = gen6_ring_sync;
2780 ring->semaphore.signal = gen6_signal;
2781 ring->semaphore.mbox.wait[RCS] = MI_SEMAPHORE_SYNC_VR;
2782 ring->semaphore.mbox.wait[VCS] = MI_SEMAPHORE_SYNC_INVALID;
2783 ring->semaphore.mbox.wait[BCS] = MI_SEMAPHORE_SYNC_VB;
2784 ring->semaphore.mbox.wait[VECS] = MI_SEMAPHORE_SYNC_VVE;
2785 ring->semaphore.mbox.wait[VCS2] = MI_SEMAPHORE_SYNC_INVALID;
2786 ring->semaphore.mbox.signal[RCS] = GEN6_RVSYNC;
2787 ring->semaphore.mbox.signal[VCS] = GEN6_NOSYNC;
2788 ring->semaphore.mbox.signal[BCS] = GEN6_BVSYNC;
2789 ring->semaphore.mbox.signal[VECS] = GEN6_VEVSYNC;
2790 ring->semaphore.mbox.signal[VCS2] = GEN6_NOSYNC;
2791 }
abd58f01 2792 }
58fa3835
DV
2793 } else {
2794 ring->mmio_base = BSD_RING_BASE;
58fa3835 2795 ring->flush = bsd_ring_flush;
8620a3a9 2796 ring->add_request = i9xx_add_request;
58fa3835 2797 ring->get_seqno = ring_get_seqno;
b70ec5bf 2798 ring->set_seqno = ring_set_seqno;
e48d8634 2799 if (IS_GEN5(dev)) {
cc609d5d 2800 ring->irq_enable_mask = ILK_BSD_USER_INTERRUPT;
e48d8634
DV
2801 ring->irq_get = gen5_ring_get_irq;
2802 ring->irq_put = gen5_ring_put_irq;
2803 } else {
e3670319 2804 ring->irq_enable_mask = I915_BSD_USER_INTERRUPT;
e48d8634
DV
2805 ring->irq_get = i9xx_ring_get_irq;
2806 ring->irq_put = i9xx_ring_put_irq;
2807 }
fb3256da 2808 ring->dispatch_execbuffer = i965_dispatch_execbuffer;
58fa3835 2809 }
ecfe00d8 2810 ring->init_hw = init_ring_common;
58fa3835 2811
1ec14ad3 2812 return intel_init_ring_buffer(dev, ring);
5c1143bb 2813}
549f7365 2814
845f74a7 2815/**
62659920 2816 * Initialize the second BSD ring (eg. Broadwell GT3, Skylake GT3)
845f74a7
ZY
2817 */
2818int intel_init_bsd2_ring_buffer(struct drm_device *dev)
2819{
2820 struct drm_i915_private *dev_priv = dev->dev_private;
a4872ba6 2821 struct intel_engine_cs *ring = &dev_priv->ring[VCS2];
845f74a7 2822
f7b64236 2823 ring->name = "bsd2 ring";
845f74a7
ZY
2824 ring->id = VCS2;
2825
2826 ring->write_tail = ring_write_tail;
2827 ring->mmio_base = GEN8_BSD2_RING_BASE;
2828 ring->flush = gen6_bsd_ring_flush;
2829 ring->add_request = gen6_add_request;
2830 ring->get_seqno = gen6_ring_get_seqno;
2831 ring->set_seqno = ring_set_seqno;
2832 ring->irq_enable_mask =
2833 GT_RENDER_USER_INTERRUPT << GEN8_VCS2_IRQ_SHIFT;
2834 ring->irq_get = gen8_ring_get_irq;
2835 ring->irq_put = gen8_ring_put_irq;
2836 ring->dispatch_execbuffer =
2837 gen8_ring_dispatch_execbuffer;
3e78998a 2838 if (i915_semaphore_is_enabled(dev)) {
5ee426ca 2839 ring->semaphore.sync_to = gen8_ring_sync;
3e78998a
BW
2840 ring->semaphore.signal = gen8_xcs_signal;
2841 GEN8_RING_SEMAPHORE_INIT;
2842 }
ecfe00d8 2843 ring->init_hw = init_ring_common;
845f74a7
ZY
2844
2845 return intel_init_ring_buffer(dev, ring);
2846}
2847
549f7365
CW
2848int intel_init_blt_ring_buffer(struct drm_device *dev)
2849{
4640c4ff 2850 struct drm_i915_private *dev_priv = dev->dev_private;
a4872ba6 2851 struct intel_engine_cs *ring = &dev_priv->ring[BCS];
549f7365 2852
3535d9dd
DV
2853 ring->name = "blitter ring";
2854 ring->id = BCS;
2855
2856 ring->mmio_base = BLT_RING_BASE;
2857 ring->write_tail = ring_write_tail;
ea251324 2858 ring->flush = gen6_ring_flush;
3535d9dd
DV
2859 ring->add_request = gen6_add_request;
2860 ring->get_seqno = gen6_ring_get_seqno;
b70ec5bf 2861 ring->set_seqno = ring_set_seqno;
abd58f01
BW
2862 if (INTEL_INFO(dev)->gen >= 8) {
2863 ring->irq_enable_mask =
2864 GT_RENDER_USER_INTERRUPT << GEN8_BCS_IRQ_SHIFT;
2865 ring->irq_get = gen8_ring_get_irq;
2866 ring->irq_put = gen8_ring_put_irq;
1c7a0623 2867 ring->dispatch_execbuffer = gen8_ring_dispatch_execbuffer;
707d9cf9 2868 if (i915_semaphore_is_enabled(dev)) {
5ee426ca 2869 ring->semaphore.sync_to = gen8_ring_sync;
3e78998a
BW
2870 ring->semaphore.signal = gen8_xcs_signal;
2871 GEN8_RING_SEMAPHORE_INIT;
707d9cf9 2872 }
abd58f01
BW
2873 } else {
2874 ring->irq_enable_mask = GT_BLT_USER_INTERRUPT;
2875 ring->irq_get = gen6_ring_get_irq;
2876 ring->irq_put = gen6_ring_put_irq;
1c7a0623 2877 ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
707d9cf9
BW
2878 if (i915_semaphore_is_enabled(dev)) {
2879 ring->semaphore.signal = gen6_signal;
2880 ring->semaphore.sync_to = gen6_ring_sync;
2881 /*
2882 * The current semaphore is only applied on pre-gen8
2883 * platform. And there is no VCS2 ring on the pre-gen8
2884 * platform. So the semaphore between BCS and VCS2 is
2885 * initialized as INVALID. Gen8 will initialize the
2886 * sema between BCS and VCS2 later.
2887 */
2888 ring->semaphore.mbox.wait[RCS] = MI_SEMAPHORE_SYNC_BR;
2889 ring->semaphore.mbox.wait[VCS] = MI_SEMAPHORE_SYNC_BV;
2890 ring->semaphore.mbox.wait[BCS] = MI_SEMAPHORE_SYNC_INVALID;
2891 ring->semaphore.mbox.wait[VECS] = MI_SEMAPHORE_SYNC_BVE;
2892 ring->semaphore.mbox.wait[VCS2] = MI_SEMAPHORE_SYNC_INVALID;
2893 ring->semaphore.mbox.signal[RCS] = GEN6_RBSYNC;
2894 ring->semaphore.mbox.signal[VCS] = GEN6_VBSYNC;
2895 ring->semaphore.mbox.signal[BCS] = GEN6_NOSYNC;
2896 ring->semaphore.mbox.signal[VECS] = GEN6_VEBSYNC;
2897 ring->semaphore.mbox.signal[VCS2] = GEN6_NOSYNC;
2898 }
abd58f01 2899 }
ecfe00d8 2900 ring->init_hw = init_ring_common;
549f7365 2901
1ec14ad3 2902 return intel_init_ring_buffer(dev, ring);
549f7365 2903}
a7b9761d 2904
9a8a2213
BW
2905int intel_init_vebox_ring_buffer(struct drm_device *dev)
2906{
4640c4ff 2907 struct drm_i915_private *dev_priv = dev->dev_private;
a4872ba6 2908 struct intel_engine_cs *ring = &dev_priv->ring[VECS];
9a8a2213
BW
2909
2910 ring->name = "video enhancement ring";
2911 ring->id = VECS;
2912
2913 ring->mmio_base = VEBOX_RING_BASE;
2914 ring->write_tail = ring_write_tail;
2915 ring->flush = gen6_ring_flush;
2916 ring->add_request = gen6_add_request;
2917 ring->get_seqno = gen6_ring_get_seqno;
2918 ring->set_seqno = ring_set_seqno;
abd58f01
BW
2919
2920 if (INTEL_INFO(dev)->gen >= 8) {
2921 ring->irq_enable_mask =
40c499f9 2922 GT_RENDER_USER_INTERRUPT << GEN8_VECS_IRQ_SHIFT;
abd58f01
BW
2923 ring->irq_get = gen8_ring_get_irq;
2924 ring->irq_put = gen8_ring_put_irq;
1c7a0623 2925 ring->dispatch_execbuffer = gen8_ring_dispatch_execbuffer;
707d9cf9 2926 if (i915_semaphore_is_enabled(dev)) {
5ee426ca 2927 ring->semaphore.sync_to = gen8_ring_sync;
3e78998a
BW
2928 ring->semaphore.signal = gen8_xcs_signal;
2929 GEN8_RING_SEMAPHORE_INIT;
707d9cf9 2930 }
abd58f01
BW
2931 } else {
2932 ring->irq_enable_mask = PM_VEBOX_USER_INTERRUPT;
2933 ring->irq_get = hsw_vebox_get_irq;
2934 ring->irq_put = hsw_vebox_put_irq;
1c7a0623 2935 ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
707d9cf9
BW
2936 if (i915_semaphore_is_enabled(dev)) {
2937 ring->semaphore.sync_to = gen6_ring_sync;
2938 ring->semaphore.signal = gen6_signal;
2939 ring->semaphore.mbox.wait[RCS] = MI_SEMAPHORE_SYNC_VER;
2940 ring->semaphore.mbox.wait[VCS] = MI_SEMAPHORE_SYNC_VEV;
2941 ring->semaphore.mbox.wait[BCS] = MI_SEMAPHORE_SYNC_VEB;
2942 ring->semaphore.mbox.wait[VECS] = MI_SEMAPHORE_SYNC_INVALID;
2943 ring->semaphore.mbox.wait[VCS2] = MI_SEMAPHORE_SYNC_INVALID;
2944 ring->semaphore.mbox.signal[RCS] = GEN6_RVESYNC;
2945 ring->semaphore.mbox.signal[VCS] = GEN6_VVESYNC;
2946 ring->semaphore.mbox.signal[BCS] = GEN6_BVESYNC;
2947 ring->semaphore.mbox.signal[VECS] = GEN6_NOSYNC;
2948 ring->semaphore.mbox.signal[VCS2] = GEN6_NOSYNC;
2949 }
abd58f01 2950 }
ecfe00d8 2951 ring->init_hw = init_ring_common;
9a8a2213
BW
2952
2953 return intel_init_ring_buffer(dev, ring);
2954}
2955
a7b9761d 2956int
4866d729 2957intel_ring_flush_all_caches(struct drm_i915_gem_request *req)
a7b9761d 2958{
4866d729 2959 struct intel_engine_cs *ring = req->ring;
a7b9761d
CW
2960 int ret;
2961
2962 if (!ring->gpu_caches_dirty)
2963 return 0;
2964
a84c3ae1 2965 ret = ring->flush(req, 0, I915_GEM_GPU_DOMAINS);
a7b9761d
CW
2966 if (ret)
2967 return ret;
2968
a84c3ae1 2969 trace_i915_gem_ring_flush(req, 0, I915_GEM_GPU_DOMAINS);
a7b9761d
CW
2970
2971 ring->gpu_caches_dirty = false;
2972 return 0;
2973}
2974
2975int
2f20055d 2976intel_ring_invalidate_all_caches(struct drm_i915_gem_request *req)
a7b9761d 2977{
2f20055d 2978 struct intel_engine_cs *ring = req->ring;
a7b9761d
CW
2979 uint32_t flush_domains;
2980 int ret;
2981
2982 flush_domains = 0;
2983 if (ring->gpu_caches_dirty)
2984 flush_domains = I915_GEM_GPU_DOMAINS;
2985
a84c3ae1 2986 ret = ring->flush(req, I915_GEM_GPU_DOMAINS, flush_domains);
a7b9761d
CW
2987 if (ret)
2988 return ret;
2989
a84c3ae1 2990 trace_i915_gem_ring_flush(req, I915_GEM_GPU_DOMAINS, flush_domains);
a7b9761d
CW
2991
2992 ring->gpu_caches_dirty = false;
2993 return 0;
2994}
e3efda49
CW
2995
2996void
a4872ba6 2997intel_stop_ring_buffer(struct intel_engine_cs *ring)
e3efda49
CW
2998{
2999 int ret;
3000
3001 if (!intel_ring_initialized(ring))
3002 return;
3003
3004 ret = intel_ring_idle(ring);
3005 if (ret && !i915_reset_in_progress(&to_i915(ring->dev)->gpu_error))
3006 DRM_ERROR("failed to quiesce %s whilst cleaning up: %d\n",
3007 ring->name, ret);
3008
3009 stop_ring(ring);
3010}