]> git.proxmox.com Git - mirror_ubuntu-bionic-kernel.git/blame - drivers/gpu/drm/i915/intel_ringbuffer.c
drm/i915: Wake-up wait_request() from elapsed hang-check (v2)
[mirror_ubuntu-bionic-kernel.git] / drivers / gpu / drm / i915 / intel_ringbuffer.c
CommitLineData
62fdfeaf
EA
1/*
2 * Copyright © 2008-2010 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 * Zou Nan hai <nanhai.zou@intel.com>
26 * Xiang Hai hao<haihao.xiang@intel.com>
27 *
28 */
29
30#include "drmP.h"
31#include "drm.h"
62fdfeaf 32#include "i915_drv.h"
8187a2b7 33#include "i915_drm.h"
62fdfeaf 34#include "i915_trace.h"
62fdfeaf 35
6f392d54
CW
36static u32 i915_gem_get_seqno(struct drm_device *dev)
37{
38 drm_i915_private_t *dev_priv = dev->dev_private;
39 u32 seqno;
40
41 seqno = dev_priv->next_seqno;
42
43 /* reserve 0 for non-seqno */
44 if (++dev_priv->next_seqno == 0)
45 dev_priv->next_seqno = 1;
46
47 return seqno;
48}
49
8187a2b7
ZN
50static void
51render_ring_flush(struct drm_device *dev,
52 struct intel_ring_buffer *ring,
53 u32 invalidate_domains,
54 u32 flush_domains)
62fdfeaf 55{
6f392d54
CW
56 drm_i915_private_t *dev_priv = dev->dev_private;
57 u32 cmd;
58
62fdfeaf
EA
59#if WATCH_EXEC
60 DRM_INFO("%s: invalidate %08x flush %08x\n", __func__,
61 invalidate_domains, flush_domains);
62#endif
6f392d54
CW
63
64 trace_i915_gem_request_flush(dev, dev_priv->next_seqno,
62fdfeaf
EA
65 invalidate_domains, flush_domains);
66
62fdfeaf
EA
67 if ((invalidate_domains | flush_domains) & I915_GEM_GPU_DOMAINS) {
68 /*
69 * read/write caches:
70 *
71 * I915_GEM_DOMAIN_RENDER is always invalidated, but is
72 * only flushed if MI_NO_WRITE_FLUSH is unset. On 965, it is
73 * also flushed at 2d versus 3d pipeline switches.
74 *
75 * read-only caches:
76 *
77 * I915_GEM_DOMAIN_SAMPLER is flushed on pre-965 if
78 * MI_READ_FLUSH is set, and is always flushed on 965.
79 *
80 * I915_GEM_DOMAIN_COMMAND may not exist?
81 *
82 * I915_GEM_DOMAIN_INSTRUCTION, which exists on 965, is
83 * invalidated when MI_EXE_FLUSH is set.
84 *
85 * I915_GEM_DOMAIN_VERTEX, which exists on 965, is
86 * invalidated with every MI_FLUSH.
87 *
88 * TLBs:
89 *
90 * On 965, TLBs associated with I915_GEM_DOMAIN_COMMAND
91 * and I915_GEM_DOMAIN_CPU in are invalidated at PTE write and
92 * I915_GEM_DOMAIN_RENDER and I915_GEM_DOMAIN_SAMPLER
93 * are flushed at any MI_FLUSH.
94 */
95
96 cmd = MI_FLUSH | MI_NO_WRITE_FLUSH;
97 if ((invalidate_domains|flush_domains) &
98 I915_GEM_DOMAIN_RENDER)
99 cmd &= ~MI_NO_WRITE_FLUSH;
100 if (!IS_I965G(dev)) {
101 /*
102 * On the 965, the sampler cache always gets flushed
103 * and this bit is reserved.
104 */
105 if (invalidate_domains & I915_GEM_DOMAIN_SAMPLER)
106 cmd |= MI_READ_FLUSH;
107 }
108 if (invalidate_domains & I915_GEM_DOMAIN_INSTRUCTION)
109 cmd |= MI_EXE_FLUSH;
110
111#if WATCH_EXEC
112 DRM_INFO("%s: queue flush %08x to ring\n", __func__, cmd);
113#endif
be26a10b 114 intel_ring_begin(dev, ring, 2);
8187a2b7
ZN
115 intel_ring_emit(dev, ring, cmd);
116 intel_ring_emit(dev, ring, MI_NOOP);
117 intel_ring_advance(dev, ring);
62fdfeaf 118 }
8187a2b7
ZN
119}
120
121static unsigned int render_ring_get_head(struct drm_device *dev,
122 struct intel_ring_buffer *ring)
123{
124 drm_i915_private_t *dev_priv = dev->dev_private;
125 return I915_READ(PRB0_HEAD) & HEAD_ADDR;
126}
62fdfeaf 127
8187a2b7
ZN
128static unsigned int render_ring_get_tail(struct drm_device *dev,
129 struct intel_ring_buffer *ring)
130{
131 drm_i915_private_t *dev_priv = dev->dev_private;
132 return I915_READ(PRB0_TAIL) & TAIL_ADDR;
62fdfeaf 133}
8187a2b7
ZN
134
135static unsigned int render_ring_get_active_head(struct drm_device *dev,
136 struct intel_ring_buffer *ring)
137{
138 drm_i915_private_t *dev_priv = dev->dev_private;
139 u32 acthd_reg = IS_I965G(dev) ? ACTHD_I965 : ACTHD;
140
141 return I915_READ(acthd_reg);
142}
143
144static void render_ring_advance_ring(struct drm_device *dev,
145 struct intel_ring_buffer *ring)
146{
147 drm_i915_private_t *dev_priv = dev->dev_private;
148 I915_WRITE(PRB0_TAIL, ring->tail);
149}
150
151static int init_ring_common(struct drm_device *dev,
152 struct intel_ring_buffer *ring)
153{
154 u32 head;
155 drm_i915_private_t *dev_priv = dev->dev_private;
156 struct drm_i915_gem_object *obj_priv;
157 obj_priv = to_intel_bo(ring->gem_object);
158
159 /* Stop the ring if it's running. */
160 I915_WRITE(ring->regs.ctl, 0);
161 I915_WRITE(ring->regs.head, 0);
162 I915_WRITE(ring->regs.tail, 0);
163
164 /* Initialize the ring. */
165 I915_WRITE(ring->regs.start, obj_priv->gtt_offset);
166 head = ring->get_head(dev, ring);
167
168 /* G45 ring initialization fails to reset head to zero */
169 if (head != 0) {
170 DRM_ERROR("%s head not reset to zero "
171 "ctl %08x head %08x tail %08x start %08x\n",
172 ring->name,
173 I915_READ(ring->regs.ctl),
174 I915_READ(ring->regs.head),
175 I915_READ(ring->regs.tail),
176 I915_READ(ring->regs.start));
177
178 I915_WRITE(ring->regs.head, 0);
179
180 DRM_ERROR("%s head forced to zero "
181 "ctl %08x head %08x tail %08x start %08x\n",
182 ring->name,
183 I915_READ(ring->regs.ctl),
184 I915_READ(ring->regs.head),
185 I915_READ(ring->regs.tail),
186 I915_READ(ring->regs.start));
187 }
188
189 I915_WRITE(ring->regs.ctl,
190 ((ring->gem_object->size - PAGE_SIZE) & RING_NR_PAGES)
191 | RING_NO_REPORT | RING_VALID);
192
193 head = I915_READ(ring->regs.head) & HEAD_ADDR;
194 /* If the head is still not zero, the ring is dead */
195 if (head != 0) {
196 DRM_ERROR("%s initialization failed "
197 "ctl %08x head %08x tail %08x start %08x\n",
198 ring->name,
199 I915_READ(ring->regs.ctl),
200 I915_READ(ring->regs.head),
201 I915_READ(ring->regs.tail),
202 I915_READ(ring->regs.start));
203 return -EIO;
204 }
205
206 if (!drm_core_check_feature(dev, DRIVER_MODESET))
207 i915_kernel_lost_context(dev);
208 else {
209 ring->head = ring->get_head(dev, ring);
210 ring->tail = ring->get_tail(dev, ring);
211 ring->space = ring->head - (ring->tail + 8);
212 if (ring->space < 0)
213 ring->space += ring->size;
214 }
215 return 0;
216}
217
218static int init_render_ring(struct drm_device *dev,
219 struct intel_ring_buffer *ring)
220{
221 drm_i915_private_t *dev_priv = dev->dev_private;
222 int ret = init_ring_common(dev, ring);
223 if (IS_I9XX(dev) && !IS_GEN3(dev)) {
224 I915_WRITE(MI_MODE,
225 (VS_TIMER_DISPATCH) << 16 | VS_TIMER_DISPATCH);
226 }
227 return ret;
228}
229
62fdfeaf 230#define PIPE_CONTROL_FLUSH(addr) \
8187a2b7 231do { \
62fdfeaf 232 OUT_RING(GFX_OP_PIPE_CONTROL | PIPE_CONTROL_QW_WRITE | \
ca76482e 233 PIPE_CONTROL_DEPTH_STALL | 2); \
62fdfeaf
EA
234 OUT_RING(addr | PIPE_CONTROL_GLOBAL_GTT); \
235 OUT_RING(0); \
236 OUT_RING(0); \
8187a2b7 237} while (0)
62fdfeaf
EA
238
239/**
240 * Creates a new sequence number, emitting a write of it to the status page
241 * plus an interrupt, which will trigger i915_user_interrupt_handler.
242 *
243 * Must be called with struct_lock held.
244 *
245 * Returned sequence numbers are nonzero on success.
246 */
8187a2b7
ZN
247static u32
248render_ring_add_request(struct drm_device *dev,
249 struct intel_ring_buffer *ring,
250 struct drm_file *file_priv,
251 u32 flush_domains)
62fdfeaf
EA
252{
253 drm_i915_private_t *dev_priv = dev->dev_private;
6f392d54
CW
254 u32 seqno;
255
256 seqno = i915_gem_get_seqno(dev);
ca76482e
ZW
257
258 if (IS_GEN6(dev)) {
259 BEGIN_LP_RING(6);
260 OUT_RING(GFX_OP_PIPE_CONTROL | 3);
261 OUT_RING(PIPE_CONTROL_QW_WRITE |
262 PIPE_CONTROL_WC_FLUSH | PIPE_CONTROL_IS_FLUSH |
263 PIPE_CONTROL_NOTIFY);
264 OUT_RING(dev_priv->seqno_gfx_addr | PIPE_CONTROL_GLOBAL_GTT);
265 OUT_RING(seqno);
266 OUT_RING(0);
267 OUT_RING(0);
268 ADVANCE_LP_RING();
269 } else if (HAS_PIPE_CONTROL(dev)) {
62fdfeaf
EA
270 u32 scratch_addr = dev_priv->seqno_gfx_addr + 128;
271
272 /*
273 * Workaround qword write incoherence by flushing the
274 * PIPE_NOTIFY buffers out to memory before requesting
275 * an interrupt.
276 */
277 BEGIN_LP_RING(32);
278 OUT_RING(GFX_OP_PIPE_CONTROL | PIPE_CONTROL_QW_WRITE |
279 PIPE_CONTROL_WC_FLUSH | PIPE_CONTROL_TC_FLUSH);
280 OUT_RING(dev_priv->seqno_gfx_addr | PIPE_CONTROL_GLOBAL_GTT);
281 OUT_RING(seqno);
282 OUT_RING(0);
283 PIPE_CONTROL_FLUSH(scratch_addr);
284 scratch_addr += 128; /* write to separate cachelines */
285 PIPE_CONTROL_FLUSH(scratch_addr);
286 scratch_addr += 128;
287 PIPE_CONTROL_FLUSH(scratch_addr);
288 scratch_addr += 128;
289 PIPE_CONTROL_FLUSH(scratch_addr);
290 scratch_addr += 128;
291 PIPE_CONTROL_FLUSH(scratch_addr);
292 scratch_addr += 128;
293 PIPE_CONTROL_FLUSH(scratch_addr);
294 OUT_RING(GFX_OP_PIPE_CONTROL | PIPE_CONTROL_QW_WRITE |
295 PIPE_CONTROL_WC_FLUSH | PIPE_CONTROL_TC_FLUSH |
296 PIPE_CONTROL_NOTIFY);
297 OUT_RING(dev_priv->seqno_gfx_addr | PIPE_CONTROL_GLOBAL_GTT);
298 OUT_RING(seqno);
299 OUT_RING(0);
300 ADVANCE_LP_RING();
301 } else {
302 BEGIN_LP_RING(4);
303 OUT_RING(MI_STORE_DWORD_INDEX);
304 OUT_RING(I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
305 OUT_RING(seqno);
306
307 OUT_RING(MI_USER_INTERRUPT);
308 ADVANCE_LP_RING();
309 }
310 return seqno;
311}
312
8187a2b7
ZN
313static u32
314render_ring_get_gem_seqno(struct drm_device *dev,
315 struct intel_ring_buffer *ring)
316{
317 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
318 if (HAS_PIPE_CONTROL(dev))
319 return ((volatile u32 *)(dev_priv->seqno_page))[0];
320 else
321 return intel_read_status_page(ring, I915_GEM_HWS_INDEX);
322}
323
324static void
325render_ring_get_user_irq(struct drm_device *dev,
326 struct intel_ring_buffer *ring)
62fdfeaf
EA
327{
328 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
329 unsigned long irqflags;
330
331 spin_lock_irqsave(&dev_priv->user_irq_lock, irqflags);
8187a2b7 332 if (dev->irq_enabled && (++ring->user_irq_refcount == 1)) {
62fdfeaf
EA
333 if (HAS_PCH_SPLIT(dev))
334 ironlake_enable_graphics_irq(dev_priv, GT_PIPE_NOTIFY);
335 else
336 i915_enable_irq(dev_priv, I915_USER_INTERRUPT);
337 }
338 spin_unlock_irqrestore(&dev_priv->user_irq_lock, irqflags);
339}
340
8187a2b7
ZN
341static void
342render_ring_put_user_irq(struct drm_device *dev,
343 struct intel_ring_buffer *ring)
62fdfeaf
EA
344{
345 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
346 unsigned long irqflags;
347
348 spin_lock_irqsave(&dev_priv->user_irq_lock, irqflags);
8187a2b7
ZN
349 BUG_ON(dev->irq_enabled && ring->user_irq_refcount <= 0);
350 if (dev->irq_enabled && (--ring->user_irq_refcount == 0)) {
62fdfeaf
EA
351 if (HAS_PCH_SPLIT(dev))
352 ironlake_disable_graphics_irq(dev_priv, GT_PIPE_NOTIFY);
353 else
354 i915_disable_irq(dev_priv, I915_USER_INTERRUPT);
355 }
356 spin_unlock_irqrestore(&dev_priv->user_irq_lock, irqflags);
357}
358
8187a2b7
ZN
359static void render_setup_status_page(struct drm_device *dev,
360 struct intel_ring_buffer *ring)
361{
362 drm_i915_private_t *dev_priv = dev->dev_private;
363 if (IS_GEN6(dev)) {
364 I915_WRITE(HWS_PGA_GEN6, ring->status_page.gfx_addr);
365 I915_READ(HWS_PGA_GEN6); /* posting read */
366 } else {
367 I915_WRITE(HWS_PGA, ring->status_page.gfx_addr);
368 I915_READ(HWS_PGA); /* posting read */
369 }
370
371}
372
d1b851fc
ZN
373void
374bsd_ring_flush(struct drm_device *dev,
375 struct intel_ring_buffer *ring,
376 u32 invalidate_domains,
377 u32 flush_domains)
378{
be26a10b 379 intel_ring_begin(dev, ring, 2);
d1b851fc
ZN
380 intel_ring_emit(dev, ring, MI_FLUSH);
381 intel_ring_emit(dev, ring, MI_NOOP);
382 intel_ring_advance(dev, ring);
383}
384
385static inline unsigned int bsd_ring_get_head(struct drm_device *dev,
386 struct intel_ring_buffer *ring)
387{
388 drm_i915_private_t *dev_priv = dev->dev_private;
389 return I915_READ(BSD_RING_HEAD) & HEAD_ADDR;
390}
391
392static inline unsigned int bsd_ring_get_tail(struct drm_device *dev,
393 struct intel_ring_buffer *ring)
394{
395 drm_i915_private_t *dev_priv = dev->dev_private;
396 return I915_READ(BSD_RING_TAIL) & TAIL_ADDR;
397}
398
399static inline unsigned int bsd_ring_get_active_head(struct drm_device *dev,
400 struct intel_ring_buffer *ring)
401{
402 drm_i915_private_t *dev_priv = dev->dev_private;
403 return I915_READ(BSD_RING_ACTHD);
404}
405
406static inline void bsd_ring_advance_ring(struct drm_device *dev,
407 struct intel_ring_buffer *ring)
408{
409 drm_i915_private_t *dev_priv = dev->dev_private;
410 I915_WRITE(BSD_RING_TAIL, ring->tail);
411}
412
413static int init_bsd_ring(struct drm_device *dev,
414 struct intel_ring_buffer *ring)
415{
416 return init_ring_common(dev, ring);
417}
418
419static u32
420bsd_ring_add_request(struct drm_device *dev,
421 struct intel_ring_buffer *ring,
422 struct drm_file *file_priv,
423 u32 flush_domains)
424{
425 u32 seqno;
6f392d54
CW
426
427 seqno = i915_gem_get_seqno(dev);
428
d1b851fc
ZN
429 intel_ring_begin(dev, ring, 4);
430 intel_ring_emit(dev, ring, MI_STORE_DWORD_INDEX);
431 intel_ring_emit(dev, ring,
432 I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
433 intel_ring_emit(dev, ring, seqno);
434 intel_ring_emit(dev, ring, MI_USER_INTERRUPT);
435 intel_ring_advance(dev, ring);
436
437 DRM_DEBUG_DRIVER("%s %d\n", ring->name, seqno);
438
439 return seqno;
440}
441
442static void bsd_setup_status_page(struct drm_device *dev,
443 struct intel_ring_buffer *ring)
444{
445 drm_i915_private_t *dev_priv = dev->dev_private;
446 I915_WRITE(BSD_HWS_PGA, ring->status_page.gfx_addr);
447 I915_READ(BSD_HWS_PGA);
448}
449
450static void
451bsd_ring_get_user_irq(struct drm_device *dev,
452 struct intel_ring_buffer *ring)
453{
454 /* do nothing */
455}
456static void
457bsd_ring_put_user_irq(struct drm_device *dev,
458 struct intel_ring_buffer *ring)
459{
460 /* do nothing */
461}
462
463static u32
464bsd_ring_get_gem_seqno(struct drm_device *dev,
465 struct intel_ring_buffer *ring)
466{
467 return intel_read_status_page(ring, I915_GEM_HWS_INDEX);
468}
469
470static int
471bsd_ring_dispatch_gem_execbuffer(struct drm_device *dev,
472 struct intel_ring_buffer *ring,
473 struct drm_i915_gem_execbuffer2 *exec,
474 struct drm_clip_rect *cliprects,
475 uint64_t exec_offset)
476{
477 uint32_t exec_start;
478 exec_start = (uint32_t) exec_offset + exec->batch_start_offset;
479 intel_ring_begin(dev, ring, 2);
480 intel_ring_emit(dev, ring, MI_BATCH_BUFFER_START |
481 (2 << 6) | MI_BATCH_NON_SECURE_I965);
482 intel_ring_emit(dev, ring, exec_start);
483 intel_ring_advance(dev, ring);
484 return 0;
485}
486
487
8187a2b7
ZN
488static int
489render_ring_dispatch_gem_execbuffer(struct drm_device *dev,
490 struct intel_ring_buffer *ring,
491 struct drm_i915_gem_execbuffer2 *exec,
492 struct drm_clip_rect *cliprects,
493 uint64_t exec_offset)
62fdfeaf
EA
494{
495 drm_i915_private_t *dev_priv = dev->dev_private;
496 int nbox = exec->num_cliprects;
497 int i = 0, count;
498 uint32_t exec_start, exec_len;
62fdfeaf
EA
499 exec_start = (uint32_t) exec_offset + exec->batch_start_offset;
500 exec_len = (uint32_t) exec->batch_len;
501
6f392d54 502 trace_i915_gem_request_submit(dev, dev_priv->next_seqno + 1);
62fdfeaf
EA
503
504 count = nbox ? nbox : 1;
505
506 for (i = 0; i < count; i++) {
507 if (i < nbox) {
508 int ret = i915_emit_box(dev, cliprects, i,
509 exec->DR1, exec->DR4);
510 if (ret)
511 return ret;
512 }
513
514 if (IS_I830(dev) || IS_845G(dev)) {
8187a2b7
ZN
515 intel_ring_begin(dev, ring, 4);
516 intel_ring_emit(dev, ring, MI_BATCH_BUFFER);
517 intel_ring_emit(dev, ring,
518 exec_start | MI_BATCH_NON_SECURE);
519 intel_ring_emit(dev, ring, exec_start + exec_len - 4);
520 intel_ring_emit(dev, ring, 0);
62fdfeaf 521 } else {
8187a2b7 522 intel_ring_begin(dev, ring, 4);
62fdfeaf 523 if (IS_I965G(dev)) {
8187a2b7
ZN
524 intel_ring_emit(dev, ring,
525 MI_BATCH_BUFFER_START | (2 << 6)
526 | MI_BATCH_NON_SECURE_I965);
527 intel_ring_emit(dev, ring, exec_start);
62fdfeaf 528 } else {
8187a2b7
ZN
529 intel_ring_emit(dev, ring, MI_BATCH_BUFFER_START
530 | (2 << 6));
531 intel_ring_emit(dev, ring, exec_start |
532 MI_BATCH_NON_SECURE);
62fdfeaf 533 }
62fdfeaf 534 }
8187a2b7 535 intel_ring_advance(dev, ring);
62fdfeaf
EA
536 }
537
538 /* XXX breadcrumb */
539 return 0;
540}
541
8187a2b7
ZN
542static void cleanup_status_page(struct drm_device *dev,
543 struct intel_ring_buffer *ring)
62fdfeaf
EA
544{
545 drm_i915_private_t *dev_priv = dev->dev_private;
546 struct drm_gem_object *obj;
547 struct drm_i915_gem_object *obj_priv;
548
8187a2b7
ZN
549 obj = ring->status_page.obj;
550 if (obj == NULL)
62fdfeaf 551 return;
62fdfeaf
EA
552 obj_priv = to_intel_bo(obj);
553
554 kunmap(obj_priv->pages[0]);
555 i915_gem_object_unpin(obj);
556 drm_gem_object_unreference(obj);
8187a2b7 557 ring->status_page.obj = NULL;
62fdfeaf
EA
558
559 memset(&dev_priv->hws_map, 0, sizeof(dev_priv->hws_map));
62fdfeaf
EA
560}
561
8187a2b7
ZN
562static int init_status_page(struct drm_device *dev,
563 struct intel_ring_buffer *ring)
62fdfeaf
EA
564{
565 drm_i915_private_t *dev_priv = dev->dev_private;
566 struct drm_gem_object *obj;
567 struct drm_i915_gem_object *obj_priv;
568 int ret;
569
62fdfeaf
EA
570 obj = i915_gem_alloc_object(dev, 4096);
571 if (obj == NULL) {
572 DRM_ERROR("Failed to allocate status page\n");
573 ret = -ENOMEM;
574 goto err;
575 }
576 obj_priv = to_intel_bo(obj);
577 obj_priv->agp_type = AGP_USER_CACHED_MEMORY;
578
579 ret = i915_gem_object_pin(obj, 4096);
580 if (ret != 0) {
62fdfeaf
EA
581 goto err_unref;
582 }
583
8187a2b7
ZN
584 ring->status_page.gfx_addr = obj_priv->gtt_offset;
585 ring->status_page.page_addr = kmap(obj_priv->pages[0]);
586 if (ring->status_page.page_addr == NULL) {
62fdfeaf 587 memset(&dev_priv->hws_map, 0, sizeof(dev_priv->hws_map));
62fdfeaf
EA
588 goto err_unpin;
589 }
8187a2b7
ZN
590 ring->status_page.obj = obj;
591 memset(ring->status_page.page_addr, 0, PAGE_SIZE);
62fdfeaf 592
8187a2b7
ZN
593 ring->setup_status_page(dev, ring);
594 DRM_DEBUG_DRIVER("%s hws offset: 0x%08x\n",
595 ring->name, ring->status_page.gfx_addr);
62fdfeaf
EA
596
597 return 0;
598
599err_unpin:
600 i915_gem_object_unpin(obj);
601err_unref:
602 drm_gem_object_unreference(obj);
603err:
8187a2b7 604 return ret;
62fdfeaf
EA
605}
606
8187a2b7
ZN
607
608int intel_init_ring_buffer(struct drm_device *dev,
609 struct intel_ring_buffer *ring)
62fdfeaf 610{
8187a2b7
ZN
611 struct drm_i915_gem_object *obj_priv;
612 struct drm_gem_object *obj;
dd785e35
CW
613 int ret;
614
8187a2b7 615 ring->dev = dev;
62fdfeaf 616
8187a2b7
ZN
617 if (I915_NEED_GFX_HWS(dev)) {
618 ret = init_status_page(dev, ring);
619 if (ret)
620 return ret;
621 }
62fdfeaf 622
8187a2b7 623 obj = i915_gem_alloc_object(dev, ring->size);
62fdfeaf
EA
624 if (obj == NULL) {
625 DRM_ERROR("Failed to allocate ringbuffer\n");
8187a2b7 626 ret = -ENOMEM;
dd785e35 627 goto err_hws;
62fdfeaf 628 }
62fdfeaf 629
8187a2b7
ZN
630 ring->gem_object = obj;
631
632 ret = i915_gem_object_pin(obj, ring->alignment);
dd785e35
CW
633 if (ret)
634 goto err_unref;
62fdfeaf 635
8187a2b7
ZN
636 obj_priv = to_intel_bo(obj);
637 ring->map.size = ring->size;
62fdfeaf 638 ring->map.offset = dev->agp->base + obj_priv->gtt_offset;
62fdfeaf
EA
639 ring->map.type = 0;
640 ring->map.flags = 0;
641 ring->map.mtrr = 0;
642
643 drm_core_ioremap_wc(&ring->map, dev);
644 if (ring->map.handle == NULL) {
645 DRM_ERROR("Failed to map ringbuffer.\n");
8187a2b7 646 ret = -EINVAL;
dd785e35 647 goto err_unpin;
62fdfeaf
EA
648 }
649
8187a2b7
ZN
650 ring->virtual_start = ring->map.handle;
651 ret = ring->init(dev, ring);
dd785e35
CW
652 if (ret)
653 goto err_unmap;
62fdfeaf 654
62fdfeaf
EA
655 if (!drm_core_check_feature(dev, DRIVER_MODESET))
656 i915_kernel_lost_context(dev);
657 else {
8187a2b7
ZN
658 ring->head = ring->get_head(dev, ring);
659 ring->tail = ring->get_tail(dev, ring);
62fdfeaf
EA
660 ring->space = ring->head - (ring->tail + 8);
661 if (ring->space < 0)
8187a2b7 662 ring->space += ring->size;
62fdfeaf 663 }
8187a2b7
ZN
664 INIT_LIST_HEAD(&ring->active_list);
665 INIT_LIST_HEAD(&ring->request_list);
666 return ret;
dd785e35
CW
667
668err_unmap:
669 drm_core_ioremapfree(&ring->map, dev);
670err_unpin:
671 i915_gem_object_unpin(obj);
672err_unref:
673 drm_gem_object_unreference(obj);
674 ring->gem_object = NULL;
675err_hws:
8187a2b7
ZN
676 cleanup_status_page(dev, ring);
677 return ret;
62fdfeaf
EA
678}
679
8187a2b7
ZN
680void intel_cleanup_ring_buffer(struct drm_device *dev,
681 struct intel_ring_buffer *ring)
62fdfeaf 682{
8187a2b7 683 if (ring->gem_object == NULL)
62fdfeaf
EA
684 return;
685
8187a2b7 686 drm_core_ioremapfree(&ring->map, dev);
62fdfeaf 687
8187a2b7
ZN
688 i915_gem_object_unpin(ring->gem_object);
689 drm_gem_object_unreference(ring->gem_object);
690 ring->gem_object = NULL;
691 cleanup_status_page(dev, ring);
62fdfeaf
EA
692}
693
8187a2b7
ZN
694int intel_wrap_ring_buffer(struct drm_device *dev,
695 struct intel_ring_buffer *ring)
62fdfeaf 696{
8187a2b7 697 unsigned int *virt;
62fdfeaf 698 int rem;
8187a2b7 699 rem = ring->size - ring->tail;
62fdfeaf 700
8187a2b7
ZN
701 if (ring->space < rem) {
702 int ret = intel_wait_ring_buffer(dev, ring, rem);
62fdfeaf
EA
703 if (ret)
704 return ret;
705 }
62fdfeaf 706
8187a2b7 707 virt = (unsigned int *)(ring->virtual_start + ring->tail);
1741dd4a
CW
708 rem /= 8;
709 while (rem--) {
62fdfeaf 710 *virt++ = MI_NOOP;
1741dd4a
CW
711 *virt++ = MI_NOOP;
712 }
62fdfeaf 713
8187a2b7 714 ring->tail = 0;
43ed340a 715 ring->space = ring->head - 8;
62fdfeaf
EA
716
717 return 0;
718}
719
8187a2b7
ZN
720int intel_wait_ring_buffer(struct drm_device *dev,
721 struct intel_ring_buffer *ring, int n)
62fdfeaf 722{
8187a2b7 723 unsigned long end;
62fdfeaf
EA
724
725 trace_i915_ring_wait_begin (dev);
8187a2b7
ZN
726 end = jiffies + 3 * HZ;
727 do {
728 ring->head = ring->get_head(dev, ring);
62fdfeaf
EA
729 ring->space = ring->head - (ring->tail + 8);
730 if (ring->space < 0)
8187a2b7 731 ring->space += ring->size;
62fdfeaf
EA
732 if (ring->space >= n) {
733 trace_i915_ring_wait_end (dev);
734 return 0;
735 }
736
737 if (dev->primary->master) {
738 struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
739 if (master_priv->sarea_priv)
740 master_priv->sarea_priv->perf_boxes |= I915_BOX_WAIT;
741 }
d1b851fc 742
8187a2b7
ZN
743 yield();
744 } while (!time_after(jiffies, end));
745 trace_i915_ring_wait_end (dev);
746 return -EBUSY;
747}
62fdfeaf 748
8187a2b7 749void intel_ring_begin(struct drm_device *dev,
be26a10b 750 struct intel_ring_buffer *ring, int num_dwords)
8187a2b7 751{
be26a10b 752 int n = 4*num_dwords;
8187a2b7
ZN
753 if (unlikely(ring->tail + n > ring->size))
754 intel_wrap_ring_buffer(dev, ring);
755 if (unlikely(ring->space < n))
756 intel_wait_ring_buffer(dev, ring, n);
d97ed339
CW
757
758 ring->space -= n;
8187a2b7 759}
62fdfeaf 760
8187a2b7
ZN
761void intel_ring_advance(struct drm_device *dev,
762 struct intel_ring_buffer *ring)
763{
d97ed339 764 ring->tail &= ring->size - 1;
8187a2b7
ZN
765 ring->advance_ring(dev, ring);
766}
62fdfeaf 767
8187a2b7
ZN
768void intel_fill_struct(struct drm_device *dev,
769 struct intel_ring_buffer *ring,
770 void *data,
771 unsigned int len)
772{
773 unsigned int *virt = ring->virtual_start + ring->tail;
774 BUG_ON((len&~(4-1)) != 0);
be26a10b 775 intel_ring_begin(dev, ring, len/4);
8187a2b7
ZN
776 memcpy(virt, data, len);
777 ring->tail += len;
778 ring->tail &= ring->size - 1;
779 ring->space -= len;
780 intel_ring_advance(dev, ring);
781}
62fdfeaf 782
8187a2b7
ZN
783struct intel_ring_buffer render_ring = {
784 .name = "render ring",
785 .regs = {
786 .ctl = PRB0_CTL,
787 .head = PRB0_HEAD,
788 .tail = PRB0_TAIL,
789 .start = PRB0_START
790 },
791 .ring_flag = I915_EXEC_RENDER,
792 .size = 32 * PAGE_SIZE,
793 .alignment = PAGE_SIZE,
794 .virtual_start = NULL,
795 .dev = NULL,
796 .gem_object = NULL,
797 .head = 0,
798 .tail = 0,
799 .space = 0,
8187a2b7
ZN
800 .user_irq_refcount = 0,
801 .irq_gem_seqno = 0,
802 .waiting_gem_seqno = 0,
803 .setup_status_page = render_setup_status_page,
804 .init = init_render_ring,
805 .get_head = render_ring_get_head,
806 .get_tail = render_ring_get_tail,
807 .get_active_head = render_ring_get_active_head,
808 .advance_ring = render_ring_advance_ring,
809 .flush = render_ring_flush,
810 .add_request = render_ring_add_request,
811 .get_gem_seqno = render_ring_get_gem_seqno,
812 .user_irq_get = render_ring_get_user_irq,
813 .user_irq_put = render_ring_put_user_irq,
814 .dispatch_gem_execbuffer = render_ring_dispatch_gem_execbuffer,
815 .status_page = {NULL, 0, NULL},
816 .map = {0,}
817};
d1b851fc
ZN
818
819/* ring buffer for bit-stream decoder */
820
821struct intel_ring_buffer bsd_ring = {
822 .name = "bsd ring",
823 .regs = {
824 .ctl = BSD_RING_CTL,
825 .head = BSD_RING_HEAD,
826 .tail = BSD_RING_TAIL,
827 .start = BSD_RING_START
828 },
829 .ring_flag = I915_EXEC_BSD,
830 .size = 32 * PAGE_SIZE,
831 .alignment = PAGE_SIZE,
832 .virtual_start = NULL,
833 .dev = NULL,
834 .gem_object = NULL,
835 .head = 0,
836 .tail = 0,
837 .space = 0,
d1b851fc
ZN
838 .user_irq_refcount = 0,
839 .irq_gem_seqno = 0,
840 .waiting_gem_seqno = 0,
841 .setup_status_page = bsd_setup_status_page,
842 .init = init_bsd_ring,
843 .get_head = bsd_ring_get_head,
844 .get_tail = bsd_ring_get_tail,
845 .get_active_head = bsd_ring_get_active_head,
846 .advance_ring = bsd_ring_advance_ring,
847 .flush = bsd_ring_flush,
848 .add_request = bsd_ring_add_request,
849 .get_gem_seqno = bsd_ring_get_gem_seqno,
850 .user_irq_get = bsd_ring_get_user_irq,
851 .user_irq_put = bsd_ring_put_user_irq,
852 .dispatch_gem_execbuffer = bsd_ring_dispatch_gem_execbuffer,
853 .status_page = {NULL, 0, NULL},
854 .map = {0,}
855};