]> git.proxmox.com Git - mirror_ubuntu-bionic-kernel.git/blame - drivers/gpu/drm/i915/intel_ringbuffer.c
drm/i915: Prevent machine death on Ivybridge context switching
[mirror_ubuntu-bionic-kernel.git] / drivers / gpu / drm / i915 / intel_ringbuffer.c
CommitLineData
62fdfeaf
EA
1/*
2 * Copyright © 2008-2010 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 * Zou Nan hai <nanhai.zou@intel.com>
26 * Xiang Hai hao<haihao.xiang@intel.com>
27 *
28 */
29
a4d8a0fe 30#include <linux/log2.h>
760285e7 31#include <drm/drmP.h>
62fdfeaf 32#include "i915_drv.h"
760285e7 33#include <drm/i915_drm.h>
62fdfeaf 34#include "i915_trace.h"
881f47b6 35#include "intel_drv.h"
62fdfeaf 36
82e104cc 37int __intel_ring_space(int head, int tail, int size)
c7dca47b 38{
4f54741e
DG
39 int space = head - tail;
40 if (space <= 0)
1cf0ba14 41 space += size;
4f54741e 42 return space - I915_RING_FREE_SPACE;
c7dca47b
CW
43}
44
ebd0fd4b
DG
45void intel_ring_update_space(struct intel_ringbuffer *ringbuf)
46{
47 if (ringbuf->last_retired_head != -1) {
48 ringbuf->head = ringbuf->last_retired_head;
49 ringbuf->last_retired_head = -1;
50 }
51
52 ringbuf->space = __intel_ring_space(ringbuf->head & HEAD_ADDR,
53 ringbuf->tail, ringbuf->size);
54}
55
82e104cc 56int intel_ring_space(struct intel_ringbuffer *ringbuf)
1cf0ba14 57{
ebd0fd4b
DG
58 intel_ring_update_space(ringbuf);
59 return ringbuf->space;
1cf0ba14
CW
60}
61
117897f4 62bool intel_engine_stopped(struct intel_engine_cs *engine)
09246732 63{
0bc40be8 64 struct drm_i915_private *dev_priv = engine->dev->dev_private;
666796da 65 return dev_priv->gpu_error.stop_rings & intel_engine_flag(engine);
88b4aa87 66}
09246732 67
0bc40be8 68static void __intel_ring_advance(struct intel_engine_cs *engine)
88b4aa87 69{
0bc40be8 70 struct intel_ringbuffer *ringbuf = engine->buffer;
93b0a4e0 71 ringbuf->tail &= ringbuf->size - 1;
117897f4 72 if (intel_engine_stopped(engine))
09246732 73 return;
0bc40be8 74 engine->write_tail(engine, ringbuf->tail);
09246732
CW
75}
76
b72f3acb 77static int
a84c3ae1 78gen2_render_ring_flush(struct drm_i915_gem_request *req,
46f0f8d1
CW
79 u32 invalidate_domains,
80 u32 flush_domains)
81{
4a570db5 82 struct intel_engine_cs *engine = req->engine;
46f0f8d1
CW
83 u32 cmd;
84 int ret;
85
86 cmd = MI_FLUSH;
31b14c9f 87 if (((invalidate_domains|flush_domains) & I915_GEM_DOMAIN_RENDER) == 0)
46f0f8d1
CW
88 cmd |= MI_NO_WRITE_FLUSH;
89
90 if (invalidate_domains & I915_GEM_DOMAIN_SAMPLER)
91 cmd |= MI_READ_FLUSH;
92
5fb9de1a 93 ret = intel_ring_begin(req, 2);
46f0f8d1
CW
94 if (ret)
95 return ret;
96
e2f80391
TU
97 intel_ring_emit(engine, cmd);
98 intel_ring_emit(engine, MI_NOOP);
99 intel_ring_advance(engine);
46f0f8d1
CW
100
101 return 0;
102}
103
104static int
a84c3ae1 105gen4_render_ring_flush(struct drm_i915_gem_request *req,
46f0f8d1
CW
106 u32 invalidate_domains,
107 u32 flush_domains)
62fdfeaf 108{
4a570db5 109 struct intel_engine_cs *engine = req->engine;
e2f80391 110 struct drm_device *dev = engine->dev;
6f392d54 111 u32 cmd;
b72f3acb 112 int ret;
6f392d54 113
36d527de
CW
114 /*
115 * read/write caches:
116 *
117 * I915_GEM_DOMAIN_RENDER is always invalidated, but is
118 * only flushed if MI_NO_WRITE_FLUSH is unset. On 965, it is
119 * also flushed at 2d versus 3d pipeline switches.
120 *
121 * read-only caches:
122 *
123 * I915_GEM_DOMAIN_SAMPLER is flushed on pre-965 if
124 * MI_READ_FLUSH is set, and is always flushed on 965.
125 *
126 * I915_GEM_DOMAIN_COMMAND may not exist?
127 *
128 * I915_GEM_DOMAIN_INSTRUCTION, which exists on 965, is
129 * invalidated when MI_EXE_FLUSH is set.
130 *
131 * I915_GEM_DOMAIN_VERTEX, which exists on 965, is
132 * invalidated with every MI_FLUSH.
133 *
134 * TLBs:
135 *
136 * On 965, TLBs associated with I915_GEM_DOMAIN_COMMAND
137 * and I915_GEM_DOMAIN_CPU in are invalidated at PTE write and
138 * I915_GEM_DOMAIN_RENDER and I915_GEM_DOMAIN_SAMPLER
139 * are flushed at any MI_FLUSH.
140 */
141
142 cmd = MI_FLUSH | MI_NO_WRITE_FLUSH;
46f0f8d1 143 if ((invalidate_domains|flush_domains) & I915_GEM_DOMAIN_RENDER)
36d527de 144 cmd &= ~MI_NO_WRITE_FLUSH;
36d527de
CW
145 if (invalidate_domains & I915_GEM_DOMAIN_INSTRUCTION)
146 cmd |= MI_EXE_FLUSH;
62fdfeaf 147
36d527de
CW
148 if (invalidate_domains & I915_GEM_DOMAIN_COMMAND &&
149 (IS_G4X(dev) || IS_GEN5(dev)))
150 cmd |= MI_INVALIDATE_ISP;
70eac33e 151
5fb9de1a 152 ret = intel_ring_begin(req, 2);
36d527de
CW
153 if (ret)
154 return ret;
b72f3acb 155
e2f80391
TU
156 intel_ring_emit(engine, cmd);
157 intel_ring_emit(engine, MI_NOOP);
158 intel_ring_advance(engine);
b72f3acb
CW
159
160 return 0;
8187a2b7
ZN
161}
162
8d315287
JB
163/**
164 * Emits a PIPE_CONTROL with a non-zero post-sync operation, for
165 * implementing two workarounds on gen6. From section 1.4.7.1
166 * "PIPE_CONTROL" of the Sandy Bridge PRM volume 2 part 1:
167 *
168 * [DevSNB-C+{W/A}] Before any depth stall flush (including those
169 * produced by non-pipelined state commands), software needs to first
170 * send a PIPE_CONTROL with no bits set except Post-Sync Operation !=
171 * 0.
172 *
173 * [Dev-SNB{W/A}]: Before a PIPE_CONTROL with Write Cache Flush Enable
174 * =1, a PIPE_CONTROL with any non-zero post-sync-op is required.
175 *
176 * And the workaround for these two requires this workaround first:
177 *
178 * [Dev-SNB{W/A}]: Pipe-control with CS-stall bit set must be sent
179 * BEFORE the pipe-control with a post-sync op and no write-cache
180 * flushes.
181 *
182 * And this last workaround is tricky because of the requirements on
183 * that bit. From section 1.4.7.2.3 "Stall" of the Sandy Bridge PRM
184 * volume 2 part 1:
185 *
186 * "1 of the following must also be set:
187 * - Render Target Cache Flush Enable ([12] of DW1)
188 * - Depth Cache Flush Enable ([0] of DW1)
189 * - Stall at Pixel Scoreboard ([1] of DW1)
190 * - Depth Stall ([13] of DW1)
191 * - Post-Sync Operation ([13] of DW1)
192 * - Notify Enable ([8] of DW1)"
193 *
194 * The cache flushes require the workaround flush that triggered this
195 * one, so we can't use it. Depth stall would trigger the same.
196 * Post-sync nonzero is what triggered this second workaround, so we
197 * can't use that one either. Notify enable is IRQs, which aren't
198 * really our business. That leaves only stall at scoreboard.
199 */
200static int
f2cf1fcc 201intel_emit_post_sync_nonzero_flush(struct drm_i915_gem_request *req)
8d315287 202{
4a570db5 203 struct intel_engine_cs *engine = req->engine;
e2f80391 204 u32 scratch_addr = engine->scratch.gtt_offset + 2 * CACHELINE_BYTES;
8d315287
JB
205 int ret;
206
5fb9de1a 207 ret = intel_ring_begin(req, 6);
8d315287
JB
208 if (ret)
209 return ret;
210
e2f80391
TU
211 intel_ring_emit(engine, GFX_OP_PIPE_CONTROL(5));
212 intel_ring_emit(engine, PIPE_CONTROL_CS_STALL |
8d315287 213 PIPE_CONTROL_STALL_AT_SCOREBOARD);
e2f80391
TU
214 intel_ring_emit(engine, scratch_addr | PIPE_CONTROL_GLOBAL_GTT); /* address */
215 intel_ring_emit(engine, 0); /* low dword */
216 intel_ring_emit(engine, 0); /* high dword */
217 intel_ring_emit(engine, MI_NOOP);
218 intel_ring_advance(engine);
8d315287 219
5fb9de1a 220 ret = intel_ring_begin(req, 6);
8d315287
JB
221 if (ret)
222 return ret;
223
e2f80391
TU
224 intel_ring_emit(engine, GFX_OP_PIPE_CONTROL(5));
225 intel_ring_emit(engine, PIPE_CONTROL_QW_WRITE);
226 intel_ring_emit(engine, scratch_addr | PIPE_CONTROL_GLOBAL_GTT); /* address */
227 intel_ring_emit(engine, 0);
228 intel_ring_emit(engine, 0);
229 intel_ring_emit(engine, MI_NOOP);
230 intel_ring_advance(engine);
8d315287
JB
231
232 return 0;
233}
234
235static int
a84c3ae1
JH
236gen6_render_ring_flush(struct drm_i915_gem_request *req,
237 u32 invalidate_domains, u32 flush_domains)
8d315287 238{
4a570db5 239 struct intel_engine_cs *engine = req->engine;
8d315287 240 u32 flags = 0;
e2f80391 241 u32 scratch_addr = engine->scratch.gtt_offset + 2 * CACHELINE_BYTES;
8d315287
JB
242 int ret;
243
b3111509 244 /* Force SNB workarounds for PIPE_CONTROL flushes */
f2cf1fcc 245 ret = intel_emit_post_sync_nonzero_flush(req);
b3111509
PZ
246 if (ret)
247 return ret;
248
8d315287
JB
249 /* Just flush everything. Experiments have shown that reducing the
250 * number of bits based on the write domains has little performance
251 * impact.
252 */
7d54a904
CW
253 if (flush_domains) {
254 flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
255 flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
256 /*
257 * Ensure that any following seqno writes only happen
258 * when the render cache is indeed flushed.
259 */
97f209bc 260 flags |= PIPE_CONTROL_CS_STALL;
7d54a904
CW
261 }
262 if (invalidate_domains) {
263 flags |= PIPE_CONTROL_TLB_INVALIDATE;
264 flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
265 flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
266 flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
267 flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
268 flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
269 /*
270 * TLB invalidate requires a post-sync write.
271 */
3ac78313 272 flags |= PIPE_CONTROL_QW_WRITE | PIPE_CONTROL_CS_STALL;
7d54a904 273 }
8d315287 274
5fb9de1a 275 ret = intel_ring_begin(req, 4);
8d315287
JB
276 if (ret)
277 return ret;
278
e2f80391
TU
279 intel_ring_emit(engine, GFX_OP_PIPE_CONTROL(4));
280 intel_ring_emit(engine, flags);
281 intel_ring_emit(engine, scratch_addr | PIPE_CONTROL_GLOBAL_GTT);
282 intel_ring_emit(engine, 0);
283 intel_ring_advance(engine);
8d315287
JB
284
285 return 0;
286}
287
f3987631 288static int
f2cf1fcc 289gen7_render_ring_cs_stall_wa(struct drm_i915_gem_request *req)
f3987631 290{
4a570db5 291 struct intel_engine_cs *engine = req->engine;
f3987631
PZ
292 int ret;
293
5fb9de1a 294 ret = intel_ring_begin(req, 4);
f3987631
PZ
295 if (ret)
296 return ret;
297
e2f80391
TU
298 intel_ring_emit(engine, GFX_OP_PIPE_CONTROL(4));
299 intel_ring_emit(engine, PIPE_CONTROL_CS_STALL |
f3987631 300 PIPE_CONTROL_STALL_AT_SCOREBOARD);
e2f80391
TU
301 intel_ring_emit(engine, 0);
302 intel_ring_emit(engine, 0);
303 intel_ring_advance(engine);
f3987631
PZ
304
305 return 0;
306}
307
4772eaeb 308static int
a84c3ae1 309gen7_render_ring_flush(struct drm_i915_gem_request *req,
4772eaeb
PZ
310 u32 invalidate_domains, u32 flush_domains)
311{
4a570db5 312 struct intel_engine_cs *engine = req->engine;
4772eaeb 313 u32 flags = 0;
e2f80391 314 u32 scratch_addr = engine->scratch.gtt_offset + 2 * CACHELINE_BYTES;
4772eaeb
PZ
315 int ret;
316
f3987631
PZ
317 /*
318 * Ensure that any following seqno writes only happen when the render
319 * cache is indeed flushed.
320 *
321 * Workaround: 4th PIPE_CONTROL command (except the ones with only
322 * read-cache invalidate bits set) must have the CS_STALL bit set. We
323 * don't try to be clever and just set it unconditionally.
324 */
325 flags |= PIPE_CONTROL_CS_STALL;
326
4772eaeb
PZ
327 /* Just flush everything. Experiments have shown that reducing the
328 * number of bits based on the write domains has little performance
329 * impact.
330 */
331 if (flush_domains) {
332 flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
333 flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
965fd602 334 flags |= PIPE_CONTROL_DC_FLUSH_ENABLE;
40a24488 335 flags |= PIPE_CONTROL_FLUSH_ENABLE;
4772eaeb
PZ
336 }
337 if (invalidate_domains) {
338 flags |= PIPE_CONTROL_TLB_INVALIDATE;
339 flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
340 flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
341 flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
342 flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
343 flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
148b83d0 344 flags |= PIPE_CONTROL_MEDIA_STATE_CLEAR;
4772eaeb
PZ
345 /*
346 * TLB invalidate requires a post-sync write.
347 */
348 flags |= PIPE_CONTROL_QW_WRITE;
b9e1faa7 349 flags |= PIPE_CONTROL_GLOBAL_GTT_IVB;
f3987631 350
add284a3
CW
351 flags |= PIPE_CONTROL_STALL_AT_SCOREBOARD;
352
f3987631
PZ
353 /* Workaround: we must issue a pipe_control with CS-stall bit
354 * set before a pipe_control command that has the state cache
355 * invalidate bit set. */
f2cf1fcc 356 gen7_render_ring_cs_stall_wa(req);
4772eaeb
PZ
357 }
358
5fb9de1a 359 ret = intel_ring_begin(req, 4);
4772eaeb
PZ
360 if (ret)
361 return ret;
362
e2f80391
TU
363 intel_ring_emit(engine, GFX_OP_PIPE_CONTROL(4));
364 intel_ring_emit(engine, flags);
365 intel_ring_emit(engine, scratch_addr);
366 intel_ring_emit(engine, 0);
367 intel_ring_advance(engine);
4772eaeb
PZ
368
369 return 0;
370}
371
884ceace 372static int
f2cf1fcc 373gen8_emit_pipe_control(struct drm_i915_gem_request *req,
884ceace
KG
374 u32 flags, u32 scratch_addr)
375{
4a570db5 376 struct intel_engine_cs *engine = req->engine;
884ceace
KG
377 int ret;
378
5fb9de1a 379 ret = intel_ring_begin(req, 6);
884ceace
KG
380 if (ret)
381 return ret;
382
e2f80391
TU
383 intel_ring_emit(engine, GFX_OP_PIPE_CONTROL(6));
384 intel_ring_emit(engine, flags);
385 intel_ring_emit(engine, scratch_addr);
386 intel_ring_emit(engine, 0);
387 intel_ring_emit(engine, 0);
388 intel_ring_emit(engine, 0);
389 intel_ring_advance(engine);
884ceace
KG
390
391 return 0;
392}
393
a5f3d68e 394static int
a84c3ae1 395gen8_render_ring_flush(struct drm_i915_gem_request *req,
a5f3d68e
BW
396 u32 invalidate_domains, u32 flush_domains)
397{
398 u32 flags = 0;
4a570db5 399 u32 scratch_addr = req->engine->scratch.gtt_offset + 2 * CACHELINE_BYTES;
02c9f7e3 400 int ret;
a5f3d68e
BW
401
402 flags |= PIPE_CONTROL_CS_STALL;
403
404 if (flush_domains) {
405 flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
406 flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
965fd602 407 flags |= PIPE_CONTROL_DC_FLUSH_ENABLE;
40a24488 408 flags |= PIPE_CONTROL_FLUSH_ENABLE;
a5f3d68e
BW
409 }
410 if (invalidate_domains) {
411 flags |= PIPE_CONTROL_TLB_INVALIDATE;
412 flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
413 flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
414 flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
415 flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
416 flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
417 flags |= PIPE_CONTROL_QW_WRITE;
418 flags |= PIPE_CONTROL_GLOBAL_GTT_IVB;
02c9f7e3
KG
419
420 /* WaCsStallBeforeStateCacheInvalidate:bdw,chv */
f2cf1fcc 421 ret = gen8_emit_pipe_control(req,
02c9f7e3
KG
422 PIPE_CONTROL_CS_STALL |
423 PIPE_CONTROL_STALL_AT_SCOREBOARD,
424 0);
425 if (ret)
426 return ret;
a5f3d68e
BW
427 }
428
f2cf1fcc 429 return gen8_emit_pipe_control(req, flags, scratch_addr);
a5f3d68e
BW
430}
431
0bc40be8 432static void ring_write_tail(struct intel_engine_cs *engine,
297b0c5b 433 u32 value)
d46eefa2 434{
0bc40be8
TU
435 struct drm_i915_private *dev_priv = engine->dev->dev_private;
436 I915_WRITE_TAIL(engine, value);
d46eefa2
XH
437}
438
0bc40be8 439u64 intel_ring_get_active_head(struct intel_engine_cs *engine)
8187a2b7 440{
0bc40be8 441 struct drm_i915_private *dev_priv = engine->dev->dev_private;
50877445 442 u64 acthd;
8187a2b7 443
0bc40be8
TU
444 if (INTEL_INFO(engine->dev)->gen >= 8)
445 acthd = I915_READ64_2x32(RING_ACTHD(engine->mmio_base),
446 RING_ACTHD_UDW(engine->mmio_base));
447 else if (INTEL_INFO(engine->dev)->gen >= 4)
448 acthd = I915_READ(RING_ACTHD(engine->mmio_base));
50877445
CW
449 else
450 acthd = I915_READ(ACTHD);
451
452 return acthd;
8187a2b7
ZN
453}
454
0bc40be8 455static void ring_setup_phys_status_page(struct intel_engine_cs *engine)
035dc1e0 456{
0bc40be8 457 struct drm_i915_private *dev_priv = engine->dev->dev_private;
035dc1e0
DV
458 u32 addr;
459
460 addr = dev_priv->status_page_dmah->busaddr;
0bc40be8 461 if (INTEL_INFO(engine->dev)->gen >= 4)
035dc1e0
DV
462 addr |= (dev_priv->status_page_dmah->busaddr >> 28) & 0xf0;
463 I915_WRITE(HWS_PGA, addr);
464}
465
0bc40be8 466static void intel_ring_setup_status_page(struct intel_engine_cs *engine)
af75f269 467{
0bc40be8
TU
468 struct drm_device *dev = engine->dev;
469 struct drm_i915_private *dev_priv = engine->dev->dev_private;
f0f59a00 470 i915_reg_t mmio;
af75f269
DL
471
472 /* The ring status page addresses are no longer next to the rest of
473 * the ring registers as of gen7.
474 */
475 if (IS_GEN7(dev)) {
0bc40be8 476 switch (engine->id) {
af75f269
DL
477 case RCS:
478 mmio = RENDER_HWS_PGA_GEN7;
479 break;
480 case BCS:
481 mmio = BLT_HWS_PGA_GEN7;
482 break;
483 /*
484 * VCS2 actually doesn't exist on Gen7. Only shut up
485 * gcc switch check warning
486 */
487 case VCS2:
488 case VCS:
489 mmio = BSD_HWS_PGA_GEN7;
490 break;
491 case VECS:
492 mmio = VEBOX_HWS_PGA_GEN7;
493 break;
494 }
0bc40be8
TU
495 } else if (IS_GEN6(engine->dev)) {
496 mmio = RING_HWS_PGA_GEN6(engine->mmio_base);
af75f269
DL
497 } else {
498 /* XXX: gen8 returns to sanity */
0bc40be8 499 mmio = RING_HWS_PGA(engine->mmio_base);
af75f269
DL
500 }
501
0bc40be8 502 I915_WRITE(mmio, (u32)engine->status_page.gfx_addr);
af75f269
DL
503 POSTING_READ(mmio);
504
505 /*
506 * Flush the TLB for this page
507 *
508 * FIXME: These two bits have disappeared on gen8, so a question
509 * arises: do we still need this and if so how should we go about
510 * invalidating the TLB?
511 */
512 if (INTEL_INFO(dev)->gen >= 6 && INTEL_INFO(dev)->gen < 8) {
0bc40be8 513 i915_reg_t reg = RING_INSTPM(engine->mmio_base);
af75f269
DL
514
515 /* ring should be idle before issuing a sync flush*/
0bc40be8 516 WARN_ON((I915_READ_MODE(engine) & MODE_IDLE) == 0);
af75f269
DL
517
518 I915_WRITE(reg,
519 _MASKED_BIT_ENABLE(INSTPM_TLB_INVALIDATE |
520 INSTPM_SYNC_FLUSH));
521 if (wait_for((I915_READ(reg) & INSTPM_SYNC_FLUSH) == 0,
522 1000))
523 DRM_ERROR("%s: wait for SyncFlush to complete for TLB invalidation timed out\n",
0bc40be8 524 engine->name);
af75f269
DL
525 }
526}
527
0bc40be8 528static bool stop_ring(struct intel_engine_cs *engine)
8187a2b7 529{
0bc40be8 530 struct drm_i915_private *dev_priv = to_i915(engine->dev);
8187a2b7 531
0bc40be8
TU
532 if (!IS_GEN2(engine->dev)) {
533 I915_WRITE_MODE(engine, _MASKED_BIT_ENABLE(STOP_RING));
534 if (wait_for((I915_READ_MODE(engine) & MODE_IDLE) != 0, 1000)) {
535 DRM_ERROR("%s : timed out trying to stop ring\n",
536 engine->name);
9bec9b13
CW
537 /* Sometimes we observe that the idle flag is not
538 * set even though the ring is empty. So double
539 * check before giving up.
540 */
0bc40be8 541 if (I915_READ_HEAD(engine) != I915_READ_TAIL(engine))
9bec9b13 542 return false;
9991ae78
CW
543 }
544 }
b7884eb4 545
0bc40be8
TU
546 I915_WRITE_CTL(engine, 0);
547 I915_WRITE_HEAD(engine, 0);
548 engine->write_tail(engine, 0);
8187a2b7 549
0bc40be8
TU
550 if (!IS_GEN2(engine->dev)) {
551 (void)I915_READ_CTL(engine);
552 I915_WRITE_MODE(engine, _MASKED_BIT_DISABLE(STOP_RING));
9991ae78 553 }
a51435a3 554
0bc40be8 555 return (I915_READ_HEAD(engine) & HEAD_ADDR) == 0;
9991ae78 556}
8187a2b7 557
fc0768ce
TE
558void intel_engine_init_hangcheck(struct intel_engine_cs *engine)
559{
560 memset(&engine->hangcheck, 0, sizeof(engine->hangcheck));
561}
562
0bc40be8 563static int init_ring_common(struct intel_engine_cs *engine)
9991ae78 564{
0bc40be8 565 struct drm_device *dev = engine->dev;
9991ae78 566 struct drm_i915_private *dev_priv = dev->dev_private;
0bc40be8 567 struct intel_ringbuffer *ringbuf = engine->buffer;
93b0a4e0 568 struct drm_i915_gem_object *obj = ringbuf->obj;
9991ae78
CW
569 int ret = 0;
570
59bad947 571 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
9991ae78 572
0bc40be8 573 if (!stop_ring(engine)) {
9991ae78 574 /* G45 ring initialization often fails to reset head to zero */
6fd0d56e
CW
575 DRM_DEBUG_KMS("%s head not reset to zero "
576 "ctl %08x head %08x tail %08x start %08x\n",
0bc40be8
TU
577 engine->name,
578 I915_READ_CTL(engine),
579 I915_READ_HEAD(engine),
580 I915_READ_TAIL(engine),
581 I915_READ_START(engine));
8187a2b7 582
0bc40be8 583 if (!stop_ring(engine)) {
6fd0d56e
CW
584 DRM_ERROR("failed to set %s head to zero "
585 "ctl %08x head %08x tail %08x start %08x\n",
0bc40be8
TU
586 engine->name,
587 I915_READ_CTL(engine),
588 I915_READ_HEAD(engine),
589 I915_READ_TAIL(engine),
590 I915_READ_START(engine));
9991ae78
CW
591 ret = -EIO;
592 goto out;
6fd0d56e 593 }
8187a2b7
ZN
594 }
595
9991ae78 596 if (I915_NEED_GFX_HWS(dev))
0bc40be8 597 intel_ring_setup_status_page(engine);
9991ae78 598 else
0bc40be8 599 ring_setup_phys_status_page(engine);
9991ae78 600
ece4a17d 601 /* Enforce ordering by reading HEAD register back */
0bc40be8 602 I915_READ_HEAD(engine);
ece4a17d 603
0d8957c8
DV
604 /* Initialize the ring. This must happen _after_ we've cleared the ring
605 * registers with the above sequence (the readback of the HEAD registers
606 * also enforces ordering), otherwise the hw might lose the new ring
607 * register values. */
0bc40be8 608 I915_WRITE_START(engine, i915_gem_obj_ggtt_offset(obj));
95468892
CW
609
610 /* WaClearRingBufHeadRegAtInit:ctg,elk */
0bc40be8 611 if (I915_READ_HEAD(engine))
95468892 612 DRM_DEBUG("%s initialization failed [head=%08x], fudging\n",
0bc40be8
TU
613 engine->name, I915_READ_HEAD(engine));
614 I915_WRITE_HEAD(engine, 0);
615 (void)I915_READ_HEAD(engine);
95468892 616
0bc40be8 617 I915_WRITE_CTL(engine,
93b0a4e0 618 ((ringbuf->size - PAGE_SIZE) & RING_NR_PAGES)
5d031e5b 619 | RING_VALID);
8187a2b7 620
8187a2b7 621 /* If the head is still not zero, the ring is dead */
0bc40be8
TU
622 if (wait_for((I915_READ_CTL(engine) & RING_VALID) != 0 &&
623 I915_READ_START(engine) == i915_gem_obj_ggtt_offset(obj) &&
624 (I915_READ_HEAD(engine) & HEAD_ADDR) == 0, 50)) {
e74cfed5 625 DRM_ERROR("%s initialization failed "
48e48a0b 626 "ctl %08x (valid? %d) head %08x tail %08x start %08x [expected %08lx]\n",
0bc40be8
TU
627 engine->name,
628 I915_READ_CTL(engine),
629 I915_READ_CTL(engine) & RING_VALID,
630 I915_READ_HEAD(engine), I915_READ_TAIL(engine),
631 I915_READ_START(engine),
632 (unsigned long)i915_gem_obj_ggtt_offset(obj));
b7884eb4
DV
633 ret = -EIO;
634 goto out;
8187a2b7
ZN
635 }
636
ebd0fd4b 637 ringbuf->last_retired_head = -1;
0bc40be8
TU
638 ringbuf->head = I915_READ_HEAD(engine);
639 ringbuf->tail = I915_READ_TAIL(engine) & TAIL_ADDR;
ebd0fd4b 640 intel_ring_update_space(ringbuf);
1ec14ad3 641
fc0768ce 642 intel_engine_init_hangcheck(engine);
50f018df 643
b7884eb4 644out:
59bad947 645 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
b7884eb4
DV
646
647 return ret;
8187a2b7
ZN
648}
649
9b1136d5 650void
0bc40be8 651intel_fini_pipe_control(struct intel_engine_cs *engine)
9b1136d5 652{
0bc40be8 653 struct drm_device *dev = engine->dev;
9b1136d5 654
0bc40be8 655 if (engine->scratch.obj == NULL)
9b1136d5
OM
656 return;
657
658 if (INTEL_INFO(dev)->gen >= 5) {
0bc40be8
TU
659 kunmap(sg_page(engine->scratch.obj->pages->sgl));
660 i915_gem_object_ggtt_unpin(engine->scratch.obj);
9b1136d5
OM
661 }
662
0bc40be8
TU
663 drm_gem_object_unreference(&engine->scratch.obj->base);
664 engine->scratch.obj = NULL;
9b1136d5
OM
665}
666
667int
0bc40be8 668intel_init_pipe_control(struct intel_engine_cs *engine)
c6df541c 669{
c6df541c
CW
670 int ret;
671
0bc40be8 672 WARN_ON(engine->scratch.obj);
c6df541c 673
0bc40be8
TU
674 engine->scratch.obj = i915_gem_alloc_object(engine->dev, 4096);
675 if (engine->scratch.obj == NULL) {
c6df541c
CW
676 DRM_ERROR("Failed to allocate seqno page\n");
677 ret = -ENOMEM;
678 goto err;
679 }
e4ffd173 680
0bc40be8
TU
681 ret = i915_gem_object_set_cache_level(engine->scratch.obj,
682 I915_CACHE_LLC);
a9cc726c
DV
683 if (ret)
684 goto err_unref;
c6df541c 685
0bc40be8 686 ret = i915_gem_obj_ggtt_pin(engine->scratch.obj, 4096, 0);
c6df541c
CW
687 if (ret)
688 goto err_unref;
689
0bc40be8
TU
690 engine->scratch.gtt_offset = i915_gem_obj_ggtt_offset(engine->scratch.obj);
691 engine->scratch.cpu_page = kmap(sg_page(engine->scratch.obj->pages->sgl));
692 if (engine->scratch.cpu_page == NULL) {
56b085a0 693 ret = -ENOMEM;
c6df541c 694 goto err_unpin;
56b085a0 695 }
c6df541c 696
2b1086cc 697 DRM_DEBUG_DRIVER("%s pipe control offset: 0x%08x\n",
0bc40be8 698 engine->name, engine->scratch.gtt_offset);
c6df541c
CW
699 return 0;
700
701err_unpin:
0bc40be8 702 i915_gem_object_ggtt_unpin(engine->scratch.obj);
c6df541c 703err_unref:
0bc40be8 704 drm_gem_object_unreference(&engine->scratch.obj->base);
c6df541c 705err:
c6df541c
CW
706 return ret;
707}
708
e2be4faf 709static int intel_ring_workarounds_emit(struct drm_i915_gem_request *req)
86d7f238 710{
7225342a 711 int ret, i;
4a570db5 712 struct intel_engine_cs *engine = req->engine;
e2f80391 713 struct drm_device *dev = engine->dev;
888b5995 714 struct drm_i915_private *dev_priv = dev->dev_private;
7225342a 715 struct i915_workarounds *w = &dev_priv->workarounds;
888b5995 716
02235808 717 if (w->count == 0)
7225342a 718 return 0;
888b5995 719
e2f80391 720 engine->gpu_caches_dirty = true;
4866d729 721 ret = intel_ring_flush_all_caches(req);
7225342a
MK
722 if (ret)
723 return ret;
888b5995 724
5fb9de1a 725 ret = intel_ring_begin(req, (w->count * 2 + 2));
7225342a
MK
726 if (ret)
727 return ret;
728
e2f80391 729 intel_ring_emit(engine, MI_LOAD_REGISTER_IMM(w->count));
7225342a 730 for (i = 0; i < w->count; i++) {
e2f80391
TU
731 intel_ring_emit_reg(engine, w->reg[i].addr);
732 intel_ring_emit(engine, w->reg[i].value);
7225342a 733 }
e2f80391 734 intel_ring_emit(engine, MI_NOOP);
7225342a 735
e2f80391 736 intel_ring_advance(engine);
7225342a 737
e2f80391 738 engine->gpu_caches_dirty = true;
4866d729 739 ret = intel_ring_flush_all_caches(req);
7225342a
MK
740 if (ret)
741 return ret;
888b5995 742
7225342a 743 DRM_DEBUG_DRIVER("Number of Workarounds emitted: %d\n", w->count);
888b5995 744
7225342a 745 return 0;
86d7f238
AS
746}
747
8753181e 748static int intel_rcs_ctx_init(struct drm_i915_gem_request *req)
8f0e2b9d
DV
749{
750 int ret;
751
e2be4faf 752 ret = intel_ring_workarounds_emit(req);
8f0e2b9d
DV
753 if (ret != 0)
754 return ret;
755
be01363f 756 ret = i915_gem_render_state_init(req);
8f0e2b9d 757 if (ret)
e26e1b97 758 return ret;
8f0e2b9d 759
e26e1b97 760 return 0;
8f0e2b9d
DV
761}
762
7225342a 763static int wa_add(struct drm_i915_private *dev_priv,
f0f59a00
VS
764 i915_reg_t addr,
765 const u32 mask, const u32 val)
7225342a
MK
766{
767 const u32 idx = dev_priv->workarounds.count;
768
769 if (WARN_ON(idx >= I915_MAX_WA_REGS))
770 return -ENOSPC;
771
772 dev_priv->workarounds.reg[idx].addr = addr;
773 dev_priv->workarounds.reg[idx].value = val;
774 dev_priv->workarounds.reg[idx].mask = mask;
775
776 dev_priv->workarounds.count++;
777
778 return 0;
86d7f238
AS
779}
780
ca5a0fbd 781#define WA_REG(addr, mask, val) do { \
cf4b0de6 782 const int r = wa_add(dev_priv, (addr), (mask), (val)); \
7225342a
MK
783 if (r) \
784 return r; \
ca5a0fbd 785 } while (0)
7225342a
MK
786
787#define WA_SET_BIT_MASKED(addr, mask) \
26459343 788 WA_REG(addr, (mask), _MASKED_BIT_ENABLE(mask))
7225342a
MK
789
790#define WA_CLR_BIT_MASKED(addr, mask) \
26459343 791 WA_REG(addr, (mask), _MASKED_BIT_DISABLE(mask))
7225342a 792
98533251 793#define WA_SET_FIELD_MASKED(addr, mask, value) \
cf4b0de6 794 WA_REG(addr, mask, _MASKED_FIELD(mask, value))
7225342a 795
cf4b0de6
DL
796#define WA_SET_BIT(addr, mask) WA_REG(addr, mask, I915_READ(addr) | (mask))
797#define WA_CLR_BIT(addr, mask) WA_REG(addr, mask, I915_READ(addr) & ~(mask))
7225342a 798
cf4b0de6 799#define WA_WRITE(addr, val) WA_REG(addr, 0xffffffff, val)
7225342a 800
0bc40be8
TU
801static int wa_ring_whitelist_reg(struct intel_engine_cs *engine,
802 i915_reg_t reg)
33136b06 803{
0bc40be8 804 struct drm_i915_private *dev_priv = engine->dev->dev_private;
33136b06 805 struct i915_workarounds *wa = &dev_priv->workarounds;
0bc40be8 806 const uint32_t index = wa->hw_whitelist_count[engine->id];
33136b06
AS
807
808 if (WARN_ON(index >= RING_MAX_NONPRIV_SLOTS))
809 return -EINVAL;
810
0bc40be8 811 WA_WRITE(RING_FORCE_TO_NONPRIV(engine->mmio_base, index),
33136b06 812 i915_mmio_reg_offset(reg));
0bc40be8 813 wa->hw_whitelist_count[engine->id]++;
33136b06
AS
814
815 return 0;
816}
817
0bc40be8 818static int gen8_init_workarounds(struct intel_engine_cs *engine)
e9a64ada 819{
0bc40be8 820 struct drm_device *dev = engine->dev;
68c6198b
AS
821 struct drm_i915_private *dev_priv = dev->dev_private;
822
823 WA_SET_BIT_MASKED(INSTPM, INSTPM_FORCE_ORDERING);
e9a64ada 824
717d84d6
AS
825 /* WaDisableAsyncFlipPerfMode:bdw,chv */
826 WA_SET_BIT_MASKED(MI_MODE, ASYNC_FLIP_PERF_DISABLE);
827
d0581194
AS
828 /* WaDisablePartialInstShootdown:bdw,chv */
829 WA_SET_BIT_MASKED(GEN8_ROW_CHICKEN,
830 PARTIAL_INSTRUCTION_SHOOTDOWN_DISABLE);
831
a340af58
AS
832 /* Use Force Non-Coherent whenever executing a 3D context. This is a
833 * workaround for for a possible hang in the unlikely event a TLB
834 * invalidation occurs during a PSD flush.
835 */
836 /* WaForceEnableNonCoherent:bdw,chv */
120f5d28 837 /* WaHdcDisableFetchWhenMasked:bdw,chv */
a340af58 838 WA_SET_BIT_MASKED(HDC_CHICKEN0,
120f5d28 839 HDC_DONOT_FETCH_MEM_WHEN_MASKED |
a340af58
AS
840 HDC_FORCE_NON_COHERENT);
841
6def8fdd
AS
842 /* From the Haswell PRM, Command Reference: Registers, CACHE_MODE_0:
843 * "The Hierarchical Z RAW Stall Optimization allows non-overlapping
844 * polygons in the same 8x4 pixel/sample area to be processed without
845 * stalling waiting for the earlier ones to write to Hierarchical Z
846 * buffer."
847 *
848 * This optimization is off by default for BDW and CHV; turn it on.
849 */
850 WA_CLR_BIT_MASKED(CACHE_MODE_0_GEN7, HIZ_RAW_STALL_OPT_DISABLE);
851
48404636
AS
852 /* Wa4x4STCOptimizationDisable:bdw,chv */
853 WA_SET_BIT_MASKED(CACHE_MODE_1, GEN8_4x4_STC_OPTIMIZATION_DISABLE);
854
7eebcde6
AS
855 /*
856 * BSpec recommends 8x4 when MSAA is used,
857 * however in practice 16x4 seems fastest.
858 *
859 * Note that PS/WM thread counts depend on the WIZ hashing
860 * disable bit, which we don't touch here, but it's good
861 * to keep in mind (see 3DSTATE_PS and 3DSTATE_WM).
862 */
863 WA_SET_FIELD_MASKED(GEN7_GT_MODE,
864 GEN6_WIZ_HASHING_MASK,
865 GEN6_WIZ_HASHING_16x4);
866
e9a64ada
AS
867 return 0;
868}
869
0bc40be8 870static int bdw_init_workarounds(struct intel_engine_cs *engine)
86d7f238 871{
e9a64ada 872 int ret;
0bc40be8 873 struct drm_device *dev = engine->dev;
888b5995 874 struct drm_i915_private *dev_priv = dev->dev_private;
86d7f238 875
0bc40be8 876 ret = gen8_init_workarounds(engine);
e9a64ada
AS
877 if (ret)
878 return ret;
879
101b376d 880 /* WaDisableThreadStallDopClockGating:bdw (pre-production) */
d0581194 881 WA_SET_BIT_MASKED(GEN8_ROW_CHICKEN, STALL_DOP_GATING_DISABLE);
86d7f238 882
101b376d 883 /* WaDisableDopClockGating:bdw */
7225342a
MK
884 WA_SET_BIT_MASKED(GEN7_ROW_CHICKEN2,
885 DOP_CLOCK_GATING_DISABLE);
86d7f238 886
7225342a
MK
887 WA_SET_BIT_MASKED(HALF_SLICE_CHICKEN3,
888 GEN8_SAMPLER_POWER_BYPASS_DIS);
86d7f238 889
7225342a 890 WA_SET_BIT_MASKED(HDC_CHICKEN0,
35cb6f3b
DL
891 /* WaForceContextSaveRestoreNonCoherent:bdw */
892 HDC_FORCE_CONTEXT_SAVE_RESTORE_NON_COHERENT |
35cb6f3b 893 /* WaDisableFenceDestinationToSLM:bdw (pre-prod) */
7225342a 894 (IS_BDW_GT3(dev) ? HDC_FENCE_DEST_SLM_DISABLE : 0));
86d7f238 895
86d7f238
AS
896 return 0;
897}
898
0bc40be8 899static int chv_init_workarounds(struct intel_engine_cs *engine)
00e1e623 900{
e9a64ada 901 int ret;
0bc40be8 902 struct drm_device *dev = engine->dev;
00e1e623
VS
903 struct drm_i915_private *dev_priv = dev->dev_private;
904
0bc40be8 905 ret = gen8_init_workarounds(engine);
e9a64ada
AS
906 if (ret)
907 return ret;
908
00e1e623 909 /* WaDisableThreadStallDopClockGating:chv */
d0581194 910 WA_SET_BIT_MASKED(GEN8_ROW_CHICKEN, STALL_DOP_GATING_DISABLE);
00e1e623 911
d60de81d
KG
912 /* Improve HiZ throughput on CHV. */
913 WA_SET_BIT_MASKED(HIZ_CHICKEN, CHV_HZ_8X8_MODE_IN_1X);
914
7225342a
MK
915 return 0;
916}
917
0bc40be8 918static int gen9_init_workarounds(struct intel_engine_cs *engine)
3b106531 919{
0bc40be8 920 struct drm_device *dev = engine->dev;
ab0dfafe 921 struct drm_i915_private *dev_priv = dev->dev_private;
8ea6f892 922 uint32_t tmp;
e0f3fa09 923 int ret;
ab0dfafe 924
9c4cbf82
MK
925 /* WaEnableLbsSlaRetryTimerDecrement:skl */
926 I915_WRITE(BDW_SCRATCH1, I915_READ(BDW_SCRATCH1) |
927 GEN9_LBS_SLA_RETRY_TIMER_DECREMENT_ENABLE);
928
929 /* WaDisableKillLogic:bxt,skl */
930 I915_WRITE(GAM_ECOCHK, I915_READ(GAM_ECOCHK) |
931 ECOCHK_DIS_TLB);
932
950b2aae 933 /* WaClearFlowControlGpgpuContextSave:skl,bxt */
b0e6f6d4 934 /* WaDisablePartialInstShootdown:skl,bxt */
ab0dfafe 935 WA_SET_BIT_MASKED(GEN8_ROW_CHICKEN,
950b2aae 936 FLOW_CONTROL_ENABLE |
ab0dfafe
HN
937 PARTIAL_INSTRUCTION_SHOOTDOWN_DISABLE);
938
a119a6e6 939 /* Syncing dependencies between camera and graphics:skl,bxt */
8424171e
NH
940 WA_SET_BIT_MASKED(HALF_SLICE_CHICKEN3,
941 GEN9_DISABLE_OCL_OOB_SUPPRESS_LOGIC);
942
e87a005d
JN
943 /* WaDisableDgMirrorFixInHalfSliceChicken5:skl,bxt */
944 if (IS_SKL_REVID(dev, 0, SKL_REVID_B0) ||
945 IS_BXT_REVID(dev, 0, BXT_REVID_A1))
a86eb582
DL
946 WA_CLR_BIT_MASKED(GEN9_HALF_SLICE_CHICKEN5,
947 GEN9_DG_MIRROR_FIX_ENABLE);
1de4582f 948
e87a005d
JN
949 /* WaSetDisablePixMaskCammingAndRhwoInCommonSliceChicken:skl,bxt */
950 if (IS_SKL_REVID(dev, 0, SKL_REVID_B0) ||
951 IS_BXT_REVID(dev, 0, BXT_REVID_A1)) {
183c6dac
DL
952 WA_SET_BIT_MASKED(GEN7_COMMON_SLICE_CHICKEN1,
953 GEN9_RHWO_OPTIMIZATION_DISABLE);
9b01435d
AS
954 /*
955 * WA also requires GEN9_SLICE_COMMON_ECO_CHICKEN0[14:14] to be set
956 * but we do that in per ctx batchbuffer as there is an issue
957 * with this register not getting restored on ctx restore
958 */
183c6dac
DL
959 }
960
e87a005d
JN
961 /* WaEnableYV12BugFixInHalfSliceChicken7:skl,bxt */
962 if (IS_SKL_REVID(dev, SKL_REVID_C0, REVID_FOREVER) || IS_BROXTON(dev))
cac23df4
NH
963 WA_SET_BIT_MASKED(GEN9_HALF_SLICE_CHICKEN7,
964 GEN9_ENABLE_YV12_BUGFIX);
cac23df4 965
5068368c 966 /* Wa4x4STCOptimizationDisable:skl,bxt */
27160c96 967 /* WaDisablePartialResolveInVc:skl,bxt */
60294683
AS
968 WA_SET_BIT_MASKED(CACHE_MODE_1, (GEN8_4x4_STC_OPTIMIZATION_DISABLE |
969 GEN9_PARTIAL_RESOLVE_IN_VC_DISABLE));
9370cd98 970
16be17af 971 /* WaCcsTlbPrefetchDisable:skl,bxt */
e2db7071
DL
972 WA_CLR_BIT_MASKED(GEN9_HALF_SLICE_CHICKEN5,
973 GEN9_CCS_TLB_PREFETCH_ENABLE);
974
5a2ae95e 975 /* WaDisableMaskBasedCammingInRCC:skl,bxt */
e87a005d
JN
976 if (IS_SKL_REVID(dev, SKL_REVID_C0, SKL_REVID_C0) ||
977 IS_BXT_REVID(dev, 0, BXT_REVID_A1))
38a39a7b
BW
978 WA_SET_BIT_MASKED(SLICE_ECO_CHICKEN0,
979 PIXEL_MASK_CAMMING_DISABLE);
980
8ea6f892
ID
981 /* WaForceContextSaveRestoreNonCoherent:skl,bxt */
982 tmp = HDC_FORCE_CONTEXT_SAVE_RESTORE_NON_COHERENT;
97ea6be1 983 if (IS_SKL_REVID(dev, SKL_REVID_F0, REVID_FOREVER) ||
e87a005d 984 IS_BXT_REVID(dev, BXT_REVID_B0, REVID_FOREVER))
8ea6f892
ID
985 tmp |= HDC_FORCE_CSR_NON_COHERENT_OVR_DISABLE;
986 WA_SET_BIT_MASKED(HDC_CHICKEN0, tmp);
987
8c761609 988 /* WaDisableSamplerPowerBypassForSOPingPong:skl,bxt */
e87a005d 989 if (IS_SKYLAKE(dev) || IS_BXT_REVID(dev, 0, BXT_REVID_B0))
8c761609
AS
990 WA_SET_BIT_MASKED(HALF_SLICE_CHICKEN3,
991 GEN8_SAMPLER_POWER_BYPASS_DIS);
8c761609 992
6b6d5626
RB
993 /* WaDisableSTUnitPowerOptimization:skl,bxt */
994 WA_SET_BIT_MASKED(HALF_SLICE_CHICKEN2, GEN8_ST_PO_DISABLE);
995
6ecf56ae
AS
996 /* WaOCLCoherentLineFlush:skl,bxt */
997 I915_WRITE(GEN8_L3SQCREG4, (I915_READ(GEN8_L3SQCREG4) |
998 GEN8_LQSC_FLUSH_COHERENT_LINES));
999
e0f3fa09 1000 /* WaEnablePreemptionGranularityControlByUMD:skl,bxt */
0bc40be8 1001 ret= wa_ring_whitelist_reg(engine, GEN8_CS_CHICKEN1);
e0f3fa09
AS
1002 if (ret)
1003 return ret;
1004
3669ab61 1005 /* WaAllowUMDToModifyHDCChicken1:skl,bxt */
0bc40be8 1006 ret = wa_ring_whitelist_reg(engine, GEN8_HDC_CHICKEN1);
3669ab61
AS
1007 if (ret)
1008 return ret;
1009
3b106531
HN
1010 return 0;
1011}
1012
0bc40be8 1013static int skl_tune_iz_hashing(struct intel_engine_cs *engine)
b7668791 1014{
0bc40be8 1015 struct drm_device *dev = engine->dev;
b7668791
DL
1016 struct drm_i915_private *dev_priv = dev->dev_private;
1017 u8 vals[3] = { 0, 0, 0 };
1018 unsigned int i;
1019
1020 for (i = 0; i < 3; i++) {
1021 u8 ss;
1022
1023 /*
1024 * Only consider slices where one, and only one, subslice has 7
1025 * EUs
1026 */
a4d8a0fe 1027 if (!is_power_of_2(dev_priv->info.subslice_7eu[i]))
b7668791
DL
1028 continue;
1029
1030 /*
1031 * subslice_7eu[i] != 0 (because of the check above) and
1032 * ss_max == 4 (maximum number of subslices possible per slice)
1033 *
1034 * -> 0 <= ss <= 3;
1035 */
1036 ss = ffs(dev_priv->info.subslice_7eu[i]) - 1;
1037 vals[i] = 3 - ss;
1038 }
1039
1040 if (vals[0] == 0 && vals[1] == 0 && vals[2] == 0)
1041 return 0;
1042
1043 /* Tune IZ hashing. See intel_device_info_runtime_init() */
1044 WA_SET_FIELD_MASKED(GEN7_GT_MODE,
1045 GEN9_IZ_HASHING_MASK(2) |
1046 GEN9_IZ_HASHING_MASK(1) |
1047 GEN9_IZ_HASHING_MASK(0),
1048 GEN9_IZ_HASHING(2, vals[2]) |
1049 GEN9_IZ_HASHING(1, vals[1]) |
1050 GEN9_IZ_HASHING(0, vals[0]));
1051
1052 return 0;
1053}
1054
0bc40be8 1055static int skl_init_workarounds(struct intel_engine_cs *engine)
8d205494 1056{
aa0011a8 1057 int ret;
0bc40be8 1058 struct drm_device *dev = engine->dev;
d0bbbc4f
DL
1059 struct drm_i915_private *dev_priv = dev->dev_private;
1060
0bc40be8 1061 ret = gen9_init_workarounds(engine);
aa0011a8
AS
1062 if (ret)
1063 return ret;
8d205494 1064
a78536e7
AS
1065 /*
1066 * Actual WA is to disable percontext preemption granularity control
1067 * until D0 which is the default case so this is equivalent to
1068 * !WaDisablePerCtxtPreemptionGranularityControl:skl
1069 */
1070 if (IS_SKL_REVID(dev, SKL_REVID_E0, REVID_FOREVER)) {
1071 I915_WRITE(GEN7_FF_SLICE_CS_CHICKEN1,
1072 _MASKED_BIT_ENABLE(GEN9_FFSC_PERCTX_PREEMPT_CTRL));
1073 }
1074
e87a005d 1075 if (IS_SKL_REVID(dev, 0, SKL_REVID_D0)) {
9c4cbf82
MK
1076 /* WaDisableChickenBitTSGBarrierAckForFFSliceCS:skl */
1077 I915_WRITE(FF_SLICE_CS_CHICKEN2,
1078 _MASKED_BIT_ENABLE(GEN9_TSG_BARRIER_ACK_DISABLE));
1079 }
1080
1081 /* GEN8_L3SQCREG4 has a dependency with WA batch so any new changes
1082 * involving this register should also be added to WA batch as required.
1083 */
e87a005d 1084 if (IS_SKL_REVID(dev, 0, SKL_REVID_E0))
9c4cbf82
MK
1085 /* WaDisableLSQCROPERFforOCL:skl */
1086 I915_WRITE(GEN8_L3SQCREG4, I915_READ(GEN8_L3SQCREG4) |
1087 GEN8_LQSC_RO_PERF_DIS);
1088
1089 /* WaEnableGapsTsvCreditFix:skl */
e87a005d 1090 if (IS_SKL_REVID(dev, SKL_REVID_C0, REVID_FOREVER)) {
9c4cbf82
MK
1091 I915_WRITE(GEN8_GARBCNTL, (I915_READ(GEN8_GARBCNTL) |
1092 GEN9_GAPS_TSV_CREDIT_DISABLE));
1093 }
1094
d0bbbc4f 1095 /* WaDisablePowerCompilerClockGating:skl */
e87a005d 1096 if (IS_SKL_REVID(dev, SKL_REVID_B0, SKL_REVID_B0))
d0bbbc4f
DL
1097 WA_SET_BIT_MASKED(HIZ_CHICKEN,
1098 BDW_HIZ_POWER_COMPILER_CLOCK_GATING_DISABLE);
1099
97ea6be1
MK
1100 /* This is tied to WaForceContextSaveRestoreNonCoherent */
1101 if (IS_SKL_REVID(dev, 0, REVID_FOREVER)) {
b62adbd1
NH
1102 /*
1103 *Use Force Non-Coherent whenever executing a 3D context. This
1104 * is a workaround for a possible hang in the unlikely event
1105 * a TLB invalidation occurs during a PSD flush.
1106 */
1107 /* WaForceEnableNonCoherent:skl */
1108 WA_SET_BIT_MASKED(HDC_CHICKEN0,
1109 HDC_FORCE_NON_COHERENT);
e238659d
MK
1110
1111 /* WaDisableHDCInvalidation:skl */
1112 I915_WRITE(GAM_ECOCHK, I915_READ(GAM_ECOCHK) |
1113 BDW_DISABLE_HDC_INVALIDATION);
b62adbd1
NH
1114 }
1115
e87a005d
JN
1116 /* WaBarrierPerformanceFixDisable:skl */
1117 if (IS_SKL_REVID(dev, SKL_REVID_C0, SKL_REVID_D0))
5b6fd12a
VS
1118 WA_SET_BIT_MASKED(HDC_CHICKEN0,
1119 HDC_FENCE_DEST_SLM_DISABLE |
1120 HDC_BARRIER_PERFORMANCE_DISABLE);
1121
9bd9dfb4 1122 /* WaDisableSbeCacheDispatchPortSharing:skl */
e87a005d 1123 if (IS_SKL_REVID(dev, 0, SKL_REVID_F0))
9bd9dfb4
MK
1124 WA_SET_BIT_MASKED(
1125 GEN7_HALF_SLICE_CHICKEN1,
1126 GEN7_SBE_SS_CACHE_DISPATCH_PORT_SHARING_DISABLE);
9bd9dfb4 1127
6107497e 1128 /* WaDisableLSQCROPERFforOCL:skl */
0bc40be8 1129 ret = wa_ring_whitelist_reg(engine, GEN8_L3SQCREG4);
6107497e
AS
1130 if (ret)
1131 return ret;
1132
0bc40be8 1133 return skl_tune_iz_hashing(engine);
7225342a
MK
1134}
1135
0bc40be8 1136static int bxt_init_workarounds(struct intel_engine_cs *engine)
cae0437f 1137{
aa0011a8 1138 int ret;
0bc40be8 1139 struct drm_device *dev = engine->dev;
dfb601e6
NH
1140 struct drm_i915_private *dev_priv = dev->dev_private;
1141
0bc40be8 1142 ret = gen9_init_workarounds(engine);
aa0011a8
AS
1143 if (ret)
1144 return ret;
cae0437f 1145
9c4cbf82
MK
1146 /* WaStoreMultiplePTEenable:bxt */
1147 /* This is a requirement according to Hardware specification */
cbdc12a9 1148 if (IS_BXT_REVID(dev, 0, BXT_REVID_A1))
9c4cbf82
MK
1149 I915_WRITE(TILECTL, I915_READ(TILECTL) | TILECTL_TLBPF);
1150
1151 /* WaSetClckGatingDisableMedia:bxt */
cbdc12a9 1152 if (IS_BXT_REVID(dev, 0, BXT_REVID_A1)) {
9c4cbf82
MK
1153 I915_WRITE(GEN7_MISCCPCTL, (I915_READ(GEN7_MISCCPCTL) &
1154 ~GEN8_DOP_CLOCK_GATE_MEDIA_ENABLE));
1155 }
1156
dfb601e6
NH
1157 /* WaDisableThreadStallDopClockGating:bxt */
1158 WA_SET_BIT_MASKED(GEN8_ROW_CHICKEN,
1159 STALL_DOP_GATING_DISABLE);
1160
983b4b9d 1161 /* WaDisableSbeCacheDispatchPortSharing:bxt */
e87a005d 1162 if (IS_BXT_REVID(dev, 0, BXT_REVID_B0)) {
983b4b9d
NH
1163 WA_SET_BIT_MASKED(
1164 GEN7_HALF_SLICE_CHICKEN1,
1165 GEN7_SBE_SS_CACHE_DISPATCH_PORT_SHARING_DISABLE);
1166 }
1167
2c8580e4
AS
1168 /* WaDisableObjectLevelPreemptionForTrifanOrPolygon:bxt */
1169 /* WaDisableObjectLevelPreemptionForInstancedDraw:bxt */
1170 /* WaDisableObjectLevelPreemtionForInstanceId:bxt */
a786d53a 1171 /* WaDisableLSQCROPERFforOCL:bxt */
2c8580e4 1172 if (IS_BXT_REVID(dev, 0, BXT_REVID_A1)) {
0bc40be8 1173 ret = wa_ring_whitelist_reg(engine, GEN9_CS_DEBUG_MODE1);
2c8580e4
AS
1174 if (ret)
1175 return ret;
a786d53a 1176
0bc40be8 1177 ret = wa_ring_whitelist_reg(engine, GEN8_L3SQCREG4);
a786d53a
AS
1178 if (ret)
1179 return ret;
2c8580e4
AS
1180 }
1181
cae0437f
NH
1182 return 0;
1183}
1184
0bc40be8 1185int init_workarounds_ring(struct intel_engine_cs *engine)
7225342a 1186{
0bc40be8 1187 struct drm_device *dev = engine->dev;
7225342a
MK
1188 struct drm_i915_private *dev_priv = dev->dev_private;
1189
0bc40be8 1190 WARN_ON(engine->id != RCS);
7225342a
MK
1191
1192 dev_priv->workarounds.count = 0;
33136b06 1193 dev_priv->workarounds.hw_whitelist_count[RCS] = 0;
7225342a
MK
1194
1195 if (IS_BROADWELL(dev))
0bc40be8 1196 return bdw_init_workarounds(engine);
7225342a
MK
1197
1198 if (IS_CHERRYVIEW(dev))
0bc40be8 1199 return chv_init_workarounds(engine);
00e1e623 1200
8d205494 1201 if (IS_SKYLAKE(dev))
0bc40be8 1202 return skl_init_workarounds(engine);
cae0437f
NH
1203
1204 if (IS_BROXTON(dev))
0bc40be8 1205 return bxt_init_workarounds(engine);
3b106531 1206
00e1e623
VS
1207 return 0;
1208}
1209
0bc40be8 1210static int init_render_ring(struct intel_engine_cs *engine)
8187a2b7 1211{
0bc40be8 1212 struct drm_device *dev = engine->dev;
1ec14ad3 1213 struct drm_i915_private *dev_priv = dev->dev_private;
0bc40be8 1214 int ret = init_ring_common(engine);
9c33baa6
KZ
1215 if (ret)
1216 return ret;
a69ffdbf 1217
61a563a2
AG
1218 /* WaTimedSingleVertexDispatch:cl,bw,ctg,elk,ilk,snb */
1219 if (INTEL_INFO(dev)->gen >= 4 && INTEL_INFO(dev)->gen < 7)
6b26c86d 1220 I915_WRITE(MI_MODE, _MASKED_BIT_ENABLE(VS_TIMER_DISPATCH));
1c8c38c5
CW
1221
1222 /* We need to disable the AsyncFlip performance optimisations in order
1223 * to use MI_WAIT_FOR_EVENT within the CS. It should already be
1224 * programmed to '1' on all products.
8693a824 1225 *
2441f877 1226 * WaDisableAsyncFlipPerfMode:snb,ivb,hsw,vlv
1c8c38c5 1227 */
2441f877 1228 if (INTEL_INFO(dev)->gen >= 6 && INTEL_INFO(dev)->gen < 8)
1c8c38c5
CW
1229 I915_WRITE(MI_MODE, _MASKED_BIT_ENABLE(ASYNC_FLIP_PERF_DISABLE));
1230
f05bb0c7 1231 /* Required for the hardware to program scanline values for waiting */
01fa0302 1232 /* WaEnableFlushTlbInvalidationMode:snb */
f05bb0c7
CW
1233 if (INTEL_INFO(dev)->gen == 6)
1234 I915_WRITE(GFX_MODE,
aa83e30d 1235 _MASKED_BIT_ENABLE(GFX_TLB_INVALIDATE_EXPLICIT));
f05bb0c7 1236
01fa0302 1237 /* WaBCSVCSTlbInvalidationMode:ivb,vlv,hsw */
1c8c38c5
CW
1238 if (IS_GEN7(dev))
1239 I915_WRITE(GFX_MODE_GEN7,
01fa0302 1240 _MASKED_BIT_ENABLE(GFX_TLB_INVALIDATE_EXPLICIT) |
1c8c38c5 1241 _MASKED_BIT_ENABLE(GFX_REPLAY_MODE));
78501eac 1242
5e13a0c5 1243 if (IS_GEN6(dev)) {
3a69ddd6
KG
1244 /* From the Sandybridge PRM, volume 1 part 3, page 24:
1245 * "If this bit is set, STCunit will have LRA as replacement
1246 * policy. [...] This bit must be reset. LRA replacement
1247 * policy is not supported."
1248 */
1249 I915_WRITE(CACHE_MODE_0,
5e13a0c5 1250 _MASKED_BIT_DISABLE(CM0_STC_EVICT_DISABLE_LRA_SNB));
84f9f938
BW
1251 }
1252
9cc83020 1253 if (INTEL_INFO(dev)->gen >= 6 && INTEL_INFO(dev)->gen < 8)
6b26c86d 1254 I915_WRITE(INSTPM, _MASKED_BIT_ENABLE(INSTPM_FORCE_ORDERING));
84f9f938 1255
040d2baa 1256 if (HAS_L3_DPF(dev))
0bc40be8 1257 I915_WRITE_IMR(engine, ~GT_PARITY_ERROR(dev));
15b9f80e 1258
0bc40be8 1259 return init_workarounds_ring(engine);
8187a2b7
ZN
1260}
1261
0bc40be8 1262static void render_ring_cleanup(struct intel_engine_cs *engine)
c6df541c 1263{
0bc40be8 1264 struct drm_device *dev = engine->dev;
3e78998a
BW
1265 struct drm_i915_private *dev_priv = dev->dev_private;
1266
1267 if (dev_priv->semaphore_obj) {
1268 i915_gem_object_ggtt_unpin(dev_priv->semaphore_obj);
1269 drm_gem_object_unreference(&dev_priv->semaphore_obj->base);
1270 dev_priv->semaphore_obj = NULL;
1271 }
b45305fc 1272
0bc40be8 1273 intel_fini_pipe_control(engine);
c6df541c
CW
1274}
1275
f7169687 1276static int gen8_rcs_signal(struct drm_i915_gem_request *signaller_req,
3e78998a
BW
1277 unsigned int num_dwords)
1278{
1279#define MBOX_UPDATE_DWORDS 8
4a570db5 1280 struct intel_engine_cs *signaller = signaller_req->engine;
3e78998a
BW
1281 struct drm_device *dev = signaller->dev;
1282 struct drm_i915_private *dev_priv = dev->dev_private;
1283 struct intel_engine_cs *waiter;
c3232b18
DG
1284 enum intel_engine_id id;
1285 int ret, num_rings;
3e78998a
BW
1286
1287 num_rings = hweight32(INTEL_INFO(dev)->ring_mask);
1288 num_dwords += (num_rings-1) * MBOX_UPDATE_DWORDS;
1289#undef MBOX_UPDATE_DWORDS
1290
5fb9de1a 1291 ret = intel_ring_begin(signaller_req, num_dwords);
3e78998a
BW
1292 if (ret)
1293 return ret;
1294
c3232b18 1295 for_each_engine_id(waiter, dev_priv, id) {
6259cead 1296 u32 seqno;
c3232b18 1297 u64 gtt_offset = signaller->semaphore.signal_ggtt[id];
3e78998a
BW
1298 if (gtt_offset == MI_SEMAPHORE_SYNC_INVALID)
1299 continue;
1300
f7169687 1301 seqno = i915_gem_request_get_seqno(signaller_req);
3e78998a
BW
1302 intel_ring_emit(signaller, GFX_OP_PIPE_CONTROL(6));
1303 intel_ring_emit(signaller, PIPE_CONTROL_GLOBAL_GTT_IVB |
1304 PIPE_CONTROL_QW_WRITE |
1305 PIPE_CONTROL_FLUSH_ENABLE);
1306 intel_ring_emit(signaller, lower_32_bits(gtt_offset));
1307 intel_ring_emit(signaller, upper_32_bits(gtt_offset));
6259cead 1308 intel_ring_emit(signaller, seqno);
3e78998a
BW
1309 intel_ring_emit(signaller, 0);
1310 intel_ring_emit(signaller, MI_SEMAPHORE_SIGNAL |
1311 MI_SEMAPHORE_TARGET(waiter->id));
1312 intel_ring_emit(signaller, 0);
1313 }
1314
1315 return 0;
1316}
1317
f7169687 1318static int gen8_xcs_signal(struct drm_i915_gem_request *signaller_req,
3e78998a
BW
1319 unsigned int num_dwords)
1320{
1321#define MBOX_UPDATE_DWORDS 6
4a570db5 1322 struct intel_engine_cs *signaller = signaller_req->engine;
3e78998a
BW
1323 struct drm_device *dev = signaller->dev;
1324 struct drm_i915_private *dev_priv = dev->dev_private;
1325 struct intel_engine_cs *waiter;
c3232b18
DG
1326 enum intel_engine_id id;
1327 int ret, num_rings;
3e78998a
BW
1328
1329 num_rings = hweight32(INTEL_INFO(dev)->ring_mask);
1330 num_dwords += (num_rings-1) * MBOX_UPDATE_DWORDS;
1331#undef MBOX_UPDATE_DWORDS
1332
5fb9de1a 1333 ret = intel_ring_begin(signaller_req, num_dwords);
3e78998a
BW
1334 if (ret)
1335 return ret;
1336
c3232b18 1337 for_each_engine_id(waiter, dev_priv, id) {
6259cead 1338 u32 seqno;
c3232b18 1339 u64 gtt_offset = signaller->semaphore.signal_ggtt[id];
3e78998a
BW
1340 if (gtt_offset == MI_SEMAPHORE_SYNC_INVALID)
1341 continue;
1342
f7169687 1343 seqno = i915_gem_request_get_seqno(signaller_req);
3e78998a
BW
1344 intel_ring_emit(signaller, (MI_FLUSH_DW + 1) |
1345 MI_FLUSH_DW_OP_STOREDW);
1346 intel_ring_emit(signaller, lower_32_bits(gtt_offset) |
1347 MI_FLUSH_DW_USE_GTT);
1348 intel_ring_emit(signaller, upper_32_bits(gtt_offset));
6259cead 1349 intel_ring_emit(signaller, seqno);
3e78998a
BW
1350 intel_ring_emit(signaller, MI_SEMAPHORE_SIGNAL |
1351 MI_SEMAPHORE_TARGET(waiter->id));
1352 intel_ring_emit(signaller, 0);
1353 }
1354
1355 return 0;
1356}
1357
f7169687 1358static int gen6_signal(struct drm_i915_gem_request *signaller_req,
024a43e1 1359 unsigned int num_dwords)
1ec14ad3 1360{
4a570db5 1361 struct intel_engine_cs *signaller = signaller_req->engine;
024a43e1
BW
1362 struct drm_device *dev = signaller->dev;
1363 struct drm_i915_private *dev_priv = dev->dev_private;
a4872ba6 1364 struct intel_engine_cs *useless;
c3232b18
DG
1365 enum intel_engine_id id;
1366 int ret, num_rings;
78325f2d 1367
a1444b79
BW
1368#define MBOX_UPDATE_DWORDS 3
1369 num_rings = hweight32(INTEL_INFO(dev)->ring_mask);
1370 num_dwords += round_up((num_rings-1) * MBOX_UPDATE_DWORDS, 2);
1371#undef MBOX_UPDATE_DWORDS
024a43e1 1372
5fb9de1a 1373 ret = intel_ring_begin(signaller_req, num_dwords);
024a43e1
BW
1374 if (ret)
1375 return ret;
024a43e1 1376
c3232b18
DG
1377 for_each_engine_id(useless, dev_priv, id) {
1378 i915_reg_t mbox_reg = signaller->semaphore.mbox.signal[id];
f0f59a00
VS
1379
1380 if (i915_mmio_reg_valid(mbox_reg)) {
f7169687 1381 u32 seqno = i915_gem_request_get_seqno(signaller_req);
f0f59a00 1382
78325f2d 1383 intel_ring_emit(signaller, MI_LOAD_REGISTER_IMM(1));
f92a9162 1384 intel_ring_emit_reg(signaller, mbox_reg);
6259cead 1385 intel_ring_emit(signaller, seqno);
78325f2d
BW
1386 }
1387 }
024a43e1 1388
a1444b79
BW
1389 /* If num_dwords was rounded, make sure the tail pointer is correct */
1390 if (num_rings % 2 == 0)
1391 intel_ring_emit(signaller, MI_NOOP);
1392
024a43e1 1393 return 0;
1ec14ad3
CW
1394}
1395
c8c99b0f
BW
1396/**
1397 * gen6_add_request - Update the semaphore mailbox registers
ee044a88
JH
1398 *
1399 * @request - request to write to the ring
c8c99b0f
BW
1400 *
1401 * Update the mailbox registers in the *other* rings with the current seqno.
1402 * This acts like a signal in the canonical semaphore.
1403 */
1ec14ad3 1404static int
ee044a88 1405gen6_add_request(struct drm_i915_gem_request *req)
1ec14ad3 1406{
4a570db5 1407 struct intel_engine_cs *engine = req->engine;
024a43e1 1408 int ret;
52ed2325 1409
e2f80391
TU
1410 if (engine->semaphore.signal)
1411 ret = engine->semaphore.signal(req, 4);
707d9cf9 1412 else
5fb9de1a 1413 ret = intel_ring_begin(req, 4);
707d9cf9 1414
1ec14ad3
CW
1415 if (ret)
1416 return ret;
1417
e2f80391
TU
1418 intel_ring_emit(engine, MI_STORE_DWORD_INDEX);
1419 intel_ring_emit(engine,
1420 I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
1421 intel_ring_emit(engine, i915_gem_request_get_seqno(req));
1422 intel_ring_emit(engine, MI_USER_INTERRUPT);
1423 __intel_ring_advance(engine);
1ec14ad3 1424
1ec14ad3
CW
1425 return 0;
1426}
1427
f72b3435
MK
1428static inline bool i915_gem_has_seqno_wrapped(struct drm_device *dev,
1429 u32 seqno)
1430{
1431 struct drm_i915_private *dev_priv = dev->dev_private;
1432 return dev_priv->last_seqno < seqno;
1433}
1434
c8c99b0f
BW
1435/**
1436 * intel_ring_sync - sync the waiter to the signaller on seqno
1437 *
1438 * @waiter - ring that is waiting
1439 * @signaller - ring which has, or will signal
1440 * @seqno - seqno which the waiter will block on
1441 */
5ee426ca
BW
1442
1443static int
599d924c 1444gen8_ring_sync(struct drm_i915_gem_request *waiter_req,
5ee426ca
BW
1445 struct intel_engine_cs *signaller,
1446 u32 seqno)
1447{
4a570db5 1448 struct intel_engine_cs *waiter = waiter_req->engine;
5ee426ca
BW
1449 struct drm_i915_private *dev_priv = waiter->dev->dev_private;
1450 int ret;
1451
5fb9de1a 1452 ret = intel_ring_begin(waiter_req, 4);
5ee426ca
BW
1453 if (ret)
1454 return ret;
1455
1456 intel_ring_emit(waiter, MI_SEMAPHORE_WAIT |
1457 MI_SEMAPHORE_GLOBAL_GTT |
bae4fcd2 1458 MI_SEMAPHORE_POLL |
5ee426ca
BW
1459 MI_SEMAPHORE_SAD_GTE_SDD);
1460 intel_ring_emit(waiter, seqno);
1461 intel_ring_emit(waiter,
1462 lower_32_bits(GEN8_WAIT_OFFSET(waiter, signaller->id)));
1463 intel_ring_emit(waiter,
1464 upper_32_bits(GEN8_WAIT_OFFSET(waiter, signaller->id)));
1465 intel_ring_advance(waiter);
1466 return 0;
1467}
1468
c8c99b0f 1469static int
599d924c 1470gen6_ring_sync(struct drm_i915_gem_request *waiter_req,
a4872ba6 1471 struct intel_engine_cs *signaller,
686cb5f9 1472 u32 seqno)
1ec14ad3 1473{
4a570db5 1474 struct intel_engine_cs *waiter = waiter_req->engine;
c8c99b0f
BW
1475 u32 dw1 = MI_SEMAPHORE_MBOX |
1476 MI_SEMAPHORE_COMPARE |
1477 MI_SEMAPHORE_REGISTER;
ebc348b2
BW
1478 u32 wait_mbox = signaller->semaphore.mbox.wait[waiter->id];
1479 int ret;
1ec14ad3 1480
1500f7ea
BW
1481 /* Throughout all of the GEM code, seqno passed implies our current
1482 * seqno is >= the last seqno executed. However for hardware the
1483 * comparison is strictly greater than.
1484 */
1485 seqno -= 1;
1486
ebc348b2 1487 WARN_ON(wait_mbox == MI_SEMAPHORE_SYNC_INVALID);
686cb5f9 1488
5fb9de1a 1489 ret = intel_ring_begin(waiter_req, 4);
1ec14ad3
CW
1490 if (ret)
1491 return ret;
1492
f72b3435
MK
1493 /* If seqno wrap happened, omit the wait with no-ops */
1494 if (likely(!i915_gem_has_seqno_wrapped(waiter->dev, seqno))) {
ebc348b2 1495 intel_ring_emit(waiter, dw1 | wait_mbox);
f72b3435
MK
1496 intel_ring_emit(waiter, seqno);
1497 intel_ring_emit(waiter, 0);
1498 intel_ring_emit(waiter, MI_NOOP);
1499 } else {
1500 intel_ring_emit(waiter, MI_NOOP);
1501 intel_ring_emit(waiter, MI_NOOP);
1502 intel_ring_emit(waiter, MI_NOOP);
1503 intel_ring_emit(waiter, MI_NOOP);
1504 }
c8c99b0f 1505 intel_ring_advance(waiter);
1ec14ad3
CW
1506
1507 return 0;
1508}
1509
c6df541c
CW
1510#define PIPE_CONTROL_FLUSH(ring__, addr__) \
1511do { \
fcbc34e4
KG
1512 intel_ring_emit(ring__, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE | \
1513 PIPE_CONTROL_DEPTH_STALL); \
c6df541c
CW
1514 intel_ring_emit(ring__, (addr__) | PIPE_CONTROL_GLOBAL_GTT); \
1515 intel_ring_emit(ring__, 0); \
1516 intel_ring_emit(ring__, 0); \
1517} while (0)
1518
1519static int
ee044a88 1520pc_render_add_request(struct drm_i915_gem_request *req)
c6df541c 1521{
4a570db5 1522 struct intel_engine_cs *engine = req->engine;
e2f80391 1523 u32 scratch_addr = engine->scratch.gtt_offset + 2 * CACHELINE_BYTES;
c6df541c
CW
1524 int ret;
1525
1526 /* For Ironlake, MI_USER_INTERRUPT was deprecated and apparently
1527 * incoherent with writes to memory, i.e. completely fubar,
1528 * so we need to use PIPE_NOTIFY instead.
1529 *
1530 * However, we also need to workaround the qword write
1531 * incoherence by flushing the 6 PIPE_NOTIFY buffers out to
1532 * memory before requesting an interrupt.
1533 */
5fb9de1a 1534 ret = intel_ring_begin(req, 32);
c6df541c
CW
1535 if (ret)
1536 return ret;
1537
e2f80391
TU
1538 intel_ring_emit(engine,
1539 GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE |
9d971b37
KG
1540 PIPE_CONTROL_WRITE_FLUSH |
1541 PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE);
e2f80391
TU
1542 intel_ring_emit(engine,
1543 engine->scratch.gtt_offset | PIPE_CONTROL_GLOBAL_GTT);
1544 intel_ring_emit(engine, i915_gem_request_get_seqno(req));
1545 intel_ring_emit(engine, 0);
1546 PIPE_CONTROL_FLUSH(engine, scratch_addr);
18393f63 1547 scratch_addr += 2 * CACHELINE_BYTES; /* write to separate cachelines */
e2f80391 1548 PIPE_CONTROL_FLUSH(engine, scratch_addr);
18393f63 1549 scratch_addr += 2 * CACHELINE_BYTES;
e2f80391 1550 PIPE_CONTROL_FLUSH(engine, scratch_addr);
18393f63 1551 scratch_addr += 2 * CACHELINE_BYTES;
e2f80391 1552 PIPE_CONTROL_FLUSH(engine, scratch_addr);
18393f63 1553 scratch_addr += 2 * CACHELINE_BYTES;
e2f80391 1554 PIPE_CONTROL_FLUSH(engine, scratch_addr);
18393f63 1555 scratch_addr += 2 * CACHELINE_BYTES;
e2f80391 1556 PIPE_CONTROL_FLUSH(engine, scratch_addr);
a71d8d94 1557
e2f80391
TU
1558 intel_ring_emit(engine,
1559 GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE |
9d971b37
KG
1560 PIPE_CONTROL_WRITE_FLUSH |
1561 PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE |
c6df541c 1562 PIPE_CONTROL_NOTIFY);
e2f80391
TU
1563 intel_ring_emit(engine,
1564 engine->scratch.gtt_offset | PIPE_CONTROL_GLOBAL_GTT);
1565 intel_ring_emit(engine, i915_gem_request_get_seqno(req));
1566 intel_ring_emit(engine, 0);
1567 __intel_ring_advance(engine);
c6df541c 1568
c6df541c
CW
1569 return 0;
1570}
1571
c04e0f3b
CW
1572static void
1573gen6_seqno_barrier(struct intel_engine_cs *engine)
4cd53c0c 1574{
4cd53c0c
DV
1575 /* Workaround to force correct ordering between irq and seqno writes on
1576 * ivb (and maybe also on snb) by reading from a CS register (like
9b9ed309
CW
1577 * ACTHD) before reading the status page.
1578 *
1579 * Note that this effectively stalls the read by the time it takes to
1580 * do a memory transaction, which more or less ensures that the write
1581 * from the GPU has sufficient time to invalidate the CPU cacheline.
1582 * Alternatively we could delay the interrupt from the CS ring to give
1583 * the write time to land, but that would incur a delay after every
1584 * batch i.e. much more frequent than a delay when waiting for the
1585 * interrupt (with the same net latency).
1586 */
c04e0f3b
CW
1587 struct drm_i915_private *dev_priv = engine->dev->dev_private;
1588 POSTING_READ_FW(RING_ACTHD(engine->mmio_base));
4cd53c0c
DV
1589}
1590
8187a2b7 1591static u32
c04e0f3b 1592ring_get_seqno(struct intel_engine_cs *engine)
8187a2b7 1593{
0bc40be8 1594 return intel_read_status_page(engine, I915_GEM_HWS_INDEX);
1ec14ad3
CW
1595}
1596
b70ec5bf 1597static void
0bc40be8 1598ring_set_seqno(struct intel_engine_cs *engine, u32 seqno)
b70ec5bf 1599{
0bc40be8 1600 intel_write_status_page(engine, I915_GEM_HWS_INDEX, seqno);
b70ec5bf
MK
1601}
1602
c6df541c 1603static u32
c04e0f3b 1604pc_render_get_seqno(struct intel_engine_cs *engine)
c6df541c 1605{
0bc40be8 1606 return engine->scratch.cpu_page[0];
c6df541c
CW
1607}
1608
b70ec5bf 1609static void
0bc40be8 1610pc_render_set_seqno(struct intel_engine_cs *engine, u32 seqno)
b70ec5bf 1611{
0bc40be8 1612 engine->scratch.cpu_page[0] = seqno;
b70ec5bf
MK
1613}
1614
e48d8634 1615static bool
0bc40be8 1616gen5_ring_get_irq(struct intel_engine_cs *engine)
e48d8634 1617{
0bc40be8 1618 struct drm_device *dev = engine->dev;
4640c4ff 1619 struct drm_i915_private *dev_priv = dev->dev_private;
7338aefa 1620 unsigned long flags;
e48d8634 1621
7cd512f1 1622 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
e48d8634
DV
1623 return false;
1624
7338aefa 1625 spin_lock_irqsave(&dev_priv->irq_lock, flags);
0bc40be8
TU
1626 if (engine->irq_refcount++ == 0)
1627 gen5_enable_gt_irq(dev_priv, engine->irq_enable_mask);
7338aefa 1628 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
e48d8634
DV
1629
1630 return true;
1631}
1632
1633static void
0bc40be8 1634gen5_ring_put_irq(struct intel_engine_cs *engine)
e48d8634 1635{
0bc40be8 1636 struct drm_device *dev = engine->dev;
4640c4ff 1637 struct drm_i915_private *dev_priv = dev->dev_private;
7338aefa 1638 unsigned long flags;
e48d8634 1639
7338aefa 1640 spin_lock_irqsave(&dev_priv->irq_lock, flags);
0bc40be8
TU
1641 if (--engine->irq_refcount == 0)
1642 gen5_disable_gt_irq(dev_priv, engine->irq_enable_mask);
7338aefa 1643 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
e48d8634
DV
1644}
1645
b13c2b96 1646static bool
0bc40be8 1647i9xx_ring_get_irq(struct intel_engine_cs *engine)
62fdfeaf 1648{
0bc40be8 1649 struct drm_device *dev = engine->dev;
4640c4ff 1650 struct drm_i915_private *dev_priv = dev->dev_private;
7338aefa 1651 unsigned long flags;
62fdfeaf 1652
7cd512f1 1653 if (!intel_irqs_enabled(dev_priv))
b13c2b96
CW
1654 return false;
1655
7338aefa 1656 spin_lock_irqsave(&dev_priv->irq_lock, flags);
0bc40be8
TU
1657 if (engine->irq_refcount++ == 0) {
1658 dev_priv->irq_mask &= ~engine->irq_enable_mask;
f637fde4
DV
1659 I915_WRITE(IMR, dev_priv->irq_mask);
1660 POSTING_READ(IMR);
1661 }
7338aefa 1662 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
b13c2b96
CW
1663
1664 return true;
62fdfeaf
EA
1665}
1666
8187a2b7 1667static void
0bc40be8 1668i9xx_ring_put_irq(struct intel_engine_cs *engine)
62fdfeaf 1669{
0bc40be8 1670 struct drm_device *dev = engine->dev;
4640c4ff 1671 struct drm_i915_private *dev_priv = dev->dev_private;
7338aefa 1672 unsigned long flags;
62fdfeaf 1673
7338aefa 1674 spin_lock_irqsave(&dev_priv->irq_lock, flags);
0bc40be8
TU
1675 if (--engine->irq_refcount == 0) {
1676 dev_priv->irq_mask |= engine->irq_enable_mask;
f637fde4
DV
1677 I915_WRITE(IMR, dev_priv->irq_mask);
1678 POSTING_READ(IMR);
1679 }
7338aefa 1680 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
62fdfeaf
EA
1681}
1682
c2798b19 1683static bool
0bc40be8 1684i8xx_ring_get_irq(struct intel_engine_cs *engine)
c2798b19 1685{
0bc40be8 1686 struct drm_device *dev = engine->dev;
4640c4ff 1687 struct drm_i915_private *dev_priv = dev->dev_private;
7338aefa 1688 unsigned long flags;
c2798b19 1689
7cd512f1 1690 if (!intel_irqs_enabled(dev_priv))
c2798b19
CW
1691 return false;
1692
7338aefa 1693 spin_lock_irqsave(&dev_priv->irq_lock, flags);
0bc40be8
TU
1694 if (engine->irq_refcount++ == 0) {
1695 dev_priv->irq_mask &= ~engine->irq_enable_mask;
c2798b19
CW
1696 I915_WRITE16(IMR, dev_priv->irq_mask);
1697 POSTING_READ16(IMR);
1698 }
7338aefa 1699 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
c2798b19
CW
1700
1701 return true;
1702}
1703
1704static void
0bc40be8 1705i8xx_ring_put_irq(struct intel_engine_cs *engine)
c2798b19 1706{
0bc40be8 1707 struct drm_device *dev = engine->dev;
4640c4ff 1708 struct drm_i915_private *dev_priv = dev->dev_private;
7338aefa 1709 unsigned long flags;
c2798b19 1710
7338aefa 1711 spin_lock_irqsave(&dev_priv->irq_lock, flags);
0bc40be8
TU
1712 if (--engine->irq_refcount == 0) {
1713 dev_priv->irq_mask |= engine->irq_enable_mask;
c2798b19
CW
1714 I915_WRITE16(IMR, dev_priv->irq_mask);
1715 POSTING_READ16(IMR);
1716 }
7338aefa 1717 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
c2798b19
CW
1718}
1719
b72f3acb 1720static int
a84c3ae1 1721bsd_ring_flush(struct drm_i915_gem_request *req,
78501eac
CW
1722 u32 invalidate_domains,
1723 u32 flush_domains)
d1b851fc 1724{
4a570db5 1725 struct intel_engine_cs *engine = req->engine;
b72f3acb
CW
1726 int ret;
1727
5fb9de1a 1728 ret = intel_ring_begin(req, 2);
b72f3acb
CW
1729 if (ret)
1730 return ret;
1731
e2f80391
TU
1732 intel_ring_emit(engine, MI_FLUSH);
1733 intel_ring_emit(engine, MI_NOOP);
1734 intel_ring_advance(engine);
b72f3acb 1735 return 0;
d1b851fc
ZN
1736}
1737
3cce469c 1738static int
ee044a88 1739i9xx_add_request(struct drm_i915_gem_request *req)
d1b851fc 1740{
4a570db5 1741 struct intel_engine_cs *engine = req->engine;
3cce469c
CW
1742 int ret;
1743
5fb9de1a 1744 ret = intel_ring_begin(req, 4);
3cce469c
CW
1745 if (ret)
1746 return ret;
6f392d54 1747
e2f80391
TU
1748 intel_ring_emit(engine, MI_STORE_DWORD_INDEX);
1749 intel_ring_emit(engine,
1750 I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
1751 intel_ring_emit(engine, i915_gem_request_get_seqno(req));
1752 intel_ring_emit(engine, MI_USER_INTERRUPT);
1753 __intel_ring_advance(engine);
d1b851fc 1754
3cce469c 1755 return 0;
d1b851fc
ZN
1756}
1757
0f46832f 1758static bool
0bc40be8 1759gen6_ring_get_irq(struct intel_engine_cs *engine)
0f46832f 1760{
0bc40be8 1761 struct drm_device *dev = engine->dev;
4640c4ff 1762 struct drm_i915_private *dev_priv = dev->dev_private;
7338aefa 1763 unsigned long flags;
0f46832f 1764
7cd512f1
DV
1765 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
1766 return false;
0f46832f 1767
7338aefa 1768 spin_lock_irqsave(&dev_priv->irq_lock, flags);
0bc40be8
TU
1769 if (engine->irq_refcount++ == 0) {
1770 if (HAS_L3_DPF(dev) && engine->id == RCS)
1771 I915_WRITE_IMR(engine,
1772 ~(engine->irq_enable_mask |
35a85ac6 1773 GT_PARITY_ERROR(dev)));
15b9f80e 1774 else
0bc40be8
TU
1775 I915_WRITE_IMR(engine, ~engine->irq_enable_mask);
1776 gen5_enable_gt_irq(dev_priv, engine->irq_enable_mask);
0f46832f 1777 }
7338aefa 1778 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
0f46832f
CW
1779
1780 return true;
1781}
1782
1783static void
0bc40be8 1784gen6_ring_put_irq(struct intel_engine_cs *engine)
0f46832f 1785{
0bc40be8 1786 struct drm_device *dev = engine->dev;
4640c4ff 1787 struct drm_i915_private *dev_priv = dev->dev_private;
7338aefa 1788 unsigned long flags;
0f46832f 1789
7338aefa 1790 spin_lock_irqsave(&dev_priv->irq_lock, flags);
0bc40be8
TU
1791 if (--engine->irq_refcount == 0) {
1792 if (HAS_L3_DPF(dev) && engine->id == RCS)
1793 I915_WRITE_IMR(engine, ~GT_PARITY_ERROR(dev));
15b9f80e 1794 else
0bc40be8
TU
1795 I915_WRITE_IMR(engine, ~0);
1796 gen5_disable_gt_irq(dev_priv, engine->irq_enable_mask);
1ec14ad3 1797 }
7338aefa 1798 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
d1b851fc
ZN
1799}
1800
a19d2933 1801static bool
0bc40be8 1802hsw_vebox_get_irq(struct intel_engine_cs *engine)
a19d2933 1803{
0bc40be8 1804 struct drm_device *dev = engine->dev;
a19d2933
BW
1805 struct drm_i915_private *dev_priv = dev->dev_private;
1806 unsigned long flags;
1807
7cd512f1 1808 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
a19d2933
BW
1809 return false;
1810
59cdb63d 1811 spin_lock_irqsave(&dev_priv->irq_lock, flags);
0bc40be8
TU
1812 if (engine->irq_refcount++ == 0) {
1813 I915_WRITE_IMR(engine, ~engine->irq_enable_mask);
1814 gen6_enable_pm_irq(dev_priv, engine->irq_enable_mask);
a19d2933 1815 }
59cdb63d 1816 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
a19d2933
BW
1817
1818 return true;
1819}
1820
1821static void
0bc40be8 1822hsw_vebox_put_irq(struct intel_engine_cs *engine)
a19d2933 1823{
0bc40be8 1824 struct drm_device *dev = engine->dev;
a19d2933
BW
1825 struct drm_i915_private *dev_priv = dev->dev_private;
1826 unsigned long flags;
1827
59cdb63d 1828 spin_lock_irqsave(&dev_priv->irq_lock, flags);
0bc40be8
TU
1829 if (--engine->irq_refcount == 0) {
1830 I915_WRITE_IMR(engine, ~0);
1831 gen6_disable_pm_irq(dev_priv, engine->irq_enable_mask);
a19d2933 1832 }
59cdb63d 1833 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
a19d2933
BW
1834}
1835
abd58f01 1836static bool
0bc40be8 1837gen8_ring_get_irq(struct intel_engine_cs *engine)
abd58f01 1838{
0bc40be8 1839 struct drm_device *dev = engine->dev;
abd58f01
BW
1840 struct drm_i915_private *dev_priv = dev->dev_private;
1841 unsigned long flags;
1842
7cd512f1 1843 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
abd58f01
BW
1844 return false;
1845
1846 spin_lock_irqsave(&dev_priv->irq_lock, flags);
0bc40be8
TU
1847 if (engine->irq_refcount++ == 0) {
1848 if (HAS_L3_DPF(dev) && engine->id == RCS) {
1849 I915_WRITE_IMR(engine,
1850 ~(engine->irq_enable_mask |
abd58f01
BW
1851 GT_RENDER_L3_PARITY_ERROR_INTERRUPT));
1852 } else {
0bc40be8 1853 I915_WRITE_IMR(engine, ~engine->irq_enable_mask);
abd58f01 1854 }
0bc40be8 1855 POSTING_READ(RING_IMR(engine->mmio_base));
abd58f01
BW
1856 }
1857 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
1858
1859 return true;
1860}
1861
1862static void
0bc40be8 1863gen8_ring_put_irq(struct intel_engine_cs *engine)
abd58f01 1864{
0bc40be8 1865 struct drm_device *dev = engine->dev;
abd58f01
BW
1866 struct drm_i915_private *dev_priv = dev->dev_private;
1867 unsigned long flags;
1868
1869 spin_lock_irqsave(&dev_priv->irq_lock, flags);
0bc40be8
TU
1870 if (--engine->irq_refcount == 0) {
1871 if (HAS_L3_DPF(dev) && engine->id == RCS) {
1872 I915_WRITE_IMR(engine,
abd58f01
BW
1873 ~GT_RENDER_L3_PARITY_ERROR_INTERRUPT);
1874 } else {
0bc40be8 1875 I915_WRITE_IMR(engine, ~0);
abd58f01 1876 }
0bc40be8 1877 POSTING_READ(RING_IMR(engine->mmio_base));
abd58f01
BW
1878 }
1879 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
1880}
1881
d1b851fc 1882static int
53fddaf7 1883i965_dispatch_execbuffer(struct drm_i915_gem_request *req,
9bcb144c 1884 u64 offset, u32 length,
8e004efc 1885 unsigned dispatch_flags)
d1b851fc 1886{
4a570db5 1887 struct intel_engine_cs *engine = req->engine;
e1f99ce6 1888 int ret;
78501eac 1889
5fb9de1a 1890 ret = intel_ring_begin(req, 2);
e1f99ce6
CW
1891 if (ret)
1892 return ret;
1893
e2f80391 1894 intel_ring_emit(engine,
65f56876
CW
1895 MI_BATCH_BUFFER_START |
1896 MI_BATCH_GTT |
8e004efc
JH
1897 (dispatch_flags & I915_DISPATCH_SECURE ?
1898 0 : MI_BATCH_NON_SECURE_I965));
e2f80391
TU
1899 intel_ring_emit(engine, offset);
1900 intel_ring_advance(engine);
78501eac 1901
d1b851fc
ZN
1902 return 0;
1903}
1904
b45305fc
DV
1905/* Just userspace ABI convention to limit the wa batch bo to a resonable size */
1906#define I830_BATCH_LIMIT (256*1024)
c4d69da1
CW
1907#define I830_TLB_ENTRIES (2)
1908#define I830_WA_SIZE max(I830_TLB_ENTRIES*4096, I830_BATCH_LIMIT)
8187a2b7 1909static int
53fddaf7 1910i830_dispatch_execbuffer(struct drm_i915_gem_request *req,
8e004efc
JH
1911 u64 offset, u32 len,
1912 unsigned dispatch_flags)
62fdfeaf 1913{
4a570db5 1914 struct intel_engine_cs *engine = req->engine;
e2f80391 1915 u32 cs_offset = engine->scratch.gtt_offset;
c4e7a414 1916 int ret;
62fdfeaf 1917
5fb9de1a 1918 ret = intel_ring_begin(req, 6);
c4d69da1
CW
1919 if (ret)
1920 return ret;
62fdfeaf 1921
c4d69da1 1922 /* Evict the invalid PTE TLBs */
e2f80391
TU
1923 intel_ring_emit(engine, COLOR_BLT_CMD | BLT_WRITE_RGBA);
1924 intel_ring_emit(engine, BLT_DEPTH_32 | BLT_ROP_COLOR_COPY | 4096);
1925 intel_ring_emit(engine, I830_TLB_ENTRIES << 16 | 4); /* load each page */
1926 intel_ring_emit(engine, cs_offset);
1927 intel_ring_emit(engine, 0xdeadbeef);
1928 intel_ring_emit(engine, MI_NOOP);
1929 intel_ring_advance(engine);
b45305fc 1930
8e004efc 1931 if ((dispatch_flags & I915_DISPATCH_PINNED) == 0) {
b45305fc
DV
1932 if (len > I830_BATCH_LIMIT)
1933 return -ENOSPC;
1934
5fb9de1a 1935 ret = intel_ring_begin(req, 6 + 2);
b45305fc
DV
1936 if (ret)
1937 return ret;
c4d69da1
CW
1938
1939 /* Blit the batch (which has now all relocs applied) to the
1940 * stable batch scratch bo area (so that the CS never
1941 * stumbles over its tlb invalidation bug) ...
1942 */
e2f80391
TU
1943 intel_ring_emit(engine, SRC_COPY_BLT_CMD | BLT_WRITE_RGBA);
1944 intel_ring_emit(engine,
1945 BLT_DEPTH_32 | BLT_ROP_SRC_COPY | 4096);
1946 intel_ring_emit(engine, DIV_ROUND_UP(len, 4096) << 16 | 4096);
1947 intel_ring_emit(engine, cs_offset);
1948 intel_ring_emit(engine, 4096);
1949 intel_ring_emit(engine, offset);
1950
1951 intel_ring_emit(engine, MI_FLUSH);
1952 intel_ring_emit(engine, MI_NOOP);
1953 intel_ring_advance(engine);
b45305fc
DV
1954
1955 /* ... and execute it. */
c4d69da1 1956 offset = cs_offset;
b45305fc 1957 }
e1f99ce6 1958
9d611c03 1959 ret = intel_ring_begin(req, 2);
c4d69da1
CW
1960 if (ret)
1961 return ret;
1962
e2f80391
TU
1963 intel_ring_emit(engine, MI_BATCH_BUFFER_START | MI_BATCH_GTT);
1964 intel_ring_emit(engine, offset | (dispatch_flags & I915_DISPATCH_SECURE ?
1965 0 : MI_BATCH_NON_SECURE));
1966 intel_ring_advance(engine);
c4d69da1 1967
fb3256da
DV
1968 return 0;
1969}
1970
1971static int
53fddaf7 1972i915_dispatch_execbuffer(struct drm_i915_gem_request *req,
9bcb144c 1973 u64 offset, u32 len,
8e004efc 1974 unsigned dispatch_flags)
fb3256da 1975{
4a570db5 1976 struct intel_engine_cs *engine = req->engine;
fb3256da
DV
1977 int ret;
1978
5fb9de1a 1979 ret = intel_ring_begin(req, 2);
fb3256da
DV
1980 if (ret)
1981 return ret;
1982
e2f80391
TU
1983 intel_ring_emit(engine, MI_BATCH_BUFFER_START | MI_BATCH_GTT);
1984 intel_ring_emit(engine, offset | (dispatch_flags & I915_DISPATCH_SECURE ?
1985 0 : MI_BATCH_NON_SECURE));
1986 intel_ring_advance(engine);
62fdfeaf 1987
62fdfeaf
EA
1988 return 0;
1989}
1990
0bc40be8 1991static void cleanup_phys_status_page(struct intel_engine_cs *engine)
7d3fdfff 1992{
0bc40be8 1993 struct drm_i915_private *dev_priv = to_i915(engine->dev);
7d3fdfff
VS
1994
1995 if (!dev_priv->status_page_dmah)
1996 return;
1997
0bc40be8
TU
1998 drm_pci_free(engine->dev, dev_priv->status_page_dmah);
1999 engine->status_page.page_addr = NULL;
7d3fdfff
VS
2000}
2001
0bc40be8 2002static void cleanup_status_page(struct intel_engine_cs *engine)
62fdfeaf 2003{
05394f39 2004 struct drm_i915_gem_object *obj;
62fdfeaf 2005
0bc40be8 2006 obj = engine->status_page.obj;
8187a2b7 2007 if (obj == NULL)
62fdfeaf 2008 return;
62fdfeaf 2009
9da3da66 2010 kunmap(sg_page(obj->pages->sgl));
d7f46fc4 2011 i915_gem_object_ggtt_unpin(obj);
05394f39 2012 drm_gem_object_unreference(&obj->base);
0bc40be8 2013 engine->status_page.obj = NULL;
62fdfeaf
EA
2014}
2015
0bc40be8 2016static int init_status_page(struct intel_engine_cs *engine)
62fdfeaf 2017{
0bc40be8 2018 struct drm_i915_gem_object *obj = engine->status_page.obj;
62fdfeaf 2019
7d3fdfff 2020 if (obj == NULL) {
1f767e02 2021 unsigned flags;
e3efda49 2022 int ret;
e4ffd173 2023
0bc40be8 2024 obj = i915_gem_alloc_object(engine->dev, 4096);
e3efda49
CW
2025 if (obj == NULL) {
2026 DRM_ERROR("Failed to allocate status page\n");
2027 return -ENOMEM;
2028 }
62fdfeaf 2029
e3efda49
CW
2030 ret = i915_gem_object_set_cache_level(obj, I915_CACHE_LLC);
2031 if (ret)
2032 goto err_unref;
2033
1f767e02 2034 flags = 0;
0bc40be8 2035 if (!HAS_LLC(engine->dev))
1f767e02
CW
2036 /* On g33, we cannot place HWS above 256MiB, so
2037 * restrict its pinning to the low mappable arena.
2038 * Though this restriction is not documented for
2039 * gen4, gen5, or byt, they also behave similarly
2040 * and hang if the HWS is placed at the top of the
2041 * GTT. To generalise, it appears that all !llc
2042 * platforms have issues with us placing the HWS
2043 * above the mappable region (even though we never
2044 * actualy map it).
2045 */
2046 flags |= PIN_MAPPABLE;
2047 ret = i915_gem_obj_ggtt_pin(obj, 4096, flags);
e3efda49
CW
2048 if (ret) {
2049err_unref:
2050 drm_gem_object_unreference(&obj->base);
2051 return ret;
2052 }
2053
0bc40be8 2054 engine->status_page.obj = obj;
e3efda49 2055 }
62fdfeaf 2056
0bc40be8
TU
2057 engine->status_page.gfx_addr = i915_gem_obj_ggtt_offset(obj);
2058 engine->status_page.page_addr = kmap(sg_page(obj->pages->sgl));
2059 memset(engine->status_page.page_addr, 0, PAGE_SIZE);
62fdfeaf 2060
8187a2b7 2061 DRM_DEBUG_DRIVER("%s hws offset: 0x%08x\n",
0bc40be8 2062 engine->name, engine->status_page.gfx_addr);
62fdfeaf
EA
2063
2064 return 0;
62fdfeaf
EA
2065}
2066
0bc40be8 2067static int init_phys_status_page(struct intel_engine_cs *engine)
6b8294a4 2068{
0bc40be8 2069 struct drm_i915_private *dev_priv = engine->dev->dev_private;
6b8294a4
CW
2070
2071 if (!dev_priv->status_page_dmah) {
2072 dev_priv->status_page_dmah =
0bc40be8 2073 drm_pci_alloc(engine->dev, PAGE_SIZE, PAGE_SIZE);
6b8294a4
CW
2074 if (!dev_priv->status_page_dmah)
2075 return -ENOMEM;
2076 }
2077
0bc40be8
TU
2078 engine->status_page.page_addr = dev_priv->status_page_dmah->vaddr;
2079 memset(engine->status_page.page_addr, 0, PAGE_SIZE);
6b8294a4
CW
2080
2081 return 0;
2082}
2083
7ba717cf 2084void intel_unpin_ringbuffer_obj(struct intel_ringbuffer *ringbuf)
2919d291 2085{
def0c5f6 2086 if (HAS_LLC(ringbuf->obj->base.dev) && !ringbuf->obj->stolen)
0a798eb9 2087 i915_gem_object_unpin_map(ringbuf->obj);
def0c5f6
CW
2088 else
2089 iounmap(ringbuf->virtual_start);
0eb973d3 2090 ringbuf->vma = NULL;
2919d291 2091 i915_gem_object_ggtt_unpin(ringbuf->obj);
7ba717cf
TD
2092}
2093
2094int intel_pin_and_map_ringbuffer_obj(struct drm_device *dev,
2095 struct intel_ringbuffer *ringbuf)
2096{
2097 struct drm_i915_private *dev_priv = to_i915(dev);
72e96d64 2098 struct i915_ggtt *ggtt = &dev_priv->ggtt;
7ba717cf
TD
2099 struct drm_i915_gem_object *obj = ringbuf->obj;
2100 int ret;
2101
def0c5f6
CW
2102 if (HAS_LLC(dev_priv) && !obj->stolen) {
2103 ret = i915_gem_obj_ggtt_pin(obj, PAGE_SIZE, 0);
2104 if (ret)
2105 return ret;
7ba717cf 2106
def0c5f6 2107 ret = i915_gem_object_set_to_cpu_domain(obj, true);
d2cad535
CW
2108 if (ret)
2109 goto err_unpin;
def0c5f6 2110
0a798eb9 2111 ringbuf->virtual_start = i915_gem_object_pin_map(obj);
def0c5f6 2112 if (ringbuf->virtual_start == NULL) {
d2cad535
CW
2113 ret = -ENOMEM;
2114 goto err_unpin;
def0c5f6
CW
2115 }
2116 } else {
2117 ret = i915_gem_obj_ggtt_pin(obj, PAGE_SIZE, PIN_MAPPABLE);
2118 if (ret)
2119 return ret;
7ba717cf 2120
def0c5f6 2121 ret = i915_gem_object_set_to_gtt_domain(obj, true);
d2cad535
CW
2122 if (ret)
2123 goto err_unpin;
def0c5f6 2124
ff3dc087
DCS
2125 /* Access through the GTT requires the device to be awake. */
2126 assert_rpm_wakelock_held(dev_priv);
2127
72e96d64 2128 ringbuf->virtual_start = ioremap_wc(ggtt->mappable_base +
def0c5f6
CW
2129 i915_gem_obj_ggtt_offset(obj), ringbuf->size);
2130 if (ringbuf->virtual_start == NULL) {
d2cad535
CW
2131 ret = -ENOMEM;
2132 goto err_unpin;
def0c5f6 2133 }
7ba717cf
TD
2134 }
2135
0eb973d3 2136 ringbuf->vma = i915_gem_obj_to_ggtt(obj);
7ba717cf 2137 return 0;
d2cad535
CW
2138
2139err_unpin:
2140 i915_gem_object_ggtt_unpin(obj);
2141 return ret;
7ba717cf
TD
2142}
2143
01101fa7 2144static void intel_destroy_ringbuffer_obj(struct intel_ringbuffer *ringbuf)
7ba717cf 2145{
2919d291
OM
2146 drm_gem_object_unreference(&ringbuf->obj->base);
2147 ringbuf->obj = NULL;
2148}
2149
01101fa7
CW
2150static int intel_alloc_ringbuffer_obj(struct drm_device *dev,
2151 struct intel_ringbuffer *ringbuf)
62fdfeaf 2152{
05394f39 2153 struct drm_i915_gem_object *obj;
62fdfeaf 2154
ebc052e0
CW
2155 obj = NULL;
2156 if (!HAS_LLC(dev))
93b0a4e0 2157 obj = i915_gem_object_create_stolen(dev, ringbuf->size);
ebc052e0 2158 if (obj == NULL)
93b0a4e0 2159 obj = i915_gem_alloc_object(dev, ringbuf->size);
e3efda49
CW
2160 if (obj == NULL)
2161 return -ENOMEM;
8187a2b7 2162
24f3a8cf
AG
2163 /* mark ring buffers as read-only from GPU side by default */
2164 obj->gt_ro = 1;
2165
93b0a4e0 2166 ringbuf->obj = obj;
e3efda49 2167
7ba717cf 2168 return 0;
e3efda49
CW
2169}
2170
01101fa7
CW
2171struct intel_ringbuffer *
2172intel_engine_create_ringbuffer(struct intel_engine_cs *engine, int size)
2173{
2174 struct intel_ringbuffer *ring;
2175 int ret;
2176
2177 ring = kzalloc(sizeof(*ring), GFP_KERNEL);
608c1a52
CW
2178 if (ring == NULL) {
2179 DRM_DEBUG_DRIVER("Failed to allocate ringbuffer %s\n",
2180 engine->name);
01101fa7 2181 return ERR_PTR(-ENOMEM);
608c1a52 2182 }
01101fa7 2183
4a570db5 2184 ring->engine = engine;
608c1a52 2185 list_add(&ring->link, &engine->buffers);
01101fa7
CW
2186
2187 ring->size = size;
2188 /* Workaround an erratum on the i830 which causes a hang if
2189 * the TAIL pointer points to within the last 2 cachelines
2190 * of the buffer.
2191 */
2192 ring->effective_size = size;
2193 if (IS_I830(engine->dev) || IS_845G(engine->dev))
2194 ring->effective_size -= 2 * CACHELINE_BYTES;
2195
2196 ring->last_retired_head = -1;
2197 intel_ring_update_space(ring);
2198
2199 ret = intel_alloc_ringbuffer_obj(engine->dev, ring);
2200 if (ret) {
608c1a52
CW
2201 DRM_DEBUG_DRIVER("Failed to allocate ringbuffer %s: %d\n",
2202 engine->name, ret);
2203 list_del(&ring->link);
01101fa7
CW
2204 kfree(ring);
2205 return ERR_PTR(ret);
2206 }
2207
2208 return ring;
2209}
2210
2211void
2212intel_ringbuffer_free(struct intel_ringbuffer *ring)
2213{
2214 intel_destroy_ringbuffer_obj(ring);
608c1a52 2215 list_del(&ring->link);
01101fa7
CW
2216 kfree(ring);
2217}
2218
e3efda49 2219static int intel_init_ring_buffer(struct drm_device *dev,
0bc40be8 2220 struct intel_engine_cs *engine)
e3efda49 2221{
bfc882b4 2222 struct intel_ringbuffer *ringbuf;
e3efda49
CW
2223 int ret;
2224
0bc40be8 2225 WARN_ON(engine->buffer);
bfc882b4 2226
0bc40be8
TU
2227 engine->dev = dev;
2228 INIT_LIST_HEAD(&engine->active_list);
2229 INIT_LIST_HEAD(&engine->request_list);
2230 INIT_LIST_HEAD(&engine->execlist_queue);
2231 INIT_LIST_HEAD(&engine->buffers);
2232 i915_gem_batch_pool_init(dev, &engine->batch_pool);
2233 memset(engine->semaphore.sync_seqno, 0,
2234 sizeof(engine->semaphore.sync_seqno));
e3efda49 2235
0bc40be8 2236 init_waitqueue_head(&engine->irq_queue);
e3efda49 2237
0bc40be8 2238 ringbuf = intel_engine_create_ringbuffer(engine, 32 * PAGE_SIZE);
b0366a54
DG
2239 if (IS_ERR(ringbuf)) {
2240 ret = PTR_ERR(ringbuf);
2241 goto error;
2242 }
0bc40be8 2243 engine->buffer = ringbuf;
01101fa7 2244
e3efda49 2245 if (I915_NEED_GFX_HWS(dev)) {
0bc40be8 2246 ret = init_status_page(engine);
e3efda49 2247 if (ret)
8ee14975 2248 goto error;
e3efda49 2249 } else {
0bc40be8
TU
2250 WARN_ON(engine->id != RCS);
2251 ret = init_phys_status_page(engine);
e3efda49 2252 if (ret)
8ee14975 2253 goto error;
e3efda49
CW
2254 }
2255
bfc882b4
DV
2256 ret = intel_pin_and_map_ringbuffer_obj(dev, ringbuf);
2257 if (ret) {
2258 DRM_ERROR("Failed to pin and map ringbuffer %s: %d\n",
0bc40be8 2259 engine->name, ret);
bfc882b4
DV
2260 intel_destroy_ringbuffer_obj(ringbuf);
2261 goto error;
e3efda49 2262 }
62fdfeaf 2263
0bc40be8 2264 ret = i915_cmd_parser_init_ring(engine);
44e895a8 2265 if (ret)
8ee14975
OM
2266 goto error;
2267
8ee14975 2268 return 0;
351e3db2 2269
8ee14975 2270error:
117897f4 2271 intel_cleanup_engine(engine);
8ee14975 2272 return ret;
62fdfeaf
EA
2273}
2274
117897f4 2275void intel_cleanup_engine(struct intel_engine_cs *engine)
62fdfeaf 2276{
6402c330 2277 struct drm_i915_private *dev_priv;
33626e6a 2278
117897f4 2279 if (!intel_engine_initialized(engine))
62fdfeaf
EA
2280 return;
2281
0bc40be8 2282 dev_priv = to_i915(engine->dev);
6402c330 2283
0bc40be8 2284 if (engine->buffer) {
117897f4 2285 intel_stop_engine(engine);
0bc40be8 2286 WARN_ON(!IS_GEN2(engine->dev) && (I915_READ_MODE(engine) & MODE_IDLE) == 0);
33626e6a 2287
0bc40be8
TU
2288 intel_unpin_ringbuffer_obj(engine->buffer);
2289 intel_ringbuffer_free(engine->buffer);
2290 engine->buffer = NULL;
b0366a54 2291 }
78501eac 2292
0bc40be8
TU
2293 if (engine->cleanup)
2294 engine->cleanup(engine);
8d19215b 2295
0bc40be8
TU
2296 if (I915_NEED_GFX_HWS(engine->dev)) {
2297 cleanup_status_page(engine);
7d3fdfff 2298 } else {
0bc40be8
TU
2299 WARN_ON(engine->id != RCS);
2300 cleanup_phys_status_page(engine);
7d3fdfff 2301 }
44e895a8 2302
0bc40be8
TU
2303 i915_cmd_parser_fini_ring(engine);
2304 i915_gem_batch_pool_fini(&engine->batch_pool);
2305 engine->dev = NULL;
62fdfeaf
EA
2306}
2307
0bc40be8 2308static int ring_wait_for_space(struct intel_engine_cs *engine, int n)
a71d8d94 2309{
0bc40be8 2310 struct intel_ringbuffer *ringbuf = engine->buffer;
a71d8d94 2311 struct drm_i915_gem_request *request;
b4716185
CW
2312 unsigned space;
2313 int ret;
a71d8d94 2314
ebd0fd4b
DG
2315 if (intel_ring_space(ringbuf) >= n)
2316 return 0;
a71d8d94 2317
79bbcc29
JH
2318 /* The whole point of reserving space is to not wait! */
2319 WARN_ON(ringbuf->reserved_in_use);
2320
0bc40be8 2321 list_for_each_entry(request, &engine->request_list, list) {
b4716185
CW
2322 space = __intel_ring_space(request->postfix, ringbuf->tail,
2323 ringbuf->size);
2324 if (space >= n)
a71d8d94 2325 break;
a71d8d94
CW
2326 }
2327
0bc40be8 2328 if (WARN_ON(&request->list == &engine->request_list))
a71d8d94
CW
2329 return -ENOSPC;
2330
a4b3a571 2331 ret = i915_wait_request(request);
a71d8d94
CW
2332 if (ret)
2333 return ret;
2334
b4716185 2335 ringbuf->space = space;
a71d8d94
CW
2336 return 0;
2337}
2338
79bbcc29 2339static void __wrap_ring_buffer(struct intel_ringbuffer *ringbuf)
3e960501
CW
2340{
2341 uint32_t __iomem *virt;
93b0a4e0 2342 int rem = ringbuf->size - ringbuf->tail;
3e960501 2343
93b0a4e0 2344 virt = ringbuf->virtual_start + ringbuf->tail;
3e960501
CW
2345 rem /= 4;
2346 while (rem--)
2347 iowrite32(MI_NOOP, virt++);
2348
93b0a4e0 2349 ringbuf->tail = 0;
ebd0fd4b 2350 intel_ring_update_space(ringbuf);
3e960501
CW
2351}
2352
666796da 2353int intel_engine_idle(struct intel_engine_cs *engine)
3e960501 2354{
a4b3a571 2355 struct drm_i915_gem_request *req;
3e960501 2356
3e960501 2357 /* Wait upon the last request to be completed */
0bc40be8 2358 if (list_empty(&engine->request_list))
3e960501
CW
2359 return 0;
2360
0bc40be8
TU
2361 req = list_entry(engine->request_list.prev,
2362 struct drm_i915_gem_request,
2363 list);
b4716185
CW
2364
2365 /* Make sure we do not trigger any retires */
2366 return __i915_wait_request(req,
c19ae989 2367 req->i915->mm.interruptible,
b4716185 2368 NULL, NULL);
3e960501
CW
2369}
2370
6689cb2b 2371int intel_ring_alloc_request_extras(struct drm_i915_gem_request *request)
9d773091 2372{
4a570db5 2373 request->ringbuf = request->engine->buffer;
9eba5d4a 2374 return 0;
9d773091
CW
2375}
2376
ccd98fe4
JH
2377int intel_ring_reserve_space(struct drm_i915_gem_request *request)
2378{
2379 /*
2380 * The first call merely notes the reserve request and is common for
2381 * all back ends. The subsequent localised _begin() call actually
2382 * ensures that the reservation is available. Without the begin, if
2383 * the request creator immediately submitted the request without
2384 * adding any commands to it then there might not actually be
2385 * sufficient room for the submission commands.
2386 */
2387 intel_ring_reserved_space_reserve(request->ringbuf, MIN_SPACE_FOR_ADD_REQUEST);
2388
2389 return intel_ring_begin(request, 0);
2390}
2391
29b1b415
JH
2392void intel_ring_reserved_space_reserve(struct intel_ringbuffer *ringbuf, int size)
2393{
ccd98fe4 2394 WARN_ON(ringbuf->reserved_size);
29b1b415
JH
2395 WARN_ON(ringbuf->reserved_in_use);
2396
2397 ringbuf->reserved_size = size;
29b1b415
JH
2398}
2399
2400void intel_ring_reserved_space_cancel(struct intel_ringbuffer *ringbuf)
2401{
2402 WARN_ON(ringbuf->reserved_in_use);
2403
2404 ringbuf->reserved_size = 0;
2405 ringbuf->reserved_in_use = false;
2406}
2407
2408void intel_ring_reserved_space_use(struct intel_ringbuffer *ringbuf)
2409{
2410 WARN_ON(ringbuf->reserved_in_use);
2411
2412 ringbuf->reserved_in_use = true;
2413 ringbuf->reserved_tail = ringbuf->tail;
2414}
2415
2416void intel_ring_reserved_space_end(struct intel_ringbuffer *ringbuf)
2417{
2418 WARN_ON(!ringbuf->reserved_in_use);
79bbcc29
JH
2419 if (ringbuf->tail > ringbuf->reserved_tail) {
2420 WARN(ringbuf->tail > ringbuf->reserved_tail + ringbuf->reserved_size,
2421 "request reserved size too small: %d vs %d!\n",
2422 ringbuf->tail - ringbuf->reserved_tail, ringbuf->reserved_size);
2423 } else {
2424 /*
2425 * The ring was wrapped while the reserved space was in use.
2426 * That means that some unknown amount of the ring tail was
2427 * no-op filled and skipped. Thus simply adding the ring size
2428 * to the tail and doing the above space check will not work.
2429 * Rather than attempt to track how much tail was skipped,
2430 * it is much simpler to say that also skipping the sanity
2431 * check every once in a while is not a big issue.
2432 */
2433 }
29b1b415
JH
2434
2435 ringbuf->reserved_size = 0;
2436 ringbuf->reserved_in_use = false;
2437}
2438
0bc40be8 2439static int __intel_ring_prepare(struct intel_engine_cs *engine, int bytes)
cbcc80df 2440{
0bc40be8 2441 struct intel_ringbuffer *ringbuf = engine->buffer;
79bbcc29
JH
2442 int remain_usable = ringbuf->effective_size - ringbuf->tail;
2443 int remain_actual = ringbuf->size - ringbuf->tail;
2444 int ret, total_bytes, wait_bytes = 0;
2445 bool need_wrap = false;
29b1b415 2446
79bbcc29
JH
2447 if (ringbuf->reserved_in_use)
2448 total_bytes = bytes;
2449 else
2450 total_bytes = bytes + ringbuf->reserved_size;
29b1b415 2451
79bbcc29
JH
2452 if (unlikely(bytes > remain_usable)) {
2453 /*
2454 * Not enough space for the basic request. So need to flush
2455 * out the remainder and then wait for base + reserved.
2456 */
2457 wait_bytes = remain_actual + total_bytes;
2458 need_wrap = true;
2459 } else {
2460 if (unlikely(total_bytes > remain_usable)) {
2461 /*
2462 * The base request will fit but the reserved space
782f6bc0
AG
2463 * falls off the end. So don't need an immediate wrap
2464 * and only need to effectively wait for the reserved
2465 * size space from the start of ringbuffer.
79bbcc29
JH
2466 */
2467 wait_bytes = remain_actual + ringbuf->reserved_size;
79bbcc29
JH
2468 } else if (total_bytes > ringbuf->space) {
2469 /* No wrapping required, just waiting. */
2470 wait_bytes = total_bytes;
29b1b415 2471 }
cbcc80df
MK
2472 }
2473
79bbcc29 2474 if (wait_bytes) {
0bc40be8 2475 ret = ring_wait_for_space(engine, wait_bytes);
cbcc80df
MK
2476 if (unlikely(ret))
2477 return ret;
79bbcc29
JH
2478
2479 if (need_wrap)
2480 __wrap_ring_buffer(ringbuf);
cbcc80df
MK
2481 }
2482
cbcc80df
MK
2483 return 0;
2484}
2485
5fb9de1a 2486int intel_ring_begin(struct drm_i915_gem_request *req,
e1f99ce6 2487 int num_dwords)
8187a2b7 2488{
e2f80391 2489 struct intel_engine_cs *engine;
5fb9de1a 2490 struct drm_i915_private *dev_priv;
e1f99ce6 2491 int ret;
78501eac 2492
5fb9de1a 2493 WARN_ON(req == NULL);
4a570db5 2494 engine = req->engine;
39dabecd 2495 dev_priv = req->i915;
5fb9de1a 2496
e2f80391 2497 ret = __intel_ring_prepare(engine, num_dwords * sizeof(uint32_t));
304d695c
CW
2498 if (ret)
2499 return ret;
2500
e2f80391 2501 engine->buffer->space -= num_dwords * sizeof(uint32_t);
304d695c 2502 return 0;
8187a2b7 2503}
78501eac 2504
753b1ad4 2505/* Align the ring tail to a cacheline boundary */
bba09b12 2506int intel_ring_cacheline_align(struct drm_i915_gem_request *req)
753b1ad4 2507{
4a570db5 2508 struct intel_engine_cs *engine = req->engine;
e2f80391 2509 int num_dwords = (engine->buffer->tail & (CACHELINE_BYTES - 1)) / sizeof(uint32_t);
753b1ad4
VS
2510 int ret;
2511
2512 if (num_dwords == 0)
2513 return 0;
2514
18393f63 2515 num_dwords = CACHELINE_BYTES / sizeof(uint32_t) - num_dwords;
5fb9de1a 2516 ret = intel_ring_begin(req, num_dwords);
753b1ad4
VS
2517 if (ret)
2518 return ret;
2519
2520 while (num_dwords--)
e2f80391 2521 intel_ring_emit(engine, MI_NOOP);
753b1ad4 2522
e2f80391 2523 intel_ring_advance(engine);
753b1ad4
VS
2524
2525 return 0;
2526}
2527
0bc40be8 2528void intel_ring_init_seqno(struct intel_engine_cs *engine, u32 seqno)
498d2ac1 2529{
d04bce48 2530 struct drm_i915_private *dev_priv = to_i915(engine->dev);
498d2ac1 2531
29dcb570
CW
2532 /* Our semaphore implementation is strictly monotonic (i.e. we proceed
2533 * so long as the semaphore value in the register/page is greater
2534 * than the sync value), so whenever we reset the seqno,
2535 * so long as we reset the tracking semaphore value to 0, it will
2536 * always be before the next request's seqno. If we don't reset
2537 * the semaphore value, then when the seqno moves backwards all
2538 * future waits will complete instantly (causing rendering corruption).
2539 */
d04bce48 2540 if (INTEL_INFO(dev_priv)->gen == 6 || INTEL_INFO(dev_priv)->gen == 7) {
0bc40be8
TU
2541 I915_WRITE(RING_SYNC_0(engine->mmio_base), 0);
2542 I915_WRITE(RING_SYNC_1(engine->mmio_base), 0);
d04bce48 2543 if (HAS_VEBOX(dev_priv))
0bc40be8 2544 I915_WRITE(RING_SYNC_2(engine->mmio_base), 0);
e1f99ce6 2545 }
a058d934
CW
2546 if (dev_priv->semaphore_obj) {
2547 struct drm_i915_gem_object *obj = dev_priv->semaphore_obj;
2548 struct page *page = i915_gem_object_get_dirty_page(obj, 0);
2549 void *semaphores = kmap(page);
2550 memset(semaphores + GEN8_SEMAPHORE_OFFSET(engine->id, 0),
2551 0, I915_NUM_ENGINES * gen8_semaphore_seqno_size);
2552 kunmap(page);
2553 }
29dcb570
CW
2554 memset(engine->semaphore.sync_seqno, 0,
2555 sizeof(engine->semaphore.sync_seqno));
d97ed339 2556
0bc40be8 2557 engine->set_seqno(engine, seqno);
01347126 2558 engine->last_submitted_seqno = seqno;
29dcb570 2559
0bc40be8 2560 engine->hangcheck.seqno = seqno;
8187a2b7 2561}
62fdfeaf 2562
0bc40be8 2563static void gen6_bsd_ring_write_tail(struct intel_engine_cs *engine,
297b0c5b 2564 u32 value)
881f47b6 2565{
0bc40be8 2566 struct drm_i915_private *dev_priv = engine->dev->dev_private;
881f47b6
XH
2567
2568 /* Every tail move must follow the sequence below */
12f55818
CW
2569
2570 /* Disable notification that the ring is IDLE. The GT
2571 * will then assume that it is busy and bring it out of rc6.
2572 */
0206e353 2573 I915_WRITE(GEN6_BSD_SLEEP_PSMI_CONTROL,
12f55818
CW
2574 _MASKED_BIT_ENABLE(GEN6_BSD_SLEEP_MSG_DISABLE));
2575
2576 /* Clear the context id. Here be magic! */
2577 I915_WRITE64(GEN6_BSD_RNCID, 0x0);
0206e353 2578
12f55818 2579 /* Wait for the ring not to be idle, i.e. for it to wake up. */
0206e353 2580 if (wait_for((I915_READ(GEN6_BSD_SLEEP_PSMI_CONTROL) &
12f55818
CW
2581 GEN6_BSD_SLEEP_INDICATOR) == 0,
2582 50))
2583 DRM_ERROR("timed out waiting for the BSD ring to wake up\n");
0206e353 2584
12f55818 2585 /* Now that the ring is fully powered up, update the tail */
0bc40be8
TU
2586 I915_WRITE_TAIL(engine, value);
2587 POSTING_READ(RING_TAIL(engine->mmio_base));
12f55818
CW
2588
2589 /* Let the ring send IDLE messages to the GT again,
2590 * and so let it sleep to conserve power when idle.
2591 */
0206e353 2592 I915_WRITE(GEN6_BSD_SLEEP_PSMI_CONTROL,
12f55818 2593 _MASKED_BIT_DISABLE(GEN6_BSD_SLEEP_MSG_DISABLE));
881f47b6
XH
2594}
2595
a84c3ae1 2596static int gen6_bsd_ring_flush(struct drm_i915_gem_request *req,
ea251324 2597 u32 invalidate, u32 flush)
881f47b6 2598{
4a570db5 2599 struct intel_engine_cs *engine = req->engine;
71a77e07 2600 uint32_t cmd;
b72f3acb
CW
2601 int ret;
2602
5fb9de1a 2603 ret = intel_ring_begin(req, 4);
b72f3acb
CW
2604 if (ret)
2605 return ret;
2606
71a77e07 2607 cmd = MI_FLUSH_DW;
e2f80391 2608 if (INTEL_INFO(engine->dev)->gen >= 8)
075b3bba 2609 cmd += 1;
f0a1fb10
CW
2610
2611 /* We always require a command barrier so that subsequent
2612 * commands, such as breadcrumb interrupts, are strictly ordered
2613 * wrt the contents of the write cache being flushed to memory
2614 * (and thus being coherent from the CPU).
2615 */
2616 cmd |= MI_FLUSH_DW_STORE_INDEX | MI_FLUSH_DW_OP_STOREDW;
2617
9a289771
JB
2618 /*
2619 * Bspec vol 1c.5 - video engine command streamer:
2620 * "If ENABLED, all TLBs will be invalidated once the flush
2621 * operation is complete. This bit is only valid when the
2622 * Post-Sync Operation field is a value of 1h or 3h."
2623 */
71a77e07 2624 if (invalidate & I915_GEM_GPU_DOMAINS)
f0a1fb10
CW
2625 cmd |= MI_INVALIDATE_TLB | MI_INVALIDATE_BSD;
2626
e2f80391
TU
2627 intel_ring_emit(engine, cmd);
2628 intel_ring_emit(engine,
2629 I915_GEM_HWS_SCRATCH_ADDR | MI_FLUSH_DW_USE_GTT);
2630 if (INTEL_INFO(engine->dev)->gen >= 8) {
2631 intel_ring_emit(engine, 0); /* upper addr */
2632 intel_ring_emit(engine, 0); /* value */
075b3bba 2633 } else {
e2f80391
TU
2634 intel_ring_emit(engine, 0);
2635 intel_ring_emit(engine, MI_NOOP);
075b3bba 2636 }
e2f80391 2637 intel_ring_advance(engine);
b72f3acb 2638 return 0;
881f47b6
XH
2639}
2640
1c7a0623 2641static int
53fddaf7 2642gen8_ring_dispatch_execbuffer(struct drm_i915_gem_request *req,
9bcb144c 2643 u64 offset, u32 len,
8e004efc 2644 unsigned dispatch_flags)
1c7a0623 2645{
4a570db5 2646 struct intel_engine_cs *engine = req->engine;
e2f80391 2647 bool ppgtt = USES_PPGTT(engine->dev) &&
8e004efc 2648 !(dispatch_flags & I915_DISPATCH_SECURE);
1c7a0623
BW
2649 int ret;
2650
5fb9de1a 2651 ret = intel_ring_begin(req, 4);
1c7a0623
BW
2652 if (ret)
2653 return ret;
2654
2655 /* FIXME(BDW): Address space and security selectors. */
e2f80391 2656 intel_ring_emit(engine, MI_BATCH_BUFFER_START_GEN8 | (ppgtt<<8) |
919032ec
AJ
2657 (dispatch_flags & I915_DISPATCH_RS ?
2658 MI_BATCH_RESOURCE_STREAMER : 0));
e2f80391
TU
2659 intel_ring_emit(engine, lower_32_bits(offset));
2660 intel_ring_emit(engine, upper_32_bits(offset));
2661 intel_ring_emit(engine, MI_NOOP);
2662 intel_ring_advance(engine);
1c7a0623
BW
2663
2664 return 0;
2665}
2666
d7d4eedd 2667static int
53fddaf7 2668hsw_ring_dispatch_execbuffer(struct drm_i915_gem_request *req,
8e004efc
JH
2669 u64 offset, u32 len,
2670 unsigned dispatch_flags)
d7d4eedd 2671{
4a570db5 2672 struct intel_engine_cs *engine = req->engine;
d7d4eedd
CW
2673 int ret;
2674
5fb9de1a 2675 ret = intel_ring_begin(req, 2);
d7d4eedd
CW
2676 if (ret)
2677 return ret;
2678
e2f80391 2679 intel_ring_emit(engine,
77072258 2680 MI_BATCH_BUFFER_START |
8e004efc 2681 (dispatch_flags & I915_DISPATCH_SECURE ?
919032ec
AJ
2682 0 : MI_BATCH_PPGTT_HSW | MI_BATCH_NON_SECURE_HSW) |
2683 (dispatch_flags & I915_DISPATCH_RS ?
2684 MI_BATCH_RESOURCE_STREAMER : 0));
d7d4eedd 2685 /* bit0-7 is the length on GEN6+ */
e2f80391
TU
2686 intel_ring_emit(engine, offset);
2687 intel_ring_advance(engine);
d7d4eedd
CW
2688
2689 return 0;
2690}
2691
881f47b6 2692static int
53fddaf7 2693gen6_ring_dispatch_execbuffer(struct drm_i915_gem_request *req,
9bcb144c 2694 u64 offset, u32 len,
8e004efc 2695 unsigned dispatch_flags)
881f47b6 2696{
4a570db5 2697 struct intel_engine_cs *engine = req->engine;
0206e353 2698 int ret;
ab6f8e32 2699
5fb9de1a 2700 ret = intel_ring_begin(req, 2);
0206e353
AJ
2701 if (ret)
2702 return ret;
e1f99ce6 2703
e2f80391 2704 intel_ring_emit(engine,
d7d4eedd 2705 MI_BATCH_BUFFER_START |
8e004efc
JH
2706 (dispatch_flags & I915_DISPATCH_SECURE ?
2707 0 : MI_BATCH_NON_SECURE_I965));
0206e353 2708 /* bit0-7 is the length on GEN6+ */
e2f80391
TU
2709 intel_ring_emit(engine, offset);
2710 intel_ring_advance(engine);
ab6f8e32 2711
0206e353 2712 return 0;
881f47b6
XH
2713}
2714
549f7365
CW
2715/* Blitter support (SandyBridge+) */
2716
a84c3ae1 2717static int gen6_ring_flush(struct drm_i915_gem_request *req,
ea251324 2718 u32 invalidate, u32 flush)
8d19215b 2719{
4a570db5 2720 struct intel_engine_cs *engine = req->engine;
e2f80391 2721 struct drm_device *dev = engine->dev;
71a77e07 2722 uint32_t cmd;
b72f3acb
CW
2723 int ret;
2724
5fb9de1a 2725 ret = intel_ring_begin(req, 4);
b72f3acb
CW
2726 if (ret)
2727 return ret;
2728
71a77e07 2729 cmd = MI_FLUSH_DW;
dbef0f15 2730 if (INTEL_INFO(dev)->gen >= 8)
075b3bba 2731 cmd += 1;
f0a1fb10
CW
2732
2733 /* We always require a command barrier so that subsequent
2734 * commands, such as breadcrumb interrupts, are strictly ordered
2735 * wrt the contents of the write cache being flushed to memory
2736 * (and thus being coherent from the CPU).
2737 */
2738 cmd |= MI_FLUSH_DW_STORE_INDEX | MI_FLUSH_DW_OP_STOREDW;
2739
9a289771
JB
2740 /*
2741 * Bspec vol 1c.3 - blitter engine command streamer:
2742 * "If ENABLED, all TLBs will be invalidated once the flush
2743 * operation is complete. This bit is only valid when the
2744 * Post-Sync Operation field is a value of 1h or 3h."
2745 */
71a77e07 2746 if (invalidate & I915_GEM_DOMAIN_RENDER)
f0a1fb10 2747 cmd |= MI_INVALIDATE_TLB;
e2f80391
TU
2748 intel_ring_emit(engine, cmd);
2749 intel_ring_emit(engine,
2750 I915_GEM_HWS_SCRATCH_ADDR | MI_FLUSH_DW_USE_GTT);
dbef0f15 2751 if (INTEL_INFO(dev)->gen >= 8) {
e2f80391
TU
2752 intel_ring_emit(engine, 0); /* upper addr */
2753 intel_ring_emit(engine, 0); /* value */
075b3bba 2754 } else {
e2f80391
TU
2755 intel_ring_emit(engine, 0);
2756 intel_ring_emit(engine, MI_NOOP);
075b3bba 2757 }
e2f80391 2758 intel_ring_advance(engine);
fd3da6c9 2759
b72f3acb 2760 return 0;
8d19215b
ZN
2761}
2762
5c1143bb
XH
2763int intel_init_render_ring_buffer(struct drm_device *dev)
2764{
4640c4ff 2765 struct drm_i915_private *dev_priv = dev->dev_private;
4a570db5 2766 struct intel_engine_cs *engine = &dev_priv->engine[RCS];
3e78998a
BW
2767 struct drm_i915_gem_object *obj;
2768 int ret;
5c1143bb 2769
e2f80391
TU
2770 engine->name = "render ring";
2771 engine->id = RCS;
2772 engine->exec_id = I915_EXEC_RENDER;
2773 engine->mmio_base = RENDER_RING_BASE;
59465b5f 2774
707d9cf9 2775 if (INTEL_INFO(dev)->gen >= 8) {
3e78998a
BW
2776 if (i915_semaphore_is_enabled(dev)) {
2777 obj = i915_gem_alloc_object(dev, 4096);
2778 if (obj == NULL) {
2779 DRM_ERROR("Failed to allocate semaphore bo. Disabling semaphores\n");
2780 i915.semaphores = 0;
2781 } else {
2782 i915_gem_object_set_cache_level(obj, I915_CACHE_LLC);
2783 ret = i915_gem_obj_ggtt_pin(obj, 0, PIN_NONBLOCK);
2784 if (ret != 0) {
2785 drm_gem_object_unreference(&obj->base);
2786 DRM_ERROR("Failed to pin semaphore bo. Disabling semaphores\n");
2787 i915.semaphores = 0;
2788 } else
2789 dev_priv->semaphore_obj = obj;
2790 }
2791 }
7225342a 2792
e2f80391
TU
2793 engine->init_context = intel_rcs_ctx_init;
2794 engine->add_request = gen6_add_request;
2795 engine->flush = gen8_render_ring_flush;
2796 engine->irq_get = gen8_ring_get_irq;
2797 engine->irq_put = gen8_ring_put_irq;
2798 engine->irq_enable_mask = GT_RENDER_USER_INTERRUPT;
c04e0f3b
CW
2799 engine->irq_seqno_barrier = gen6_seqno_barrier;
2800 engine->get_seqno = ring_get_seqno;
e2f80391 2801 engine->set_seqno = ring_set_seqno;
707d9cf9 2802 if (i915_semaphore_is_enabled(dev)) {
3e78998a 2803 WARN_ON(!dev_priv->semaphore_obj);
e2f80391
TU
2804 engine->semaphore.sync_to = gen8_ring_sync;
2805 engine->semaphore.signal = gen8_rcs_signal;
2806 GEN8_RING_SEMAPHORE_INIT(engine);
707d9cf9
BW
2807 }
2808 } else if (INTEL_INFO(dev)->gen >= 6) {
e2f80391
TU
2809 engine->init_context = intel_rcs_ctx_init;
2810 engine->add_request = gen6_add_request;
2811 engine->flush = gen7_render_ring_flush;
6c6cf5aa 2812 if (INTEL_INFO(dev)->gen == 6)
e2f80391
TU
2813 engine->flush = gen6_render_ring_flush;
2814 engine->irq_get = gen6_ring_get_irq;
2815 engine->irq_put = gen6_ring_put_irq;
2816 engine->irq_enable_mask = GT_RENDER_USER_INTERRUPT;
c04e0f3b
CW
2817 engine->irq_seqno_barrier = gen6_seqno_barrier;
2818 engine->get_seqno = ring_get_seqno;
e2f80391 2819 engine->set_seqno = ring_set_seqno;
707d9cf9 2820 if (i915_semaphore_is_enabled(dev)) {
e2f80391
TU
2821 engine->semaphore.sync_to = gen6_ring_sync;
2822 engine->semaphore.signal = gen6_signal;
707d9cf9
BW
2823 /*
2824 * The current semaphore is only applied on pre-gen8
2825 * platform. And there is no VCS2 ring on the pre-gen8
2826 * platform. So the semaphore between RCS and VCS2 is
2827 * initialized as INVALID. Gen8 will initialize the
2828 * sema between VCS2 and RCS later.
2829 */
e2f80391
TU
2830 engine->semaphore.mbox.wait[RCS] = MI_SEMAPHORE_SYNC_INVALID;
2831 engine->semaphore.mbox.wait[VCS] = MI_SEMAPHORE_SYNC_RV;
2832 engine->semaphore.mbox.wait[BCS] = MI_SEMAPHORE_SYNC_RB;
2833 engine->semaphore.mbox.wait[VECS] = MI_SEMAPHORE_SYNC_RVE;
2834 engine->semaphore.mbox.wait[VCS2] = MI_SEMAPHORE_SYNC_INVALID;
2835 engine->semaphore.mbox.signal[RCS] = GEN6_NOSYNC;
2836 engine->semaphore.mbox.signal[VCS] = GEN6_VRSYNC;
2837 engine->semaphore.mbox.signal[BCS] = GEN6_BRSYNC;
2838 engine->semaphore.mbox.signal[VECS] = GEN6_VERSYNC;
2839 engine->semaphore.mbox.signal[VCS2] = GEN6_NOSYNC;
707d9cf9 2840 }
c6df541c 2841 } else if (IS_GEN5(dev)) {
e2f80391
TU
2842 engine->add_request = pc_render_add_request;
2843 engine->flush = gen4_render_ring_flush;
2844 engine->get_seqno = pc_render_get_seqno;
2845 engine->set_seqno = pc_render_set_seqno;
2846 engine->irq_get = gen5_ring_get_irq;
2847 engine->irq_put = gen5_ring_put_irq;
2848 engine->irq_enable_mask = GT_RENDER_USER_INTERRUPT |
cc609d5d 2849 GT_RENDER_PIPECTL_NOTIFY_INTERRUPT;
59465b5f 2850 } else {
e2f80391 2851 engine->add_request = i9xx_add_request;
46f0f8d1 2852 if (INTEL_INFO(dev)->gen < 4)
e2f80391 2853 engine->flush = gen2_render_ring_flush;
46f0f8d1 2854 else
e2f80391
TU
2855 engine->flush = gen4_render_ring_flush;
2856 engine->get_seqno = ring_get_seqno;
2857 engine->set_seqno = ring_set_seqno;
c2798b19 2858 if (IS_GEN2(dev)) {
e2f80391
TU
2859 engine->irq_get = i8xx_ring_get_irq;
2860 engine->irq_put = i8xx_ring_put_irq;
c2798b19 2861 } else {
e2f80391
TU
2862 engine->irq_get = i9xx_ring_get_irq;
2863 engine->irq_put = i9xx_ring_put_irq;
c2798b19 2864 }
e2f80391 2865 engine->irq_enable_mask = I915_USER_INTERRUPT;
1ec14ad3 2866 }
e2f80391 2867 engine->write_tail = ring_write_tail;
707d9cf9 2868
d7d4eedd 2869 if (IS_HASWELL(dev))
e2f80391 2870 engine->dispatch_execbuffer = hsw_ring_dispatch_execbuffer;
1c7a0623 2871 else if (IS_GEN8(dev))
e2f80391 2872 engine->dispatch_execbuffer = gen8_ring_dispatch_execbuffer;
d7d4eedd 2873 else if (INTEL_INFO(dev)->gen >= 6)
e2f80391 2874 engine->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
fb3256da 2875 else if (INTEL_INFO(dev)->gen >= 4)
e2f80391 2876 engine->dispatch_execbuffer = i965_dispatch_execbuffer;
fb3256da 2877 else if (IS_I830(dev) || IS_845G(dev))
e2f80391 2878 engine->dispatch_execbuffer = i830_dispatch_execbuffer;
fb3256da 2879 else
e2f80391
TU
2880 engine->dispatch_execbuffer = i915_dispatch_execbuffer;
2881 engine->init_hw = init_render_ring;
2882 engine->cleanup = render_ring_cleanup;
59465b5f 2883
b45305fc
DV
2884 /* Workaround batchbuffer to combat CS tlb bug. */
2885 if (HAS_BROKEN_CS_TLB(dev)) {
c4d69da1 2886 obj = i915_gem_alloc_object(dev, I830_WA_SIZE);
b45305fc
DV
2887 if (obj == NULL) {
2888 DRM_ERROR("Failed to allocate batch bo\n");
2889 return -ENOMEM;
2890 }
2891
be1fa129 2892 ret = i915_gem_obj_ggtt_pin(obj, 0, 0);
b45305fc
DV
2893 if (ret != 0) {
2894 drm_gem_object_unreference(&obj->base);
2895 DRM_ERROR("Failed to ping batch bo\n");
2896 return ret;
2897 }
2898
e2f80391
TU
2899 engine->scratch.obj = obj;
2900 engine->scratch.gtt_offset = i915_gem_obj_ggtt_offset(obj);
b45305fc
DV
2901 }
2902
e2f80391 2903 ret = intel_init_ring_buffer(dev, engine);
99be1dfe
DV
2904 if (ret)
2905 return ret;
2906
2907 if (INTEL_INFO(dev)->gen >= 5) {
e2f80391 2908 ret = intel_init_pipe_control(engine);
99be1dfe
DV
2909 if (ret)
2910 return ret;
2911 }
2912
2913 return 0;
5c1143bb
XH
2914}
2915
2916int intel_init_bsd_ring_buffer(struct drm_device *dev)
2917{
4640c4ff 2918 struct drm_i915_private *dev_priv = dev->dev_private;
4a570db5 2919 struct intel_engine_cs *engine = &dev_priv->engine[VCS];
5c1143bb 2920
e2f80391
TU
2921 engine->name = "bsd ring";
2922 engine->id = VCS;
2923 engine->exec_id = I915_EXEC_BSD;
58fa3835 2924
e2f80391 2925 engine->write_tail = ring_write_tail;
780f18c8 2926 if (INTEL_INFO(dev)->gen >= 6) {
e2f80391 2927 engine->mmio_base = GEN6_BSD_RING_BASE;
0fd2c201
DV
2928 /* gen6 bsd needs a special wa for tail updates */
2929 if (IS_GEN6(dev))
e2f80391
TU
2930 engine->write_tail = gen6_bsd_ring_write_tail;
2931 engine->flush = gen6_bsd_ring_flush;
2932 engine->add_request = gen6_add_request;
c04e0f3b
CW
2933 engine->irq_seqno_barrier = gen6_seqno_barrier;
2934 engine->get_seqno = ring_get_seqno;
e2f80391 2935 engine->set_seqno = ring_set_seqno;
abd58f01 2936 if (INTEL_INFO(dev)->gen >= 8) {
e2f80391 2937 engine->irq_enable_mask =
abd58f01 2938 GT_RENDER_USER_INTERRUPT << GEN8_VCS1_IRQ_SHIFT;
e2f80391
TU
2939 engine->irq_get = gen8_ring_get_irq;
2940 engine->irq_put = gen8_ring_put_irq;
2941 engine->dispatch_execbuffer =
1c7a0623 2942 gen8_ring_dispatch_execbuffer;
707d9cf9 2943 if (i915_semaphore_is_enabled(dev)) {
e2f80391
TU
2944 engine->semaphore.sync_to = gen8_ring_sync;
2945 engine->semaphore.signal = gen8_xcs_signal;
2946 GEN8_RING_SEMAPHORE_INIT(engine);
707d9cf9 2947 }
abd58f01 2948 } else {
e2f80391
TU
2949 engine->irq_enable_mask = GT_BSD_USER_INTERRUPT;
2950 engine->irq_get = gen6_ring_get_irq;
2951 engine->irq_put = gen6_ring_put_irq;
2952 engine->dispatch_execbuffer =
1c7a0623 2953 gen6_ring_dispatch_execbuffer;
707d9cf9 2954 if (i915_semaphore_is_enabled(dev)) {
e2f80391
TU
2955 engine->semaphore.sync_to = gen6_ring_sync;
2956 engine->semaphore.signal = gen6_signal;
2957 engine->semaphore.mbox.wait[RCS] = MI_SEMAPHORE_SYNC_VR;
2958 engine->semaphore.mbox.wait[VCS] = MI_SEMAPHORE_SYNC_INVALID;
2959 engine->semaphore.mbox.wait[BCS] = MI_SEMAPHORE_SYNC_VB;
2960 engine->semaphore.mbox.wait[VECS] = MI_SEMAPHORE_SYNC_VVE;
2961 engine->semaphore.mbox.wait[VCS2] = MI_SEMAPHORE_SYNC_INVALID;
2962 engine->semaphore.mbox.signal[RCS] = GEN6_RVSYNC;
2963 engine->semaphore.mbox.signal[VCS] = GEN6_NOSYNC;
2964 engine->semaphore.mbox.signal[BCS] = GEN6_BVSYNC;
2965 engine->semaphore.mbox.signal[VECS] = GEN6_VEVSYNC;
2966 engine->semaphore.mbox.signal[VCS2] = GEN6_NOSYNC;
707d9cf9 2967 }
abd58f01 2968 }
58fa3835 2969 } else {
e2f80391
TU
2970 engine->mmio_base = BSD_RING_BASE;
2971 engine->flush = bsd_ring_flush;
2972 engine->add_request = i9xx_add_request;
2973 engine->get_seqno = ring_get_seqno;
2974 engine->set_seqno = ring_set_seqno;
e48d8634 2975 if (IS_GEN5(dev)) {
e2f80391
TU
2976 engine->irq_enable_mask = ILK_BSD_USER_INTERRUPT;
2977 engine->irq_get = gen5_ring_get_irq;
2978 engine->irq_put = gen5_ring_put_irq;
e48d8634 2979 } else {
e2f80391
TU
2980 engine->irq_enable_mask = I915_BSD_USER_INTERRUPT;
2981 engine->irq_get = i9xx_ring_get_irq;
2982 engine->irq_put = i9xx_ring_put_irq;
e48d8634 2983 }
e2f80391 2984 engine->dispatch_execbuffer = i965_dispatch_execbuffer;
58fa3835 2985 }
e2f80391 2986 engine->init_hw = init_ring_common;
58fa3835 2987
e2f80391 2988 return intel_init_ring_buffer(dev, engine);
5c1143bb 2989}
549f7365 2990
845f74a7 2991/**
62659920 2992 * Initialize the second BSD ring (eg. Broadwell GT3, Skylake GT3)
845f74a7
ZY
2993 */
2994int intel_init_bsd2_ring_buffer(struct drm_device *dev)
2995{
2996 struct drm_i915_private *dev_priv = dev->dev_private;
4a570db5 2997 struct intel_engine_cs *engine = &dev_priv->engine[VCS2];
e2f80391
TU
2998
2999 engine->name = "bsd2 ring";
3000 engine->id = VCS2;
3001 engine->exec_id = I915_EXEC_BSD;
3002
3003 engine->write_tail = ring_write_tail;
3004 engine->mmio_base = GEN8_BSD2_RING_BASE;
3005 engine->flush = gen6_bsd_ring_flush;
3006 engine->add_request = gen6_add_request;
c04e0f3b
CW
3007 engine->irq_seqno_barrier = gen6_seqno_barrier;
3008 engine->get_seqno = ring_get_seqno;
e2f80391
TU
3009 engine->set_seqno = ring_set_seqno;
3010 engine->irq_enable_mask =
845f74a7 3011 GT_RENDER_USER_INTERRUPT << GEN8_VCS2_IRQ_SHIFT;
e2f80391
TU
3012 engine->irq_get = gen8_ring_get_irq;
3013 engine->irq_put = gen8_ring_put_irq;
3014 engine->dispatch_execbuffer =
845f74a7 3015 gen8_ring_dispatch_execbuffer;
3e78998a 3016 if (i915_semaphore_is_enabled(dev)) {
e2f80391
TU
3017 engine->semaphore.sync_to = gen8_ring_sync;
3018 engine->semaphore.signal = gen8_xcs_signal;
3019 GEN8_RING_SEMAPHORE_INIT(engine);
3e78998a 3020 }
e2f80391 3021 engine->init_hw = init_ring_common;
845f74a7 3022
e2f80391 3023 return intel_init_ring_buffer(dev, engine);
845f74a7
ZY
3024}
3025
549f7365
CW
3026int intel_init_blt_ring_buffer(struct drm_device *dev)
3027{
4640c4ff 3028 struct drm_i915_private *dev_priv = dev->dev_private;
4a570db5 3029 struct intel_engine_cs *engine = &dev_priv->engine[BCS];
e2f80391
TU
3030
3031 engine->name = "blitter ring";
3032 engine->id = BCS;
3033 engine->exec_id = I915_EXEC_BLT;
3034
3035 engine->mmio_base = BLT_RING_BASE;
3036 engine->write_tail = ring_write_tail;
3037 engine->flush = gen6_ring_flush;
3038 engine->add_request = gen6_add_request;
c04e0f3b
CW
3039 engine->irq_seqno_barrier = gen6_seqno_barrier;
3040 engine->get_seqno = ring_get_seqno;
e2f80391 3041 engine->set_seqno = ring_set_seqno;
abd58f01 3042 if (INTEL_INFO(dev)->gen >= 8) {
e2f80391 3043 engine->irq_enable_mask =
abd58f01 3044 GT_RENDER_USER_INTERRUPT << GEN8_BCS_IRQ_SHIFT;
e2f80391
TU
3045 engine->irq_get = gen8_ring_get_irq;
3046 engine->irq_put = gen8_ring_put_irq;
3047 engine->dispatch_execbuffer = gen8_ring_dispatch_execbuffer;
707d9cf9 3048 if (i915_semaphore_is_enabled(dev)) {
e2f80391
TU
3049 engine->semaphore.sync_to = gen8_ring_sync;
3050 engine->semaphore.signal = gen8_xcs_signal;
3051 GEN8_RING_SEMAPHORE_INIT(engine);
707d9cf9 3052 }
abd58f01 3053 } else {
e2f80391
TU
3054 engine->irq_enable_mask = GT_BLT_USER_INTERRUPT;
3055 engine->irq_get = gen6_ring_get_irq;
3056 engine->irq_put = gen6_ring_put_irq;
3057 engine->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
707d9cf9 3058 if (i915_semaphore_is_enabled(dev)) {
e2f80391
TU
3059 engine->semaphore.signal = gen6_signal;
3060 engine->semaphore.sync_to = gen6_ring_sync;
707d9cf9
BW
3061 /*
3062 * The current semaphore is only applied on pre-gen8
3063 * platform. And there is no VCS2 ring on the pre-gen8
3064 * platform. So the semaphore between BCS and VCS2 is
3065 * initialized as INVALID. Gen8 will initialize the
3066 * sema between BCS and VCS2 later.
3067 */
e2f80391
TU
3068 engine->semaphore.mbox.wait[RCS] = MI_SEMAPHORE_SYNC_BR;
3069 engine->semaphore.mbox.wait[VCS] = MI_SEMAPHORE_SYNC_BV;
3070 engine->semaphore.mbox.wait[BCS] = MI_SEMAPHORE_SYNC_INVALID;
3071 engine->semaphore.mbox.wait[VECS] = MI_SEMAPHORE_SYNC_BVE;
3072 engine->semaphore.mbox.wait[VCS2] = MI_SEMAPHORE_SYNC_INVALID;
3073 engine->semaphore.mbox.signal[RCS] = GEN6_RBSYNC;
3074 engine->semaphore.mbox.signal[VCS] = GEN6_VBSYNC;
3075 engine->semaphore.mbox.signal[BCS] = GEN6_NOSYNC;
3076 engine->semaphore.mbox.signal[VECS] = GEN6_VEBSYNC;
3077 engine->semaphore.mbox.signal[VCS2] = GEN6_NOSYNC;
707d9cf9 3078 }
abd58f01 3079 }
e2f80391 3080 engine->init_hw = init_ring_common;
549f7365 3081
e2f80391 3082 return intel_init_ring_buffer(dev, engine);
549f7365 3083}
a7b9761d 3084
9a8a2213
BW
3085int intel_init_vebox_ring_buffer(struct drm_device *dev)
3086{
4640c4ff 3087 struct drm_i915_private *dev_priv = dev->dev_private;
4a570db5 3088 struct intel_engine_cs *engine = &dev_priv->engine[VECS];
9a8a2213 3089
e2f80391
TU
3090 engine->name = "video enhancement ring";
3091 engine->id = VECS;
3092 engine->exec_id = I915_EXEC_VEBOX;
9a8a2213 3093
e2f80391
TU
3094 engine->mmio_base = VEBOX_RING_BASE;
3095 engine->write_tail = ring_write_tail;
3096 engine->flush = gen6_ring_flush;
3097 engine->add_request = gen6_add_request;
c04e0f3b
CW
3098 engine->irq_seqno_barrier = gen6_seqno_barrier;
3099 engine->get_seqno = ring_get_seqno;
e2f80391 3100 engine->set_seqno = ring_set_seqno;
abd58f01
BW
3101
3102 if (INTEL_INFO(dev)->gen >= 8) {
e2f80391 3103 engine->irq_enable_mask =
40c499f9 3104 GT_RENDER_USER_INTERRUPT << GEN8_VECS_IRQ_SHIFT;
e2f80391
TU
3105 engine->irq_get = gen8_ring_get_irq;
3106 engine->irq_put = gen8_ring_put_irq;
3107 engine->dispatch_execbuffer = gen8_ring_dispatch_execbuffer;
707d9cf9 3108 if (i915_semaphore_is_enabled(dev)) {
e2f80391
TU
3109 engine->semaphore.sync_to = gen8_ring_sync;
3110 engine->semaphore.signal = gen8_xcs_signal;
3111 GEN8_RING_SEMAPHORE_INIT(engine);
707d9cf9 3112 }
abd58f01 3113 } else {
e2f80391
TU
3114 engine->irq_enable_mask = PM_VEBOX_USER_INTERRUPT;
3115 engine->irq_get = hsw_vebox_get_irq;
3116 engine->irq_put = hsw_vebox_put_irq;
3117 engine->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
707d9cf9 3118 if (i915_semaphore_is_enabled(dev)) {
e2f80391
TU
3119 engine->semaphore.sync_to = gen6_ring_sync;
3120 engine->semaphore.signal = gen6_signal;
3121 engine->semaphore.mbox.wait[RCS] = MI_SEMAPHORE_SYNC_VER;
3122 engine->semaphore.mbox.wait[VCS] = MI_SEMAPHORE_SYNC_VEV;
3123 engine->semaphore.mbox.wait[BCS] = MI_SEMAPHORE_SYNC_VEB;
3124 engine->semaphore.mbox.wait[VECS] = MI_SEMAPHORE_SYNC_INVALID;
3125 engine->semaphore.mbox.wait[VCS2] = MI_SEMAPHORE_SYNC_INVALID;
3126 engine->semaphore.mbox.signal[RCS] = GEN6_RVESYNC;
3127 engine->semaphore.mbox.signal[VCS] = GEN6_VVESYNC;
3128 engine->semaphore.mbox.signal[BCS] = GEN6_BVESYNC;
3129 engine->semaphore.mbox.signal[VECS] = GEN6_NOSYNC;
3130 engine->semaphore.mbox.signal[VCS2] = GEN6_NOSYNC;
707d9cf9 3131 }
abd58f01 3132 }
e2f80391 3133 engine->init_hw = init_ring_common;
9a8a2213 3134
e2f80391 3135 return intel_init_ring_buffer(dev, engine);
9a8a2213
BW
3136}
3137
a7b9761d 3138int
4866d729 3139intel_ring_flush_all_caches(struct drm_i915_gem_request *req)
a7b9761d 3140{
4a570db5 3141 struct intel_engine_cs *engine = req->engine;
a7b9761d
CW
3142 int ret;
3143
e2f80391 3144 if (!engine->gpu_caches_dirty)
a7b9761d
CW
3145 return 0;
3146
e2f80391 3147 ret = engine->flush(req, 0, I915_GEM_GPU_DOMAINS);
a7b9761d
CW
3148 if (ret)
3149 return ret;
3150
a84c3ae1 3151 trace_i915_gem_ring_flush(req, 0, I915_GEM_GPU_DOMAINS);
a7b9761d 3152
e2f80391 3153 engine->gpu_caches_dirty = false;
a7b9761d
CW
3154 return 0;
3155}
3156
3157int
2f20055d 3158intel_ring_invalidate_all_caches(struct drm_i915_gem_request *req)
a7b9761d 3159{
4a570db5 3160 struct intel_engine_cs *engine = req->engine;
a7b9761d
CW
3161 uint32_t flush_domains;
3162 int ret;
3163
3164 flush_domains = 0;
e2f80391 3165 if (engine->gpu_caches_dirty)
a7b9761d
CW
3166 flush_domains = I915_GEM_GPU_DOMAINS;
3167
e2f80391 3168 ret = engine->flush(req, I915_GEM_GPU_DOMAINS, flush_domains);
a7b9761d
CW
3169 if (ret)
3170 return ret;
3171
a84c3ae1 3172 trace_i915_gem_ring_flush(req, I915_GEM_GPU_DOMAINS, flush_domains);
a7b9761d 3173
e2f80391 3174 engine->gpu_caches_dirty = false;
a7b9761d
CW
3175 return 0;
3176}
e3efda49
CW
3177
3178void
117897f4 3179intel_stop_engine(struct intel_engine_cs *engine)
e3efda49
CW
3180{
3181 int ret;
3182
117897f4 3183 if (!intel_engine_initialized(engine))
e3efda49
CW
3184 return;
3185
666796da 3186 ret = intel_engine_idle(engine);
f4457ae7 3187 if (ret)
e3efda49 3188 DRM_ERROR("failed to quiesce %s whilst cleaning up: %d\n",
0bc40be8 3189 engine->name, ret);
e3efda49 3190
0bc40be8 3191 stop_ring(engine);
e3efda49 3192}