]> git.proxmox.com Git - mirror_ubuntu-jammy-kernel.git/blame - drivers/gpu/drm/i915/intel_ringbuffer.c
drm/i915: Pin backing pages for pread
[mirror_ubuntu-jammy-kernel.git] / drivers / gpu / drm / i915 / intel_ringbuffer.c
CommitLineData
62fdfeaf
EA
1/*
2 * Copyright © 2008-2010 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 * Zou Nan hai <nanhai.zou@intel.com>
26 * Xiang Hai hao<haihao.xiang@intel.com>
27 *
28 */
29
30#include "drmP.h"
31#include "drm.h"
62fdfeaf 32#include "i915_drv.h"
8187a2b7 33#include "i915_drm.h"
62fdfeaf 34#include "i915_trace.h"
881f47b6 35#include "intel_drv.h"
62fdfeaf 36
8d315287
JB
37/*
38 * 965+ support PIPE_CONTROL commands, which provide finer grained control
39 * over cache flushing.
40 */
41struct pipe_control {
42 struct drm_i915_gem_object *obj;
43 volatile u32 *cpu_page;
44 u32 gtt_offset;
45};
46
c7dca47b
CW
47static inline int ring_space(struct intel_ring_buffer *ring)
48{
49 int space = (ring->head & HEAD_ADDR) - (ring->tail + 8);
50 if (space < 0)
51 space += ring->size;
52 return space;
53}
54
b72f3acb 55static int
46f0f8d1
CW
56gen2_render_ring_flush(struct intel_ring_buffer *ring,
57 u32 invalidate_domains,
58 u32 flush_domains)
59{
60 u32 cmd;
61 int ret;
62
63 cmd = MI_FLUSH;
31b14c9f 64 if (((invalidate_domains|flush_domains) & I915_GEM_DOMAIN_RENDER) == 0)
46f0f8d1
CW
65 cmd |= MI_NO_WRITE_FLUSH;
66
67 if (invalidate_domains & I915_GEM_DOMAIN_SAMPLER)
68 cmd |= MI_READ_FLUSH;
69
70 ret = intel_ring_begin(ring, 2);
71 if (ret)
72 return ret;
73
74 intel_ring_emit(ring, cmd);
75 intel_ring_emit(ring, MI_NOOP);
76 intel_ring_advance(ring);
77
78 return 0;
79}
80
81static int
82gen4_render_ring_flush(struct intel_ring_buffer *ring,
83 u32 invalidate_domains,
84 u32 flush_domains)
62fdfeaf 85{
78501eac 86 struct drm_device *dev = ring->dev;
6f392d54 87 u32 cmd;
b72f3acb 88 int ret;
6f392d54 89
36d527de
CW
90 /*
91 * read/write caches:
92 *
93 * I915_GEM_DOMAIN_RENDER is always invalidated, but is
94 * only flushed if MI_NO_WRITE_FLUSH is unset. On 965, it is
95 * also flushed at 2d versus 3d pipeline switches.
96 *
97 * read-only caches:
98 *
99 * I915_GEM_DOMAIN_SAMPLER is flushed on pre-965 if
100 * MI_READ_FLUSH is set, and is always flushed on 965.
101 *
102 * I915_GEM_DOMAIN_COMMAND may not exist?
103 *
104 * I915_GEM_DOMAIN_INSTRUCTION, which exists on 965, is
105 * invalidated when MI_EXE_FLUSH is set.
106 *
107 * I915_GEM_DOMAIN_VERTEX, which exists on 965, is
108 * invalidated with every MI_FLUSH.
109 *
110 * TLBs:
111 *
112 * On 965, TLBs associated with I915_GEM_DOMAIN_COMMAND
113 * and I915_GEM_DOMAIN_CPU in are invalidated at PTE write and
114 * I915_GEM_DOMAIN_RENDER and I915_GEM_DOMAIN_SAMPLER
115 * are flushed at any MI_FLUSH.
116 */
117
118 cmd = MI_FLUSH | MI_NO_WRITE_FLUSH;
46f0f8d1 119 if ((invalidate_domains|flush_domains) & I915_GEM_DOMAIN_RENDER)
36d527de 120 cmd &= ~MI_NO_WRITE_FLUSH;
36d527de
CW
121 if (invalidate_domains & I915_GEM_DOMAIN_INSTRUCTION)
122 cmd |= MI_EXE_FLUSH;
62fdfeaf 123
36d527de
CW
124 if (invalidate_domains & I915_GEM_DOMAIN_COMMAND &&
125 (IS_G4X(dev) || IS_GEN5(dev)))
126 cmd |= MI_INVALIDATE_ISP;
70eac33e 127
36d527de
CW
128 ret = intel_ring_begin(ring, 2);
129 if (ret)
130 return ret;
b72f3acb 131
36d527de
CW
132 intel_ring_emit(ring, cmd);
133 intel_ring_emit(ring, MI_NOOP);
134 intel_ring_advance(ring);
b72f3acb
CW
135
136 return 0;
8187a2b7
ZN
137}
138
8d315287
JB
139/**
140 * Emits a PIPE_CONTROL with a non-zero post-sync operation, for
141 * implementing two workarounds on gen6. From section 1.4.7.1
142 * "PIPE_CONTROL" of the Sandy Bridge PRM volume 2 part 1:
143 *
144 * [DevSNB-C+{W/A}] Before any depth stall flush (including those
145 * produced by non-pipelined state commands), software needs to first
146 * send a PIPE_CONTROL with no bits set except Post-Sync Operation !=
147 * 0.
148 *
149 * [Dev-SNB{W/A}]: Before a PIPE_CONTROL with Write Cache Flush Enable
150 * =1, a PIPE_CONTROL with any non-zero post-sync-op is required.
151 *
152 * And the workaround for these two requires this workaround first:
153 *
154 * [Dev-SNB{W/A}]: Pipe-control with CS-stall bit set must be sent
155 * BEFORE the pipe-control with a post-sync op and no write-cache
156 * flushes.
157 *
158 * And this last workaround is tricky because of the requirements on
159 * that bit. From section 1.4.7.2.3 "Stall" of the Sandy Bridge PRM
160 * volume 2 part 1:
161 *
162 * "1 of the following must also be set:
163 * - Render Target Cache Flush Enable ([12] of DW1)
164 * - Depth Cache Flush Enable ([0] of DW1)
165 * - Stall at Pixel Scoreboard ([1] of DW1)
166 * - Depth Stall ([13] of DW1)
167 * - Post-Sync Operation ([13] of DW1)
168 * - Notify Enable ([8] of DW1)"
169 *
170 * The cache flushes require the workaround flush that triggered this
171 * one, so we can't use it. Depth stall would trigger the same.
172 * Post-sync nonzero is what triggered this second workaround, so we
173 * can't use that one either. Notify enable is IRQs, which aren't
174 * really our business. That leaves only stall at scoreboard.
175 */
176static int
177intel_emit_post_sync_nonzero_flush(struct intel_ring_buffer *ring)
178{
179 struct pipe_control *pc = ring->private;
180 u32 scratch_addr = pc->gtt_offset + 128;
181 int ret;
182
183
184 ret = intel_ring_begin(ring, 6);
185 if (ret)
186 return ret;
187
188 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(5));
189 intel_ring_emit(ring, PIPE_CONTROL_CS_STALL |
190 PIPE_CONTROL_STALL_AT_SCOREBOARD);
191 intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT); /* address */
192 intel_ring_emit(ring, 0); /* low dword */
193 intel_ring_emit(ring, 0); /* high dword */
194 intel_ring_emit(ring, MI_NOOP);
195 intel_ring_advance(ring);
196
197 ret = intel_ring_begin(ring, 6);
198 if (ret)
199 return ret;
200
201 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(5));
202 intel_ring_emit(ring, PIPE_CONTROL_QW_WRITE);
203 intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT); /* address */
204 intel_ring_emit(ring, 0);
205 intel_ring_emit(ring, 0);
206 intel_ring_emit(ring, MI_NOOP);
207 intel_ring_advance(ring);
208
209 return 0;
210}
211
212static int
213gen6_render_ring_flush(struct intel_ring_buffer *ring,
214 u32 invalidate_domains, u32 flush_domains)
215{
216 u32 flags = 0;
217 struct pipe_control *pc = ring->private;
218 u32 scratch_addr = pc->gtt_offset + 128;
219 int ret;
220
b3111509
PZ
221 /* Force SNB workarounds for PIPE_CONTROL flushes */
222 ret = intel_emit_post_sync_nonzero_flush(ring);
223 if (ret)
224 return ret;
225
8d315287
JB
226 /* Just flush everything. Experiments have shown that reducing the
227 * number of bits based on the write domains has little performance
228 * impact.
229 */
7d54a904
CW
230 if (flush_domains) {
231 flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
232 flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
233 /*
234 * Ensure that any following seqno writes only happen
235 * when the render cache is indeed flushed.
236 */
97f209bc 237 flags |= PIPE_CONTROL_CS_STALL;
7d54a904
CW
238 }
239 if (invalidate_domains) {
240 flags |= PIPE_CONTROL_TLB_INVALIDATE;
241 flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
242 flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
243 flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
244 flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
245 flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
246 /*
247 * TLB invalidate requires a post-sync write.
248 */
249 flags |= PIPE_CONTROL_QW_WRITE;
250 }
8d315287 251
6c6cf5aa 252 ret = intel_ring_begin(ring, 4);
8d315287
JB
253 if (ret)
254 return ret;
255
6c6cf5aa 256 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4));
8d315287
JB
257 intel_ring_emit(ring, flags);
258 intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT);
6c6cf5aa 259 intel_ring_emit(ring, 0);
8d315287
JB
260 intel_ring_advance(ring);
261
262 return 0;
263}
264
f3987631
PZ
265static int
266gen7_render_ring_cs_stall_wa(struct intel_ring_buffer *ring)
267{
268 int ret;
269
270 ret = intel_ring_begin(ring, 4);
271 if (ret)
272 return ret;
273
274 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4));
275 intel_ring_emit(ring, PIPE_CONTROL_CS_STALL |
276 PIPE_CONTROL_STALL_AT_SCOREBOARD);
277 intel_ring_emit(ring, 0);
278 intel_ring_emit(ring, 0);
279 intel_ring_advance(ring);
280
281 return 0;
282}
283
4772eaeb
PZ
284static int
285gen7_render_ring_flush(struct intel_ring_buffer *ring,
286 u32 invalidate_domains, u32 flush_domains)
287{
288 u32 flags = 0;
289 struct pipe_control *pc = ring->private;
290 u32 scratch_addr = pc->gtt_offset + 128;
291 int ret;
292
f3987631
PZ
293 /*
294 * Ensure that any following seqno writes only happen when the render
295 * cache is indeed flushed.
296 *
297 * Workaround: 4th PIPE_CONTROL command (except the ones with only
298 * read-cache invalidate bits set) must have the CS_STALL bit set. We
299 * don't try to be clever and just set it unconditionally.
300 */
301 flags |= PIPE_CONTROL_CS_STALL;
302
4772eaeb
PZ
303 /* Just flush everything. Experiments have shown that reducing the
304 * number of bits based on the write domains has little performance
305 * impact.
306 */
307 if (flush_domains) {
308 flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
309 flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
4772eaeb
PZ
310 }
311 if (invalidate_domains) {
312 flags |= PIPE_CONTROL_TLB_INVALIDATE;
313 flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
314 flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
315 flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
316 flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
317 flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
318 /*
319 * TLB invalidate requires a post-sync write.
320 */
321 flags |= PIPE_CONTROL_QW_WRITE;
f3987631
PZ
322
323 /* Workaround: we must issue a pipe_control with CS-stall bit
324 * set before a pipe_control command that has the state cache
325 * invalidate bit set. */
326 gen7_render_ring_cs_stall_wa(ring);
4772eaeb
PZ
327 }
328
329 ret = intel_ring_begin(ring, 4);
330 if (ret)
331 return ret;
332
333 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4));
334 intel_ring_emit(ring, flags);
335 intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT);
336 intel_ring_emit(ring, 0);
337 intel_ring_advance(ring);
338
339 return 0;
340}
341
78501eac 342static void ring_write_tail(struct intel_ring_buffer *ring,
297b0c5b 343 u32 value)
d46eefa2 344{
78501eac 345 drm_i915_private_t *dev_priv = ring->dev->dev_private;
297b0c5b 346 I915_WRITE_TAIL(ring, value);
d46eefa2
XH
347}
348
78501eac 349u32 intel_ring_get_active_head(struct intel_ring_buffer *ring)
8187a2b7 350{
78501eac
CW
351 drm_i915_private_t *dev_priv = ring->dev->dev_private;
352 u32 acthd_reg = INTEL_INFO(ring->dev)->gen >= 4 ?
3d281d8c 353 RING_ACTHD(ring->mmio_base) : ACTHD;
8187a2b7
ZN
354
355 return I915_READ(acthd_reg);
356}
357
78501eac 358static int init_ring_common(struct intel_ring_buffer *ring)
8187a2b7 359{
b7884eb4
DV
360 struct drm_device *dev = ring->dev;
361 drm_i915_private_t *dev_priv = dev->dev_private;
05394f39 362 struct drm_i915_gem_object *obj = ring->obj;
b7884eb4 363 int ret = 0;
8187a2b7 364 u32 head;
8187a2b7 365
b7884eb4
DV
366 if (HAS_FORCE_WAKE(dev))
367 gen6_gt_force_wake_get(dev_priv);
368
8187a2b7 369 /* Stop the ring if it's running. */
7f2ab699 370 I915_WRITE_CTL(ring, 0);
570ef608 371 I915_WRITE_HEAD(ring, 0);
78501eac 372 ring->write_tail(ring, 0);
8187a2b7 373
570ef608 374 head = I915_READ_HEAD(ring) & HEAD_ADDR;
8187a2b7
ZN
375
376 /* G45 ring initialization fails to reset head to zero */
377 if (head != 0) {
6fd0d56e
CW
378 DRM_DEBUG_KMS("%s head not reset to zero "
379 "ctl %08x head %08x tail %08x start %08x\n",
380 ring->name,
381 I915_READ_CTL(ring),
382 I915_READ_HEAD(ring),
383 I915_READ_TAIL(ring),
384 I915_READ_START(ring));
8187a2b7 385
570ef608 386 I915_WRITE_HEAD(ring, 0);
8187a2b7 387
6fd0d56e
CW
388 if (I915_READ_HEAD(ring) & HEAD_ADDR) {
389 DRM_ERROR("failed to set %s head to zero "
390 "ctl %08x head %08x tail %08x start %08x\n",
391 ring->name,
392 I915_READ_CTL(ring),
393 I915_READ_HEAD(ring),
394 I915_READ_TAIL(ring),
395 I915_READ_START(ring));
396 }
8187a2b7
ZN
397 }
398
0d8957c8
DV
399 /* Initialize the ring. This must happen _after_ we've cleared the ring
400 * registers with the above sequence (the readback of the HEAD registers
401 * also enforces ordering), otherwise the hw might lose the new ring
402 * register values. */
403 I915_WRITE_START(ring, obj->gtt_offset);
7f2ab699 404 I915_WRITE_CTL(ring,
ae69b42a 405 ((ring->size - PAGE_SIZE) & RING_NR_PAGES)
5d031e5b 406 | RING_VALID);
8187a2b7 407
8187a2b7 408 /* If the head is still not zero, the ring is dead */
f01db988
SP
409 if (wait_for((I915_READ_CTL(ring) & RING_VALID) != 0 &&
410 I915_READ_START(ring) == obj->gtt_offset &&
411 (I915_READ_HEAD(ring) & HEAD_ADDR) == 0, 50)) {
e74cfed5
CW
412 DRM_ERROR("%s initialization failed "
413 "ctl %08x head %08x tail %08x start %08x\n",
414 ring->name,
415 I915_READ_CTL(ring),
416 I915_READ_HEAD(ring),
417 I915_READ_TAIL(ring),
418 I915_READ_START(ring));
b7884eb4
DV
419 ret = -EIO;
420 goto out;
8187a2b7
ZN
421 }
422
78501eac
CW
423 if (!drm_core_check_feature(ring->dev, DRIVER_MODESET))
424 i915_kernel_lost_context(ring->dev);
8187a2b7 425 else {
c7dca47b 426 ring->head = I915_READ_HEAD(ring);
870e86dd 427 ring->tail = I915_READ_TAIL(ring) & TAIL_ADDR;
c7dca47b 428 ring->space = ring_space(ring);
c3b20037 429 ring->last_retired_head = -1;
8187a2b7 430 }
1ec14ad3 431
b7884eb4
DV
432out:
433 if (HAS_FORCE_WAKE(dev))
434 gen6_gt_force_wake_put(dev_priv);
435
436 return ret;
8187a2b7
ZN
437}
438
c6df541c
CW
439static int
440init_pipe_control(struct intel_ring_buffer *ring)
441{
442 struct pipe_control *pc;
443 struct drm_i915_gem_object *obj;
444 int ret;
445
446 if (ring->private)
447 return 0;
448
449 pc = kmalloc(sizeof(*pc), GFP_KERNEL);
450 if (!pc)
451 return -ENOMEM;
452
453 obj = i915_gem_alloc_object(ring->dev, 4096);
454 if (obj == NULL) {
455 DRM_ERROR("Failed to allocate seqno page\n");
456 ret = -ENOMEM;
457 goto err;
458 }
e4ffd173
CW
459
460 i915_gem_object_set_cache_level(obj, I915_CACHE_LLC);
c6df541c 461
86a1ee26 462 ret = i915_gem_object_pin(obj, 4096, true, false);
c6df541c
CW
463 if (ret)
464 goto err_unref;
465
466 pc->gtt_offset = obj->gtt_offset;
467 pc->cpu_page = kmap(obj->pages[0]);
468 if (pc->cpu_page == NULL)
469 goto err_unpin;
470
471 pc->obj = obj;
472 ring->private = pc;
473 return 0;
474
475err_unpin:
476 i915_gem_object_unpin(obj);
477err_unref:
478 drm_gem_object_unreference(&obj->base);
479err:
480 kfree(pc);
481 return ret;
482}
483
484static void
485cleanup_pipe_control(struct intel_ring_buffer *ring)
486{
487 struct pipe_control *pc = ring->private;
488 struct drm_i915_gem_object *obj;
489
490 if (!ring->private)
491 return;
492
493 obj = pc->obj;
494 kunmap(obj->pages[0]);
495 i915_gem_object_unpin(obj);
496 drm_gem_object_unreference(&obj->base);
497
498 kfree(pc);
499 ring->private = NULL;
500}
501
78501eac 502static int init_render_ring(struct intel_ring_buffer *ring)
8187a2b7 503{
78501eac 504 struct drm_device *dev = ring->dev;
1ec14ad3 505 struct drm_i915_private *dev_priv = dev->dev_private;
78501eac 506 int ret = init_ring_common(ring);
a69ffdbf 507
a6c45cf0 508 if (INTEL_INFO(dev)->gen > 3) {
6b26c86d 509 I915_WRITE(MI_MODE, _MASKED_BIT_ENABLE(VS_TIMER_DISPATCH));
b095cd0a
JB
510 if (IS_GEN7(dev))
511 I915_WRITE(GFX_MODE_GEN7,
6b26c86d
DV
512 _MASKED_BIT_DISABLE(GFX_TLB_INVALIDATE_ALWAYS) |
513 _MASKED_BIT_ENABLE(GFX_REPLAY_MODE));
8187a2b7 514 }
78501eac 515
8d315287 516 if (INTEL_INFO(dev)->gen >= 5) {
c6df541c
CW
517 ret = init_pipe_control(ring);
518 if (ret)
519 return ret;
520 }
521
5e13a0c5 522 if (IS_GEN6(dev)) {
3a69ddd6
KG
523 /* From the Sandybridge PRM, volume 1 part 3, page 24:
524 * "If this bit is set, STCunit will have LRA as replacement
525 * policy. [...] This bit must be reset. LRA replacement
526 * policy is not supported."
527 */
528 I915_WRITE(CACHE_MODE_0,
5e13a0c5 529 _MASKED_BIT_DISABLE(CM0_STC_EVICT_DISABLE_LRA_SNB));
12b0286f
BW
530
531 /* This is not explicitly set for GEN6, so read the register.
532 * see intel_ring_mi_set_context() for why we care.
533 * TODO: consider explicitly setting the bit for GEN5
534 */
535 ring->itlb_before_ctx_switch =
536 !!(I915_READ(GFX_MODE) & GFX_TLB_INVALIDATE_ALWAYS);
84f9f938
BW
537 }
538
6b26c86d
DV
539 if (INTEL_INFO(dev)->gen >= 6)
540 I915_WRITE(INSTPM, _MASKED_BIT_ENABLE(INSTPM_FORCE_ORDERING));
84f9f938 541
e1ef7cc2 542 if (HAS_L3_GPU_CACHE(dev))
15b9f80e
BW
543 I915_WRITE_IMR(ring, ~GEN6_RENDER_L3_PARITY_ERROR);
544
8187a2b7
ZN
545 return ret;
546}
547
c6df541c
CW
548static void render_ring_cleanup(struct intel_ring_buffer *ring)
549{
550 if (!ring->private)
551 return;
552
553 cleanup_pipe_control(ring);
554}
555
1ec14ad3 556static void
c8c99b0f
BW
557update_mboxes(struct intel_ring_buffer *ring,
558 u32 seqno,
559 u32 mmio_offset)
1ec14ad3 560{
c8c99b0f
BW
561 intel_ring_emit(ring, MI_SEMAPHORE_MBOX |
562 MI_SEMAPHORE_GLOBAL_GTT |
563 MI_SEMAPHORE_REGISTER |
564 MI_SEMAPHORE_UPDATE);
1ec14ad3 565 intel_ring_emit(ring, seqno);
c8c99b0f 566 intel_ring_emit(ring, mmio_offset);
1ec14ad3
CW
567}
568
c8c99b0f
BW
569/**
570 * gen6_add_request - Update the semaphore mailbox registers
571 *
572 * @ring - ring that is adding a request
573 * @seqno - return seqno stuck into the ring
574 *
575 * Update the mailbox registers in the *other* rings with the current seqno.
576 * This acts like a signal in the canonical semaphore.
577 */
1ec14ad3
CW
578static int
579gen6_add_request(struct intel_ring_buffer *ring,
c8c99b0f 580 u32 *seqno)
1ec14ad3 581{
c8c99b0f
BW
582 u32 mbox1_reg;
583 u32 mbox2_reg;
1ec14ad3
CW
584 int ret;
585
586 ret = intel_ring_begin(ring, 10);
587 if (ret)
588 return ret;
589
c8c99b0f
BW
590 mbox1_reg = ring->signal_mbox[0];
591 mbox2_reg = ring->signal_mbox[1];
1ec14ad3 592
53d227f2 593 *seqno = i915_gem_next_request_seqno(ring);
c8c99b0f
BW
594
595 update_mboxes(ring, *seqno, mbox1_reg);
596 update_mboxes(ring, *seqno, mbox2_reg);
1ec14ad3
CW
597 intel_ring_emit(ring, MI_STORE_DWORD_INDEX);
598 intel_ring_emit(ring, I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
c8c99b0f 599 intel_ring_emit(ring, *seqno);
1ec14ad3
CW
600 intel_ring_emit(ring, MI_USER_INTERRUPT);
601 intel_ring_advance(ring);
602
1ec14ad3
CW
603 return 0;
604}
605
c8c99b0f
BW
606/**
607 * intel_ring_sync - sync the waiter to the signaller on seqno
608 *
609 * @waiter - ring that is waiting
610 * @signaller - ring which has, or will signal
611 * @seqno - seqno which the waiter will block on
612 */
613static int
686cb5f9
DV
614gen6_ring_sync(struct intel_ring_buffer *waiter,
615 struct intel_ring_buffer *signaller,
616 u32 seqno)
1ec14ad3
CW
617{
618 int ret;
c8c99b0f
BW
619 u32 dw1 = MI_SEMAPHORE_MBOX |
620 MI_SEMAPHORE_COMPARE |
621 MI_SEMAPHORE_REGISTER;
1ec14ad3 622
1500f7ea
BW
623 /* Throughout all of the GEM code, seqno passed implies our current
624 * seqno is >= the last seqno executed. However for hardware the
625 * comparison is strictly greater than.
626 */
627 seqno -= 1;
628
686cb5f9
DV
629 WARN_ON(signaller->semaphore_register[waiter->id] ==
630 MI_SEMAPHORE_SYNC_INVALID);
631
c8c99b0f 632 ret = intel_ring_begin(waiter, 4);
1ec14ad3
CW
633 if (ret)
634 return ret;
635
686cb5f9
DV
636 intel_ring_emit(waiter,
637 dw1 | signaller->semaphore_register[waiter->id]);
c8c99b0f
BW
638 intel_ring_emit(waiter, seqno);
639 intel_ring_emit(waiter, 0);
640 intel_ring_emit(waiter, MI_NOOP);
641 intel_ring_advance(waiter);
1ec14ad3
CW
642
643 return 0;
644}
645
c6df541c
CW
646#define PIPE_CONTROL_FLUSH(ring__, addr__) \
647do { \
fcbc34e4
KG
648 intel_ring_emit(ring__, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE | \
649 PIPE_CONTROL_DEPTH_STALL); \
c6df541c
CW
650 intel_ring_emit(ring__, (addr__) | PIPE_CONTROL_GLOBAL_GTT); \
651 intel_ring_emit(ring__, 0); \
652 intel_ring_emit(ring__, 0); \
653} while (0)
654
655static int
656pc_render_add_request(struct intel_ring_buffer *ring,
657 u32 *result)
658{
53d227f2 659 u32 seqno = i915_gem_next_request_seqno(ring);
c6df541c
CW
660 struct pipe_control *pc = ring->private;
661 u32 scratch_addr = pc->gtt_offset + 128;
662 int ret;
663
664 /* For Ironlake, MI_USER_INTERRUPT was deprecated and apparently
665 * incoherent with writes to memory, i.e. completely fubar,
666 * so we need to use PIPE_NOTIFY instead.
667 *
668 * However, we also need to workaround the qword write
669 * incoherence by flushing the 6 PIPE_NOTIFY buffers out to
670 * memory before requesting an interrupt.
671 */
672 ret = intel_ring_begin(ring, 32);
673 if (ret)
674 return ret;
675
fcbc34e4 676 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE |
9d971b37
KG
677 PIPE_CONTROL_WRITE_FLUSH |
678 PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE);
c6df541c
CW
679 intel_ring_emit(ring, pc->gtt_offset | PIPE_CONTROL_GLOBAL_GTT);
680 intel_ring_emit(ring, seqno);
681 intel_ring_emit(ring, 0);
682 PIPE_CONTROL_FLUSH(ring, scratch_addr);
683 scratch_addr += 128; /* write to separate cachelines */
684 PIPE_CONTROL_FLUSH(ring, scratch_addr);
685 scratch_addr += 128;
686 PIPE_CONTROL_FLUSH(ring, scratch_addr);
687 scratch_addr += 128;
688 PIPE_CONTROL_FLUSH(ring, scratch_addr);
689 scratch_addr += 128;
690 PIPE_CONTROL_FLUSH(ring, scratch_addr);
691 scratch_addr += 128;
692 PIPE_CONTROL_FLUSH(ring, scratch_addr);
a71d8d94 693
fcbc34e4 694 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE |
9d971b37
KG
695 PIPE_CONTROL_WRITE_FLUSH |
696 PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE |
c6df541c
CW
697 PIPE_CONTROL_NOTIFY);
698 intel_ring_emit(ring, pc->gtt_offset | PIPE_CONTROL_GLOBAL_GTT);
699 intel_ring_emit(ring, seqno);
700 intel_ring_emit(ring, 0);
701 intel_ring_advance(ring);
702
703 *result = seqno;
704 return 0;
705}
706
4cd53c0c 707static u32
b2eadbc8 708gen6_ring_get_seqno(struct intel_ring_buffer *ring, bool lazy_coherency)
4cd53c0c 709{
4cd53c0c
DV
710 /* Workaround to force correct ordering between irq and seqno writes on
711 * ivb (and maybe also on snb) by reading from a CS register (like
712 * ACTHD) before reading the status page. */
b2eadbc8 713 if (!lazy_coherency)
4cd53c0c
DV
714 intel_ring_get_active_head(ring);
715 return intel_read_status_page(ring, I915_GEM_HWS_INDEX);
716}
717
8187a2b7 718static u32
b2eadbc8 719ring_get_seqno(struct intel_ring_buffer *ring, bool lazy_coherency)
8187a2b7 720{
1ec14ad3
CW
721 return intel_read_status_page(ring, I915_GEM_HWS_INDEX);
722}
723
c6df541c 724static u32
b2eadbc8 725pc_render_get_seqno(struct intel_ring_buffer *ring, bool lazy_coherency)
c6df541c
CW
726{
727 struct pipe_control *pc = ring->private;
728 return pc->cpu_page[0];
729}
730
e48d8634
DV
731static bool
732gen5_ring_get_irq(struct intel_ring_buffer *ring)
733{
734 struct drm_device *dev = ring->dev;
735 drm_i915_private_t *dev_priv = dev->dev_private;
7338aefa 736 unsigned long flags;
e48d8634
DV
737
738 if (!dev->irq_enabled)
739 return false;
740
7338aefa 741 spin_lock_irqsave(&dev_priv->irq_lock, flags);
f637fde4
DV
742 if (ring->irq_refcount++ == 0) {
743 dev_priv->gt_irq_mask &= ~ring->irq_enable_mask;
744 I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
745 POSTING_READ(GTIMR);
746 }
7338aefa 747 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
e48d8634
DV
748
749 return true;
750}
751
752static void
753gen5_ring_put_irq(struct intel_ring_buffer *ring)
754{
755 struct drm_device *dev = ring->dev;
756 drm_i915_private_t *dev_priv = dev->dev_private;
7338aefa 757 unsigned long flags;
e48d8634 758
7338aefa 759 spin_lock_irqsave(&dev_priv->irq_lock, flags);
f637fde4
DV
760 if (--ring->irq_refcount == 0) {
761 dev_priv->gt_irq_mask |= ring->irq_enable_mask;
762 I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
763 POSTING_READ(GTIMR);
764 }
7338aefa 765 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
e48d8634
DV
766}
767
b13c2b96 768static bool
e3670319 769i9xx_ring_get_irq(struct intel_ring_buffer *ring)
62fdfeaf 770{
78501eac 771 struct drm_device *dev = ring->dev;
01a03331 772 drm_i915_private_t *dev_priv = dev->dev_private;
7338aefa 773 unsigned long flags;
62fdfeaf 774
b13c2b96
CW
775 if (!dev->irq_enabled)
776 return false;
777
7338aefa 778 spin_lock_irqsave(&dev_priv->irq_lock, flags);
f637fde4
DV
779 if (ring->irq_refcount++ == 0) {
780 dev_priv->irq_mask &= ~ring->irq_enable_mask;
781 I915_WRITE(IMR, dev_priv->irq_mask);
782 POSTING_READ(IMR);
783 }
7338aefa 784 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
b13c2b96
CW
785
786 return true;
62fdfeaf
EA
787}
788
8187a2b7 789static void
e3670319 790i9xx_ring_put_irq(struct intel_ring_buffer *ring)
62fdfeaf 791{
78501eac 792 struct drm_device *dev = ring->dev;
01a03331 793 drm_i915_private_t *dev_priv = dev->dev_private;
7338aefa 794 unsigned long flags;
62fdfeaf 795
7338aefa 796 spin_lock_irqsave(&dev_priv->irq_lock, flags);
f637fde4
DV
797 if (--ring->irq_refcount == 0) {
798 dev_priv->irq_mask |= ring->irq_enable_mask;
799 I915_WRITE(IMR, dev_priv->irq_mask);
800 POSTING_READ(IMR);
801 }
7338aefa 802 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
62fdfeaf
EA
803}
804
c2798b19
CW
805static bool
806i8xx_ring_get_irq(struct intel_ring_buffer *ring)
807{
808 struct drm_device *dev = ring->dev;
809 drm_i915_private_t *dev_priv = dev->dev_private;
7338aefa 810 unsigned long flags;
c2798b19
CW
811
812 if (!dev->irq_enabled)
813 return false;
814
7338aefa 815 spin_lock_irqsave(&dev_priv->irq_lock, flags);
c2798b19
CW
816 if (ring->irq_refcount++ == 0) {
817 dev_priv->irq_mask &= ~ring->irq_enable_mask;
818 I915_WRITE16(IMR, dev_priv->irq_mask);
819 POSTING_READ16(IMR);
820 }
7338aefa 821 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
c2798b19
CW
822
823 return true;
824}
825
826static void
827i8xx_ring_put_irq(struct intel_ring_buffer *ring)
828{
829 struct drm_device *dev = ring->dev;
830 drm_i915_private_t *dev_priv = dev->dev_private;
7338aefa 831 unsigned long flags;
c2798b19 832
7338aefa 833 spin_lock_irqsave(&dev_priv->irq_lock, flags);
c2798b19
CW
834 if (--ring->irq_refcount == 0) {
835 dev_priv->irq_mask |= ring->irq_enable_mask;
836 I915_WRITE16(IMR, dev_priv->irq_mask);
837 POSTING_READ16(IMR);
838 }
7338aefa 839 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
c2798b19
CW
840}
841
78501eac 842void intel_ring_setup_status_page(struct intel_ring_buffer *ring)
8187a2b7 843{
4593010b 844 struct drm_device *dev = ring->dev;
78501eac 845 drm_i915_private_t *dev_priv = ring->dev->dev_private;
4593010b
EA
846 u32 mmio = 0;
847
848 /* The ring status page addresses are no longer next to the rest of
849 * the ring registers as of gen7.
850 */
851 if (IS_GEN7(dev)) {
852 switch (ring->id) {
96154f2f 853 case RCS:
4593010b
EA
854 mmio = RENDER_HWS_PGA_GEN7;
855 break;
96154f2f 856 case BCS:
4593010b
EA
857 mmio = BLT_HWS_PGA_GEN7;
858 break;
96154f2f 859 case VCS:
4593010b
EA
860 mmio = BSD_HWS_PGA_GEN7;
861 break;
862 }
863 } else if (IS_GEN6(ring->dev)) {
864 mmio = RING_HWS_PGA_GEN6(ring->mmio_base);
865 } else {
866 mmio = RING_HWS_PGA(ring->mmio_base);
867 }
868
78501eac
CW
869 I915_WRITE(mmio, (u32)ring->status_page.gfx_addr);
870 POSTING_READ(mmio);
8187a2b7
ZN
871}
872
b72f3acb 873static int
78501eac
CW
874bsd_ring_flush(struct intel_ring_buffer *ring,
875 u32 invalidate_domains,
876 u32 flush_domains)
d1b851fc 877{
b72f3acb
CW
878 int ret;
879
b72f3acb
CW
880 ret = intel_ring_begin(ring, 2);
881 if (ret)
882 return ret;
883
884 intel_ring_emit(ring, MI_FLUSH);
885 intel_ring_emit(ring, MI_NOOP);
886 intel_ring_advance(ring);
887 return 0;
d1b851fc
ZN
888}
889
3cce469c 890static int
8620a3a9 891i9xx_add_request(struct intel_ring_buffer *ring,
3cce469c 892 u32 *result)
d1b851fc
ZN
893{
894 u32 seqno;
3cce469c
CW
895 int ret;
896
897 ret = intel_ring_begin(ring, 4);
898 if (ret)
899 return ret;
6f392d54 900
53d227f2 901 seqno = i915_gem_next_request_seqno(ring);
6f392d54 902
3cce469c
CW
903 intel_ring_emit(ring, MI_STORE_DWORD_INDEX);
904 intel_ring_emit(ring, I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
905 intel_ring_emit(ring, seqno);
906 intel_ring_emit(ring, MI_USER_INTERRUPT);
907 intel_ring_advance(ring);
d1b851fc 908
3cce469c
CW
909 *result = seqno;
910 return 0;
d1b851fc
ZN
911}
912
0f46832f 913static bool
25c06300 914gen6_ring_get_irq(struct intel_ring_buffer *ring)
0f46832f
CW
915{
916 struct drm_device *dev = ring->dev;
01a03331 917 drm_i915_private_t *dev_priv = dev->dev_private;
7338aefa 918 unsigned long flags;
0f46832f
CW
919
920 if (!dev->irq_enabled)
921 return false;
922
4cd53c0c
DV
923 /* It looks like we need to prevent the gt from suspending while waiting
924 * for an notifiy irq, otherwise irqs seem to get lost on at least the
925 * blt/bsd rings on ivb. */
99ffa162 926 gen6_gt_force_wake_get(dev_priv);
4cd53c0c 927
7338aefa 928 spin_lock_irqsave(&dev_priv->irq_lock, flags);
01a03331 929 if (ring->irq_refcount++ == 0) {
e1ef7cc2 930 if (HAS_L3_GPU_CACHE(dev) && ring->id == RCS)
15b9f80e
BW
931 I915_WRITE_IMR(ring, ~(ring->irq_enable_mask |
932 GEN6_RENDER_L3_PARITY_ERROR));
933 else
934 I915_WRITE_IMR(ring, ~ring->irq_enable_mask);
f637fde4
DV
935 dev_priv->gt_irq_mask &= ~ring->irq_enable_mask;
936 I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
937 POSTING_READ(GTIMR);
0f46832f 938 }
7338aefa 939 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
0f46832f
CW
940
941 return true;
942}
943
944static void
25c06300 945gen6_ring_put_irq(struct intel_ring_buffer *ring)
0f46832f
CW
946{
947 struct drm_device *dev = ring->dev;
01a03331 948 drm_i915_private_t *dev_priv = dev->dev_private;
7338aefa 949 unsigned long flags;
0f46832f 950
7338aefa 951 spin_lock_irqsave(&dev_priv->irq_lock, flags);
01a03331 952 if (--ring->irq_refcount == 0) {
e1ef7cc2 953 if (HAS_L3_GPU_CACHE(dev) && ring->id == RCS)
15b9f80e
BW
954 I915_WRITE_IMR(ring, ~GEN6_RENDER_L3_PARITY_ERROR);
955 else
956 I915_WRITE_IMR(ring, ~0);
f637fde4
DV
957 dev_priv->gt_irq_mask |= ring->irq_enable_mask;
958 I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
959 POSTING_READ(GTIMR);
1ec14ad3 960 }
7338aefa 961 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
4cd53c0c 962
99ffa162 963 gen6_gt_force_wake_put(dev_priv);
d1b851fc
ZN
964}
965
d1b851fc 966static int
fb3256da 967i965_dispatch_execbuffer(struct intel_ring_buffer *ring, u32 offset, u32 length)
d1b851fc 968{
e1f99ce6 969 int ret;
78501eac 970
e1f99ce6
CW
971 ret = intel_ring_begin(ring, 2);
972 if (ret)
973 return ret;
974
78501eac 975 intel_ring_emit(ring,
65f56876
CW
976 MI_BATCH_BUFFER_START |
977 MI_BATCH_GTT |
78501eac 978 MI_BATCH_NON_SECURE_I965);
c4e7a414 979 intel_ring_emit(ring, offset);
78501eac
CW
980 intel_ring_advance(ring);
981
d1b851fc
ZN
982 return 0;
983}
984
8187a2b7 985static int
fb3256da 986i830_dispatch_execbuffer(struct intel_ring_buffer *ring,
c4e7a414 987 u32 offset, u32 len)
62fdfeaf 988{
c4e7a414 989 int ret;
62fdfeaf 990
fb3256da
DV
991 ret = intel_ring_begin(ring, 4);
992 if (ret)
993 return ret;
62fdfeaf 994
fb3256da
DV
995 intel_ring_emit(ring, MI_BATCH_BUFFER);
996 intel_ring_emit(ring, offset | MI_BATCH_NON_SECURE);
997 intel_ring_emit(ring, offset + len - 8);
998 intel_ring_emit(ring, 0);
999 intel_ring_advance(ring);
e1f99ce6 1000
fb3256da
DV
1001 return 0;
1002}
1003
1004static int
1005i915_dispatch_execbuffer(struct intel_ring_buffer *ring,
1006 u32 offset, u32 len)
1007{
1008 int ret;
1009
1010 ret = intel_ring_begin(ring, 2);
1011 if (ret)
1012 return ret;
1013
65f56876 1014 intel_ring_emit(ring, MI_BATCH_BUFFER_START | MI_BATCH_GTT);
fb3256da 1015 intel_ring_emit(ring, offset | MI_BATCH_NON_SECURE);
c4e7a414 1016 intel_ring_advance(ring);
62fdfeaf 1017
62fdfeaf
EA
1018 return 0;
1019}
1020
78501eac 1021static void cleanup_status_page(struct intel_ring_buffer *ring)
62fdfeaf 1022{
05394f39 1023 struct drm_i915_gem_object *obj;
62fdfeaf 1024
8187a2b7
ZN
1025 obj = ring->status_page.obj;
1026 if (obj == NULL)
62fdfeaf 1027 return;
62fdfeaf 1028
05394f39 1029 kunmap(obj->pages[0]);
62fdfeaf 1030 i915_gem_object_unpin(obj);
05394f39 1031 drm_gem_object_unreference(&obj->base);
8187a2b7 1032 ring->status_page.obj = NULL;
62fdfeaf
EA
1033}
1034
78501eac 1035static int init_status_page(struct intel_ring_buffer *ring)
62fdfeaf 1036{
78501eac 1037 struct drm_device *dev = ring->dev;
05394f39 1038 struct drm_i915_gem_object *obj;
62fdfeaf
EA
1039 int ret;
1040
62fdfeaf
EA
1041 obj = i915_gem_alloc_object(dev, 4096);
1042 if (obj == NULL) {
1043 DRM_ERROR("Failed to allocate status page\n");
1044 ret = -ENOMEM;
1045 goto err;
1046 }
e4ffd173
CW
1047
1048 i915_gem_object_set_cache_level(obj, I915_CACHE_LLC);
62fdfeaf 1049
86a1ee26 1050 ret = i915_gem_object_pin(obj, 4096, true, false);
62fdfeaf 1051 if (ret != 0) {
62fdfeaf
EA
1052 goto err_unref;
1053 }
1054
05394f39
CW
1055 ring->status_page.gfx_addr = obj->gtt_offset;
1056 ring->status_page.page_addr = kmap(obj->pages[0]);
8187a2b7 1057 if (ring->status_page.page_addr == NULL) {
2e6c21ed 1058 ret = -ENOMEM;
62fdfeaf
EA
1059 goto err_unpin;
1060 }
8187a2b7
ZN
1061 ring->status_page.obj = obj;
1062 memset(ring->status_page.page_addr, 0, PAGE_SIZE);
62fdfeaf 1063
78501eac 1064 intel_ring_setup_status_page(ring);
8187a2b7
ZN
1065 DRM_DEBUG_DRIVER("%s hws offset: 0x%08x\n",
1066 ring->name, ring->status_page.gfx_addr);
62fdfeaf
EA
1067
1068 return 0;
1069
1070err_unpin:
1071 i915_gem_object_unpin(obj);
1072err_unref:
05394f39 1073 drm_gem_object_unreference(&obj->base);
62fdfeaf 1074err:
8187a2b7 1075 return ret;
62fdfeaf
EA
1076}
1077
c43b5634
BW
1078static int intel_init_ring_buffer(struct drm_device *dev,
1079 struct intel_ring_buffer *ring)
62fdfeaf 1080{
05394f39 1081 struct drm_i915_gem_object *obj;
dd2757f8 1082 struct drm_i915_private *dev_priv = dev->dev_private;
dd785e35
CW
1083 int ret;
1084
8187a2b7 1085 ring->dev = dev;
23bc5982
CW
1086 INIT_LIST_HEAD(&ring->active_list);
1087 INIT_LIST_HEAD(&ring->request_list);
dfc9ef2f 1088 ring->size = 32 * PAGE_SIZE;
0dc79fb2 1089
b259f673 1090 init_waitqueue_head(&ring->irq_queue);
62fdfeaf 1091
8187a2b7 1092 if (I915_NEED_GFX_HWS(dev)) {
78501eac 1093 ret = init_status_page(ring);
8187a2b7
ZN
1094 if (ret)
1095 return ret;
1096 }
62fdfeaf 1097
8187a2b7 1098 obj = i915_gem_alloc_object(dev, ring->size);
62fdfeaf
EA
1099 if (obj == NULL) {
1100 DRM_ERROR("Failed to allocate ringbuffer\n");
8187a2b7 1101 ret = -ENOMEM;
dd785e35 1102 goto err_hws;
62fdfeaf 1103 }
62fdfeaf 1104
05394f39 1105 ring->obj = obj;
8187a2b7 1106
86a1ee26 1107 ret = i915_gem_object_pin(obj, PAGE_SIZE, true, false);
dd785e35
CW
1108 if (ret)
1109 goto err_unref;
62fdfeaf 1110
3eef8918
CW
1111 ret = i915_gem_object_set_to_gtt_domain(obj, true);
1112 if (ret)
1113 goto err_unpin;
1114
dd2757f8
DV
1115 ring->virtual_start =
1116 ioremap_wc(dev_priv->mm.gtt->gma_bus_addr + obj->gtt_offset,
1117 ring->size);
4225d0f2 1118 if (ring->virtual_start == NULL) {
62fdfeaf 1119 DRM_ERROR("Failed to map ringbuffer.\n");
8187a2b7 1120 ret = -EINVAL;
dd785e35 1121 goto err_unpin;
62fdfeaf
EA
1122 }
1123
78501eac 1124 ret = ring->init(ring);
dd785e35
CW
1125 if (ret)
1126 goto err_unmap;
62fdfeaf 1127
55249baa
CW
1128 /* Workaround an erratum on the i830 which causes a hang if
1129 * the TAIL pointer points to within the last 2 cachelines
1130 * of the buffer.
1131 */
1132 ring->effective_size = ring->size;
27c1cbd0 1133 if (IS_I830(ring->dev) || IS_845G(ring->dev))
55249baa
CW
1134 ring->effective_size -= 128;
1135
c584fe47 1136 return 0;
dd785e35
CW
1137
1138err_unmap:
4225d0f2 1139 iounmap(ring->virtual_start);
dd785e35
CW
1140err_unpin:
1141 i915_gem_object_unpin(obj);
1142err_unref:
05394f39
CW
1143 drm_gem_object_unreference(&obj->base);
1144 ring->obj = NULL;
dd785e35 1145err_hws:
78501eac 1146 cleanup_status_page(ring);
8187a2b7 1147 return ret;
62fdfeaf
EA
1148}
1149
78501eac 1150void intel_cleanup_ring_buffer(struct intel_ring_buffer *ring)
62fdfeaf 1151{
33626e6a
CW
1152 struct drm_i915_private *dev_priv;
1153 int ret;
1154
05394f39 1155 if (ring->obj == NULL)
62fdfeaf
EA
1156 return;
1157
33626e6a
CW
1158 /* Disable the ring buffer. The ring must be idle at this point */
1159 dev_priv = ring->dev->dev_private;
96f298aa 1160 ret = intel_wait_ring_idle(ring);
29ee3991
CW
1161 if (ret)
1162 DRM_ERROR("failed to quiesce %s whilst cleaning up: %d\n",
1163 ring->name, ret);
1164
33626e6a
CW
1165 I915_WRITE_CTL(ring, 0);
1166
4225d0f2 1167 iounmap(ring->virtual_start);
62fdfeaf 1168
05394f39
CW
1169 i915_gem_object_unpin(ring->obj);
1170 drm_gem_object_unreference(&ring->obj->base);
1171 ring->obj = NULL;
78501eac 1172
8d19215b
ZN
1173 if (ring->cleanup)
1174 ring->cleanup(ring);
1175
78501eac 1176 cleanup_status_page(ring);
62fdfeaf
EA
1177}
1178
78501eac 1179static int intel_wrap_ring_buffer(struct intel_ring_buffer *ring)
62fdfeaf 1180{
4225d0f2 1181 uint32_t __iomem *virt;
55249baa 1182 int rem = ring->size - ring->tail;
62fdfeaf 1183
8187a2b7 1184 if (ring->space < rem) {
78501eac 1185 int ret = intel_wait_ring_buffer(ring, rem);
62fdfeaf
EA
1186 if (ret)
1187 return ret;
1188 }
62fdfeaf 1189
4225d0f2
DV
1190 virt = ring->virtual_start + ring->tail;
1191 rem /= 4;
1192 while (rem--)
1193 iowrite32(MI_NOOP, virt++);
62fdfeaf 1194
8187a2b7 1195 ring->tail = 0;
c7dca47b 1196 ring->space = ring_space(ring);
62fdfeaf
EA
1197
1198 return 0;
1199}
1200
a71d8d94
CW
1201static int intel_ring_wait_seqno(struct intel_ring_buffer *ring, u32 seqno)
1202{
a71d8d94
CW
1203 int ret;
1204
199b2bc2 1205 ret = i915_wait_seqno(ring, seqno);
b2da9fe5
BW
1206 if (!ret)
1207 i915_gem_retire_requests_ring(ring);
a71d8d94
CW
1208
1209 return ret;
1210}
1211
1212static int intel_ring_wait_request(struct intel_ring_buffer *ring, int n)
1213{
1214 struct drm_i915_gem_request *request;
1215 u32 seqno = 0;
1216 int ret;
1217
1218 i915_gem_retire_requests_ring(ring);
1219
1220 if (ring->last_retired_head != -1) {
1221 ring->head = ring->last_retired_head;
1222 ring->last_retired_head = -1;
1223 ring->space = ring_space(ring);
1224 if (ring->space >= n)
1225 return 0;
1226 }
1227
1228 list_for_each_entry(request, &ring->request_list, list) {
1229 int space;
1230
1231 if (request->tail == -1)
1232 continue;
1233
1234 space = request->tail - (ring->tail + 8);
1235 if (space < 0)
1236 space += ring->size;
1237 if (space >= n) {
1238 seqno = request->seqno;
1239 break;
1240 }
1241
1242 /* Consume this request in case we need more space than
1243 * is available and so need to prevent a race between
1244 * updating last_retired_head and direct reads of
1245 * I915_RING_HEAD. It also provides a nice sanity check.
1246 */
1247 request->tail = -1;
1248 }
1249
1250 if (seqno == 0)
1251 return -ENOSPC;
1252
1253 ret = intel_ring_wait_seqno(ring, seqno);
1254 if (ret)
1255 return ret;
1256
1257 if (WARN_ON(ring->last_retired_head == -1))
1258 return -ENOSPC;
1259
1260 ring->head = ring->last_retired_head;
1261 ring->last_retired_head = -1;
1262 ring->space = ring_space(ring);
1263 if (WARN_ON(ring->space < n))
1264 return -ENOSPC;
1265
1266 return 0;
1267}
1268
78501eac 1269int intel_wait_ring_buffer(struct intel_ring_buffer *ring, int n)
62fdfeaf 1270{
78501eac 1271 struct drm_device *dev = ring->dev;
cae5852d 1272 struct drm_i915_private *dev_priv = dev->dev_private;
78501eac 1273 unsigned long end;
a71d8d94 1274 int ret;
c7dca47b 1275
a71d8d94
CW
1276 ret = intel_ring_wait_request(ring, n);
1277 if (ret != -ENOSPC)
1278 return ret;
1279
db53a302 1280 trace_i915_ring_wait_begin(ring);
63ed2cb2
DV
1281 /* With GEM the hangcheck timer should kick us out of the loop,
1282 * leaving it early runs the risk of corrupting GEM state (due
1283 * to running on almost untested codepaths). But on resume
1284 * timers don't work yet, so prevent a complete hang in that
1285 * case by choosing an insanely large timeout. */
1286 end = jiffies + 60 * HZ;
e6bfaf85 1287
8187a2b7 1288 do {
c7dca47b
CW
1289 ring->head = I915_READ_HEAD(ring);
1290 ring->space = ring_space(ring);
62fdfeaf 1291 if (ring->space >= n) {
db53a302 1292 trace_i915_ring_wait_end(ring);
62fdfeaf
EA
1293 return 0;
1294 }
1295
1296 if (dev->primary->master) {
1297 struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
1298 if (master_priv->sarea_priv)
1299 master_priv->sarea_priv->perf_boxes |= I915_BOX_WAIT;
1300 }
d1b851fc 1301
e60a0b10 1302 msleep(1);
d6b2c790
DV
1303
1304 ret = i915_gem_check_wedge(dev_priv, dev_priv->mm.interruptible);
1305 if (ret)
1306 return ret;
8187a2b7 1307 } while (!time_after(jiffies, end));
db53a302 1308 trace_i915_ring_wait_end(ring);
8187a2b7
ZN
1309 return -EBUSY;
1310}
62fdfeaf 1311
e1f99ce6
CW
1312int intel_ring_begin(struct intel_ring_buffer *ring,
1313 int num_dwords)
8187a2b7 1314{
de2b9985 1315 drm_i915_private_t *dev_priv = ring->dev->dev_private;
be26a10b 1316 int n = 4*num_dwords;
e1f99ce6 1317 int ret;
78501eac 1318
de2b9985
DV
1319 ret = i915_gem_check_wedge(dev_priv, dev_priv->mm.interruptible);
1320 if (ret)
1321 return ret;
21dd3734 1322
55249baa 1323 if (unlikely(ring->tail + n > ring->effective_size)) {
e1f99ce6
CW
1324 ret = intel_wrap_ring_buffer(ring);
1325 if (unlikely(ret))
1326 return ret;
1327 }
78501eac 1328
e1f99ce6
CW
1329 if (unlikely(ring->space < n)) {
1330 ret = intel_wait_ring_buffer(ring, n);
1331 if (unlikely(ret))
1332 return ret;
1333 }
d97ed339
CW
1334
1335 ring->space -= n;
e1f99ce6 1336 return 0;
8187a2b7 1337}
62fdfeaf 1338
78501eac 1339void intel_ring_advance(struct intel_ring_buffer *ring)
8187a2b7 1340{
e5eb3d63
DV
1341 struct drm_i915_private *dev_priv = ring->dev->dev_private;
1342
d97ed339 1343 ring->tail &= ring->size - 1;
e5eb3d63
DV
1344 if (dev_priv->stop_rings & intel_ring_flag(ring))
1345 return;
78501eac 1346 ring->write_tail(ring, ring->tail);
8187a2b7 1347}
62fdfeaf 1348
881f47b6 1349
78501eac 1350static void gen6_bsd_ring_write_tail(struct intel_ring_buffer *ring,
297b0c5b 1351 u32 value)
881f47b6 1352{
0206e353 1353 drm_i915_private_t *dev_priv = ring->dev->dev_private;
881f47b6
XH
1354
1355 /* Every tail move must follow the sequence below */
12f55818
CW
1356
1357 /* Disable notification that the ring is IDLE. The GT
1358 * will then assume that it is busy and bring it out of rc6.
1359 */
0206e353 1360 I915_WRITE(GEN6_BSD_SLEEP_PSMI_CONTROL,
12f55818
CW
1361 _MASKED_BIT_ENABLE(GEN6_BSD_SLEEP_MSG_DISABLE));
1362
1363 /* Clear the context id. Here be magic! */
1364 I915_WRITE64(GEN6_BSD_RNCID, 0x0);
0206e353 1365
12f55818 1366 /* Wait for the ring not to be idle, i.e. for it to wake up. */
0206e353 1367 if (wait_for((I915_READ(GEN6_BSD_SLEEP_PSMI_CONTROL) &
12f55818
CW
1368 GEN6_BSD_SLEEP_INDICATOR) == 0,
1369 50))
1370 DRM_ERROR("timed out waiting for the BSD ring to wake up\n");
0206e353 1371
12f55818 1372 /* Now that the ring is fully powered up, update the tail */
0206e353 1373 I915_WRITE_TAIL(ring, value);
12f55818
CW
1374 POSTING_READ(RING_TAIL(ring->mmio_base));
1375
1376 /* Let the ring send IDLE messages to the GT again,
1377 * and so let it sleep to conserve power when idle.
1378 */
0206e353 1379 I915_WRITE(GEN6_BSD_SLEEP_PSMI_CONTROL,
12f55818 1380 _MASKED_BIT_DISABLE(GEN6_BSD_SLEEP_MSG_DISABLE));
881f47b6
XH
1381}
1382
b72f3acb 1383static int gen6_ring_flush(struct intel_ring_buffer *ring,
71a77e07 1384 u32 invalidate, u32 flush)
881f47b6 1385{
71a77e07 1386 uint32_t cmd;
b72f3acb
CW
1387 int ret;
1388
b72f3acb
CW
1389 ret = intel_ring_begin(ring, 4);
1390 if (ret)
1391 return ret;
1392
71a77e07
CW
1393 cmd = MI_FLUSH_DW;
1394 if (invalidate & I915_GEM_GPU_DOMAINS)
1395 cmd |= MI_INVALIDATE_TLB | MI_INVALIDATE_BSD;
1396 intel_ring_emit(ring, cmd);
b72f3acb
CW
1397 intel_ring_emit(ring, 0);
1398 intel_ring_emit(ring, 0);
71a77e07 1399 intel_ring_emit(ring, MI_NOOP);
b72f3acb
CW
1400 intel_ring_advance(ring);
1401 return 0;
881f47b6
XH
1402}
1403
1404static int
78501eac 1405gen6_ring_dispatch_execbuffer(struct intel_ring_buffer *ring,
c4e7a414 1406 u32 offset, u32 len)
881f47b6 1407{
0206e353 1408 int ret;
ab6f8e32 1409
0206e353
AJ
1410 ret = intel_ring_begin(ring, 2);
1411 if (ret)
1412 return ret;
e1f99ce6 1413
0206e353
AJ
1414 intel_ring_emit(ring, MI_BATCH_BUFFER_START | MI_BATCH_NON_SECURE_I965);
1415 /* bit0-7 is the length on GEN6+ */
1416 intel_ring_emit(ring, offset);
1417 intel_ring_advance(ring);
ab6f8e32 1418
0206e353 1419 return 0;
881f47b6
XH
1420}
1421
549f7365
CW
1422/* Blitter support (SandyBridge+) */
1423
b72f3acb 1424static int blt_ring_flush(struct intel_ring_buffer *ring,
71a77e07 1425 u32 invalidate, u32 flush)
8d19215b 1426{
71a77e07 1427 uint32_t cmd;
b72f3acb
CW
1428 int ret;
1429
6a233c78 1430 ret = intel_ring_begin(ring, 4);
b72f3acb
CW
1431 if (ret)
1432 return ret;
1433
71a77e07
CW
1434 cmd = MI_FLUSH_DW;
1435 if (invalidate & I915_GEM_DOMAIN_RENDER)
1436 cmd |= MI_INVALIDATE_TLB;
1437 intel_ring_emit(ring, cmd);
b72f3acb
CW
1438 intel_ring_emit(ring, 0);
1439 intel_ring_emit(ring, 0);
71a77e07 1440 intel_ring_emit(ring, MI_NOOP);
b72f3acb
CW
1441 intel_ring_advance(ring);
1442 return 0;
8d19215b
ZN
1443}
1444
5c1143bb
XH
1445int intel_init_render_ring_buffer(struct drm_device *dev)
1446{
1447 drm_i915_private_t *dev_priv = dev->dev_private;
1ec14ad3 1448 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
5c1143bb 1449
59465b5f
DV
1450 ring->name = "render ring";
1451 ring->id = RCS;
1452 ring->mmio_base = RENDER_RING_BASE;
1453
1ec14ad3
CW
1454 if (INTEL_INFO(dev)->gen >= 6) {
1455 ring->add_request = gen6_add_request;
4772eaeb 1456 ring->flush = gen7_render_ring_flush;
6c6cf5aa 1457 if (INTEL_INFO(dev)->gen == 6)
b3111509 1458 ring->flush = gen6_render_ring_flush;
25c06300
BW
1459 ring->irq_get = gen6_ring_get_irq;
1460 ring->irq_put = gen6_ring_put_irq;
6a848ccb 1461 ring->irq_enable_mask = GT_USER_INTERRUPT;
4cd53c0c 1462 ring->get_seqno = gen6_ring_get_seqno;
686cb5f9 1463 ring->sync_to = gen6_ring_sync;
59465b5f
DV
1464 ring->semaphore_register[0] = MI_SEMAPHORE_SYNC_INVALID;
1465 ring->semaphore_register[1] = MI_SEMAPHORE_SYNC_RV;
1466 ring->semaphore_register[2] = MI_SEMAPHORE_SYNC_RB;
1467 ring->signal_mbox[0] = GEN6_VRSYNC;
1468 ring->signal_mbox[1] = GEN6_BRSYNC;
c6df541c
CW
1469 } else if (IS_GEN5(dev)) {
1470 ring->add_request = pc_render_add_request;
46f0f8d1 1471 ring->flush = gen4_render_ring_flush;
c6df541c 1472 ring->get_seqno = pc_render_get_seqno;
e48d8634
DV
1473 ring->irq_get = gen5_ring_get_irq;
1474 ring->irq_put = gen5_ring_put_irq;
e3670319 1475 ring->irq_enable_mask = GT_USER_INTERRUPT | GT_PIPE_NOTIFY;
59465b5f 1476 } else {
8620a3a9 1477 ring->add_request = i9xx_add_request;
46f0f8d1
CW
1478 if (INTEL_INFO(dev)->gen < 4)
1479 ring->flush = gen2_render_ring_flush;
1480 else
1481 ring->flush = gen4_render_ring_flush;
59465b5f 1482 ring->get_seqno = ring_get_seqno;
c2798b19
CW
1483 if (IS_GEN2(dev)) {
1484 ring->irq_get = i8xx_ring_get_irq;
1485 ring->irq_put = i8xx_ring_put_irq;
1486 } else {
1487 ring->irq_get = i9xx_ring_get_irq;
1488 ring->irq_put = i9xx_ring_put_irq;
1489 }
e3670319 1490 ring->irq_enable_mask = I915_USER_INTERRUPT;
1ec14ad3 1491 }
59465b5f 1492 ring->write_tail = ring_write_tail;
fb3256da
DV
1493 if (INTEL_INFO(dev)->gen >= 6)
1494 ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
1495 else if (INTEL_INFO(dev)->gen >= 4)
1496 ring->dispatch_execbuffer = i965_dispatch_execbuffer;
1497 else if (IS_I830(dev) || IS_845G(dev))
1498 ring->dispatch_execbuffer = i830_dispatch_execbuffer;
1499 else
1500 ring->dispatch_execbuffer = i915_dispatch_execbuffer;
59465b5f
DV
1501 ring->init = init_render_ring;
1502 ring->cleanup = render_ring_cleanup;
1503
5c1143bb
XH
1504
1505 if (!I915_NEED_GFX_HWS(dev)) {
1ec14ad3
CW
1506 ring->status_page.page_addr = dev_priv->status_page_dmah->vaddr;
1507 memset(ring->status_page.page_addr, 0, PAGE_SIZE);
5c1143bb
XH
1508 }
1509
1ec14ad3 1510 return intel_init_ring_buffer(dev, ring);
5c1143bb
XH
1511}
1512
e8616b6c
CW
1513int intel_render_ring_init_dri(struct drm_device *dev, u64 start, u32 size)
1514{
1515 drm_i915_private_t *dev_priv = dev->dev_private;
1516 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
1517
59465b5f
DV
1518 ring->name = "render ring";
1519 ring->id = RCS;
1520 ring->mmio_base = RENDER_RING_BASE;
1521
e8616b6c 1522 if (INTEL_INFO(dev)->gen >= 6) {
b4178f8a
DV
1523 /* non-kms not supported on gen6+ */
1524 return -ENODEV;
e8616b6c 1525 }
28f0cbf7
DV
1526
1527 /* Note: gem is not supported on gen5/ilk without kms (the corresponding
1528 * gem_init ioctl returns with -ENODEV). Hence we do not need to set up
1529 * the special gen5 functions. */
1530 ring->add_request = i9xx_add_request;
46f0f8d1
CW
1531 if (INTEL_INFO(dev)->gen < 4)
1532 ring->flush = gen2_render_ring_flush;
1533 else
1534 ring->flush = gen4_render_ring_flush;
28f0cbf7 1535 ring->get_seqno = ring_get_seqno;
c2798b19
CW
1536 if (IS_GEN2(dev)) {
1537 ring->irq_get = i8xx_ring_get_irq;
1538 ring->irq_put = i8xx_ring_put_irq;
1539 } else {
1540 ring->irq_get = i9xx_ring_get_irq;
1541 ring->irq_put = i9xx_ring_put_irq;
1542 }
28f0cbf7 1543 ring->irq_enable_mask = I915_USER_INTERRUPT;
59465b5f 1544 ring->write_tail = ring_write_tail;
fb3256da
DV
1545 if (INTEL_INFO(dev)->gen >= 4)
1546 ring->dispatch_execbuffer = i965_dispatch_execbuffer;
1547 else if (IS_I830(dev) || IS_845G(dev))
1548 ring->dispatch_execbuffer = i830_dispatch_execbuffer;
1549 else
1550 ring->dispatch_execbuffer = i915_dispatch_execbuffer;
59465b5f
DV
1551 ring->init = init_render_ring;
1552 ring->cleanup = render_ring_cleanup;
e8616b6c 1553
f3234706
KP
1554 if (!I915_NEED_GFX_HWS(dev))
1555 ring->status_page.page_addr = dev_priv->status_page_dmah->vaddr;
1556
e8616b6c
CW
1557 ring->dev = dev;
1558 INIT_LIST_HEAD(&ring->active_list);
1559 INIT_LIST_HEAD(&ring->request_list);
e8616b6c
CW
1560
1561 ring->size = size;
1562 ring->effective_size = ring->size;
1563 if (IS_I830(ring->dev))
1564 ring->effective_size -= 128;
1565
4225d0f2
DV
1566 ring->virtual_start = ioremap_wc(start, size);
1567 if (ring->virtual_start == NULL) {
e8616b6c
CW
1568 DRM_ERROR("can not ioremap virtual address for"
1569 " ring buffer\n");
1570 return -ENOMEM;
1571 }
1572
e8616b6c
CW
1573 return 0;
1574}
1575
5c1143bb
XH
1576int intel_init_bsd_ring_buffer(struct drm_device *dev)
1577{
1578 drm_i915_private_t *dev_priv = dev->dev_private;
1ec14ad3 1579 struct intel_ring_buffer *ring = &dev_priv->ring[VCS];
5c1143bb 1580
58fa3835
DV
1581 ring->name = "bsd ring";
1582 ring->id = VCS;
1583
0fd2c201 1584 ring->write_tail = ring_write_tail;
58fa3835
DV
1585 if (IS_GEN6(dev) || IS_GEN7(dev)) {
1586 ring->mmio_base = GEN6_BSD_RING_BASE;
0fd2c201
DV
1587 /* gen6 bsd needs a special wa for tail updates */
1588 if (IS_GEN6(dev))
1589 ring->write_tail = gen6_bsd_ring_write_tail;
58fa3835
DV
1590 ring->flush = gen6_ring_flush;
1591 ring->add_request = gen6_add_request;
1592 ring->get_seqno = gen6_ring_get_seqno;
1593 ring->irq_enable_mask = GEN6_BSD_USER_INTERRUPT;
1594 ring->irq_get = gen6_ring_get_irq;
1595 ring->irq_put = gen6_ring_put_irq;
1596 ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
686cb5f9 1597 ring->sync_to = gen6_ring_sync;
58fa3835
DV
1598 ring->semaphore_register[0] = MI_SEMAPHORE_SYNC_VR;
1599 ring->semaphore_register[1] = MI_SEMAPHORE_SYNC_INVALID;
1600 ring->semaphore_register[2] = MI_SEMAPHORE_SYNC_VB;
1601 ring->signal_mbox[0] = GEN6_RVSYNC;
1602 ring->signal_mbox[1] = GEN6_BVSYNC;
1603 } else {
1604 ring->mmio_base = BSD_RING_BASE;
58fa3835 1605 ring->flush = bsd_ring_flush;
8620a3a9 1606 ring->add_request = i9xx_add_request;
58fa3835 1607 ring->get_seqno = ring_get_seqno;
e48d8634 1608 if (IS_GEN5(dev)) {
e3670319 1609 ring->irq_enable_mask = GT_BSD_USER_INTERRUPT;
e48d8634
DV
1610 ring->irq_get = gen5_ring_get_irq;
1611 ring->irq_put = gen5_ring_put_irq;
1612 } else {
e3670319 1613 ring->irq_enable_mask = I915_BSD_USER_INTERRUPT;
e48d8634
DV
1614 ring->irq_get = i9xx_ring_get_irq;
1615 ring->irq_put = i9xx_ring_put_irq;
1616 }
fb3256da 1617 ring->dispatch_execbuffer = i965_dispatch_execbuffer;
58fa3835
DV
1618 }
1619 ring->init = init_ring_common;
1620
5c1143bb 1621
1ec14ad3 1622 return intel_init_ring_buffer(dev, ring);
5c1143bb 1623}
549f7365
CW
1624
1625int intel_init_blt_ring_buffer(struct drm_device *dev)
1626{
1627 drm_i915_private_t *dev_priv = dev->dev_private;
1ec14ad3 1628 struct intel_ring_buffer *ring = &dev_priv->ring[BCS];
549f7365 1629
3535d9dd
DV
1630 ring->name = "blitter ring";
1631 ring->id = BCS;
1632
1633 ring->mmio_base = BLT_RING_BASE;
1634 ring->write_tail = ring_write_tail;
1635 ring->flush = blt_ring_flush;
1636 ring->add_request = gen6_add_request;
1637 ring->get_seqno = gen6_ring_get_seqno;
1638 ring->irq_enable_mask = GEN6_BLITTER_USER_INTERRUPT;
1639 ring->irq_get = gen6_ring_get_irq;
1640 ring->irq_put = gen6_ring_put_irq;
1641 ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
686cb5f9 1642 ring->sync_to = gen6_ring_sync;
3535d9dd
DV
1643 ring->semaphore_register[0] = MI_SEMAPHORE_SYNC_BR;
1644 ring->semaphore_register[1] = MI_SEMAPHORE_SYNC_BV;
1645 ring->semaphore_register[2] = MI_SEMAPHORE_SYNC_INVALID;
1646 ring->signal_mbox[0] = GEN6_RBSYNC;
1647 ring->signal_mbox[1] = GEN6_VBSYNC;
1648 ring->init = init_ring_common;
549f7365 1649
1ec14ad3 1650 return intel_init_ring_buffer(dev, ring);
549f7365 1651}
a7b9761d
CW
1652
1653int
1654intel_ring_flush_all_caches(struct intel_ring_buffer *ring)
1655{
1656 int ret;
1657
1658 if (!ring->gpu_caches_dirty)
1659 return 0;
1660
1661 ret = ring->flush(ring, 0, I915_GEM_GPU_DOMAINS);
1662 if (ret)
1663 return ret;
1664
1665 trace_i915_gem_ring_flush(ring, 0, I915_GEM_GPU_DOMAINS);
1666
1667 ring->gpu_caches_dirty = false;
1668 return 0;
1669}
1670
1671int
1672intel_ring_invalidate_all_caches(struct intel_ring_buffer *ring)
1673{
1674 uint32_t flush_domains;
1675 int ret;
1676
1677 flush_domains = 0;
1678 if (ring->gpu_caches_dirty)
1679 flush_domains = I915_GEM_GPU_DOMAINS;
1680
1681 ret = ring->flush(ring, I915_GEM_GPU_DOMAINS, flush_domains);
1682 if (ret)
1683 return ret;
1684
1685 trace_i915_gem_ring_flush(ring, I915_GEM_GPU_DOMAINS, flush_domains);
1686
1687 ring->gpu_caches_dirty = false;
1688 return 0;
1689}