]> git.proxmox.com Git - mirror_ubuntu-bionic-kernel.git/blame - drivers/gpu/drm/i915/intel_ringbuffer.h
drm/i915: Cancel all ready but queued requests when wedging
[mirror_ubuntu-bionic-kernel.git] / drivers / gpu / drm / i915 / intel_ringbuffer.h
CommitLineData
8187a2b7
ZN
1#ifndef _INTEL_RINGBUFFER_H_
2#define _INTEL_RINGBUFFER_H_
3
44e895a8 4#include <linux/hashtable.h>
06fbca71 5#include "i915_gem_batch_pool.h"
dcff85c8 6#include "i915_gem_request.h"
73cb9701 7#include "i915_gem_timeline.h"
f97fbf96 8#include "i915_selftest.h"
44e895a8
BV
9
10#define I915_CMD_HASH_ORDER 9
11
4712274c
OM
12/* Early gen2 devices have a cacheline of just 32 bytes, using 64 is overkill,
13 * but keeps the logic simple. Indeed, the whole purpose of this macro is just
14 * to give some inclination as to some of the magic values used in the various
15 * workarounds!
16 */
17#define CACHELINE_BYTES 64
17ee950d 18#define CACHELINE_DWORDS (CACHELINE_BYTES / sizeof(uint32_t))
4712274c 19
57e88531
CW
20struct intel_hw_status_page {
21 struct i915_vma *vma;
22 u32 *page_addr;
23 u32 ggtt_offset;
8187a2b7
ZN
24};
25
bbdc070a
DG
26#define I915_READ_TAIL(engine) I915_READ(RING_TAIL((engine)->mmio_base))
27#define I915_WRITE_TAIL(engine, val) I915_WRITE(RING_TAIL((engine)->mmio_base), val)
cae5852d 28
bbdc070a
DG
29#define I915_READ_START(engine) I915_READ(RING_START((engine)->mmio_base))
30#define I915_WRITE_START(engine, val) I915_WRITE(RING_START((engine)->mmio_base), val)
cae5852d 31
bbdc070a
DG
32#define I915_READ_HEAD(engine) I915_READ(RING_HEAD((engine)->mmio_base))
33#define I915_WRITE_HEAD(engine, val) I915_WRITE(RING_HEAD((engine)->mmio_base), val)
cae5852d 34
bbdc070a
DG
35#define I915_READ_CTL(engine) I915_READ(RING_CTL((engine)->mmio_base))
36#define I915_WRITE_CTL(engine, val) I915_WRITE(RING_CTL((engine)->mmio_base), val)
cae5852d 37
bbdc070a
DG
38#define I915_READ_IMR(engine) I915_READ(RING_IMR((engine)->mmio_base))
39#define I915_WRITE_IMR(engine, val) I915_WRITE(RING_IMR((engine)->mmio_base), val)
870e86dd 40
bbdc070a
DG
41#define I915_READ_MODE(engine) I915_READ(RING_MI_MODE((engine)->mmio_base))
42#define I915_WRITE_MODE(engine, val) I915_WRITE(RING_MI_MODE((engine)->mmio_base), val)
e9fea574 43
3e78998a
BW
44/* seqno size is actually only a uint32, but since we plan to use MI_FLUSH_DW to
45 * do the writes, and that must have qw aligned offsets, simply pretend it's 8b.
46 */
8c12672e
CW
47#define gen8_semaphore_seqno_size sizeof(uint64_t)
48#define GEN8_SEMAPHORE_OFFSET(__from, __to) \
49 (((__from) * I915_NUM_ENGINES + (__to)) * gen8_semaphore_seqno_size)
3e78998a 50#define GEN8_SIGNAL_OFFSET(__ring, to) \
51d545d0 51 (dev_priv->semaphore->node.start + \
8c12672e 52 GEN8_SEMAPHORE_OFFSET((__ring)->id, (to)))
3e78998a 53#define GEN8_WAIT_OFFSET(__ring, from) \
51d545d0 54 (dev_priv->semaphore->node.start + \
8c12672e 55 GEN8_SEMAPHORE_OFFSET(from, (__ring)->id))
3e78998a 56
7e37f889 57enum intel_engine_hangcheck_action {
3fe3b030
MK
58 ENGINE_IDLE = 0,
59 ENGINE_WAIT,
60 ENGINE_ACTIVE_SEQNO,
61 ENGINE_ACTIVE_HEAD,
62 ENGINE_ACTIVE_SUBUNITS,
63 ENGINE_WAIT_KICK,
64 ENGINE_DEAD,
f2f4d82f 65};
ad8beaea 66
3fe3b030
MK
67static inline const char *
68hangcheck_action_to_str(const enum intel_engine_hangcheck_action a)
69{
70 switch (a) {
71 case ENGINE_IDLE:
72 return "idle";
73 case ENGINE_WAIT:
74 return "wait";
75 case ENGINE_ACTIVE_SEQNO:
76 return "active seqno";
77 case ENGINE_ACTIVE_HEAD:
78 return "active head";
79 case ENGINE_ACTIVE_SUBUNITS:
80 return "active subunits";
81 case ENGINE_WAIT_KICK:
82 return "wait kick";
83 case ENGINE_DEAD:
84 return "dead";
85 }
86
87 return "unknown";
88}
b6b0fac0 89
f9e61372
BW
90#define I915_MAX_SLICES 3
91#define I915_MAX_SUBSLICES 3
92
93#define instdone_slice_mask(dev_priv__) \
94 (INTEL_GEN(dev_priv__) == 7 ? \
95 1 : INTEL_INFO(dev_priv__)->sseu.slice_mask)
96
97#define instdone_subslice_mask(dev_priv__) \
98 (INTEL_GEN(dev_priv__) == 7 ? \
99 1 : INTEL_INFO(dev_priv__)->sseu.subslice_mask)
100
101#define for_each_instdone_slice_subslice(dev_priv__, slice__, subslice__) \
102 for ((slice__) = 0, (subslice__) = 0; \
103 (slice__) < I915_MAX_SLICES; \
104 (subslice__) = ((subslice__) + 1) < I915_MAX_SUBSLICES ? (subslice__) + 1 : 0, \
105 (slice__) += ((subslice__) == 0)) \
106 for_each_if((BIT(slice__) & instdone_slice_mask(dev_priv__)) && \
107 (BIT(subslice__) & instdone_subslice_mask(dev_priv__)))
108
d636951e
BW
109struct intel_instdone {
110 u32 instdone;
111 /* The following exist only in the RCS engine */
112 u32 slice_common;
f9e61372
BW
113 u32 sampler[I915_MAX_SLICES][I915_MAX_SUBSLICES];
114 u32 row[I915_MAX_SLICES][I915_MAX_SUBSLICES];
d636951e
BW
115};
116
7e37f889 117struct intel_engine_hangcheck {
50877445 118 u64 acthd;
92cab734 119 u32 seqno;
7e37f889 120 enum intel_engine_hangcheck_action action;
3fe3b030 121 unsigned long action_timestamp;
4be17381 122 int deadlock;
d636951e 123 struct intel_instdone instdone;
c64992e0 124 struct drm_i915_gem_request *active_request;
3fe3b030 125 bool stalled;
92cab734
MK
126};
127
7e37f889 128struct intel_ring {
0eb973d3 129 struct i915_vma *vma;
57e88531 130 void *vaddr;
8ee14975 131
675d9ad7
CW
132 struct list_head request_list;
133
8ee14975
OM
134 u32 head;
135 u32 tail;
e6ba9992 136 u32 emit;
eca56a35 137
605d5b32
CW
138 u32 space;
139 u32 size;
140 u32 effective_size;
8ee14975
OM
141};
142
e2efd130 143struct i915_gem_context;
361b027b 144struct drm_i915_reg_table;
21076372 145
17ee950d
AS
146/*
147 * we use a single page to load ctx workarounds so all of these
148 * values are referred in terms of dwords
149 *
150 * struct i915_wa_ctx_bb:
151 * offset: specifies batch starting position, also helpful in case
152 * if we want to have multiple batches at different offsets based on
153 * some criteria. It is not a requirement at the moment but provides
154 * an option for future use.
155 * size: size of the batch in DWORDS
156 */
48bb74e4 157struct i915_ctx_workarounds {
17ee950d
AS
158 struct i915_wa_ctx_bb {
159 u32 offset;
160 u32 size;
161 } indirect_ctx, per_ctx;
48bb74e4 162 struct i915_vma *vma;
17ee950d
AS
163};
164
c81d4613 165struct drm_i915_gem_request;
4e50f082 166struct intel_render_state;
c81d4613 167
237ae7c7
MW
168/*
169 * Engine IDs definitions.
170 * Keep instances of the same type engine together.
171 */
172enum intel_engine_id {
173 RCS = 0,
174 BCS,
175 VCS,
176 VCS2,
177#define _VCS(n) (VCS + (n))
178 VECS
179};
180
6c067579
CW
181struct i915_priolist {
182 struct rb_node node;
183 struct list_head requests;
184 int priority;
185};
186
6e516148
OM
187#define INTEL_ENGINE_CS_MAX_NAME 8
188
c033666a
CW
189struct intel_engine_cs {
190 struct drm_i915_private *i915;
6e516148 191 char name[INTEL_ENGINE_CS_MAX_NAME];
237ae7c7 192 enum intel_engine_id id;
1d39f281 193 unsigned int uabi_id;
237ae7c7 194 unsigned int hw_id;
63ffbcda 195 unsigned int guc_id;
0908180b
DCS
196
197 u8 class;
198 u8 instance;
63ffbcda
JL
199 u32 context_size;
200 u32 mmio_base;
c2c7f240 201 unsigned int irq_shift;
63ffbcda 202
7e37f889 203 struct intel_ring *buffer;
73cb9701 204 struct intel_timeline *timeline;
8187a2b7 205
4e50f082
CW
206 struct intel_render_state *render_state;
207
2246bea6 208 atomic_t irq_count;
538b257d
CW
209 unsigned long irq_posted;
210#define ENGINE_IRQ_BREADCRUMB 0
f747026c 211#define ENGINE_IRQ_EXECLIST 1
538b257d 212
688e6c72
CW
213 /* Rather than have every client wait upon all user interrupts,
214 * with the herd waking after every interrupt and each doing the
215 * heavyweight seqno dance, we delegate the task (of being the
216 * bottom-half of the user interrupt) to the first client. After
217 * every interrupt, we wake up one client, who does the heavyweight
218 * coherent seqno read and either goes back to sleep (if incomplete),
219 * or wakes up all the completed clients in parallel, before then
220 * transferring the bottom-half status to the next client in the queue.
221 *
222 * Compared to walking the entire list of waiters in a single dedicated
223 * bottom-half, we reduce the latency of the first waiter by avoiding
224 * a context switch, but incur additional coherent seqno reads when
225 * following the chain of request breadcrumbs. Since it is most likely
226 * that we have a single client waiting on each seqno, then reducing
227 * the overhead of waking that client is much preferred.
228 */
229 struct intel_breadcrumbs {
61d3dc70
CW
230 spinlock_t irq_lock; /* protects irq_*; irqsafe */
231 struct intel_wait *irq_wait; /* oldest waiter by retirement */
232
233 spinlock_t rb_lock; /* protects the rb and wraps irq_lock */
688e6c72 234 struct rb_root waiters; /* sorted by retirement, priority */
c81d4613 235 struct rb_root signals; /* sorted by retirement */
c81d4613 236 struct task_struct *signaler; /* used for fence signalling */
cced5e2f 237 struct drm_i915_gem_request __rcu *first_signal;
688e6c72 238 struct timer_list fake_irq; /* used after a missed interrupt */
83348ba8
CW
239 struct timer_list hangcheck; /* detect missed interrupts */
240
2246bea6 241 unsigned int hangcheck_interrupts;
aca34b6e 242
67b807a8 243 bool irq_armed : 1;
aca34b6e 244 bool irq_enabled : 1;
f97fbf96 245 I915_SELFTEST_DECLARE(bool mock : 1);
688e6c72
CW
246 } breadcrumbs;
247
06fbca71
CW
248 /*
249 * A pool of objects to use as shadow copies of client batch buffers
250 * when the command parser is enabled. Prevents the client from
251 * modifying the batch contents after software parsing.
252 */
253 struct i915_gem_batch_pool batch_pool;
254
8187a2b7 255 struct intel_hw_status_page status_page;
17ee950d 256 struct i915_ctx_workarounds wa_ctx;
56c0f1a7 257 struct i915_vma *scratch;
8187a2b7 258
61ff75ac
CW
259 u32 irq_keep_mask; /* always keep these interrupts */
260 u32 irq_enable_mask; /* bitmask to enable ring interrupt */
38a0f2db
DG
261 void (*irq_enable)(struct intel_engine_cs *engine);
262 void (*irq_disable)(struct intel_engine_cs *engine);
8187a2b7 263
38a0f2db 264 int (*init_hw)(struct intel_engine_cs *engine);
821ed7df
CW
265 void (*reset_hw)(struct intel_engine_cs *engine,
266 struct drm_i915_gem_request *req);
8187a2b7 267
ff44ad51
CW
268 void (*set_default_submission)(struct intel_engine_cs *engine);
269
266a240b
CW
270 struct intel_ring *(*context_pin)(struct intel_engine_cs *engine,
271 struct i915_gem_context *ctx);
e8a9c58f
CW
272 void (*context_unpin)(struct intel_engine_cs *engine,
273 struct i915_gem_context *ctx);
f73e7399 274 int (*request_alloc)(struct drm_i915_gem_request *req);
8753181e 275 int (*init_context)(struct drm_i915_gem_request *req);
86d7f238 276
ddd66c51
CW
277 int (*emit_flush)(struct drm_i915_gem_request *request,
278 u32 mode);
279#define EMIT_INVALIDATE BIT(0)
280#define EMIT_FLUSH BIT(1)
281#define EMIT_BARRIER (EMIT_INVALIDATE | EMIT_FLUSH)
282 int (*emit_bb_start)(struct drm_i915_gem_request *req,
283 u64 offset, u32 length,
284 unsigned int dispatch_flags);
285#define I915_DISPATCH_SECURE BIT(0)
286#define I915_DISPATCH_PINNED BIT(1)
287#define I915_DISPATCH_RS BIT(2)
caddfe71 288 void (*emit_breadcrumb)(struct drm_i915_gem_request *req,
73dec95e 289 u32 *cs);
98f29e8d 290 int emit_breadcrumb_sz;
5590af3e
CW
291
292 /* Pass the request to the hardware queue (e.g. directly into
293 * the legacy ringbuffer or to the end of an execlist).
294 *
295 * This is called from an atomic context with irqs disabled; must
296 * be irq safe.
297 */
ddd66c51 298 void (*submit_request)(struct drm_i915_gem_request *req);
5590af3e 299
0de9136d
CW
300 /* Call when the priority on a request has changed and it and its
301 * dependencies may need rescheduling. Note the request itself may
302 * not be ready to run!
303 *
304 * Called under the struct_mutex.
305 */
306 void (*schedule)(struct drm_i915_gem_request *request,
307 int priority);
308
27a5f61b
CW
309 /*
310 * Cancel all requests on the hardware, or queued for execution.
311 * This should only cancel the ready requests that have been
312 * submitted to the engine (via the engine->submit_request callback).
313 * This is called when marking the device as wedged.
314 */
315 void (*cancel_requests)(struct intel_engine_cs *engine);
316
b2eadbc8
CW
317 /* Some chipsets are not quite as coherent as advertised and need
318 * an expensive kick to force a true read of the up-to-date seqno.
319 * However, the up-to-date seqno is not always required and the last
320 * seen value is good enough. Note that the seqno will always be
321 * monotonic, even if not coherent.
322 */
38a0f2db 323 void (*irq_seqno_barrier)(struct intel_engine_cs *engine);
38a0f2db 324 void (*cleanup)(struct intel_engine_cs *engine);
ebc348b2 325
3e78998a
BW
326 /* GEN8 signal/wait table - never trust comments!
327 * signal to signal to signal to signal to signal to
328 * RCS VCS BCS VECS VCS2
329 * --------------------------------------------------------------------
330 * RCS | NOP (0x00) | VCS (0x08) | BCS (0x10) | VECS (0x18) | VCS2 (0x20) |
331 * |-------------------------------------------------------------------
332 * VCS | RCS (0x28) | NOP (0x30) | BCS (0x38) | VECS (0x40) | VCS2 (0x48) |
333 * |-------------------------------------------------------------------
334 * BCS | RCS (0x50) | VCS (0x58) | NOP (0x60) | VECS (0x68) | VCS2 (0x70) |
335 * |-------------------------------------------------------------------
336 * VECS | RCS (0x78) | VCS (0x80) | BCS (0x88) | NOP (0x90) | VCS2 (0x98) |
337 * |-------------------------------------------------------------------
338 * VCS2 | RCS (0xa0) | VCS (0xa8) | BCS (0xb0) | VECS (0xb8) | NOP (0xc0) |
339 * |-------------------------------------------------------------------
340 *
341 * Generalization:
342 * f(x, y) := (x->id * NUM_RINGS * seqno_size) + (seqno_size * y->id)
343 * ie. transpose of g(x, y)
344 *
345 * sync from sync from sync from sync from sync from
346 * RCS VCS BCS VECS VCS2
347 * --------------------------------------------------------------------
348 * RCS | NOP (0x00) | VCS (0x28) | BCS (0x50) | VECS (0x78) | VCS2 (0xa0) |
349 * |-------------------------------------------------------------------
350 * VCS | RCS (0x08) | NOP (0x30) | BCS (0x58) | VECS (0x80) | VCS2 (0xa8) |
351 * |-------------------------------------------------------------------
352 * BCS | RCS (0x10) | VCS (0x38) | NOP (0x60) | VECS (0x88) | VCS2 (0xb0) |
353 * |-------------------------------------------------------------------
354 * VECS | RCS (0x18) | VCS (0x40) | BCS (0x68) | NOP (0x90) | VCS2 (0xb8) |
355 * |-------------------------------------------------------------------
356 * VCS2 | RCS (0x20) | VCS (0x48) | BCS (0x70) | VECS (0x98) | NOP (0xc0) |
357 * |-------------------------------------------------------------------
358 *
359 * Generalization:
360 * g(x, y) := (y->id * NUM_RINGS * seqno_size) + (seqno_size * x->id)
361 * ie. transpose of f(x, y)
362 */
ebc348b2 363 struct {
3e78998a 364 union {
318f89ca
TU
365#define GEN6_SEMAPHORE_LAST VECS_HW
366#define GEN6_NUM_SEMAPHORES (GEN6_SEMAPHORE_LAST + 1)
367#define GEN6_SEMAPHORES_MASK GENMASK(GEN6_SEMAPHORE_LAST, 0)
3e78998a
BW
368 struct {
369 /* our mbox written by others */
318f89ca 370 u32 wait[GEN6_NUM_SEMAPHORES];
3e78998a 371 /* mboxes this ring signals to */
318f89ca 372 i915_reg_t signal[GEN6_NUM_SEMAPHORES];
3e78998a 373 } mbox;
666796da 374 u64 signal_ggtt[I915_NUM_ENGINES];
3e78998a 375 };
78325f2d
BW
376
377 /* AKA wait() */
ad7bdb2b
CW
378 int (*sync_to)(struct drm_i915_gem_request *req,
379 struct drm_i915_gem_request *signal);
73dec95e 380 u32 *(*signal)(struct drm_i915_gem_request *req, u32 *cs);
ebc348b2 381 } semaphore;
ad776f8b 382
4da46e1e 383 /* Execlists */
27af5eea 384 struct tasklet_struct irq_tasklet;
6c067579
CW
385 struct i915_priolist default_priolist;
386 bool no_priolist;
70c2a24d 387 struct execlist_port {
77f0d0e9
CW
388 struct drm_i915_gem_request *request_count;
389#define EXECLIST_COUNT_BITS 2
390#define port_request(p) ptr_mask_bits((p)->request_count, EXECLIST_COUNT_BITS)
391#define port_count(p) ptr_unmask_bits((p)->request_count, EXECLIST_COUNT_BITS)
392#define port_pack(rq, count) ptr_pack_bits(rq, count, EXECLIST_COUNT_BITS)
393#define port_unpack(p, count) ptr_unpack_bits((p)->request_count, count, EXECLIST_COUNT_BITS)
394#define port_set(p, packed) ((p)->request_count = (packed))
395#define port_isset(p) ((p)->request_count)
396#define port_index(p, e) ((p) - (e)->execlist_port)
ae9a043b 397 GEM_DEBUG_DECL(u32 context_id);
70c2a24d 398 } execlist_port[2];
20311bd3
CW
399 struct rb_root execlist_queue;
400 struct rb_node *execlist_first;
3756685a 401 unsigned int fw_domains;
767a983a 402 unsigned int csb_head;
6d2cb5aa 403 bool csb_use_mmio;
4da46e1e 404
e8a9c58f
CW
405 /* Contexts are pinned whilst they are active on the GPU. The last
406 * context executed remains active whilst the GPU is idle - the
407 * switch away and write to the context object only occurs on the
408 * next execution. Contexts are only unpinned on retirement of the
409 * following request ensuring that we can always write to the object
410 * on the context switch even after idling. Across suspend, we switch
411 * to the kernel context and trash it as the save may not happen
412 * before the hardware is powered down.
413 */
414 struct i915_gem_context *last_retired_context;
415
416 /* We track the current MI_SET_CONTEXT in order to eliminate
417 * redudant context switches. This presumes that requests are not
418 * reordered! Or when they are the tracking is updated along with
419 * the emission of individual requests into the legacy command
420 * stream (ring).
421 */
422 struct i915_gem_context *legacy_active_context;
40521054 423
3fc03069
CD
424 /* status_notifier: list of callbacks for context-switch changes */
425 struct atomic_notifier_head context_status_notifier;
426
7e37f889 427 struct intel_engine_hangcheck hangcheck;
92cab734 428
44e895a8
BV
429 bool needs_cmd_parser;
430
351e3db2 431 /*
44e895a8 432 * Table of commands the command parser needs to know about
33a051a5 433 * for this engine.
351e3db2 434 */
44e895a8 435 DECLARE_HASHTABLE(cmd_hash, I915_CMD_HASH_ORDER);
351e3db2
BV
436
437 /*
438 * Table of registers allowed in commands that read/write registers.
439 */
361b027b
JJ
440 const struct drm_i915_reg_table *reg_tables;
441 int reg_table_count;
351e3db2
BV
442
443 /*
444 * Returns the bitmask for the length field of the specified command.
445 * Return 0 for an unrecognized/invalid command.
446 *
33a051a5 447 * If the command parser finds an entry for a command in the engine's
351e3db2 448 * cmd_tables, it gets the command's length based on the table entry.
33a051a5
CW
449 * If not, it calls this function to determine the per-engine length
450 * field encoding for the command (i.e. different opcode ranges use
451 * certain bits to encode the command length in the header).
351e3db2
BV
452 */
453 u32 (*get_cmd_length_mask)(u32 cmd_header);
8187a2b7
ZN
454};
455
59ce1310 456static inline unsigned int
67d97da3 457intel_engine_flag(const struct intel_engine_cs *engine)
96154f2f 458{
59ce1310 459 return BIT(engine->id);
96154f2f
DV
460}
461
8187a2b7 462static inline u32
5dd8e50c 463intel_read_status_page(struct intel_engine_cs *engine, int reg)
8187a2b7 464{
4225d0f2 465 /* Ensure that the compiler doesn't optimize away the load. */
5dd8e50c 466 return READ_ONCE(engine->status_page.page_addr[reg]);
8187a2b7
ZN
467}
468
b70ec5bf 469static inline void
9a29dd85 470intel_write_status_page(struct intel_engine_cs *engine, int reg, u32 value)
b70ec5bf 471{
9a29dd85
CW
472 /* Writing into the status page should be done sparingly. Since
473 * we do when we are uncertain of the device state, we take a bit
474 * of extra paranoia to try and ensure that the HWS takes the value
475 * we give and that it doesn't end up trapped inside the CPU!
476 */
477 if (static_cpu_has(X86_FEATURE_CLFLUSH)) {
478 mb();
479 clflush(&engine->status_page.page_addr[reg]);
480 engine->status_page.page_addr[reg] = value;
481 clflush(&engine->status_page.page_addr[reg]);
482 mb();
483 } else {
484 WRITE_ONCE(engine->status_page.page_addr[reg], value);
485 }
b70ec5bf
MK
486}
487
e2828914 488/*
311bd68e
CW
489 * Reads a dword out of the status page, which is written to from the command
490 * queue by automatic updates, MI_REPORT_HEAD, MI_STORE_DATA_INDEX, or
491 * MI_STORE_DATA_IMM.
492 *
493 * The following dwords have a reserved meaning:
494 * 0x00: ISR copy, updated when an ISR bit not set in the HWSTAM changes.
495 * 0x04: ring 0 head pointer
496 * 0x05: ring 1 head pointer (915-class)
497 * 0x06: ring 2 head pointer (915-class)
498 * 0x10-0x1b: Context status DWords (GM45)
499 * 0x1f: Last written status offset. (GM45)
b07da53c 500 * 0x20-0x2f: Reserved (Gen6+)
311bd68e 501 *
b07da53c 502 * The area from dword 0x30 to 0x3ff is available for driver usage.
311bd68e 503 */
b07da53c 504#define I915_GEM_HWS_INDEX 0x30
7c17d377 505#define I915_GEM_HWS_INDEX_ADDR (I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT)
b07da53c 506#define I915_GEM_HWS_SCRATCH_INDEX 0x40
9a289771 507#define I915_GEM_HWS_SCRATCH_ADDR (I915_GEM_HWS_SCRATCH_INDEX << MI_STORE_DWORD_INDEX_SHIFT)
311bd68e 508
6d2cb5aa 509#define I915_HWS_CSB_BUF0_INDEX 0x10
767a983a
CW
510#define I915_HWS_CSB_WRITE_INDEX 0x1f
511#define CNL_HWS_CSB_WRITE_INDEX 0x2f
6d2cb5aa 512
7e37f889
CW
513struct intel_ring *
514intel_engine_create_ring(struct intel_engine_cs *engine, int size);
d822bb18
CW
515int intel_ring_pin(struct intel_ring *ring,
516 struct drm_i915_private *i915,
517 unsigned int offset_bias);
e6ba9992 518void intel_ring_reset(struct intel_ring *ring, u32 tail);
95aebcb2 519unsigned int intel_ring_update_space(struct intel_ring *ring);
aad29fbb 520void intel_ring_unpin(struct intel_ring *ring);
7e37f889 521void intel_ring_free(struct intel_ring *ring);
84c2377f 522
7e37f889
CW
523void intel_engine_stop(struct intel_engine_cs *engine);
524void intel_engine_cleanup(struct intel_engine_cs *engine);
96f298aa 525
821ed7df
CW
526void intel_legacy_submission_resume(struct drm_i915_private *dev_priv);
527
bba09b12 528int __must_check intel_ring_cacheline_align(struct drm_i915_gem_request *req);
406ea8d2 529
5e5655c3
CW
530u32 __must_check *intel_ring_begin(struct drm_i915_gem_request *req,
531 unsigned int n);
406ea8d2 532
73dec95e
TU
533static inline void
534intel_ring_advance(struct drm_i915_gem_request *req, u32 *cs)
09246732 535{
8f942018
CW
536 /* Dummy function.
537 *
538 * This serves as a placeholder in the code so that the reader
539 * can compare against the preceding intel_ring_begin() and
540 * check that the number of dwords emitted matches the space
541 * reserved for the command packet (i.e. the value passed to
542 * intel_ring_begin()).
c5efa1ad 543 */
e6ba9992 544 GEM_BUG_ON((req->ring->vaddr + req->ring->emit) != cs);
8f942018
CW
545}
546
73dec95e 547static inline u32
450362d3
CW
548intel_ring_wrap(const struct intel_ring *ring, u32 pos)
549{
550 return pos & (ring->size - 1);
551}
552
553static inline u32
554intel_ring_offset(const struct drm_i915_gem_request *req, void *addr)
8f942018
CW
555{
556 /* Don't write ring->size (equivalent to 0) as that hangs some GPUs. */
73dec95e
TU
557 u32 offset = addr - req->ring->vaddr;
558 GEM_BUG_ON(offset > req->ring->size);
450362d3 559 return intel_ring_wrap(req->ring, offset);
09246732 560}
406ea8d2 561
ed1501d4
CW
562static inline void
563assert_ring_tail_valid(const struct intel_ring *ring, unsigned int tail)
564{
565 /* We could combine these into a single tail operation, but keeping
566 * them as seperate tests will help identify the cause should one
567 * ever fire.
568 */
569 GEM_BUG_ON(!IS_ALIGNED(tail, 8));
570 GEM_BUG_ON(tail >= ring->size);
605d5b32
CW
571
572 /*
573 * "Ring Buffer Use"
574 * Gen2 BSpec "1. Programming Environment" / 1.4.4.6
575 * Gen3 BSpec "1c Memory Interface Functions" / 2.3.4.5
576 * Gen4+ BSpec "1c Memory Interface and Command Stream" / 5.3.4.5
577 * "If the Ring Buffer Head Pointer and the Tail Pointer are on the
578 * same cacheline, the Head Pointer must not be greater than the Tail
579 * Pointer."
580 *
581 * We use ring->head as the last known location of the actual RING_HEAD,
582 * it may have advanced but in the worst case it is equally the same
583 * as ring->head and so we should never program RING_TAIL to advance
584 * into the same cacheline as ring->head.
585 */
586#define cacheline(a) round_down(a, CACHELINE_BYTES)
587 GEM_BUG_ON(cacheline(tail) == cacheline(ring->head) &&
588 tail < ring->head);
589#undef cacheline
ed1501d4
CW
590}
591
e6ba9992
CW
592static inline unsigned int
593intel_ring_set_tail(struct intel_ring *ring, unsigned int tail)
594{
595 /* Whilst writes to the tail are strictly order, there is no
596 * serialisation between readers and the writers. The tail may be
597 * read by i915_gem_request_retire() just as it is being updated
598 * by execlists, as although the breadcrumb is complete, the context
599 * switch hasn't been seen.
600 */
601 assert_ring_tail_valid(ring, tail);
602 ring->tail = tail;
603 return tail;
604}
09246732 605
73cb9701 606void intel_engine_init_global_seqno(struct intel_engine_cs *engine, u32 seqno);
8187a2b7 607
019bf277
TU
608void intel_engine_setup_common(struct intel_engine_cs *engine);
609int intel_engine_init_common(struct intel_engine_cs *engine);
adc320c4 610int intel_engine_create_scratch(struct intel_engine_cs *engine, int size);
96a945aa 611void intel_engine_cleanup_common(struct intel_engine_cs *engine);
019bf277 612
8b3e2d36
TU
613int intel_init_render_ring_buffer(struct intel_engine_cs *engine);
614int intel_init_bsd_ring_buffer(struct intel_engine_cs *engine);
8b3e2d36
TU
615int intel_init_blt_ring_buffer(struct intel_engine_cs *engine);
616int intel_init_vebox_ring_buffer(struct intel_engine_cs *engine);
8187a2b7 617
7e37f889 618u64 intel_engine_get_active_head(struct intel_engine_cs *engine);
1b36595f
CW
619u64 intel_engine_get_last_batch_head(struct intel_engine_cs *engine);
620
1b7744e7
CW
621static inline u32 intel_engine_get_seqno(struct intel_engine_cs *engine)
622{
623 return intel_read_status_page(engine, I915_GEM_HWS_INDEX);
624}
79f321b7 625
cb399eab
CW
626static inline u32 intel_engine_last_submit(struct intel_engine_cs *engine)
627{
628 /* We are only peeking at the tail of the submit queue (and not the
629 * queue itself) in order to gain a hint as to the current active
630 * state of the engine. Callers are not expected to be taking
631 * engine->timeline->lock, nor are they expected to be concerned
632 * wtih serialising this hint with anything, so document it as
633 * a hint and nothing more.
634 */
9b6586ae 635 return READ_ONCE(engine->timeline->seqno);
cb399eab
CW
636}
637
0bc40be8 638int init_workarounds_ring(struct intel_engine_cs *engine);
4ac9659e 639int intel_ring_workarounds_emit(struct drm_i915_gem_request *req);
771b9a53 640
0e704476
CW
641void intel_engine_get_instdone(struct intel_engine_cs *engine,
642 struct intel_instdone *instdone);
643
29b1b415
JH
644/*
645 * Arbitrary size for largest possible 'add request' sequence. The code paths
646 * are complex and variable. Empirical measurement shows that the worst case
596e5efc
CW
647 * is BDW at 192 bytes (6 + 6 + 36 dwords), then ILK at 136 bytes. However,
648 * we need to allocate double the largest single packet within that emission
649 * to account for tail wraparound (so 6 + 6 + 72 dwords for BDW).
29b1b415 650 */
596e5efc 651#define MIN_SPACE_FOR_ADD_REQUEST 336
29b1b415 652
a58c01aa
CW
653static inline u32 intel_hws_seqno_address(struct intel_engine_cs *engine)
654{
57e88531 655 return engine->status_page.ggtt_offset + I915_GEM_HWS_INDEX_ADDR;
a58c01aa
CW
656}
657
688e6c72 658/* intel_breadcrumbs.c -- user interrupt bottom-half for waiters */
688e6c72
CW
659int intel_engine_init_breadcrumbs(struct intel_engine_cs *engine);
660
56299fb7
CW
661static inline void intel_wait_init(struct intel_wait *wait,
662 struct drm_i915_gem_request *rq)
688e6c72
CW
663{
664 wait->tsk = current;
56299fb7 665 wait->request = rq;
754c9fd5
CW
666}
667
668static inline void intel_wait_init_for_seqno(struct intel_wait *wait, u32 seqno)
669{
670 wait->tsk = current;
671 wait->seqno = seqno;
672}
673
674static inline bool intel_wait_has_seqno(const struct intel_wait *wait)
675{
676 return wait->seqno;
677}
678
679static inline bool
680intel_wait_update_seqno(struct intel_wait *wait, u32 seqno)
681{
688e6c72 682 wait->seqno = seqno;
754c9fd5
CW
683 return intel_wait_has_seqno(wait);
684}
685
686static inline bool
687intel_wait_update_request(struct intel_wait *wait,
688 const struct drm_i915_gem_request *rq)
689{
690 return intel_wait_update_seqno(wait, i915_gem_request_global_seqno(rq));
691}
692
693static inline bool
694intel_wait_check_seqno(const struct intel_wait *wait, u32 seqno)
695{
696 return wait->seqno == seqno;
697}
698
699static inline bool
700intel_wait_check_request(const struct intel_wait *wait,
701 const struct drm_i915_gem_request *rq)
702{
703 return intel_wait_check_seqno(wait, i915_gem_request_global_seqno(rq));
688e6c72
CW
704}
705
706static inline bool intel_wait_complete(const struct intel_wait *wait)
707{
708 return RB_EMPTY_NODE(&wait->node);
709}
710
711bool intel_engine_add_wait(struct intel_engine_cs *engine,
712 struct intel_wait *wait);
713void intel_engine_remove_wait(struct intel_engine_cs *engine,
714 struct intel_wait *wait);
f7b02a52
CW
715void intel_engine_enable_signaling(struct drm_i915_gem_request *request,
716 bool wakeup);
9eb143bb 717void intel_engine_cancel_signaling(struct drm_i915_gem_request *request);
688e6c72 718
dbd6ef29 719static inline bool intel_engine_has_waiter(const struct intel_engine_cs *engine)
688e6c72 720{
61d3dc70 721 return READ_ONCE(engine->breadcrumbs.irq_wait);
688e6c72
CW
722}
723
8d769ea7
CW
724unsigned int intel_engine_wakeup(struct intel_engine_cs *engine);
725#define ENGINE_WAKEUP_WAITER BIT(0)
67b807a8
CW
726#define ENGINE_WAKEUP_ASLEEP BIT(1)
727
728void __intel_engine_disarm_breadcrumbs(struct intel_engine_cs *engine);
729void intel_engine_disarm_breadcrumbs(struct intel_engine_cs *engine);
688e6c72 730
ad07dfcd 731void intel_engine_reset_breadcrumbs(struct intel_engine_cs *engine);
688e6c72 732void intel_engine_fini_breadcrumbs(struct intel_engine_cs *engine);
9b6586ae 733bool intel_breadcrumbs_busy(struct intel_engine_cs *engine);
688e6c72 734
9f235dfa
TU
735static inline u32 *gen8_emit_pipe_control(u32 *batch, u32 flags, u32 offset)
736{
737 memset(batch, 0, 6 * sizeof(u32));
738
739 batch[0] = GFX_OP_PIPE_CONTROL(6);
740 batch[1] = flags;
741 batch[2] = offset;
742
743 return batch + 6;
744}
745
5400367a 746bool intel_engine_is_idle(struct intel_engine_cs *engine);
05425249 747bool intel_engines_are_idle(struct drm_i915_private *dev_priv);
5400367a 748
6c067579 749void intel_engines_mark_idle(struct drm_i915_private *i915);
ff44ad51
CW
750void intel_engines_reset_default_submission(struct drm_i915_private *i915);
751
90cad095 752bool intel_engine_can_store_dword(struct intel_engine_cs *engine);
f2f5c061 753
8187a2b7 754#endif /* _INTEL_RINGBUFFER_H_ */