]> git.proxmox.com Git - mirror_ubuntu-focal-kernel.git/blame - drivers/gpu/drm/i915/intel_uncore.c
drm/i915: Do not serialize forcewake acquire across domains
[mirror_ubuntu-focal-kernel.git] / drivers / gpu / drm / i915 / intel_uncore.c
CommitLineData
907b28c5
CW
1/*
2 * Copyright © 2013 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 */
23
24#include "i915_drv.h"
25#include "intel_drv.h"
cf9d2890 26#include "i915_vgpu.h"
907b28c5 27
6daccb0b
CW
28#include <linux/pm_runtime.h>
29
83e33372 30#define FORCEWAKE_ACK_TIMEOUT_MS 50
907b28c5 31
75aa3f63 32#define __raw_posting_read(dev_priv__, reg__) (void)__raw_i915_read32((dev_priv__), (reg__))
6af5d92f 33
05a2fb15
MK
34static const char * const forcewake_domain_names[] = {
35 "render",
36 "blitter",
37 "media",
38};
39
40const char *
48c1026a 41intel_uncore_forcewake_domain_to_str(const enum forcewake_domain_id id)
05a2fb15 42{
53abb679 43 BUILD_BUG_ON(ARRAY_SIZE(forcewake_domain_names) != FW_DOMAIN_ID_COUNT);
05a2fb15
MK
44
45 if (id >= 0 && id < FW_DOMAIN_ID_COUNT)
46 return forcewake_domain_names[id];
47
48 WARN_ON(id);
49
50 return "unknown";
51}
52
05a2fb15
MK
53static inline void
54fw_domain_reset(const struct intel_uncore_forcewake_domain *d)
907b28c5 55{
f0f59a00 56 WARN_ON(!i915_mmio_reg_valid(d->reg_set));
05a2fb15 57 __raw_i915_write32(d->i915, d->reg_set, d->val_reset);
907b28c5
CW
58}
59
05a2fb15
MK
60static inline void
61fw_domain_arm_timer(struct intel_uncore_forcewake_domain *d)
907b28c5 62{
a57a4a67
TU
63 d->wake_count++;
64 hrtimer_start_range_ns(&d->timer,
65 ktime_set(0, NSEC_PER_MSEC),
66 NSEC_PER_MSEC,
67 HRTIMER_MODE_REL);
907b28c5
CW
68}
69
05a2fb15
MK
70static inline void
71fw_domain_wait_ack_clear(const struct intel_uncore_forcewake_domain *d)
907b28c5 72{
05a2fb15
MK
73 if (wait_for_atomic((__raw_i915_read32(d->i915, d->reg_ack) &
74 FORCEWAKE_KERNEL) == 0,
907b28c5 75 FORCEWAKE_ACK_TIMEOUT_MS))
05a2fb15
MK
76 DRM_ERROR("%s: timed out waiting for forcewake ack to clear.\n",
77 intel_uncore_forcewake_domain_to_str(d->id));
78}
907b28c5 79
05a2fb15
MK
80static inline void
81fw_domain_get(const struct intel_uncore_forcewake_domain *d)
82{
83 __raw_i915_write32(d->i915, d->reg_set, d->val_set);
84}
907b28c5 85
05a2fb15
MK
86static inline void
87fw_domain_wait_ack(const struct intel_uncore_forcewake_domain *d)
88{
89 if (wait_for_atomic((__raw_i915_read32(d->i915, d->reg_ack) &
90 FORCEWAKE_KERNEL),
907b28c5 91 FORCEWAKE_ACK_TIMEOUT_MS))
05a2fb15
MK
92 DRM_ERROR("%s: timed out waiting for forcewake ack request.\n",
93 intel_uncore_forcewake_domain_to_str(d->id));
94}
907b28c5 95
05a2fb15
MK
96static inline void
97fw_domain_put(const struct intel_uncore_forcewake_domain *d)
98{
99 __raw_i915_write32(d->i915, d->reg_set, d->val_clear);
907b28c5
CW
100}
101
05a2fb15
MK
102static inline void
103fw_domain_posting_read(const struct intel_uncore_forcewake_domain *d)
907b28c5 104{
05a2fb15 105 /* something from same cacheline, but not from the set register */
f0f59a00 106 if (i915_mmio_reg_valid(d->reg_post))
05a2fb15 107 __raw_posting_read(d->i915, d->reg_post);
907b28c5
CW
108}
109
05a2fb15 110static void
48c1026a 111fw_domains_get(struct drm_i915_private *dev_priv, enum forcewake_domains fw_domains)
907b28c5 112{
05a2fb15 113 struct intel_uncore_forcewake_domain *d;
907b28c5 114
33c582c1 115 for_each_fw_domain_masked(d, fw_domains, dev_priv) {
05a2fb15
MK
116 fw_domain_wait_ack_clear(d);
117 fw_domain_get(d);
05a2fb15 118 }
4e1176dd
TU
119
120 for_each_fw_domain_masked(d, fw_domains, dev_priv)
121 fw_domain_wait_ack(d);
05a2fb15 122}
907b28c5 123
05a2fb15 124static void
48c1026a 125fw_domains_put(struct drm_i915_private *dev_priv, enum forcewake_domains fw_domains)
05a2fb15
MK
126{
127 struct intel_uncore_forcewake_domain *d;
907b28c5 128
33c582c1 129 for_each_fw_domain_masked(d, fw_domains, dev_priv) {
05a2fb15
MK
130 fw_domain_put(d);
131 fw_domain_posting_read(d);
132 }
133}
907b28c5 134
05a2fb15
MK
135static void
136fw_domains_posting_read(struct drm_i915_private *dev_priv)
137{
138 struct intel_uncore_forcewake_domain *d;
05a2fb15
MK
139
140 /* No need to do for all, just do for first found */
33c582c1 141 for_each_fw_domain(d, dev_priv) {
05a2fb15
MK
142 fw_domain_posting_read(d);
143 break;
144 }
145}
146
147static void
48c1026a 148fw_domains_reset(struct drm_i915_private *dev_priv, enum forcewake_domains fw_domains)
05a2fb15
MK
149{
150 struct intel_uncore_forcewake_domain *d;
05a2fb15 151
3225b2f9
MK
152 if (dev_priv->uncore.fw_domains == 0)
153 return;
f9b3927a 154
33c582c1 155 for_each_fw_domain_masked(d, fw_domains, dev_priv)
05a2fb15
MK
156 fw_domain_reset(d);
157
158 fw_domains_posting_read(dev_priv);
159}
160
161static void __gen6_gt_wait_for_thread_c0(struct drm_i915_private *dev_priv)
162{
163 /* w/a for a sporadic read returning 0 by waiting for the GT
164 * thread to wake up.
165 */
166 if (wait_for_atomic_us((__raw_i915_read32(dev_priv, GEN6_GT_THREAD_STATUS_REG) &
167 GEN6_GT_THREAD_STATUS_CORE_MASK) == 0, 500))
168 DRM_ERROR("GT thread status wait timed out\n");
169}
170
171static void fw_domains_get_with_thread_status(struct drm_i915_private *dev_priv,
48c1026a 172 enum forcewake_domains fw_domains)
05a2fb15
MK
173{
174 fw_domains_get(dev_priv, fw_domains);
907b28c5 175
05a2fb15 176 /* WaRsForcewakeWaitTC0:snb,ivb,hsw,bdw,vlv */
c549f738 177 __gen6_gt_wait_for_thread_c0(dev_priv);
907b28c5
CW
178}
179
180static void gen6_gt_check_fifodbg(struct drm_i915_private *dev_priv)
181{
182 u32 gtfifodbg;
6af5d92f
CW
183
184 gtfifodbg = __raw_i915_read32(dev_priv, GTFIFODBG);
90f256b5
VS
185 if (WARN(gtfifodbg, "GT wake FIFO error 0x%x\n", gtfifodbg))
186 __raw_i915_write32(dev_priv, GTFIFODBG, gtfifodbg);
907b28c5
CW
187}
188
05a2fb15 189static void fw_domains_put_with_fifo(struct drm_i915_private *dev_priv,
48c1026a 190 enum forcewake_domains fw_domains)
907b28c5 191{
05a2fb15 192 fw_domains_put(dev_priv, fw_domains);
907b28c5
CW
193 gen6_gt_check_fifodbg(dev_priv);
194}
195
c32e3788
DG
196static inline u32 fifo_free_entries(struct drm_i915_private *dev_priv)
197{
198 u32 count = __raw_i915_read32(dev_priv, GTFIFOCTL);
199
200 return count & GT_FIFO_FREE_ENTRIES_MASK;
201}
202
907b28c5
CW
203static int __gen6_gt_wait_for_fifo(struct drm_i915_private *dev_priv)
204{
205 int ret = 0;
206
5135d64b
D
207 /* On VLV, FIFO will be shared by both SW and HW.
208 * So, we need to read the FREE_ENTRIES everytime */
2d1fe073 209 if (IS_VALLEYVIEW(dev_priv))
c32e3788 210 dev_priv->uncore.fifo_count = fifo_free_entries(dev_priv);
5135d64b 211
907b28c5
CW
212 if (dev_priv->uncore.fifo_count < GT_FIFO_NUM_RESERVED_ENTRIES) {
213 int loop = 500;
c32e3788
DG
214 u32 fifo = fifo_free_entries(dev_priv);
215
907b28c5
CW
216 while (fifo <= GT_FIFO_NUM_RESERVED_ENTRIES && loop--) {
217 udelay(10);
c32e3788 218 fifo = fifo_free_entries(dev_priv);
907b28c5
CW
219 }
220 if (WARN_ON(loop < 0 && fifo <= GT_FIFO_NUM_RESERVED_ENTRIES))
221 ++ret;
222 dev_priv->uncore.fifo_count = fifo;
223 }
224 dev_priv->uncore.fifo_count--;
225
226 return ret;
227}
228
a57a4a67
TU
229static enum hrtimer_restart
230intel_uncore_fw_release_timer(struct hrtimer *timer)
38cff0b1 231{
a57a4a67
TU
232 struct intel_uncore_forcewake_domain *domain =
233 container_of(timer, struct intel_uncore_forcewake_domain, timer);
b2cff0db 234 unsigned long irqflags;
38cff0b1 235
da5827c3 236 assert_rpm_device_not_suspended(domain->i915);
38cff0b1 237
b2cff0db
CW
238 spin_lock_irqsave(&domain->i915->uncore.lock, irqflags);
239 if (WARN_ON(domain->wake_count == 0))
240 domain->wake_count++;
241
242 if (--domain->wake_count == 0)
243 domain->i915->uncore.funcs.force_wake_put(domain->i915,
244 1 << domain->id);
245
246 spin_unlock_irqrestore(&domain->i915->uncore.lock, irqflags);
a57a4a67
TU
247
248 return HRTIMER_NORESTART;
38cff0b1
ZW
249}
250
b2cff0db 251void intel_uncore_forcewake_reset(struct drm_device *dev, bool restore)
38cff0b1 252{
b2cff0db 253 struct drm_i915_private *dev_priv = dev->dev_private;
48c1026a 254 unsigned long irqflags;
b2cff0db 255 struct intel_uncore_forcewake_domain *domain;
48c1026a 256 int retry_count = 100;
48c1026a 257 enum forcewake_domains fw = 0, active_domains;
38cff0b1 258
b2cff0db
CW
259 /* Hold uncore.lock across reset to prevent any register access
260 * with forcewake not set correctly. Wait until all pending
261 * timers are run before holding.
262 */
263 while (1) {
264 active_domains = 0;
38cff0b1 265
33c582c1 266 for_each_fw_domain(domain, dev_priv) {
a57a4a67 267 if (hrtimer_cancel(&domain->timer) == 0)
b2cff0db 268 continue;
38cff0b1 269
a57a4a67 270 intel_uncore_fw_release_timer(&domain->timer);
b2cff0db 271 }
aec347ab 272
b2cff0db 273 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
b2ec142c 274
33c582c1 275 for_each_fw_domain(domain, dev_priv) {
a57a4a67 276 if (hrtimer_active(&domain->timer))
33c582c1 277 active_domains |= domain->mask;
b2cff0db 278 }
3123fcaf 279
b2cff0db
CW
280 if (active_domains == 0)
281 break;
aec347ab 282
b2cff0db
CW
283 if (--retry_count == 0) {
284 DRM_ERROR("Timed out waiting for forcewake timers to finish\n");
285 break;
286 }
0294ae7b 287
b2cff0db
CW
288 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
289 cond_resched();
290 }
0294ae7b 291
b2cff0db
CW
292 WARN_ON(active_domains);
293
33c582c1 294 for_each_fw_domain(domain, dev_priv)
b2cff0db 295 if (domain->wake_count)
33c582c1 296 fw |= domain->mask;
b2cff0db
CW
297
298 if (fw)
299 dev_priv->uncore.funcs.force_wake_put(dev_priv, fw);
ef46e0d2 300
05a2fb15 301 fw_domains_reset(dev_priv, FORCEWAKE_ALL);
38cff0b1 302
0294ae7b 303 if (restore) { /* If reset with a user forcewake, try to restore */
0294ae7b
CW
304 if (fw)
305 dev_priv->uncore.funcs.force_wake_get(dev_priv, fw);
306
307 if (IS_GEN6(dev) || IS_GEN7(dev))
308 dev_priv->uncore.fifo_count =
c32e3788 309 fifo_free_entries(dev_priv);
0294ae7b
CW
310 }
311
b2cff0db 312 if (!restore)
59bad947 313 assert_forcewakes_inactive(dev_priv);
b2cff0db 314
0294ae7b 315 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
ef46e0d2
DV
316}
317
f9b3927a 318static void intel_uncore_ellc_detect(struct drm_device *dev)
907b28c5
CW
319{
320 struct drm_i915_private *dev_priv = dev->dev_private;
321
e25dca86
DL
322 if ((IS_HASWELL(dev) || IS_BROADWELL(dev) ||
323 INTEL_INFO(dev)->gen >= 9) &&
2db59d53 324 (__raw_i915_read32(dev_priv, HSW_EDRAM_PRESENT) & EDRAM_ENABLED)) {
18ce3994
BW
325 /* The docs do not explain exactly how the calculation can be
326 * made. It is somewhat guessable, but for now, it's always
327 * 128MB.
328 * NB: We can't write IDICR yet because we do not have gt funcs
329 * set up */
330 dev_priv->ellc_size = 128;
331 DRM_INFO("Found %zuMB of eLLC\n", dev_priv->ellc_size);
332 }
f9b3927a
MK
333}
334
8a47eb19 335static bool
8ac3e1bb 336fpga_check_for_unclaimed_mmio(struct drm_i915_private *dev_priv)
8a47eb19
MK
337{
338 u32 dbg;
339
8a47eb19
MK
340 dbg = __raw_i915_read32(dev_priv, FPGA_DBG);
341 if (likely(!(dbg & FPGA_DBG_RM_NOCLAIM)))
342 return false;
343
344 __raw_i915_write32(dev_priv, FPGA_DBG, FPGA_DBG_RM_NOCLAIM);
345
346 return true;
347}
348
8ac3e1bb
MK
349static bool
350vlv_check_for_unclaimed_mmio(struct drm_i915_private *dev_priv)
351{
352 u32 cer;
353
354 cer = __raw_i915_read32(dev_priv, CLAIM_ER);
355 if (likely(!(cer & (CLAIM_ER_OVERFLOW | CLAIM_ER_CTR_MASK))))
356 return false;
357
358 __raw_i915_write32(dev_priv, CLAIM_ER, CLAIM_ER_CLR);
359
360 return true;
361}
362
363static bool
364check_for_unclaimed_mmio(struct drm_i915_private *dev_priv)
365{
366 if (HAS_FPGA_DBG_UNCLAIMED(dev_priv))
367 return fpga_check_for_unclaimed_mmio(dev_priv);
368
369 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
370 return vlv_check_for_unclaimed_mmio(dev_priv);
371
372 return false;
373}
374
f9b3927a
MK
375static void __intel_uncore_early_sanitize(struct drm_device *dev,
376 bool restore_forcewake)
377{
378 struct drm_i915_private *dev_priv = dev->dev_private;
379
8a47eb19
MK
380 /* clear out unclaimed reg detection bit */
381 if (check_for_unclaimed_mmio(dev_priv))
382 DRM_DEBUG("unclaimed mmio detected on uncore init, clearing\n");
907b28c5 383
97058870
VS
384 /* clear out old GT FIFO errors */
385 if (IS_GEN6(dev) || IS_GEN7(dev))
386 __raw_i915_write32(dev_priv, GTFIFODBG,
387 __raw_i915_read32(dev_priv, GTFIFODBG));
388
a04f90a3
D
389 /* WaDisableShadowRegForCpd:chv */
390 if (IS_CHERRYVIEW(dev)) {
391 __raw_i915_write32(dev_priv, GTFIFOCTL,
392 __raw_i915_read32(dev_priv, GTFIFOCTL) |
393 GT_FIFO_CTL_BLOCK_ALL_POLICY_STALL |
394 GT_FIFO_CTL_RC6_POLICY_STALL);
395 }
396
10018603 397 intel_uncore_forcewake_reset(dev, restore_forcewake);
521198a2
MK
398}
399
ed493883
ID
400void intel_uncore_early_sanitize(struct drm_device *dev, bool restore_forcewake)
401{
402 __intel_uncore_early_sanitize(dev, restore_forcewake);
403 i915_check_and_clear_faults(dev);
404}
405
521198a2
MK
406void intel_uncore_sanitize(struct drm_device *dev)
407{
274008e8
SAK
408 i915.enable_rc6 = sanitize_rc6_option(dev, i915.enable_rc6);
409
907b28c5
CW
410 /* BIOS often leaves RC6 enabled, but disable it for hw init */
411 intel_disable_gt_powersave(dev);
412}
413
a6111f7b
CW
414static void __intel_uncore_forcewake_get(struct drm_i915_private *dev_priv,
415 enum forcewake_domains fw_domains)
416{
417 struct intel_uncore_forcewake_domain *domain;
a6111f7b
CW
418
419 if (!dev_priv->uncore.funcs.force_wake_get)
420 return;
421
422 fw_domains &= dev_priv->uncore.fw_domains;
423
33c582c1 424 for_each_fw_domain_masked(domain, fw_domains, dev_priv) {
a6111f7b 425 if (domain->wake_count++)
33c582c1 426 fw_domains &= ~domain->mask;
a6111f7b
CW
427 }
428
429 if (fw_domains)
430 dev_priv->uncore.funcs.force_wake_get(dev_priv, fw_domains);
431}
432
59bad947
MK
433/**
434 * intel_uncore_forcewake_get - grab forcewake domain references
435 * @dev_priv: i915 device instance
436 * @fw_domains: forcewake domains to get reference on
437 *
438 * This function can be used get GT's forcewake domain references.
439 * Normal register access will handle the forcewake domains automatically.
440 * However if some sequence requires the GT to not power down a particular
441 * forcewake domains this function should be called at the beginning of the
442 * sequence. And subsequently the reference should be dropped by symmetric
443 * call to intel_unforce_forcewake_put(). Usually caller wants all the domains
444 * to be kept awake so the @fw_domains would be then FORCEWAKE_ALL.
907b28c5 445 */
59bad947 446void intel_uncore_forcewake_get(struct drm_i915_private *dev_priv,
48c1026a 447 enum forcewake_domains fw_domains)
907b28c5
CW
448{
449 unsigned long irqflags;
450
ab484f8f
BW
451 if (!dev_priv->uncore.funcs.force_wake_get)
452 return;
453
c9b8846a 454 assert_rpm_wakelock_held(dev_priv);
c8c8fb33 455
6daccb0b 456 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
a6111f7b 457 __intel_uncore_forcewake_get(dev_priv, fw_domains);
907b28c5
CW
458 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
459}
460
59bad947 461/**
a6111f7b 462 * intel_uncore_forcewake_get__locked - grab forcewake domain references
59bad947 463 * @dev_priv: i915 device instance
a6111f7b 464 * @fw_domains: forcewake domains to get reference on
59bad947 465 *
a6111f7b
CW
466 * See intel_uncore_forcewake_get(). This variant places the onus
467 * on the caller to explicitly handle the dev_priv->uncore.lock spinlock.
907b28c5 468 */
a6111f7b
CW
469void intel_uncore_forcewake_get__locked(struct drm_i915_private *dev_priv,
470 enum forcewake_domains fw_domains)
471{
472 assert_spin_locked(&dev_priv->uncore.lock);
473
474 if (!dev_priv->uncore.funcs.force_wake_get)
475 return;
476
477 __intel_uncore_forcewake_get(dev_priv, fw_domains);
478}
479
480static void __intel_uncore_forcewake_put(struct drm_i915_private *dev_priv,
481 enum forcewake_domains fw_domains)
907b28c5 482{
b2cff0db 483 struct intel_uncore_forcewake_domain *domain;
907b28c5 484
ab484f8f
BW
485 if (!dev_priv->uncore.funcs.force_wake_put)
486 return;
487
b2cff0db
CW
488 fw_domains &= dev_priv->uncore.fw_domains;
489
33c582c1 490 for_each_fw_domain_masked(domain, fw_domains, dev_priv) {
b2cff0db
CW
491 if (WARN_ON(domain->wake_count == 0))
492 continue;
493
494 if (--domain->wake_count)
495 continue;
496
05a2fb15 497 fw_domain_arm_timer(domain);
aec347ab 498 }
a6111f7b 499}
dc9fb09c 500
a6111f7b
CW
501/**
502 * intel_uncore_forcewake_put - release a forcewake domain reference
503 * @dev_priv: i915 device instance
504 * @fw_domains: forcewake domains to put references
505 *
506 * This function drops the device-level forcewakes for specified
507 * domains obtained by intel_uncore_forcewake_get().
508 */
509void intel_uncore_forcewake_put(struct drm_i915_private *dev_priv,
510 enum forcewake_domains fw_domains)
511{
512 unsigned long irqflags;
513
514 if (!dev_priv->uncore.funcs.force_wake_put)
515 return;
516
517 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
518 __intel_uncore_forcewake_put(dev_priv, fw_domains);
907b28c5
CW
519 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
520}
521
a6111f7b
CW
522/**
523 * intel_uncore_forcewake_put__locked - grab forcewake domain references
524 * @dev_priv: i915 device instance
525 * @fw_domains: forcewake domains to get reference on
526 *
527 * See intel_uncore_forcewake_put(). This variant places the onus
528 * on the caller to explicitly handle the dev_priv->uncore.lock spinlock.
529 */
530void intel_uncore_forcewake_put__locked(struct drm_i915_private *dev_priv,
531 enum forcewake_domains fw_domains)
532{
533 assert_spin_locked(&dev_priv->uncore.lock);
534
535 if (!dev_priv->uncore.funcs.force_wake_put)
536 return;
537
538 __intel_uncore_forcewake_put(dev_priv, fw_domains);
539}
540
59bad947 541void assert_forcewakes_inactive(struct drm_i915_private *dev_priv)
e998c40f 542{
b2cff0db 543 struct intel_uncore_forcewake_domain *domain;
b2cff0db 544
e998c40f
PZ
545 if (!dev_priv->uncore.funcs.force_wake_get)
546 return;
547
33c582c1 548 for_each_fw_domain(domain, dev_priv)
b2cff0db 549 WARN_ON(domain->wake_count);
e998c40f
PZ
550}
551
907b28c5 552/* We give fast paths for the really cool registers */
40181697 553#define NEEDS_FORCE_WAKE(reg) ((reg) < 0x40000)
907b28c5 554
1938e59a 555#define REG_RANGE(reg, start, end) ((reg) >= (start) && (reg) < (end))
38fb6a40 556
1938e59a
D
557#define FORCEWAKE_VLV_RENDER_RANGE_OFFSET(reg) \
558 (REG_RANGE((reg), 0x2000, 0x4000) || \
559 REG_RANGE((reg), 0x5000, 0x8000) || \
560 REG_RANGE((reg), 0xB000, 0x12000) || \
561 REG_RANGE((reg), 0x2E000, 0x30000))
562
563#define FORCEWAKE_VLV_MEDIA_RANGE_OFFSET(reg) \
564 (REG_RANGE((reg), 0x12000, 0x14000) || \
565 REG_RANGE((reg), 0x22000, 0x24000) || \
566 REG_RANGE((reg), 0x30000, 0x40000))
567
568#define FORCEWAKE_CHV_RENDER_RANGE_OFFSET(reg) \
569 (REG_RANGE((reg), 0x2000, 0x4000) || \
db5ff4ac 570 REG_RANGE((reg), 0x5200, 0x8000) || \
1938e59a 571 REG_RANGE((reg), 0x8300, 0x8500) || \
db5ff4ac 572 REG_RANGE((reg), 0xB000, 0xB480) || \
1938e59a
D
573 REG_RANGE((reg), 0xE000, 0xE800))
574
575#define FORCEWAKE_CHV_MEDIA_RANGE_OFFSET(reg) \
576 (REG_RANGE((reg), 0x8800, 0x8900) || \
577 REG_RANGE((reg), 0xD000, 0xD800) || \
578 REG_RANGE((reg), 0x12000, 0x14000) || \
579 REG_RANGE((reg), 0x1A000, 0x1C000) || \
580 REG_RANGE((reg), 0x1E800, 0x1EA00) || \
db5ff4ac 581 REG_RANGE((reg), 0x30000, 0x38000))
1938e59a
D
582
583#define FORCEWAKE_CHV_COMMON_RANGE_OFFSET(reg) \
584 (REG_RANGE((reg), 0x4000, 0x5000) || \
585 REG_RANGE((reg), 0x8000, 0x8300) || \
586 REG_RANGE((reg), 0x8500, 0x8600) || \
587 REG_RANGE((reg), 0x9000, 0xB000) || \
db5ff4ac 588 REG_RANGE((reg), 0xF000, 0x10000))
38fb6a40 589
4597a88a 590#define FORCEWAKE_GEN9_UNCORE_RANGE_OFFSET(reg) \
8ee558d8 591 REG_RANGE((reg), 0xB00, 0x2000)
4597a88a
ZW
592
593#define FORCEWAKE_GEN9_RENDER_RANGE_OFFSET(reg) \
8ee558d8
AG
594 (REG_RANGE((reg), 0x2000, 0x2700) || \
595 REG_RANGE((reg), 0x3000, 0x4000) || \
4597a88a 596 REG_RANGE((reg), 0x5200, 0x8000) || \
8ee558d8 597 REG_RANGE((reg), 0x8140, 0x8160) || \
4597a88a
ZW
598 REG_RANGE((reg), 0x8300, 0x8500) || \
599 REG_RANGE((reg), 0x8C00, 0x8D00) || \
600 REG_RANGE((reg), 0xB000, 0xB480) || \
8ee558d8
AG
601 REG_RANGE((reg), 0xE000, 0xE900) || \
602 REG_RANGE((reg), 0x24400, 0x24800))
4597a88a
ZW
603
604#define FORCEWAKE_GEN9_MEDIA_RANGE_OFFSET(reg) \
8ee558d8
AG
605 (REG_RANGE((reg), 0x8130, 0x8140) || \
606 REG_RANGE((reg), 0x8800, 0x8A00) || \
4597a88a
ZW
607 REG_RANGE((reg), 0xD000, 0xD800) || \
608 REG_RANGE((reg), 0x12000, 0x14000) || \
609 REG_RANGE((reg), 0x1A000, 0x1EA00) || \
610 REG_RANGE((reg), 0x30000, 0x40000))
611
612#define FORCEWAKE_GEN9_COMMON_RANGE_OFFSET(reg) \
613 REG_RANGE((reg), 0x9400, 0x9800)
614
615#define FORCEWAKE_GEN9_BLITTER_RANGE_OFFSET(reg) \
0c8bfe52 616 ((reg) < 0x40000 && \
4597a88a
ZW
617 !FORCEWAKE_GEN9_UNCORE_RANGE_OFFSET(reg) && \
618 !FORCEWAKE_GEN9_RENDER_RANGE_OFFSET(reg) && \
619 !FORCEWAKE_GEN9_MEDIA_RANGE_OFFSET(reg) && \
620 !FORCEWAKE_GEN9_COMMON_RANGE_OFFSET(reg))
621
907b28c5
CW
622static void
623ilk_dummy_write(struct drm_i915_private *dev_priv)
624{
625 /* WaIssueDummyWriteToWakeupFromRC6:ilk Issue a dummy write to wake up
626 * the chip from rc6 before touching it for real. MI_MODE is masked,
627 * hence harmless to write 0 into. */
6af5d92f 628 __raw_i915_write32(dev_priv, MI_MODE, 0);
907b28c5
CW
629}
630
631static void
9c053501
MK
632__unclaimed_reg_debug(struct drm_i915_private *dev_priv,
633 const i915_reg_t reg,
634 const bool read,
635 const bool before)
907b28c5 636{
c81eeea6
MK
637 /* XXX. We limit the auto arming traces for mmio
638 * debugs on these platforms. There are just too many
639 * revealed by these and CI/Bat suffers from the noise.
640 * Please fix and then re-enable the automatic traces.
641 */
642 if (i915.mmio_debug < 2 &&
643 (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)))
644 return;
645
4bd0a25d
MK
646 if (WARN(check_for_unclaimed_mmio(dev_priv),
647 "Unclaimed register detected %s %s register 0x%x\n",
648 before ? "before" : "after",
649 read ? "reading" : "writing to",
650 i915_mmio_reg_offset(reg)))
48572edd 651 i915.mmio_debug--; /* Only report the first N failures */
907b28c5
CW
652}
653
9c053501
MK
654static inline void
655unclaimed_reg_debug(struct drm_i915_private *dev_priv,
656 const i915_reg_t reg,
657 const bool read,
658 const bool before)
659{
660 if (likely(!i915.mmio_debug))
661 return;
662
663 __unclaimed_reg_debug(dev_priv, reg, read, before);
664}
665
51f67885 666#define GEN2_READ_HEADER(x) \
5d738795 667 u##x val = 0; \
da5827c3 668 assert_rpm_wakelock_held(dev_priv);
5d738795 669
51f67885 670#define GEN2_READ_FOOTER \
5d738795
BW
671 trace_i915_reg_rw(false, reg, val, sizeof(val), trace); \
672 return val
673
51f67885 674#define __gen2_read(x) \
0b274481 675static u##x \
f0f59a00 676gen2_read##x(struct drm_i915_private *dev_priv, i915_reg_t reg, bool trace) { \
51f67885 677 GEN2_READ_HEADER(x); \
3967018e 678 val = __raw_i915_read##x(dev_priv, reg); \
51f67885 679 GEN2_READ_FOOTER; \
3967018e
BW
680}
681
682#define __gen5_read(x) \
683static u##x \
f0f59a00 684gen5_read##x(struct drm_i915_private *dev_priv, i915_reg_t reg, bool trace) { \
51f67885 685 GEN2_READ_HEADER(x); \
3967018e
BW
686 ilk_dummy_write(dev_priv); \
687 val = __raw_i915_read##x(dev_priv, reg); \
51f67885 688 GEN2_READ_FOOTER; \
3967018e
BW
689}
690
51f67885
CW
691__gen5_read(8)
692__gen5_read(16)
693__gen5_read(32)
694__gen5_read(64)
695__gen2_read(8)
696__gen2_read(16)
697__gen2_read(32)
698__gen2_read(64)
699
700#undef __gen5_read
701#undef __gen2_read
702
703#undef GEN2_READ_FOOTER
704#undef GEN2_READ_HEADER
705
706#define GEN6_READ_HEADER(x) \
f0f59a00 707 u32 offset = i915_mmio_reg_offset(reg); \
51f67885
CW
708 unsigned long irqflags; \
709 u##x val = 0; \
da5827c3 710 assert_rpm_wakelock_held(dev_priv); \
9c053501
MK
711 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags); \
712 unclaimed_reg_debug(dev_priv, reg, true, true)
51f67885
CW
713
714#define GEN6_READ_FOOTER \
9c053501 715 unclaimed_reg_debug(dev_priv, reg, true, false); \
51f67885
CW
716 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags); \
717 trace_i915_reg_rw(false, reg, val, sizeof(val), trace); \
718 return val
719
b208ba8e
CW
720static inline void __force_wake_auto(struct drm_i915_private *dev_priv,
721 enum forcewake_domains fw_domains)
b2cff0db
CW
722{
723 struct intel_uncore_forcewake_domain *domain;
b2cff0db
CW
724
725 if (WARN_ON(!fw_domains))
726 return;
727
728 /* Ideally GCC would be constant-fold and eliminate this loop */
33c582c1 729 for_each_fw_domain_masked(domain, fw_domains, dev_priv) {
b2cff0db 730 if (domain->wake_count) {
33c582c1 731 fw_domains &= ~domain->mask;
b2cff0db
CW
732 continue;
733 }
734
05a2fb15 735 fw_domain_arm_timer(domain);
b2cff0db
CW
736 }
737
738 if (fw_domains)
739 dev_priv->uncore.funcs.force_wake_get(dev_priv, fw_domains);
740}
741
3967018e
BW
742#define __gen6_read(x) \
743static u##x \
f0f59a00 744gen6_read##x(struct drm_i915_private *dev_priv, i915_reg_t reg, bool trace) { \
51f67885 745 GEN6_READ_HEADER(x); \
0670c5a6 746 if (NEEDS_FORCE_WAKE(offset)) \
b208ba8e 747 __force_wake_auto(dev_priv, FORCEWAKE_RENDER); \
dc9fb09c 748 val = __raw_i915_read##x(dev_priv, reg); \
51f67885 749 GEN6_READ_FOOTER; \
907b28c5
CW
750}
751
940aece4
D
752#define __vlv_read(x) \
753static u##x \
f0f59a00 754vlv_read##x(struct drm_i915_private *dev_priv, i915_reg_t reg, bool trace) { \
6a42d0f4 755 enum forcewake_domains fw_engine = 0; \
51f67885 756 GEN6_READ_HEADER(x); \
0670c5a6 757 if (!NEEDS_FORCE_WAKE(offset)) \
e97d8fbe 758 fw_engine = 0; \
0670c5a6 759 else if (FORCEWAKE_VLV_RENDER_RANGE_OFFSET(offset)) \
6a42d0f4 760 fw_engine = FORCEWAKE_RENDER; \
0670c5a6 761 else if (FORCEWAKE_VLV_MEDIA_RANGE_OFFSET(offset)) \
6a42d0f4
VS
762 fw_engine = FORCEWAKE_MEDIA; \
763 if (fw_engine) \
b208ba8e 764 __force_wake_auto(dev_priv, fw_engine); \
6fe72865 765 val = __raw_i915_read##x(dev_priv, reg); \
51f67885 766 GEN6_READ_FOOTER; \
940aece4
D
767}
768
1938e59a
D
769#define __chv_read(x) \
770static u##x \
f0f59a00 771chv_read##x(struct drm_i915_private *dev_priv, i915_reg_t reg, bool trace) { \
6a42d0f4 772 enum forcewake_domains fw_engine = 0; \
51f67885 773 GEN6_READ_HEADER(x); \
0670c5a6 774 if (!NEEDS_FORCE_WAKE(offset)) \
e97d8fbe 775 fw_engine = 0; \
0670c5a6 776 else if (FORCEWAKE_CHV_RENDER_RANGE_OFFSET(offset)) \
6a42d0f4 777 fw_engine = FORCEWAKE_RENDER; \
0670c5a6 778 else if (FORCEWAKE_CHV_MEDIA_RANGE_OFFSET(offset)) \
6a42d0f4 779 fw_engine = FORCEWAKE_MEDIA; \
0670c5a6 780 else if (FORCEWAKE_CHV_COMMON_RANGE_OFFSET(offset)) \
6a42d0f4
VS
781 fw_engine = FORCEWAKE_RENDER | FORCEWAKE_MEDIA; \
782 if (fw_engine) \
b208ba8e 783 __force_wake_auto(dev_priv, fw_engine); \
1938e59a 784 val = __raw_i915_read##x(dev_priv, reg); \
51f67885 785 GEN6_READ_FOOTER; \
1938e59a 786}
940aece4 787
ded17493 788#define SKL_NEEDS_FORCE_WAKE(reg) \
0c8bfe52 789 ((reg) < 0x40000 && !FORCEWAKE_GEN9_UNCORE_RANGE_OFFSET(reg))
4597a88a
ZW
790
791#define __gen9_read(x) \
792static u##x \
f0f59a00 793gen9_read##x(struct drm_i915_private *dev_priv, i915_reg_t reg, bool trace) { \
48c1026a 794 enum forcewake_domains fw_engine; \
51f67885 795 GEN6_READ_HEADER(x); \
0670c5a6 796 if (!SKL_NEEDS_FORCE_WAKE(offset)) \
b2cff0db 797 fw_engine = 0; \
0670c5a6 798 else if (FORCEWAKE_GEN9_RENDER_RANGE_OFFSET(offset)) \
b2cff0db 799 fw_engine = FORCEWAKE_RENDER; \
0670c5a6 800 else if (FORCEWAKE_GEN9_MEDIA_RANGE_OFFSET(offset)) \
b2cff0db 801 fw_engine = FORCEWAKE_MEDIA; \
0670c5a6 802 else if (FORCEWAKE_GEN9_COMMON_RANGE_OFFSET(offset)) \
b2cff0db
CW
803 fw_engine = FORCEWAKE_RENDER | FORCEWAKE_MEDIA; \
804 else \
805 fw_engine = FORCEWAKE_BLITTER; \
806 if (fw_engine) \
b208ba8e 807 __force_wake_auto(dev_priv, fw_engine); \
b2cff0db 808 val = __raw_i915_read##x(dev_priv, reg); \
51f67885 809 GEN6_READ_FOOTER; \
4597a88a
ZW
810}
811
812__gen9_read(8)
813__gen9_read(16)
814__gen9_read(32)
815__gen9_read(64)
1938e59a
D
816__chv_read(8)
817__chv_read(16)
818__chv_read(32)
819__chv_read(64)
940aece4
D
820__vlv_read(8)
821__vlv_read(16)
822__vlv_read(32)
823__vlv_read(64)
3967018e
BW
824__gen6_read(8)
825__gen6_read(16)
826__gen6_read(32)
827__gen6_read(64)
3967018e 828
4597a88a 829#undef __gen9_read
1938e59a 830#undef __chv_read
940aece4 831#undef __vlv_read
3967018e 832#undef __gen6_read
51f67885
CW
833#undef GEN6_READ_FOOTER
834#undef GEN6_READ_HEADER
5d738795 835
8a74db7a
VS
836#define VGPU_READ_HEADER(x) \
837 unsigned long irqflags; \
838 u##x val = 0; \
da5827c3 839 assert_rpm_device_not_suspended(dev_priv); \
8a74db7a
VS
840 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags)
841
842#define VGPU_READ_FOOTER \
843 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags); \
844 trace_i915_reg_rw(false, reg, val, sizeof(val), trace); \
845 return val
846
847#define __vgpu_read(x) \
848static u##x \
f0f59a00 849vgpu_read##x(struct drm_i915_private *dev_priv, i915_reg_t reg, bool trace) { \
8a74db7a
VS
850 VGPU_READ_HEADER(x); \
851 val = __raw_i915_read##x(dev_priv, reg); \
852 VGPU_READ_FOOTER; \
853}
854
855__vgpu_read(8)
856__vgpu_read(16)
857__vgpu_read(32)
858__vgpu_read(64)
859
860#undef __vgpu_read
861#undef VGPU_READ_FOOTER
862#undef VGPU_READ_HEADER
863
51f67885 864#define GEN2_WRITE_HEADER \
5d738795 865 trace_i915_reg_rw(true, reg, val, sizeof(val), trace); \
da5827c3 866 assert_rpm_wakelock_held(dev_priv); \
907b28c5 867
51f67885 868#define GEN2_WRITE_FOOTER
0d965301 869
51f67885 870#define __gen2_write(x) \
0b274481 871static void \
f0f59a00 872gen2_write##x(struct drm_i915_private *dev_priv, i915_reg_t reg, u##x val, bool trace) { \
51f67885 873 GEN2_WRITE_HEADER; \
4032ef43 874 __raw_i915_write##x(dev_priv, reg, val); \
51f67885 875 GEN2_WRITE_FOOTER; \
4032ef43
BW
876}
877
878#define __gen5_write(x) \
879static void \
f0f59a00 880gen5_write##x(struct drm_i915_private *dev_priv, i915_reg_t reg, u##x val, bool trace) { \
51f67885 881 GEN2_WRITE_HEADER; \
4032ef43
BW
882 ilk_dummy_write(dev_priv); \
883 __raw_i915_write##x(dev_priv, reg, val); \
51f67885 884 GEN2_WRITE_FOOTER; \
4032ef43
BW
885}
886
51f67885
CW
887__gen5_write(8)
888__gen5_write(16)
889__gen5_write(32)
890__gen5_write(64)
891__gen2_write(8)
892__gen2_write(16)
893__gen2_write(32)
894__gen2_write(64)
895
896#undef __gen5_write
897#undef __gen2_write
898
899#undef GEN2_WRITE_FOOTER
900#undef GEN2_WRITE_HEADER
901
902#define GEN6_WRITE_HEADER \
f0f59a00 903 u32 offset = i915_mmio_reg_offset(reg); \
51f67885
CW
904 unsigned long irqflags; \
905 trace_i915_reg_rw(true, reg, val, sizeof(val), trace); \
da5827c3 906 assert_rpm_wakelock_held(dev_priv); \
9c053501
MK
907 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags); \
908 unclaimed_reg_debug(dev_priv, reg, false, true)
51f67885
CW
909
910#define GEN6_WRITE_FOOTER \
9c053501 911 unclaimed_reg_debug(dev_priv, reg, false, false); \
51f67885
CW
912 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags)
913
4032ef43
BW
914#define __gen6_write(x) \
915static void \
f0f59a00 916gen6_write##x(struct drm_i915_private *dev_priv, i915_reg_t reg, u##x val, bool trace) { \
4032ef43 917 u32 __fifo_ret = 0; \
51f67885 918 GEN6_WRITE_HEADER; \
0670c5a6 919 if (NEEDS_FORCE_WAKE(offset)) { \
4032ef43
BW
920 __fifo_ret = __gen6_gt_wait_for_fifo(dev_priv); \
921 } \
922 __raw_i915_write##x(dev_priv, reg, val); \
923 if (unlikely(__fifo_ret)) { \
924 gen6_gt_check_fifodbg(dev_priv); \
925 } \
51f67885 926 GEN6_WRITE_FOOTER; \
4032ef43
BW
927}
928
929#define __hsw_write(x) \
930static void \
f0f59a00 931hsw_write##x(struct drm_i915_private *dev_priv, i915_reg_t reg, u##x val, bool trace) { \
907b28c5 932 u32 __fifo_ret = 0; \
51f67885 933 GEN6_WRITE_HEADER; \
0670c5a6 934 if (NEEDS_FORCE_WAKE(offset)) { \
907b28c5
CW
935 __fifo_ret = __gen6_gt_wait_for_fifo(dev_priv); \
936 } \
6af5d92f 937 __raw_i915_write##x(dev_priv, reg, val); \
907b28c5
CW
938 if (unlikely(__fifo_ret)) { \
939 gen6_gt_check_fifodbg(dev_priv); \
940 } \
51f67885 941 GEN6_WRITE_FOOTER; \
907b28c5 942}
3967018e 943
f0f59a00 944static const i915_reg_t gen8_shadowed_regs[] = {
ab2aa47e
BW
945 FORCEWAKE_MT,
946 GEN6_RPNSWREQ,
947 GEN6_RC_VIDEO_FREQ,
948 RING_TAIL(RENDER_RING_BASE),
949 RING_TAIL(GEN6_BSD_RING_BASE),
950 RING_TAIL(VEBOX_RING_BASE),
951 RING_TAIL(BLT_RING_BASE),
952 /* TODO: Other registers are not yet used */
953};
954
f0f59a00
VS
955static bool is_gen8_shadowed(struct drm_i915_private *dev_priv,
956 i915_reg_t reg)
ab2aa47e
BW
957{
958 int i;
959 for (i = 0; i < ARRAY_SIZE(gen8_shadowed_regs); i++)
f0f59a00 960 if (i915_mmio_reg_equal(reg, gen8_shadowed_regs[i]))
ab2aa47e
BW
961 return true;
962
963 return false;
964}
965
966#define __gen8_write(x) \
967static void \
f0f59a00 968gen8_write##x(struct drm_i915_private *dev_priv, i915_reg_t reg, u##x val, bool trace) { \
51f67885 969 GEN6_WRITE_HEADER; \
0670c5a6 970 if (NEEDS_FORCE_WAKE(offset) && !is_gen8_shadowed(dev_priv, reg)) \
b208ba8e 971 __force_wake_auto(dev_priv, FORCEWAKE_RENDER); \
b2cff0db 972 __raw_i915_write##x(dev_priv, reg, val); \
51f67885 973 GEN6_WRITE_FOOTER; \
ab2aa47e
BW
974}
975
1938e59a
D
976#define __chv_write(x) \
977static void \
f0f59a00 978chv_write##x(struct drm_i915_private *dev_priv, i915_reg_t reg, u##x val, bool trace) { \
6a42d0f4 979 enum forcewake_domains fw_engine = 0; \
51f67885 980 GEN6_WRITE_HEADER; \
0670c5a6 981 if (!NEEDS_FORCE_WAKE(offset) || \
e97d8fbe 982 is_gen8_shadowed(dev_priv, reg)) \
6a42d0f4 983 fw_engine = 0; \
0670c5a6 984 else if (FORCEWAKE_CHV_RENDER_RANGE_OFFSET(offset)) \
6a42d0f4 985 fw_engine = FORCEWAKE_RENDER; \
0670c5a6 986 else if (FORCEWAKE_CHV_MEDIA_RANGE_OFFSET(offset)) \
6a42d0f4 987 fw_engine = FORCEWAKE_MEDIA; \
0670c5a6 988 else if (FORCEWAKE_CHV_COMMON_RANGE_OFFSET(offset)) \
6a42d0f4
VS
989 fw_engine = FORCEWAKE_RENDER | FORCEWAKE_MEDIA; \
990 if (fw_engine) \
b208ba8e 991 __force_wake_auto(dev_priv, fw_engine); \
1938e59a 992 __raw_i915_write##x(dev_priv, reg, val); \
51f67885 993 GEN6_WRITE_FOOTER; \
1938e59a
D
994}
995
f0f59a00 996static const i915_reg_t gen9_shadowed_regs[] = {
7c859007
ZW
997 RING_TAIL(RENDER_RING_BASE),
998 RING_TAIL(GEN6_BSD_RING_BASE),
999 RING_TAIL(VEBOX_RING_BASE),
1000 RING_TAIL(BLT_RING_BASE),
1001 FORCEWAKE_BLITTER_GEN9,
1002 FORCEWAKE_RENDER_GEN9,
1003 FORCEWAKE_MEDIA_GEN9,
1004 GEN6_RPNSWREQ,
1005 GEN6_RC_VIDEO_FREQ,
1006 /* TODO: Other registers are not yet used */
1007};
1008
f0f59a00
VS
1009static bool is_gen9_shadowed(struct drm_i915_private *dev_priv,
1010 i915_reg_t reg)
7c859007
ZW
1011{
1012 int i;
1013 for (i = 0; i < ARRAY_SIZE(gen9_shadowed_regs); i++)
f0f59a00 1014 if (i915_mmio_reg_equal(reg, gen9_shadowed_regs[i]))
7c859007
ZW
1015 return true;
1016
1017 return false;
1018}
1019
4597a88a
ZW
1020#define __gen9_write(x) \
1021static void \
f0f59a00 1022gen9_write##x(struct drm_i915_private *dev_priv, i915_reg_t reg, u##x val, \
4597a88a 1023 bool trace) { \
48c1026a 1024 enum forcewake_domains fw_engine; \
51f67885 1025 GEN6_WRITE_HEADER; \
0670c5a6 1026 if (!SKL_NEEDS_FORCE_WAKE(offset) || \
b2cff0db
CW
1027 is_gen9_shadowed(dev_priv, reg)) \
1028 fw_engine = 0; \
0670c5a6 1029 else if (FORCEWAKE_GEN9_RENDER_RANGE_OFFSET(offset)) \
b2cff0db 1030 fw_engine = FORCEWAKE_RENDER; \
0670c5a6 1031 else if (FORCEWAKE_GEN9_MEDIA_RANGE_OFFSET(offset)) \
b2cff0db 1032 fw_engine = FORCEWAKE_MEDIA; \
0670c5a6 1033 else if (FORCEWAKE_GEN9_COMMON_RANGE_OFFSET(offset)) \
b2cff0db
CW
1034 fw_engine = FORCEWAKE_RENDER | FORCEWAKE_MEDIA; \
1035 else \
1036 fw_engine = FORCEWAKE_BLITTER; \
1037 if (fw_engine) \
b208ba8e 1038 __force_wake_auto(dev_priv, fw_engine); \
b2cff0db 1039 __raw_i915_write##x(dev_priv, reg, val); \
51f67885 1040 GEN6_WRITE_FOOTER; \
4597a88a
ZW
1041}
1042
1043__gen9_write(8)
1044__gen9_write(16)
1045__gen9_write(32)
1046__gen9_write(64)
1938e59a
D
1047__chv_write(8)
1048__chv_write(16)
1049__chv_write(32)
1050__chv_write(64)
ab2aa47e
BW
1051__gen8_write(8)
1052__gen8_write(16)
1053__gen8_write(32)
1054__gen8_write(64)
4032ef43
BW
1055__hsw_write(8)
1056__hsw_write(16)
1057__hsw_write(32)
1058__hsw_write(64)
1059__gen6_write(8)
1060__gen6_write(16)
1061__gen6_write(32)
1062__gen6_write(64)
4032ef43 1063
4597a88a 1064#undef __gen9_write
1938e59a 1065#undef __chv_write
ab2aa47e 1066#undef __gen8_write
4032ef43
BW
1067#undef __hsw_write
1068#undef __gen6_write
51f67885
CW
1069#undef GEN6_WRITE_FOOTER
1070#undef GEN6_WRITE_HEADER
907b28c5 1071
8a74db7a
VS
1072#define VGPU_WRITE_HEADER \
1073 unsigned long irqflags; \
1074 trace_i915_reg_rw(true, reg, val, sizeof(val), trace); \
da5827c3 1075 assert_rpm_device_not_suspended(dev_priv); \
8a74db7a
VS
1076 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags)
1077
1078#define VGPU_WRITE_FOOTER \
1079 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags)
1080
1081#define __vgpu_write(x) \
1082static void vgpu_write##x(struct drm_i915_private *dev_priv, \
f0f59a00 1083 i915_reg_t reg, u##x val, bool trace) { \
8a74db7a
VS
1084 VGPU_WRITE_HEADER; \
1085 __raw_i915_write##x(dev_priv, reg, val); \
1086 VGPU_WRITE_FOOTER; \
1087}
1088
1089__vgpu_write(8)
1090__vgpu_write(16)
1091__vgpu_write(32)
1092__vgpu_write(64)
1093
1094#undef __vgpu_write
1095#undef VGPU_WRITE_FOOTER
1096#undef VGPU_WRITE_HEADER
1097
43d942a7
YZ
1098#define ASSIGN_WRITE_MMIO_VFUNCS(x) \
1099do { \
1100 dev_priv->uncore.funcs.mmio_writeb = x##_write8; \
1101 dev_priv->uncore.funcs.mmio_writew = x##_write16; \
1102 dev_priv->uncore.funcs.mmio_writel = x##_write32; \
1103 dev_priv->uncore.funcs.mmio_writeq = x##_write64; \
1104} while (0)
1105
1106#define ASSIGN_READ_MMIO_VFUNCS(x) \
1107do { \
1108 dev_priv->uncore.funcs.mmio_readb = x##_read8; \
1109 dev_priv->uncore.funcs.mmio_readw = x##_read16; \
1110 dev_priv->uncore.funcs.mmio_readl = x##_read32; \
1111 dev_priv->uncore.funcs.mmio_readq = x##_read64; \
1112} while (0)
1113
05a2fb15
MK
1114
1115static void fw_domain_init(struct drm_i915_private *dev_priv,
48c1026a 1116 enum forcewake_domain_id domain_id,
f0f59a00
VS
1117 i915_reg_t reg_set,
1118 i915_reg_t reg_ack)
05a2fb15
MK
1119{
1120 struct intel_uncore_forcewake_domain *d;
1121
1122 if (WARN_ON(domain_id >= FW_DOMAIN_ID_COUNT))
1123 return;
1124
1125 d = &dev_priv->uncore.fw_domain[domain_id];
1126
1127 WARN_ON(d->wake_count);
1128
1129 d->wake_count = 0;
1130 d->reg_set = reg_set;
1131 d->reg_ack = reg_ack;
1132
1133 if (IS_GEN6(dev_priv)) {
1134 d->val_reset = 0;
1135 d->val_set = FORCEWAKE_KERNEL;
1136 d->val_clear = 0;
1137 } else {
8543747c 1138 /* WaRsClearFWBitsAtReset:bdw,skl */
05a2fb15
MK
1139 d->val_reset = _MASKED_BIT_DISABLE(0xffff);
1140 d->val_set = _MASKED_BIT_ENABLE(FORCEWAKE_KERNEL);
1141 d->val_clear = _MASKED_BIT_DISABLE(FORCEWAKE_KERNEL);
1142 }
1143
666a4537 1144 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
05a2fb15
MK
1145 d->reg_post = FORCEWAKE_ACK_VLV;
1146 else if (IS_GEN6(dev_priv) || IS_GEN7(dev_priv) || IS_GEN8(dev_priv))
1147 d->reg_post = ECOBUS;
05a2fb15
MK
1148
1149 d->i915 = dev_priv;
1150 d->id = domain_id;
1151
33c582c1
TU
1152 BUILD_BUG_ON(FORCEWAKE_RENDER != (1 << FW_DOMAIN_ID_RENDER));
1153 BUILD_BUG_ON(FORCEWAKE_BLITTER != (1 << FW_DOMAIN_ID_BLITTER));
1154 BUILD_BUG_ON(FORCEWAKE_MEDIA != (1 << FW_DOMAIN_ID_MEDIA));
1155
1156 d->mask = 1 << domain_id;
1157
a57a4a67
TU
1158 hrtimer_init(&d->timer, CLOCK_MONOTONIC, HRTIMER_MODE_REL);
1159 d->timer.function = intel_uncore_fw_release_timer;
05a2fb15
MK
1160
1161 dev_priv->uncore.fw_domains |= (1 << domain_id);
f9b3927a
MK
1162
1163 fw_domain_reset(d);
05a2fb15
MK
1164}
1165
f9b3927a 1166static void intel_uncore_fw_domains_init(struct drm_device *dev)
0b274481
BW
1167{
1168 struct drm_i915_private *dev_priv = dev->dev_private;
0b274481 1169
2d1fe073 1170 if (INTEL_INFO(dev_priv)->gen <= 5)
3225b2f9
MK
1171 return;
1172
38cff0b1 1173 if (IS_GEN9(dev)) {
05a2fb15
MK
1174 dev_priv->uncore.funcs.force_wake_get = fw_domains_get;
1175 dev_priv->uncore.funcs.force_wake_put = fw_domains_put;
1176 fw_domain_init(dev_priv, FW_DOMAIN_ID_RENDER,
1177 FORCEWAKE_RENDER_GEN9,
1178 FORCEWAKE_ACK_RENDER_GEN9);
1179 fw_domain_init(dev_priv, FW_DOMAIN_ID_BLITTER,
1180 FORCEWAKE_BLITTER_GEN9,
1181 FORCEWAKE_ACK_BLITTER_GEN9);
1182 fw_domain_init(dev_priv, FW_DOMAIN_ID_MEDIA,
1183 FORCEWAKE_MEDIA_GEN9, FORCEWAKE_ACK_MEDIA_GEN9);
666a4537 1184 } else if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
05a2fb15 1185 dev_priv->uncore.funcs.force_wake_get = fw_domains_get;
756c349d
MK
1186 if (!IS_CHERRYVIEW(dev))
1187 dev_priv->uncore.funcs.force_wake_put =
1188 fw_domains_put_with_fifo;
1189 else
1190 dev_priv->uncore.funcs.force_wake_put = fw_domains_put;
05a2fb15
MK
1191 fw_domain_init(dev_priv, FW_DOMAIN_ID_RENDER,
1192 FORCEWAKE_VLV, FORCEWAKE_ACK_VLV);
1193 fw_domain_init(dev_priv, FW_DOMAIN_ID_MEDIA,
1194 FORCEWAKE_MEDIA_VLV, FORCEWAKE_ACK_MEDIA_VLV);
f98cd096 1195 } else if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
05a2fb15
MK
1196 dev_priv->uncore.funcs.force_wake_get =
1197 fw_domains_get_with_thread_status;
1198 dev_priv->uncore.funcs.force_wake_put = fw_domains_put;
1199 fw_domain_init(dev_priv, FW_DOMAIN_ID_RENDER,
1200 FORCEWAKE_MT, FORCEWAKE_ACK_HSW);
0b274481
BW
1201 } else if (IS_IVYBRIDGE(dev)) {
1202 u32 ecobus;
1203
1204 /* IVB configs may use multi-threaded forcewake */
1205
1206 /* A small trick here - if the bios hasn't configured
1207 * MT forcewake, and if the device is in RC6, then
1208 * force_wake_mt_get will not wake the device and the
1209 * ECOBUS read will return zero. Which will be
1210 * (correctly) interpreted by the test below as MT
1211 * forcewake being disabled.
1212 */
05a2fb15
MK
1213 dev_priv->uncore.funcs.force_wake_get =
1214 fw_domains_get_with_thread_status;
1215 dev_priv->uncore.funcs.force_wake_put =
1216 fw_domains_put_with_fifo;
1217
f9b3927a
MK
1218 /* We need to init first for ECOBUS access and then
1219 * determine later if we want to reinit, in case of MT access is
6ea2556f
MK
1220 * not working. In this stage we don't know which flavour this
1221 * ivb is, so it is better to reset also the gen6 fw registers
1222 * before the ecobus check.
f9b3927a 1223 */
6ea2556f
MK
1224
1225 __raw_i915_write32(dev_priv, FORCEWAKE, 0);
1226 __raw_posting_read(dev_priv, ECOBUS);
1227
05a2fb15
MK
1228 fw_domain_init(dev_priv, FW_DOMAIN_ID_RENDER,
1229 FORCEWAKE_MT, FORCEWAKE_MT_ACK);
f9b3927a 1230
0b274481 1231 mutex_lock(&dev->struct_mutex);
05a2fb15 1232 fw_domains_get_with_thread_status(dev_priv, FORCEWAKE_ALL);
0b274481 1233 ecobus = __raw_i915_read32(dev_priv, ECOBUS);
05a2fb15 1234 fw_domains_put_with_fifo(dev_priv, FORCEWAKE_ALL);
0b274481
BW
1235 mutex_unlock(&dev->struct_mutex);
1236
05a2fb15 1237 if (!(ecobus & FORCEWAKE_MT_ENABLE)) {
0b274481
BW
1238 DRM_INFO("No MT forcewake available on Ivybridge, this can result in issues\n");
1239 DRM_INFO("when using vblank-synced partial screen updates.\n");
05a2fb15
MK
1240 fw_domain_init(dev_priv, FW_DOMAIN_ID_RENDER,
1241 FORCEWAKE, FORCEWAKE_ACK);
0b274481
BW
1242 }
1243 } else if (IS_GEN6(dev)) {
1244 dev_priv->uncore.funcs.force_wake_get =
05a2fb15 1245 fw_domains_get_with_thread_status;
0b274481 1246 dev_priv->uncore.funcs.force_wake_put =
05a2fb15
MK
1247 fw_domains_put_with_fifo;
1248 fw_domain_init(dev_priv, FW_DOMAIN_ID_RENDER,
1249 FORCEWAKE, FORCEWAKE_ACK);
0b274481 1250 }
3225b2f9
MK
1251
1252 /* All future platforms are expected to require complex power gating */
1253 WARN_ON(dev_priv->uncore.fw_domains == 0);
f9b3927a
MK
1254}
1255
1256void intel_uncore_init(struct drm_device *dev)
1257{
1258 struct drm_i915_private *dev_priv = dev->dev_private;
1259
cf9d2890
YZ
1260 i915_check_vgpu(dev);
1261
f9b3927a
MK
1262 intel_uncore_ellc_detect(dev);
1263 intel_uncore_fw_domains_init(dev);
1264 __intel_uncore_early_sanitize(dev, false);
0b274481 1265
75714940
MK
1266 dev_priv->uncore.unclaimed_mmio_check = 1;
1267
3967018e 1268 switch (INTEL_INFO(dev)->gen) {
ab2aa47e 1269 default:
4597a88a
ZW
1270 case 9:
1271 ASSIGN_WRITE_MMIO_VFUNCS(gen9);
1272 ASSIGN_READ_MMIO_VFUNCS(gen9);
1273 break;
1274 case 8:
1938e59a 1275 if (IS_CHERRYVIEW(dev)) {
43d942a7
YZ
1276 ASSIGN_WRITE_MMIO_VFUNCS(chv);
1277 ASSIGN_READ_MMIO_VFUNCS(chv);
1938e59a
D
1278
1279 } else {
43d942a7
YZ
1280 ASSIGN_WRITE_MMIO_VFUNCS(gen8);
1281 ASSIGN_READ_MMIO_VFUNCS(gen6);
1938e59a 1282 }
ab2aa47e 1283 break;
3967018e
BW
1284 case 7:
1285 case 6:
4032ef43 1286 if (IS_HASWELL(dev)) {
43d942a7 1287 ASSIGN_WRITE_MMIO_VFUNCS(hsw);
4032ef43 1288 } else {
43d942a7 1289 ASSIGN_WRITE_MMIO_VFUNCS(gen6);
4032ef43 1290 }
940aece4
D
1291
1292 if (IS_VALLEYVIEW(dev)) {
43d942a7 1293 ASSIGN_READ_MMIO_VFUNCS(vlv);
940aece4 1294 } else {
43d942a7 1295 ASSIGN_READ_MMIO_VFUNCS(gen6);
940aece4 1296 }
3967018e
BW
1297 break;
1298 case 5:
43d942a7
YZ
1299 ASSIGN_WRITE_MMIO_VFUNCS(gen5);
1300 ASSIGN_READ_MMIO_VFUNCS(gen5);
3967018e
BW
1301 break;
1302 case 4:
1303 case 3:
1304 case 2:
51f67885
CW
1305 ASSIGN_WRITE_MMIO_VFUNCS(gen2);
1306 ASSIGN_READ_MMIO_VFUNCS(gen2);
3967018e
BW
1307 break;
1308 }
ed493883 1309
3be0bf5a
YZ
1310 if (intel_vgpu_active(dev)) {
1311 ASSIGN_WRITE_MMIO_VFUNCS(vgpu);
1312 ASSIGN_READ_MMIO_VFUNCS(vgpu);
1313 }
1314
ed493883 1315 i915_check_and_clear_faults(dev);
0b274481 1316}
43d942a7
YZ
1317#undef ASSIGN_WRITE_MMIO_VFUNCS
1318#undef ASSIGN_READ_MMIO_VFUNCS
0b274481
BW
1319
1320void intel_uncore_fini(struct drm_device *dev)
1321{
0b274481
BW
1322 /* Paranoia: make sure we have disabled everything before we exit. */
1323 intel_uncore_sanitize(dev);
0294ae7b 1324 intel_uncore_forcewake_reset(dev, false);
0b274481
BW
1325}
1326
af76ae44
DL
1327#define GEN_RANGE(l, h) GENMASK(h, l)
1328
907b28c5 1329static const struct register_whitelist {
f0f59a00 1330 i915_reg_t offset_ldw, offset_udw;
907b28c5 1331 uint32_t size;
af76ae44
DL
1332 /* supported gens, 0x10 for 4, 0x30 for 4 and 5, etc. */
1333 uint32_t gen_bitmask;
907b28c5 1334} whitelist[] = {
8697600b
VS
1335 { .offset_ldw = RING_TIMESTAMP(RENDER_RING_BASE),
1336 .offset_udw = RING_TIMESTAMP_UDW(RENDER_RING_BASE),
1337 .size = 8, .gen_bitmask = GEN_RANGE(4, 9) },
907b28c5
CW
1338};
1339
1340int i915_reg_read_ioctl(struct drm_device *dev,
1341 void *data, struct drm_file *file)
1342{
1343 struct drm_i915_private *dev_priv = dev->dev_private;
1344 struct drm_i915_reg_read *reg = data;
1345 struct register_whitelist const *entry = whitelist;
648a9bc5 1346 unsigned size;
f0f59a00 1347 i915_reg_t offset_ldw, offset_udw;
cf67c70f 1348 int i, ret = 0;
907b28c5
CW
1349
1350 for (i = 0; i < ARRAY_SIZE(whitelist); i++, entry++) {
f0f59a00 1351 if (i915_mmio_reg_offset(entry->offset_ldw) == (reg->offset & -entry->size) &&
907b28c5
CW
1352 (1 << INTEL_INFO(dev)->gen & entry->gen_bitmask))
1353 break;
1354 }
1355
1356 if (i == ARRAY_SIZE(whitelist))
1357 return -EINVAL;
1358
648a9bc5
CW
1359 /* We use the low bits to encode extra flags as the register should
1360 * be naturally aligned (and those that are not so aligned merely
1361 * limit the available flags for that register).
1362 */
8697600b
VS
1363 offset_ldw = entry->offset_ldw;
1364 offset_udw = entry->offset_udw;
648a9bc5 1365 size = entry->size;
f0f59a00 1366 size |= reg->offset ^ i915_mmio_reg_offset(offset_ldw);
648a9bc5 1367
cf67c70f
PZ
1368 intel_runtime_pm_get(dev_priv);
1369
648a9bc5
CW
1370 switch (size) {
1371 case 8 | 1:
8697600b 1372 reg->val = I915_READ64_2x32(offset_ldw, offset_udw);
648a9bc5 1373 break;
907b28c5 1374 case 8:
8697600b 1375 reg->val = I915_READ64(offset_ldw);
907b28c5
CW
1376 break;
1377 case 4:
8697600b 1378 reg->val = I915_READ(offset_ldw);
907b28c5
CW
1379 break;
1380 case 2:
8697600b 1381 reg->val = I915_READ16(offset_ldw);
907b28c5
CW
1382 break;
1383 case 1:
8697600b 1384 reg->val = I915_READ8(offset_ldw);
907b28c5
CW
1385 break;
1386 default:
cf67c70f
PZ
1387 ret = -EINVAL;
1388 goto out;
907b28c5
CW
1389 }
1390
cf67c70f
PZ
1391out:
1392 intel_runtime_pm_put(dev_priv);
1393 return ret;
907b28c5
CW
1394}
1395
b6359918
MK
1396int i915_get_reset_stats_ioctl(struct drm_device *dev,
1397 void *data, struct drm_file *file)
1398{
1399 struct drm_i915_private *dev_priv = dev->dev_private;
1400 struct drm_i915_reset_stats *args = data;
1401 struct i915_ctx_hang_stats *hs;
273497e5 1402 struct intel_context *ctx;
b6359918
MK
1403 int ret;
1404
661df041
MK
1405 if (args->flags || args->pad)
1406 return -EINVAL;
1407
821d66dd 1408 if (args->ctx_id == DEFAULT_CONTEXT_HANDLE && !capable(CAP_SYS_ADMIN))
b6359918
MK
1409 return -EPERM;
1410
1411 ret = mutex_lock_interruptible(&dev->struct_mutex);
1412 if (ret)
1413 return ret;
1414
41bde553
BW
1415 ctx = i915_gem_context_get(file->driver_priv, args->ctx_id);
1416 if (IS_ERR(ctx)) {
b6359918 1417 mutex_unlock(&dev->struct_mutex);
41bde553 1418 return PTR_ERR(ctx);
b6359918 1419 }
41bde553 1420 hs = &ctx->hang_stats;
b6359918
MK
1421
1422 if (capable(CAP_SYS_ADMIN))
1423 args->reset_count = i915_reset_count(&dev_priv->gpu_error);
1424 else
1425 args->reset_count = 0;
1426
1427 args->batch_active = hs->batch_active;
1428 args->batch_pending = hs->batch_pending;
1429
1430 mutex_unlock(&dev->struct_mutex);
1431
1432 return 0;
1433}
1434
59ea9054 1435static int i915_reset_complete(struct drm_device *dev)
907b28c5
CW
1436{
1437 u8 gdrst;
59ea9054 1438 pci_read_config_byte(dev->pdev, I915_GDRST, &gdrst);
73bbf6bd 1439 return (gdrst & GRDOM_RESET_STATUS) == 0;
907b28c5
CW
1440}
1441
ee4b6faf 1442static int i915_do_reset(struct drm_device *dev, unsigned engine_mask)
907b28c5 1443{
73bbf6bd 1444 /* assert reset for at least 20 usec */
59ea9054 1445 pci_write_config_byte(dev->pdev, I915_GDRST, GRDOM_RESET_ENABLE);
73bbf6bd 1446 udelay(20);
59ea9054 1447 pci_write_config_byte(dev->pdev, I915_GDRST, 0);
907b28c5 1448
59ea9054 1449 return wait_for(i915_reset_complete(dev), 500);
73bbf6bd
VS
1450}
1451
1452static int g4x_reset_complete(struct drm_device *dev)
1453{
1454 u8 gdrst;
59ea9054 1455 pci_read_config_byte(dev->pdev, I915_GDRST, &gdrst);
73bbf6bd 1456 return (gdrst & GRDOM_RESET_ENABLE) == 0;
907b28c5
CW
1457}
1458
ee4b6faf 1459static int g33_do_reset(struct drm_device *dev, unsigned engine_mask)
408d4b9e 1460{
408d4b9e
VS
1461 pci_write_config_byte(dev->pdev, I915_GDRST, GRDOM_RESET_ENABLE);
1462 return wait_for(g4x_reset_complete(dev), 500);
1463}
1464
ee4b6faf 1465static int g4x_do_reset(struct drm_device *dev, unsigned engine_mask)
fa4f53c4
VS
1466{
1467 struct drm_i915_private *dev_priv = dev->dev_private;
1468 int ret;
1469
59ea9054 1470 pci_write_config_byte(dev->pdev, I915_GDRST,
fa4f53c4 1471 GRDOM_RENDER | GRDOM_RESET_ENABLE);
73bbf6bd 1472 ret = wait_for(g4x_reset_complete(dev), 500);
fa4f53c4
VS
1473 if (ret)
1474 return ret;
1475
1476 /* WaVcpClkGateDisableForMediaReset:ctg,elk */
1477 I915_WRITE(VDECCLK_GATE_D, I915_READ(VDECCLK_GATE_D) | VCP_UNIT_CLOCK_GATE_DISABLE);
1478 POSTING_READ(VDECCLK_GATE_D);
1479
59ea9054 1480 pci_write_config_byte(dev->pdev, I915_GDRST,
fa4f53c4 1481 GRDOM_MEDIA | GRDOM_RESET_ENABLE);
73bbf6bd 1482 ret = wait_for(g4x_reset_complete(dev), 500);
fa4f53c4
VS
1483 if (ret)
1484 return ret;
1485
1486 /* WaVcpClkGateDisableForMediaReset:ctg,elk */
1487 I915_WRITE(VDECCLK_GATE_D, I915_READ(VDECCLK_GATE_D) & ~VCP_UNIT_CLOCK_GATE_DISABLE);
1488 POSTING_READ(VDECCLK_GATE_D);
1489
59ea9054 1490 pci_write_config_byte(dev->pdev, I915_GDRST, 0);
fa4f53c4
VS
1491
1492 return 0;
1493}
1494
ee4b6faf 1495static int ironlake_do_reset(struct drm_device *dev, unsigned engine_mask)
907b28c5
CW
1496{
1497 struct drm_i915_private *dev_priv = dev->dev_private;
907b28c5
CW
1498 int ret;
1499
c039b7f2 1500 I915_WRITE(ILK_GDSR,
0f08ffd6 1501 ILK_GRDOM_RENDER | ILK_GRDOM_RESET_ENABLE);
c039b7f2 1502 ret = wait_for((I915_READ(ILK_GDSR) &
b3a3f03d 1503 ILK_GRDOM_RESET_ENABLE) == 0, 500);
907b28c5
CW
1504 if (ret)
1505 return ret;
1506
c039b7f2 1507 I915_WRITE(ILK_GDSR,
0f08ffd6 1508 ILK_GRDOM_MEDIA | ILK_GRDOM_RESET_ENABLE);
c039b7f2 1509 ret = wait_for((I915_READ(ILK_GDSR) &
9aa7250f
VS
1510 ILK_GRDOM_RESET_ENABLE) == 0, 500);
1511 if (ret)
1512 return ret;
1513
c039b7f2 1514 I915_WRITE(ILK_GDSR, 0);
9aa7250f
VS
1515
1516 return 0;
907b28c5
CW
1517}
1518
ee4b6faf
MK
1519/* Reset the hardware domains (GENX_GRDOM_*) specified by mask */
1520static int gen6_hw_domain_reset(struct drm_i915_private *dev_priv,
1521 u32 hw_domain_mask)
907b28c5 1522{
ee4b6faf 1523 int ret;
907b28c5
CW
1524
1525 /* GEN6_GDRST is not in the gt power well, no need to check
1526 * for fifo space for the write or forcewake the chip for
1527 * the read
1528 */
ee4b6faf 1529 __raw_i915_write32(dev_priv, GEN6_GDRST, hw_domain_mask);
907b28c5 1530
ee4b6faf
MK
1531#define ACKED ((__raw_i915_read32(dev_priv, GEN6_GDRST) & hw_domain_mask) == 0)
1532 /* Spin waiting for the device to ack the reset requests */
1533 ret = wait_for(ACKED, 500);
1534#undef ACKED
1535
1536 return ret;
1537}
1538
1539/**
1540 * gen6_reset_engines - reset individual engines
1541 * @dev: DRM device
1542 * @engine_mask: mask of intel_ring_flag() engines or ALL_ENGINES for full reset
1543 *
1544 * This function will reset the individual engines that are set in engine_mask.
1545 * If you provide ALL_ENGINES as mask, full global domain reset will be issued.
1546 *
1547 * Note: It is responsibility of the caller to handle the difference between
1548 * asking full domain reset versus reset for all available individual engines.
1549 *
1550 * Returns 0 on success, nonzero on error.
1551 */
1552static int gen6_reset_engines(struct drm_device *dev, unsigned engine_mask)
1553{
1554 struct drm_i915_private *dev_priv = dev->dev_private;
1555 struct intel_engine_cs *engine;
1556 const u32 hw_engine_mask[I915_NUM_ENGINES] = {
1557 [RCS] = GEN6_GRDOM_RENDER,
1558 [BCS] = GEN6_GRDOM_BLT,
1559 [VCS] = GEN6_GRDOM_MEDIA,
1560 [VCS2] = GEN8_GRDOM_MEDIA2,
1561 [VECS] = GEN6_GRDOM_VECS,
1562 };
1563 u32 hw_mask;
1564 int ret;
1565
1566 if (engine_mask == ALL_ENGINES) {
1567 hw_mask = GEN6_GRDOM_FULL;
1568 } else {
1569 hw_mask = 0;
1570 for_each_engine_masked(engine, dev_priv, engine_mask)
1571 hw_mask |= hw_engine_mask[engine->id];
1572 }
1573
1574 ret = gen6_hw_domain_reset(dev_priv, hw_mask);
907b28c5 1575
0294ae7b 1576 intel_uncore_forcewake_reset(dev, true);
5babf0fc 1577
907b28c5
CW
1578 return ret;
1579}
1580
d431440c
TE
1581static int wait_for_register_fw(struct drm_i915_private *dev_priv,
1582 i915_reg_t reg,
1583 const u32 mask,
1584 const u32 value,
1585 const unsigned long timeout_ms)
7fd2d269 1586{
d431440c
TE
1587 return wait_for((I915_READ_FW(reg) & mask) == value, timeout_ms);
1588}
1589
1590static int gen8_request_engine_reset(struct intel_engine_cs *engine)
1591{
1592 int ret;
1593 struct drm_i915_private *dev_priv = engine->dev->dev_private;
1594
1595 I915_WRITE_FW(RING_RESET_CTL(engine->mmio_base),
1596 _MASKED_BIT_ENABLE(RESET_CTL_REQUEST_RESET));
1597
1598 ret = wait_for_register_fw(dev_priv,
1599 RING_RESET_CTL(engine->mmio_base),
1600 RESET_CTL_READY_TO_RESET,
1601 RESET_CTL_READY_TO_RESET,
1602 700);
1603 if (ret)
1604 DRM_ERROR("%s: reset request timeout\n", engine->name);
1605
1606 return ret;
1607}
1608
1609static void gen8_unrequest_engine_reset(struct intel_engine_cs *engine)
1610{
1611 struct drm_i915_private *dev_priv = engine->dev->dev_private;
1612
1613 I915_WRITE_FW(RING_RESET_CTL(engine->mmio_base),
1614 _MASKED_BIT_DISABLE(RESET_CTL_REQUEST_RESET));
7fd2d269
MK
1615}
1616
ee4b6faf 1617static int gen8_reset_engines(struct drm_device *dev, unsigned engine_mask)
7fd2d269
MK
1618{
1619 struct drm_i915_private *dev_priv = dev->dev_private;
1620 struct intel_engine_cs *engine;
7fd2d269 1621
ee4b6faf 1622 for_each_engine_masked(engine, dev_priv, engine_mask)
d431440c 1623 if (gen8_request_engine_reset(engine))
7fd2d269 1624 goto not_ready;
7fd2d269 1625
ee4b6faf 1626 return gen6_reset_engines(dev, engine_mask);
7fd2d269
MK
1627
1628not_ready:
ee4b6faf 1629 for_each_engine_masked(engine, dev_priv, engine_mask)
d431440c 1630 gen8_unrequest_engine_reset(engine);
7fd2d269
MK
1631
1632 return -EIO;
1633}
1634
ee4b6faf
MK
1635static int (*intel_get_gpu_reset(struct drm_device *dev))(struct drm_device *,
1636 unsigned engine_mask)
907b28c5 1637{
b1330fbb
CW
1638 if (!i915.reset)
1639 return NULL;
1640
7fd2d269 1641 if (INTEL_INFO(dev)->gen >= 8)
ee4b6faf 1642 return gen8_reset_engines;
7fd2d269 1643 else if (INTEL_INFO(dev)->gen >= 6)
ee4b6faf 1644 return gen6_reset_engines;
542c184f 1645 else if (IS_GEN5(dev))
49e4d842 1646 return ironlake_do_reset;
542c184f 1647 else if (IS_G4X(dev))
49e4d842 1648 return g4x_do_reset;
408d4b9e 1649 else if (IS_G33(dev))
49e4d842 1650 return g33_do_reset;
408d4b9e 1651 else if (INTEL_INFO(dev)->gen >= 3)
49e4d842 1652 return i915_do_reset;
542c184f 1653 else
49e4d842
CW
1654 return NULL;
1655}
1656
ee4b6faf 1657int intel_gpu_reset(struct drm_device *dev, unsigned engine_mask)
49e4d842 1658{
99106bc1 1659 struct drm_i915_private *dev_priv = to_i915(dev);
ee4b6faf 1660 int (*reset)(struct drm_device *, unsigned);
99106bc1 1661 int ret;
49e4d842
CW
1662
1663 reset = intel_get_gpu_reset(dev);
1664 if (reset == NULL)
542c184f 1665 return -ENODEV;
49e4d842 1666
99106bc1
MK
1667 /* If the power well sleeps during the reset, the reset
1668 * request may be dropped and never completes (causing -EIO).
1669 */
1670 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
ee4b6faf 1671 ret = reset(dev, engine_mask);
99106bc1
MK
1672 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
1673
1674 return ret;
49e4d842
CW
1675}
1676
1677bool intel_has_gpu_reset(struct drm_device *dev)
1678{
1679 return intel_get_gpu_reset(dev) != NULL;
907b28c5
CW
1680}
1681
6b332fa2
AS
1682int intel_guc_reset(struct drm_i915_private *dev_priv)
1683{
1684 int ret;
1685 unsigned long irqflags;
1686
1687 if (!i915.enable_guc_submission)
1688 return -EINVAL;
1689
1690 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
1691 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
1692
1693 ret = gen6_hw_domain_reset(dev_priv, GEN9_GRDOM_GUC);
1694
1695 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
1696 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
1697
1698 return ret;
1699}
1700
fc97618b 1701bool intel_uncore_unclaimed_mmio(struct drm_i915_private *dev_priv)
907b28c5 1702{
fc97618b 1703 return check_for_unclaimed_mmio(dev_priv);
907b28c5 1704}
75714940 1705
bc3b9346 1706bool
75714940
MK
1707intel_uncore_arm_unclaimed_mmio_detection(struct drm_i915_private *dev_priv)
1708{
1709 if (unlikely(i915.mmio_debug ||
1710 dev_priv->uncore.unclaimed_mmio_check <= 0))
bc3b9346 1711 return false;
75714940
MK
1712
1713 if (unlikely(intel_uncore_unclaimed_mmio(dev_priv))) {
1714 DRM_DEBUG("Unclaimed register detected, "
1715 "enabling oneshot unclaimed register reporting. "
1716 "Please use i915.mmio_debug=N for more information.\n");
1717 i915.mmio_debug++;
1718 dev_priv->uncore.unclaimed_mmio_check--;
bc3b9346 1719 return true;
75714940 1720 }
bc3b9346
MK
1721
1722 return false;
75714940 1723}