]> git.proxmox.com Git - mirror_ubuntu-bionic-kernel.git/blame - drivers/gpu/drm/i915/intel_uncore.c
drm/i915: Read power well status before other registers for drpc info
[mirror_ubuntu-bionic-kernel.git] / drivers / gpu / drm / i915 / intel_uncore.c
CommitLineData
907b28c5
CW
1/*
2 * Copyright © 2013 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 */
23
24#include "i915_drv.h"
25#include "intel_drv.h"
26
27#define FORCEWAKE_ACK_TIMEOUT_MS 2
28
6af5d92f
CW
29#define __raw_i915_read8(dev_priv__, reg__) readb((dev_priv__)->regs + (reg__))
30#define __raw_i915_write8(dev_priv__, reg__, val__) writeb(val__, (dev_priv__)->regs + (reg__))
31
32#define __raw_i915_read16(dev_priv__, reg__) readw((dev_priv__)->regs + (reg__))
33#define __raw_i915_write16(dev_priv__, reg__, val__) writew(val__, (dev_priv__)->regs + (reg__))
34
35#define __raw_i915_read32(dev_priv__, reg__) readl((dev_priv__)->regs + (reg__))
36#define __raw_i915_write32(dev_priv__, reg__, val__) writel(val__, (dev_priv__)->regs + (reg__))
37
38#define __raw_i915_read64(dev_priv__, reg__) readq((dev_priv__)->regs + (reg__))
39#define __raw_i915_write64(dev_priv__, reg__, val__) writeq(val__, (dev_priv__)->regs + (reg__))
40
41#define __raw_posting_read(dev_priv__, reg__) (void)__raw_i915_read32(dev_priv__, reg__)
42
b2ec142c
PZ
43static void
44assert_device_not_suspended(struct drm_i915_private *dev_priv)
45{
46 WARN(HAS_RUNTIME_PM(dev_priv->dev) && dev_priv->pm.suspended,
47 "Device suspended\n");
48}
6af5d92f 49
907b28c5
CW
50static void __gen6_gt_wait_for_thread_c0(struct drm_i915_private *dev_priv)
51{
907b28c5
CW
52 /* w/a for a sporadic read returning 0 by waiting for the GT
53 * thread to wake up.
54 */
eb88bd1b
VS
55 if (wait_for_atomic_us((__raw_i915_read32(dev_priv, GEN6_GT_THREAD_STATUS_REG) &
56 GEN6_GT_THREAD_STATUS_CORE_MASK) == 0, 500))
907b28c5
CW
57 DRM_ERROR("GT thread status wait timed out\n");
58}
59
60static void __gen6_gt_force_wake_reset(struct drm_i915_private *dev_priv)
61{
6af5d92f
CW
62 __raw_i915_write32(dev_priv, FORCEWAKE, 0);
63 /* something from same cacheline, but !FORCEWAKE */
64 __raw_posting_read(dev_priv, ECOBUS);
907b28c5
CW
65}
66
c8d9a590
D
67static void __gen6_gt_force_wake_get(struct drm_i915_private *dev_priv,
68 int fw_engine)
907b28c5 69{
6af5d92f 70 if (wait_for_atomic((__raw_i915_read32(dev_priv, FORCEWAKE_ACK) & 1) == 0,
907b28c5
CW
71 FORCEWAKE_ACK_TIMEOUT_MS))
72 DRM_ERROR("Timed out waiting for forcewake old ack to clear.\n");
73
6af5d92f
CW
74 __raw_i915_write32(dev_priv, FORCEWAKE, 1);
75 /* something from same cacheline, but !FORCEWAKE */
76 __raw_posting_read(dev_priv, ECOBUS);
907b28c5 77
6af5d92f 78 if (wait_for_atomic((__raw_i915_read32(dev_priv, FORCEWAKE_ACK) & 1),
907b28c5
CW
79 FORCEWAKE_ACK_TIMEOUT_MS))
80 DRM_ERROR("Timed out waiting for forcewake to ack request.\n");
81
82 /* WaRsForcewakeWaitTC0:snb */
83 __gen6_gt_wait_for_thread_c0(dev_priv);
84}
85
6a68735a 86static void __gen7_gt_force_wake_mt_reset(struct drm_i915_private *dev_priv)
907b28c5 87{
6af5d92f 88 __raw_i915_write32(dev_priv, FORCEWAKE_MT, _MASKED_BIT_DISABLE(0xffff));
907b28c5 89 /* something from same cacheline, but !FORCEWAKE_MT */
6af5d92f 90 __raw_posting_read(dev_priv, ECOBUS);
907b28c5
CW
91}
92
6a68735a 93static void __gen7_gt_force_wake_mt_get(struct drm_i915_private *dev_priv,
c8d9a590 94 int fw_engine)
907b28c5
CW
95{
96 u32 forcewake_ack;
97
f98cd096 98 if (IS_HASWELL(dev_priv->dev) || IS_BROADWELL(dev_priv->dev))
907b28c5
CW
99 forcewake_ack = FORCEWAKE_ACK_HSW;
100 else
101 forcewake_ack = FORCEWAKE_MT_ACK;
102
6af5d92f 103 if (wait_for_atomic((__raw_i915_read32(dev_priv, forcewake_ack) & FORCEWAKE_KERNEL) == 0,
907b28c5
CW
104 FORCEWAKE_ACK_TIMEOUT_MS))
105 DRM_ERROR("Timed out waiting for forcewake old ack to clear.\n");
106
6af5d92f
CW
107 __raw_i915_write32(dev_priv, FORCEWAKE_MT,
108 _MASKED_BIT_ENABLE(FORCEWAKE_KERNEL));
907b28c5 109 /* something from same cacheline, but !FORCEWAKE_MT */
6af5d92f 110 __raw_posting_read(dev_priv, ECOBUS);
907b28c5 111
6af5d92f 112 if (wait_for_atomic((__raw_i915_read32(dev_priv, forcewake_ack) & FORCEWAKE_KERNEL),
907b28c5
CW
113 FORCEWAKE_ACK_TIMEOUT_MS))
114 DRM_ERROR("Timed out waiting for forcewake to ack request.\n");
115
116 /* WaRsForcewakeWaitTC0:ivb,hsw */
c549f738 117 __gen6_gt_wait_for_thread_c0(dev_priv);
907b28c5
CW
118}
119
120static void gen6_gt_check_fifodbg(struct drm_i915_private *dev_priv)
121{
122 u32 gtfifodbg;
6af5d92f
CW
123
124 gtfifodbg = __raw_i915_read32(dev_priv, GTFIFODBG);
90f256b5
VS
125 if (WARN(gtfifodbg, "GT wake FIFO error 0x%x\n", gtfifodbg))
126 __raw_i915_write32(dev_priv, GTFIFODBG, gtfifodbg);
907b28c5
CW
127}
128
c8d9a590
D
129static void __gen6_gt_force_wake_put(struct drm_i915_private *dev_priv,
130 int fw_engine)
907b28c5 131{
6af5d92f 132 __raw_i915_write32(dev_priv, FORCEWAKE, 0);
907b28c5 133 /* something from same cacheline, but !FORCEWAKE */
6af5d92f 134 __raw_posting_read(dev_priv, ECOBUS);
907b28c5
CW
135 gen6_gt_check_fifodbg(dev_priv);
136}
137
6a68735a 138static void __gen7_gt_force_wake_mt_put(struct drm_i915_private *dev_priv,
c8d9a590 139 int fw_engine)
907b28c5 140{
6af5d92f
CW
141 __raw_i915_write32(dev_priv, FORCEWAKE_MT,
142 _MASKED_BIT_DISABLE(FORCEWAKE_KERNEL));
907b28c5 143 /* something from same cacheline, but !FORCEWAKE_MT */
6af5d92f 144 __raw_posting_read(dev_priv, ECOBUS);
6a68735a
MK
145
146 if (IS_GEN7(dev_priv->dev))
147 gen6_gt_check_fifodbg(dev_priv);
907b28c5
CW
148}
149
150static int __gen6_gt_wait_for_fifo(struct drm_i915_private *dev_priv)
151{
152 int ret = 0;
153
5135d64b
D
154 /* On VLV, FIFO will be shared by both SW and HW.
155 * So, we need to read the FREE_ENTRIES everytime */
156 if (IS_VALLEYVIEW(dev_priv->dev))
157 dev_priv->uncore.fifo_count =
158 __raw_i915_read32(dev_priv, GTFIFOCTL) &
159 GT_FIFO_FREE_ENTRIES_MASK;
160
907b28c5
CW
161 if (dev_priv->uncore.fifo_count < GT_FIFO_NUM_RESERVED_ENTRIES) {
162 int loop = 500;
46520e2b 163 u32 fifo = __raw_i915_read32(dev_priv, GTFIFOCTL) & GT_FIFO_FREE_ENTRIES_MASK;
907b28c5
CW
164 while (fifo <= GT_FIFO_NUM_RESERVED_ENTRIES && loop--) {
165 udelay(10);
46520e2b 166 fifo = __raw_i915_read32(dev_priv, GTFIFOCTL) & GT_FIFO_FREE_ENTRIES_MASK;
907b28c5
CW
167 }
168 if (WARN_ON(loop < 0 && fifo <= GT_FIFO_NUM_RESERVED_ENTRIES))
169 ++ret;
170 dev_priv->uncore.fifo_count = fifo;
171 }
172 dev_priv->uncore.fifo_count--;
173
174 return ret;
175}
176
177static void vlv_force_wake_reset(struct drm_i915_private *dev_priv)
178{
6af5d92f
CW
179 __raw_i915_write32(dev_priv, FORCEWAKE_VLV,
180 _MASKED_BIT_DISABLE(0xffff));
05adaf1f
JN
181 __raw_i915_write32(dev_priv, FORCEWAKE_MEDIA_VLV,
182 _MASKED_BIT_DISABLE(0xffff));
907b28c5 183 /* something from same cacheline, but !FORCEWAKE_VLV */
6af5d92f 184 __raw_posting_read(dev_priv, FORCEWAKE_ACK_VLV);
907b28c5
CW
185}
186
940aece4
D
187static void __vlv_force_wake_get(struct drm_i915_private *dev_priv,
188 int fw_engine)
907b28c5 189{
940aece4
D
190 /* Check for Render Engine */
191 if (FORCEWAKE_RENDER & fw_engine) {
95009861
MK
192 if (wait_for_atomic((__raw_i915_read32(dev_priv,
193 FORCEWAKE_ACK_VLV) &
194 FORCEWAKE_KERNEL) == 0,
195 FORCEWAKE_ACK_TIMEOUT_MS))
196 DRM_ERROR("Timed out: Render forcewake old ack to clear.\n");
940aece4
D
197
198 __raw_i915_write32(dev_priv, FORCEWAKE_VLV,
199 _MASKED_BIT_ENABLE(FORCEWAKE_KERNEL));
200
201 if (wait_for_atomic((__raw_i915_read32(dev_priv,
202 FORCEWAKE_ACK_VLV) &
203 FORCEWAKE_KERNEL),
204 FORCEWAKE_ACK_TIMEOUT_MS))
205 DRM_ERROR("Timed out: waiting for Render to ack.\n");
206 }
907b28c5 207
940aece4
D
208 /* Check for Media Engine */
209 if (FORCEWAKE_MEDIA & fw_engine) {
95009861
MK
210 if (wait_for_atomic((__raw_i915_read32(dev_priv,
211 FORCEWAKE_ACK_MEDIA_VLV) &
212 FORCEWAKE_KERNEL) == 0,
213 FORCEWAKE_ACK_TIMEOUT_MS))
214 DRM_ERROR("Timed out: Media forcewake old ack to clear.\n");
940aece4
D
215
216 __raw_i915_write32(dev_priv, FORCEWAKE_MEDIA_VLV,
217 _MASKED_BIT_ENABLE(FORCEWAKE_KERNEL));
218
219 if (wait_for_atomic((__raw_i915_read32(dev_priv,
220 FORCEWAKE_ACK_MEDIA_VLV) &
221 FORCEWAKE_KERNEL),
222 FORCEWAKE_ACK_TIMEOUT_MS))
223 DRM_ERROR("Timed out: waiting for media to ack.\n");
224 }
907b28c5
CW
225}
226
940aece4
D
227static void __vlv_force_wake_put(struct drm_i915_private *dev_priv,
228 int fw_engine)
907b28c5 229{
940aece4
D
230
231 /* Check for Render Engine */
232 if (FORCEWAKE_RENDER & fw_engine)
233 __raw_i915_write32(dev_priv, FORCEWAKE_VLV,
234 _MASKED_BIT_DISABLE(FORCEWAKE_KERNEL));
235
236
237 /* Check for Media Engine */
238 if (FORCEWAKE_MEDIA & fw_engine)
239 __raw_i915_write32(dev_priv, FORCEWAKE_MEDIA_VLV,
240 _MASKED_BIT_DISABLE(FORCEWAKE_KERNEL));
241
ab53c267
VS
242 /* something from same cacheline, but !FORCEWAKE_VLV */
243 __raw_posting_read(dev_priv, FORCEWAKE_ACK_VLV);
244 if (!IS_CHERRYVIEW(dev_priv->dev))
245 gen6_gt_check_fifodbg(dev_priv);
940aece4
D
246}
247
b88b23d9 248static void vlv_force_wake_get(struct drm_i915_private *dev_priv, int fw_engine)
940aece4
D
249{
250 unsigned long irqflags;
251
252 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
6fe72865
VS
253
254 if (fw_engine & FORCEWAKE_RENDER &&
255 dev_priv->uncore.fw_rendercount++ != 0)
256 fw_engine &= ~FORCEWAKE_RENDER;
257 if (fw_engine & FORCEWAKE_MEDIA &&
258 dev_priv->uncore.fw_mediacount++ != 0)
259 fw_engine &= ~FORCEWAKE_MEDIA;
260
261 if (fw_engine)
262 dev_priv->uncore.funcs.force_wake_get(dev_priv, fw_engine);
940aece4
D
263
264 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
265}
266
b88b23d9 267static void vlv_force_wake_put(struct drm_i915_private *dev_priv, int fw_engine)
940aece4
D
268{
269 unsigned long irqflags;
270
271 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
272
3123fcaf
DV
273 if (fw_engine & FORCEWAKE_RENDER) {
274 WARN_ON(!dev_priv->uncore.fw_rendercount);
275 if (--dev_priv->uncore.fw_rendercount != 0)
276 fw_engine &= ~FORCEWAKE_RENDER;
277 }
278
279 if (fw_engine & FORCEWAKE_MEDIA) {
280 WARN_ON(!dev_priv->uncore.fw_mediacount);
281 if (--dev_priv->uncore.fw_mediacount != 0)
282 fw_engine &= ~FORCEWAKE_MEDIA;
283 }
940aece4 284
6fe72865
VS
285 if (fw_engine)
286 dev_priv->uncore.funcs.force_wake_put(dev_priv, fw_engine);
940aece4
D
287
288 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
907b28c5
CW
289}
290
38cff0b1
ZW
291static void __gen9_gt_force_wake_mt_reset(struct drm_i915_private *dev_priv)
292{
293 __raw_i915_write32(dev_priv, FORCEWAKE_RENDER_GEN9,
294 _MASKED_BIT_DISABLE(0xffff));
295
296 __raw_i915_write32(dev_priv, FORCEWAKE_MEDIA_GEN9,
297 _MASKED_BIT_DISABLE(0xffff));
298
299 __raw_i915_write32(dev_priv, FORCEWAKE_BLITTER_GEN9,
300 _MASKED_BIT_DISABLE(0xffff));
301}
302
303static void
304__gen9_force_wake_get(struct drm_i915_private *dev_priv, int fw_engine)
305{
306 /* Check for Render Engine */
307 if (FORCEWAKE_RENDER & fw_engine) {
308 if (wait_for_atomic((__raw_i915_read32(dev_priv,
309 FORCEWAKE_ACK_RENDER_GEN9) &
310 FORCEWAKE_KERNEL) == 0,
311 FORCEWAKE_ACK_TIMEOUT_MS))
312 DRM_ERROR("Timed out: Render forcewake old ack to clear.\n");
313
314 __raw_i915_write32(dev_priv, FORCEWAKE_RENDER_GEN9,
315 _MASKED_BIT_ENABLE(FORCEWAKE_KERNEL));
316
317 if (wait_for_atomic((__raw_i915_read32(dev_priv,
318 FORCEWAKE_ACK_RENDER_GEN9) &
319 FORCEWAKE_KERNEL),
320 FORCEWAKE_ACK_TIMEOUT_MS))
321 DRM_ERROR("Timed out: waiting for Render to ack.\n");
322 }
323
324 /* Check for Media Engine */
325 if (FORCEWAKE_MEDIA & fw_engine) {
326 if (wait_for_atomic((__raw_i915_read32(dev_priv,
327 FORCEWAKE_ACK_MEDIA_GEN9) &
328 FORCEWAKE_KERNEL) == 0,
329 FORCEWAKE_ACK_TIMEOUT_MS))
330 DRM_ERROR("Timed out: Media forcewake old ack to clear.\n");
331
332 __raw_i915_write32(dev_priv, FORCEWAKE_MEDIA_GEN9,
333 _MASKED_BIT_ENABLE(FORCEWAKE_KERNEL));
334
335 if (wait_for_atomic((__raw_i915_read32(dev_priv,
336 FORCEWAKE_ACK_MEDIA_GEN9) &
337 FORCEWAKE_KERNEL),
338 FORCEWAKE_ACK_TIMEOUT_MS))
339 DRM_ERROR("Timed out: waiting for Media to ack.\n");
340 }
341
342 /* Check for Blitter Engine */
343 if (FORCEWAKE_BLITTER & fw_engine) {
344 if (wait_for_atomic((__raw_i915_read32(dev_priv,
345 FORCEWAKE_ACK_BLITTER_GEN9) &
346 FORCEWAKE_KERNEL) == 0,
347 FORCEWAKE_ACK_TIMEOUT_MS))
348 DRM_ERROR("Timed out: Blitter forcewake old ack to clear.\n");
349
350 __raw_i915_write32(dev_priv, FORCEWAKE_BLITTER_GEN9,
351 _MASKED_BIT_ENABLE(FORCEWAKE_KERNEL));
352
353 if (wait_for_atomic((__raw_i915_read32(dev_priv,
354 FORCEWAKE_ACK_BLITTER_GEN9) &
355 FORCEWAKE_KERNEL),
356 FORCEWAKE_ACK_TIMEOUT_MS))
357 DRM_ERROR("Timed out: waiting for Blitter to ack.\n");
358 }
359}
360
361static void
362__gen9_force_wake_put(struct drm_i915_private *dev_priv, int fw_engine)
363{
364 /* Check for Render Engine */
365 if (FORCEWAKE_RENDER & fw_engine)
366 __raw_i915_write32(dev_priv, FORCEWAKE_RENDER_GEN9,
367 _MASKED_BIT_DISABLE(FORCEWAKE_KERNEL));
368
369 /* Check for Media Engine */
370 if (FORCEWAKE_MEDIA & fw_engine)
371 __raw_i915_write32(dev_priv, FORCEWAKE_MEDIA_GEN9,
372 _MASKED_BIT_DISABLE(FORCEWAKE_KERNEL));
373
374 /* Check for Blitter Engine */
375 if (FORCEWAKE_BLITTER & fw_engine)
376 __raw_i915_write32(dev_priv, FORCEWAKE_BLITTER_GEN9,
377 _MASKED_BIT_DISABLE(FORCEWAKE_KERNEL));
378}
379
380static void
381gen9_force_wake_get(struct drm_i915_private *dev_priv, int fw_engine)
382{
383 unsigned long irqflags;
384
385 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
386
387 if (FORCEWAKE_RENDER & fw_engine) {
388 if (dev_priv->uncore.fw_rendercount++ == 0)
389 dev_priv->uncore.funcs.force_wake_get(dev_priv,
390 FORCEWAKE_RENDER);
391 }
392
393 if (FORCEWAKE_MEDIA & fw_engine) {
394 if (dev_priv->uncore.fw_mediacount++ == 0)
395 dev_priv->uncore.funcs.force_wake_get(dev_priv,
396 FORCEWAKE_MEDIA);
397 }
398
399 if (FORCEWAKE_BLITTER & fw_engine) {
400 if (dev_priv->uncore.fw_blittercount++ == 0)
401 dev_priv->uncore.funcs.force_wake_get(dev_priv,
402 FORCEWAKE_BLITTER);
403 }
404
405 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
406}
407
408static void
409gen9_force_wake_put(struct drm_i915_private *dev_priv, int fw_engine)
410{
411 unsigned long irqflags;
412
413 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
414
415 if (FORCEWAKE_RENDER & fw_engine) {
416 WARN_ON(dev_priv->uncore.fw_rendercount == 0);
417 if (--dev_priv->uncore.fw_rendercount == 0)
418 dev_priv->uncore.funcs.force_wake_put(dev_priv,
419 FORCEWAKE_RENDER);
420 }
421
422 if (FORCEWAKE_MEDIA & fw_engine) {
423 WARN_ON(dev_priv->uncore.fw_mediacount == 0);
424 if (--dev_priv->uncore.fw_mediacount == 0)
425 dev_priv->uncore.funcs.force_wake_put(dev_priv,
426 FORCEWAKE_MEDIA);
427 }
428
429 if (FORCEWAKE_BLITTER & fw_engine) {
430 WARN_ON(dev_priv->uncore.fw_blittercount == 0);
431 if (--dev_priv->uncore.fw_blittercount == 0)
432 dev_priv->uncore.funcs.force_wake_put(dev_priv,
433 FORCEWAKE_BLITTER);
434 }
435
436 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
437}
438
8232644c 439static void gen6_force_wake_timer(unsigned long arg)
aec347ab 440{
8232644c 441 struct drm_i915_private *dev_priv = (void *)arg;
aec347ab
CW
442 unsigned long irqflags;
443
b2ec142c
PZ
444 assert_device_not_suspended(dev_priv);
445
aec347ab 446 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
3123fcaf
DV
447 WARN_ON(!dev_priv->uncore.forcewake_count);
448
aec347ab 449 if (--dev_priv->uncore.forcewake_count == 0)
c8d9a590 450 dev_priv->uncore.funcs.force_wake_put(dev_priv, FORCEWAKE_ALL);
aec347ab 451 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
6d88064e
PZ
452
453 intel_runtime_pm_put(dev_priv);
aec347ab
CW
454}
455
156c7ca0 456void intel_uncore_forcewake_reset(struct drm_device *dev, bool restore)
ef46e0d2
DV
457{
458 struct drm_i915_private *dev_priv = dev->dev_private;
0294ae7b
CW
459 unsigned long irqflags;
460
9e31c2a5
ID
461 if (del_timer_sync(&dev_priv->uncore.force_wake_timer))
462 gen6_force_wake_timer((unsigned long)dev_priv);
0294ae7b
CW
463
464 /* Hold uncore.lock across reset to prevent any register access
465 * with forcewake not set correctly
466 */
467 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
ef46e0d2 468
0a089e33 469 if (IS_VALLEYVIEW(dev))
ef46e0d2 470 vlv_force_wake_reset(dev_priv);
0a089e33 471 else if (IS_GEN6(dev) || IS_GEN7(dev))
ef46e0d2 472 __gen6_gt_force_wake_reset(dev_priv);
0a089e33 473
f98cd096 474 if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev) || IS_BROADWELL(dev))
6a68735a 475 __gen7_gt_force_wake_mt_reset(dev_priv);
0294ae7b 476
38cff0b1
ZW
477 if (IS_GEN9(dev))
478 __gen9_gt_force_wake_mt_reset(dev_priv);
479
0294ae7b
CW
480 if (restore) { /* If reset with a user forcewake, try to restore */
481 unsigned fw = 0;
482
483 if (IS_VALLEYVIEW(dev)) {
484 if (dev_priv->uncore.fw_rendercount)
485 fw |= FORCEWAKE_RENDER;
486
487 if (dev_priv->uncore.fw_mediacount)
488 fw |= FORCEWAKE_MEDIA;
38cff0b1
ZW
489 } else if (IS_GEN9(dev)) {
490 if (dev_priv->uncore.fw_rendercount)
491 fw |= FORCEWAKE_RENDER;
492
493 if (dev_priv->uncore.fw_mediacount)
494 fw |= FORCEWAKE_MEDIA;
495
496 if (dev_priv->uncore.fw_blittercount)
497 fw |= FORCEWAKE_BLITTER;
0294ae7b
CW
498 } else {
499 if (dev_priv->uncore.forcewake_count)
500 fw = FORCEWAKE_ALL;
501 }
502
503 if (fw)
504 dev_priv->uncore.funcs.force_wake_get(dev_priv, fw);
505
506 if (IS_GEN6(dev) || IS_GEN7(dev))
507 dev_priv->uncore.fifo_count =
508 __raw_i915_read32(dev_priv, GTFIFOCTL) &
509 GT_FIFO_FREE_ENTRIES_MASK;
0294ae7b
CW
510 }
511
512 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
ef46e0d2
DV
513}
514
ed493883
ID
515static void __intel_uncore_early_sanitize(struct drm_device *dev,
516 bool restore_forcewake)
907b28c5
CW
517{
518 struct drm_i915_private *dev_priv = dev->dev_private;
519
520 if (HAS_FPGA_DBG_UNCLAIMED(dev))
6af5d92f 521 __raw_i915_write32(dev_priv, FPGA_DBG, FPGA_DBG_RM_NOCLAIM);
18ce3994 522
1d2866ba 523 if ((IS_HASWELL(dev) || IS_BROADWELL(dev)) &&
18ce3994
BW
524 (__raw_i915_read32(dev_priv, HSW_EDRAM_PRESENT) == 1)) {
525 /* The docs do not explain exactly how the calculation can be
526 * made. It is somewhat guessable, but for now, it's always
527 * 128MB.
528 * NB: We can't write IDICR yet because we do not have gt funcs
529 * set up */
530 dev_priv->ellc_size = 128;
531 DRM_INFO("Found %zuMB of eLLC\n", dev_priv->ellc_size);
532 }
907b28c5 533
97058870
VS
534 /* clear out old GT FIFO errors */
535 if (IS_GEN6(dev) || IS_GEN7(dev))
536 __raw_i915_write32(dev_priv, GTFIFODBG,
537 __raw_i915_read32(dev_priv, GTFIFODBG));
538
10018603 539 intel_uncore_forcewake_reset(dev, restore_forcewake);
521198a2
MK
540}
541
ed493883
ID
542void intel_uncore_early_sanitize(struct drm_device *dev, bool restore_forcewake)
543{
544 __intel_uncore_early_sanitize(dev, restore_forcewake);
545 i915_check_and_clear_faults(dev);
546}
547
521198a2
MK
548void intel_uncore_sanitize(struct drm_device *dev)
549{
907b28c5
CW
550 /* BIOS often leaves RC6 enabled, but disable it for hw init */
551 intel_disable_gt_powersave(dev);
552}
553
554/*
555 * Generally this is called implicitly by the register read function. However,
556 * if some sequence requires the GT to not power down then this function should
557 * be called at the beginning of the sequence followed by a call to
558 * gen6_gt_force_wake_put() at the end of the sequence.
559 */
c8d9a590 560void gen6_gt_force_wake_get(struct drm_i915_private *dev_priv, int fw_engine)
907b28c5
CW
561{
562 unsigned long irqflags;
563
ab484f8f
BW
564 if (!dev_priv->uncore.funcs.force_wake_get)
565 return;
566
c8c8fb33
PZ
567 intel_runtime_pm_get(dev_priv);
568
38cff0b1
ZW
569 /* Redirect to Gen9 specific routine */
570 if (IS_GEN9(dev_priv->dev))
571 return gen9_force_wake_get(dev_priv, fw_engine);
572
940aece4
D
573 /* Redirect to VLV specific routine */
574 if (IS_VALLEYVIEW(dev_priv->dev))
575 return vlv_force_wake_get(dev_priv, fw_engine);
576
907b28c5
CW
577 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
578 if (dev_priv->uncore.forcewake_count++ == 0)
c8d9a590 579 dev_priv->uncore.funcs.force_wake_get(dev_priv, FORCEWAKE_ALL);
907b28c5
CW
580 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
581}
582
583/*
584 * see gen6_gt_force_wake_get()
585 */
c8d9a590 586void gen6_gt_force_wake_put(struct drm_i915_private *dev_priv, int fw_engine)
907b28c5
CW
587{
588 unsigned long irqflags;
6d88064e 589 bool delayed = false;
907b28c5 590
ab484f8f
BW
591 if (!dev_priv->uncore.funcs.force_wake_put)
592 return;
593
38cff0b1
ZW
594 /* Redirect to Gen9 specific routine */
595 if (IS_GEN9(dev_priv->dev)) {
596 gen9_force_wake_put(dev_priv, fw_engine);
597 goto out;
598 }
599
940aece4 600 /* Redirect to VLV specific routine */
6d88064e
PZ
601 if (IS_VALLEYVIEW(dev_priv->dev)) {
602 vlv_force_wake_put(dev_priv, fw_engine);
603 goto out;
604 }
940aece4
D
605
606
907b28c5 607 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
3123fcaf
DV
608 WARN_ON(!dev_priv->uncore.forcewake_count);
609
aec347ab
CW
610 if (--dev_priv->uncore.forcewake_count == 0) {
611 dev_priv->uncore.forcewake_count++;
6d88064e 612 delayed = true;
8232644c
CW
613 mod_timer_pinned(&dev_priv->uncore.force_wake_timer,
614 jiffies + 1);
aec347ab 615 }
907b28c5 616 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
c8c8fb33 617
6d88064e
PZ
618out:
619 if (!delayed)
620 intel_runtime_pm_put(dev_priv);
907b28c5
CW
621}
622
e998c40f
PZ
623void assert_force_wake_inactive(struct drm_i915_private *dev_priv)
624{
625 if (!dev_priv->uncore.funcs.force_wake_get)
626 return;
627
628 WARN_ON(dev_priv->uncore.forcewake_count > 0);
629}
630
907b28c5
CW
631/* We give fast paths for the really cool registers */
632#define NEEDS_FORCE_WAKE(dev_priv, reg) \
ab484f8f 633 ((reg) < 0x40000 && (reg) != FORCEWAKE)
907b28c5 634
1938e59a 635#define REG_RANGE(reg, start, end) ((reg) >= (start) && (reg) < (end))
38fb6a40 636
1938e59a
D
637#define FORCEWAKE_VLV_RENDER_RANGE_OFFSET(reg) \
638 (REG_RANGE((reg), 0x2000, 0x4000) || \
639 REG_RANGE((reg), 0x5000, 0x8000) || \
640 REG_RANGE((reg), 0xB000, 0x12000) || \
641 REG_RANGE((reg), 0x2E000, 0x30000))
642
643#define FORCEWAKE_VLV_MEDIA_RANGE_OFFSET(reg) \
644 (REG_RANGE((reg), 0x12000, 0x14000) || \
645 REG_RANGE((reg), 0x22000, 0x24000) || \
646 REG_RANGE((reg), 0x30000, 0x40000))
647
648#define FORCEWAKE_CHV_RENDER_RANGE_OFFSET(reg) \
649 (REG_RANGE((reg), 0x2000, 0x4000) || \
650 REG_RANGE((reg), 0x5000, 0x8000) || \
651 REG_RANGE((reg), 0x8300, 0x8500) || \
652 REG_RANGE((reg), 0xB000, 0xC000) || \
653 REG_RANGE((reg), 0xE000, 0xE800))
654
655#define FORCEWAKE_CHV_MEDIA_RANGE_OFFSET(reg) \
656 (REG_RANGE((reg), 0x8800, 0x8900) || \
657 REG_RANGE((reg), 0xD000, 0xD800) || \
658 REG_RANGE((reg), 0x12000, 0x14000) || \
659 REG_RANGE((reg), 0x1A000, 0x1C000) || \
660 REG_RANGE((reg), 0x1E800, 0x1EA00) || \
661 REG_RANGE((reg), 0x30000, 0x40000))
662
663#define FORCEWAKE_CHV_COMMON_RANGE_OFFSET(reg) \
664 (REG_RANGE((reg), 0x4000, 0x5000) || \
665 REG_RANGE((reg), 0x8000, 0x8300) || \
666 REG_RANGE((reg), 0x8500, 0x8600) || \
667 REG_RANGE((reg), 0x9000, 0xB000) || \
668 REG_RANGE((reg), 0xC000, 0xC800) || \
669 REG_RANGE((reg), 0xF000, 0x10000) || \
670 REG_RANGE((reg), 0x14000, 0x14400) || \
671 REG_RANGE((reg), 0x22000, 0x24000))
38fb6a40 672
907b28c5
CW
673static void
674ilk_dummy_write(struct drm_i915_private *dev_priv)
675{
676 /* WaIssueDummyWriteToWakeupFromRC6:ilk Issue a dummy write to wake up
677 * the chip from rc6 before touching it for real. MI_MODE is masked,
678 * hence harmless to write 0 into. */
6af5d92f 679 __raw_i915_write32(dev_priv, MI_MODE, 0);
907b28c5
CW
680}
681
682static void
5978118c
PZ
683hsw_unclaimed_reg_debug(struct drm_i915_private *dev_priv, u32 reg, bool read,
684 bool before)
907b28c5 685{
5978118c
PZ
686 const char *op = read ? "reading" : "writing to";
687 const char *when = before ? "before" : "after";
688
689 if (!i915.mmio_debug)
690 return;
691
ab484f8f 692 if (__raw_i915_read32(dev_priv, FPGA_DBG) & FPGA_DBG_RM_NOCLAIM) {
5978118c
PZ
693 WARN(1, "Unclaimed register detected %s %s register 0x%x\n",
694 when, op, reg);
6af5d92f 695 __raw_i915_write32(dev_priv, FPGA_DBG, FPGA_DBG_RM_NOCLAIM);
907b28c5
CW
696 }
697}
698
699static void
5978118c 700hsw_unclaimed_reg_detect(struct drm_i915_private *dev_priv)
907b28c5 701{
5978118c
PZ
702 if (i915.mmio_debug)
703 return;
704
ab484f8f 705 if (__raw_i915_read32(dev_priv, FPGA_DBG) & FPGA_DBG_RM_NOCLAIM) {
5978118c 706 DRM_ERROR("Unclaimed register detected. Please use the i915.mmio_debug=1 to debug this problem.");
6af5d92f 707 __raw_i915_write32(dev_priv, FPGA_DBG, FPGA_DBG_RM_NOCLAIM);
907b28c5
CW
708 }
709}
710
5d738795
BW
711#define REG_READ_HEADER(x) \
712 unsigned long irqflags; \
713 u##x val = 0; \
6f0ea9e2 714 assert_device_not_suspended(dev_priv); \
5d738795
BW
715 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags)
716
717#define REG_READ_FOOTER \
718 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags); \
719 trace_i915_reg_rw(false, reg, val, sizeof(val), trace); \
720 return val
721
3967018e 722#define __gen4_read(x) \
0b274481 723static u##x \
3967018e
BW
724gen4_read##x(struct drm_i915_private *dev_priv, off_t reg, bool trace) { \
725 REG_READ_HEADER(x); \
726 val = __raw_i915_read##x(dev_priv, reg); \
727 REG_READ_FOOTER; \
728}
729
730#define __gen5_read(x) \
731static u##x \
732gen5_read##x(struct drm_i915_private *dev_priv, off_t reg, bool trace) { \
733 REG_READ_HEADER(x); \
734 ilk_dummy_write(dev_priv); \
735 val = __raw_i915_read##x(dev_priv, reg); \
736 REG_READ_FOOTER; \
737}
738
739#define __gen6_read(x) \
740static u##x \
741gen6_read##x(struct drm_i915_private *dev_priv, off_t reg, bool trace) { \
5d738795 742 REG_READ_HEADER(x); \
5978118c 743 hsw_unclaimed_reg_debug(dev_priv, reg, true, true); \
8232644c
CW
744 if (dev_priv->uncore.forcewake_count == 0 && \
745 NEEDS_FORCE_WAKE((dev_priv), (reg))) { \
746 dev_priv->uncore.funcs.force_wake_get(dev_priv, \
747 FORCEWAKE_ALL); \
aa0b3b5b
PZ
748 val = __raw_i915_read##x(dev_priv, reg); \
749 dev_priv->uncore.funcs.force_wake_put(dev_priv, \
750 FORCEWAKE_ALL); \
751 } else { \
752 val = __raw_i915_read##x(dev_priv, reg); \
907b28c5 753 } \
5978118c 754 hsw_unclaimed_reg_debug(dev_priv, reg, true, false); \
5d738795 755 REG_READ_FOOTER; \
907b28c5
CW
756}
757
940aece4
D
758#define __vlv_read(x) \
759static u##x \
760vlv_read##x(struct drm_i915_private *dev_priv, off_t reg, bool trace) { \
761 unsigned fwengine = 0; \
940aece4 762 REG_READ_HEADER(x); \
6fe72865
VS
763 if (FORCEWAKE_VLV_RENDER_RANGE_OFFSET(reg)) { \
764 if (dev_priv->uncore.fw_rendercount == 0) \
765 fwengine = FORCEWAKE_RENDER; \
766 } else if (FORCEWAKE_VLV_MEDIA_RANGE_OFFSET(reg)) { \
767 if (dev_priv->uncore.fw_mediacount == 0) \
768 fwengine = FORCEWAKE_MEDIA; \
940aece4 769 } \
6fe72865
VS
770 if (fwengine) \
771 dev_priv->uncore.funcs.force_wake_get(dev_priv, fwengine); \
772 val = __raw_i915_read##x(dev_priv, reg); \
773 if (fwengine) \
774 dev_priv->uncore.funcs.force_wake_put(dev_priv, fwengine); \
940aece4
D
775 REG_READ_FOOTER; \
776}
777
1938e59a
D
778#define __chv_read(x) \
779static u##x \
780chv_read##x(struct drm_i915_private *dev_priv, off_t reg, bool trace) { \
781 unsigned fwengine = 0; \
782 REG_READ_HEADER(x); \
783 if (FORCEWAKE_CHV_RENDER_RANGE_OFFSET(reg)) { \
784 if (dev_priv->uncore.fw_rendercount == 0) \
785 fwengine = FORCEWAKE_RENDER; \
786 } else if (FORCEWAKE_CHV_MEDIA_RANGE_OFFSET(reg)) { \
787 if (dev_priv->uncore.fw_mediacount == 0) \
788 fwengine = FORCEWAKE_MEDIA; \
789 } else if (FORCEWAKE_CHV_COMMON_RANGE_OFFSET(reg)) { \
790 if (dev_priv->uncore.fw_rendercount == 0) \
791 fwengine |= FORCEWAKE_RENDER; \
792 if (dev_priv->uncore.fw_mediacount == 0) \
793 fwengine |= FORCEWAKE_MEDIA; \
794 } \
795 if (fwengine) \
796 dev_priv->uncore.funcs.force_wake_get(dev_priv, fwengine); \
797 val = __raw_i915_read##x(dev_priv, reg); \
798 if (fwengine) \
799 dev_priv->uncore.funcs.force_wake_put(dev_priv, fwengine); \
800 REG_READ_FOOTER; \
801}
940aece4 802
1938e59a
D
803__chv_read(8)
804__chv_read(16)
805__chv_read(32)
806__chv_read(64)
940aece4
D
807__vlv_read(8)
808__vlv_read(16)
809__vlv_read(32)
810__vlv_read(64)
3967018e
BW
811__gen6_read(8)
812__gen6_read(16)
813__gen6_read(32)
814__gen6_read(64)
815__gen5_read(8)
816__gen5_read(16)
817__gen5_read(32)
818__gen5_read(64)
819__gen4_read(8)
820__gen4_read(16)
821__gen4_read(32)
822__gen4_read(64)
823
1938e59a 824#undef __chv_read
940aece4 825#undef __vlv_read
3967018e
BW
826#undef __gen6_read
827#undef __gen5_read
828#undef __gen4_read
5d738795
BW
829#undef REG_READ_FOOTER
830#undef REG_READ_HEADER
831
832#define REG_WRITE_HEADER \
833 unsigned long irqflags; \
834 trace_i915_reg_rw(true, reg, val, sizeof(val), trace); \
6f0ea9e2 835 assert_device_not_suspended(dev_priv); \
5d738795 836 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags)
907b28c5 837
0d965301
VS
838#define REG_WRITE_FOOTER \
839 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags)
840
4032ef43 841#define __gen4_write(x) \
0b274481 842static void \
4032ef43
BW
843gen4_write##x(struct drm_i915_private *dev_priv, off_t reg, u##x val, bool trace) { \
844 REG_WRITE_HEADER; \
845 __raw_i915_write##x(dev_priv, reg, val); \
0d965301 846 REG_WRITE_FOOTER; \
4032ef43
BW
847}
848
849#define __gen5_write(x) \
850static void \
851gen5_write##x(struct drm_i915_private *dev_priv, off_t reg, u##x val, bool trace) { \
852 REG_WRITE_HEADER; \
853 ilk_dummy_write(dev_priv); \
854 __raw_i915_write##x(dev_priv, reg, val); \
0d965301 855 REG_WRITE_FOOTER; \
4032ef43
BW
856}
857
858#define __gen6_write(x) \
859static void \
860gen6_write##x(struct drm_i915_private *dev_priv, off_t reg, u##x val, bool trace) { \
861 u32 __fifo_ret = 0; \
862 REG_WRITE_HEADER; \
863 if (NEEDS_FORCE_WAKE((dev_priv), (reg))) { \
864 __fifo_ret = __gen6_gt_wait_for_fifo(dev_priv); \
865 } \
866 __raw_i915_write##x(dev_priv, reg, val); \
867 if (unlikely(__fifo_ret)) { \
868 gen6_gt_check_fifodbg(dev_priv); \
869 } \
0d965301 870 REG_WRITE_FOOTER; \
4032ef43
BW
871}
872
873#define __hsw_write(x) \
874static void \
875hsw_write##x(struct drm_i915_private *dev_priv, off_t reg, u##x val, bool trace) { \
907b28c5 876 u32 __fifo_ret = 0; \
5d738795 877 REG_WRITE_HEADER; \
907b28c5
CW
878 if (NEEDS_FORCE_WAKE((dev_priv), (reg))) { \
879 __fifo_ret = __gen6_gt_wait_for_fifo(dev_priv); \
880 } \
5978118c 881 hsw_unclaimed_reg_debug(dev_priv, reg, false, true); \
6af5d92f 882 __raw_i915_write##x(dev_priv, reg, val); \
907b28c5
CW
883 if (unlikely(__fifo_ret)) { \
884 gen6_gt_check_fifodbg(dev_priv); \
885 } \
5978118c
PZ
886 hsw_unclaimed_reg_debug(dev_priv, reg, false, false); \
887 hsw_unclaimed_reg_detect(dev_priv); \
0d965301 888 REG_WRITE_FOOTER; \
907b28c5 889}
3967018e 890
ab2aa47e
BW
891static const u32 gen8_shadowed_regs[] = {
892 FORCEWAKE_MT,
893 GEN6_RPNSWREQ,
894 GEN6_RC_VIDEO_FREQ,
895 RING_TAIL(RENDER_RING_BASE),
896 RING_TAIL(GEN6_BSD_RING_BASE),
897 RING_TAIL(VEBOX_RING_BASE),
898 RING_TAIL(BLT_RING_BASE),
899 /* TODO: Other registers are not yet used */
900};
901
902static bool is_gen8_shadowed(struct drm_i915_private *dev_priv, u32 reg)
903{
904 int i;
905 for (i = 0; i < ARRAY_SIZE(gen8_shadowed_regs); i++)
906 if (reg == gen8_shadowed_regs[i])
907 return true;
908
909 return false;
910}
911
912#define __gen8_write(x) \
913static void \
914gen8_write##x(struct drm_i915_private *dev_priv, off_t reg, u##x val, bool trace) { \
ab2aa47e 915 REG_WRITE_HEADER; \
66bc2cab 916 hsw_unclaimed_reg_debug(dev_priv, reg, false, true); \
e9dbd2b2
MK
917 if (reg < 0x40000 && !is_gen8_shadowed(dev_priv, reg)) { \
918 if (dev_priv->uncore.forcewake_count == 0) \
919 dev_priv->uncore.funcs.force_wake_get(dev_priv, \
920 FORCEWAKE_ALL); \
921 __raw_i915_write##x(dev_priv, reg, val); \
922 if (dev_priv->uncore.forcewake_count == 0) \
923 dev_priv->uncore.funcs.force_wake_put(dev_priv, \
924 FORCEWAKE_ALL); \
925 } else { \
926 __raw_i915_write##x(dev_priv, reg, val); \
ab2aa47e 927 } \
66bc2cab
PZ
928 hsw_unclaimed_reg_debug(dev_priv, reg, false, false); \
929 hsw_unclaimed_reg_detect(dev_priv); \
0d965301 930 REG_WRITE_FOOTER; \
ab2aa47e
BW
931}
932
1938e59a
D
933#define __chv_write(x) \
934static void \
935chv_write##x(struct drm_i915_private *dev_priv, off_t reg, u##x val, bool trace) { \
936 unsigned fwengine = 0; \
937 bool shadowed = is_gen8_shadowed(dev_priv, reg); \
938 REG_WRITE_HEADER; \
939 if (!shadowed) { \
940 if (FORCEWAKE_CHV_RENDER_RANGE_OFFSET(reg)) { \
941 if (dev_priv->uncore.fw_rendercount == 0) \
942 fwengine = FORCEWAKE_RENDER; \
943 } else if (FORCEWAKE_CHV_MEDIA_RANGE_OFFSET(reg)) { \
944 if (dev_priv->uncore.fw_mediacount == 0) \
945 fwengine = FORCEWAKE_MEDIA; \
946 } else if (FORCEWAKE_CHV_COMMON_RANGE_OFFSET(reg)) { \
947 if (dev_priv->uncore.fw_rendercount == 0) \
948 fwengine |= FORCEWAKE_RENDER; \
949 if (dev_priv->uncore.fw_mediacount == 0) \
950 fwengine |= FORCEWAKE_MEDIA; \
951 } \
952 } \
953 if (fwengine) \
954 dev_priv->uncore.funcs.force_wake_get(dev_priv, fwengine); \
955 __raw_i915_write##x(dev_priv, reg, val); \
956 if (fwengine) \
957 dev_priv->uncore.funcs.force_wake_put(dev_priv, fwengine); \
958 REG_WRITE_FOOTER; \
959}
960
961__chv_write(8)
962__chv_write(16)
963__chv_write(32)
964__chv_write(64)
ab2aa47e
BW
965__gen8_write(8)
966__gen8_write(16)
967__gen8_write(32)
968__gen8_write(64)
4032ef43
BW
969__hsw_write(8)
970__hsw_write(16)
971__hsw_write(32)
972__hsw_write(64)
973__gen6_write(8)
974__gen6_write(16)
975__gen6_write(32)
976__gen6_write(64)
977__gen5_write(8)
978__gen5_write(16)
979__gen5_write(32)
980__gen5_write(64)
981__gen4_write(8)
982__gen4_write(16)
983__gen4_write(32)
984__gen4_write(64)
985
1938e59a 986#undef __chv_write
ab2aa47e 987#undef __gen8_write
4032ef43
BW
988#undef __hsw_write
989#undef __gen6_write
990#undef __gen5_write
991#undef __gen4_write
0d965301 992#undef REG_WRITE_FOOTER
5d738795 993#undef REG_WRITE_HEADER
907b28c5 994
43d942a7
YZ
995#define ASSIGN_WRITE_MMIO_VFUNCS(x) \
996do { \
997 dev_priv->uncore.funcs.mmio_writeb = x##_write8; \
998 dev_priv->uncore.funcs.mmio_writew = x##_write16; \
999 dev_priv->uncore.funcs.mmio_writel = x##_write32; \
1000 dev_priv->uncore.funcs.mmio_writeq = x##_write64; \
1001} while (0)
1002
1003#define ASSIGN_READ_MMIO_VFUNCS(x) \
1004do { \
1005 dev_priv->uncore.funcs.mmio_readb = x##_read8; \
1006 dev_priv->uncore.funcs.mmio_readw = x##_read16; \
1007 dev_priv->uncore.funcs.mmio_readl = x##_read32; \
1008 dev_priv->uncore.funcs.mmio_readq = x##_read64; \
1009} while (0)
1010
0b274481
BW
1011void intel_uncore_init(struct drm_device *dev)
1012{
1013 struct drm_i915_private *dev_priv = dev->dev_private;
1014
8232644c
CW
1015 setup_timer(&dev_priv->uncore.force_wake_timer,
1016 gen6_force_wake_timer, (unsigned long)dev_priv);
0b274481 1017
ed493883 1018 __intel_uncore_early_sanitize(dev, false);
05efeebd 1019
38cff0b1
ZW
1020 if (IS_GEN9(dev)) {
1021 dev_priv->uncore.funcs.force_wake_get = __gen9_force_wake_get;
1022 dev_priv->uncore.funcs.force_wake_put = __gen9_force_wake_put;
1023 } else if (IS_VALLEYVIEW(dev)) {
940aece4
D
1024 dev_priv->uncore.funcs.force_wake_get = __vlv_force_wake_get;
1025 dev_priv->uncore.funcs.force_wake_put = __vlv_force_wake_put;
f98cd096 1026 } else if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
6a68735a
MK
1027 dev_priv->uncore.funcs.force_wake_get = __gen7_gt_force_wake_mt_get;
1028 dev_priv->uncore.funcs.force_wake_put = __gen7_gt_force_wake_mt_put;
0b274481
BW
1029 } else if (IS_IVYBRIDGE(dev)) {
1030 u32 ecobus;
1031
1032 /* IVB configs may use multi-threaded forcewake */
1033
1034 /* A small trick here - if the bios hasn't configured
1035 * MT forcewake, and if the device is in RC6, then
1036 * force_wake_mt_get will not wake the device and the
1037 * ECOBUS read will return zero. Which will be
1038 * (correctly) interpreted by the test below as MT
1039 * forcewake being disabled.
1040 */
1041 mutex_lock(&dev->struct_mutex);
6a68735a 1042 __gen7_gt_force_wake_mt_get(dev_priv, FORCEWAKE_ALL);
0b274481 1043 ecobus = __raw_i915_read32(dev_priv, ECOBUS);
6a68735a 1044 __gen7_gt_force_wake_mt_put(dev_priv, FORCEWAKE_ALL);
0b274481
BW
1045 mutex_unlock(&dev->struct_mutex);
1046
1047 if (ecobus & FORCEWAKE_MT_ENABLE) {
1048 dev_priv->uncore.funcs.force_wake_get =
6a68735a 1049 __gen7_gt_force_wake_mt_get;
0b274481 1050 dev_priv->uncore.funcs.force_wake_put =
6a68735a 1051 __gen7_gt_force_wake_mt_put;
0b274481
BW
1052 } else {
1053 DRM_INFO("No MT forcewake available on Ivybridge, this can result in issues\n");
1054 DRM_INFO("when using vblank-synced partial screen updates.\n");
1055 dev_priv->uncore.funcs.force_wake_get =
1056 __gen6_gt_force_wake_get;
1057 dev_priv->uncore.funcs.force_wake_put =
1058 __gen6_gt_force_wake_put;
1059 }
1060 } else if (IS_GEN6(dev)) {
1061 dev_priv->uncore.funcs.force_wake_get =
1062 __gen6_gt_force_wake_get;
1063 dev_priv->uncore.funcs.force_wake_put =
1064 __gen6_gt_force_wake_put;
1065 }
1066
3967018e 1067 switch (INTEL_INFO(dev)->gen) {
ab2aa47e 1068 default:
1938e59a 1069 if (IS_CHERRYVIEW(dev)) {
43d942a7
YZ
1070 ASSIGN_WRITE_MMIO_VFUNCS(chv);
1071 ASSIGN_READ_MMIO_VFUNCS(chv);
1938e59a
D
1072
1073 } else {
43d942a7
YZ
1074 ASSIGN_WRITE_MMIO_VFUNCS(gen8);
1075 ASSIGN_READ_MMIO_VFUNCS(gen6);
1938e59a 1076 }
ab2aa47e 1077 break;
3967018e
BW
1078 case 7:
1079 case 6:
4032ef43 1080 if (IS_HASWELL(dev)) {
43d942a7 1081 ASSIGN_WRITE_MMIO_VFUNCS(hsw);
4032ef43 1082 } else {
43d942a7 1083 ASSIGN_WRITE_MMIO_VFUNCS(gen6);
4032ef43 1084 }
940aece4
D
1085
1086 if (IS_VALLEYVIEW(dev)) {
43d942a7 1087 ASSIGN_READ_MMIO_VFUNCS(vlv);
940aece4 1088 } else {
43d942a7 1089 ASSIGN_READ_MMIO_VFUNCS(gen6);
940aece4 1090 }
3967018e
BW
1091 break;
1092 case 5:
43d942a7
YZ
1093 ASSIGN_WRITE_MMIO_VFUNCS(gen5);
1094 ASSIGN_READ_MMIO_VFUNCS(gen5);
3967018e
BW
1095 break;
1096 case 4:
1097 case 3:
1098 case 2:
43d942a7
YZ
1099 ASSIGN_WRITE_MMIO_VFUNCS(gen4);
1100 ASSIGN_READ_MMIO_VFUNCS(gen4);
3967018e
BW
1101 break;
1102 }
ed493883
ID
1103
1104 i915_check_and_clear_faults(dev);
0b274481 1105}
43d942a7
YZ
1106#undef ASSIGN_WRITE_MMIO_VFUNCS
1107#undef ASSIGN_READ_MMIO_VFUNCS
0b274481
BW
1108
1109void intel_uncore_fini(struct drm_device *dev)
1110{
0b274481
BW
1111 /* Paranoia: make sure we have disabled everything before we exit. */
1112 intel_uncore_sanitize(dev);
0294ae7b 1113 intel_uncore_forcewake_reset(dev, false);
0b274481
BW
1114}
1115
af76ae44
DL
1116#define GEN_RANGE(l, h) GENMASK(h, l)
1117
907b28c5
CW
1118static const struct register_whitelist {
1119 uint64_t offset;
1120 uint32_t size;
af76ae44
DL
1121 /* supported gens, 0x10 for 4, 0x30 for 4 and 5, etc. */
1122 uint32_t gen_bitmask;
907b28c5 1123} whitelist[] = {
c3f59a67 1124 { RING_TIMESTAMP(RENDER_RING_BASE), 8, GEN_RANGE(4, 9) },
907b28c5
CW
1125};
1126
1127int i915_reg_read_ioctl(struct drm_device *dev,
1128 void *data, struct drm_file *file)
1129{
1130 struct drm_i915_private *dev_priv = dev->dev_private;
1131 struct drm_i915_reg_read *reg = data;
1132 struct register_whitelist const *entry = whitelist;
cf67c70f 1133 int i, ret = 0;
907b28c5
CW
1134
1135 for (i = 0; i < ARRAY_SIZE(whitelist); i++, entry++) {
1136 if (entry->offset == reg->offset &&
1137 (1 << INTEL_INFO(dev)->gen & entry->gen_bitmask))
1138 break;
1139 }
1140
1141 if (i == ARRAY_SIZE(whitelist))
1142 return -EINVAL;
1143
cf67c70f
PZ
1144 intel_runtime_pm_get(dev_priv);
1145
907b28c5
CW
1146 switch (entry->size) {
1147 case 8:
1148 reg->val = I915_READ64(reg->offset);
1149 break;
1150 case 4:
1151 reg->val = I915_READ(reg->offset);
1152 break;
1153 case 2:
1154 reg->val = I915_READ16(reg->offset);
1155 break;
1156 case 1:
1157 reg->val = I915_READ8(reg->offset);
1158 break;
1159 default:
1160 WARN_ON(1);
cf67c70f
PZ
1161 ret = -EINVAL;
1162 goto out;
907b28c5
CW
1163 }
1164
cf67c70f
PZ
1165out:
1166 intel_runtime_pm_put(dev_priv);
1167 return ret;
907b28c5
CW
1168}
1169
b6359918
MK
1170int i915_get_reset_stats_ioctl(struct drm_device *dev,
1171 void *data, struct drm_file *file)
1172{
1173 struct drm_i915_private *dev_priv = dev->dev_private;
1174 struct drm_i915_reset_stats *args = data;
1175 struct i915_ctx_hang_stats *hs;
273497e5 1176 struct intel_context *ctx;
b6359918
MK
1177 int ret;
1178
661df041
MK
1179 if (args->flags || args->pad)
1180 return -EINVAL;
1181
821d66dd 1182 if (args->ctx_id == DEFAULT_CONTEXT_HANDLE && !capable(CAP_SYS_ADMIN))
b6359918
MK
1183 return -EPERM;
1184
1185 ret = mutex_lock_interruptible(&dev->struct_mutex);
1186 if (ret)
1187 return ret;
1188
41bde553
BW
1189 ctx = i915_gem_context_get(file->driver_priv, args->ctx_id);
1190 if (IS_ERR(ctx)) {
b6359918 1191 mutex_unlock(&dev->struct_mutex);
41bde553 1192 return PTR_ERR(ctx);
b6359918 1193 }
41bde553 1194 hs = &ctx->hang_stats;
b6359918
MK
1195
1196 if (capable(CAP_SYS_ADMIN))
1197 args->reset_count = i915_reset_count(&dev_priv->gpu_error);
1198 else
1199 args->reset_count = 0;
1200
1201 args->batch_active = hs->batch_active;
1202 args->batch_pending = hs->batch_pending;
1203
1204 mutex_unlock(&dev->struct_mutex);
1205
1206 return 0;
1207}
1208
907b28c5
CW
1209static int i965_reset_complete(struct drm_device *dev)
1210{
1211 u8 gdrst;
1212 pci_read_config_byte(dev->pdev, I965_GDRST, &gdrst);
1213 return (gdrst & GRDOM_RESET_ENABLE) == 0;
1214}
1215
1216static int i965_do_reset(struct drm_device *dev)
1217{
1218 int ret;
1219
85ab3998
DV
1220 /* FIXME: i965g/gm need a display save/restore for gpu reset. */
1221 return -ENODEV;
1222
907b28c5
CW
1223 /*
1224 * Set the domains we want to reset (GRDOM/bits 2 and 3) as
1225 * well as the reset bit (GR/bit 0). Setting the GR bit
1226 * triggers the reset; when done, the hardware will clear it.
1227 */
1228 pci_write_config_byte(dev->pdev, I965_GDRST,
1229 GRDOM_RENDER | GRDOM_RESET_ENABLE);
1230 ret = wait_for(i965_reset_complete(dev), 500);
1231 if (ret)
1232 return ret;
1233
907b28c5
CW
1234 pci_write_config_byte(dev->pdev, I965_GDRST,
1235 GRDOM_MEDIA | GRDOM_RESET_ENABLE);
1236
1237 ret = wait_for(i965_reset_complete(dev), 500);
1238 if (ret)
1239 return ret;
1240
1241 pci_write_config_byte(dev->pdev, I965_GDRST, 0);
1242
1243 return 0;
1244}
1245
fa4f53c4
VS
1246static int g4x_do_reset(struct drm_device *dev)
1247{
1248 struct drm_i915_private *dev_priv = dev->dev_private;
1249 int ret;
1250
1251 pci_write_config_byte(dev->pdev, I965_GDRST,
1252 GRDOM_RENDER | GRDOM_RESET_ENABLE);
1253 ret = wait_for(i965_reset_complete(dev), 500);
1254 if (ret)
1255 return ret;
1256
1257 /* WaVcpClkGateDisableForMediaReset:ctg,elk */
1258 I915_WRITE(VDECCLK_GATE_D, I915_READ(VDECCLK_GATE_D) | VCP_UNIT_CLOCK_GATE_DISABLE);
1259 POSTING_READ(VDECCLK_GATE_D);
1260
1261 pci_write_config_byte(dev->pdev, I965_GDRST,
1262 GRDOM_MEDIA | GRDOM_RESET_ENABLE);
1263 ret = wait_for(i965_reset_complete(dev), 500);
1264 if (ret)
1265 return ret;
1266
1267 /* WaVcpClkGateDisableForMediaReset:ctg,elk */
1268 I915_WRITE(VDECCLK_GATE_D, I915_READ(VDECCLK_GATE_D) & ~VCP_UNIT_CLOCK_GATE_DISABLE);
1269 POSTING_READ(VDECCLK_GATE_D);
1270
1271 pci_write_config_byte(dev->pdev, I965_GDRST, 0);
1272
1273 return 0;
1274}
1275
907b28c5
CW
1276static int ironlake_do_reset(struct drm_device *dev)
1277{
1278 struct drm_i915_private *dev_priv = dev->dev_private;
907b28c5
CW
1279 int ret;
1280
907b28c5 1281 I915_WRITE(MCHBAR_MIRROR_BASE + ILK_GDSR,
0f08ffd6 1282 ILK_GRDOM_RENDER | ILK_GRDOM_RESET_ENABLE);
f67deb72 1283 ret = wait_for((I915_READ(MCHBAR_MIRROR_BASE + ILK_GDSR) &
b3a3f03d 1284 ILK_GRDOM_RESET_ENABLE) == 0, 500);
907b28c5
CW
1285 if (ret)
1286 return ret;
1287
907b28c5 1288 I915_WRITE(MCHBAR_MIRROR_BASE + ILK_GDSR,
0f08ffd6 1289 ILK_GRDOM_MEDIA | ILK_GRDOM_RESET_ENABLE);
9aa7250f
VS
1290 ret = wait_for((I915_READ(MCHBAR_MIRROR_BASE + ILK_GDSR) &
1291 ILK_GRDOM_RESET_ENABLE) == 0, 500);
1292 if (ret)
1293 return ret;
1294
1295 I915_WRITE(MCHBAR_MIRROR_BASE + ILK_GDSR, 0);
1296
1297 return 0;
907b28c5
CW
1298}
1299
1300static int gen6_do_reset(struct drm_device *dev)
1301{
1302 struct drm_i915_private *dev_priv = dev->dev_private;
1303 int ret;
907b28c5
CW
1304
1305 /* Reset the chip */
1306
1307 /* GEN6_GDRST is not in the gt power well, no need to check
1308 * for fifo space for the write or forcewake the chip for
1309 * the read
1310 */
6af5d92f 1311 __raw_i915_write32(dev_priv, GEN6_GDRST, GEN6_GRDOM_FULL);
907b28c5
CW
1312
1313 /* Spin waiting for the device to ack the reset request */
6af5d92f 1314 ret = wait_for((__raw_i915_read32(dev_priv, GEN6_GDRST) & GEN6_GRDOM_FULL) == 0, 500);
907b28c5 1315
0294ae7b 1316 intel_uncore_forcewake_reset(dev, true);
5babf0fc 1317
907b28c5
CW
1318 return ret;
1319}
1320
1321int intel_gpu_reset(struct drm_device *dev)
1322{
542c184f
RB
1323 if (INTEL_INFO(dev)->gen >= 6)
1324 return gen6_do_reset(dev);
1325 else if (IS_GEN5(dev))
1326 return ironlake_do_reset(dev);
1327 else if (IS_G4X(dev))
1328 return g4x_do_reset(dev);
1329 else if (IS_GEN4(dev))
1330 return i965_do_reset(dev);
1331 else
1332 return -ENODEV;
907b28c5
CW
1333}
1334
907b28c5
CW
1335void intel_uncore_check_errors(struct drm_device *dev)
1336{
1337 struct drm_i915_private *dev_priv = dev->dev_private;
1338
1339 if (HAS_FPGA_DBG_UNCLAIMED(dev) &&
6af5d92f 1340 (__raw_i915_read32(dev_priv, FPGA_DBG) & FPGA_DBG_RM_NOCLAIM)) {
907b28c5 1341 DRM_ERROR("Unclaimed register before interrupt\n");
6af5d92f 1342 __raw_i915_write32(dev_priv, FPGA_DBG, FPGA_DBG_RM_NOCLAIM);
907b28c5
CW
1343 }
1344}