]> git.proxmox.com Git - mirror_ubuntu-focal-kernel.git/blame - drivers/gpu/drm/i915/intel_uncore.c
drm/i915: Turn __raw_i915_read8() & co. in to inline functions
[mirror_ubuntu-focal-kernel.git] / drivers / gpu / drm / i915 / intel_uncore.c
CommitLineData
907b28c5
CW
1/*
2 * Copyright © 2013 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 */
23
24#include "i915_drv.h"
25#include "intel_drv.h"
cf9d2890 26#include "i915_vgpu.h"
907b28c5 27
6daccb0b
CW
28#include <linux/pm_runtime.h>
29
83e33372 30#define FORCEWAKE_ACK_TIMEOUT_MS 50
907b28c5 31
75aa3f63 32#define __raw_posting_read(dev_priv__, reg__) (void)__raw_i915_read32((dev_priv__), (reg__))
6af5d92f 33
05a2fb15
MK
34static const char * const forcewake_domain_names[] = {
35 "render",
36 "blitter",
37 "media",
38};
39
40const char *
48c1026a 41intel_uncore_forcewake_domain_to_str(const enum forcewake_domain_id id)
05a2fb15 42{
53abb679 43 BUILD_BUG_ON(ARRAY_SIZE(forcewake_domain_names) != FW_DOMAIN_ID_COUNT);
05a2fb15
MK
44
45 if (id >= 0 && id < FW_DOMAIN_ID_COUNT)
46 return forcewake_domain_names[id];
47
48 WARN_ON(id);
49
50 return "unknown";
51}
52
b2ec142c
PZ
53static void
54assert_device_not_suspended(struct drm_i915_private *dev_priv)
55{
2b387059
CW
56 WARN_ONCE(HAS_RUNTIME_PM(dev_priv->dev) && dev_priv->pm.suspended,
57 "Device suspended\n");
b2ec142c 58}
6af5d92f 59
05a2fb15
MK
60static inline void
61fw_domain_reset(const struct intel_uncore_forcewake_domain *d)
907b28c5 62{
f9b3927a 63 WARN_ON(d->reg_set == 0);
05a2fb15 64 __raw_i915_write32(d->i915, d->reg_set, d->val_reset);
907b28c5
CW
65}
66
05a2fb15
MK
67static inline void
68fw_domain_arm_timer(struct intel_uncore_forcewake_domain *d)
907b28c5 69{
05a2fb15 70 mod_timer_pinned(&d->timer, jiffies + 1);
907b28c5
CW
71}
72
05a2fb15
MK
73static inline void
74fw_domain_wait_ack_clear(const struct intel_uncore_forcewake_domain *d)
907b28c5 75{
05a2fb15
MK
76 if (wait_for_atomic((__raw_i915_read32(d->i915, d->reg_ack) &
77 FORCEWAKE_KERNEL) == 0,
907b28c5 78 FORCEWAKE_ACK_TIMEOUT_MS))
05a2fb15
MK
79 DRM_ERROR("%s: timed out waiting for forcewake ack to clear.\n",
80 intel_uncore_forcewake_domain_to_str(d->id));
81}
907b28c5 82
05a2fb15
MK
83static inline void
84fw_domain_get(const struct intel_uncore_forcewake_domain *d)
85{
86 __raw_i915_write32(d->i915, d->reg_set, d->val_set);
87}
907b28c5 88
05a2fb15
MK
89static inline void
90fw_domain_wait_ack(const struct intel_uncore_forcewake_domain *d)
91{
92 if (wait_for_atomic((__raw_i915_read32(d->i915, d->reg_ack) &
93 FORCEWAKE_KERNEL),
907b28c5 94 FORCEWAKE_ACK_TIMEOUT_MS))
05a2fb15
MK
95 DRM_ERROR("%s: timed out waiting for forcewake ack request.\n",
96 intel_uncore_forcewake_domain_to_str(d->id));
97}
907b28c5 98
05a2fb15
MK
99static inline void
100fw_domain_put(const struct intel_uncore_forcewake_domain *d)
101{
102 __raw_i915_write32(d->i915, d->reg_set, d->val_clear);
907b28c5
CW
103}
104
05a2fb15
MK
105static inline void
106fw_domain_posting_read(const struct intel_uncore_forcewake_domain *d)
907b28c5 107{
05a2fb15
MK
108 /* something from same cacheline, but not from the set register */
109 if (d->reg_post)
110 __raw_posting_read(d->i915, d->reg_post);
907b28c5
CW
111}
112
05a2fb15 113static void
48c1026a 114fw_domains_get(struct drm_i915_private *dev_priv, enum forcewake_domains fw_domains)
907b28c5 115{
05a2fb15 116 struct intel_uncore_forcewake_domain *d;
48c1026a 117 enum forcewake_domain_id id;
907b28c5 118
05a2fb15
MK
119 for_each_fw_domain_mask(d, fw_domains, dev_priv, id) {
120 fw_domain_wait_ack_clear(d);
121 fw_domain_get(d);
05a2fb15
MK
122 fw_domain_wait_ack(d);
123 }
124}
907b28c5 125
05a2fb15 126static void
48c1026a 127fw_domains_put(struct drm_i915_private *dev_priv, enum forcewake_domains fw_domains)
05a2fb15
MK
128{
129 struct intel_uncore_forcewake_domain *d;
48c1026a 130 enum forcewake_domain_id id;
907b28c5 131
05a2fb15
MK
132 for_each_fw_domain_mask(d, fw_domains, dev_priv, id) {
133 fw_domain_put(d);
134 fw_domain_posting_read(d);
135 }
136}
907b28c5 137
05a2fb15
MK
138static void
139fw_domains_posting_read(struct drm_i915_private *dev_priv)
140{
141 struct intel_uncore_forcewake_domain *d;
48c1026a 142 enum forcewake_domain_id id;
05a2fb15
MK
143
144 /* No need to do for all, just do for first found */
145 for_each_fw_domain(d, dev_priv, id) {
146 fw_domain_posting_read(d);
147 break;
148 }
149}
150
151static void
48c1026a 152fw_domains_reset(struct drm_i915_private *dev_priv, enum forcewake_domains fw_domains)
05a2fb15
MK
153{
154 struct intel_uncore_forcewake_domain *d;
48c1026a 155 enum forcewake_domain_id id;
05a2fb15 156
3225b2f9
MK
157 if (dev_priv->uncore.fw_domains == 0)
158 return;
f9b3927a 159
05a2fb15
MK
160 for_each_fw_domain_mask(d, fw_domains, dev_priv, id)
161 fw_domain_reset(d);
162
163 fw_domains_posting_read(dev_priv);
164}
165
166static void __gen6_gt_wait_for_thread_c0(struct drm_i915_private *dev_priv)
167{
168 /* w/a for a sporadic read returning 0 by waiting for the GT
169 * thread to wake up.
170 */
171 if (wait_for_atomic_us((__raw_i915_read32(dev_priv, GEN6_GT_THREAD_STATUS_REG) &
172 GEN6_GT_THREAD_STATUS_CORE_MASK) == 0, 500))
173 DRM_ERROR("GT thread status wait timed out\n");
174}
175
176static void fw_domains_get_with_thread_status(struct drm_i915_private *dev_priv,
48c1026a 177 enum forcewake_domains fw_domains)
05a2fb15
MK
178{
179 fw_domains_get(dev_priv, fw_domains);
907b28c5 180
05a2fb15 181 /* WaRsForcewakeWaitTC0:snb,ivb,hsw,bdw,vlv */
c549f738 182 __gen6_gt_wait_for_thread_c0(dev_priv);
907b28c5
CW
183}
184
185static void gen6_gt_check_fifodbg(struct drm_i915_private *dev_priv)
186{
187 u32 gtfifodbg;
6af5d92f
CW
188
189 gtfifodbg = __raw_i915_read32(dev_priv, GTFIFODBG);
90f256b5
VS
190 if (WARN(gtfifodbg, "GT wake FIFO error 0x%x\n", gtfifodbg))
191 __raw_i915_write32(dev_priv, GTFIFODBG, gtfifodbg);
907b28c5
CW
192}
193
05a2fb15 194static void fw_domains_put_with_fifo(struct drm_i915_private *dev_priv,
48c1026a 195 enum forcewake_domains fw_domains)
907b28c5 196{
05a2fb15 197 fw_domains_put(dev_priv, fw_domains);
907b28c5
CW
198 gen6_gt_check_fifodbg(dev_priv);
199}
200
c32e3788
DG
201static inline u32 fifo_free_entries(struct drm_i915_private *dev_priv)
202{
203 u32 count = __raw_i915_read32(dev_priv, GTFIFOCTL);
204
205 return count & GT_FIFO_FREE_ENTRIES_MASK;
206}
207
907b28c5
CW
208static int __gen6_gt_wait_for_fifo(struct drm_i915_private *dev_priv)
209{
210 int ret = 0;
211
5135d64b
D
212 /* On VLV, FIFO will be shared by both SW and HW.
213 * So, we need to read the FREE_ENTRIES everytime */
214 if (IS_VALLEYVIEW(dev_priv->dev))
c32e3788 215 dev_priv->uncore.fifo_count = fifo_free_entries(dev_priv);
5135d64b 216
907b28c5
CW
217 if (dev_priv->uncore.fifo_count < GT_FIFO_NUM_RESERVED_ENTRIES) {
218 int loop = 500;
c32e3788
DG
219 u32 fifo = fifo_free_entries(dev_priv);
220
907b28c5
CW
221 while (fifo <= GT_FIFO_NUM_RESERVED_ENTRIES && loop--) {
222 udelay(10);
c32e3788 223 fifo = fifo_free_entries(dev_priv);
907b28c5
CW
224 }
225 if (WARN_ON(loop < 0 && fifo <= GT_FIFO_NUM_RESERVED_ENTRIES))
226 ++ret;
227 dev_priv->uncore.fifo_count = fifo;
228 }
229 dev_priv->uncore.fifo_count--;
230
231 return ret;
232}
233
59bad947 234static void intel_uncore_fw_release_timer(unsigned long arg)
38cff0b1 235{
b2cff0db
CW
236 struct intel_uncore_forcewake_domain *domain = (void *)arg;
237 unsigned long irqflags;
38cff0b1 238
b2cff0db 239 assert_device_not_suspended(domain->i915);
38cff0b1 240
b2cff0db
CW
241 spin_lock_irqsave(&domain->i915->uncore.lock, irqflags);
242 if (WARN_ON(domain->wake_count == 0))
243 domain->wake_count++;
244
245 if (--domain->wake_count == 0)
246 domain->i915->uncore.funcs.force_wake_put(domain->i915,
247 1 << domain->id);
248
249 spin_unlock_irqrestore(&domain->i915->uncore.lock, irqflags);
38cff0b1
ZW
250}
251
b2cff0db 252void intel_uncore_forcewake_reset(struct drm_device *dev, bool restore)
38cff0b1 253{
b2cff0db 254 struct drm_i915_private *dev_priv = dev->dev_private;
48c1026a 255 unsigned long irqflags;
b2cff0db 256 struct intel_uncore_forcewake_domain *domain;
48c1026a
MK
257 int retry_count = 100;
258 enum forcewake_domain_id id;
259 enum forcewake_domains fw = 0, active_domains;
38cff0b1 260
b2cff0db
CW
261 /* Hold uncore.lock across reset to prevent any register access
262 * with forcewake not set correctly. Wait until all pending
263 * timers are run before holding.
264 */
265 while (1) {
266 active_domains = 0;
38cff0b1 267
b2cff0db
CW
268 for_each_fw_domain(domain, dev_priv, id) {
269 if (del_timer_sync(&domain->timer) == 0)
270 continue;
38cff0b1 271
59bad947 272 intel_uncore_fw_release_timer((unsigned long)domain);
b2cff0db 273 }
aec347ab 274
b2cff0db 275 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
b2ec142c 276
b2cff0db
CW
277 for_each_fw_domain(domain, dev_priv, id) {
278 if (timer_pending(&domain->timer))
279 active_domains |= (1 << id);
280 }
3123fcaf 281
b2cff0db
CW
282 if (active_domains == 0)
283 break;
aec347ab 284
b2cff0db
CW
285 if (--retry_count == 0) {
286 DRM_ERROR("Timed out waiting for forcewake timers to finish\n");
287 break;
288 }
0294ae7b 289
b2cff0db
CW
290 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
291 cond_resched();
292 }
0294ae7b 293
b2cff0db
CW
294 WARN_ON(active_domains);
295
296 for_each_fw_domain(domain, dev_priv, id)
297 if (domain->wake_count)
298 fw |= 1 << id;
299
300 if (fw)
301 dev_priv->uncore.funcs.force_wake_put(dev_priv, fw);
ef46e0d2 302
05a2fb15 303 fw_domains_reset(dev_priv, FORCEWAKE_ALL);
38cff0b1 304
0294ae7b 305 if (restore) { /* If reset with a user forcewake, try to restore */
0294ae7b
CW
306 if (fw)
307 dev_priv->uncore.funcs.force_wake_get(dev_priv, fw);
308
309 if (IS_GEN6(dev) || IS_GEN7(dev))
310 dev_priv->uncore.fifo_count =
c32e3788 311 fifo_free_entries(dev_priv);
0294ae7b
CW
312 }
313
b2cff0db 314 if (!restore)
59bad947 315 assert_forcewakes_inactive(dev_priv);
b2cff0db 316
0294ae7b 317 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
ef46e0d2
DV
318}
319
f9b3927a 320static void intel_uncore_ellc_detect(struct drm_device *dev)
907b28c5
CW
321{
322 struct drm_i915_private *dev_priv = dev->dev_private;
323
e25dca86
DL
324 if ((IS_HASWELL(dev) || IS_BROADWELL(dev) ||
325 INTEL_INFO(dev)->gen >= 9) &&
2db59d53 326 (__raw_i915_read32(dev_priv, HSW_EDRAM_PRESENT) & EDRAM_ENABLED)) {
18ce3994
BW
327 /* The docs do not explain exactly how the calculation can be
328 * made. It is somewhat guessable, but for now, it's always
329 * 128MB.
330 * NB: We can't write IDICR yet because we do not have gt funcs
331 * set up */
332 dev_priv->ellc_size = 128;
333 DRM_INFO("Found %zuMB of eLLC\n", dev_priv->ellc_size);
334 }
f9b3927a
MK
335}
336
337static void __intel_uncore_early_sanitize(struct drm_device *dev,
338 bool restore_forcewake)
339{
340 struct drm_i915_private *dev_priv = dev->dev_private;
341
342 if (HAS_FPGA_DBG_UNCLAIMED(dev))
343 __raw_i915_write32(dev_priv, FPGA_DBG, FPGA_DBG_RM_NOCLAIM);
907b28c5 344
97058870
VS
345 /* clear out old GT FIFO errors */
346 if (IS_GEN6(dev) || IS_GEN7(dev))
347 __raw_i915_write32(dev_priv, GTFIFODBG,
348 __raw_i915_read32(dev_priv, GTFIFODBG));
349
a04f90a3
D
350 /* WaDisableShadowRegForCpd:chv */
351 if (IS_CHERRYVIEW(dev)) {
352 __raw_i915_write32(dev_priv, GTFIFOCTL,
353 __raw_i915_read32(dev_priv, GTFIFOCTL) |
354 GT_FIFO_CTL_BLOCK_ALL_POLICY_STALL |
355 GT_FIFO_CTL_RC6_POLICY_STALL);
356 }
357
10018603 358 intel_uncore_forcewake_reset(dev, restore_forcewake);
521198a2
MK
359}
360
ed493883
ID
361void intel_uncore_early_sanitize(struct drm_device *dev, bool restore_forcewake)
362{
363 __intel_uncore_early_sanitize(dev, restore_forcewake);
364 i915_check_and_clear_faults(dev);
365}
366
521198a2
MK
367void intel_uncore_sanitize(struct drm_device *dev)
368{
907b28c5
CW
369 /* BIOS often leaves RC6 enabled, but disable it for hw init */
370 intel_disable_gt_powersave(dev);
371}
372
a6111f7b
CW
373static void __intel_uncore_forcewake_get(struct drm_i915_private *dev_priv,
374 enum forcewake_domains fw_domains)
375{
376 struct intel_uncore_forcewake_domain *domain;
377 enum forcewake_domain_id id;
378
379 if (!dev_priv->uncore.funcs.force_wake_get)
380 return;
381
382 fw_domains &= dev_priv->uncore.fw_domains;
383
384 for_each_fw_domain_mask(domain, fw_domains, dev_priv, id) {
385 if (domain->wake_count++)
386 fw_domains &= ~(1 << id);
387 }
388
389 if (fw_domains)
390 dev_priv->uncore.funcs.force_wake_get(dev_priv, fw_domains);
391}
392
59bad947
MK
393/**
394 * intel_uncore_forcewake_get - grab forcewake domain references
395 * @dev_priv: i915 device instance
396 * @fw_domains: forcewake domains to get reference on
397 *
398 * This function can be used get GT's forcewake domain references.
399 * Normal register access will handle the forcewake domains automatically.
400 * However if some sequence requires the GT to not power down a particular
401 * forcewake domains this function should be called at the beginning of the
402 * sequence. And subsequently the reference should be dropped by symmetric
403 * call to intel_unforce_forcewake_put(). Usually caller wants all the domains
404 * to be kept awake so the @fw_domains would be then FORCEWAKE_ALL.
907b28c5 405 */
59bad947 406void intel_uncore_forcewake_get(struct drm_i915_private *dev_priv,
48c1026a 407 enum forcewake_domains fw_domains)
907b28c5
CW
408{
409 unsigned long irqflags;
410
ab484f8f
BW
411 if (!dev_priv->uncore.funcs.force_wake_get)
412 return;
413
6daccb0b 414 WARN_ON(dev_priv->pm.suspended);
c8c8fb33 415
6daccb0b 416 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
a6111f7b 417 __intel_uncore_forcewake_get(dev_priv, fw_domains);
907b28c5
CW
418 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
419}
420
59bad947 421/**
a6111f7b 422 * intel_uncore_forcewake_get__locked - grab forcewake domain references
59bad947 423 * @dev_priv: i915 device instance
a6111f7b 424 * @fw_domains: forcewake domains to get reference on
59bad947 425 *
a6111f7b
CW
426 * See intel_uncore_forcewake_get(). This variant places the onus
427 * on the caller to explicitly handle the dev_priv->uncore.lock spinlock.
907b28c5 428 */
a6111f7b
CW
429void intel_uncore_forcewake_get__locked(struct drm_i915_private *dev_priv,
430 enum forcewake_domains fw_domains)
431{
432 assert_spin_locked(&dev_priv->uncore.lock);
433
434 if (!dev_priv->uncore.funcs.force_wake_get)
435 return;
436
437 __intel_uncore_forcewake_get(dev_priv, fw_domains);
438}
439
440static void __intel_uncore_forcewake_put(struct drm_i915_private *dev_priv,
441 enum forcewake_domains fw_domains)
907b28c5 442{
b2cff0db 443 struct intel_uncore_forcewake_domain *domain;
48c1026a 444 enum forcewake_domain_id id;
907b28c5 445
ab484f8f
BW
446 if (!dev_priv->uncore.funcs.force_wake_put)
447 return;
448
b2cff0db
CW
449 fw_domains &= dev_priv->uncore.fw_domains;
450
b2cff0db
CW
451 for_each_fw_domain_mask(domain, fw_domains, dev_priv, id) {
452 if (WARN_ON(domain->wake_count == 0))
453 continue;
454
455 if (--domain->wake_count)
456 continue;
457
458 domain->wake_count++;
05a2fb15 459 fw_domain_arm_timer(domain);
aec347ab 460 }
a6111f7b 461}
dc9fb09c 462
a6111f7b
CW
463/**
464 * intel_uncore_forcewake_put - release a forcewake domain reference
465 * @dev_priv: i915 device instance
466 * @fw_domains: forcewake domains to put references
467 *
468 * This function drops the device-level forcewakes for specified
469 * domains obtained by intel_uncore_forcewake_get().
470 */
471void intel_uncore_forcewake_put(struct drm_i915_private *dev_priv,
472 enum forcewake_domains fw_domains)
473{
474 unsigned long irqflags;
475
476 if (!dev_priv->uncore.funcs.force_wake_put)
477 return;
478
479 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
480 __intel_uncore_forcewake_put(dev_priv, fw_domains);
907b28c5
CW
481 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
482}
483
a6111f7b
CW
484/**
485 * intel_uncore_forcewake_put__locked - grab forcewake domain references
486 * @dev_priv: i915 device instance
487 * @fw_domains: forcewake domains to get reference on
488 *
489 * See intel_uncore_forcewake_put(). This variant places the onus
490 * on the caller to explicitly handle the dev_priv->uncore.lock spinlock.
491 */
492void intel_uncore_forcewake_put__locked(struct drm_i915_private *dev_priv,
493 enum forcewake_domains fw_domains)
494{
495 assert_spin_locked(&dev_priv->uncore.lock);
496
497 if (!dev_priv->uncore.funcs.force_wake_put)
498 return;
499
500 __intel_uncore_forcewake_put(dev_priv, fw_domains);
501}
502
59bad947 503void assert_forcewakes_inactive(struct drm_i915_private *dev_priv)
e998c40f 504{
b2cff0db 505 struct intel_uncore_forcewake_domain *domain;
48c1026a 506 enum forcewake_domain_id id;
b2cff0db 507
e998c40f
PZ
508 if (!dev_priv->uncore.funcs.force_wake_get)
509 return;
510
05a2fb15 511 for_each_fw_domain(domain, dev_priv, id)
b2cff0db 512 WARN_ON(domain->wake_count);
e998c40f
PZ
513}
514
907b28c5 515/* We give fast paths for the really cool registers */
ded17493 516#define NEEDS_FORCE_WAKE(reg) \
ab484f8f 517 ((reg) < 0x40000 && (reg) != FORCEWAKE)
907b28c5 518
1938e59a 519#define REG_RANGE(reg, start, end) ((reg) >= (start) && (reg) < (end))
38fb6a40 520
1938e59a
D
521#define FORCEWAKE_VLV_RENDER_RANGE_OFFSET(reg) \
522 (REG_RANGE((reg), 0x2000, 0x4000) || \
523 REG_RANGE((reg), 0x5000, 0x8000) || \
524 REG_RANGE((reg), 0xB000, 0x12000) || \
525 REG_RANGE((reg), 0x2E000, 0x30000))
526
527#define FORCEWAKE_VLV_MEDIA_RANGE_OFFSET(reg) \
528 (REG_RANGE((reg), 0x12000, 0x14000) || \
529 REG_RANGE((reg), 0x22000, 0x24000) || \
530 REG_RANGE((reg), 0x30000, 0x40000))
531
532#define FORCEWAKE_CHV_RENDER_RANGE_OFFSET(reg) \
533 (REG_RANGE((reg), 0x2000, 0x4000) || \
db5ff4ac 534 REG_RANGE((reg), 0x5200, 0x8000) || \
1938e59a 535 REG_RANGE((reg), 0x8300, 0x8500) || \
db5ff4ac 536 REG_RANGE((reg), 0xB000, 0xB480) || \
1938e59a
D
537 REG_RANGE((reg), 0xE000, 0xE800))
538
539#define FORCEWAKE_CHV_MEDIA_RANGE_OFFSET(reg) \
540 (REG_RANGE((reg), 0x8800, 0x8900) || \
541 REG_RANGE((reg), 0xD000, 0xD800) || \
542 REG_RANGE((reg), 0x12000, 0x14000) || \
543 REG_RANGE((reg), 0x1A000, 0x1C000) || \
544 REG_RANGE((reg), 0x1E800, 0x1EA00) || \
db5ff4ac 545 REG_RANGE((reg), 0x30000, 0x38000))
1938e59a
D
546
547#define FORCEWAKE_CHV_COMMON_RANGE_OFFSET(reg) \
548 (REG_RANGE((reg), 0x4000, 0x5000) || \
549 REG_RANGE((reg), 0x8000, 0x8300) || \
550 REG_RANGE((reg), 0x8500, 0x8600) || \
551 REG_RANGE((reg), 0x9000, 0xB000) || \
db5ff4ac 552 REG_RANGE((reg), 0xF000, 0x10000))
38fb6a40 553
4597a88a 554#define FORCEWAKE_GEN9_UNCORE_RANGE_OFFSET(reg) \
8ee558d8 555 REG_RANGE((reg), 0xB00, 0x2000)
4597a88a
ZW
556
557#define FORCEWAKE_GEN9_RENDER_RANGE_OFFSET(reg) \
8ee558d8
AG
558 (REG_RANGE((reg), 0x2000, 0x2700) || \
559 REG_RANGE((reg), 0x3000, 0x4000) || \
4597a88a 560 REG_RANGE((reg), 0x5200, 0x8000) || \
8ee558d8 561 REG_RANGE((reg), 0x8140, 0x8160) || \
4597a88a
ZW
562 REG_RANGE((reg), 0x8300, 0x8500) || \
563 REG_RANGE((reg), 0x8C00, 0x8D00) || \
564 REG_RANGE((reg), 0xB000, 0xB480) || \
8ee558d8
AG
565 REG_RANGE((reg), 0xE000, 0xE900) || \
566 REG_RANGE((reg), 0x24400, 0x24800))
4597a88a
ZW
567
568#define FORCEWAKE_GEN9_MEDIA_RANGE_OFFSET(reg) \
8ee558d8
AG
569 (REG_RANGE((reg), 0x8130, 0x8140) || \
570 REG_RANGE((reg), 0x8800, 0x8A00) || \
4597a88a
ZW
571 REG_RANGE((reg), 0xD000, 0xD800) || \
572 REG_RANGE((reg), 0x12000, 0x14000) || \
573 REG_RANGE((reg), 0x1A000, 0x1EA00) || \
574 REG_RANGE((reg), 0x30000, 0x40000))
575
576#define FORCEWAKE_GEN9_COMMON_RANGE_OFFSET(reg) \
577 REG_RANGE((reg), 0x9400, 0x9800)
578
579#define FORCEWAKE_GEN9_BLITTER_RANGE_OFFSET(reg) \
580 ((reg) < 0x40000 &&\
581 !FORCEWAKE_GEN9_UNCORE_RANGE_OFFSET(reg) && \
582 !FORCEWAKE_GEN9_RENDER_RANGE_OFFSET(reg) && \
583 !FORCEWAKE_GEN9_MEDIA_RANGE_OFFSET(reg) && \
584 !FORCEWAKE_GEN9_COMMON_RANGE_OFFSET(reg))
585
907b28c5
CW
586static void
587ilk_dummy_write(struct drm_i915_private *dev_priv)
588{
589 /* WaIssueDummyWriteToWakeupFromRC6:ilk Issue a dummy write to wake up
590 * the chip from rc6 before touching it for real. MI_MODE is masked,
591 * hence harmless to write 0 into. */
6af5d92f 592 __raw_i915_write32(dev_priv, MI_MODE, 0);
907b28c5
CW
593}
594
595static void
5978118c
PZ
596hsw_unclaimed_reg_debug(struct drm_i915_private *dev_priv, u32 reg, bool read,
597 bool before)
907b28c5 598{
5978118c
PZ
599 const char *op = read ? "reading" : "writing to";
600 const char *when = before ? "before" : "after";
601
602 if (!i915.mmio_debug)
603 return;
604
ab484f8f 605 if (__raw_i915_read32(dev_priv, FPGA_DBG) & FPGA_DBG_RM_NOCLAIM) {
5978118c
PZ
606 WARN(1, "Unclaimed register detected %s %s register 0x%x\n",
607 when, op, reg);
6af5d92f 608 __raw_i915_write32(dev_priv, FPGA_DBG, FPGA_DBG_RM_NOCLAIM);
48572edd 609 i915.mmio_debug--; /* Only report the first N failures */
907b28c5
CW
610 }
611}
612
613static void
5978118c 614hsw_unclaimed_reg_detect(struct drm_i915_private *dev_priv)
907b28c5 615{
48572edd
CW
616 static bool mmio_debug_once = true;
617
618 if (i915.mmio_debug || !mmio_debug_once)
5978118c
PZ
619 return;
620
ab484f8f 621 if (__raw_i915_read32(dev_priv, FPGA_DBG) & FPGA_DBG_RM_NOCLAIM) {
48572edd
CW
622 DRM_DEBUG("Unclaimed register detected, "
623 "enabling oneshot unclaimed register reporting. "
624 "Please use i915.mmio_debug=N for more information.\n");
6af5d92f 625 __raw_i915_write32(dev_priv, FPGA_DBG, FPGA_DBG_RM_NOCLAIM);
48572edd 626 i915.mmio_debug = mmio_debug_once--;
907b28c5
CW
627 }
628}
629
51f67885 630#define GEN2_READ_HEADER(x) \
5d738795 631 u##x val = 0; \
51f67885 632 assert_device_not_suspended(dev_priv);
5d738795 633
51f67885 634#define GEN2_READ_FOOTER \
5d738795
BW
635 trace_i915_reg_rw(false, reg, val, sizeof(val), trace); \
636 return val
637
51f67885 638#define __gen2_read(x) \
0b274481 639static u##x \
51f67885
CW
640gen2_read##x(struct drm_i915_private *dev_priv, off_t reg, bool trace) { \
641 GEN2_READ_HEADER(x); \
3967018e 642 val = __raw_i915_read##x(dev_priv, reg); \
51f67885 643 GEN2_READ_FOOTER; \
3967018e
BW
644}
645
646#define __gen5_read(x) \
647static u##x \
648gen5_read##x(struct drm_i915_private *dev_priv, off_t reg, bool trace) { \
51f67885 649 GEN2_READ_HEADER(x); \
3967018e
BW
650 ilk_dummy_write(dev_priv); \
651 val = __raw_i915_read##x(dev_priv, reg); \
51f67885 652 GEN2_READ_FOOTER; \
3967018e
BW
653}
654
51f67885
CW
655__gen5_read(8)
656__gen5_read(16)
657__gen5_read(32)
658__gen5_read(64)
659__gen2_read(8)
660__gen2_read(16)
661__gen2_read(32)
662__gen2_read(64)
663
664#undef __gen5_read
665#undef __gen2_read
666
667#undef GEN2_READ_FOOTER
668#undef GEN2_READ_HEADER
669
670#define GEN6_READ_HEADER(x) \
671 unsigned long irqflags; \
672 u##x val = 0; \
673 assert_device_not_suspended(dev_priv); \
674 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags)
675
676#define GEN6_READ_FOOTER \
677 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags); \
678 trace_i915_reg_rw(false, reg, val, sizeof(val), trace); \
679 return val
680
b2cff0db 681static inline void __force_wake_get(struct drm_i915_private *dev_priv,
48c1026a 682 enum forcewake_domains fw_domains)
b2cff0db
CW
683{
684 struct intel_uncore_forcewake_domain *domain;
48c1026a 685 enum forcewake_domain_id id;
b2cff0db
CW
686
687 if (WARN_ON(!fw_domains))
688 return;
689
690 /* Ideally GCC would be constant-fold and eliminate this loop */
05a2fb15 691 for_each_fw_domain_mask(domain, fw_domains, dev_priv, id) {
b2cff0db 692 if (domain->wake_count) {
05a2fb15 693 fw_domains &= ~(1 << id);
b2cff0db
CW
694 continue;
695 }
696
697 domain->wake_count++;
05a2fb15 698 fw_domain_arm_timer(domain);
b2cff0db
CW
699 }
700
701 if (fw_domains)
702 dev_priv->uncore.funcs.force_wake_get(dev_priv, fw_domains);
703}
704
3be0bf5a
YZ
705#define __vgpu_read(x) \
706static u##x \
707vgpu_read##x(struct drm_i915_private *dev_priv, off_t reg, bool trace) { \
708 GEN6_READ_HEADER(x); \
709 val = __raw_i915_read##x(dev_priv, reg); \
710 GEN6_READ_FOOTER; \
711}
712
3967018e
BW
713#define __gen6_read(x) \
714static u##x \
715gen6_read##x(struct drm_i915_private *dev_priv, off_t reg, bool trace) { \
51f67885 716 GEN6_READ_HEADER(x); \
5978118c 717 hsw_unclaimed_reg_debug(dev_priv, reg, true, true); \
ded17493 718 if (NEEDS_FORCE_WAKE(reg)) \
b2cff0db 719 __force_wake_get(dev_priv, FORCEWAKE_RENDER); \
dc9fb09c 720 val = __raw_i915_read##x(dev_priv, reg); \
5978118c 721 hsw_unclaimed_reg_debug(dev_priv, reg, true, false); \
51f67885 722 GEN6_READ_FOOTER; \
907b28c5
CW
723}
724
940aece4
D
725#define __vlv_read(x) \
726static u##x \
727vlv_read##x(struct drm_i915_private *dev_priv, off_t reg, bool trace) { \
51f67885 728 GEN6_READ_HEADER(x); \
b2cff0db
CW
729 if (FORCEWAKE_VLV_RENDER_RANGE_OFFSET(reg)) \
730 __force_wake_get(dev_priv, FORCEWAKE_RENDER); \
731 else if (FORCEWAKE_VLV_MEDIA_RANGE_OFFSET(reg)) \
732 __force_wake_get(dev_priv, FORCEWAKE_MEDIA); \
6fe72865 733 val = __raw_i915_read##x(dev_priv, reg); \
51f67885 734 GEN6_READ_FOOTER; \
940aece4
D
735}
736
1938e59a
D
737#define __chv_read(x) \
738static u##x \
739chv_read##x(struct drm_i915_private *dev_priv, off_t reg, bool trace) { \
51f67885 740 GEN6_READ_HEADER(x); \
b2cff0db
CW
741 if (FORCEWAKE_CHV_RENDER_RANGE_OFFSET(reg)) \
742 __force_wake_get(dev_priv, FORCEWAKE_RENDER); \
743 else if (FORCEWAKE_CHV_MEDIA_RANGE_OFFSET(reg)) \
744 __force_wake_get(dev_priv, FORCEWAKE_MEDIA); \
745 else if (FORCEWAKE_CHV_COMMON_RANGE_OFFSET(reg)) \
746 __force_wake_get(dev_priv, \
747 FORCEWAKE_RENDER | FORCEWAKE_MEDIA); \
1938e59a 748 val = __raw_i915_read##x(dev_priv, reg); \
51f67885 749 GEN6_READ_FOOTER; \
1938e59a 750}
940aece4 751
ded17493 752#define SKL_NEEDS_FORCE_WAKE(reg) \
4597a88a
ZW
753 ((reg) < 0x40000 && !FORCEWAKE_GEN9_UNCORE_RANGE_OFFSET(reg))
754
755#define __gen9_read(x) \
756static u##x \
757gen9_read##x(struct drm_i915_private *dev_priv, off_t reg, bool trace) { \
48c1026a 758 enum forcewake_domains fw_engine; \
51f67885 759 GEN6_READ_HEADER(x); \
6c908bf4 760 hsw_unclaimed_reg_debug(dev_priv, reg, true, true); \
ded17493 761 if (!SKL_NEEDS_FORCE_WAKE(reg)) \
b2cff0db 762 fw_engine = 0; \
ded17493 763 else if (FORCEWAKE_GEN9_RENDER_RANGE_OFFSET(reg)) \
b2cff0db
CW
764 fw_engine = FORCEWAKE_RENDER; \
765 else if (FORCEWAKE_GEN9_MEDIA_RANGE_OFFSET(reg)) \
766 fw_engine = FORCEWAKE_MEDIA; \
767 else if (FORCEWAKE_GEN9_COMMON_RANGE_OFFSET(reg)) \
768 fw_engine = FORCEWAKE_RENDER | FORCEWAKE_MEDIA; \
769 else \
770 fw_engine = FORCEWAKE_BLITTER; \
771 if (fw_engine) \
772 __force_wake_get(dev_priv, fw_engine); \
773 val = __raw_i915_read##x(dev_priv, reg); \
6c908bf4 774 hsw_unclaimed_reg_debug(dev_priv, reg, true, false); \
51f67885 775 GEN6_READ_FOOTER; \
4597a88a
ZW
776}
777
3be0bf5a
YZ
778__vgpu_read(8)
779__vgpu_read(16)
780__vgpu_read(32)
781__vgpu_read(64)
4597a88a
ZW
782__gen9_read(8)
783__gen9_read(16)
784__gen9_read(32)
785__gen9_read(64)
1938e59a
D
786__chv_read(8)
787__chv_read(16)
788__chv_read(32)
789__chv_read(64)
940aece4
D
790__vlv_read(8)
791__vlv_read(16)
792__vlv_read(32)
793__vlv_read(64)
3967018e
BW
794__gen6_read(8)
795__gen6_read(16)
796__gen6_read(32)
797__gen6_read(64)
3967018e 798
4597a88a 799#undef __gen9_read
1938e59a 800#undef __chv_read
940aece4 801#undef __vlv_read
3967018e 802#undef __gen6_read
3be0bf5a 803#undef __vgpu_read
51f67885
CW
804#undef GEN6_READ_FOOTER
805#undef GEN6_READ_HEADER
5d738795 806
51f67885 807#define GEN2_WRITE_HEADER \
5d738795 808 trace_i915_reg_rw(true, reg, val, sizeof(val), trace); \
6f0ea9e2 809 assert_device_not_suspended(dev_priv); \
907b28c5 810
51f67885 811#define GEN2_WRITE_FOOTER
0d965301 812
51f67885 813#define __gen2_write(x) \
0b274481 814static void \
51f67885
CW
815gen2_write##x(struct drm_i915_private *dev_priv, off_t reg, u##x val, bool trace) { \
816 GEN2_WRITE_HEADER; \
4032ef43 817 __raw_i915_write##x(dev_priv, reg, val); \
51f67885 818 GEN2_WRITE_FOOTER; \
4032ef43
BW
819}
820
821#define __gen5_write(x) \
822static void \
823gen5_write##x(struct drm_i915_private *dev_priv, off_t reg, u##x val, bool trace) { \
51f67885 824 GEN2_WRITE_HEADER; \
4032ef43
BW
825 ilk_dummy_write(dev_priv); \
826 __raw_i915_write##x(dev_priv, reg, val); \
51f67885 827 GEN2_WRITE_FOOTER; \
4032ef43
BW
828}
829
51f67885
CW
830__gen5_write(8)
831__gen5_write(16)
832__gen5_write(32)
833__gen5_write(64)
834__gen2_write(8)
835__gen2_write(16)
836__gen2_write(32)
837__gen2_write(64)
838
839#undef __gen5_write
840#undef __gen2_write
841
842#undef GEN2_WRITE_FOOTER
843#undef GEN2_WRITE_HEADER
844
845#define GEN6_WRITE_HEADER \
846 unsigned long irqflags; \
847 trace_i915_reg_rw(true, reg, val, sizeof(val), trace); \
848 assert_device_not_suspended(dev_priv); \
849 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags)
850
851#define GEN6_WRITE_FOOTER \
852 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags)
853
4032ef43
BW
854#define __gen6_write(x) \
855static void \
856gen6_write##x(struct drm_i915_private *dev_priv, off_t reg, u##x val, bool trace) { \
857 u32 __fifo_ret = 0; \
51f67885 858 GEN6_WRITE_HEADER; \
ded17493 859 if (NEEDS_FORCE_WAKE(reg)) { \
4032ef43
BW
860 __fifo_ret = __gen6_gt_wait_for_fifo(dev_priv); \
861 } \
862 __raw_i915_write##x(dev_priv, reg, val); \
863 if (unlikely(__fifo_ret)) { \
864 gen6_gt_check_fifodbg(dev_priv); \
865 } \
51f67885 866 GEN6_WRITE_FOOTER; \
4032ef43
BW
867}
868
869#define __hsw_write(x) \
870static void \
871hsw_write##x(struct drm_i915_private *dev_priv, off_t reg, u##x val, bool trace) { \
907b28c5 872 u32 __fifo_ret = 0; \
51f67885 873 GEN6_WRITE_HEADER; \
ded17493 874 if (NEEDS_FORCE_WAKE(reg)) { \
907b28c5
CW
875 __fifo_ret = __gen6_gt_wait_for_fifo(dev_priv); \
876 } \
5978118c 877 hsw_unclaimed_reg_debug(dev_priv, reg, false, true); \
6af5d92f 878 __raw_i915_write##x(dev_priv, reg, val); \
907b28c5
CW
879 if (unlikely(__fifo_ret)) { \
880 gen6_gt_check_fifodbg(dev_priv); \
881 } \
5978118c
PZ
882 hsw_unclaimed_reg_debug(dev_priv, reg, false, false); \
883 hsw_unclaimed_reg_detect(dev_priv); \
51f67885 884 GEN6_WRITE_FOOTER; \
907b28c5 885}
3967018e 886
3be0bf5a
YZ
887#define __vgpu_write(x) \
888static void vgpu_write##x(struct drm_i915_private *dev_priv, \
889 off_t reg, u##x val, bool trace) { \
890 GEN6_WRITE_HEADER; \
891 __raw_i915_write##x(dev_priv, reg, val); \
892 GEN6_WRITE_FOOTER; \
893}
894
ab2aa47e
BW
895static const u32 gen8_shadowed_regs[] = {
896 FORCEWAKE_MT,
897 GEN6_RPNSWREQ,
898 GEN6_RC_VIDEO_FREQ,
899 RING_TAIL(RENDER_RING_BASE),
900 RING_TAIL(GEN6_BSD_RING_BASE),
901 RING_TAIL(VEBOX_RING_BASE),
902 RING_TAIL(BLT_RING_BASE),
903 /* TODO: Other registers are not yet used */
904};
905
906static bool is_gen8_shadowed(struct drm_i915_private *dev_priv, u32 reg)
907{
908 int i;
909 for (i = 0; i < ARRAY_SIZE(gen8_shadowed_regs); i++)
910 if (reg == gen8_shadowed_regs[i])
911 return true;
912
913 return false;
914}
915
916#define __gen8_write(x) \
917static void \
918gen8_write##x(struct drm_i915_private *dev_priv, off_t reg, u##x val, bool trace) { \
51f67885 919 GEN6_WRITE_HEADER; \
66bc2cab 920 hsw_unclaimed_reg_debug(dev_priv, reg, false, true); \
b2cff0db
CW
921 if (reg < 0x40000 && !is_gen8_shadowed(dev_priv, reg)) \
922 __force_wake_get(dev_priv, FORCEWAKE_RENDER); \
923 __raw_i915_write##x(dev_priv, reg, val); \
66bc2cab
PZ
924 hsw_unclaimed_reg_debug(dev_priv, reg, false, false); \
925 hsw_unclaimed_reg_detect(dev_priv); \
51f67885 926 GEN6_WRITE_FOOTER; \
ab2aa47e
BW
927}
928
1938e59a
D
929#define __chv_write(x) \
930static void \
931chv_write##x(struct drm_i915_private *dev_priv, off_t reg, u##x val, bool trace) { \
1938e59a 932 bool shadowed = is_gen8_shadowed(dev_priv, reg); \
51f67885 933 GEN6_WRITE_HEADER; \
1938e59a 934 if (!shadowed) { \
b2cff0db
CW
935 if (FORCEWAKE_CHV_RENDER_RANGE_OFFSET(reg)) \
936 __force_wake_get(dev_priv, FORCEWAKE_RENDER); \
937 else if (FORCEWAKE_CHV_MEDIA_RANGE_OFFSET(reg)) \
938 __force_wake_get(dev_priv, FORCEWAKE_MEDIA); \
939 else if (FORCEWAKE_CHV_COMMON_RANGE_OFFSET(reg)) \
940 __force_wake_get(dev_priv, FORCEWAKE_RENDER | FORCEWAKE_MEDIA); \
1938e59a 941 } \
1938e59a 942 __raw_i915_write##x(dev_priv, reg, val); \
51f67885 943 GEN6_WRITE_FOOTER; \
1938e59a
D
944}
945
7c859007
ZW
946static const u32 gen9_shadowed_regs[] = {
947 RING_TAIL(RENDER_RING_BASE),
948 RING_TAIL(GEN6_BSD_RING_BASE),
949 RING_TAIL(VEBOX_RING_BASE),
950 RING_TAIL(BLT_RING_BASE),
951 FORCEWAKE_BLITTER_GEN9,
952 FORCEWAKE_RENDER_GEN9,
953 FORCEWAKE_MEDIA_GEN9,
954 GEN6_RPNSWREQ,
955 GEN6_RC_VIDEO_FREQ,
956 /* TODO: Other registers are not yet used */
957};
958
959static bool is_gen9_shadowed(struct drm_i915_private *dev_priv, u32 reg)
960{
961 int i;
962 for (i = 0; i < ARRAY_SIZE(gen9_shadowed_regs); i++)
963 if (reg == gen9_shadowed_regs[i])
964 return true;
965
966 return false;
967}
968
4597a88a
ZW
969#define __gen9_write(x) \
970static void \
971gen9_write##x(struct drm_i915_private *dev_priv, off_t reg, u##x val, \
972 bool trace) { \
48c1026a 973 enum forcewake_domains fw_engine; \
51f67885 974 GEN6_WRITE_HEADER; \
6c908bf4 975 hsw_unclaimed_reg_debug(dev_priv, reg, false, true); \
ded17493 976 if (!SKL_NEEDS_FORCE_WAKE(reg) || \
b2cff0db
CW
977 is_gen9_shadowed(dev_priv, reg)) \
978 fw_engine = 0; \
979 else if (FORCEWAKE_GEN9_RENDER_RANGE_OFFSET(reg)) \
980 fw_engine = FORCEWAKE_RENDER; \
981 else if (FORCEWAKE_GEN9_MEDIA_RANGE_OFFSET(reg)) \
982 fw_engine = FORCEWAKE_MEDIA; \
983 else if (FORCEWAKE_GEN9_COMMON_RANGE_OFFSET(reg)) \
984 fw_engine = FORCEWAKE_RENDER | FORCEWAKE_MEDIA; \
985 else \
986 fw_engine = FORCEWAKE_BLITTER; \
987 if (fw_engine) \
988 __force_wake_get(dev_priv, fw_engine); \
989 __raw_i915_write##x(dev_priv, reg, val); \
6c908bf4
PZ
990 hsw_unclaimed_reg_debug(dev_priv, reg, false, false); \
991 hsw_unclaimed_reg_detect(dev_priv); \
51f67885 992 GEN6_WRITE_FOOTER; \
4597a88a
ZW
993}
994
995__gen9_write(8)
996__gen9_write(16)
997__gen9_write(32)
998__gen9_write(64)
1938e59a
D
999__chv_write(8)
1000__chv_write(16)
1001__chv_write(32)
1002__chv_write(64)
ab2aa47e
BW
1003__gen8_write(8)
1004__gen8_write(16)
1005__gen8_write(32)
1006__gen8_write(64)
4032ef43
BW
1007__hsw_write(8)
1008__hsw_write(16)
1009__hsw_write(32)
1010__hsw_write(64)
1011__gen6_write(8)
1012__gen6_write(16)
1013__gen6_write(32)
1014__gen6_write(64)
3be0bf5a
YZ
1015__vgpu_write(8)
1016__vgpu_write(16)
1017__vgpu_write(32)
1018__vgpu_write(64)
4032ef43 1019
4597a88a 1020#undef __gen9_write
1938e59a 1021#undef __chv_write
ab2aa47e 1022#undef __gen8_write
4032ef43
BW
1023#undef __hsw_write
1024#undef __gen6_write
3be0bf5a 1025#undef __vgpu_write
51f67885
CW
1026#undef GEN6_WRITE_FOOTER
1027#undef GEN6_WRITE_HEADER
907b28c5 1028
43d942a7
YZ
1029#define ASSIGN_WRITE_MMIO_VFUNCS(x) \
1030do { \
1031 dev_priv->uncore.funcs.mmio_writeb = x##_write8; \
1032 dev_priv->uncore.funcs.mmio_writew = x##_write16; \
1033 dev_priv->uncore.funcs.mmio_writel = x##_write32; \
1034 dev_priv->uncore.funcs.mmio_writeq = x##_write64; \
1035} while (0)
1036
1037#define ASSIGN_READ_MMIO_VFUNCS(x) \
1038do { \
1039 dev_priv->uncore.funcs.mmio_readb = x##_read8; \
1040 dev_priv->uncore.funcs.mmio_readw = x##_read16; \
1041 dev_priv->uncore.funcs.mmio_readl = x##_read32; \
1042 dev_priv->uncore.funcs.mmio_readq = x##_read64; \
1043} while (0)
1044
05a2fb15
MK
1045
1046static void fw_domain_init(struct drm_i915_private *dev_priv,
48c1026a
MK
1047 enum forcewake_domain_id domain_id,
1048 u32 reg_set, u32 reg_ack)
05a2fb15
MK
1049{
1050 struct intel_uncore_forcewake_domain *d;
1051
1052 if (WARN_ON(domain_id >= FW_DOMAIN_ID_COUNT))
1053 return;
1054
1055 d = &dev_priv->uncore.fw_domain[domain_id];
1056
1057 WARN_ON(d->wake_count);
1058
1059 d->wake_count = 0;
1060 d->reg_set = reg_set;
1061 d->reg_ack = reg_ack;
1062
1063 if (IS_GEN6(dev_priv)) {
1064 d->val_reset = 0;
1065 d->val_set = FORCEWAKE_KERNEL;
1066 d->val_clear = 0;
1067 } else {
8543747c 1068 /* WaRsClearFWBitsAtReset:bdw,skl */
05a2fb15
MK
1069 d->val_reset = _MASKED_BIT_DISABLE(0xffff);
1070 d->val_set = _MASKED_BIT_ENABLE(FORCEWAKE_KERNEL);
1071 d->val_clear = _MASKED_BIT_DISABLE(FORCEWAKE_KERNEL);
1072 }
1073
1074 if (IS_VALLEYVIEW(dev_priv))
1075 d->reg_post = FORCEWAKE_ACK_VLV;
1076 else if (IS_GEN6(dev_priv) || IS_GEN7(dev_priv) || IS_GEN8(dev_priv))
1077 d->reg_post = ECOBUS;
1078 else
1079 d->reg_post = 0;
1080
1081 d->i915 = dev_priv;
1082 d->id = domain_id;
1083
59bad947 1084 setup_timer(&d->timer, intel_uncore_fw_release_timer, (unsigned long)d);
05a2fb15
MK
1085
1086 dev_priv->uncore.fw_domains |= (1 << domain_id);
f9b3927a
MK
1087
1088 fw_domain_reset(d);
05a2fb15
MK
1089}
1090
f9b3927a 1091static void intel_uncore_fw_domains_init(struct drm_device *dev)
0b274481
BW
1092{
1093 struct drm_i915_private *dev_priv = dev->dev_private;
0b274481 1094
3225b2f9
MK
1095 if (INTEL_INFO(dev_priv->dev)->gen <= 5)
1096 return;
1097
38cff0b1 1098 if (IS_GEN9(dev)) {
05a2fb15
MK
1099 dev_priv->uncore.funcs.force_wake_get = fw_domains_get;
1100 dev_priv->uncore.funcs.force_wake_put = fw_domains_put;
1101 fw_domain_init(dev_priv, FW_DOMAIN_ID_RENDER,
1102 FORCEWAKE_RENDER_GEN9,
1103 FORCEWAKE_ACK_RENDER_GEN9);
1104 fw_domain_init(dev_priv, FW_DOMAIN_ID_BLITTER,
1105 FORCEWAKE_BLITTER_GEN9,
1106 FORCEWAKE_ACK_BLITTER_GEN9);
1107 fw_domain_init(dev_priv, FW_DOMAIN_ID_MEDIA,
1108 FORCEWAKE_MEDIA_GEN9, FORCEWAKE_ACK_MEDIA_GEN9);
38cff0b1 1109 } else if (IS_VALLEYVIEW(dev)) {
05a2fb15 1110 dev_priv->uncore.funcs.force_wake_get = fw_domains_get;
756c349d
MK
1111 if (!IS_CHERRYVIEW(dev))
1112 dev_priv->uncore.funcs.force_wake_put =
1113 fw_domains_put_with_fifo;
1114 else
1115 dev_priv->uncore.funcs.force_wake_put = fw_domains_put;
05a2fb15
MK
1116 fw_domain_init(dev_priv, FW_DOMAIN_ID_RENDER,
1117 FORCEWAKE_VLV, FORCEWAKE_ACK_VLV);
1118 fw_domain_init(dev_priv, FW_DOMAIN_ID_MEDIA,
1119 FORCEWAKE_MEDIA_VLV, FORCEWAKE_ACK_MEDIA_VLV);
f98cd096 1120 } else if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
05a2fb15
MK
1121 dev_priv->uncore.funcs.force_wake_get =
1122 fw_domains_get_with_thread_status;
1123 dev_priv->uncore.funcs.force_wake_put = fw_domains_put;
1124 fw_domain_init(dev_priv, FW_DOMAIN_ID_RENDER,
1125 FORCEWAKE_MT, FORCEWAKE_ACK_HSW);
0b274481
BW
1126 } else if (IS_IVYBRIDGE(dev)) {
1127 u32 ecobus;
1128
1129 /* IVB configs may use multi-threaded forcewake */
1130
1131 /* A small trick here - if the bios hasn't configured
1132 * MT forcewake, and if the device is in RC6, then
1133 * force_wake_mt_get will not wake the device and the
1134 * ECOBUS read will return zero. Which will be
1135 * (correctly) interpreted by the test below as MT
1136 * forcewake being disabled.
1137 */
05a2fb15
MK
1138 dev_priv->uncore.funcs.force_wake_get =
1139 fw_domains_get_with_thread_status;
1140 dev_priv->uncore.funcs.force_wake_put =
1141 fw_domains_put_with_fifo;
1142
f9b3927a
MK
1143 /* We need to init first for ECOBUS access and then
1144 * determine later if we want to reinit, in case of MT access is
6ea2556f
MK
1145 * not working. In this stage we don't know which flavour this
1146 * ivb is, so it is better to reset also the gen6 fw registers
1147 * before the ecobus check.
f9b3927a 1148 */
6ea2556f
MK
1149
1150 __raw_i915_write32(dev_priv, FORCEWAKE, 0);
1151 __raw_posting_read(dev_priv, ECOBUS);
1152
05a2fb15
MK
1153 fw_domain_init(dev_priv, FW_DOMAIN_ID_RENDER,
1154 FORCEWAKE_MT, FORCEWAKE_MT_ACK);
f9b3927a 1155
0b274481 1156 mutex_lock(&dev->struct_mutex);
05a2fb15 1157 fw_domains_get_with_thread_status(dev_priv, FORCEWAKE_ALL);
0b274481 1158 ecobus = __raw_i915_read32(dev_priv, ECOBUS);
05a2fb15 1159 fw_domains_put_with_fifo(dev_priv, FORCEWAKE_ALL);
0b274481
BW
1160 mutex_unlock(&dev->struct_mutex);
1161
05a2fb15 1162 if (!(ecobus & FORCEWAKE_MT_ENABLE)) {
0b274481
BW
1163 DRM_INFO("No MT forcewake available on Ivybridge, this can result in issues\n");
1164 DRM_INFO("when using vblank-synced partial screen updates.\n");
05a2fb15
MK
1165 fw_domain_init(dev_priv, FW_DOMAIN_ID_RENDER,
1166 FORCEWAKE, FORCEWAKE_ACK);
0b274481
BW
1167 }
1168 } else if (IS_GEN6(dev)) {
1169 dev_priv->uncore.funcs.force_wake_get =
05a2fb15 1170 fw_domains_get_with_thread_status;
0b274481 1171 dev_priv->uncore.funcs.force_wake_put =
05a2fb15
MK
1172 fw_domains_put_with_fifo;
1173 fw_domain_init(dev_priv, FW_DOMAIN_ID_RENDER,
1174 FORCEWAKE, FORCEWAKE_ACK);
0b274481 1175 }
3225b2f9
MK
1176
1177 /* All future platforms are expected to require complex power gating */
1178 WARN_ON(dev_priv->uncore.fw_domains == 0);
f9b3927a
MK
1179}
1180
1181void intel_uncore_init(struct drm_device *dev)
1182{
1183 struct drm_i915_private *dev_priv = dev->dev_private;
1184
cf9d2890
YZ
1185 i915_check_vgpu(dev);
1186
f9b3927a
MK
1187 intel_uncore_ellc_detect(dev);
1188 intel_uncore_fw_domains_init(dev);
1189 __intel_uncore_early_sanitize(dev, false);
0b274481 1190
3967018e 1191 switch (INTEL_INFO(dev)->gen) {
ab2aa47e 1192 default:
4597a88a
ZW
1193 case 9:
1194 ASSIGN_WRITE_MMIO_VFUNCS(gen9);
1195 ASSIGN_READ_MMIO_VFUNCS(gen9);
1196 break;
1197 case 8:
1938e59a 1198 if (IS_CHERRYVIEW(dev)) {
43d942a7
YZ
1199 ASSIGN_WRITE_MMIO_VFUNCS(chv);
1200 ASSIGN_READ_MMIO_VFUNCS(chv);
1938e59a
D
1201
1202 } else {
43d942a7
YZ
1203 ASSIGN_WRITE_MMIO_VFUNCS(gen8);
1204 ASSIGN_READ_MMIO_VFUNCS(gen6);
1938e59a 1205 }
ab2aa47e 1206 break;
3967018e
BW
1207 case 7:
1208 case 6:
4032ef43 1209 if (IS_HASWELL(dev)) {
43d942a7 1210 ASSIGN_WRITE_MMIO_VFUNCS(hsw);
4032ef43 1211 } else {
43d942a7 1212 ASSIGN_WRITE_MMIO_VFUNCS(gen6);
4032ef43 1213 }
940aece4
D
1214
1215 if (IS_VALLEYVIEW(dev)) {
43d942a7 1216 ASSIGN_READ_MMIO_VFUNCS(vlv);
940aece4 1217 } else {
43d942a7 1218 ASSIGN_READ_MMIO_VFUNCS(gen6);
940aece4 1219 }
3967018e
BW
1220 break;
1221 case 5:
43d942a7
YZ
1222 ASSIGN_WRITE_MMIO_VFUNCS(gen5);
1223 ASSIGN_READ_MMIO_VFUNCS(gen5);
3967018e
BW
1224 break;
1225 case 4:
1226 case 3:
1227 case 2:
51f67885
CW
1228 ASSIGN_WRITE_MMIO_VFUNCS(gen2);
1229 ASSIGN_READ_MMIO_VFUNCS(gen2);
3967018e
BW
1230 break;
1231 }
ed493883 1232
3be0bf5a
YZ
1233 if (intel_vgpu_active(dev)) {
1234 ASSIGN_WRITE_MMIO_VFUNCS(vgpu);
1235 ASSIGN_READ_MMIO_VFUNCS(vgpu);
1236 }
1237
ed493883 1238 i915_check_and_clear_faults(dev);
0b274481 1239}
43d942a7
YZ
1240#undef ASSIGN_WRITE_MMIO_VFUNCS
1241#undef ASSIGN_READ_MMIO_VFUNCS
0b274481
BW
1242
1243void intel_uncore_fini(struct drm_device *dev)
1244{
0b274481
BW
1245 /* Paranoia: make sure we have disabled everything before we exit. */
1246 intel_uncore_sanitize(dev);
0294ae7b 1247 intel_uncore_forcewake_reset(dev, false);
0b274481
BW
1248}
1249
af76ae44
DL
1250#define GEN_RANGE(l, h) GENMASK(h, l)
1251
907b28c5
CW
1252static const struct register_whitelist {
1253 uint64_t offset;
1254 uint32_t size;
af76ae44
DL
1255 /* supported gens, 0x10 for 4, 0x30 for 4 and 5, etc. */
1256 uint32_t gen_bitmask;
907b28c5 1257} whitelist[] = {
c3f59a67 1258 { RING_TIMESTAMP(RENDER_RING_BASE), 8, GEN_RANGE(4, 9) },
907b28c5
CW
1259};
1260
1261int i915_reg_read_ioctl(struct drm_device *dev,
1262 void *data, struct drm_file *file)
1263{
1264 struct drm_i915_private *dev_priv = dev->dev_private;
1265 struct drm_i915_reg_read *reg = data;
1266 struct register_whitelist const *entry = whitelist;
648a9bc5
CW
1267 unsigned size;
1268 u64 offset;
cf67c70f 1269 int i, ret = 0;
907b28c5
CW
1270
1271 for (i = 0; i < ARRAY_SIZE(whitelist); i++, entry++) {
648a9bc5 1272 if (entry->offset == (reg->offset & -entry->size) &&
907b28c5
CW
1273 (1 << INTEL_INFO(dev)->gen & entry->gen_bitmask))
1274 break;
1275 }
1276
1277 if (i == ARRAY_SIZE(whitelist))
1278 return -EINVAL;
1279
648a9bc5
CW
1280 /* We use the low bits to encode extra flags as the register should
1281 * be naturally aligned (and those that are not so aligned merely
1282 * limit the available flags for that register).
1283 */
1284 offset = entry->offset;
1285 size = entry->size;
1286 size |= reg->offset ^ offset;
1287
cf67c70f
PZ
1288 intel_runtime_pm_get(dev_priv);
1289
648a9bc5
CW
1290 switch (size) {
1291 case 8 | 1:
1292 reg->val = I915_READ64_2x32(offset, offset+4);
1293 break;
907b28c5 1294 case 8:
648a9bc5 1295 reg->val = I915_READ64(offset);
907b28c5
CW
1296 break;
1297 case 4:
648a9bc5 1298 reg->val = I915_READ(offset);
907b28c5
CW
1299 break;
1300 case 2:
648a9bc5 1301 reg->val = I915_READ16(offset);
907b28c5
CW
1302 break;
1303 case 1:
648a9bc5 1304 reg->val = I915_READ8(offset);
907b28c5
CW
1305 break;
1306 default:
cf67c70f
PZ
1307 ret = -EINVAL;
1308 goto out;
907b28c5
CW
1309 }
1310
cf67c70f
PZ
1311out:
1312 intel_runtime_pm_put(dev_priv);
1313 return ret;
907b28c5
CW
1314}
1315
b6359918
MK
1316int i915_get_reset_stats_ioctl(struct drm_device *dev,
1317 void *data, struct drm_file *file)
1318{
1319 struct drm_i915_private *dev_priv = dev->dev_private;
1320 struct drm_i915_reset_stats *args = data;
1321 struct i915_ctx_hang_stats *hs;
273497e5 1322 struct intel_context *ctx;
b6359918
MK
1323 int ret;
1324
661df041
MK
1325 if (args->flags || args->pad)
1326 return -EINVAL;
1327
821d66dd 1328 if (args->ctx_id == DEFAULT_CONTEXT_HANDLE && !capable(CAP_SYS_ADMIN))
b6359918
MK
1329 return -EPERM;
1330
1331 ret = mutex_lock_interruptible(&dev->struct_mutex);
1332 if (ret)
1333 return ret;
1334
41bde553
BW
1335 ctx = i915_gem_context_get(file->driver_priv, args->ctx_id);
1336 if (IS_ERR(ctx)) {
b6359918 1337 mutex_unlock(&dev->struct_mutex);
41bde553 1338 return PTR_ERR(ctx);
b6359918 1339 }
41bde553 1340 hs = &ctx->hang_stats;
b6359918
MK
1341
1342 if (capable(CAP_SYS_ADMIN))
1343 args->reset_count = i915_reset_count(&dev_priv->gpu_error);
1344 else
1345 args->reset_count = 0;
1346
1347 args->batch_active = hs->batch_active;
1348 args->batch_pending = hs->batch_pending;
1349
1350 mutex_unlock(&dev->struct_mutex);
1351
1352 return 0;
1353}
1354
59ea9054 1355static int i915_reset_complete(struct drm_device *dev)
907b28c5
CW
1356{
1357 u8 gdrst;
59ea9054 1358 pci_read_config_byte(dev->pdev, I915_GDRST, &gdrst);
73bbf6bd 1359 return (gdrst & GRDOM_RESET_STATUS) == 0;
907b28c5
CW
1360}
1361
59ea9054 1362static int i915_do_reset(struct drm_device *dev)
907b28c5 1363{
73bbf6bd 1364 /* assert reset for at least 20 usec */
59ea9054 1365 pci_write_config_byte(dev->pdev, I915_GDRST, GRDOM_RESET_ENABLE);
73bbf6bd 1366 udelay(20);
59ea9054 1367 pci_write_config_byte(dev->pdev, I915_GDRST, 0);
907b28c5 1368
59ea9054 1369 return wait_for(i915_reset_complete(dev), 500);
73bbf6bd
VS
1370}
1371
1372static int g4x_reset_complete(struct drm_device *dev)
1373{
1374 u8 gdrst;
59ea9054 1375 pci_read_config_byte(dev->pdev, I915_GDRST, &gdrst);
73bbf6bd 1376 return (gdrst & GRDOM_RESET_ENABLE) == 0;
907b28c5
CW
1377}
1378
408d4b9e
VS
1379static int g33_do_reset(struct drm_device *dev)
1380{
408d4b9e
VS
1381 pci_write_config_byte(dev->pdev, I915_GDRST, GRDOM_RESET_ENABLE);
1382 return wait_for(g4x_reset_complete(dev), 500);
1383}
1384
fa4f53c4
VS
1385static int g4x_do_reset(struct drm_device *dev)
1386{
1387 struct drm_i915_private *dev_priv = dev->dev_private;
1388 int ret;
1389
59ea9054 1390 pci_write_config_byte(dev->pdev, I915_GDRST,
fa4f53c4 1391 GRDOM_RENDER | GRDOM_RESET_ENABLE);
73bbf6bd 1392 ret = wait_for(g4x_reset_complete(dev), 500);
fa4f53c4
VS
1393 if (ret)
1394 return ret;
1395
1396 /* WaVcpClkGateDisableForMediaReset:ctg,elk */
1397 I915_WRITE(VDECCLK_GATE_D, I915_READ(VDECCLK_GATE_D) | VCP_UNIT_CLOCK_GATE_DISABLE);
1398 POSTING_READ(VDECCLK_GATE_D);
1399
59ea9054 1400 pci_write_config_byte(dev->pdev, I915_GDRST,
fa4f53c4 1401 GRDOM_MEDIA | GRDOM_RESET_ENABLE);
73bbf6bd 1402 ret = wait_for(g4x_reset_complete(dev), 500);
fa4f53c4
VS
1403 if (ret)
1404 return ret;
1405
1406 /* WaVcpClkGateDisableForMediaReset:ctg,elk */
1407 I915_WRITE(VDECCLK_GATE_D, I915_READ(VDECCLK_GATE_D) & ~VCP_UNIT_CLOCK_GATE_DISABLE);
1408 POSTING_READ(VDECCLK_GATE_D);
1409
59ea9054 1410 pci_write_config_byte(dev->pdev, I915_GDRST, 0);
fa4f53c4
VS
1411
1412 return 0;
1413}
1414
907b28c5
CW
1415static int ironlake_do_reset(struct drm_device *dev)
1416{
1417 struct drm_i915_private *dev_priv = dev->dev_private;
907b28c5
CW
1418 int ret;
1419
c039b7f2 1420 I915_WRITE(ILK_GDSR,
0f08ffd6 1421 ILK_GRDOM_RENDER | ILK_GRDOM_RESET_ENABLE);
c039b7f2 1422 ret = wait_for((I915_READ(ILK_GDSR) &
b3a3f03d 1423 ILK_GRDOM_RESET_ENABLE) == 0, 500);
907b28c5
CW
1424 if (ret)
1425 return ret;
1426
c039b7f2 1427 I915_WRITE(ILK_GDSR,
0f08ffd6 1428 ILK_GRDOM_MEDIA | ILK_GRDOM_RESET_ENABLE);
c039b7f2 1429 ret = wait_for((I915_READ(ILK_GDSR) &
9aa7250f
VS
1430 ILK_GRDOM_RESET_ENABLE) == 0, 500);
1431 if (ret)
1432 return ret;
1433
c039b7f2 1434 I915_WRITE(ILK_GDSR, 0);
9aa7250f
VS
1435
1436 return 0;
907b28c5
CW
1437}
1438
1439static int gen6_do_reset(struct drm_device *dev)
1440{
1441 struct drm_i915_private *dev_priv = dev->dev_private;
1442 int ret;
907b28c5
CW
1443
1444 /* Reset the chip */
1445
1446 /* GEN6_GDRST is not in the gt power well, no need to check
1447 * for fifo space for the write or forcewake the chip for
1448 * the read
1449 */
6af5d92f 1450 __raw_i915_write32(dev_priv, GEN6_GDRST, GEN6_GRDOM_FULL);
907b28c5
CW
1451
1452 /* Spin waiting for the device to ack the reset request */
6af5d92f 1453 ret = wait_for((__raw_i915_read32(dev_priv, GEN6_GDRST) & GEN6_GRDOM_FULL) == 0, 500);
907b28c5 1454
0294ae7b 1455 intel_uncore_forcewake_reset(dev, true);
5babf0fc 1456
907b28c5
CW
1457 return ret;
1458}
1459
7fd2d269
MK
1460static int wait_for_register(struct drm_i915_private *dev_priv,
1461 const u32 reg,
1462 const u32 mask,
1463 const u32 value,
1464 const unsigned long timeout_ms)
1465{
1466 return wait_for((I915_READ(reg) & mask) == value, timeout_ms);
1467}
1468
1469static int gen8_do_reset(struct drm_device *dev)
1470{
1471 struct drm_i915_private *dev_priv = dev->dev_private;
1472 struct intel_engine_cs *engine;
1473 int i;
1474
1475 for_each_ring(engine, dev_priv, i) {
1476 I915_WRITE(RING_RESET_CTL(engine->mmio_base),
1477 _MASKED_BIT_ENABLE(RESET_CTL_REQUEST_RESET));
1478
1479 if (wait_for_register(dev_priv,
1480 RING_RESET_CTL(engine->mmio_base),
1481 RESET_CTL_READY_TO_RESET,
1482 RESET_CTL_READY_TO_RESET,
1483 700)) {
1484 DRM_ERROR("%s: reset request timeout\n", engine->name);
1485 goto not_ready;
1486 }
1487 }
1488
1489 return gen6_do_reset(dev);
1490
1491not_ready:
1492 for_each_ring(engine, dev_priv, i)
1493 I915_WRITE(RING_RESET_CTL(engine->mmio_base),
1494 _MASKED_BIT_DISABLE(RESET_CTL_REQUEST_RESET));
1495
1496 return -EIO;
1497}
1498
49e4d842 1499static int (*intel_get_gpu_reset(struct drm_device *dev))(struct drm_device *)
907b28c5 1500{
b1330fbb
CW
1501 if (!i915.reset)
1502 return NULL;
1503
7fd2d269
MK
1504 if (INTEL_INFO(dev)->gen >= 8)
1505 return gen8_do_reset;
1506 else if (INTEL_INFO(dev)->gen >= 6)
49e4d842 1507 return gen6_do_reset;
542c184f 1508 else if (IS_GEN5(dev))
49e4d842 1509 return ironlake_do_reset;
542c184f 1510 else if (IS_G4X(dev))
49e4d842 1511 return g4x_do_reset;
408d4b9e 1512 else if (IS_G33(dev))
49e4d842 1513 return g33_do_reset;
408d4b9e 1514 else if (INTEL_INFO(dev)->gen >= 3)
49e4d842 1515 return i915_do_reset;
542c184f 1516 else
49e4d842
CW
1517 return NULL;
1518}
1519
1520int intel_gpu_reset(struct drm_device *dev)
1521{
1522 int (*reset)(struct drm_device *);
1523
1524 reset = intel_get_gpu_reset(dev);
1525 if (reset == NULL)
542c184f 1526 return -ENODEV;
49e4d842
CW
1527
1528 return reset(dev);
1529}
1530
1531bool intel_has_gpu_reset(struct drm_device *dev)
1532{
1533 return intel_get_gpu_reset(dev) != NULL;
907b28c5
CW
1534}
1535
907b28c5
CW
1536void intel_uncore_check_errors(struct drm_device *dev)
1537{
1538 struct drm_i915_private *dev_priv = dev->dev_private;
1539
1540 if (HAS_FPGA_DBG_UNCLAIMED(dev) &&
6af5d92f 1541 (__raw_i915_read32(dev_priv, FPGA_DBG) & FPGA_DBG_RM_NOCLAIM)) {
907b28c5 1542 DRM_ERROR("Unclaimed register before interrupt\n");
6af5d92f 1543 __raw_i915_write32(dev_priv, FPGA_DBG, FPGA_DBG_RM_NOCLAIM);
907b28c5
CW
1544 }
1545}