]> git.proxmox.com Git - mirror_ubuntu-focal-kernel.git/blame - drivers/gpu/drm/i915/intel_uncore.c
drm/i915: Turn vgpu pdps into an array
[mirror_ubuntu-focal-kernel.git] / drivers / gpu / drm / i915 / intel_uncore.c
CommitLineData
907b28c5
CW
1/*
2 * Copyright © 2013 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 */
23
24#include "i915_drv.h"
25#include "intel_drv.h"
cf9d2890 26#include "i915_vgpu.h"
907b28c5 27
6daccb0b
CW
28#include <linux/pm_runtime.h>
29
83e33372 30#define FORCEWAKE_ACK_TIMEOUT_MS 50
907b28c5 31
75aa3f63 32#define __raw_posting_read(dev_priv__, reg__) (void)__raw_i915_read32((dev_priv__), (reg__))
6af5d92f 33
05a2fb15
MK
34static const char * const forcewake_domain_names[] = {
35 "render",
36 "blitter",
37 "media",
38};
39
40const char *
48c1026a 41intel_uncore_forcewake_domain_to_str(const enum forcewake_domain_id id)
05a2fb15 42{
53abb679 43 BUILD_BUG_ON(ARRAY_SIZE(forcewake_domain_names) != FW_DOMAIN_ID_COUNT);
05a2fb15
MK
44
45 if (id >= 0 && id < FW_DOMAIN_ID_COUNT)
46 return forcewake_domain_names[id];
47
48 WARN_ON(id);
49
50 return "unknown";
51}
52
b2ec142c
PZ
53static void
54assert_device_not_suspended(struct drm_i915_private *dev_priv)
55{
2b387059
CW
56 WARN_ONCE(HAS_RUNTIME_PM(dev_priv->dev) && dev_priv->pm.suspended,
57 "Device suspended\n");
b2ec142c 58}
6af5d92f 59
05a2fb15
MK
60static inline void
61fw_domain_reset(const struct intel_uncore_forcewake_domain *d)
907b28c5 62{
f9b3927a 63 WARN_ON(d->reg_set == 0);
05a2fb15 64 __raw_i915_write32(d->i915, d->reg_set, d->val_reset);
907b28c5
CW
65}
66
05a2fb15
MK
67static inline void
68fw_domain_arm_timer(struct intel_uncore_forcewake_domain *d)
907b28c5 69{
05a2fb15 70 mod_timer_pinned(&d->timer, jiffies + 1);
907b28c5
CW
71}
72
05a2fb15
MK
73static inline void
74fw_domain_wait_ack_clear(const struct intel_uncore_forcewake_domain *d)
907b28c5 75{
05a2fb15
MK
76 if (wait_for_atomic((__raw_i915_read32(d->i915, d->reg_ack) &
77 FORCEWAKE_KERNEL) == 0,
907b28c5 78 FORCEWAKE_ACK_TIMEOUT_MS))
05a2fb15
MK
79 DRM_ERROR("%s: timed out waiting for forcewake ack to clear.\n",
80 intel_uncore_forcewake_domain_to_str(d->id));
81}
907b28c5 82
05a2fb15
MK
83static inline void
84fw_domain_get(const struct intel_uncore_forcewake_domain *d)
85{
86 __raw_i915_write32(d->i915, d->reg_set, d->val_set);
87}
907b28c5 88
05a2fb15
MK
89static inline void
90fw_domain_wait_ack(const struct intel_uncore_forcewake_domain *d)
91{
92 if (wait_for_atomic((__raw_i915_read32(d->i915, d->reg_ack) &
93 FORCEWAKE_KERNEL),
907b28c5 94 FORCEWAKE_ACK_TIMEOUT_MS))
05a2fb15
MK
95 DRM_ERROR("%s: timed out waiting for forcewake ack request.\n",
96 intel_uncore_forcewake_domain_to_str(d->id));
97}
907b28c5 98
05a2fb15
MK
99static inline void
100fw_domain_put(const struct intel_uncore_forcewake_domain *d)
101{
102 __raw_i915_write32(d->i915, d->reg_set, d->val_clear);
907b28c5
CW
103}
104
05a2fb15
MK
105static inline void
106fw_domain_posting_read(const struct intel_uncore_forcewake_domain *d)
907b28c5 107{
05a2fb15
MK
108 /* something from same cacheline, but not from the set register */
109 if (d->reg_post)
110 __raw_posting_read(d->i915, d->reg_post);
907b28c5
CW
111}
112
05a2fb15 113static void
48c1026a 114fw_domains_get(struct drm_i915_private *dev_priv, enum forcewake_domains fw_domains)
907b28c5 115{
05a2fb15 116 struct intel_uncore_forcewake_domain *d;
48c1026a 117 enum forcewake_domain_id id;
907b28c5 118
05a2fb15
MK
119 for_each_fw_domain_mask(d, fw_domains, dev_priv, id) {
120 fw_domain_wait_ack_clear(d);
121 fw_domain_get(d);
05a2fb15
MK
122 fw_domain_wait_ack(d);
123 }
124}
907b28c5 125
05a2fb15 126static void
48c1026a 127fw_domains_put(struct drm_i915_private *dev_priv, enum forcewake_domains fw_domains)
05a2fb15
MK
128{
129 struct intel_uncore_forcewake_domain *d;
48c1026a 130 enum forcewake_domain_id id;
907b28c5 131
05a2fb15
MK
132 for_each_fw_domain_mask(d, fw_domains, dev_priv, id) {
133 fw_domain_put(d);
134 fw_domain_posting_read(d);
135 }
136}
907b28c5 137
05a2fb15
MK
138static void
139fw_domains_posting_read(struct drm_i915_private *dev_priv)
140{
141 struct intel_uncore_forcewake_domain *d;
48c1026a 142 enum forcewake_domain_id id;
05a2fb15
MK
143
144 /* No need to do for all, just do for first found */
145 for_each_fw_domain(d, dev_priv, id) {
146 fw_domain_posting_read(d);
147 break;
148 }
149}
150
151static void
48c1026a 152fw_domains_reset(struct drm_i915_private *dev_priv, enum forcewake_domains fw_domains)
05a2fb15
MK
153{
154 struct intel_uncore_forcewake_domain *d;
48c1026a 155 enum forcewake_domain_id id;
05a2fb15 156
3225b2f9
MK
157 if (dev_priv->uncore.fw_domains == 0)
158 return;
f9b3927a 159
05a2fb15
MK
160 for_each_fw_domain_mask(d, fw_domains, dev_priv, id)
161 fw_domain_reset(d);
162
163 fw_domains_posting_read(dev_priv);
164}
165
166static void __gen6_gt_wait_for_thread_c0(struct drm_i915_private *dev_priv)
167{
168 /* w/a for a sporadic read returning 0 by waiting for the GT
169 * thread to wake up.
170 */
171 if (wait_for_atomic_us((__raw_i915_read32(dev_priv, GEN6_GT_THREAD_STATUS_REG) &
172 GEN6_GT_THREAD_STATUS_CORE_MASK) == 0, 500))
173 DRM_ERROR("GT thread status wait timed out\n");
174}
175
176static void fw_domains_get_with_thread_status(struct drm_i915_private *dev_priv,
48c1026a 177 enum forcewake_domains fw_domains)
05a2fb15
MK
178{
179 fw_domains_get(dev_priv, fw_domains);
907b28c5 180
05a2fb15 181 /* WaRsForcewakeWaitTC0:snb,ivb,hsw,bdw,vlv */
c549f738 182 __gen6_gt_wait_for_thread_c0(dev_priv);
907b28c5
CW
183}
184
185static void gen6_gt_check_fifodbg(struct drm_i915_private *dev_priv)
186{
187 u32 gtfifodbg;
6af5d92f
CW
188
189 gtfifodbg = __raw_i915_read32(dev_priv, GTFIFODBG);
90f256b5
VS
190 if (WARN(gtfifodbg, "GT wake FIFO error 0x%x\n", gtfifodbg))
191 __raw_i915_write32(dev_priv, GTFIFODBG, gtfifodbg);
907b28c5
CW
192}
193
05a2fb15 194static void fw_domains_put_with_fifo(struct drm_i915_private *dev_priv,
48c1026a 195 enum forcewake_domains fw_domains)
907b28c5 196{
05a2fb15 197 fw_domains_put(dev_priv, fw_domains);
907b28c5
CW
198 gen6_gt_check_fifodbg(dev_priv);
199}
200
c32e3788
DG
201static inline u32 fifo_free_entries(struct drm_i915_private *dev_priv)
202{
203 u32 count = __raw_i915_read32(dev_priv, GTFIFOCTL);
204
205 return count & GT_FIFO_FREE_ENTRIES_MASK;
206}
207
907b28c5
CW
208static int __gen6_gt_wait_for_fifo(struct drm_i915_private *dev_priv)
209{
210 int ret = 0;
211
5135d64b
D
212 /* On VLV, FIFO will be shared by both SW and HW.
213 * So, we need to read the FREE_ENTRIES everytime */
214 if (IS_VALLEYVIEW(dev_priv->dev))
c32e3788 215 dev_priv->uncore.fifo_count = fifo_free_entries(dev_priv);
5135d64b 216
907b28c5
CW
217 if (dev_priv->uncore.fifo_count < GT_FIFO_NUM_RESERVED_ENTRIES) {
218 int loop = 500;
c32e3788
DG
219 u32 fifo = fifo_free_entries(dev_priv);
220
907b28c5
CW
221 while (fifo <= GT_FIFO_NUM_RESERVED_ENTRIES && loop--) {
222 udelay(10);
c32e3788 223 fifo = fifo_free_entries(dev_priv);
907b28c5
CW
224 }
225 if (WARN_ON(loop < 0 && fifo <= GT_FIFO_NUM_RESERVED_ENTRIES))
226 ++ret;
227 dev_priv->uncore.fifo_count = fifo;
228 }
229 dev_priv->uncore.fifo_count--;
230
231 return ret;
232}
233
59bad947 234static void intel_uncore_fw_release_timer(unsigned long arg)
38cff0b1 235{
b2cff0db
CW
236 struct intel_uncore_forcewake_domain *domain = (void *)arg;
237 unsigned long irqflags;
38cff0b1 238
b2cff0db 239 assert_device_not_suspended(domain->i915);
38cff0b1 240
b2cff0db
CW
241 spin_lock_irqsave(&domain->i915->uncore.lock, irqflags);
242 if (WARN_ON(domain->wake_count == 0))
243 domain->wake_count++;
244
245 if (--domain->wake_count == 0)
246 domain->i915->uncore.funcs.force_wake_put(domain->i915,
247 1 << domain->id);
248
249 spin_unlock_irqrestore(&domain->i915->uncore.lock, irqflags);
38cff0b1
ZW
250}
251
b2cff0db 252void intel_uncore_forcewake_reset(struct drm_device *dev, bool restore)
38cff0b1 253{
b2cff0db 254 struct drm_i915_private *dev_priv = dev->dev_private;
48c1026a 255 unsigned long irqflags;
b2cff0db 256 struct intel_uncore_forcewake_domain *domain;
48c1026a
MK
257 int retry_count = 100;
258 enum forcewake_domain_id id;
259 enum forcewake_domains fw = 0, active_domains;
38cff0b1 260
b2cff0db
CW
261 /* Hold uncore.lock across reset to prevent any register access
262 * with forcewake not set correctly. Wait until all pending
263 * timers are run before holding.
264 */
265 while (1) {
266 active_domains = 0;
38cff0b1 267
b2cff0db
CW
268 for_each_fw_domain(domain, dev_priv, id) {
269 if (del_timer_sync(&domain->timer) == 0)
270 continue;
38cff0b1 271
59bad947 272 intel_uncore_fw_release_timer((unsigned long)domain);
b2cff0db 273 }
aec347ab 274
b2cff0db 275 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
b2ec142c 276
b2cff0db
CW
277 for_each_fw_domain(domain, dev_priv, id) {
278 if (timer_pending(&domain->timer))
279 active_domains |= (1 << id);
280 }
3123fcaf 281
b2cff0db
CW
282 if (active_domains == 0)
283 break;
aec347ab 284
b2cff0db
CW
285 if (--retry_count == 0) {
286 DRM_ERROR("Timed out waiting for forcewake timers to finish\n");
287 break;
288 }
0294ae7b 289
b2cff0db
CW
290 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
291 cond_resched();
292 }
0294ae7b 293
b2cff0db
CW
294 WARN_ON(active_domains);
295
296 for_each_fw_domain(domain, dev_priv, id)
297 if (domain->wake_count)
298 fw |= 1 << id;
299
300 if (fw)
301 dev_priv->uncore.funcs.force_wake_put(dev_priv, fw);
ef46e0d2 302
05a2fb15 303 fw_domains_reset(dev_priv, FORCEWAKE_ALL);
38cff0b1 304
0294ae7b 305 if (restore) { /* If reset with a user forcewake, try to restore */
0294ae7b
CW
306 if (fw)
307 dev_priv->uncore.funcs.force_wake_get(dev_priv, fw);
308
309 if (IS_GEN6(dev) || IS_GEN7(dev))
310 dev_priv->uncore.fifo_count =
c32e3788 311 fifo_free_entries(dev_priv);
0294ae7b
CW
312 }
313
b2cff0db 314 if (!restore)
59bad947 315 assert_forcewakes_inactive(dev_priv);
b2cff0db 316
0294ae7b 317 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
ef46e0d2
DV
318}
319
f9b3927a 320static void intel_uncore_ellc_detect(struct drm_device *dev)
907b28c5
CW
321{
322 struct drm_i915_private *dev_priv = dev->dev_private;
323
e25dca86
DL
324 if ((IS_HASWELL(dev) || IS_BROADWELL(dev) ||
325 INTEL_INFO(dev)->gen >= 9) &&
2db59d53 326 (__raw_i915_read32(dev_priv, HSW_EDRAM_PRESENT) & EDRAM_ENABLED)) {
18ce3994
BW
327 /* The docs do not explain exactly how the calculation can be
328 * made. It is somewhat guessable, but for now, it's always
329 * 128MB.
330 * NB: We can't write IDICR yet because we do not have gt funcs
331 * set up */
332 dev_priv->ellc_size = 128;
333 DRM_INFO("Found %zuMB of eLLC\n", dev_priv->ellc_size);
334 }
f9b3927a
MK
335}
336
337static void __intel_uncore_early_sanitize(struct drm_device *dev,
338 bool restore_forcewake)
339{
340 struct drm_i915_private *dev_priv = dev->dev_private;
341
342 if (HAS_FPGA_DBG_UNCLAIMED(dev))
343 __raw_i915_write32(dev_priv, FPGA_DBG, FPGA_DBG_RM_NOCLAIM);
907b28c5 344
97058870
VS
345 /* clear out old GT FIFO errors */
346 if (IS_GEN6(dev) || IS_GEN7(dev))
347 __raw_i915_write32(dev_priv, GTFIFODBG,
348 __raw_i915_read32(dev_priv, GTFIFODBG));
349
a04f90a3
D
350 /* WaDisableShadowRegForCpd:chv */
351 if (IS_CHERRYVIEW(dev)) {
352 __raw_i915_write32(dev_priv, GTFIFOCTL,
353 __raw_i915_read32(dev_priv, GTFIFOCTL) |
354 GT_FIFO_CTL_BLOCK_ALL_POLICY_STALL |
355 GT_FIFO_CTL_RC6_POLICY_STALL);
356 }
357
10018603 358 intel_uncore_forcewake_reset(dev, restore_forcewake);
521198a2
MK
359}
360
ed493883
ID
361void intel_uncore_early_sanitize(struct drm_device *dev, bool restore_forcewake)
362{
363 __intel_uncore_early_sanitize(dev, restore_forcewake);
364 i915_check_and_clear_faults(dev);
365}
366
521198a2
MK
367void intel_uncore_sanitize(struct drm_device *dev)
368{
907b28c5
CW
369 /* BIOS often leaves RC6 enabled, but disable it for hw init */
370 intel_disable_gt_powersave(dev);
371}
372
a6111f7b
CW
373static void __intel_uncore_forcewake_get(struct drm_i915_private *dev_priv,
374 enum forcewake_domains fw_domains)
375{
376 struct intel_uncore_forcewake_domain *domain;
377 enum forcewake_domain_id id;
378
379 if (!dev_priv->uncore.funcs.force_wake_get)
380 return;
381
382 fw_domains &= dev_priv->uncore.fw_domains;
383
384 for_each_fw_domain_mask(domain, fw_domains, dev_priv, id) {
385 if (domain->wake_count++)
386 fw_domains &= ~(1 << id);
387 }
388
389 if (fw_domains)
390 dev_priv->uncore.funcs.force_wake_get(dev_priv, fw_domains);
391}
392
59bad947
MK
393/**
394 * intel_uncore_forcewake_get - grab forcewake domain references
395 * @dev_priv: i915 device instance
396 * @fw_domains: forcewake domains to get reference on
397 *
398 * This function can be used get GT's forcewake domain references.
399 * Normal register access will handle the forcewake domains automatically.
400 * However if some sequence requires the GT to not power down a particular
401 * forcewake domains this function should be called at the beginning of the
402 * sequence. And subsequently the reference should be dropped by symmetric
403 * call to intel_unforce_forcewake_put(). Usually caller wants all the domains
404 * to be kept awake so the @fw_domains would be then FORCEWAKE_ALL.
907b28c5 405 */
59bad947 406void intel_uncore_forcewake_get(struct drm_i915_private *dev_priv,
48c1026a 407 enum forcewake_domains fw_domains)
907b28c5
CW
408{
409 unsigned long irqflags;
410
ab484f8f
BW
411 if (!dev_priv->uncore.funcs.force_wake_get)
412 return;
413
6daccb0b 414 WARN_ON(dev_priv->pm.suspended);
c8c8fb33 415
6daccb0b 416 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
a6111f7b 417 __intel_uncore_forcewake_get(dev_priv, fw_domains);
907b28c5
CW
418 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
419}
420
59bad947 421/**
a6111f7b 422 * intel_uncore_forcewake_get__locked - grab forcewake domain references
59bad947 423 * @dev_priv: i915 device instance
a6111f7b 424 * @fw_domains: forcewake domains to get reference on
59bad947 425 *
a6111f7b
CW
426 * See intel_uncore_forcewake_get(). This variant places the onus
427 * on the caller to explicitly handle the dev_priv->uncore.lock spinlock.
907b28c5 428 */
a6111f7b
CW
429void intel_uncore_forcewake_get__locked(struct drm_i915_private *dev_priv,
430 enum forcewake_domains fw_domains)
431{
432 assert_spin_locked(&dev_priv->uncore.lock);
433
434 if (!dev_priv->uncore.funcs.force_wake_get)
435 return;
436
437 __intel_uncore_forcewake_get(dev_priv, fw_domains);
438}
439
440static void __intel_uncore_forcewake_put(struct drm_i915_private *dev_priv,
441 enum forcewake_domains fw_domains)
907b28c5 442{
b2cff0db 443 struct intel_uncore_forcewake_domain *domain;
48c1026a 444 enum forcewake_domain_id id;
907b28c5 445
ab484f8f
BW
446 if (!dev_priv->uncore.funcs.force_wake_put)
447 return;
448
b2cff0db
CW
449 fw_domains &= dev_priv->uncore.fw_domains;
450
b2cff0db
CW
451 for_each_fw_domain_mask(domain, fw_domains, dev_priv, id) {
452 if (WARN_ON(domain->wake_count == 0))
453 continue;
454
455 if (--domain->wake_count)
456 continue;
457
458 domain->wake_count++;
05a2fb15 459 fw_domain_arm_timer(domain);
aec347ab 460 }
a6111f7b 461}
dc9fb09c 462
a6111f7b
CW
463/**
464 * intel_uncore_forcewake_put - release a forcewake domain reference
465 * @dev_priv: i915 device instance
466 * @fw_domains: forcewake domains to put references
467 *
468 * This function drops the device-level forcewakes for specified
469 * domains obtained by intel_uncore_forcewake_get().
470 */
471void intel_uncore_forcewake_put(struct drm_i915_private *dev_priv,
472 enum forcewake_domains fw_domains)
473{
474 unsigned long irqflags;
475
476 if (!dev_priv->uncore.funcs.force_wake_put)
477 return;
478
479 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
480 __intel_uncore_forcewake_put(dev_priv, fw_domains);
907b28c5
CW
481 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
482}
483
a6111f7b
CW
484/**
485 * intel_uncore_forcewake_put__locked - grab forcewake domain references
486 * @dev_priv: i915 device instance
487 * @fw_domains: forcewake domains to get reference on
488 *
489 * See intel_uncore_forcewake_put(). This variant places the onus
490 * on the caller to explicitly handle the dev_priv->uncore.lock spinlock.
491 */
492void intel_uncore_forcewake_put__locked(struct drm_i915_private *dev_priv,
493 enum forcewake_domains fw_domains)
494{
495 assert_spin_locked(&dev_priv->uncore.lock);
496
497 if (!dev_priv->uncore.funcs.force_wake_put)
498 return;
499
500 __intel_uncore_forcewake_put(dev_priv, fw_domains);
501}
502
59bad947 503void assert_forcewakes_inactive(struct drm_i915_private *dev_priv)
e998c40f 504{
b2cff0db 505 struct intel_uncore_forcewake_domain *domain;
48c1026a 506 enum forcewake_domain_id id;
b2cff0db 507
e998c40f
PZ
508 if (!dev_priv->uncore.funcs.force_wake_get)
509 return;
510
05a2fb15 511 for_each_fw_domain(domain, dev_priv, id)
b2cff0db 512 WARN_ON(domain->wake_count);
e998c40f
PZ
513}
514
907b28c5 515/* We give fast paths for the really cool registers */
40181697 516#define NEEDS_FORCE_WAKE(reg) ((reg) < 0x40000)
907b28c5 517
1938e59a 518#define REG_RANGE(reg, start, end) ((reg) >= (start) && (reg) < (end))
38fb6a40 519
1938e59a
D
520#define FORCEWAKE_VLV_RENDER_RANGE_OFFSET(reg) \
521 (REG_RANGE((reg), 0x2000, 0x4000) || \
522 REG_RANGE((reg), 0x5000, 0x8000) || \
523 REG_RANGE((reg), 0xB000, 0x12000) || \
524 REG_RANGE((reg), 0x2E000, 0x30000))
525
526#define FORCEWAKE_VLV_MEDIA_RANGE_OFFSET(reg) \
527 (REG_RANGE((reg), 0x12000, 0x14000) || \
528 REG_RANGE((reg), 0x22000, 0x24000) || \
529 REG_RANGE((reg), 0x30000, 0x40000))
530
531#define FORCEWAKE_CHV_RENDER_RANGE_OFFSET(reg) \
532 (REG_RANGE((reg), 0x2000, 0x4000) || \
db5ff4ac 533 REG_RANGE((reg), 0x5200, 0x8000) || \
1938e59a 534 REG_RANGE((reg), 0x8300, 0x8500) || \
db5ff4ac 535 REG_RANGE((reg), 0xB000, 0xB480) || \
1938e59a
D
536 REG_RANGE((reg), 0xE000, 0xE800))
537
538#define FORCEWAKE_CHV_MEDIA_RANGE_OFFSET(reg) \
539 (REG_RANGE((reg), 0x8800, 0x8900) || \
540 REG_RANGE((reg), 0xD000, 0xD800) || \
541 REG_RANGE((reg), 0x12000, 0x14000) || \
542 REG_RANGE((reg), 0x1A000, 0x1C000) || \
543 REG_RANGE((reg), 0x1E800, 0x1EA00) || \
db5ff4ac 544 REG_RANGE((reg), 0x30000, 0x38000))
1938e59a
D
545
546#define FORCEWAKE_CHV_COMMON_RANGE_OFFSET(reg) \
547 (REG_RANGE((reg), 0x4000, 0x5000) || \
548 REG_RANGE((reg), 0x8000, 0x8300) || \
549 REG_RANGE((reg), 0x8500, 0x8600) || \
550 REG_RANGE((reg), 0x9000, 0xB000) || \
db5ff4ac 551 REG_RANGE((reg), 0xF000, 0x10000))
38fb6a40 552
4597a88a 553#define FORCEWAKE_GEN9_UNCORE_RANGE_OFFSET(reg) \
8ee558d8 554 REG_RANGE((reg), 0xB00, 0x2000)
4597a88a
ZW
555
556#define FORCEWAKE_GEN9_RENDER_RANGE_OFFSET(reg) \
8ee558d8
AG
557 (REG_RANGE((reg), 0x2000, 0x2700) || \
558 REG_RANGE((reg), 0x3000, 0x4000) || \
4597a88a 559 REG_RANGE((reg), 0x5200, 0x8000) || \
8ee558d8 560 REG_RANGE((reg), 0x8140, 0x8160) || \
4597a88a
ZW
561 REG_RANGE((reg), 0x8300, 0x8500) || \
562 REG_RANGE((reg), 0x8C00, 0x8D00) || \
563 REG_RANGE((reg), 0xB000, 0xB480) || \
8ee558d8
AG
564 REG_RANGE((reg), 0xE000, 0xE900) || \
565 REG_RANGE((reg), 0x24400, 0x24800))
4597a88a
ZW
566
567#define FORCEWAKE_GEN9_MEDIA_RANGE_OFFSET(reg) \
8ee558d8
AG
568 (REG_RANGE((reg), 0x8130, 0x8140) || \
569 REG_RANGE((reg), 0x8800, 0x8A00) || \
4597a88a
ZW
570 REG_RANGE((reg), 0xD000, 0xD800) || \
571 REG_RANGE((reg), 0x12000, 0x14000) || \
572 REG_RANGE((reg), 0x1A000, 0x1EA00) || \
573 REG_RANGE((reg), 0x30000, 0x40000))
574
575#define FORCEWAKE_GEN9_COMMON_RANGE_OFFSET(reg) \
576 REG_RANGE((reg), 0x9400, 0x9800)
577
578#define FORCEWAKE_GEN9_BLITTER_RANGE_OFFSET(reg) \
0c8bfe52 579 ((reg) < 0x40000 && \
4597a88a
ZW
580 !FORCEWAKE_GEN9_UNCORE_RANGE_OFFSET(reg) && \
581 !FORCEWAKE_GEN9_RENDER_RANGE_OFFSET(reg) && \
582 !FORCEWAKE_GEN9_MEDIA_RANGE_OFFSET(reg) && \
583 !FORCEWAKE_GEN9_COMMON_RANGE_OFFSET(reg))
584
907b28c5
CW
585static void
586ilk_dummy_write(struct drm_i915_private *dev_priv)
587{
588 /* WaIssueDummyWriteToWakeupFromRC6:ilk Issue a dummy write to wake up
589 * the chip from rc6 before touching it for real. MI_MODE is masked,
590 * hence harmless to write 0 into. */
6af5d92f 591 __raw_i915_write32(dev_priv, MI_MODE, 0);
907b28c5
CW
592}
593
594static void
5978118c
PZ
595hsw_unclaimed_reg_debug(struct drm_i915_private *dev_priv, u32 reg, bool read,
596 bool before)
907b28c5 597{
5978118c
PZ
598 const char *op = read ? "reading" : "writing to";
599 const char *when = before ? "before" : "after";
600
601 if (!i915.mmio_debug)
602 return;
603
ab484f8f 604 if (__raw_i915_read32(dev_priv, FPGA_DBG) & FPGA_DBG_RM_NOCLAIM) {
5978118c
PZ
605 WARN(1, "Unclaimed register detected %s %s register 0x%x\n",
606 when, op, reg);
6af5d92f 607 __raw_i915_write32(dev_priv, FPGA_DBG, FPGA_DBG_RM_NOCLAIM);
48572edd 608 i915.mmio_debug--; /* Only report the first N failures */
907b28c5
CW
609 }
610}
611
612static void
5978118c 613hsw_unclaimed_reg_detect(struct drm_i915_private *dev_priv)
907b28c5 614{
48572edd
CW
615 static bool mmio_debug_once = true;
616
617 if (i915.mmio_debug || !mmio_debug_once)
5978118c
PZ
618 return;
619
ab484f8f 620 if (__raw_i915_read32(dev_priv, FPGA_DBG) & FPGA_DBG_RM_NOCLAIM) {
48572edd
CW
621 DRM_DEBUG("Unclaimed register detected, "
622 "enabling oneshot unclaimed register reporting. "
623 "Please use i915.mmio_debug=N for more information.\n");
6af5d92f 624 __raw_i915_write32(dev_priv, FPGA_DBG, FPGA_DBG_RM_NOCLAIM);
48572edd 625 i915.mmio_debug = mmio_debug_once--;
907b28c5
CW
626 }
627}
628
51f67885 629#define GEN2_READ_HEADER(x) \
5d738795 630 u##x val = 0; \
51f67885 631 assert_device_not_suspended(dev_priv);
5d738795 632
51f67885 633#define GEN2_READ_FOOTER \
5d738795
BW
634 trace_i915_reg_rw(false, reg, val, sizeof(val), trace); \
635 return val
636
51f67885 637#define __gen2_read(x) \
0b274481 638static u##x \
51f67885
CW
639gen2_read##x(struct drm_i915_private *dev_priv, off_t reg, bool trace) { \
640 GEN2_READ_HEADER(x); \
3967018e 641 val = __raw_i915_read##x(dev_priv, reg); \
51f67885 642 GEN2_READ_FOOTER; \
3967018e
BW
643}
644
645#define __gen5_read(x) \
646static u##x \
647gen5_read##x(struct drm_i915_private *dev_priv, off_t reg, bool trace) { \
51f67885 648 GEN2_READ_HEADER(x); \
3967018e
BW
649 ilk_dummy_write(dev_priv); \
650 val = __raw_i915_read##x(dev_priv, reg); \
51f67885 651 GEN2_READ_FOOTER; \
3967018e
BW
652}
653
51f67885
CW
654__gen5_read(8)
655__gen5_read(16)
656__gen5_read(32)
657__gen5_read(64)
658__gen2_read(8)
659__gen2_read(16)
660__gen2_read(32)
661__gen2_read(64)
662
663#undef __gen5_read
664#undef __gen2_read
665
666#undef GEN2_READ_FOOTER
667#undef GEN2_READ_HEADER
668
669#define GEN6_READ_HEADER(x) \
670 unsigned long irqflags; \
671 u##x val = 0; \
672 assert_device_not_suspended(dev_priv); \
673 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags)
674
675#define GEN6_READ_FOOTER \
676 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags); \
677 trace_i915_reg_rw(false, reg, val, sizeof(val), trace); \
678 return val
679
b2cff0db 680static inline void __force_wake_get(struct drm_i915_private *dev_priv,
48c1026a 681 enum forcewake_domains fw_domains)
b2cff0db
CW
682{
683 struct intel_uncore_forcewake_domain *domain;
48c1026a 684 enum forcewake_domain_id id;
b2cff0db
CW
685
686 if (WARN_ON(!fw_domains))
687 return;
688
689 /* Ideally GCC would be constant-fold and eliminate this loop */
05a2fb15 690 for_each_fw_domain_mask(domain, fw_domains, dev_priv, id) {
b2cff0db 691 if (domain->wake_count) {
05a2fb15 692 fw_domains &= ~(1 << id);
b2cff0db
CW
693 continue;
694 }
695
696 domain->wake_count++;
05a2fb15 697 fw_domain_arm_timer(domain);
b2cff0db
CW
698 }
699
700 if (fw_domains)
701 dev_priv->uncore.funcs.force_wake_get(dev_priv, fw_domains);
702}
703
3be0bf5a
YZ
704#define __vgpu_read(x) \
705static u##x \
706vgpu_read##x(struct drm_i915_private *dev_priv, off_t reg, bool trace) { \
707 GEN6_READ_HEADER(x); \
708 val = __raw_i915_read##x(dev_priv, reg); \
709 GEN6_READ_FOOTER; \
710}
711
3967018e
BW
712#define __gen6_read(x) \
713static u##x \
714gen6_read##x(struct drm_i915_private *dev_priv, off_t reg, bool trace) { \
51f67885 715 GEN6_READ_HEADER(x); \
5978118c 716 hsw_unclaimed_reg_debug(dev_priv, reg, true, true); \
ded17493 717 if (NEEDS_FORCE_WAKE(reg)) \
b2cff0db 718 __force_wake_get(dev_priv, FORCEWAKE_RENDER); \
dc9fb09c 719 val = __raw_i915_read##x(dev_priv, reg); \
5978118c 720 hsw_unclaimed_reg_debug(dev_priv, reg, true, false); \
51f67885 721 GEN6_READ_FOOTER; \
907b28c5
CW
722}
723
940aece4
D
724#define __vlv_read(x) \
725static u##x \
726vlv_read##x(struct drm_i915_private *dev_priv, off_t reg, bool trace) { \
6a42d0f4 727 enum forcewake_domains fw_engine = 0; \
51f67885 728 GEN6_READ_HEADER(x); \
e97d8fbe
VS
729 if (!NEEDS_FORCE_WAKE(reg)) \
730 fw_engine = 0; \
731 else if (FORCEWAKE_VLV_RENDER_RANGE_OFFSET(reg)) \
6a42d0f4 732 fw_engine = FORCEWAKE_RENDER; \
b2cff0db 733 else if (FORCEWAKE_VLV_MEDIA_RANGE_OFFSET(reg)) \
6a42d0f4
VS
734 fw_engine = FORCEWAKE_MEDIA; \
735 if (fw_engine) \
736 __force_wake_get(dev_priv, fw_engine); \
6fe72865 737 val = __raw_i915_read##x(dev_priv, reg); \
51f67885 738 GEN6_READ_FOOTER; \
940aece4
D
739}
740
1938e59a
D
741#define __chv_read(x) \
742static u##x \
743chv_read##x(struct drm_i915_private *dev_priv, off_t reg, bool trace) { \
6a42d0f4 744 enum forcewake_domains fw_engine = 0; \
51f67885 745 GEN6_READ_HEADER(x); \
e97d8fbe
VS
746 if (!NEEDS_FORCE_WAKE(reg)) \
747 fw_engine = 0; \
748 else if (FORCEWAKE_CHV_RENDER_RANGE_OFFSET(reg)) \
6a42d0f4 749 fw_engine = FORCEWAKE_RENDER; \
b2cff0db 750 else if (FORCEWAKE_CHV_MEDIA_RANGE_OFFSET(reg)) \
6a42d0f4 751 fw_engine = FORCEWAKE_MEDIA; \
b2cff0db 752 else if (FORCEWAKE_CHV_COMMON_RANGE_OFFSET(reg)) \
6a42d0f4
VS
753 fw_engine = FORCEWAKE_RENDER | FORCEWAKE_MEDIA; \
754 if (fw_engine) \
755 __force_wake_get(dev_priv, fw_engine); \
1938e59a 756 val = __raw_i915_read##x(dev_priv, reg); \
51f67885 757 GEN6_READ_FOOTER; \
1938e59a 758}
940aece4 759
ded17493 760#define SKL_NEEDS_FORCE_WAKE(reg) \
0c8bfe52 761 ((reg) < 0x40000 && !FORCEWAKE_GEN9_UNCORE_RANGE_OFFSET(reg))
4597a88a
ZW
762
763#define __gen9_read(x) \
764static u##x \
765gen9_read##x(struct drm_i915_private *dev_priv, off_t reg, bool trace) { \
48c1026a 766 enum forcewake_domains fw_engine; \
51f67885 767 GEN6_READ_HEADER(x); \
6c908bf4 768 hsw_unclaimed_reg_debug(dev_priv, reg, true, true); \
ded17493 769 if (!SKL_NEEDS_FORCE_WAKE(reg)) \
b2cff0db 770 fw_engine = 0; \
ded17493 771 else if (FORCEWAKE_GEN9_RENDER_RANGE_OFFSET(reg)) \
b2cff0db
CW
772 fw_engine = FORCEWAKE_RENDER; \
773 else if (FORCEWAKE_GEN9_MEDIA_RANGE_OFFSET(reg)) \
774 fw_engine = FORCEWAKE_MEDIA; \
775 else if (FORCEWAKE_GEN9_COMMON_RANGE_OFFSET(reg)) \
776 fw_engine = FORCEWAKE_RENDER | FORCEWAKE_MEDIA; \
777 else \
778 fw_engine = FORCEWAKE_BLITTER; \
779 if (fw_engine) \
780 __force_wake_get(dev_priv, fw_engine); \
781 val = __raw_i915_read##x(dev_priv, reg); \
6c908bf4 782 hsw_unclaimed_reg_debug(dev_priv, reg, true, false); \
51f67885 783 GEN6_READ_FOOTER; \
4597a88a
ZW
784}
785
3be0bf5a
YZ
786__vgpu_read(8)
787__vgpu_read(16)
788__vgpu_read(32)
789__vgpu_read(64)
4597a88a
ZW
790__gen9_read(8)
791__gen9_read(16)
792__gen9_read(32)
793__gen9_read(64)
1938e59a
D
794__chv_read(8)
795__chv_read(16)
796__chv_read(32)
797__chv_read(64)
940aece4
D
798__vlv_read(8)
799__vlv_read(16)
800__vlv_read(32)
801__vlv_read(64)
3967018e
BW
802__gen6_read(8)
803__gen6_read(16)
804__gen6_read(32)
805__gen6_read(64)
3967018e 806
4597a88a 807#undef __gen9_read
1938e59a 808#undef __chv_read
940aece4 809#undef __vlv_read
3967018e 810#undef __gen6_read
3be0bf5a 811#undef __vgpu_read
51f67885
CW
812#undef GEN6_READ_FOOTER
813#undef GEN6_READ_HEADER
5d738795 814
51f67885 815#define GEN2_WRITE_HEADER \
5d738795 816 trace_i915_reg_rw(true, reg, val, sizeof(val), trace); \
6f0ea9e2 817 assert_device_not_suspended(dev_priv); \
907b28c5 818
51f67885 819#define GEN2_WRITE_FOOTER
0d965301 820
51f67885 821#define __gen2_write(x) \
0b274481 822static void \
51f67885
CW
823gen2_write##x(struct drm_i915_private *dev_priv, off_t reg, u##x val, bool trace) { \
824 GEN2_WRITE_HEADER; \
4032ef43 825 __raw_i915_write##x(dev_priv, reg, val); \
51f67885 826 GEN2_WRITE_FOOTER; \
4032ef43
BW
827}
828
829#define __gen5_write(x) \
830static void \
831gen5_write##x(struct drm_i915_private *dev_priv, off_t reg, u##x val, bool trace) { \
51f67885 832 GEN2_WRITE_HEADER; \
4032ef43
BW
833 ilk_dummy_write(dev_priv); \
834 __raw_i915_write##x(dev_priv, reg, val); \
51f67885 835 GEN2_WRITE_FOOTER; \
4032ef43
BW
836}
837
51f67885
CW
838__gen5_write(8)
839__gen5_write(16)
840__gen5_write(32)
841__gen5_write(64)
842__gen2_write(8)
843__gen2_write(16)
844__gen2_write(32)
845__gen2_write(64)
846
847#undef __gen5_write
848#undef __gen2_write
849
850#undef GEN2_WRITE_FOOTER
851#undef GEN2_WRITE_HEADER
852
853#define GEN6_WRITE_HEADER \
854 unsigned long irqflags; \
855 trace_i915_reg_rw(true, reg, val, sizeof(val), trace); \
856 assert_device_not_suspended(dev_priv); \
857 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags)
858
859#define GEN6_WRITE_FOOTER \
860 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags)
861
4032ef43
BW
862#define __gen6_write(x) \
863static void \
864gen6_write##x(struct drm_i915_private *dev_priv, off_t reg, u##x val, bool trace) { \
865 u32 __fifo_ret = 0; \
51f67885 866 GEN6_WRITE_HEADER; \
ded17493 867 if (NEEDS_FORCE_WAKE(reg)) { \
4032ef43
BW
868 __fifo_ret = __gen6_gt_wait_for_fifo(dev_priv); \
869 } \
870 __raw_i915_write##x(dev_priv, reg, val); \
871 if (unlikely(__fifo_ret)) { \
872 gen6_gt_check_fifodbg(dev_priv); \
873 } \
51f67885 874 GEN6_WRITE_FOOTER; \
4032ef43
BW
875}
876
877#define __hsw_write(x) \
878static void \
879hsw_write##x(struct drm_i915_private *dev_priv, off_t reg, u##x val, bool trace) { \
907b28c5 880 u32 __fifo_ret = 0; \
51f67885 881 GEN6_WRITE_HEADER; \
ded17493 882 if (NEEDS_FORCE_WAKE(reg)) { \
907b28c5
CW
883 __fifo_ret = __gen6_gt_wait_for_fifo(dev_priv); \
884 } \
5978118c 885 hsw_unclaimed_reg_debug(dev_priv, reg, false, true); \
6af5d92f 886 __raw_i915_write##x(dev_priv, reg, val); \
907b28c5
CW
887 if (unlikely(__fifo_ret)) { \
888 gen6_gt_check_fifodbg(dev_priv); \
889 } \
5978118c
PZ
890 hsw_unclaimed_reg_debug(dev_priv, reg, false, false); \
891 hsw_unclaimed_reg_detect(dev_priv); \
51f67885 892 GEN6_WRITE_FOOTER; \
907b28c5 893}
3967018e 894
3be0bf5a
YZ
895#define __vgpu_write(x) \
896static void vgpu_write##x(struct drm_i915_private *dev_priv, \
897 off_t reg, u##x val, bool trace) { \
898 GEN6_WRITE_HEADER; \
899 __raw_i915_write##x(dev_priv, reg, val); \
900 GEN6_WRITE_FOOTER; \
901}
902
ab2aa47e
BW
903static const u32 gen8_shadowed_regs[] = {
904 FORCEWAKE_MT,
905 GEN6_RPNSWREQ,
906 GEN6_RC_VIDEO_FREQ,
907 RING_TAIL(RENDER_RING_BASE),
908 RING_TAIL(GEN6_BSD_RING_BASE),
909 RING_TAIL(VEBOX_RING_BASE),
910 RING_TAIL(BLT_RING_BASE),
911 /* TODO: Other registers are not yet used */
912};
913
914static bool is_gen8_shadowed(struct drm_i915_private *dev_priv, u32 reg)
915{
916 int i;
917 for (i = 0; i < ARRAY_SIZE(gen8_shadowed_regs); i++)
918 if (reg == gen8_shadowed_regs[i])
919 return true;
920
921 return false;
922}
923
924#define __gen8_write(x) \
925static void \
926gen8_write##x(struct drm_i915_private *dev_priv, off_t reg, u##x val, bool trace) { \
51f67885 927 GEN6_WRITE_HEADER; \
66bc2cab 928 hsw_unclaimed_reg_debug(dev_priv, reg, false, true); \
40181697 929 if (NEEDS_FORCE_WAKE(reg) && !is_gen8_shadowed(dev_priv, reg)) \
b2cff0db
CW
930 __force_wake_get(dev_priv, FORCEWAKE_RENDER); \
931 __raw_i915_write##x(dev_priv, reg, val); \
66bc2cab
PZ
932 hsw_unclaimed_reg_debug(dev_priv, reg, false, false); \
933 hsw_unclaimed_reg_detect(dev_priv); \
51f67885 934 GEN6_WRITE_FOOTER; \
ab2aa47e
BW
935}
936
1938e59a
D
937#define __chv_write(x) \
938static void \
939chv_write##x(struct drm_i915_private *dev_priv, off_t reg, u##x val, bool trace) { \
6a42d0f4 940 enum forcewake_domains fw_engine = 0; \
51f67885 941 GEN6_WRITE_HEADER; \
e97d8fbe
VS
942 if (!NEEDS_FORCE_WAKE(reg) || \
943 is_gen8_shadowed(dev_priv, reg)) \
6a42d0f4
VS
944 fw_engine = 0; \
945 else if (FORCEWAKE_CHV_RENDER_RANGE_OFFSET(reg)) \
946 fw_engine = FORCEWAKE_RENDER; \
947 else if (FORCEWAKE_CHV_MEDIA_RANGE_OFFSET(reg)) \
948 fw_engine = FORCEWAKE_MEDIA; \
949 else if (FORCEWAKE_CHV_COMMON_RANGE_OFFSET(reg)) \
950 fw_engine = FORCEWAKE_RENDER | FORCEWAKE_MEDIA; \
951 if (fw_engine) \
952 __force_wake_get(dev_priv, fw_engine); \
1938e59a 953 __raw_i915_write##x(dev_priv, reg, val); \
51f67885 954 GEN6_WRITE_FOOTER; \
1938e59a
D
955}
956
7c859007
ZW
957static const u32 gen9_shadowed_regs[] = {
958 RING_TAIL(RENDER_RING_BASE),
959 RING_TAIL(GEN6_BSD_RING_BASE),
960 RING_TAIL(VEBOX_RING_BASE),
961 RING_TAIL(BLT_RING_BASE),
962 FORCEWAKE_BLITTER_GEN9,
963 FORCEWAKE_RENDER_GEN9,
964 FORCEWAKE_MEDIA_GEN9,
965 GEN6_RPNSWREQ,
966 GEN6_RC_VIDEO_FREQ,
967 /* TODO: Other registers are not yet used */
968};
969
970static bool is_gen9_shadowed(struct drm_i915_private *dev_priv, u32 reg)
971{
972 int i;
973 for (i = 0; i < ARRAY_SIZE(gen9_shadowed_regs); i++)
974 if (reg == gen9_shadowed_regs[i])
975 return true;
976
977 return false;
978}
979
4597a88a
ZW
980#define __gen9_write(x) \
981static void \
982gen9_write##x(struct drm_i915_private *dev_priv, off_t reg, u##x val, \
983 bool trace) { \
48c1026a 984 enum forcewake_domains fw_engine; \
51f67885 985 GEN6_WRITE_HEADER; \
6c908bf4 986 hsw_unclaimed_reg_debug(dev_priv, reg, false, true); \
ded17493 987 if (!SKL_NEEDS_FORCE_WAKE(reg) || \
b2cff0db
CW
988 is_gen9_shadowed(dev_priv, reg)) \
989 fw_engine = 0; \
990 else if (FORCEWAKE_GEN9_RENDER_RANGE_OFFSET(reg)) \
991 fw_engine = FORCEWAKE_RENDER; \
992 else if (FORCEWAKE_GEN9_MEDIA_RANGE_OFFSET(reg)) \
993 fw_engine = FORCEWAKE_MEDIA; \
994 else if (FORCEWAKE_GEN9_COMMON_RANGE_OFFSET(reg)) \
995 fw_engine = FORCEWAKE_RENDER | FORCEWAKE_MEDIA; \
996 else \
997 fw_engine = FORCEWAKE_BLITTER; \
998 if (fw_engine) \
999 __force_wake_get(dev_priv, fw_engine); \
1000 __raw_i915_write##x(dev_priv, reg, val); \
6c908bf4
PZ
1001 hsw_unclaimed_reg_debug(dev_priv, reg, false, false); \
1002 hsw_unclaimed_reg_detect(dev_priv); \
51f67885 1003 GEN6_WRITE_FOOTER; \
4597a88a
ZW
1004}
1005
1006__gen9_write(8)
1007__gen9_write(16)
1008__gen9_write(32)
1009__gen9_write(64)
1938e59a
D
1010__chv_write(8)
1011__chv_write(16)
1012__chv_write(32)
1013__chv_write(64)
ab2aa47e
BW
1014__gen8_write(8)
1015__gen8_write(16)
1016__gen8_write(32)
1017__gen8_write(64)
4032ef43
BW
1018__hsw_write(8)
1019__hsw_write(16)
1020__hsw_write(32)
1021__hsw_write(64)
1022__gen6_write(8)
1023__gen6_write(16)
1024__gen6_write(32)
1025__gen6_write(64)
3be0bf5a
YZ
1026__vgpu_write(8)
1027__vgpu_write(16)
1028__vgpu_write(32)
1029__vgpu_write(64)
4032ef43 1030
4597a88a 1031#undef __gen9_write
1938e59a 1032#undef __chv_write
ab2aa47e 1033#undef __gen8_write
4032ef43
BW
1034#undef __hsw_write
1035#undef __gen6_write
3be0bf5a 1036#undef __vgpu_write
51f67885
CW
1037#undef GEN6_WRITE_FOOTER
1038#undef GEN6_WRITE_HEADER
907b28c5 1039
43d942a7
YZ
1040#define ASSIGN_WRITE_MMIO_VFUNCS(x) \
1041do { \
1042 dev_priv->uncore.funcs.mmio_writeb = x##_write8; \
1043 dev_priv->uncore.funcs.mmio_writew = x##_write16; \
1044 dev_priv->uncore.funcs.mmio_writel = x##_write32; \
1045 dev_priv->uncore.funcs.mmio_writeq = x##_write64; \
1046} while (0)
1047
1048#define ASSIGN_READ_MMIO_VFUNCS(x) \
1049do { \
1050 dev_priv->uncore.funcs.mmio_readb = x##_read8; \
1051 dev_priv->uncore.funcs.mmio_readw = x##_read16; \
1052 dev_priv->uncore.funcs.mmio_readl = x##_read32; \
1053 dev_priv->uncore.funcs.mmio_readq = x##_read64; \
1054} while (0)
1055
05a2fb15
MK
1056
1057static void fw_domain_init(struct drm_i915_private *dev_priv,
48c1026a
MK
1058 enum forcewake_domain_id domain_id,
1059 u32 reg_set, u32 reg_ack)
05a2fb15
MK
1060{
1061 struct intel_uncore_forcewake_domain *d;
1062
1063 if (WARN_ON(domain_id >= FW_DOMAIN_ID_COUNT))
1064 return;
1065
1066 d = &dev_priv->uncore.fw_domain[domain_id];
1067
1068 WARN_ON(d->wake_count);
1069
1070 d->wake_count = 0;
1071 d->reg_set = reg_set;
1072 d->reg_ack = reg_ack;
1073
1074 if (IS_GEN6(dev_priv)) {
1075 d->val_reset = 0;
1076 d->val_set = FORCEWAKE_KERNEL;
1077 d->val_clear = 0;
1078 } else {
8543747c 1079 /* WaRsClearFWBitsAtReset:bdw,skl */
05a2fb15
MK
1080 d->val_reset = _MASKED_BIT_DISABLE(0xffff);
1081 d->val_set = _MASKED_BIT_ENABLE(FORCEWAKE_KERNEL);
1082 d->val_clear = _MASKED_BIT_DISABLE(FORCEWAKE_KERNEL);
1083 }
1084
1085 if (IS_VALLEYVIEW(dev_priv))
1086 d->reg_post = FORCEWAKE_ACK_VLV;
1087 else if (IS_GEN6(dev_priv) || IS_GEN7(dev_priv) || IS_GEN8(dev_priv))
1088 d->reg_post = ECOBUS;
1089 else
1090 d->reg_post = 0;
1091
1092 d->i915 = dev_priv;
1093 d->id = domain_id;
1094
59bad947 1095 setup_timer(&d->timer, intel_uncore_fw_release_timer, (unsigned long)d);
05a2fb15
MK
1096
1097 dev_priv->uncore.fw_domains |= (1 << domain_id);
f9b3927a
MK
1098
1099 fw_domain_reset(d);
05a2fb15
MK
1100}
1101
f9b3927a 1102static void intel_uncore_fw_domains_init(struct drm_device *dev)
0b274481
BW
1103{
1104 struct drm_i915_private *dev_priv = dev->dev_private;
0b274481 1105
3225b2f9
MK
1106 if (INTEL_INFO(dev_priv->dev)->gen <= 5)
1107 return;
1108
38cff0b1 1109 if (IS_GEN9(dev)) {
05a2fb15
MK
1110 dev_priv->uncore.funcs.force_wake_get = fw_domains_get;
1111 dev_priv->uncore.funcs.force_wake_put = fw_domains_put;
1112 fw_domain_init(dev_priv, FW_DOMAIN_ID_RENDER,
1113 FORCEWAKE_RENDER_GEN9,
1114 FORCEWAKE_ACK_RENDER_GEN9);
1115 fw_domain_init(dev_priv, FW_DOMAIN_ID_BLITTER,
1116 FORCEWAKE_BLITTER_GEN9,
1117 FORCEWAKE_ACK_BLITTER_GEN9);
1118 fw_domain_init(dev_priv, FW_DOMAIN_ID_MEDIA,
1119 FORCEWAKE_MEDIA_GEN9, FORCEWAKE_ACK_MEDIA_GEN9);
38cff0b1 1120 } else if (IS_VALLEYVIEW(dev)) {
05a2fb15 1121 dev_priv->uncore.funcs.force_wake_get = fw_domains_get;
756c349d
MK
1122 if (!IS_CHERRYVIEW(dev))
1123 dev_priv->uncore.funcs.force_wake_put =
1124 fw_domains_put_with_fifo;
1125 else
1126 dev_priv->uncore.funcs.force_wake_put = fw_domains_put;
05a2fb15
MK
1127 fw_domain_init(dev_priv, FW_DOMAIN_ID_RENDER,
1128 FORCEWAKE_VLV, FORCEWAKE_ACK_VLV);
1129 fw_domain_init(dev_priv, FW_DOMAIN_ID_MEDIA,
1130 FORCEWAKE_MEDIA_VLV, FORCEWAKE_ACK_MEDIA_VLV);
f98cd096 1131 } else if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
05a2fb15
MK
1132 dev_priv->uncore.funcs.force_wake_get =
1133 fw_domains_get_with_thread_status;
1134 dev_priv->uncore.funcs.force_wake_put = fw_domains_put;
1135 fw_domain_init(dev_priv, FW_DOMAIN_ID_RENDER,
1136 FORCEWAKE_MT, FORCEWAKE_ACK_HSW);
0b274481
BW
1137 } else if (IS_IVYBRIDGE(dev)) {
1138 u32 ecobus;
1139
1140 /* IVB configs may use multi-threaded forcewake */
1141
1142 /* A small trick here - if the bios hasn't configured
1143 * MT forcewake, and if the device is in RC6, then
1144 * force_wake_mt_get will not wake the device and the
1145 * ECOBUS read will return zero. Which will be
1146 * (correctly) interpreted by the test below as MT
1147 * forcewake being disabled.
1148 */
05a2fb15
MK
1149 dev_priv->uncore.funcs.force_wake_get =
1150 fw_domains_get_with_thread_status;
1151 dev_priv->uncore.funcs.force_wake_put =
1152 fw_domains_put_with_fifo;
1153
f9b3927a
MK
1154 /* We need to init first for ECOBUS access and then
1155 * determine later if we want to reinit, in case of MT access is
6ea2556f
MK
1156 * not working. In this stage we don't know which flavour this
1157 * ivb is, so it is better to reset also the gen6 fw registers
1158 * before the ecobus check.
f9b3927a 1159 */
6ea2556f
MK
1160
1161 __raw_i915_write32(dev_priv, FORCEWAKE, 0);
1162 __raw_posting_read(dev_priv, ECOBUS);
1163
05a2fb15
MK
1164 fw_domain_init(dev_priv, FW_DOMAIN_ID_RENDER,
1165 FORCEWAKE_MT, FORCEWAKE_MT_ACK);
f9b3927a 1166
0b274481 1167 mutex_lock(&dev->struct_mutex);
05a2fb15 1168 fw_domains_get_with_thread_status(dev_priv, FORCEWAKE_ALL);
0b274481 1169 ecobus = __raw_i915_read32(dev_priv, ECOBUS);
05a2fb15 1170 fw_domains_put_with_fifo(dev_priv, FORCEWAKE_ALL);
0b274481
BW
1171 mutex_unlock(&dev->struct_mutex);
1172
05a2fb15 1173 if (!(ecobus & FORCEWAKE_MT_ENABLE)) {
0b274481
BW
1174 DRM_INFO("No MT forcewake available on Ivybridge, this can result in issues\n");
1175 DRM_INFO("when using vblank-synced partial screen updates.\n");
05a2fb15
MK
1176 fw_domain_init(dev_priv, FW_DOMAIN_ID_RENDER,
1177 FORCEWAKE, FORCEWAKE_ACK);
0b274481
BW
1178 }
1179 } else if (IS_GEN6(dev)) {
1180 dev_priv->uncore.funcs.force_wake_get =
05a2fb15 1181 fw_domains_get_with_thread_status;
0b274481 1182 dev_priv->uncore.funcs.force_wake_put =
05a2fb15
MK
1183 fw_domains_put_with_fifo;
1184 fw_domain_init(dev_priv, FW_DOMAIN_ID_RENDER,
1185 FORCEWAKE, FORCEWAKE_ACK);
0b274481 1186 }
3225b2f9
MK
1187
1188 /* All future platforms are expected to require complex power gating */
1189 WARN_ON(dev_priv->uncore.fw_domains == 0);
f9b3927a
MK
1190}
1191
1192void intel_uncore_init(struct drm_device *dev)
1193{
1194 struct drm_i915_private *dev_priv = dev->dev_private;
1195
cf9d2890
YZ
1196 i915_check_vgpu(dev);
1197
f9b3927a
MK
1198 intel_uncore_ellc_detect(dev);
1199 intel_uncore_fw_domains_init(dev);
1200 __intel_uncore_early_sanitize(dev, false);
0b274481 1201
3967018e 1202 switch (INTEL_INFO(dev)->gen) {
ab2aa47e 1203 default:
4597a88a
ZW
1204 case 9:
1205 ASSIGN_WRITE_MMIO_VFUNCS(gen9);
1206 ASSIGN_READ_MMIO_VFUNCS(gen9);
1207 break;
1208 case 8:
1938e59a 1209 if (IS_CHERRYVIEW(dev)) {
43d942a7
YZ
1210 ASSIGN_WRITE_MMIO_VFUNCS(chv);
1211 ASSIGN_READ_MMIO_VFUNCS(chv);
1938e59a
D
1212
1213 } else {
43d942a7
YZ
1214 ASSIGN_WRITE_MMIO_VFUNCS(gen8);
1215 ASSIGN_READ_MMIO_VFUNCS(gen6);
1938e59a 1216 }
ab2aa47e 1217 break;
3967018e
BW
1218 case 7:
1219 case 6:
4032ef43 1220 if (IS_HASWELL(dev)) {
43d942a7 1221 ASSIGN_WRITE_MMIO_VFUNCS(hsw);
4032ef43 1222 } else {
43d942a7 1223 ASSIGN_WRITE_MMIO_VFUNCS(gen6);
4032ef43 1224 }
940aece4
D
1225
1226 if (IS_VALLEYVIEW(dev)) {
43d942a7 1227 ASSIGN_READ_MMIO_VFUNCS(vlv);
940aece4 1228 } else {
43d942a7 1229 ASSIGN_READ_MMIO_VFUNCS(gen6);
940aece4 1230 }
3967018e
BW
1231 break;
1232 case 5:
43d942a7
YZ
1233 ASSIGN_WRITE_MMIO_VFUNCS(gen5);
1234 ASSIGN_READ_MMIO_VFUNCS(gen5);
3967018e
BW
1235 break;
1236 case 4:
1237 case 3:
1238 case 2:
51f67885
CW
1239 ASSIGN_WRITE_MMIO_VFUNCS(gen2);
1240 ASSIGN_READ_MMIO_VFUNCS(gen2);
3967018e
BW
1241 break;
1242 }
ed493883 1243
3be0bf5a
YZ
1244 if (intel_vgpu_active(dev)) {
1245 ASSIGN_WRITE_MMIO_VFUNCS(vgpu);
1246 ASSIGN_READ_MMIO_VFUNCS(vgpu);
1247 }
1248
ed493883 1249 i915_check_and_clear_faults(dev);
0b274481 1250}
43d942a7
YZ
1251#undef ASSIGN_WRITE_MMIO_VFUNCS
1252#undef ASSIGN_READ_MMIO_VFUNCS
0b274481
BW
1253
1254void intel_uncore_fini(struct drm_device *dev)
1255{
0b274481
BW
1256 /* Paranoia: make sure we have disabled everything before we exit. */
1257 intel_uncore_sanitize(dev);
0294ae7b 1258 intel_uncore_forcewake_reset(dev, false);
0b274481
BW
1259}
1260
af76ae44
DL
1261#define GEN_RANGE(l, h) GENMASK(h, l)
1262
907b28c5 1263static const struct register_whitelist {
8697600b 1264 uint32_t offset_ldw, offset_udw;
907b28c5 1265 uint32_t size;
af76ae44
DL
1266 /* supported gens, 0x10 for 4, 0x30 for 4 and 5, etc. */
1267 uint32_t gen_bitmask;
907b28c5 1268} whitelist[] = {
8697600b
VS
1269 { .offset_ldw = RING_TIMESTAMP(RENDER_RING_BASE),
1270 .offset_udw = RING_TIMESTAMP_UDW(RENDER_RING_BASE),
1271 .size = 8, .gen_bitmask = GEN_RANGE(4, 9) },
907b28c5
CW
1272};
1273
1274int i915_reg_read_ioctl(struct drm_device *dev,
1275 void *data, struct drm_file *file)
1276{
1277 struct drm_i915_private *dev_priv = dev->dev_private;
1278 struct drm_i915_reg_read *reg = data;
1279 struct register_whitelist const *entry = whitelist;
648a9bc5 1280 unsigned size;
8697600b 1281 uint32_t offset_ldw, offset_udw;
cf67c70f 1282 int i, ret = 0;
907b28c5
CW
1283
1284 for (i = 0; i < ARRAY_SIZE(whitelist); i++, entry++) {
8697600b 1285 if (entry->offset_ldw == (reg->offset & -entry->size) &&
907b28c5
CW
1286 (1 << INTEL_INFO(dev)->gen & entry->gen_bitmask))
1287 break;
1288 }
1289
1290 if (i == ARRAY_SIZE(whitelist))
1291 return -EINVAL;
1292
648a9bc5
CW
1293 /* We use the low bits to encode extra flags as the register should
1294 * be naturally aligned (and those that are not so aligned merely
1295 * limit the available flags for that register).
1296 */
8697600b
VS
1297 offset_ldw = entry->offset_ldw;
1298 offset_udw = entry->offset_udw;
648a9bc5 1299 size = entry->size;
8697600b 1300 size |= reg->offset ^ offset_ldw;
648a9bc5 1301
cf67c70f
PZ
1302 intel_runtime_pm_get(dev_priv);
1303
648a9bc5
CW
1304 switch (size) {
1305 case 8 | 1:
8697600b 1306 reg->val = I915_READ64_2x32(offset_ldw, offset_udw);
648a9bc5 1307 break;
907b28c5 1308 case 8:
8697600b 1309 reg->val = I915_READ64(offset_ldw);
907b28c5
CW
1310 break;
1311 case 4:
8697600b 1312 reg->val = I915_READ(offset_ldw);
907b28c5
CW
1313 break;
1314 case 2:
8697600b 1315 reg->val = I915_READ16(offset_ldw);
907b28c5
CW
1316 break;
1317 case 1:
8697600b 1318 reg->val = I915_READ8(offset_ldw);
907b28c5
CW
1319 break;
1320 default:
cf67c70f
PZ
1321 ret = -EINVAL;
1322 goto out;
907b28c5
CW
1323 }
1324
cf67c70f
PZ
1325out:
1326 intel_runtime_pm_put(dev_priv);
1327 return ret;
907b28c5
CW
1328}
1329
b6359918
MK
1330int i915_get_reset_stats_ioctl(struct drm_device *dev,
1331 void *data, struct drm_file *file)
1332{
1333 struct drm_i915_private *dev_priv = dev->dev_private;
1334 struct drm_i915_reset_stats *args = data;
1335 struct i915_ctx_hang_stats *hs;
273497e5 1336 struct intel_context *ctx;
b6359918
MK
1337 int ret;
1338
661df041
MK
1339 if (args->flags || args->pad)
1340 return -EINVAL;
1341
821d66dd 1342 if (args->ctx_id == DEFAULT_CONTEXT_HANDLE && !capable(CAP_SYS_ADMIN))
b6359918
MK
1343 return -EPERM;
1344
1345 ret = mutex_lock_interruptible(&dev->struct_mutex);
1346 if (ret)
1347 return ret;
1348
41bde553
BW
1349 ctx = i915_gem_context_get(file->driver_priv, args->ctx_id);
1350 if (IS_ERR(ctx)) {
b6359918 1351 mutex_unlock(&dev->struct_mutex);
41bde553 1352 return PTR_ERR(ctx);
b6359918 1353 }
41bde553 1354 hs = &ctx->hang_stats;
b6359918
MK
1355
1356 if (capable(CAP_SYS_ADMIN))
1357 args->reset_count = i915_reset_count(&dev_priv->gpu_error);
1358 else
1359 args->reset_count = 0;
1360
1361 args->batch_active = hs->batch_active;
1362 args->batch_pending = hs->batch_pending;
1363
1364 mutex_unlock(&dev->struct_mutex);
1365
1366 return 0;
1367}
1368
59ea9054 1369static int i915_reset_complete(struct drm_device *dev)
907b28c5
CW
1370{
1371 u8 gdrst;
59ea9054 1372 pci_read_config_byte(dev->pdev, I915_GDRST, &gdrst);
73bbf6bd 1373 return (gdrst & GRDOM_RESET_STATUS) == 0;
907b28c5
CW
1374}
1375
59ea9054 1376static int i915_do_reset(struct drm_device *dev)
907b28c5 1377{
73bbf6bd 1378 /* assert reset for at least 20 usec */
59ea9054 1379 pci_write_config_byte(dev->pdev, I915_GDRST, GRDOM_RESET_ENABLE);
73bbf6bd 1380 udelay(20);
59ea9054 1381 pci_write_config_byte(dev->pdev, I915_GDRST, 0);
907b28c5 1382
59ea9054 1383 return wait_for(i915_reset_complete(dev), 500);
73bbf6bd
VS
1384}
1385
1386static int g4x_reset_complete(struct drm_device *dev)
1387{
1388 u8 gdrst;
59ea9054 1389 pci_read_config_byte(dev->pdev, I915_GDRST, &gdrst);
73bbf6bd 1390 return (gdrst & GRDOM_RESET_ENABLE) == 0;
907b28c5
CW
1391}
1392
408d4b9e
VS
1393static int g33_do_reset(struct drm_device *dev)
1394{
408d4b9e
VS
1395 pci_write_config_byte(dev->pdev, I915_GDRST, GRDOM_RESET_ENABLE);
1396 return wait_for(g4x_reset_complete(dev), 500);
1397}
1398
fa4f53c4
VS
1399static int g4x_do_reset(struct drm_device *dev)
1400{
1401 struct drm_i915_private *dev_priv = dev->dev_private;
1402 int ret;
1403
59ea9054 1404 pci_write_config_byte(dev->pdev, I915_GDRST,
fa4f53c4 1405 GRDOM_RENDER | GRDOM_RESET_ENABLE);
73bbf6bd 1406 ret = wait_for(g4x_reset_complete(dev), 500);
fa4f53c4
VS
1407 if (ret)
1408 return ret;
1409
1410 /* WaVcpClkGateDisableForMediaReset:ctg,elk */
1411 I915_WRITE(VDECCLK_GATE_D, I915_READ(VDECCLK_GATE_D) | VCP_UNIT_CLOCK_GATE_DISABLE);
1412 POSTING_READ(VDECCLK_GATE_D);
1413
59ea9054 1414 pci_write_config_byte(dev->pdev, I915_GDRST,
fa4f53c4 1415 GRDOM_MEDIA | GRDOM_RESET_ENABLE);
73bbf6bd 1416 ret = wait_for(g4x_reset_complete(dev), 500);
fa4f53c4
VS
1417 if (ret)
1418 return ret;
1419
1420 /* WaVcpClkGateDisableForMediaReset:ctg,elk */
1421 I915_WRITE(VDECCLK_GATE_D, I915_READ(VDECCLK_GATE_D) & ~VCP_UNIT_CLOCK_GATE_DISABLE);
1422 POSTING_READ(VDECCLK_GATE_D);
1423
59ea9054 1424 pci_write_config_byte(dev->pdev, I915_GDRST, 0);
fa4f53c4
VS
1425
1426 return 0;
1427}
1428
907b28c5
CW
1429static int ironlake_do_reset(struct drm_device *dev)
1430{
1431 struct drm_i915_private *dev_priv = dev->dev_private;
907b28c5
CW
1432 int ret;
1433
c039b7f2 1434 I915_WRITE(ILK_GDSR,
0f08ffd6 1435 ILK_GRDOM_RENDER | ILK_GRDOM_RESET_ENABLE);
c039b7f2 1436 ret = wait_for((I915_READ(ILK_GDSR) &
b3a3f03d 1437 ILK_GRDOM_RESET_ENABLE) == 0, 500);
907b28c5
CW
1438 if (ret)
1439 return ret;
1440
c039b7f2 1441 I915_WRITE(ILK_GDSR,
0f08ffd6 1442 ILK_GRDOM_MEDIA | ILK_GRDOM_RESET_ENABLE);
c039b7f2 1443 ret = wait_for((I915_READ(ILK_GDSR) &
9aa7250f
VS
1444 ILK_GRDOM_RESET_ENABLE) == 0, 500);
1445 if (ret)
1446 return ret;
1447
c039b7f2 1448 I915_WRITE(ILK_GDSR, 0);
9aa7250f
VS
1449
1450 return 0;
907b28c5
CW
1451}
1452
1453static int gen6_do_reset(struct drm_device *dev)
1454{
1455 struct drm_i915_private *dev_priv = dev->dev_private;
1456 int ret;
907b28c5
CW
1457
1458 /* Reset the chip */
1459
1460 /* GEN6_GDRST is not in the gt power well, no need to check
1461 * for fifo space for the write or forcewake the chip for
1462 * the read
1463 */
6af5d92f 1464 __raw_i915_write32(dev_priv, GEN6_GDRST, GEN6_GRDOM_FULL);
907b28c5
CW
1465
1466 /* Spin waiting for the device to ack the reset request */
6af5d92f 1467 ret = wait_for((__raw_i915_read32(dev_priv, GEN6_GDRST) & GEN6_GRDOM_FULL) == 0, 500);
907b28c5 1468
0294ae7b 1469 intel_uncore_forcewake_reset(dev, true);
5babf0fc 1470
907b28c5
CW
1471 return ret;
1472}
1473
7fd2d269
MK
1474static int wait_for_register(struct drm_i915_private *dev_priv,
1475 const u32 reg,
1476 const u32 mask,
1477 const u32 value,
1478 const unsigned long timeout_ms)
1479{
1480 return wait_for((I915_READ(reg) & mask) == value, timeout_ms);
1481}
1482
1483static int gen8_do_reset(struct drm_device *dev)
1484{
1485 struct drm_i915_private *dev_priv = dev->dev_private;
1486 struct intel_engine_cs *engine;
1487 int i;
1488
1489 for_each_ring(engine, dev_priv, i) {
1490 I915_WRITE(RING_RESET_CTL(engine->mmio_base),
1491 _MASKED_BIT_ENABLE(RESET_CTL_REQUEST_RESET));
1492
1493 if (wait_for_register(dev_priv,
1494 RING_RESET_CTL(engine->mmio_base),
1495 RESET_CTL_READY_TO_RESET,
1496 RESET_CTL_READY_TO_RESET,
1497 700)) {
1498 DRM_ERROR("%s: reset request timeout\n", engine->name);
1499 goto not_ready;
1500 }
1501 }
1502
1503 return gen6_do_reset(dev);
1504
1505not_ready:
1506 for_each_ring(engine, dev_priv, i)
1507 I915_WRITE(RING_RESET_CTL(engine->mmio_base),
1508 _MASKED_BIT_DISABLE(RESET_CTL_REQUEST_RESET));
1509
1510 return -EIO;
1511}
1512
49e4d842 1513static int (*intel_get_gpu_reset(struct drm_device *dev))(struct drm_device *)
907b28c5 1514{
b1330fbb
CW
1515 if (!i915.reset)
1516 return NULL;
1517
7fd2d269
MK
1518 if (INTEL_INFO(dev)->gen >= 8)
1519 return gen8_do_reset;
1520 else if (INTEL_INFO(dev)->gen >= 6)
49e4d842 1521 return gen6_do_reset;
542c184f 1522 else if (IS_GEN5(dev))
49e4d842 1523 return ironlake_do_reset;
542c184f 1524 else if (IS_G4X(dev))
49e4d842 1525 return g4x_do_reset;
408d4b9e 1526 else if (IS_G33(dev))
49e4d842 1527 return g33_do_reset;
408d4b9e 1528 else if (INTEL_INFO(dev)->gen >= 3)
49e4d842 1529 return i915_do_reset;
542c184f 1530 else
49e4d842
CW
1531 return NULL;
1532}
1533
1534int intel_gpu_reset(struct drm_device *dev)
1535{
1536 int (*reset)(struct drm_device *);
1537
1538 reset = intel_get_gpu_reset(dev);
1539 if (reset == NULL)
542c184f 1540 return -ENODEV;
49e4d842
CW
1541
1542 return reset(dev);
1543}
1544
1545bool intel_has_gpu_reset(struct drm_device *dev)
1546{
1547 return intel_get_gpu_reset(dev) != NULL;
907b28c5
CW
1548}
1549
907b28c5
CW
1550void intel_uncore_check_errors(struct drm_device *dev)
1551{
1552 struct drm_i915_private *dev_priv = dev->dev_private;
1553
1554 if (HAS_FPGA_DBG_UNCLAIMED(dev) &&
6af5d92f 1555 (__raw_i915_read32(dev_priv, FPGA_DBG) & FPGA_DBG_RM_NOCLAIM)) {
907b28c5 1556 DRM_ERROR("Unclaimed register before interrupt\n");
6af5d92f 1557 __raw_i915_write32(dev_priv, FPGA_DBG, FPGA_DBG_RM_NOCLAIM);
907b28c5
CW
1558 }
1559}