]> git.proxmox.com Git - mirror_ubuntu-bionic-kernel.git/blame - drivers/gpu/drm/nouveau/include/nvif/class.h
drm/nouveau/mmu/nv44: implement vmm on top of new base
[mirror_ubuntu-bionic-kernel.git] / drivers / gpu / drm / nouveau / include / nvif / class.h
CommitLineData
d01c3092
BS
1#ifndef __NVIF_CLASS_H__
2#define __NVIF_CLASS_H__
3
08f7633c 4/* these class numbers are made up by us, and not nvidia-assigned */
03295eab
BS
5#define NVIF_CLASS_CLIENT /* if0000.h */ -0x00000000
6
7#define NVIF_CLASS_CONTROL /* if0001.h */ -0x00000001
8
9#define NVIF_CLASS_PERFMON /* if0002.h */ -0x00000002
10#define NVIF_CLASS_PERFDOM /* if0003.h */ -0x00000003
11
12#define NVIF_CLASS_SW_NV04 /* if0004.h */ -0x00000004
13#define NVIF_CLASS_SW_NV10 /* if0005.h */ -0x00000005
14#define NVIF_CLASS_SW_NV50 /* if0005.h */ -0x00000006
15#define NVIF_CLASS_SW_GF100 /* if0005.h */ -0x00000007
d01c3092 16
5b17f362
BS
17#define NVIF_CLASS_VMM /* if000c.h */ 0x8000000c
18#define NVIF_CLASS_VMM_NV04 /* if000d.h */ 0x8000000d
806a7335 19
d01c3092 20/* the below match nvidia-assigned (either in hw, or sw) class numbers */
0233a9f4
BS
21#define NV_NULL_CLASS 0x00000030
22
923bc416 23#define NV_DEVICE /* cl0080.h */ 0x00000080
d01c3092 24
845f2725
BS
25#define NV_DMA_FROM_MEMORY /* cl0002.h */ 0x00000002
26#define NV_DMA_TO_MEMORY /* cl0002.h */ 0x00000003
27#define NV_DMA_IN_MEMORY /* cl0002.h */ 0x0000003d
4acfd707 28
0233a9f4 29#define NV50_TWOD 0x0000502d
3740c825
BS
30#define FERMI_TWOD_A 0x0000902d
31
0233a9f4 32#define NV50_MEMORY_TO_MEMORY_FORMAT 0x00005039
9ee971a0 33#define FERMI_MEMORY_TO_MEMORY_FORMAT_A 0x00009039
3740c825
BS
34
35#define KEPLER_INLINE_TO_MEMORY_A 0x0000a040
36#define KEPLER_INLINE_TO_MEMORY_B 0x0000a140
37
7568b106 38#define NV04_DISP /* cl0046.h */ 0x00000046
648d4dfd 39
8ed1730c
BS
40#define NV03_CHANNEL_DMA /* cl506b.h */ 0x0000006b
41#define NV10_CHANNEL_DMA /* cl506b.h */ 0x0000006e
42#define NV17_CHANNEL_DMA /* cl506b.h */ 0x0000176e
43#define NV40_CHANNEL_DMA /* cl506b.h */ 0x0000406e
44#define NV50_CHANNEL_DMA /* cl506e.h */ 0x0000506e
45#define G82_CHANNEL_DMA /* cl826e.h */ 0x0000826e
46
47#define NV50_CHANNEL_GPFIFO /* cl506f.h */ 0x0000506f
48#define G82_CHANNEL_GPFIFO /* cl826f.h */ 0x0000826f
49#define FERMI_CHANNEL_GPFIFO /* cl906f.h */ 0x0000906f
50#define KEPLER_CHANNEL_GPFIFO_A /* cla06f.h */ 0x0000a06f
63f8c9b7 51#define KEPLER_CHANNEL_GPFIFO_B /* cla06f.h */ 0x0000a16f
8ed1730c 52#define MAXWELL_CHANNEL_GPFIFO_A /* cla06f.h */ 0x0000b06f
e8ff9794 53#define PASCAL_CHANNEL_GPFIFO_A /* cla06f.h */ 0x0000c06f
bbf8906b 54
7568b106
BS
55#define NV50_DISP /* cl5070.h */ 0x00005070
56#define G82_DISP /* cl5070.h */ 0x00008270
57#define GT200_DISP /* cl5070.h */ 0x00008370
58#define GT214_DISP /* cl5070.h */ 0x00008570
59#define GT206_DISP /* cl5070.h */ 0x00008870
60#define GF110_DISP /* cl5070.h */ 0x00009070
61#define GK104_DISP /* cl5070.h */ 0x00009170
62#define GK110_DISP /* cl5070.h */ 0x00009270
63#define GM107_DISP /* cl5070.h */ 0x00009470
db1eb528 64#define GM200_DISP /* cl5070.h */ 0x00009570
f9d5cbb3 65#define GP100_DISP /* cl5070.h */ 0x00009770
ed828666 66#define GP102_DISP /* cl5070.h */ 0x00009870
648d4dfd 67
218f978d
BS
68#define NV31_MPEG 0x00003174
69#define G82_MPEG 0x00008274
70
c79a191b
BS
71#define NV74_VP2 0x00007476
72
7568b106
BS
73#define NV50_DISP_CURSOR /* cl507a.h */ 0x0000507a
74#define G82_DISP_CURSOR /* cl507a.h */ 0x0000827a
75#define GT214_DISP_CURSOR /* cl507a.h */ 0x0000857a
76#define GF110_DISP_CURSOR /* cl507a.h */ 0x0000907a
77#define GK104_DISP_CURSOR /* cl507a.h */ 0x0000917a
78
79#define NV50_DISP_OVERLAY /* cl507b.h */ 0x0000507b
80#define G82_DISP_OVERLAY /* cl507b.h */ 0x0000827b
81#define GT214_DISP_OVERLAY /* cl507b.h */ 0x0000857b
82#define GF110_DISP_OVERLAY /* cl507b.h */ 0x0000907b
83#define GK104_DISP_OVERLAY /* cl507b.h */ 0x0000917b
84
85#define NV50_DISP_BASE_CHANNEL_DMA /* cl507c.h */ 0x0000507c
86#define G82_DISP_BASE_CHANNEL_DMA /* cl507c.h */ 0x0000827c
87#define GT200_DISP_BASE_CHANNEL_DMA /* cl507c.h */ 0x0000837c
88#define GT214_DISP_BASE_CHANNEL_DMA /* cl507c.h */ 0x0000857c
89#define GF110_DISP_BASE_CHANNEL_DMA /* cl507c.h */ 0x0000907c
90#define GK104_DISP_BASE_CHANNEL_DMA /* cl507c.h */ 0x0000917c
91#define GK110_DISP_BASE_CHANNEL_DMA /* cl507c.h */ 0x0000927c
92
93#define NV50_DISP_CORE_CHANNEL_DMA /* cl507d.h */ 0x0000507d
94#define G82_DISP_CORE_CHANNEL_DMA /* cl507d.h */ 0x0000827d
95#define GT200_DISP_CORE_CHANNEL_DMA /* cl507d.h */ 0x0000837d
96#define GT214_DISP_CORE_CHANNEL_DMA /* cl507d.h */ 0x0000857d
97#define GT206_DISP_CORE_CHANNEL_DMA /* cl507d.h */ 0x0000887d
98#define GF110_DISP_CORE_CHANNEL_DMA /* cl507d.h */ 0x0000907d
99#define GK104_DISP_CORE_CHANNEL_DMA /* cl507d.h */ 0x0000917d
100#define GK110_DISP_CORE_CHANNEL_DMA /* cl507d.h */ 0x0000927d
101#define GM107_DISP_CORE_CHANNEL_DMA /* cl507d.h */ 0x0000947d
db1eb528 102#define GM200_DISP_CORE_CHANNEL_DMA /* cl507d.h */ 0x0000957d
f9d5cbb3 103#define GP100_DISP_CORE_CHANNEL_DMA /* cl507d.h */ 0x0000977d
ed828666 104#define GP102_DISP_CORE_CHANNEL_DMA /* cl507d.h */ 0x0000987d
7568b106
BS
105
106#define NV50_DISP_OVERLAY_CHANNEL_DMA /* cl507e.h */ 0x0000507e
107#define G82_DISP_OVERLAY_CHANNEL_DMA /* cl507e.h */ 0x0000827e
108#define GT200_DISP_OVERLAY_CHANNEL_DMA /* cl507e.h */ 0x0000837e
109#define GT214_DISP_OVERLAY_CHANNEL_DMA /* cl507e.h */ 0x0000857e
110#define GF110_DISP_OVERLAY_CONTROL_DMA /* cl507e.h */ 0x0000907e
111#define GK104_DISP_OVERLAY_CONTROL_DMA /* cl507e.h */ 0x0000917e
648d4dfd 112
0233a9f4
BS
113#define NV50_TESLA 0x00005097
114#define G82_TESLA 0x00008297
115#define GT200_TESLA 0x00008397
116#define GT214_TESLA 0x00008597
117#define GT21A_TESLA 0x00008697
118
53a6df77
BS
119#define FERMI_A /* cl9097.h */ 0x00009097
120#define FERMI_B /* cl9097.h */ 0x00009197
121#define FERMI_C /* cl9097.h */ 0x00009297
ac9738bb 122
53a6df77
BS
123#define KEPLER_A /* cl9097.h */ 0x0000a097
124#define KEPLER_B /* cl9097.h */ 0x0000a197
125#define KEPLER_C /* cl9097.h */ 0x0000a297
ac9738bb 126
53a6df77
BS
127#define MAXWELL_A /* cl9097.h */ 0x0000b097
128#define MAXWELL_B /* cl9097.h */ 0x0000b197
ac9738bb 129
52fa0866 130#define PASCAL_A /* cl9097.h */ 0x0000c097
424321be 131#define PASCAL_B /* cl9097.h */ 0x0000c197
52fa0866 132
c79a191b
BS
133#define NV74_BSP 0x000074b0
134
9d498e0f
BS
135#define GT212_MSVLD 0x000085b1
136#define IGT21A_MSVLD 0x000086b1
137#define G98_MSVLD 0x000088b1
138#define GF100_MSVLD 0x000090b1
139#define GK104_MSVLD 0x000095b1
140
141#define GT212_MSPDEC 0x000085b2
142#define G98_MSPDEC 0x000088b2
143#define GF100_MSPDEC 0x000090b2
144#define GK104_MSPDEC 0x000095b2
145
146#define GT212_MSPPP 0x000085b3
147#define G98_MSPPP 0x000088b3
148#define GF100_MSPPP 0x000090b3
149
150#define G98_SEC 0x000088b4
151
152#define GT212_DMA 0x000085b5
153#define FERMI_DMA 0x000090b5
e5ff1127
BS
154#define KEPLER_DMA_COPY_A 0x0000a0b5
155#define MAXWELL_DMA_COPY_A 0x0000b0b5
8e7e1586 156#define PASCAL_DMA_COPY_A 0x0000c0b5
146cfe24 157#define PASCAL_DMA_COPY_B 0x0000c1b5
9d498e0f
BS
158
159#define FERMI_DECOMPRESS 0x000090b8
160
0233a9f4
BS
161#define NV50_COMPUTE 0x000050c0
162#define GT214_COMPUTE 0x000085c0
d6bd3803
BS
163#define FERMI_COMPUTE_A 0x000090c0
164#define FERMI_COMPUTE_B 0x000091c0
d6bd3803
BS
165#define KEPLER_COMPUTE_A 0x0000a0c0
166#define KEPLER_COMPUTE_B 0x0000a1c0
d6bd3803 167#define MAXWELL_COMPUTE_A 0x0000b0c0
3fed3ea9 168#define MAXWELL_COMPUTE_B 0x0000b1c0
52fa0866 169#define PASCAL_COMPUTE_A 0x0000c0c0
424321be 170#define PASCAL_COMPUTE_B 0x0000c1c0
d6bd3803 171
b3c98150 172#define NV74_CIPHER 0x000074c1
d01c3092 173#endif