]>
Commit | Line | Data |
---|---|---|
6ee73861 BS |
1 | /* |
2 | * Copyright (C) 2008 Maarten Maathuis. | |
3 | * All Rights Reserved. | |
4 | * | |
5 | * Permission is hereby granted, free of charge, to any person obtaining | |
6 | * a copy of this software and associated documentation files (the | |
7 | * "Software"), to deal in the Software without restriction, including | |
8 | * without limitation the rights to use, copy, modify, merge, publish, | |
9 | * distribute, sublicense, and/or sell copies of the Software, and to | |
10 | * permit persons to whom the Software is furnished to do so, subject to | |
11 | * the following conditions: | |
12 | * | |
13 | * The above copyright notice and this permission notice (including the | |
14 | * next paragraph) shall be included in all copies or substantial | |
15 | * portions of the Software. | |
16 | * | |
17 | * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, | |
18 | * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF | |
19 | * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. | |
20 | * IN NO EVENT SHALL THE COPYRIGHT OWNER(S) AND/OR ITS SUPPLIERS BE | |
21 | * LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION | |
22 | * OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION | |
23 | * WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE. | |
24 | * | |
25 | */ | |
26 | ||
760285e7 DH |
27 | #include <drm/drmP.h> |
28 | #include <drm/drm_crtc_helper.h> | |
b580c9e2 | 29 | #include <drm/ttm/ttm_execbuf_util.h> |
77145f1c | 30 | |
6ee73861 | 31 | #include "nouveau_fbcon.h" |
1a646342 | 32 | #include "dispnv04/hw.h" |
332b242f FJ |
33 | #include "nouveau_crtc.h" |
34 | #include "nouveau_dma.h" | |
77145f1c | 35 | #include "nouveau_gem.h" |
de691855 | 36 | #include "nouveau_connector.h" |
45c4e0aa | 37 | #include "nv50_display.h" |
6ee73861 | 38 | |
ebb945a9 BS |
39 | #include "nouveau_fence.h" |
40 | ||
e0996aea | 41 | #include <subdev/bios/gpio.h> |
77145f1c BS |
42 | #include <subdev/gpio.h> |
43 | #include <engine/disp.h> | |
e0996aea | 44 | |
1d7c71a3 BS |
45 | #include <core/class.h> |
46 | ||
6ee73861 BS |
47 | static void |
48 | nouveau_user_framebuffer_destroy(struct drm_framebuffer *drm_fb) | |
49 | { | |
50 | struct nouveau_framebuffer *fb = nouveau_framebuffer(drm_fb); | |
6ee73861 | 51 | |
bc9025bd LB |
52 | if (fb->nvbo) |
53 | drm_gem_object_unreference_unlocked(fb->nvbo->gem); | |
6ee73861 BS |
54 | |
55 | drm_framebuffer_cleanup(drm_fb); | |
56 | kfree(fb); | |
57 | } | |
58 | ||
59 | static int | |
60 | nouveau_user_framebuffer_create_handle(struct drm_framebuffer *drm_fb, | |
61 | struct drm_file *file_priv, | |
62 | unsigned int *handle) | |
63 | { | |
64 | struct nouveau_framebuffer *fb = nouveau_framebuffer(drm_fb); | |
65 | ||
66 | return drm_gem_handle_create(file_priv, fb->nvbo->gem, handle); | |
67 | } | |
68 | ||
69 | static const struct drm_framebuffer_funcs nouveau_framebuffer_funcs = { | |
70 | .destroy = nouveau_user_framebuffer_destroy, | |
71 | .create_handle = nouveau_user_framebuffer_create_handle, | |
72 | }; | |
73 | ||
38651674 | 74 | int |
45c4e0aa BS |
75 | nouveau_framebuffer_init(struct drm_device *dev, |
76 | struct nouveau_framebuffer *nv_fb, | |
308e5bcb | 77 | struct drm_mode_fb_cmd2 *mode_cmd, |
45c4e0aa | 78 | struct nouveau_bo *nvbo) |
6ee73861 | 79 | { |
77145f1c | 80 | struct nouveau_drm *drm = nouveau_drm(dev); |
45c4e0aa | 81 | struct drm_framebuffer *fb = &nv_fb->base; |
6ee73861 BS |
82 | int ret; |
83 | ||
45c4e0aa BS |
84 | drm_helper_mode_fill_fb_struct(fb, mode_cmd); |
85 | nv_fb->nvbo = nvbo; | |
86 | ||
77145f1c | 87 | if (nv_device(drm->device)->card_type >= NV_50) { |
45c4e0aa BS |
88 | u32 tile_flags = nouveau_bo_tile_layout(nvbo); |
89 | if (tile_flags == 0x7a00 || | |
90 | tile_flags == 0xfe00) | |
91 | nv_fb->r_dma = NvEvoFB32; | |
92 | else | |
93 | if (tile_flags == 0x7000) | |
94 | nv_fb->r_dma = NvEvoFB16; | |
95 | else | |
96 | nv_fb->r_dma = NvEvoVRAM_LP; | |
97 | ||
98 | switch (fb->depth) { | |
4f6029da BS |
99 | case 8: nv_fb->r_format = 0x1e00; break; |
100 | case 15: nv_fb->r_format = 0xe900; break; | |
101 | case 16: nv_fb->r_format = 0xe800; break; | |
45c4e0aa | 102 | case 24: |
4f6029da BS |
103 | case 32: nv_fb->r_format = 0xcf00; break; |
104 | case 30: nv_fb->r_format = 0xd100; break; | |
45c4e0aa | 105 | default: |
77145f1c | 106 | NV_ERROR(drm, "unknown depth %d\n", fb->depth); |
45c4e0aa BS |
107 | return -EINVAL; |
108 | } | |
109 | ||
77145f1c | 110 | if (nv_device(drm->device)->chipset == 0x50) |
45c4e0aa BS |
111 | nv_fb->r_format |= (tile_flags << 8); |
112 | ||
2fad3d5e | 113 | if (!tile_flags) { |
77145f1c | 114 | if (nv_device(drm->device)->card_type < NV_D0) |
01f2c773 | 115 | nv_fb->r_pitch = 0x00100000 | fb->pitches[0]; |
2fad3d5e | 116 | else |
01f2c773 | 117 | nv_fb->r_pitch = 0x01000000 | fb->pitches[0]; |
2fad3d5e | 118 | } else { |
45c4e0aa | 119 | u32 mode = nvbo->tile_mode; |
77145f1c | 120 | if (nv_device(drm->device)->card_type >= NV_C0) |
45c4e0aa | 121 | mode >>= 4; |
01f2c773 | 122 | nv_fb->r_pitch = ((fb->pitches[0] / 4) << 4) | mode; |
45c4e0aa BS |
123 | } |
124 | } | |
125 | ||
c7d73f6a DV |
126 | ret = drm_framebuffer_init(dev, fb, &nouveau_framebuffer_funcs); |
127 | if (ret) { | |
128 | return ret; | |
129 | } | |
130 | ||
38651674 | 131 | return 0; |
6ee73861 BS |
132 | } |
133 | ||
134 | static struct drm_framebuffer * | |
135 | nouveau_user_framebuffer_create(struct drm_device *dev, | |
136 | struct drm_file *file_priv, | |
308e5bcb | 137 | struct drm_mode_fb_cmd2 *mode_cmd) |
6ee73861 | 138 | { |
38651674 | 139 | struct nouveau_framebuffer *nouveau_fb; |
6ee73861 | 140 | struct drm_gem_object *gem; |
fdfb8332 | 141 | int ret = -ENOMEM; |
6ee73861 | 142 | |
308e5bcb | 143 | gem = drm_gem_object_lookup(dev, file_priv, mode_cmd->handles[0]); |
6ee73861 | 144 | if (!gem) |
cce13ff7 | 145 | return ERR_PTR(-ENOENT); |
6ee73861 | 146 | |
38651674 DA |
147 | nouveau_fb = kzalloc(sizeof(struct nouveau_framebuffer), GFP_KERNEL); |
148 | if (!nouveau_fb) | |
fdfb8332 | 149 | goto err_unref; |
38651674 DA |
150 | |
151 | ret = nouveau_framebuffer_init(dev, nouveau_fb, mode_cmd, nouveau_gem_object(gem)); | |
fdfb8332 ML |
152 | if (ret) |
153 | goto err; | |
6ee73861 | 154 | |
38651674 | 155 | return &nouveau_fb->base; |
fdfb8332 ML |
156 | |
157 | err: | |
158 | kfree(nouveau_fb); | |
159 | err_unref: | |
160 | drm_gem_object_unreference(gem); | |
161 | return ERR_PTR(ret); | |
6ee73861 BS |
162 | } |
163 | ||
27d5030a | 164 | static const struct drm_mode_config_funcs nouveau_mode_config_funcs = { |
6ee73861 | 165 | .fb_create = nouveau_user_framebuffer_create, |
eb1f8e4f | 166 | .output_poll_changed = nouveau_fbcon_output_poll_changed, |
6ee73861 BS |
167 | }; |
168 | ||
b29caa58 | 169 | |
4a67d391 | 170 | struct nouveau_drm_prop_enum_list { |
de691855 | 171 | u8 gen_mask; |
b29caa58 BS |
172 | int type; |
173 | char *name; | |
174 | }; | |
175 | ||
4a67d391 | 176 | static struct nouveau_drm_prop_enum_list underscan[] = { |
92854622 BS |
177 | { 6, UNDERSCAN_AUTO, "auto" }, |
178 | { 6, UNDERSCAN_OFF, "off" }, | |
179 | { 6, UNDERSCAN_ON, "on" }, | |
de691855 | 180 | {} |
b29caa58 BS |
181 | }; |
182 | ||
4a67d391 | 183 | static struct nouveau_drm_prop_enum_list dither_mode[] = { |
de691855 BS |
184 | { 7, DITHERING_MODE_AUTO, "auto" }, |
185 | { 7, DITHERING_MODE_OFF, "off" }, | |
186 | { 1, DITHERING_MODE_ON, "on" }, | |
187 | { 6, DITHERING_MODE_STATIC2X2, "static 2x2" }, | |
188 | { 6, DITHERING_MODE_DYNAMIC2X2, "dynamic 2x2" }, | |
189 | { 4, DITHERING_MODE_TEMPORAL, "temporal" }, | |
190 | {} | |
191 | }; | |
192 | ||
4a67d391 | 193 | static struct nouveau_drm_prop_enum_list dither_depth[] = { |
de691855 BS |
194 | { 6, DITHERING_DEPTH_AUTO, "auto" }, |
195 | { 6, DITHERING_DEPTH_6BPC, "6 bpc" }, | |
196 | { 6, DITHERING_DEPTH_8BPC, "8 bpc" }, | |
197 | {} | |
198 | }; | |
199 | ||
200 | #define PROP_ENUM(p,gen,n,list) do { \ | |
4a67d391 | 201 | struct nouveau_drm_prop_enum_list *l = (list); \ |
de691855 BS |
202 | int c = 0; \ |
203 | while (l->gen_mask) { \ | |
204 | if (l->gen_mask & (1 << (gen))) \ | |
205 | c++; \ | |
206 | l++; \ | |
207 | } \ | |
208 | if (c) { \ | |
209 | p = drm_property_create(dev, DRM_MODE_PROP_ENUM, n, c); \ | |
210 | l = (list); \ | |
211 | c = 0; \ | |
212 | while (p && l->gen_mask) { \ | |
213 | if (l->gen_mask & (1 << (gen))) { \ | |
214 | drm_property_add_enum(p, c, l->type, l->name); \ | |
215 | c++; \ | |
216 | } \ | |
217 | l++; \ | |
218 | } \ | |
219 | } \ | |
220 | } while(0) | |
221 | ||
f62b27db BS |
222 | int |
223 | nouveau_display_init(struct drm_device *dev) | |
224 | { | |
77145f1c BS |
225 | struct nouveau_drm *drm = nouveau_drm(dev); |
226 | struct nouveau_display *disp = nouveau_display(dev); | |
227 | struct nouveau_gpio *gpio = nouveau_gpio(drm->device); | |
52c4d767 | 228 | struct drm_connector *connector; |
f62b27db BS |
229 | int ret; |
230 | ||
231 | ret = disp->init(dev); | |
52c4d767 BS |
232 | if (ret) |
233 | return ret; | |
234 | ||
7df898b1 | 235 | /* enable polling for external displays */ |
52c4d767 BS |
236 | drm_kms_helper_poll_enable(dev); |
237 | ||
238 | /* enable hotplug interrupts */ | |
239 | list_for_each_entry(connector, &dev->mode_config.connector_list, head) { | |
240 | struct nouveau_connector *conn = nouveau_connector(connector); | |
4f47643d BS |
241 | if (gpio && conn->hpd.func != DCB_GPIO_UNUSED) { |
242 | nouveau_event_get(gpio->events, conn->hpd.line, | |
243 | &conn->hpd_func); | |
244 | } | |
f62b27db BS |
245 | } |
246 | ||
247 | return ret; | |
248 | } | |
249 | ||
250 | void | |
251 | nouveau_display_fini(struct drm_device *dev) | |
252 | { | |
77145f1c BS |
253 | struct nouveau_drm *drm = nouveau_drm(dev); |
254 | struct nouveau_display *disp = nouveau_display(dev); | |
255 | struct nouveau_gpio *gpio = nouveau_gpio(drm->device); | |
52c4d767 BS |
256 | struct drm_connector *connector; |
257 | ||
258 | /* disable hotplug interrupts */ | |
259 | list_for_each_entry(connector, &dev->mode_config.connector_list, head) { | |
260 | struct nouveau_connector *conn = nouveau_connector(connector); | |
4f47643d BS |
261 | if (gpio && conn->hpd.func != DCB_GPIO_UNUSED) { |
262 | nouveau_event_put(gpio->events, conn->hpd.line, | |
263 | &conn->hpd_func); | |
264 | } | |
52c4d767 | 265 | } |
f62b27db BS |
266 | |
267 | drm_kms_helper_poll_disable(dev); | |
268 | disp->fini(dev); | |
269 | } | |
270 | ||
27d5030a BS |
271 | int |
272 | nouveau_display_create(struct drm_device *dev) | |
273 | { | |
77145f1c | 274 | struct nouveau_drm *drm = nouveau_drm(dev); |
77145f1c | 275 | struct nouveau_display *disp; |
e412e95a | 276 | u32 pclass = dev->pdev->class >> 8; |
de691855 | 277 | int ret, gen; |
27d5030a | 278 | |
77145f1c BS |
279 | disp = drm->display = kzalloc(sizeof(*disp), GFP_KERNEL); |
280 | if (!disp) | |
281 | return -ENOMEM; | |
282 | ||
27d5030a BS |
283 | drm_mode_config_init(dev); |
284 | drm_mode_create_scaling_mode_property(dev); | |
4ceca5f8 | 285 | drm_mode_create_dvi_i_properties(dev); |
de691855 | 286 | |
77145f1c | 287 | if (nv_device(drm->device)->card_type < NV_50) |
de691855 BS |
288 | gen = 0; |
289 | else | |
77145f1c | 290 | if (nv_device(drm->device)->card_type < NV_D0) |
de691855 BS |
291 | gen = 1; |
292 | else | |
293 | gen = 2; | |
294 | ||
295 | PROP_ENUM(disp->dithering_mode, gen, "dithering mode", dither_mode); | |
296 | PROP_ENUM(disp->dithering_depth, gen, "dithering depth", dither_depth); | |
297 | PROP_ENUM(disp->underscan_property, gen, "underscan", underscan); | |
b29caa58 BS |
298 | |
299 | disp->underscan_hborder_property = | |
d9bc3c02 | 300 | drm_property_create_range(dev, 0, "underscan hborder", 0, 128); |
b29caa58 BS |
301 | |
302 | disp->underscan_vborder_property = | |
d9bc3c02 | 303 | drm_property_create_range(dev, 0, "underscan vborder", 0, 128); |
b29caa58 | 304 | |
f9887d09 | 305 | if (gen >= 1) { |
03e9a040 | 306 | /* -90..+90 */ |
df26bc9c | 307 | disp->vibrant_hue_property = |
03e9a040 | 308 | drm_property_create_range(dev, 0, "vibrant hue", 0, 180); |
df26bc9c | 309 | |
03e9a040 | 310 | /* -100..+100 */ |
df26bc9c | 311 | disp->color_vibrance_property = |
03e9a040 | 312 | drm_property_create_range(dev, 0, "color vibrance", 0, 200); |
df26bc9c CB |
313 | } |
314 | ||
e6ecefaa | 315 | dev->mode_config.funcs = &nouveau_mode_config_funcs; |
27d5030a BS |
316 | dev->mode_config.fb_base = pci_resource_start(dev->pdev, 1); |
317 | ||
318 | dev->mode_config.min_width = 0; | |
319 | dev->mode_config.min_height = 0; | |
77145f1c | 320 | if (nv_device(drm->device)->card_type < NV_10) { |
27d5030a BS |
321 | dev->mode_config.max_width = 2048; |
322 | dev->mode_config.max_height = 2048; | |
323 | } else | |
77145f1c | 324 | if (nv_device(drm->device)->card_type < NV_50) { |
27d5030a BS |
325 | dev->mode_config.max_width = 4096; |
326 | dev->mode_config.max_height = 4096; | |
327 | } else { | |
328 | dev->mode_config.max_width = 8192; | |
329 | dev->mode_config.max_height = 8192; | |
330 | } | |
331 | ||
f1377998 DA |
332 | dev->mode_config.preferred_depth = 24; |
333 | dev->mode_config.prefer_shadow = 1; | |
334 | ||
f62b27db BS |
335 | drm_kms_helper_poll_init(dev); |
336 | drm_kms_helper_poll_disable(dev); | |
337 | ||
e412e95a BS |
338 | if (nouveau_modeset == 1 || |
339 | (nouveau_modeset < 0 && pclass == PCI_CLASS_DISPLAY_VGA)) { | |
d2898713 BS |
340 | if (drm->vbios.dcb.entries) { |
341 | if (nv_device(drm->device)->card_type < NV_50) | |
342 | ret = nv04_display_create(dev); | |
343 | else | |
344 | ret = nv50_display_create(dev); | |
345 | } else { | |
346 | ret = 0; | |
347 | } | |
348 | ||
f62b27db | 349 | if (ret) |
9430738d BS |
350 | goto disp_create_err; |
351 | ||
352 | if (dev->mode_config.num_crtc) { | |
353 | ret = drm_vblank_init(dev, dev->mode_config.num_crtc); | |
354 | if (ret) | |
355 | goto vblank_err; | |
356 | } | |
357 | ||
358 | nouveau_backlight_init(dev); | |
f62b27db BS |
359 | } |
360 | ||
5ace2c9d MS |
361 | return 0; |
362 | ||
363 | vblank_err: | |
77145f1c | 364 | disp->dtor(dev); |
5ace2c9d MS |
365 | disp_create_err: |
366 | drm_kms_helper_poll_fini(dev); | |
367 | drm_mode_config_cleanup(dev); | |
2a44e499 | 368 | return ret; |
27d5030a BS |
369 | } |
370 | ||
371 | void | |
372 | nouveau_display_destroy(struct drm_device *dev) | |
373 | { | |
77145f1c | 374 | struct nouveau_display *disp = nouveau_display(dev); |
27d5030a | 375 | |
77145f1c | 376 | nouveau_backlight_exit(dev); |
f62b27db BS |
377 | drm_vblank_cleanup(dev); |
378 | ||
d6bf2f37 BS |
379 | drm_kms_helper_poll_fini(dev); |
380 | drm_mode_config_cleanup(dev); | |
381 | ||
9430738d BS |
382 | if (disp->dtor) |
383 | disp->dtor(dev); | |
f62b27db | 384 | |
77145f1c BS |
385 | nouveau_drm(dev)->display = NULL; |
386 | kfree(disp); | |
387 | } | |
388 | ||
389 | int | |
390 | nouveau_display_suspend(struct drm_device *dev) | |
391 | { | |
392 | struct nouveau_drm *drm = nouveau_drm(dev); | |
393 | struct drm_crtc *crtc; | |
394 | ||
395 | nouveau_display_fini(dev); | |
396 | ||
397 | NV_INFO(drm, "unpinning framebuffer(s)...\n"); | |
398 | list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) { | |
399 | struct nouveau_framebuffer *nouveau_fb; | |
400 | ||
401 | nouveau_fb = nouveau_framebuffer(crtc->fb); | |
402 | if (!nouveau_fb || !nouveau_fb->nvbo) | |
403 | continue; | |
404 | ||
405 | nouveau_bo_unpin(nouveau_fb->nvbo); | |
406 | } | |
407 | ||
408 | list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) { | |
409 | struct nouveau_crtc *nv_crtc = nouveau_crtc(crtc); | |
410 | ||
411 | nouveau_bo_unmap(nv_crtc->cursor.nvbo); | |
412 | nouveau_bo_unpin(nv_crtc->cursor.nvbo); | |
413 | } | |
414 | ||
415 | return 0; | |
416 | } | |
417 | ||
418 | void | |
419 | nouveau_display_resume(struct drm_device *dev) | |
420 | { | |
421 | struct nouveau_drm *drm = nouveau_drm(dev); | |
422 | struct drm_crtc *crtc; | |
423 | int ret; | |
424 | ||
425 | list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) { | |
426 | struct nouveau_framebuffer *nouveau_fb; | |
427 | ||
428 | nouveau_fb = nouveau_framebuffer(crtc->fb); | |
429 | if (!nouveau_fb || !nouveau_fb->nvbo) | |
430 | continue; | |
431 | ||
432 | nouveau_bo_pin(nouveau_fb->nvbo, TTM_PL_FLAG_VRAM); | |
433 | } | |
434 | ||
435 | list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) { | |
436 | struct nouveau_crtc *nv_crtc = nouveau_crtc(crtc); | |
437 | ||
438 | ret = nouveau_bo_pin(nv_crtc->cursor.nvbo, TTM_PL_FLAG_VRAM); | |
439 | if (!ret) | |
440 | ret = nouveau_bo_map(nv_crtc->cursor.nvbo); | |
441 | if (ret) | |
442 | NV_ERROR(drm, "Could not pin/map cursor.\n"); | |
443 | } | |
444 | ||
445 | nouveau_fbcon_set_suspend(dev, 0); | |
446 | nouveau_fbcon_zfill_all(dev); | |
447 | ||
448 | nouveau_display_init(dev); | |
449 | ||
450 | /* Force CLUT to get re-loaded during modeset */ | |
451 | list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) { | |
452 | struct nouveau_crtc *nv_crtc = nouveau_crtc(crtc); | |
453 | ||
454 | nv_crtc->lut.depth = 0; | |
455 | } | |
456 | ||
457 | drm_helper_resume_force_mode(dev); | |
458 | ||
459 | list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) { | |
460 | struct nouveau_crtc *nv_crtc = nouveau_crtc(crtc); | |
461 | u32 offset = nv_crtc->cursor.nvbo->bo.offset; | |
462 | ||
463 | nv_crtc->cursor.set_offset(nv_crtc, offset); | |
464 | nv_crtc->cursor.set_pos(nv_crtc, nv_crtc->cursor_saved_x, | |
465 | nv_crtc->cursor_saved_y); | |
466 | } | |
27d5030a BS |
467 | } |
468 | ||
332b242f FJ |
469 | static int |
470 | nouveau_page_flip_emit(struct nouveau_channel *chan, | |
471 | struct nouveau_bo *old_bo, | |
472 | struct nouveau_bo *new_bo, | |
473 | struct nouveau_page_flip_state *s, | |
474 | struct nouveau_fence **pfence) | |
475 | { | |
f589be88 | 476 | struct nouveau_fence_chan *fctx = chan->fence; |
77145f1c BS |
477 | struct nouveau_drm *drm = chan->drm; |
478 | struct drm_device *dev = drm->dev; | |
332b242f FJ |
479 | unsigned long flags; |
480 | int ret; | |
481 | ||
482 | /* Queue it to the pending list */ | |
483 | spin_lock_irqsave(&dev->event_lock, flags); | |
f589be88 | 484 | list_add_tail(&s->head, &fctx->flip); |
332b242f FJ |
485 | spin_unlock_irqrestore(&dev->event_lock, flags); |
486 | ||
487 | /* Synchronize with the old framebuffer */ | |
488 | ret = nouveau_fence_sync(old_bo->bo.sync_obj, chan); | |
489 | if (ret) | |
490 | goto fail; | |
491 | ||
492 | /* Emit the pageflip */ | |
d5316e25 | 493 | ret = RING_SPACE(chan, 3); |
332b242f FJ |
494 | if (ret) |
495 | goto fail; | |
496 | ||
77145f1c | 497 | if (nv_device(drm->device)->card_type < NV_C0) { |
6d597027 | 498 | BEGIN_NV04(chan, NvSubSw, NV_SW_PAGE_FLIP, 1); |
d5316e25 BS |
499 | OUT_RING (chan, 0x00000000); |
500 | OUT_RING (chan, 0x00000000); | |
501 | } else { | |
6d597027 | 502 | BEGIN_NVC0(chan, 0, NV10_SUBCHAN_REF_CNT, 1); |
5e120f6e | 503 | OUT_RING (chan, 0); |
6d597027 | 504 | BEGIN_IMC0(chan, 0, NVSW_SUBCHAN_PAGE_FLIP, 0x0000); |
d5316e25 | 505 | } |
bd2f2037 | 506 | FIRE_RING (chan); |
332b242f | 507 | |
264ce192 | 508 | ret = nouveau_fence_new(chan, false, pfence); |
332b242f FJ |
509 | if (ret) |
510 | goto fail; | |
511 | ||
512 | return 0; | |
513 | fail: | |
514 | spin_lock_irqsave(&dev->event_lock, flags); | |
515 | list_del(&s->head); | |
516 | spin_unlock_irqrestore(&dev->event_lock, flags); | |
517 | return ret; | |
518 | } | |
519 | ||
520 | int | |
521 | nouveau_crtc_page_flip(struct drm_crtc *crtc, struct drm_framebuffer *fb, | |
522 | struct drm_pending_vblank_event *event) | |
523 | { | |
524 | struct drm_device *dev = crtc->dev; | |
77145f1c | 525 | struct nouveau_drm *drm = nouveau_drm(dev); |
332b242f FJ |
526 | struct nouveau_bo *old_bo = nouveau_framebuffer(crtc->fb)->nvbo; |
527 | struct nouveau_bo *new_bo = nouveau_framebuffer(fb)->nvbo; | |
528 | struct nouveau_page_flip_state *s; | |
d375e7d5 | 529 | struct nouveau_channel *chan = NULL; |
332b242f | 530 | struct nouveau_fence *fence; |
060810d7 BS |
531 | struct ttm_validate_buffer resv[2] = { |
532 | { .bo = &old_bo->bo }, | |
533 | { .bo = &new_bo->bo }, | |
534 | }; | |
b580c9e2 | 535 | struct ww_acquire_ctx ticket; |
060810d7 | 536 | LIST_HEAD(res); |
332b242f FJ |
537 | int ret; |
538 | ||
77145f1c | 539 | if (!drm->channel) |
332b242f FJ |
540 | return -ENODEV; |
541 | ||
542 | s = kzalloc(sizeof(*s), GFP_KERNEL); | |
543 | if (!s) | |
544 | return -ENOMEM; | |
545 | ||
332b242f | 546 | /* Choose the channel the flip will be handled in */ |
b580c9e2 | 547 | spin_lock(&old_bo->bo.bdev->fence_lock); |
d375e7d5 BS |
548 | fence = new_bo->bo.sync_obj; |
549 | if (fence) | |
ebb945a9 | 550 | chan = fence->channel; |
332b242f | 551 | if (!chan) |
77145f1c | 552 | chan = drm->channel; |
b580c9e2 ML |
553 | spin_unlock(&old_bo->bo.bdev->fence_lock); |
554 | ||
b580c9e2 ML |
555 | if (new_bo != old_bo) { |
556 | ret = nouveau_bo_pin(new_bo, TTM_PL_FLAG_VRAM); | |
060810d7 BS |
557 | if (ret) |
558 | goto fail_free; | |
b580c9e2 | 559 | |
060810d7 | 560 | list_add(&resv[1].head, &res); |
b580c9e2 | 561 | } |
060810d7 BS |
562 | list_add(&resv[0].head, &res); |
563 | ||
564 | mutex_lock(&chan->cli->mutex); | |
565 | ret = ttm_eu_reserve_buffers(&ticket, &res); | |
566 | if (ret) | |
567 | goto fail_unpin; | |
b580c9e2 ML |
568 | |
569 | /* Initialize a page flip struct */ | |
570 | *s = (struct nouveau_page_flip_state) | |
571 | { { }, event, nouveau_crtc(crtc)->index, | |
572 | fb->bits_per_pixel, fb->pitches[0], crtc->x, crtc->y, | |
573 | new_bo->bo.offset }; | |
574 | ||
332b242f | 575 | /* Emit a page flip */ |
77145f1c | 576 | if (nv_device(drm->device)->card_type >= NV_50) { |
e225f446 | 577 | ret = nv50_display_flip_next(crtc, fb, chan, 0); |
060810d7 | 578 | if (ret) |
d7117e0d | 579 | goto fail_unreserve; |
d7117e0d BS |
580 | } |
581 | ||
332b242f | 582 | ret = nouveau_page_flip_emit(chan, old_bo, new_bo, s, &fence); |
77145f1c | 583 | mutex_unlock(&chan->cli->mutex); |
332b242f FJ |
584 | if (ret) |
585 | goto fail_unreserve; | |
586 | ||
587 | /* Update the crtc struct and cleanup */ | |
588 | crtc->fb = fb; | |
589 | ||
060810d7 BS |
590 | ttm_eu_fence_buffer_objects(&ticket, &res, fence); |
591 | if (old_bo != new_bo) | |
b580c9e2 | 592 | nouveau_bo_unpin(old_bo); |
332b242f FJ |
593 | nouveau_fence_unref(&fence); |
594 | return 0; | |
595 | ||
596 | fail_unreserve: | |
060810d7 BS |
597 | ttm_eu_backoff_reservation(&ticket, &res); |
598 | fail_unpin: | |
599 | mutex_unlock(&chan->cli->mutex); | |
600 | if (old_bo != new_bo) | |
b580c9e2 | 601 | nouveau_bo_unpin(new_bo); |
332b242f FJ |
602 | fail_free: |
603 | kfree(s); | |
604 | return ret; | |
605 | } | |
606 | ||
607 | int | |
608 | nouveau_finish_page_flip(struct nouveau_channel *chan, | |
609 | struct nouveau_page_flip_state *ps) | |
610 | { | |
f589be88 | 611 | struct nouveau_fence_chan *fctx = chan->fence; |
77145f1c BS |
612 | struct nouveau_drm *drm = chan->drm; |
613 | struct drm_device *dev = drm->dev; | |
332b242f FJ |
614 | struct nouveau_page_flip_state *s; |
615 | unsigned long flags; | |
616 | ||
617 | spin_lock_irqsave(&dev->event_lock, flags); | |
618 | ||
f589be88 | 619 | if (list_empty(&fctx->flip)) { |
77145f1c | 620 | NV_ERROR(drm, "unexpected pageflip\n"); |
332b242f FJ |
621 | spin_unlock_irqrestore(&dev->event_lock, flags); |
622 | return -EINVAL; | |
623 | } | |
624 | ||
f589be88 | 625 | s = list_first_entry(&fctx->flip, struct nouveau_page_flip_state, head); |
95d38d14 RC |
626 | if (s->event) |
627 | drm_send_vblank_event(dev, -1, s->event); | |
332b242f FJ |
628 | |
629 | list_del(&s->head); | |
d7117e0d BS |
630 | if (ps) |
631 | *ps = *s; | |
332b242f FJ |
632 | kfree(s); |
633 | ||
634 | spin_unlock_irqrestore(&dev->event_lock, flags); | |
635 | return 0; | |
636 | } | |
33dbc27f | 637 | |
f589be88 BS |
638 | int |
639 | nouveau_flip_complete(void *data) | |
640 | { | |
641 | struct nouveau_channel *chan = data; | |
77145f1c | 642 | struct nouveau_drm *drm = chan->drm; |
f589be88 BS |
643 | struct nouveau_page_flip_state state; |
644 | ||
645 | if (!nouveau_finish_page_flip(chan, &state)) { | |
77145f1c BS |
646 | if (nv_device(drm->device)->card_type < NV_50) { |
647 | nv_set_crtc_base(drm->dev, state.crtc, state.offset + | |
f589be88 BS |
648 | state.y * state.pitch + |
649 | state.x * state.bpp / 8); | |
650 | } | |
651 | } | |
652 | ||
653 | return 0; | |
654 | } | |
655 | ||
33dbc27f BS |
656 | int |
657 | nouveau_display_dumb_create(struct drm_file *file_priv, struct drm_device *dev, | |
658 | struct drm_mode_create_dumb *args) | |
659 | { | |
660 | struct nouveau_bo *bo; | |
661 | int ret; | |
662 | ||
663 | args->pitch = roundup(args->width * (args->bpp / 8), 256); | |
664 | args->size = args->pitch * args->height; | |
665 | args->size = roundup(args->size, PAGE_SIZE); | |
666 | ||
610bd7da | 667 | ret = nouveau_gem_new(dev, args->size, 0, NOUVEAU_GEM_DOMAIN_VRAM, 0, 0, &bo); |
33dbc27f BS |
668 | if (ret) |
669 | return ret; | |
670 | ||
671 | ret = drm_gem_handle_create(file_priv, bo->gem, &args->handle); | |
672 | drm_gem_object_unreference_unlocked(bo->gem); | |
673 | return ret; | |
674 | } | |
675 | ||
676 | int | |
677 | nouveau_display_dumb_destroy(struct drm_file *file_priv, struct drm_device *dev, | |
678 | uint32_t handle) | |
679 | { | |
680 | return drm_gem_handle_delete(file_priv, handle); | |
681 | } | |
682 | ||
683 | int | |
684 | nouveau_display_dumb_map_offset(struct drm_file *file_priv, | |
685 | struct drm_device *dev, | |
686 | uint32_t handle, uint64_t *poffset) | |
687 | { | |
688 | struct drm_gem_object *gem; | |
689 | ||
690 | gem = drm_gem_object_lookup(dev, file_priv, handle); | |
691 | if (gem) { | |
692 | struct nouveau_bo *bo = gem->driver_private; | |
693 | *poffset = bo->bo.addr_space_offset; | |
694 | drm_gem_object_unreference_unlocked(gem); | |
695 | return 0; | |
696 | } | |
697 | ||
698 | return -ENOENT; | |
699 | } |