]> git.proxmox.com Git - mirror_ubuntu-bionic-kernel.git/blame - drivers/gpu/drm/nouveau/nouveau_drv.h
drm/nvc0: push prunk140 irq messages to debug loglevel
[mirror_ubuntu-bionic-kernel.git] / drivers / gpu / drm / nouveau / nouveau_drv.h
CommitLineData
6ee73861
BS
1/*
2 * Copyright 2005 Stephane Marchesin.
3 * All Rights Reserved.
4 *
5 * Permission is hereby granted, free of charge, to any person obtaining a
6 * copy of this software and associated documentation files (the "Software"),
7 * to deal in the Software without restriction, including without limitation
8 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
9 * and/or sell copies of the Software, and to permit persons to whom the
10 * Software is furnished to do so, subject to the following conditions:
11 *
12 * The above copyright notice and this permission notice (including the next
13 * paragraph) shall be included in all copies or substantial portions of the
14 * Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * VA LINUX SYSTEMS AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM, DAMAGES OR
20 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
22 * OTHER DEALINGS IN THE SOFTWARE.
23 */
24
25#ifndef __NOUVEAU_DRV_H__
26#define __NOUVEAU_DRV_H__
27
28#define DRIVER_AUTHOR "Stephane Marchesin"
29#define DRIVER_EMAIL "dri-devel@lists.sourceforge.net"
30
31#define DRIVER_NAME "nouveau"
32#define DRIVER_DESC "nVidia Riva/TNT/GeForce"
33#define DRIVER_DATE "20090420"
34
35#define DRIVER_MAJOR 0
36#define DRIVER_MINOR 0
a1606a95 37#define DRIVER_PATCHLEVEL 16
6ee73861
BS
38
39#define NOUVEAU_FAMILY 0x0000FFFF
40#define NOUVEAU_FLAGS 0xFFFF0000
41
42#include "ttm/ttm_bo_api.h"
43#include "ttm/ttm_bo_driver.h"
44#include "ttm/ttm_placement.h"
45#include "ttm/ttm_memory.h"
46#include "ttm/ttm_module.h"
47
48struct nouveau_fpriv {
3f0a68d8 49 spinlock_t lock;
e8a863c1 50 struct list_head channels;
fe32b16e 51 struct nouveau_vm *vm;
6ee73861
BS
52};
53
3f0a68d8
BS
54static inline struct nouveau_fpriv *
55nouveau_fpriv(struct drm_file *file_priv)
56{
57 return file_priv ? file_priv->driver_priv : NULL;
58}
59
6ee73861
BS
60#define DRM_FILE_PAGE_OFFSET (0x100000000ULL >> PAGE_SHIFT)
61
62#include "nouveau_drm.h"
63#include "nouveau_reg.h"
64#include "nouveau_bios.h"
274fec93 65#include "nouveau_util.h"
f869ef88 66
054b93e4 67struct nouveau_grctx;
d5f42394 68struct nouveau_mem;
f869ef88 69#include "nouveau_vm.h"
6ee73861
BS
70
71#define MAX_NUM_DCB_ENTRIES 16
72
73#define NOUVEAU_MAX_CHANNEL_NR 128
a0af9add 74#define NOUVEAU_MAX_TILE_NR 15
6ee73861 75
d5f42394 76struct nouveau_mem {
573a2a37
BS
77 struct drm_device *dev;
78
f869ef88 79 struct nouveau_vma bar_vma;
d2f96666 80 struct nouveau_vma vma[2];
4c74eb7f 81 u8 page_shift;
f869ef88 82
8f7286f8 83 struct drm_mm_node *tag;
573a2a37 84 struct list_head regions;
26c0c9e3 85 dma_addr_t *pages;
573a2a37
BS
86 u32 memtype;
87 u64 offset;
88 u64 size;
89};
90
a0af9add 91struct nouveau_tile_reg {
a0af9add 92 bool used;
a5cf68b0
FJ
93 uint32_t addr;
94 uint32_t limit;
95 uint32_t pitch;
87a326a3
FJ
96 uint32_t zcomp;
97 struct drm_mm_node *tag_mem;
a5cf68b0 98 struct nouveau_fence *fence;
a0af9add
FJ
99};
100
6ee73861
BS
101struct nouveau_bo {
102 struct ttm_buffer_object bo;
103 struct ttm_placement placement;
db5c8e29 104 u32 valid_domains;
6ee73861 105 u32 placements[3];
78ad0f7b 106 u32 busy_placements[3];
6ee73861
BS
107 struct ttm_bo_kmap_obj kmap;
108 struct list_head head;
109
110 /* protected by ttm_bo_reserve() */
111 struct drm_file *reserved_by;
112 struct list_head entry;
113 int pbbo_index;
a1606a95 114 bool validate_mapped;
6ee73861
BS
115
116 struct nouveau_channel *channel;
117
fd2871af 118 struct list_head vma_list;
f91bac5b 119 unsigned page_shift;
6ee73861
BS
120
121 uint32_t tile_mode;
122 uint32_t tile_flags;
a0af9add 123 struct nouveau_tile_reg *tile;
6ee73861
BS
124
125 struct drm_gem_object *gem;
6ee73861
BS
126 int pin_refcnt;
127};
128
f13b3263
FJ
129#define nouveau_bo_tile_layout(nvbo) \
130 ((nvbo)->tile_flags & NOUVEAU_GEM_TILE_LAYOUT_MASK)
131
6ee73861
BS
132static inline struct nouveau_bo *
133nouveau_bo(struct ttm_buffer_object *bo)
134{
135 return container_of(bo, struct nouveau_bo, bo);
136}
137
138static inline struct nouveau_bo *
139nouveau_gem_object(struct drm_gem_object *gem)
140{
141 return gem ? gem->driver_private : NULL;
142}
143
144/* TODO: submit equivalent to TTM generic API upstream? */
145static inline void __iomem *
146nvbo_kmap_obj_iovirtual(struct nouveau_bo *nvbo)
147{
148 bool is_iomem;
149 void __iomem *ioptr = (void __force __iomem *)ttm_kmap_obj_virtual(
150 &nvbo->kmap, &is_iomem);
151 WARN_ON_ONCE(ioptr && !is_iomem);
152 return ioptr;
153}
154
6ee73861
BS
155enum nouveau_flags {
156 NV_NFORCE = 0x10000000,
157 NV_NFORCE2 = 0x20000000
158};
159
160#define NVOBJ_ENGINE_SW 0
161#define NVOBJ_ENGINE_GR 1
6dfdd7a6 162#define NVOBJ_ENGINE_CRYPT 2
7ff5441e
BS
163#define NVOBJ_ENGINE_COPY0 3
164#define NVOBJ_ENGINE_COPY1 4
a02ccc7f 165#define NVOBJ_ENGINE_MPEG 5
6dfdd7a6
BS
166#define NVOBJ_ENGINE_DISPLAY 15
167#define NVOBJ_ENGINE_NR 16
6ee73861 168
a11c3198 169#define NVOBJ_FLAG_DONT_MAP (1 << 0)
6ee73861
BS
170#define NVOBJ_FLAG_ZERO_ALLOC (1 << 1)
171#define NVOBJ_FLAG_ZERO_FREE (1 << 2)
34cf01bc 172#define NVOBJ_FLAG_VM (1 << 3)
c906ca0f 173#define NVOBJ_FLAG_VM_USER (1 << 4)
e41115d0
BS
174
175#define NVOBJ_CINST_GLOBAL 0xdeadbeef
176
6ee73861 177struct nouveau_gpuobj {
b3beb167 178 struct drm_device *dev;
eb9bcbdc 179 struct kref refcount;
6ee73861
BS
180 struct list_head list;
181
e41115d0 182 void *node;
dc1e5c0d 183 u32 *suspend;
6ee73861
BS
184
185 uint32_t flags;
6ee73861 186
43efc9ce 187 u32 size;
f8522fc8
BS
188 u32 pinst; /* PRAMIN BAR offset */
189 u32 cinst; /* Channel offset */
190 u64 vinst; /* VRAM address */
191 u64 linst; /* VM address */
de3a6c0a 192
6ee73861
BS
193 uint32_t engine;
194 uint32_t class;
195
196 void (*dtor)(struct drm_device *, struct nouveau_gpuobj *);
197 void *priv;
198};
199
332b242f
FJ
200struct nouveau_page_flip_state {
201 struct list_head head;
202 struct drm_pending_vblank_event *event;
203 int crtc, bpp, pitch, x, y;
204 uint64_t offset;
205};
206
e419cf09
FJ
207enum nouveau_channel_mutex_class {
208 NOUVEAU_UCHANNEL_MUTEX,
209 NOUVEAU_KCHANNEL_MUTEX
210};
211
6ee73861
BS
212struct nouveau_channel {
213 struct drm_device *dev;
e8a863c1 214 struct list_head list;
6ee73861
BS
215 int id;
216
f091a3d4
FJ
217 /* references to the channel data structure */
218 struct kref ref;
219 /* users of the hardware channel resources, the hardware
220 * context will be kicked off when it reaches zero. */
221 atomic_t users;
6a6b73f2
BS
222 struct mutex mutex;
223
6ee73861
BS
224 /* owner of this fifo */
225 struct drm_file *file_priv;
226 /* mapping of the fifo itself */
227 struct drm_local_map *map;
228
25985edc 229 /* mapping of the regs controlling the fifo */
6ee73861
BS
230 void __iomem *user;
231 uint32_t user_get;
232 uint32_t user_put;
233
234 /* Fencing */
235 struct {
236 /* lock protects the pending list only */
237 spinlock_t lock;
238 struct list_head pending;
239 uint32_t sequence;
240 uint32_t sequence_ack;
047d1d3c 241 atomic_t last_sequence_irq;
d02836b4 242 struct nouveau_vma vma;
6ee73861
BS
243 } fence;
244
245 /* DMA push buffer */
a8eaebc6
BS
246 struct nouveau_gpuobj *pushbuf;
247 struct nouveau_bo *pushbuf_bo;
ce163f69 248 struct nouveau_vma pushbuf_vma;
a8eaebc6 249 uint32_t pushbuf_base;
6ee73861
BS
250
251 /* Notifier memory */
252 struct nouveau_bo *notifier_bo;
0b718733 253 struct nouveau_vma notifier_vma;
b833ac26 254 struct drm_mm notifier_heap;
6ee73861
BS
255
256 /* PFIFO context */
a8eaebc6
BS
257 struct nouveau_gpuobj *ramfc;
258 struct nouveau_gpuobj *cache;
b2b09938 259 void *fifo_priv;
6ee73861 260
a82dd49f 261 /* Execution engine contexts */
6dfdd7a6 262 void *engctx[NVOBJ_ENGINE_NR];
6ee73861
BS
263
264 /* NV50 VM */
f869ef88 265 struct nouveau_vm *vm;
a8eaebc6 266 struct nouveau_gpuobj *vm_pd;
6ee73861
BS
267
268 /* Objects */
a8eaebc6
BS
269 struct nouveau_gpuobj *ramin; /* Private instmem */
270 struct drm_mm ramin_heap; /* Private PRAMIN heap */
271 struct nouveau_ramht *ramht; /* Hash table */
6ee73861
BS
272
273 /* GPU object info for stuff used in-kernel (mm_enabled) */
274 uint32_t m2mf_ntfy;
275 uint32_t vram_handle;
276 uint32_t gart_handle;
277 bool accel_done;
278
279 /* Push buffer state (only for drm's channel on !mm_enabled) */
280 struct {
281 int max;
282 int free;
283 int cur;
284 int put;
285 /* access via pushbuf_bo */
9a391ad8
BS
286
287 int ib_base;
288 int ib_max;
289 int ib_free;
290 int ib_put;
6ee73861
BS
291 } dma;
292
293 uint32_t sw_subchannel[8];
294
3d483d57 295 struct nouveau_vma dispc_vma[2];
6ee73861
BS
296 struct {
297 struct nouveau_gpuobj *vblsem;
1f6d2de2 298 uint32_t vblsem_head;
6ee73861
BS
299 uint32_t vblsem_offset;
300 uint32_t vblsem_rval;
301 struct list_head vbl_wait;
332b242f 302 struct list_head flip;
6ee73861
BS
303 } nvsw;
304
305 struct {
306 bool active;
307 char name[32];
308 struct drm_info_list info;
309 } debugfs;
310};
311
6dfdd7a6
BS
312struct nouveau_exec_engine {
313 void (*destroy)(struct drm_device *, int engine);
314 int (*init)(struct drm_device *, int engine);
315 int (*fini)(struct drm_device *, int engine);
316 int (*context_new)(struct nouveau_channel *, int engine);
317 void (*context_del)(struct nouveau_channel *, int engine);
318 int (*object_new)(struct nouveau_channel *, int engine,
319 u32 handle, u16 class);
96c50082 320 void (*set_tile_region)(struct drm_device *dev, int i);
6dfdd7a6
BS
321 void (*tlb_flush)(struct drm_device *, int engine);
322};
323
6ee73861
BS
324struct nouveau_instmem_engine {
325 void *priv;
326
327 int (*init)(struct drm_device *dev);
328 void (*takedown)(struct drm_device *dev);
329 int (*suspend)(struct drm_device *dev);
330 void (*resume)(struct drm_device *dev);
331
6e32fedc
BS
332 int (*get)(struct nouveau_gpuobj *, struct nouveau_channel *,
333 u32 size, u32 align);
e41115d0
BS
334 void (*put)(struct nouveau_gpuobj *);
335 int (*map)(struct nouveau_gpuobj *);
336 void (*unmap)(struct nouveau_gpuobj *);
337
f56cb86f 338 void (*flush)(struct drm_device *);
6ee73861
BS
339};
340
341struct nouveau_mc_engine {
342 int (*init)(struct drm_device *dev);
343 void (*takedown)(struct drm_device *dev);
344};
345
346struct nouveau_timer_engine {
347 int (*init)(struct drm_device *dev);
348 void (*takedown)(struct drm_device *dev);
349 uint64_t (*read)(struct drm_device *dev);
350};
351
352struct nouveau_fb_engine {
cb00f7c1 353 int num_tiles;
87a326a3 354 struct drm_mm tag_heap;
20f63afe 355 void *priv;
cb00f7c1 356
6ee73861
BS
357 int (*init)(struct drm_device *dev);
358 void (*takedown)(struct drm_device *dev);
cb00f7c1 359
a5cf68b0
FJ
360 void (*init_tile_region)(struct drm_device *dev, int i,
361 uint32_t addr, uint32_t size,
362 uint32_t pitch, uint32_t flags);
363 void (*set_tile_region)(struct drm_device *dev, int i);
364 void (*free_tile_region)(struct drm_device *dev, int i);
6ee73861
BS
365};
366
367struct nouveau_fifo_engine {
b2b09938 368 void *priv;
6ee73861
BS
369 int channels;
370
a8eaebc6 371 struct nouveau_gpuobj *playlist[2];
ac94a343
BS
372 int cur_playlist;
373
6ee73861
BS
374 int (*init)(struct drm_device *);
375 void (*takedown)(struct drm_device *);
376
377 void (*disable)(struct drm_device *);
378 void (*enable)(struct drm_device *);
379 bool (*reassign)(struct drm_device *, bool enable);
588d7d12 380 bool (*cache_pull)(struct drm_device *dev, bool enable);
6ee73861
BS
381
382 int (*channel_id)(struct drm_device *);
383
384 int (*create_context)(struct nouveau_channel *);
385 void (*destroy_context)(struct nouveau_channel *);
386 int (*load_context)(struct nouveau_channel *);
387 int (*unload_context)(struct drm_device *);
56ac7475 388 void (*tlb_flush)(struct drm_device *dev);
6ee73861
BS
389};
390
c88c2e06 391struct nouveau_display_engine {
ef8389a8 392 void *priv;
c88c2e06
FJ
393 int (*early_init)(struct drm_device *);
394 void (*late_takedown)(struct drm_device *);
395 int (*create)(struct drm_device *);
396 int (*init)(struct drm_device *);
397 void (*destroy)(struct drm_device *);
398};
399
ee2e0131 400struct nouveau_gpio_engine {
fce2bad0
BS
401 void *priv;
402
ee2e0131
BS
403 int (*init)(struct drm_device *);
404 void (*takedown)(struct drm_device *);
405
406 int (*get)(struct drm_device *, enum dcb_gpio_tag);
407 int (*set)(struct drm_device *, enum dcb_gpio_tag, int state);
408
fce2bad0
BS
409 int (*irq_register)(struct drm_device *, enum dcb_gpio_tag,
410 void (*)(void *, int), void *);
411 void (*irq_unregister)(struct drm_device *, enum dcb_gpio_tag,
412 void (*)(void *, int), void *);
413 bool (*irq_enable)(struct drm_device *, enum dcb_gpio_tag, bool on);
ee2e0131
BS
414};
415
330c5988
BS
416struct nouveau_pm_voltage_level {
417 u8 voltage;
418 u8 vid;
419};
420
421struct nouveau_pm_voltage {
422 bool supported;
423 u8 vid_mask;
424
425 struct nouveau_pm_voltage_level *level;
426 int nr_level;
427};
428
e614b2e7
MP
429struct nouveau_pm_memtiming {
430 int id;
431 u32 reg_100220;
432 u32 reg_100224;
433 u32 reg_100228;
434 u32 reg_10022c;
435 u32 reg_100230;
436 u32 reg_100234;
437 u32 reg_100238;
438 u32 reg_10023c;
439 u32 reg_100240;
440};
441
330c5988
BS
442#define NOUVEAU_PM_MAX_LEVEL 8
443struct nouveau_pm_level {
444 struct device_attribute dev_attr;
445 char name[32];
446 int id;
447
448 u32 core;
449 u32 memory;
450 u32 shader;
451 u32 unk05;
047d2df5 452 u32 unk0a;
330c5988
BS
453
454 u8 voltage;
455 u8 fanspeed;
aee582de
BS
456
457 u16 memscript;
e614b2e7 458 struct nouveau_pm_memtiming *timing;
330c5988
BS
459};
460
34e9d85a
MP
461struct nouveau_pm_temp_sensor_constants {
462 u16 offset_constant;
463 s16 offset_mult;
464 u16 offset_div;
465 u16 slope_mult;
466 u16 slope_div;
467};
468
469struct nouveau_pm_threshold_temp {
470 s16 critical;
471 s16 down_clock;
472 s16 fan_boost;
473};
474
7760fcb0
RS
475struct nouveau_pm_memtimings {
476 bool supported;
477 struct nouveau_pm_memtiming *timing;
478 int nr_timing;
479};
480
330c5988
BS
481struct nouveau_pm_engine {
482 struct nouveau_pm_voltage voltage;
483 struct nouveau_pm_level perflvl[NOUVEAU_PM_MAX_LEVEL];
484 int nr_perflvl;
7760fcb0 485 struct nouveau_pm_memtimings memtimings;
34e9d85a
MP
486 struct nouveau_pm_temp_sensor_constants sensor_constants;
487 struct nouveau_pm_threshold_temp threshold_temp;
330c5988
BS
488
489 struct nouveau_pm_level boot;
490 struct nouveau_pm_level *cur;
491
8155cac4 492 struct device *hwmon;
6032649d 493 struct notifier_block acpi_nb;
8155cac4 494
330c5988 495 int (*clock_get)(struct drm_device *, u32 id);
5c6dc657
BS
496 void *(*clock_pre)(struct drm_device *, struct nouveau_pm_level *,
497 u32 id, int khz);
330c5988
BS
498 void (*clock_set)(struct drm_device *, void *);
499 int (*voltage_get)(struct drm_device *);
500 int (*voltage_set)(struct drm_device *, int voltage);
501 int (*fanspeed_get)(struct drm_device *);
502 int (*fanspeed_set)(struct drm_device *, int fanspeed);
8155cac4 503 int (*temp_get)(struct drm_device *);
330c5988
BS
504};
505
60d2a88a 506struct nouveau_vram_engine {
24f246ac
BS
507 struct nouveau_mm *mm;
508
60d2a88a 509 int (*init)(struct drm_device *);
24f246ac 510 void (*takedown)(struct drm_device *dev);
60d2a88a 511 int (*get)(struct drm_device *, u64, u32 align, u32 size_nc,
d5f42394
BS
512 u32 type, struct nouveau_mem **);
513 void (*put)(struct drm_device *, struct nouveau_mem **);
60d2a88a
BS
514
515 bool (*flags_valid)(struct drm_device *, u32 tile_flags);
516};
517
6ee73861
BS
518struct nouveau_engine {
519 struct nouveau_instmem_engine instmem;
520 struct nouveau_mc_engine mc;
521 struct nouveau_timer_engine timer;
522 struct nouveau_fb_engine fb;
6ee73861 523 struct nouveau_fifo_engine fifo;
c88c2e06 524 struct nouveau_display_engine display;
ee2e0131 525 struct nouveau_gpio_engine gpio;
330c5988 526 struct nouveau_pm_engine pm;
60d2a88a 527 struct nouveau_vram_engine vram;
6ee73861
BS
528};
529
530struct nouveau_pll_vals {
531 union {
532 struct {
533#ifdef __BIG_ENDIAN
534 uint8_t N1, M1, N2, M2;
535#else
536 uint8_t M1, N1, M2, N2;
537#endif
538 };
539 struct {
540 uint16_t NM1, NM2;
541 } __attribute__((packed));
542 };
543 int log2P;
544
545 int refclk;
546};
547
548enum nv04_fp_display_regs {
549 FP_DISPLAY_END,
550 FP_TOTAL,
551 FP_CRTC,
552 FP_SYNC_START,
553 FP_SYNC_END,
554 FP_VALID_START,
555 FP_VALID_END
556};
557
558struct nv04_crtc_reg {
cbab95db 559 unsigned char MiscOutReg;
4a9f822f 560 uint8_t CRTC[0xa0];
6ee73861
BS
561 uint8_t CR58[0x10];
562 uint8_t Sequencer[5];
563 uint8_t Graphics[9];
564 uint8_t Attribute[21];
cbab95db 565 unsigned char DAC[768];
6ee73861
BS
566
567 /* PCRTC regs */
568 uint32_t fb_start;
569 uint32_t crtc_cfg;
570 uint32_t cursor_cfg;
571 uint32_t gpio_ext;
572 uint32_t crtc_830;
573 uint32_t crtc_834;
574 uint32_t crtc_850;
575 uint32_t crtc_eng_ctrl;
576
577 /* PRAMDAC regs */
578 uint32_t nv10_cursync;
579 struct nouveau_pll_vals pllvals;
580 uint32_t ramdac_gen_ctrl;
581 uint32_t ramdac_630;
582 uint32_t ramdac_634;
583 uint32_t tv_setup;
584 uint32_t tv_vtotal;
585 uint32_t tv_vskew;
586 uint32_t tv_vsync_delay;
587 uint32_t tv_htotal;
588 uint32_t tv_hskew;
589 uint32_t tv_hsync_delay;
590 uint32_t tv_hsync_delay2;
591 uint32_t fp_horiz_regs[7];
592 uint32_t fp_vert_regs[7];
593 uint32_t dither;
594 uint32_t fp_control;
595 uint32_t dither_regs[6];
596 uint32_t fp_debug_0;
597 uint32_t fp_debug_1;
598 uint32_t fp_debug_2;
599 uint32_t fp_margin_color;
600 uint32_t ramdac_8c0;
601 uint32_t ramdac_a20;
602 uint32_t ramdac_a24;
603 uint32_t ramdac_a34;
604 uint32_t ctv_regs[38];
605};
606
607struct nv04_output_reg {
608 uint32_t output;
609 int head;
610};
611
612struct nv04_mode_state {
cbab95db 613 struct nv04_crtc_reg crtc_reg[2];
6ee73861
BS
614 uint32_t pllsel;
615 uint32_t sel_clk;
6ee73861
BS
616};
617
618enum nouveau_card_type {
619 NV_04 = 0x00,
620 NV_10 = 0x10,
621 NV_20 = 0x20,
622 NV_30 = 0x30,
623 NV_40 = 0x40,
624 NV_50 = 0x50,
4b223eef 625 NV_C0 = 0xc0,
6ee73861
BS
626};
627
628struct drm_nouveau_private {
629 struct drm_device *dev;
aba99a84 630 bool noaccel;
6ee73861
BS
631
632 /* the card type, takes NV_* as values */
633 enum nouveau_card_type card_type;
634 /* exact chipset, derived from NV_PMC_BOOT_0 */
635 int chipset;
50066f81 636 int stepping;
6ee73861
BS
637 int flags;
638
639 void __iomem *mmio;
5125bfd8 640
e05d7eae 641 spinlock_t ramin_lock;
6ee73861 642 void __iomem *ramin;
5125bfd8
BS
643 u32 ramin_size;
644 u32 ramin_base;
645 bool ramin_available;
e05d7eae 646 struct drm_mm ramin_heap;
6dfdd7a6 647 struct nouveau_exec_engine *eng[NVOBJ_ENGINE_NR];
e05d7eae 648 struct list_head gpuobj_list;
b8c157d3 649 struct list_head classes;
6ee73861 650
ac8fb975
BS
651 struct nouveau_bo *vga_ram;
652
35fa2f2a 653 /* interrupt handling */
8f8a5448 654 void (*irq_handler[32])(struct drm_device *);
35fa2f2a 655 bool msi_enabled;
ab838338 656
6ee73861
BS
657 struct list_head vbl_waiting;
658
659 struct {
ba4420c2 660 struct drm_global_reference mem_global_ref;
6ee73861
BS
661 struct ttm_bo_global_ref bo_global_ref;
662 struct ttm_bo_device bdev;
6ee73861
BS
663 atomic_t validate_sequence;
664 } ttm;
665
0c6c1c2f
FJ
666 struct {
667 spinlock_t lock;
668 struct drm_mm heap;
669 struct nouveau_bo *bo;
670 } fence;
671
cff5c133
BS
672 struct {
673 spinlock_t lock;
674 struct nouveau_channel *ptr[NOUVEAU_MAX_CHANNEL_NR];
675 } channels;
6ee73861
BS
676
677 struct nouveau_engine engine;
678 struct nouveau_channel *channel;
679
ff9e5279
MM
680 /* For PFIFO and PGRAPH. */
681 spinlock_t context_switch_lock;
682
04eb34a4
BS
683 /* VM/PRAMIN flush, legacy PRAMIN aperture */
684 spinlock_t vm_lock;
685
6ee73861 686 /* RAMIN configuration, RAMFC, RAMHT and RAMRO offsets */
e05c5a31
BS
687 struct nouveau_ramht *ramht;
688 struct nouveau_gpuobj *ramfc;
689 struct nouveau_gpuobj *ramro;
690
6ee73861 691 uint32_t ramin_rsvd_vram;
6ee73861 692
6ee73861
BS
693 struct {
694 enum {
695 NOUVEAU_GART_NONE = 0,
58e6c7a9
BS
696 NOUVEAU_GART_AGP, /* AGP */
697 NOUVEAU_GART_PDMA, /* paged dma object */
698 NOUVEAU_GART_HW /* on-chip gart/vm */
6ee73861
BS
699 } type;
700 uint64_t aper_base;
701 uint64_t aper_size;
702 uint64_t aper_free;
703
7948758d
BS
704 struct ttm_backend_func *func;
705
706 struct {
707 struct page *page;
708 dma_addr_t addr;
709 } dummy;
710
6ee73861 711 struct nouveau_gpuobj *sg_ctxdma;
6ee73861
BS
712 } gart_info;
713
a0af9add 714 /* nv10-nv40 tiling regions */
a5cf68b0
FJ
715 struct {
716 struct nouveau_tile_reg reg[NOUVEAU_MAX_TILE_NR];
717 spinlock_t lock;
718 } tile;
a0af9add 719
a76fb4e8
BS
720 /* VRAM/fb configuration */
721 uint64_t vram_size;
722 uint64_t vram_sys_base;
723
724 uint64_t fb_phys;
725 uint64_t fb_available_size;
726 uint64_t fb_mappable_pages;
727 uint64_t fb_aper_free;
728 int fb_mtrr;
729
f869ef88
BS
730 /* BAR control (NV50-) */
731 struct nouveau_vm *bar1_vm;
732 struct nouveau_vm *bar3_vm;
733
6ee73861 734 /* G8x/G9x virtual address space */
4c136142 735 struct nouveau_vm *chan_vm;
6ee73861 736
04a39c57 737 struct nvbios vbios;
6ee73861
BS
738
739 struct nv04_mode_state mode_reg;
740 struct nv04_mode_state saved_reg;
741 uint32_t saved_vga_font[4][16384];
742 uint32_t crtc_owner;
743 uint32_t dac_users[4];
744
6ee73861 745 struct backlight_device *backlight;
6ee73861 746
6ee73861
BS
747 struct {
748 struct dentry *channel_root;
749 } debugfs;
38651674 750
8be48d92 751 struct nouveau_fbdev *nfbdev;
06415c56 752 struct apertures_struct *apertures;
6ee73861
BS
753};
754
2730723b
FJ
755static inline struct drm_nouveau_private *
756nouveau_private(struct drm_device *dev)
757{
758 return dev->dev_private;
759}
760
6ee73861
BS
761static inline struct drm_nouveau_private *
762nouveau_bdev(struct ttm_bo_device *bd)
763{
764 return container_of(bd, struct drm_nouveau_private, ttm.bdev);
765}
766
767static inline int
768nouveau_bo_ref(struct nouveau_bo *ref, struct nouveau_bo **pnvbo)
769{
770 struct nouveau_bo *prev;
771
772 if (!pnvbo)
773 return -EINVAL;
774 prev = *pnvbo;
775
776 *pnvbo = ref ? nouveau_bo(ttm_bo_reference(&ref->bo)) : NULL;
777 if (prev) {
778 struct ttm_buffer_object *bo = &prev->bo;
779
780 ttm_bo_unref(&bo);
781 }
782
783 return 0;
784}
785
6ee73861 786/* nouveau_drv.c */
de5899bd 787extern int nouveau_agpmode;
6ee73861
BS
788extern int nouveau_duallink;
789extern int nouveau_uscript_lvds;
790extern int nouveau_uscript_tmds;
791extern int nouveau_vram_pushbuf;
792extern int nouveau_vram_notify;
793extern int nouveau_fbpercrtc;
f4053509 794extern int nouveau_tv_disable;
6ee73861
BS
795extern char *nouveau_tv_norm;
796extern int nouveau_reg_debug;
797extern char *nouveau_vbios;
a1470890 798extern int nouveau_ignorelid;
a32ed69d
MK
799extern int nouveau_nofbaccel;
800extern int nouveau_noaccel;
0cba1b76 801extern int nouveau_force_post;
da647d5b 802extern int nouveau_override_conntype;
6f876986
BS
803extern char *nouveau_perflvl;
804extern int nouveau_perflvl_wr;
35fa2f2a 805extern int nouveau_msi;
0411de85 806extern int nouveau_ctxfw;
6ee73861 807
6a9ee8af
DA
808extern int nouveau_pci_suspend(struct pci_dev *pdev, pm_message_t pm_state);
809extern int nouveau_pci_resume(struct pci_dev *pdev);
810
6ee73861 811/* nouveau_state.c */
3f0a68d8 812extern int nouveau_open(struct drm_device *, struct drm_file *);
6ee73861 813extern void nouveau_preclose(struct drm_device *dev, struct drm_file *);
3f0a68d8 814extern void nouveau_postclose(struct drm_device *, struct drm_file *);
6ee73861
BS
815extern int nouveau_load(struct drm_device *, unsigned long flags);
816extern int nouveau_firstopen(struct drm_device *);
817extern void nouveau_lastclose(struct drm_device *);
818extern int nouveau_unload(struct drm_device *);
819extern int nouveau_ioctl_getparam(struct drm_device *, void *data,
820 struct drm_file *);
821extern int nouveau_ioctl_setparam(struct drm_device *, void *data,
822 struct drm_file *);
12fb9525
BS
823extern bool nouveau_wait_eq(struct drm_device *, uint64_t timeout,
824 uint32_t reg, uint32_t mask, uint32_t val);
825extern bool nouveau_wait_ne(struct drm_device *, uint64_t timeout,
826 uint32_t reg, uint32_t mask, uint32_t val);
6ee73861
BS
827extern bool nouveau_wait_for_idle(struct drm_device *);
828extern int nouveau_card_init(struct drm_device *);
6ee73861
BS
829
830/* nouveau_mem.c */
fbd2895e
BS
831extern int nouveau_mem_vram_init(struct drm_device *);
832extern void nouveau_mem_vram_fini(struct drm_device *);
833extern int nouveau_mem_gart_init(struct drm_device *);
834extern void nouveau_mem_gart_fini(struct drm_device *);
6ee73861 835extern int nouveau_mem_init_agp(struct drm_device *);
e04d8e82 836extern int nouveau_mem_reset_agp(struct drm_device *);
6ee73861 837extern void nouveau_mem_close(struct drm_device *);
60d2a88a
BS
838extern int nouveau_mem_detect(struct drm_device *);
839extern bool nouveau_mem_flags_valid(struct drm_device *, u32 tile_flags);
a5cf68b0
FJ
840extern struct nouveau_tile_reg *nv10_mem_set_tiling(
841 struct drm_device *dev, uint32_t addr, uint32_t size,
842 uint32_t pitch, uint32_t flags);
843extern void nv10_mem_put_tile_region(struct drm_device *dev,
844 struct nouveau_tile_reg *tile,
845 struct nouveau_fence *fence);
573a2a37 846extern const struct ttm_mem_type_manager_func nouveau_vram_manager;
26c0c9e3 847extern const struct ttm_mem_type_manager_func nouveau_gart_manager;
6ee73861
BS
848
849/* nouveau_notifier.c */
850extern int nouveau_notifier_init_channel(struct nouveau_channel *);
851extern void nouveau_notifier_takedown_channel(struct nouveau_channel *);
852extern int nouveau_notifier_alloc(struct nouveau_channel *, uint32_t handle,
73412c38
BS
853 int cout, uint32_t start, uint32_t end,
854 uint32_t *offset);
6ee73861
BS
855extern int nouveau_notifier_offset(struct nouveau_gpuobj *, uint32_t *);
856extern int nouveau_ioctl_notifier_alloc(struct drm_device *, void *data,
857 struct drm_file *);
858extern int nouveau_ioctl_notifier_free(struct drm_device *, void *data,
859 struct drm_file *);
860
861/* nouveau_channel.c */
862extern struct drm_ioctl_desc nouveau_ioctls[];
863extern int nouveau_max_ioctl;
864extern void nouveau_channel_cleanup(struct drm_device *, struct drm_file *);
6ee73861
BS
865extern int nouveau_channel_alloc(struct drm_device *dev,
866 struct nouveau_channel **chan,
867 struct drm_file *file_priv,
868 uint32_t fb_ctxdma, uint32_t tt_ctxdma);
cff5c133 869extern struct nouveau_channel *
feeb0aec
FJ
870nouveau_channel_get_unlocked(struct nouveau_channel *);
871extern struct nouveau_channel *
e8a863c1 872nouveau_channel_get(struct drm_file *, int id);
feeb0aec 873extern void nouveau_channel_put_unlocked(struct nouveau_channel **);
cff5c133 874extern void nouveau_channel_put(struct nouveau_channel **);
f091a3d4
FJ
875extern void nouveau_channel_ref(struct nouveau_channel *chan,
876 struct nouveau_channel **pchan);
6dccd311 877extern void nouveau_channel_idle(struct nouveau_channel *chan);
6ee73861
BS
878
879/* nouveau_object.c */
6dfdd7a6
BS
880#define NVOBJ_ENGINE_ADD(d, e, p) do { \
881 struct drm_nouveau_private *dev_priv = (d)->dev_private; \
882 dev_priv->eng[NVOBJ_ENGINE_##e] = (p); \
883} while (0)
884
885#define NVOBJ_ENGINE_DEL(d, e) do { \
886 struct drm_nouveau_private *dev_priv = (d)->dev_private; \
887 dev_priv->eng[NVOBJ_ENGINE_##e] = NULL; \
888} while (0)
889
0b89a072 890#define NVOBJ_CLASS(d, c, e) do { \
b8c157d3
BS
891 int ret = nouveau_gpuobj_class_new((d), (c), NVOBJ_ENGINE_##e); \
892 if (ret) \
893 return ret; \
71298e2f 894} while (0)
b8c157d3 895
0b89a072 896#define NVOBJ_MTHD(d, c, m, e) do { \
b8c157d3
BS
897 int ret = nouveau_gpuobj_mthd_new((d), (c), (m), (e)); \
898 if (ret) \
899 return ret; \
71298e2f 900} while (0)
b8c157d3 901
6ee73861
BS
902extern int nouveau_gpuobj_early_init(struct drm_device *);
903extern int nouveau_gpuobj_init(struct drm_device *);
904extern void nouveau_gpuobj_takedown(struct drm_device *);
6ee73861 905extern int nouveau_gpuobj_suspend(struct drm_device *dev);
6ee73861 906extern void nouveau_gpuobj_resume(struct drm_device *dev);
b8c157d3
BS
907extern int nouveau_gpuobj_class_new(struct drm_device *, u32 class, u32 eng);
908extern int nouveau_gpuobj_mthd_new(struct drm_device *, u32 class, u32 mthd,
909 int (*exec)(struct nouveau_channel *,
71298e2f 910 u32 class, u32 mthd, u32 data));
b8c157d3 911extern int nouveau_gpuobj_mthd_call(struct nouveau_channel *, u32, u32, u32);
274fec93 912extern int nouveau_gpuobj_mthd_call2(struct drm_device *, int, u32, u32, u32);
6ee73861
BS
913extern int nouveau_gpuobj_channel_init(struct nouveau_channel *,
914 uint32_t vram_h, uint32_t tt_h);
915extern void nouveau_gpuobj_channel_takedown(struct nouveau_channel *);
916extern int nouveau_gpuobj_new(struct drm_device *, struct nouveau_channel *,
917 uint32_t size, int align, uint32_t flags,
918 struct nouveau_gpuobj **);
a8eaebc6
BS
919extern void nouveau_gpuobj_ref(struct nouveau_gpuobj *,
920 struct nouveau_gpuobj **);
43efc9ce
BS
921extern int nouveau_gpuobj_new_fake(struct drm_device *, u32 pinst, u64 vinst,
922 u32 size, u32 flags,
a8eaebc6 923 struct nouveau_gpuobj **);
6ee73861
BS
924extern int nouveau_gpuobj_dma_new(struct nouveau_channel *, int class,
925 uint64_t offset, uint64_t size, int access,
926 int target, struct nouveau_gpuobj **);
ceac3099 927extern int nouveau_gpuobj_gr_new(struct nouveau_channel *, u32 handle, int class);
7f4a195f
BS
928extern int nv50_gpuobj_dma_new(struct nouveau_channel *, int class, u64 base,
929 u64 size, int target, int access, u32 type,
930 u32 comp, struct nouveau_gpuobj **pobj);
931extern void nv50_gpuobj_dma_init(struct nouveau_gpuobj *, u32 offset,
932 int class, u64 base, u64 size, int target,
933 int access, u32 type, u32 comp);
6ee73861
BS
934extern int nouveau_ioctl_grobj_alloc(struct drm_device *, void *data,
935 struct drm_file *);
936extern int nouveau_ioctl_gpuobj_free(struct drm_device *, void *data,
937 struct drm_file *);
938
939/* nouveau_irq.c */
35fa2f2a
BS
940extern int nouveau_irq_init(struct drm_device *);
941extern void nouveau_irq_fini(struct drm_device *);
6ee73861 942extern irqreturn_t nouveau_irq_handler(DRM_IRQ_ARGS);
8f8a5448
BS
943extern void nouveau_irq_register(struct drm_device *, int status_bit,
944 void (*)(struct drm_device *));
945extern void nouveau_irq_unregister(struct drm_device *, int status_bit);
6ee73861
BS
946extern void nouveau_irq_preinstall(struct drm_device *);
947extern int nouveau_irq_postinstall(struct drm_device *);
948extern void nouveau_irq_uninstall(struct drm_device *);
949
950/* nouveau_sgdma.c */
951extern int nouveau_sgdma_init(struct drm_device *);
952extern void nouveau_sgdma_takedown(struct drm_device *);
fd70b6cd
FJ
953extern uint32_t nouveau_sgdma_get_physical(struct drm_device *,
954 uint32_t offset);
6ee73861
BS
955extern struct ttm_backend *nouveau_sgdma_init_ttm(struct drm_device *);
956
957/* nouveau_debugfs.c */
958#if defined(CONFIG_DRM_NOUVEAU_DEBUG)
959extern int nouveau_debugfs_init(struct drm_minor *);
960extern void nouveau_debugfs_takedown(struct drm_minor *);
961extern int nouveau_debugfs_channel_init(struct nouveau_channel *);
962extern void nouveau_debugfs_channel_fini(struct nouveau_channel *);
963#else
964static inline int
965nouveau_debugfs_init(struct drm_minor *minor)
966{
967 return 0;
968}
969
970static inline void nouveau_debugfs_takedown(struct drm_minor *minor)
971{
972}
973
974static inline int
975nouveau_debugfs_channel_init(struct nouveau_channel *chan)
976{
977 return 0;
978}
979
980static inline void
981nouveau_debugfs_channel_fini(struct nouveau_channel *chan)
982{
983}
984#endif
985
986/* nouveau_dma.c */
75c99da6 987extern void nouveau_dma_pre_init(struct nouveau_channel *);
6ee73861 988extern int nouveau_dma_init(struct nouveau_channel *);
9a391ad8 989extern int nouveau_dma_wait(struct nouveau_channel *, int slots, int size);
6ee73861
BS
990
991/* nouveau_acpi.c */
afeb3e11 992#define ROM_BIOS_PAGE 4096
2f41a7f1 993#if defined(CONFIG_ACPI)
6a9ee8af
DA
994void nouveau_register_dsm_handler(void);
995void nouveau_unregister_dsm_handler(void);
afeb3e11
DA
996int nouveau_acpi_get_bios_chunk(uint8_t *bios, int offset, int len);
997bool nouveau_acpi_rom_supported(struct pci_dev *pdev);
a6ed76d7 998int nouveau_acpi_edid(struct drm_device *, struct drm_connector *);
8edb381d
DA
999#else
1000static inline void nouveau_register_dsm_handler(void) {}
1001static inline void nouveau_unregister_dsm_handler(void) {}
afeb3e11
DA
1002static inline bool nouveau_acpi_rom_supported(struct pci_dev *pdev) { return false; }
1003static inline int nouveau_acpi_get_bios_chunk(uint8_t *bios, int offset, int len) { return -EINVAL; }
5620ba46 1004static inline int nouveau_acpi_edid(struct drm_device *dev, struct drm_connector *connector) { return -EINVAL; }
8edb381d 1005#endif
6ee73861
BS
1006
1007/* nouveau_backlight.c */
1008#ifdef CONFIG_DRM_NOUVEAU_BACKLIGHT
7eae3efa
MG
1009extern int nouveau_backlight_init(struct drm_connector *);
1010extern void nouveau_backlight_exit(struct drm_connector *);
6ee73861 1011#else
7eae3efa 1012static inline int nouveau_backlight_init(struct drm_connector *dev)
6ee73861
BS
1013{
1014 return 0;
1015}
1016
7eae3efa 1017static inline void nouveau_backlight_exit(struct drm_connector *dev) { }
6ee73861
BS
1018#endif
1019
1020/* nouveau_bios.c */
1021extern int nouveau_bios_init(struct drm_device *);
1022extern void nouveau_bios_takedown(struct drm_device *dev);
1023extern int nouveau_run_vbios_init(struct drm_device *);
1024extern void nouveau_bios_run_init_table(struct drm_device *, uint16_t table,
1025 struct dcb_entry *);
1026extern struct dcb_gpio_entry *nouveau_bios_gpio_entry(struct drm_device *,
1027 enum dcb_gpio_tag);
1028extern struct dcb_connector_table_entry *
1029nouveau_bios_connector_entry(struct drm_device *, int index);
855a95e4 1030extern u32 get_pll_register(struct drm_device *, enum pll_types);
6ee73861
BS
1031extern int get_pll_limits(struct drm_device *, uint32_t limit_match,
1032 struct pll_lims *);
1033extern int nouveau_bios_run_display_table(struct drm_device *,
1034 struct dcb_entry *,
1035 uint32_t script, int pxclk);
1036extern void *nouveau_bios_dp_table(struct drm_device *, struct dcb_entry *,
1037 int *length);
1038extern bool nouveau_bios_fp_mode(struct drm_device *, struct drm_display_mode *);
1039extern uint8_t *nouveau_bios_embedded_edid(struct drm_device *);
1040extern int nouveau_bios_parse_lvds_table(struct drm_device *, int pxclk,
1041 bool *dl, bool *if_is_24bit);
1042extern int run_tmds_table(struct drm_device *, struct dcb_entry *,
1043 int head, int pxclk);
1044extern int call_lvds_script(struct drm_device *, struct dcb_entry *, int head,
1045 enum LVDS_script, int pxclk);
1046
1047/* nouveau_ttm.c */
1048int nouveau_ttm_global_init(struct drm_nouveau_private *);
1049void nouveau_ttm_global_release(struct drm_nouveau_private *);
1050int nouveau_ttm_mmap(struct file *, struct vm_area_struct *);
1051
1052/* nouveau_dp.c */
1053int nouveau_dp_auxch(struct nouveau_i2c_chan *auxch, int cmd, int addr,
1054 uint8_t *data, int data_nr);
1055bool nouveau_dp_detect(struct drm_encoder *);
1056bool nouveau_dp_link_train(struct drm_encoder *);
1057
1058/* nv04_fb.c */
1059extern int nv04_fb_init(struct drm_device *);
1060extern void nv04_fb_takedown(struct drm_device *);
1061
1062/* nv10_fb.c */
1063extern int nv10_fb_init(struct drm_device *);
1064extern void nv10_fb_takedown(struct drm_device *);
a5cf68b0
FJ
1065extern void nv10_fb_init_tile_region(struct drm_device *dev, int i,
1066 uint32_t addr, uint32_t size,
1067 uint32_t pitch, uint32_t flags);
1068extern void nv10_fb_set_tile_region(struct drm_device *dev, int i);
1069extern void nv10_fb_free_tile_region(struct drm_device *dev, int i);
6ee73861 1070
8bded189
FJ
1071/* nv30_fb.c */
1072extern int nv30_fb_init(struct drm_device *);
1073extern void nv30_fb_takedown(struct drm_device *);
a5cf68b0
FJ
1074extern void nv30_fb_init_tile_region(struct drm_device *dev, int i,
1075 uint32_t addr, uint32_t size,
1076 uint32_t pitch, uint32_t flags);
1077extern void nv30_fb_free_tile_region(struct drm_device *dev, int i);
8bded189 1078
6ee73861
BS
1079/* nv40_fb.c */
1080extern int nv40_fb_init(struct drm_device *);
1081extern void nv40_fb_takedown(struct drm_device *);
a5cf68b0
FJ
1082extern void nv40_fb_set_tile_region(struct drm_device *dev, int i);
1083
304424e1
MK
1084/* nv50_fb.c */
1085extern int nv50_fb_init(struct drm_device *);
1086extern void nv50_fb_takedown(struct drm_device *);
6fdb383e 1087extern void nv50_fb_vm_trap(struct drm_device *, int display);
304424e1 1088
4b223eef
BS
1089/* nvc0_fb.c */
1090extern int nvc0_fb_init(struct drm_device *);
1091extern void nvc0_fb_takedown(struct drm_device *);
1092
6ee73861
BS
1093/* nv04_fifo.c */
1094extern int nv04_fifo_init(struct drm_device *);
5178d40d 1095extern void nv04_fifo_fini(struct drm_device *);
6ee73861
BS
1096extern void nv04_fifo_disable(struct drm_device *);
1097extern void nv04_fifo_enable(struct drm_device *);
1098extern bool nv04_fifo_reassign(struct drm_device *, bool);
588d7d12 1099extern bool nv04_fifo_cache_pull(struct drm_device *, bool);
6ee73861
BS
1100extern int nv04_fifo_channel_id(struct drm_device *);
1101extern int nv04_fifo_create_context(struct nouveau_channel *);
1102extern void nv04_fifo_destroy_context(struct nouveau_channel *);
1103extern int nv04_fifo_load_context(struct nouveau_channel *);
1104extern int nv04_fifo_unload_context(struct drm_device *);
5178d40d 1105extern void nv04_fifo_isr(struct drm_device *);
6ee73861
BS
1106
1107/* nv10_fifo.c */
1108extern int nv10_fifo_init(struct drm_device *);
1109extern int nv10_fifo_channel_id(struct drm_device *);
1110extern int nv10_fifo_create_context(struct nouveau_channel *);
6ee73861
BS
1111extern int nv10_fifo_load_context(struct nouveau_channel *);
1112extern int nv10_fifo_unload_context(struct drm_device *);
1113
1114/* nv40_fifo.c */
1115extern int nv40_fifo_init(struct drm_device *);
1116extern int nv40_fifo_create_context(struct nouveau_channel *);
6ee73861
BS
1117extern int nv40_fifo_load_context(struct nouveau_channel *);
1118extern int nv40_fifo_unload_context(struct drm_device *);
1119
1120/* nv50_fifo.c */
1121extern int nv50_fifo_init(struct drm_device *);
1122extern void nv50_fifo_takedown(struct drm_device *);
1123extern int nv50_fifo_channel_id(struct drm_device *);
1124extern int nv50_fifo_create_context(struct nouveau_channel *);
1125extern void nv50_fifo_destroy_context(struct nouveau_channel *);
1126extern int nv50_fifo_load_context(struct nouveau_channel *);
1127extern int nv50_fifo_unload_context(struct drm_device *);
56ac7475 1128extern void nv50_fifo_tlb_flush(struct drm_device *dev);
6ee73861 1129
4b223eef
BS
1130/* nvc0_fifo.c */
1131extern int nvc0_fifo_init(struct drm_device *);
1132extern void nvc0_fifo_takedown(struct drm_device *);
1133extern void nvc0_fifo_disable(struct drm_device *);
1134extern void nvc0_fifo_enable(struct drm_device *);
1135extern bool nvc0_fifo_reassign(struct drm_device *, bool);
4b223eef
BS
1136extern bool nvc0_fifo_cache_pull(struct drm_device *, bool);
1137extern int nvc0_fifo_channel_id(struct drm_device *);
1138extern int nvc0_fifo_create_context(struct nouveau_channel *);
1139extern void nvc0_fifo_destroy_context(struct nouveau_channel *);
1140extern int nvc0_fifo_load_context(struct nouveau_channel *);
1141extern int nvc0_fifo_unload_context(struct drm_device *);
1142
6ee73861 1143/* nv04_graph.c */
4976986b 1144extern int nv04_graph_create(struct drm_device *);
6ee73861 1145extern void nv04_graph_fifo_access(struct drm_device *, bool);
4976986b 1146extern int nv04_graph_object_new(struct nouveau_channel *, int, u32, u16);
332b242f
FJ
1147extern int nv04_graph_mthd_page_flip(struct nouveau_channel *chan,
1148 u32 class, u32 mthd, u32 data);
274fec93 1149extern struct nouveau_bitfield nv04_graph_nsource[];
6ee73861
BS
1150
1151/* nv10_graph.c */
d11db279 1152extern int nv10_graph_create(struct drm_device *);
6ee73861 1153extern struct nouveau_channel *nv10_graph_channel(struct drm_device *);
274fec93
BS
1154extern struct nouveau_bitfield nv10_graph_intr[];
1155extern struct nouveau_bitfield nv10_graph_nstatus[];
6ee73861
BS
1156
1157/* nv20_graph.c */
a0b1de84 1158extern int nv20_graph_create(struct drm_device *);
6ee73861
BS
1159
1160/* nv40_graph.c */
39c8d368 1161extern int nv40_graph_create(struct drm_device *);
054b93e4 1162extern void nv40_grctx_init(struct nouveau_grctx *);
6ee73861
BS
1163
1164/* nv50_graph.c */
2703c21a 1165extern int nv50_graph_create(struct drm_device *);
d5f3c90d 1166extern int nv50_grctx_init(struct nouveau_grctx *);
6effe393 1167extern struct nouveau_enum nv50_data_error_names[];
7ff5441e 1168extern int nv50_graph_isr_chid(struct drm_device *dev, u64 inst);
6ee73861 1169
4b223eef 1170/* nvc0_graph.c */
7a45cd19 1171extern int nvc0_graph_create(struct drm_device *);
d5a27370 1172extern int nvc0_graph_isr_chid(struct drm_device *dev, u64 inst);
4b223eef 1173
bd2e597d 1174/* nv84_crypt.c */
6dfdd7a6 1175extern int nv84_crypt_create(struct drm_device *);
bd2e597d 1176
7ff5441e
BS
1177/* nva3_copy.c */
1178extern int nva3_copy_create(struct drm_device *dev);
1179
1180/* nvc0_copy.c */
1181extern int nvc0_copy_create(struct drm_device *dev, int engine);
1182
a02ccc7f
BS
1183/* nv40_mpeg.c */
1184extern int nv40_mpeg_create(struct drm_device *dev);
1185
93187450
BS
1186/* nv50_mpeg.c */
1187extern int nv50_mpeg_create(struct drm_device *dev);
c0924326 1188
6ee73861
BS
1189/* nv04_instmem.c */
1190extern int nv04_instmem_init(struct drm_device *);
1191extern void nv04_instmem_takedown(struct drm_device *);
1192extern int nv04_instmem_suspend(struct drm_device *);
1193extern void nv04_instmem_resume(struct drm_device *);
6e32fedc
BS
1194extern int nv04_instmem_get(struct nouveau_gpuobj *, struct nouveau_channel *,
1195 u32 size, u32 align);
e41115d0
BS
1196extern void nv04_instmem_put(struct nouveau_gpuobj *);
1197extern int nv04_instmem_map(struct nouveau_gpuobj *);
1198extern void nv04_instmem_unmap(struct nouveau_gpuobj *);
f56cb86f 1199extern void nv04_instmem_flush(struct drm_device *);
6ee73861
BS
1200
1201/* nv50_instmem.c */
1202extern int nv50_instmem_init(struct drm_device *);
1203extern void nv50_instmem_takedown(struct drm_device *);
1204extern int nv50_instmem_suspend(struct drm_device *);
1205extern void nv50_instmem_resume(struct drm_device *);
6e32fedc
BS
1206extern int nv50_instmem_get(struct nouveau_gpuobj *, struct nouveau_channel *,
1207 u32 size, u32 align);
e41115d0
BS
1208extern void nv50_instmem_put(struct nouveau_gpuobj *);
1209extern int nv50_instmem_map(struct nouveau_gpuobj *);
1210extern void nv50_instmem_unmap(struct nouveau_gpuobj *);
f56cb86f 1211extern void nv50_instmem_flush(struct drm_device *);
734ee835 1212extern void nv84_instmem_flush(struct drm_device *);
6ee73861 1213
4b223eef
BS
1214/* nvc0_instmem.c */
1215extern int nvc0_instmem_init(struct drm_device *);
1216extern void nvc0_instmem_takedown(struct drm_device *);
1217extern int nvc0_instmem_suspend(struct drm_device *);
1218extern void nvc0_instmem_resume(struct drm_device *);
4b223eef 1219
6ee73861
BS
1220/* nv04_mc.c */
1221extern int nv04_mc_init(struct drm_device *);
1222extern void nv04_mc_takedown(struct drm_device *);
1223
1224/* nv40_mc.c */
1225extern int nv40_mc_init(struct drm_device *);
1226extern void nv40_mc_takedown(struct drm_device *);
1227
1228/* nv50_mc.c */
1229extern int nv50_mc_init(struct drm_device *);
1230extern void nv50_mc_takedown(struct drm_device *);
1231
1232/* nv04_timer.c */
1233extern int nv04_timer_init(struct drm_device *);
1234extern uint64_t nv04_timer_read(struct drm_device *);
1235extern void nv04_timer_takedown(struct drm_device *);
1236
1237extern long nouveau_compat_ioctl(struct file *file, unsigned int cmd,
1238 unsigned long arg);
1239
1240/* nv04_dac.c */
8f1a6086 1241extern int nv04_dac_create(struct drm_connector *, struct dcb_entry *);
11d6eb2a 1242extern uint32_t nv17_dac_sample_load(struct drm_encoder *encoder);
6ee73861
BS
1243extern int nv04_dac_output_offset(struct drm_encoder *encoder);
1244extern void nv04_dac_update_dacclk(struct drm_encoder *encoder, bool enable);
8ccfe9e0 1245extern bool nv04_dac_in_use(struct drm_encoder *encoder);
6ee73861
BS
1246
1247/* nv04_dfp.c */
8f1a6086 1248extern int nv04_dfp_create(struct drm_connector *, struct dcb_entry *);
6ee73861
BS
1249extern int nv04_dfp_get_bound_head(struct drm_device *dev, struct dcb_entry *dcbent);
1250extern void nv04_dfp_bind_head(struct drm_device *dev, struct dcb_entry *dcbent,
1251 int head, bool dl);
1252extern void nv04_dfp_disable(struct drm_device *dev, int head);
1253extern void nv04_dfp_update_fp_control(struct drm_encoder *encoder, int mode);
1254
1255/* nv04_tv.c */
1256extern int nv04_tv_identify(struct drm_device *dev, int i2c_index);
8f1a6086 1257extern int nv04_tv_create(struct drm_connector *, struct dcb_entry *);
6ee73861
BS
1258
1259/* nv17_tv.c */
8f1a6086 1260extern int nv17_tv_create(struct drm_connector *, struct dcb_entry *);
6ee73861
BS
1261
1262/* nv04_display.c */
c88c2e06
FJ
1263extern int nv04_display_early_init(struct drm_device *);
1264extern void nv04_display_late_takedown(struct drm_device *);
6ee73861 1265extern int nv04_display_create(struct drm_device *);
c88c2e06 1266extern int nv04_display_init(struct drm_device *);
6ee73861 1267extern void nv04_display_destroy(struct drm_device *);
6ee73861
BS
1268
1269/* nv04_crtc.c */
1270extern int nv04_crtc_create(struct drm_device *, int index);
1271
1272/* nouveau_bo.c */
1273extern struct ttm_bo_driver nouveau_bo_driver;
7375c95b
BS
1274extern int nouveau_bo_new(struct drm_device *, int size, int align,
1275 uint32_t flags, uint32_t tile_mode,
1276 uint32_t tile_flags, struct nouveau_bo **);
6ee73861
BS
1277extern int nouveau_bo_pin(struct nouveau_bo *, uint32_t flags);
1278extern int nouveau_bo_unpin(struct nouveau_bo *);
1279extern int nouveau_bo_map(struct nouveau_bo *);
1280extern void nouveau_bo_unmap(struct nouveau_bo *);
78ad0f7b
FJ
1281extern void nouveau_bo_placement_set(struct nouveau_bo *, uint32_t type,
1282 uint32_t busy);
6ee73861
BS
1283extern u16 nouveau_bo_rd16(struct nouveau_bo *nvbo, unsigned index);
1284extern void nouveau_bo_wr16(struct nouveau_bo *nvbo, unsigned index, u16 val);
1285extern u32 nouveau_bo_rd32(struct nouveau_bo *nvbo, unsigned index);
1286extern void nouveau_bo_wr32(struct nouveau_bo *nvbo, unsigned index, u32 val);
332b242f 1287extern void nouveau_bo_fence(struct nouveau_bo *, struct nouveau_fence *);
7a45d764
BS
1288extern int nouveau_bo_validate(struct nouveau_bo *, bool interruptible,
1289 bool no_wait_reserve, bool no_wait_gpu);
6ee73861 1290
fd2871af
BS
1291extern struct nouveau_vma *
1292nouveau_bo_vma_find(struct nouveau_bo *, struct nouveau_vm *);
1293extern int nouveau_bo_vma_add(struct nouveau_bo *, struct nouveau_vm *,
1294 struct nouveau_vma *);
1295extern void nouveau_bo_vma_del(struct nouveau_bo *, struct nouveau_vma *);
1296
6ee73861
BS
1297/* nouveau_fence.c */
1298struct nouveau_fence;
0c6c1c2f
FJ
1299extern int nouveau_fence_init(struct drm_device *);
1300extern void nouveau_fence_fini(struct drm_device *);
2730723b
FJ
1301extern int nouveau_fence_channel_init(struct nouveau_channel *);
1302extern void nouveau_fence_channel_fini(struct nouveau_channel *);
6ee73861
BS
1303extern void nouveau_fence_update(struct nouveau_channel *);
1304extern int nouveau_fence_new(struct nouveau_channel *, struct nouveau_fence **,
1305 bool emit);
1306extern int nouveau_fence_emit(struct nouveau_fence *);
8ac3891b
FJ
1307extern void nouveau_fence_work(struct nouveau_fence *fence,
1308 void (*work)(void *priv, bool signalled),
1309 void *priv);
6ee73861 1310struct nouveau_channel *nouveau_fence_channel(struct nouveau_fence *);
382d62e5
MS
1311
1312extern bool __nouveau_fence_signalled(void *obj, void *arg);
1313extern int __nouveau_fence_wait(void *obj, void *arg, bool lazy, bool intr);
1314extern int __nouveau_fence_flush(void *obj, void *arg);
1315extern void __nouveau_fence_unref(void **obj);
1316extern void *__nouveau_fence_ref(void *obj);
1317
1318static inline bool nouveau_fence_signalled(struct nouveau_fence *obj)
1319{
1320 return __nouveau_fence_signalled(obj, NULL);
1321}
1322static inline int
1323nouveau_fence_wait(struct nouveau_fence *obj, bool lazy, bool intr)
1324{
1325 return __nouveau_fence_wait(obj, NULL, lazy, intr);
1326}
2730723b 1327extern int nouveau_fence_sync(struct nouveau_fence *, struct nouveau_channel *);
382d62e5
MS
1328static inline int nouveau_fence_flush(struct nouveau_fence *obj)
1329{
1330 return __nouveau_fence_flush(obj, NULL);
1331}
1332static inline void nouveau_fence_unref(struct nouveau_fence **obj)
1333{
1334 __nouveau_fence_unref((void **)obj);
1335}
1336static inline struct nouveau_fence *nouveau_fence_ref(struct nouveau_fence *obj)
1337{
1338 return __nouveau_fence_ref(obj);
1339}
6ee73861
BS
1340
1341/* nouveau_gem.c */
f6d4e621
BS
1342extern int nouveau_gem_new(struct drm_device *, int size, int align,
1343 uint32_t domain, uint32_t tile_mode,
1344 uint32_t tile_flags, struct nouveau_bo **);
6ee73861
BS
1345extern int nouveau_gem_object_new(struct drm_gem_object *);
1346extern void nouveau_gem_object_del(struct drm_gem_object *);
639212d0
BS
1347extern int nouveau_gem_object_open(struct drm_gem_object *, struct drm_file *);
1348extern void nouveau_gem_object_close(struct drm_gem_object *,
1349 struct drm_file *);
6ee73861
BS
1350extern int nouveau_gem_ioctl_new(struct drm_device *, void *,
1351 struct drm_file *);
1352extern int nouveau_gem_ioctl_pushbuf(struct drm_device *, void *,
1353 struct drm_file *);
6ee73861
BS
1354extern int nouveau_gem_ioctl_cpu_prep(struct drm_device *, void *,
1355 struct drm_file *);
1356extern int nouveau_gem_ioctl_cpu_fini(struct drm_device *, void *,
1357 struct drm_file *);
1358extern int nouveau_gem_ioctl_info(struct drm_device *, void *,
1359 struct drm_file *);
1360
042206c0
FJ
1361/* nouveau_display.c */
1362int nouveau_vblank_enable(struct drm_device *dev, int crtc);
1363void nouveau_vblank_disable(struct drm_device *dev, int crtc);
332b242f
FJ
1364int nouveau_crtc_page_flip(struct drm_crtc *crtc, struct drm_framebuffer *fb,
1365 struct drm_pending_vblank_event *event);
1366int nouveau_finish_page_flip(struct nouveau_channel *,
1367 struct nouveau_page_flip_state *);
042206c0 1368
ee2e0131
BS
1369/* nv10_gpio.c */
1370int nv10_gpio_get(struct drm_device *dev, enum dcb_gpio_tag tag);
1371int nv10_gpio_set(struct drm_device *dev, enum dcb_gpio_tag tag, int state);
6ee73861 1372
45284162 1373/* nv50_gpio.c */
ee2e0131 1374int nv50_gpio_init(struct drm_device *dev);
2cbd4c81 1375void nv50_gpio_fini(struct drm_device *dev);
45284162
BS
1376int nv50_gpio_get(struct drm_device *dev, enum dcb_gpio_tag tag);
1377int nv50_gpio_set(struct drm_device *dev, enum dcb_gpio_tag tag, int state);
fce2bad0
BS
1378int nv50_gpio_irq_register(struct drm_device *, enum dcb_gpio_tag,
1379 void (*)(void *, int), void *);
1380void nv50_gpio_irq_unregister(struct drm_device *, enum dcb_gpio_tag,
1381 void (*)(void *, int), void *);
1382bool nv50_gpio_irq_enable(struct drm_device *, enum dcb_gpio_tag, bool on);
45284162 1383
e9ebb68b
BS
1384/* nv50_calc. */
1385int nv50_calc_pll(struct drm_device *, struct pll_lims *, int clk,
1386 int *N1, int *M1, int *N2, int *M2, int *P);
52eba8dd
BS
1387int nva3_calc_pll(struct drm_device *, struct pll_lims *,
1388 int clk, int *N, int *fN, int *M, int *P);
e9ebb68b 1389
6ee73861
BS
1390#ifndef ioread32_native
1391#ifdef __BIG_ENDIAN
1392#define ioread16_native ioread16be
1393#define iowrite16_native iowrite16be
1394#define ioread32_native ioread32be
1395#define iowrite32_native iowrite32be
1396#else /* def __BIG_ENDIAN */
1397#define ioread16_native ioread16
1398#define iowrite16_native iowrite16
1399#define ioread32_native ioread32
1400#define iowrite32_native iowrite32
1401#endif /* def __BIG_ENDIAN else */
1402#endif /* !ioread32_native */
1403
1404/* channel control reg access */
1405static inline u32 nvchan_rd32(struct nouveau_channel *chan, unsigned reg)
1406{
1407 return ioread32_native(chan->user + reg);
1408}
1409
1410static inline void nvchan_wr32(struct nouveau_channel *chan,
1411 unsigned reg, u32 val)
1412{
1413 iowrite32_native(val, chan->user + reg);
1414}
1415
1416/* register access */
1417static inline u32 nv_rd32(struct drm_device *dev, unsigned reg)
1418{
1419 struct drm_nouveau_private *dev_priv = dev->dev_private;
1420 return ioread32_native(dev_priv->mmio + reg);
1421}
1422
1423static inline void nv_wr32(struct drm_device *dev, unsigned reg, u32 val)
1424{
1425 struct drm_nouveau_private *dev_priv = dev->dev_private;
1426 iowrite32_native(val, dev_priv->mmio + reg);
1427}
1428
2a7fdb2b 1429static inline u32 nv_mask(struct drm_device *dev, u32 reg, u32 mask, u32 val)
49eed80a
BS
1430{
1431 u32 tmp = nv_rd32(dev, reg);
2a7fdb2b
BS
1432 nv_wr32(dev, reg, (tmp & ~mask) | val);
1433 return tmp;
49eed80a
BS
1434}
1435
6ee73861
BS
1436static inline u8 nv_rd08(struct drm_device *dev, unsigned reg)
1437{
1438 struct drm_nouveau_private *dev_priv = dev->dev_private;
1439 return ioread8(dev_priv->mmio + reg);
1440}
1441
1442static inline void nv_wr08(struct drm_device *dev, unsigned reg, u8 val)
1443{
1444 struct drm_nouveau_private *dev_priv = dev->dev_private;
1445 iowrite8(val, dev_priv->mmio + reg);
1446}
1447
4b5c152a 1448#define nv_wait(dev, reg, mask, val) \
12fb9525
BS
1449 nouveau_wait_eq(dev, 2000000000ULL, (reg), (mask), (val))
1450#define nv_wait_ne(dev, reg, mask, val) \
1451 nouveau_wait_ne(dev, 2000000000ULL, (reg), (mask), (val))
6ee73861
BS
1452
1453/* PRAMIN access */
1454static inline u32 nv_ri32(struct drm_device *dev, unsigned offset)
1455{
1456 struct drm_nouveau_private *dev_priv = dev->dev_private;
1457 return ioread32_native(dev_priv->ramin + offset);
1458}
1459
1460static inline void nv_wi32(struct drm_device *dev, unsigned offset, u32 val)
1461{
1462 struct drm_nouveau_private *dev_priv = dev->dev_private;
1463 iowrite32_native(val, dev_priv->ramin + offset);
1464}
1465
1466/* object access */
b3beb167
BS
1467extern u32 nv_ro32(struct nouveau_gpuobj *, u32 offset);
1468extern void nv_wo32(struct nouveau_gpuobj *, u32 offset, u32 val);
6ee73861
BS
1469
1470/*
1471 * Logging
1472 * Argument d is (struct drm_device *).
1473 */
1474#define NV_PRINTK(level, d, fmt, arg...) \
1475 printk(level "[" DRM_NAME "] " DRIVER_NAME " %s: " fmt, \
1476 pci_name(d->pdev), ##arg)
1477#ifndef NV_DEBUG_NOTRACE
1478#define NV_DEBUG(d, fmt, arg...) do { \
ef2bb506
MM
1479 if (drm_debug & DRM_UT_DRIVER) { \
1480 NV_PRINTK(KERN_DEBUG, d, "%s:%d - " fmt, __func__, \
1481 __LINE__, ##arg); \
1482 } \
1483} while (0)
1484#define NV_DEBUG_KMS(d, fmt, arg...) do { \
1485 if (drm_debug & DRM_UT_KMS) { \
6ee73861
BS
1486 NV_PRINTK(KERN_DEBUG, d, "%s:%d - " fmt, __func__, \
1487 __LINE__, ##arg); \
1488 } \
1489} while (0)
1490#else
1491#define NV_DEBUG(d, fmt, arg...) do { \
ef2bb506
MM
1492 if (drm_debug & DRM_UT_DRIVER) \
1493 NV_PRINTK(KERN_DEBUG, d, fmt, ##arg); \
1494} while (0)
1495#define NV_DEBUG_KMS(d, fmt, arg...) do { \
1496 if (drm_debug & DRM_UT_KMS) \
6ee73861
BS
1497 NV_PRINTK(KERN_DEBUG, d, fmt, ##arg); \
1498} while (0)
1499#endif
1500#define NV_ERROR(d, fmt, arg...) NV_PRINTK(KERN_ERR, d, fmt, ##arg)
1501#define NV_INFO(d, fmt, arg...) NV_PRINTK(KERN_INFO, d, fmt, ##arg)
1502#define NV_TRACEWARN(d, fmt, arg...) NV_PRINTK(KERN_NOTICE, d, fmt, ##arg)
1503#define NV_TRACE(d, fmt, arg...) NV_PRINTK(KERN_INFO, d, fmt, ##arg)
1504#define NV_WARN(d, fmt, arg...) NV_PRINTK(KERN_WARNING, d, fmt, ##arg)
1505
1506/* nouveau_reg_debug bitmask */
1507enum {
1508 NOUVEAU_REG_DEBUG_MC = 0x1,
1509 NOUVEAU_REG_DEBUG_VIDEO = 0x2,
1510 NOUVEAU_REG_DEBUG_FB = 0x4,
1511 NOUVEAU_REG_DEBUG_EXTDEV = 0x8,
1512 NOUVEAU_REG_DEBUG_CRTC = 0x10,
1513 NOUVEAU_REG_DEBUG_RAMDAC = 0x20,
1514 NOUVEAU_REG_DEBUG_VGACRTC = 0x40,
1515 NOUVEAU_REG_DEBUG_RMVIO = 0x80,
1516 NOUVEAU_REG_DEBUG_VGAATTR = 0x100,
1517 NOUVEAU_REG_DEBUG_EVO = 0x200,
1518};
1519
1520#define NV_REG_DEBUG(type, dev, fmt, arg...) do { \
1521 if (nouveau_reg_debug & NOUVEAU_REG_DEBUG_##type) \
1522 NV_PRINTK(KERN_DEBUG, dev, "%s: " fmt, __func__, ##arg); \
1523} while (0)
1524
1525static inline bool
1526nv_two_heads(struct drm_device *dev)
1527{
1528 struct drm_nouveau_private *dev_priv = dev->dev_private;
1529 const int impl = dev->pci_device & 0x0ff0;
1530
1531 if (dev_priv->card_type >= NV_10 && impl != 0x0100 &&
1532 impl != 0x0150 && impl != 0x01a0 && impl != 0x0200)
1533 return true;
1534
1535 return false;
1536}
1537
1538static inline bool
1539nv_gf4_disp_arch(struct drm_device *dev)
1540{
1541 return nv_two_heads(dev) && (dev->pci_device & 0x0ff0) != 0x0110;
1542}
1543
1544static inline bool
1545nv_two_reg_pll(struct drm_device *dev)
1546{
1547 struct drm_nouveau_private *dev_priv = dev->dev_private;
1548 const int impl = dev->pci_device & 0x0ff0;
1549
1550 if (impl == 0x0310 || impl == 0x0340 || dev_priv->card_type >= NV_40)
1551 return true;
1552 return false;
1553}
1554
acae116c
FJ
1555static inline bool
1556nv_match_device(struct drm_device *dev, unsigned device,
1557 unsigned sub_vendor, unsigned sub_device)
1558{
1559 return dev->pdev->device == device &&
1560 dev->pdev->subsystem_vendor == sub_vendor &&
1561 dev->pdev->subsystem_device == sub_device;
1562}
1563
6dfdd7a6
BS
1564static inline void *
1565nv_engine(struct drm_device *dev, int engine)
1566{
1567 struct drm_nouveau_private *dev_priv = dev->dev_private;
1568 return (void *)dev_priv->eng[engine];
1569}
1570
c693931d
BS
1571/* returns 1 if device is one of the nv4x using the 0x4497 object class,
1572 * helpful to determine a number of other hardware features
1573 */
1574static inline int
1575nv44_graph_class(struct drm_device *dev)
1576{
1577 struct drm_nouveau_private *dev_priv = dev->dev_private;
1578
1579 if ((dev_priv->chipset & 0xf0) == 0x60)
1580 return 1;
1581
1582 return !(0x0baf & (1 << (dev_priv->chipset & 0x0f)));
1583}
1584
7f4a195f 1585/* memory type/access flags, do not match hardware values */
a11c3198
BS
1586#define NV_MEM_ACCESS_RO 1
1587#define NV_MEM_ACCESS_WO 2
7f4a195f 1588#define NV_MEM_ACCESS_RW (NV_MEM_ACCESS_RO | NV_MEM_ACCESS_WO)
a11c3198
BS
1589#define NV_MEM_ACCESS_SYS 4
1590#define NV_MEM_ACCESS_VM 8
7f4a195f
BS
1591
1592#define NV_MEM_TARGET_VRAM 0
1593#define NV_MEM_TARGET_PCI 1
1594#define NV_MEM_TARGET_PCI_NOSNOOP 2
1595#define NV_MEM_TARGET_VM 3
1596#define NV_MEM_TARGET_GART 4
1597
1598#define NV_MEM_TYPE_VM 0x7f
1599#define NV_MEM_COMP_VM 0x03
1600
1601/* NV_SW object class */
f03a314b
FJ
1602#define NV_SW 0x0000506e
1603#define NV_SW_DMA_SEMAPHORE 0x00000060
1604#define NV_SW_SEMAPHORE_OFFSET 0x00000064
1605#define NV_SW_SEMAPHORE_ACQUIRE 0x00000068
1606#define NV_SW_SEMAPHORE_RELEASE 0x0000006c
8af29ccd 1607#define NV_SW_YIELD 0x00000080
f03a314b
FJ
1608#define NV_SW_DMA_VBLSEM 0x0000018c
1609#define NV_SW_VBLSEM_OFFSET 0x00000400
1610#define NV_SW_VBLSEM_RELEASE_VALUE 0x00000404
1611#define NV_SW_VBLSEM_RELEASE 0x00000408
332b242f 1612#define NV_SW_PAGE_FLIP 0x00000500
6ee73861
BS
1613
1614#endif /* __NOUVEAU_DRV_H__ */