]> git.proxmox.com Git - mirror_ubuntu-bionic-kernel.git/blame - drivers/gpu/drm/nouveau/nouveau_drv.h
drm/nv50/disp: fix evo for create/init + destroy/fini split
[mirror_ubuntu-bionic-kernel.git] / drivers / gpu / drm / nouveau / nouveau_drv.h
CommitLineData
6ee73861
BS
1/*
2 * Copyright 2005 Stephane Marchesin.
3 * All Rights Reserved.
4 *
5 * Permission is hereby granted, free of charge, to any person obtaining a
6 * copy of this software and associated documentation files (the "Software"),
7 * to deal in the Software without restriction, including without limitation
8 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
9 * and/or sell copies of the Software, and to permit persons to whom the
10 * Software is furnished to do so, subject to the following conditions:
11 *
12 * The above copyright notice and this permission notice (including the next
13 * paragraph) shall be included in all copies or substantial portions of the
14 * Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * VA LINUX SYSTEMS AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM, DAMAGES OR
20 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
22 * OTHER DEALINGS IN THE SOFTWARE.
23 */
24
25#ifndef __NOUVEAU_DRV_H__
26#define __NOUVEAU_DRV_H__
27
28#define DRIVER_AUTHOR "Stephane Marchesin"
29#define DRIVER_EMAIL "dri-devel@lists.sourceforge.net"
30
31#define DRIVER_NAME "nouveau"
32#define DRIVER_DESC "nVidia Riva/TNT/GeForce"
33#define DRIVER_DATE "20090420"
34
35#define DRIVER_MAJOR 0
36#define DRIVER_MINOR 0
a1606a95 37#define DRIVER_PATCHLEVEL 16
6ee73861
BS
38
39#define NOUVEAU_FAMILY 0x0000FFFF
40#define NOUVEAU_FLAGS 0xFFFF0000
41
42#include "ttm/ttm_bo_api.h"
43#include "ttm/ttm_bo_driver.h"
44#include "ttm/ttm_placement.h"
45#include "ttm/ttm_memory.h"
46#include "ttm/ttm_module.h"
47
48struct nouveau_fpriv {
3f0a68d8 49 spinlock_t lock;
e8a863c1 50 struct list_head channels;
fe32b16e 51 struct nouveau_vm *vm;
6ee73861
BS
52};
53
3f0a68d8
BS
54static inline struct nouveau_fpriv *
55nouveau_fpriv(struct drm_file *file_priv)
56{
57 return file_priv ? file_priv->driver_priv : NULL;
58}
59
6ee73861
BS
60#define DRM_FILE_PAGE_OFFSET (0x100000000ULL >> PAGE_SHIFT)
61
62#include "nouveau_drm.h"
63#include "nouveau_reg.h"
64#include "nouveau_bios.h"
274fec93 65#include "nouveau_util.h"
f869ef88 66
054b93e4 67struct nouveau_grctx;
d5f42394 68struct nouveau_mem;
f869ef88 69#include "nouveau_vm.h"
6ee73861
BS
70
71#define MAX_NUM_DCB_ENTRIES 16
72
73#define NOUVEAU_MAX_CHANNEL_NR 128
a0af9add 74#define NOUVEAU_MAX_TILE_NR 15
6ee73861 75
d5f42394 76struct nouveau_mem {
573a2a37
BS
77 struct drm_device *dev;
78
f869ef88 79 struct nouveau_vma bar_vma;
d2f96666 80 struct nouveau_vma vma[2];
4c74eb7f 81 u8 page_shift;
f869ef88 82
8f7286f8 83 struct drm_mm_node *tag;
573a2a37 84 struct list_head regions;
26c0c9e3 85 dma_addr_t *pages;
573a2a37
BS
86 u32 memtype;
87 u64 offset;
88 u64 size;
89};
90
a0af9add 91struct nouveau_tile_reg {
a0af9add 92 bool used;
a5cf68b0
FJ
93 uint32_t addr;
94 uint32_t limit;
95 uint32_t pitch;
87a326a3
FJ
96 uint32_t zcomp;
97 struct drm_mm_node *tag_mem;
a5cf68b0 98 struct nouveau_fence *fence;
a0af9add
FJ
99};
100
6ee73861
BS
101struct nouveau_bo {
102 struct ttm_buffer_object bo;
103 struct ttm_placement placement;
db5c8e29 104 u32 valid_domains;
6ee73861 105 u32 placements[3];
78ad0f7b 106 u32 busy_placements[3];
6ee73861
BS
107 struct ttm_bo_kmap_obj kmap;
108 struct list_head head;
109
110 /* protected by ttm_bo_reserve() */
111 struct drm_file *reserved_by;
112 struct list_head entry;
113 int pbbo_index;
a1606a95 114 bool validate_mapped;
6ee73861
BS
115
116 struct nouveau_channel *channel;
117
fd2871af 118 struct list_head vma_list;
f91bac5b 119 unsigned page_shift;
6ee73861
BS
120
121 uint32_t tile_mode;
122 uint32_t tile_flags;
a0af9add 123 struct nouveau_tile_reg *tile;
6ee73861
BS
124
125 struct drm_gem_object *gem;
6ee73861
BS
126 int pin_refcnt;
127};
128
f13b3263
FJ
129#define nouveau_bo_tile_layout(nvbo) \
130 ((nvbo)->tile_flags & NOUVEAU_GEM_TILE_LAYOUT_MASK)
131
6ee73861
BS
132static inline struct nouveau_bo *
133nouveau_bo(struct ttm_buffer_object *bo)
134{
135 return container_of(bo, struct nouveau_bo, bo);
136}
137
138static inline struct nouveau_bo *
139nouveau_gem_object(struct drm_gem_object *gem)
140{
141 return gem ? gem->driver_private : NULL;
142}
143
144/* TODO: submit equivalent to TTM generic API upstream? */
145static inline void __iomem *
146nvbo_kmap_obj_iovirtual(struct nouveau_bo *nvbo)
147{
148 bool is_iomem;
149 void __iomem *ioptr = (void __force __iomem *)ttm_kmap_obj_virtual(
150 &nvbo->kmap, &is_iomem);
151 WARN_ON_ONCE(ioptr && !is_iomem);
152 return ioptr;
153}
154
6ee73861
BS
155enum nouveau_flags {
156 NV_NFORCE = 0x10000000,
157 NV_NFORCE2 = 0x20000000
158};
159
160#define NVOBJ_ENGINE_SW 0
161#define NVOBJ_ENGINE_GR 1
6dfdd7a6 162#define NVOBJ_ENGINE_CRYPT 2
7ff5441e
BS
163#define NVOBJ_ENGINE_COPY0 3
164#define NVOBJ_ENGINE_COPY1 4
a02ccc7f 165#define NVOBJ_ENGINE_MPEG 5
8f27c543
BS
166#define NVOBJ_ENGINE_PPP NVOBJ_ENGINE_MPEG
167#define NVOBJ_ENGINE_BSP 6
168#define NVOBJ_ENGINE_VP 7
6dfdd7a6
BS
169#define NVOBJ_ENGINE_DISPLAY 15
170#define NVOBJ_ENGINE_NR 16
6ee73861 171
a11c3198 172#define NVOBJ_FLAG_DONT_MAP (1 << 0)
6ee73861
BS
173#define NVOBJ_FLAG_ZERO_ALLOC (1 << 1)
174#define NVOBJ_FLAG_ZERO_FREE (1 << 2)
34cf01bc 175#define NVOBJ_FLAG_VM (1 << 3)
c906ca0f 176#define NVOBJ_FLAG_VM_USER (1 << 4)
e41115d0
BS
177
178#define NVOBJ_CINST_GLOBAL 0xdeadbeef
179
6ee73861 180struct nouveau_gpuobj {
b3beb167 181 struct drm_device *dev;
eb9bcbdc 182 struct kref refcount;
6ee73861
BS
183 struct list_head list;
184
e41115d0 185 void *node;
dc1e5c0d 186 u32 *suspend;
6ee73861
BS
187
188 uint32_t flags;
6ee73861 189
43efc9ce 190 u32 size;
f8522fc8
BS
191 u32 pinst; /* PRAMIN BAR offset */
192 u32 cinst; /* Channel offset */
193 u64 vinst; /* VRAM address */
194 u64 linst; /* VM address */
de3a6c0a 195
6ee73861
BS
196 uint32_t engine;
197 uint32_t class;
198
199 void (*dtor)(struct drm_device *, struct nouveau_gpuobj *);
200 void *priv;
201};
202
332b242f
FJ
203struct nouveau_page_flip_state {
204 struct list_head head;
205 struct drm_pending_vblank_event *event;
206 int crtc, bpp, pitch, x, y;
207 uint64_t offset;
208};
209
e419cf09
FJ
210enum nouveau_channel_mutex_class {
211 NOUVEAU_UCHANNEL_MUTEX,
212 NOUVEAU_KCHANNEL_MUTEX
213};
214
6ee73861
BS
215struct nouveau_channel {
216 struct drm_device *dev;
e8a863c1 217 struct list_head list;
6ee73861
BS
218 int id;
219
f091a3d4
FJ
220 /* references to the channel data structure */
221 struct kref ref;
222 /* users of the hardware channel resources, the hardware
223 * context will be kicked off when it reaches zero. */
224 atomic_t users;
6a6b73f2
BS
225 struct mutex mutex;
226
6ee73861
BS
227 /* owner of this fifo */
228 struct drm_file *file_priv;
229 /* mapping of the fifo itself */
230 struct drm_local_map *map;
231
25985edc 232 /* mapping of the regs controlling the fifo */
6ee73861
BS
233 void __iomem *user;
234 uint32_t user_get;
235 uint32_t user_put;
236
237 /* Fencing */
238 struct {
239 /* lock protects the pending list only */
240 spinlock_t lock;
241 struct list_head pending;
242 uint32_t sequence;
243 uint32_t sequence_ack;
047d1d3c 244 atomic_t last_sequence_irq;
d02836b4 245 struct nouveau_vma vma;
6ee73861
BS
246 } fence;
247
248 /* DMA push buffer */
a8eaebc6
BS
249 struct nouveau_gpuobj *pushbuf;
250 struct nouveau_bo *pushbuf_bo;
ce163f69 251 struct nouveau_vma pushbuf_vma;
a8eaebc6 252 uint32_t pushbuf_base;
6ee73861
BS
253
254 /* Notifier memory */
255 struct nouveau_bo *notifier_bo;
0b718733 256 struct nouveau_vma notifier_vma;
b833ac26 257 struct drm_mm notifier_heap;
6ee73861
BS
258
259 /* PFIFO context */
a8eaebc6
BS
260 struct nouveau_gpuobj *ramfc;
261 struct nouveau_gpuobj *cache;
b2b09938 262 void *fifo_priv;
6ee73861 263
a82dd49f 264 /* Execution engine contexts */
6dfdd7a6 265 void *engctx[NVOBJ_ENGINE_NR];
6ee73861
BS
266
267 /* NV50 VM */
f869ef88 268 struct nouveau_vm *vm;
a8eaebc6 269 struct nouveau_gpuobj *vm_pd;
6ee73861
BS
270
271 /* Objects */
a8eaebc6
BS
272 struct nouveau_gpuobj *ramin; /* Private instmem */
273 struct drm_mm ramin_heap; /* Private PRAMIN heap */
274 struct nouveau_ramht *ramht; /* Hash table */
6ee73861
BS
275
276 /* GPU object info for stuff used in-kernel (mm_enabled) */
277 uint32_t m2mf_ntfy;
278 uint32_t vram_handle;
279 uint32_t gart_handle;
280 bool accel_done;
281
282 /* Push buffer state (only for drm's channel on !mm_enabled) */
283 struct {
284 int max;
285 int free;
286 int cur;
287 int put;
288 /* access via pushbuf_bo */
9a391ad8
BS
289
290 int ib_base;
291 int ib_max;
292 int ib_free;
293 int ib_put;
6ee73861
BS
294 } dma;
295
296 uint32_t sw_subchannel[8];
297
3d483d57 298 struct nouveau_vma dispc_vma[2];
6ee73861
BS
299 struct {
300 struct nouveau_gpuobj *vblsem;
1f6d2de2 301 uint32_t vblsem_head;
6ee73861
BS
302 uint32_t vblsem_offset;
303 uint32_t vblsem_rval;
304 struct list_head vbl_wait;
332b242f 305 struct list_head flip;
6ee73861
BS
306 } nvsw;
307
308 struct {
309 bool active;
310 char name[32];
311 struct drm_info_list info;
312 } debugfs;
313};
314
6dfdd7a6
BS
315struct nouveau_exec_engine {
316 void (*destroy)(struct drm_device *, int engine);
317 int (*init)(struct drm_device *, int engine);
6c320fef 318 int (*fini)(struct drm_device *, int engine, bool suspend);
6dfdd7a6
BS
319 int (*context_new)(struct nouveau_channel *, int engine);
320 void (*context_del)(struct nouveau_channel *, int engine);
321 int (*object_new)(struct nouveau_channel *, int engine,
322 u32 handle, u16 class);
96c50082 323 void (*set_tile_region)(struct drm_device *dev, int i);
6dfdd7a6
BS
324 void (*tlb_flush)(struct drm_device *, int engine);
325};
326
6ee73861
BS
327struct nouveau_instmem_engine {
328 void *priv;
329
330 int (*init)(struct drm_device *dev);
331 void (*takedown)(struct drm_device *dev);
332 int (*suspend)(struct drm_device *dev);
333 void (*resume)(struct drm_device *dev);
334
6e32fedc
BS
335 int (*get)(struct nouveau_gpuobj *, struct nouveau_channel *,
336 u32 size, u32 align);
e41115d0
BS
337 void (*put)(struct nouveau_gpuobj *);
338 int (*map)(struct nouveau_gpuobj *);
339 void (*unmap)(struct nouveau_gpuobj *);
340
f56cb86f 341 void (*flush)(struct drm_device *);
6ee73861
BS
342};
343
344struct nouveau_mc_engine {
345 int (*init)(struct drm_device *dev);
346 void (*takedown)(struct drm_device *dev);
347};
348
349struct nouveau_timer_engine {
350 int (*init)(struct drm_device *dev);
351 void (*takedown)(struct drm_device *dev);
352 uint64_t (*read)(struct drm_device *dev);
353};
354
355struct nouveau_fb_engine {
cb00f7c1 356 int num_tiles;
87a326a3 357 struct drm_mm tag_heap;
20f63afe 358 void *priv;
cb00f7c1 359
6ee73861
BS
360 int (*init)(struct drm_device *dev);
361 void (*takedown)(struct drm_device *dev);
cb00f7c1 362
a5cf68b0
FJ
363 void (*init_tile_region)(struct drm_device *dev, int i,
364 uint32_t addr, uint32_t size,
365 uint32_t pitch, uint32_t flags);
366 void (*set_tile_region)(struct drm_device *dev, int i);
367 void (*free_tile_region)(struct drm_device *dev, int i);
6ee73861
BS
368};
369
370struct nouveau_fifo_engine {
b2b09938 371 void *priv;
6ee73861
BS
372 int channels;
373
a8eaebc6 374 struct nouveau_gpuobj *playlist[2];
ac94a343
BS
375 int cur_playlist;
376
6ee73861
BS
377 int (*init)(struct drm_device *);
378 void (*takedown)(struct drm_device *);
379
380 void (*disable)(struct drm_device *);
381 void (*enable)(struct drm_device *);
382 bool (*reassign)(struct drm_device *, bool enable);
588d7d12 383 bool (*cache_pull)(struct drm_device *dev, bool enable);
6ee73861
BS
384
385 int (*channel_id)(struct drm_device *);
386
387 int (*create_context)(struct nouveau_channel *);
388 void (*destroy_context)(struct nouveau_channel *);
389 int (*load_context)(struct nouveau_channel *);
390 int (*unload_context)(struct drm_device *);
56ac7475 391 void (*tlb_flush)(struct drm_device *dev);
6ee73861
BS
392};
393
c88c2e06 394struct nouveau_display_engine {
ef8389a8 395 void *priv;
c88c2e06
FJ
396 int (*early_init)(struct drm_device *);
397 void (*late_takedown)(struct drm_device *);
398 int (*create)(struct drm_device *);
c88c2e06 399 void (*destroy)(struct drm_device *);
2a44e499
BS
400 int (*init)(struct drm_device *);
401 void (*fini)(struct drm_device *);
b29caa58 402
de691855
BS
403 struct drm_property *dithering_mode;
404 struct drm_property *dithering_depth;
b29caa58
BS
405 struct drm_property *underscan_property;
406 struct drm_property *underscan_hborder_property;
407 struct drm_property *underscan_vborder_property;
c88c2e06
FJ
408};
409
ee2e0131 410struct nouveau_gpio_engine {
fce2bad0
BS
411 void *priv;
412
ee2e0131
BS
413 int (*init)(struct drm_device *);
414 void (*takedown)(struct drm_device *);
415
416 int (*get)(struct drm_device *, enum dcb_gpio_tag);
417 int (*set)(struct drm_device *, enum dcb_gpio_tag, int state);
418
fce2bad0
BS
419 int (*irq_register)(struct drm_device *, enum dcb_gpio_tag,
420 void (*)(void *, int), void *);
421 void (*irq_unregister)(struct drm_device *, enum dcb_gpio_tag,
422 void (*)(void *, int), void *);
423 bool (*irq_enable)(struct drm_device *, enum dcb_gpio_tag, bool on);
ee2e0131
BS
424};
425
330c5988 426struct nouveau_pm_voltage_level {
c3450239
BS
427 u32 voltage; /* microvolts */
428 u8 vid;
330c5988
BS
429};
430
431struct nouveau_pm_voltage {
432 bool supported;
03ce8d9e 433 u8 version;
330c5988
BS
434 u8 vid_mask;
435
436 struct nouveau_pm_voltage_level *level;
437 int nr_level;
438};
439
e614b2e7
MP
440struct nouveau_pm_memtiming {
441 int id;
9a782488
RS
442 u32 reg_0; /* 0x10f290 on Fermi, 0x100220 for older */
443 u32 reg_1;
444 u32 reg_2;
445 u32 reg_3;
446 u32 reg_4;
447 u32 reg_5;
448 u32 reg_6;
449 u32 reg_7;
450 u32 reg_8;
2228c6fe
RS
451 /* To be written to 0x1002c0 */
452 u8 CL;
453 u8 WR;
9a782488
RS
454};
455
456struct nouveau_pm_tbl_header{
457 u8 version;
458 u8 header_len;
459 u8 entry_cnt;
460 u8 entry_len;
461};
462
463struct nouveau_pm_tbl_entry{
2228c6fe
RS
464 u8 tWR;
465 u8 tUNK_1;
466 u8 tCL;
9a782488
RS
467 u8 tRP; /* Byte 3 */
468 u8 empty_4;
469 u8 tRAS; /* Byte 5 */
470 u8 empty_6;
471 u8 tRFC; /* Byte 7 */
472 u8 empty_8;
473 u8 tRC; /* Byte 9 */
474 u8 tUNK_10, tUNK_11, tUNK_12, tUNK_13, tUNK_14;
475 u8 empty_15,empty_16,empty_17;
476 u8 tUNK_18, tUNK_19, tUNK_20, tUNK_21;
477};
478
479/* nouveau_mem.c */
480void nv30_mem_timing_entry(struct drm_device *dev, struct nouveau_pm_tbl_header *hdr,
481 struct nouveau_pm_tbl_entry *e, uint8_t magic_number,
482 struct nouveau_pm_memtiming *timing);
e614b2e7 483
330c5988
BS
484#define NOUVEAU_PM_MAX_LEVEL 8
485struct nouveau_pm_level {
486 struct device_attribute dev_attr;
487 char name[32];
488 int id;
489
490 u32 core;
491 u32 memory;
492 u32 shader;
9698b9a6
BS
493 u32 rop;
494 u32 copy;
495 u32 daemon;
4fd2847e 496 u32 vdec;
f3fbaf34 497 u32 dom6;
9698b9a6
BS
498 u32 unka0; /* nva3:nvc0 */
499 u32 hub01; /* nvc0- */
500 u32 hub06; /* nvc0- */
501 u32 hub07; /* nvc0- */
330c5988 502
3b5565dd
BS
503 u32 volt_min; /* microvolts */
504 u32 volt_max;
c3450239 505 u8 fanspeed;
aee582de
BS
506
507 u16 memscript;
e614b2e7 508 struct nouveau_pm_memtiming *timing;
330c5988
BS
509};
510
34e9d85a
MP
511struct nouveau_pm_temp_sensor_constants {
512 u16 offset_constant;
513 s16 offset_mult;
40ce4279
EV
514 s16 offset_div;
515 s16 slope_mult;
516 s16 slope_div;
34e9d85a
MP
517};
518
519struct nouveau_pm_threshold_temp {
520 s16 critical;
521 s16 down_clock;
522 s16 fan_boost;
523};
524
7760fcb0
RS
525struct nouveau_pm_memtimings {
526 bool supported;
527 struct nouveau_pm_memtiming *timing;
528 int nr_timing;
529};
530
11b7d895
MP
531struct nouveau_pm_fan {
532 u32 min_duty;
533 u32 max_duty;
3f8e11e4 534 u32 pwm_freq;
11b7d895
MP
535};
536
330c5988
BS
537struct nouveau_pm_engine {
538 struct nouveau_pm_voltage voltage;
539 struct nouveau_pm_level perflvl[NOUVEAU_PM_MAX_LEVEL];
540 int nr_perflvl;
7760fcb0 541 struct nouveau_pm_memtimings memtimings;
34e9d85a
MP
542 struct nouveau_pm_temp_sensor_constants sensor_constants;
543 struct nouveau_pm_threshold_temp threshold_temp;
11b7d895 544 struct nouveau_pm_fan fan;
0c101461 545 u32 pwm_divisor;
330c5988
BS
546
547 struct nouveau_pm_level boot;
548 struct nouveau_pm_level *cur;
549
8155cac4 550 struct device *hwmon;
6032649d 551 struct notifier_block acpi_nb;
8155cac4 552
77e7da68
BS
553 int (*clocks_get)(struct drm_device *, struct nouveau_pm_level *);
554 void *(*clocks_pre)(struct drm_device *, struct nouveau_pm_level *);
dd1da8de 555 int (*clocks_set)(struct drm_device *, void *);
77e7da68 556
330c5988
BS
557 int (*voltage_get)(struct drm_device *);
558 int (*voltage_set)(struct drm_device *, int voltage);
a175094c
BS
559 int (*pwm_get)(struct drm_device *, struct dcb_gpio_entry*, u32*, u32*);
560 int (*pwm_set)(struct drm_device *, struct dcb_gpio_entry*, u32, u32);
8155cac4 561 int (*temp_get)(struct drm_device *);
330c5988
BS
562};
563
60d2a88a 564struct nouveau_vram_engine {
987eec10 565 struct nouveau_mm mm;
24f246ac 566
60d2a88a 567 int (*init)(struct drm_device *);
24f246ac 568 void (*takedown)(struct drm_device *dev);
60d2a88a 569 int (*get)(struct drm_device *, u64, u32 align, u32 size_nc,
d5f42394
BS
570 u32 type, struct nouveau_mem **);
571 void (*put)(struct drm_device *, struct nouveau_mem **);
60d2a88a
BS
572
573 bool (*flags_valid)(struct drm_device *, u32 tile_flags);
574};
575
6ee73861
BS
576struct nouveau_engine {
577 struct nouveau_instmem_engine instmem;
578 struct nouveau_mc_engine mc;
579 struct nouveau_timer_engine timer;
580 struct nouveau_fb_engine fb;
6ee73861 581 struct nouveau_fifo_engine fifo;
c88c2e06 582 struct nouveau_display_engine display;
ee2e0131 583 struct nouveau_gpio_engine gpio;
330c5988 584 struct nouveau_pm_engine pm;
60d2a88a 585 struct nouveau_vram_engine vram;
6ee73861
BS
586};
587
588struct nouveau_pll_vals {
589 union {
590 struct {
591#ifdef __BIG_ENDIAN
592 uint8_t N1, M1, N2, M2;
593#else
594 uint8_t M1, N1, M2, N2;
595#endif
596 };
597 struct {
598 uint16_t NM1, NM2;
599 } __attribute__((packed));
600 };
601 int log2P;
602
603 int refclk;
604};
605
606enum nv04_fp_display_regs {
607 FP_DISPLAY_END,
608 FP_TOTAL,
609 FP_CRTC,
610 FP_SYNC_START,
611 FP_SYNC_END,
612 FP_VALID_START,
613 FP_VALID_END
614};
615
616struct nv04_crtc_reg {
cbab95db 617 unsigned char MiscOutReg;
4a9f822f 618 uint8_t CRTC[0xa0];
6ee73861
BS
619 uint8_t CR58[0x10];
620 uint8_t Sequencer[5];
621 uint8_t Graphics[9];
622 uint8_t Attribute[21];
cbab95db 623 unsigned char DAC[768];
6ee73861
BS
624
625 /* PCRTC regs */
626 uint32_t fb_start;
627 uint32_t crtc_cfg;
628 uint32_t cursor_cfg;
629 uint32_t gpio_ext;
630 uint32_t crtc_830;
631 uint32_t crtc_834;
632 uint32_t crtc_850;
633 uint32_t crtc_eng_ctrl;
634
635 /* PRAMDAC regs */
636 uint32_t nv10_cursync;
637 struct nouveau_pll_vals pllvals;
638 uint32_t ramdac_gen_ctrl;
639 uint32_t ramdac_630;
640 uint32_t ramdac_634;
641 uint32_t tv_setup;
642 uint32_t tv_vtotal;
643 uint32_t tv_vskew;
644 uint32_t tv_vsync_delay;
645 uint32_t tv_htotal;
646 uint32_t tv_hskew;
647 uint32_t tv_hsync_delay;
648 uint32_t tv_hsync_delay2;
649 uint32_t fp_horiz_regs[7];
650 uint32_t fp_vert_regs[7];
651 uint32_t dither;
652 uint32_t fp_control;
653 uint32_t dither_regs[6];
654 uint32_t fp_debug_0;
655 uint32_t fp_debug_1;
656 uint32_t fp_debug_2;
657 uint32_t fp_margin_color;
658 uint32_t ramdac_8c0;
659 uint32_t ramdac_a20;
660 uint32_t ramdac_a24;
661 uint32_t ramdac_a34;
662 uint32_t ctv_regs[38];
663};
664
665struct nv04_output_reg {
666 uint32_t output;
667 int head;
668};
669
670struct nv04_mode_state {
cbab95db 671 struct nv04_crtc_reg crtc_reg[2];
6ee73861
BS
672 uint32_t pllsel;
673 uint32_t sel_clk;
6ee73861
BS
674};
675
676enum nouveau_card_type {
677 NV_04 = 0x00,
678 NV_10 = 0x10,
679 NV_20 = 0x20,
680 NV_30 = 0x30,
681 NV_40 = 0x40,
682 NV_50 = 0x50,
4b223eef 683 NV_C0 = 0xc0,
2e9733ff 684 NV_D0 = 0xd0
6ee73861
BS
685};
686
687struct drm_nouveau_private {
688 struct drm_device *dev;
aba99a84 689 bool noaccel;
6ee73861
BS
690
691 /* the card type, takes NV_* as values */
692 enum nouveau_card_type card_type;
693 /* exact chipset, derived from NV_PMC_BOOT_0 */
694 int chipset;
695 int flags;
f2cbe46f 696 u32 crystal;
6ee73861
BS
697
698 void __iomem *mmio;
5125bfd8 699
e05d7eae 700 spinlock_t ramin_lock;
6ee73861 701 void __iomem *ramin;
5125bfd8
BS
702 u32 ramin_size;
703 u32 ramin_base;
704 bool ramin_available;
e05d7eae 705 struct drm_mm ramin_heap;
6dfdd7a6 706 struct nouveau_exec_engine *eng[NVOBJ_ENGINE_NR];
e05d7eae 707 struct list_head gpuobj_list;
b8c157d3 708 struct list_head classes;
6ee73861 709
ac8fb975
BS
710 struct nouveau_bo *vga_ram;
711
35fa2f2a 712 /* interrupt handling */
8f8a5448 713 void (*irq_handler[32])(struct drm_device *);
35fa2f2a 714 bool msi_enabled;
ab838338 715
6ee73861
BS
716 struct list_head vbl_waiting;
717
718 struct {
ba4420c2 719 struct drm_global_reference mem_global_ref;
6ee73861
BS
720 struct ttm_bo_global_ref bo_global_ref;
721 struct ttm_bo_device bdev;
6ee73861
BS
722 atomic_t validate_sequence;
723 } ttm;
724
0c6c1c2f
FJ
725 struct {
726 spinlock_t lock;
727 struct drm_mm heap;
728 struct nouveau_bo *bo;
729 } fence;
730
cff5c133
BS
731 struct {
732 spinlock_t lock;
733 struct nouveau_channel *ptr[NOUVEAU_MAX_CHANNEL_NR];
734 } channels;
6ee73861
BS
735
736 struct nouveau_engine engine;
737 struct nouveau_channel *channel;
738
ff9e5279
MM
739 /* For PFIFO and PGRAPH. */
740 spinlock_t context_switch_lock;
741
04eb34a4
BS
742 /* VM/PRAMIN flush, legacy PRAMIN aperture */
743 spinlock_t vm_lock;
744
6ee73861 745 /* RAMIN configuration, RAMFC, RAMHT and RAMRO offsets */
e05c5a31
BS
746 struct nouveau_ramht *ramht;
747 struct nouveau_gpuobj *ramfc;
748 struct nouveau_gpuobj *ramro;
749
6ee73861 750 uint32_t ramin_rsvd_vram;
6ee73861 751
6ee73861
BS
752 struct {
753 enum {
754 NOUVEAU_GART_NONE = 0,
58e6c7a9
BS
755 NOUVEAU_GART_AGP, /* AGP */
756 NOUVEAU_GART_PDMA, /* paged dma object */
757 NOUVEAU_GART_HW /* on-chip gart/vm */
6ee73861
BS
758 } type;
759 uint64_t aper_base;
760 uint64_t aper_size;
761 uint64_t aper_free;
762
7948758d
BS
763 struct ttm_backend_func *func;
764
765 struct {
766 struct page *page;
767 dma_addr_t addr;
768 } dummy;
769
6ee73861 770 struct nouveau_gpuobj *sg_ctxdma;
6ee73861
BS
771 } gart_info;
772
a0af9add 773 /* nv10-nv40 tiling regions */
a5cf68b0
FJ
774 struct {
775 struct nouveau_tile_reg reg[NOUVEAU_MAX_TILE_NR];
776 spinlock_t lock;
777 } tile;
a0af9add 778
a76fb4e8
BS
779 /* VRAM/fb configuration */
780 uint64_t vram_size;
781 uint64_t vram_sys_base;
782
a76fb4e8
BS
783 uint64_t fb_available_size;
784 uint64_t fb_mappable_pages;
785 uint64_t fb_aper_free;
786 int fb_mtrr;
787
f869ef88
BS
788 /* BAR control (NV50-) */
789 struct nouveau_vm *bar1_vm;
790 struct nouveau_vm *bar3_vm;
791
6ee73861 792 /* G8x/G9x virtual address space */
4c136142 793 struct nouveau_vm *chan_vm;
6ee73861 794
04a39c57 795 struct nvbios vbios;
6ee73861
BS
796
797 struct nv04_mode_state mode_reg;
798 struct nv04_mode_state saved_reg;
799 uint32_t saved_vga_font[4][16384];
800 uint32_t crtc_owner;
801 uint32_t dac_users[4];
802
6ee73861 803 struct backlight_device *backlight;
6ee73861 804
6ee73861
BS
805 struct {
806 struct dentry *channel_root;
807 } debugfs;
38651674 808
8be48d92 809 struct nouveau_fbdev *nfbdev;
06415c56 810 struct apertures_struct *apertures;
6ee73861
BS
811};
812
2730723b
FJ
813static inline struct drm_nouveau_private *
814nouveau_private(struct drm_device *dev)
815{
816 return dev->dev_private;
817}
818
6ee73861
BS
819static inline struct drm_nouveau_private *
820nouveau_bdev(struct ttm_bo_device *bd)
821{
822 return container_of(bd, struct drm_nouveau_private, ttm.bdev);
823}
824
825static inline int
826nouveau_bo_ref(struct nouveau_bo *ref, struct nouveau_bo **pnvbo)
827{
828 struct nouveau_bo *prev;
829
830 if (!pnvbo)
831 return -EINVAL;
832 prev = *pnvbo;
833
834 *pnvbo = ref ? nouveau_bo(ttm_bo_reference(&ref->bo)) : NULL;
835 if (prev) {
836 struct ttm_buffer_object *bo = &prev->bo;
837
838 ttm_bo_unref(&bo);
839 }
840
841 return 0;
842}
843
6ee73861 844/* nouveau_drv.c */
03bc9675 845extern int nouveau_modeset;
de5899bd 846extern int nouveau_agpmode;
6ee73861
BS
847extern int nouveau_duallink;
848extern int nouveau_uscript_lvds;
849extern int nouveau_uscript_tmds;
850extern int nouveau_vram_pushbuf;
851extern int nouveau_vram_notify;
852extern int nouveau_fbpercrtc;
f4053509 853extern int nouveau_tv_disable;
6ee73861
BS
854extern char *nouveau_tv_norm;
855extern int nouveau_reg_debug;
856extern char *nouveau_vbios;
a1470890 857extern int nouveau_ignorelid;
a32ed69d
MK
858extern int nouveau_nofbaccel;
859extern int nouveau_noaccel;
0cba1b76 860extern int nouveau_force_post;
da647d5b 861extern int nouveau_override_conntype;
6f876986
BS
862extern char *nouveau_perflvl;
863extern int nouveau_perflvl_wr;
35fa2f2a 864extern int nouveau_msi;
0411de85 865extern int nouveau_ctxfw;
6ee73861 866
6a9ee8af
DA
867extern int nouveau_pci_suspend(struct pci_dev *pdev, pm_message_t pm_state);
868extern int nouveau_pci_resume(struct pci_dev *pdev);
869
6ee73861 870/* nouveau_state.c */
3f0a68d8 871extern int nouveau_open(struct drm_device *, struct drm_file *);
6ee73861 872extern void nouveau_preclose(struct drm_device *dev, struct drm_file *);
3f0a68d8 873extern void nouveau_postclose(struct drm_device *, struct drm_file *);
6ee73861
BS
874extern int nouveau_load(struct drm_device *, unsigned long flags);
875extern int nouveau_firstopen(struct drm_device *);
876extern void nouveau_lastclose(struct drm_device *);
877extern int nouveau_unload(struct drm_device *);
878extern int nouveau_ioctl_getparam(struct drm_device *, void *data,
879 struct drm_file *);
880extern int nouveau_ioctl_setparam(struct drm_device *, void *data,
881 struct drm_file *);
12fb9525
BS
882extern bool nouveau_wait_eq(struct drm_device *, uint64_t timeout,
883 uint32_t reg, uint32_t mask, uint32_t val);
884extern bool nouveau_wait_ne(struct drm_device *, uint64_t timeout,
885 uint32_t reg, uint32_t mask, uint32_t val);
78e2933d
BS
886extern bool nouveau_wait_cb(struct drm_device *, u64 timeout,
887 bool (*cond)(void *), void *);
6ee73861
BS
888extern bool nouveau_wait_for_idle(struct drm_device *);
889extern int nouveau_card_init(struct drm_device *);
6ee73861
BS
890
891/* nouveau_mem.c */
fbd2895e
BS
892extern int nouveau_mem_vram_init(struct drm_device *);
893extern void nouveau_mem_vram_fini(struct drm_device *);
894extern int nouveau_mem_gart_init(struct drm_device *);
895extern void nouveau_mem_gart_fini(struct drm_device *);
6ee73861 896extern int nouveau_mem_init_agp(struct drm_device *);
e04d8e82 897extern int nouveau_mem_reset_agp(struct drm_device *);
6ee73861 898extern void nouveau_mem_close(struct drm_device *);
60d2a88a
BS
899extern int nouveau_mem_detect(struct drm_device *);
900extern bool nouveau_mem_flags_valid(struct drm_device *, u32 tile_flags);
a5cf68b0
FJ
901extern struct nouveau_tile_reg *nv10_mem_set_tiling(
902 struct drm_device *dev, uint32_t addr, uint32_t size,
903 uint32_t pitch, uint32_t flags);
904extern void nv10_mem_put_tile_region(struct drm_device *dev,
905 struct nouveau_tile_reg *tile,
906 struct nouveau_fence *fence);
573a2a37 907extern const struct ttm_mem_type_manager_func nouveau_vram_manager;
26c0c9e3 908extern const struct ttm_mem_type_manager_func nouveau_gart_manager;
6ee73861
BS
909
910/* nouveau_notifier.c */
911extern int nouveau_notifier_init_channel(struct nouveau_channel *);
912extern void nouveau_notifier_takedown_channel(struct nouveau_channel *);
913extern int nouveau_notifier_alloc(struct nouveau_channel *, uint32_t handle,
73412c38
BS
914 int cout, uint32_t start, uint32_t end,
915 uint32_t *offset);
6ee73861
BS
916extern int nouveau_notifier_offset(struct nouveau_gpuobj *, uint32_t *);
917extern int nouveau_ioctl_notifier_alloc(struct drm_device *, void *data,
918 struct drm_file *);
919extern int nouveau_ioctl_notifier_free(struct drm_device *, void *data,
920 struct drm_file *);
921
922/* nouveau_channel.c */
923extern struct drm_ioctl_desc nouveau_ioctls[];
924extern int nouveau_max_ioctl;
925extern void nouveau_channel_cleanup(struct drm_device *, struct drm_file *);
6ee73861
BS
926extern int nouveau_channel_alloc(struct drm_device *dev,
927 struct nouveau_channel **chan,
928 struct drm_file *file_priv,
929 uint32_t fb_ctxdma, uint32_t tt_ctxdma);
cff5c133 930extern struct nouveau_channel *
feeb0aec
FJ
931nouveau_channel_get_unlocked(struct nouveau_channel *);
932extern struct nouveau_channel *
e8a863c1 933nouveau_channel_get(struct drm_file *, int id);
feeb0aec 934extern void nouveau_channel_put_unlocked(struct nouveau_channel **);
cff5c133 935extern void nouveau_channel_put(struct nouveau_channel **);
f091a3d4
FJ
936extern void nouveau_channel_ref(struct nouveau_channel *chan,
937 struct nouveau_channel **pchan);
6dccd311 938extern void nouveau_channel_idle(struct nouveau_channel *chan);
6ee73861
BS
939
940/* nouveau_object.c */
6dfdd7a6
BS
941#define NVOBJ_ENGINE_ADD(d, e, p) do { \
942 struct drm_nouveau_private *dev_priv = (d)->dev_private; \
943 dev_priv->eng[NVOBJ_ENGINE_##e] = (p); \
944} while (0)
945
946#define NVOBJ_ENGINE_DEL(d, e) do { \
947 struct drm_nouveau_private *dev_priv = (d)->dev_private; \
948 dev_priv->eng[NVOBJ_ENGINE_##e] = NULL; \
949} while (0)
950
0b89a072 951#define NVOBJ_CLASS(d, c, e) do { \
b8c157d3
BS
952 int ret = nouveau_gpuobj_class_new((d), (c), NVOBJ_ENGINE_##e); \
953 if (ret) \
954 return ret; \
71298e2f 955} while (0)
b8c157d3 956
0b89a072 957#define NVOBJ_MTHD(d, c, m, e) do { \
b8c157d3
BS
958 int ret = nouveau_gpuobj_mthd_new((d), (c), (m), (e)); \
959 if (ret) \
960 return ret; \
71298e2f 961} while (0)
b8c157d3 962
6ee73861
BS
963extern int nouveau_gpuobj_early_init(struct drm_device *);
964extern int nouveau_gpuobj_init(struct drm_device *);
965extern void nouveau_gpuobj_takedown(struct drm_device *);
6ee73861 966extern int nouveau_gpuobj_suspend(struct drm_device *dev);
6ee73861 967extern void nouveau_gpuobj_resume(struct drm_device *dev);
b8c157d3
BS
968extern int nouveau_gpuobj_class_new(struct drm_device *, u32 class, u32 eng);
969extern int nouveau_gpuobj_mthd_new(struct drm_device *, u32 class, u32 mthd,
970 int (*exec)(struct nouveau_channel *,
71298e2f 971 u32 class, u32 mthd, u32 data));
b8c157d3 972extern int nouveau_gpuobj_mthd_call(struct nouveau_channel *, u32, u32, u32);
274fec93 973extern int nouveau_gpuobj_mthd_call2(struct drm_device *, int, u32, u32, u32);
6ee73861
BS
974extern int nouveau_gpuobj_channel_init(struct nouveau_channel *,
975 uint32_t vram_h, uint32_t tt_h);
976extern void nouveau_gpuobj_channel_takedown(struct nouveau_channel *);
977extern int nouveau_gpuobj_new(struct drm_device *, struct nouveau_channel *,
978 uint32_t size, int align, uint32_t flags,
979 struct nouveau_gpuobj **);
a8eaebc6
BS
980extern void nouveau_gpuobj_ref(struct nouveau_gpuobj *,
981 struct nouveau_gpuobj **);
43efc9ce
BS
982extern int nouveau_gpuobj_new_fake(struct drm_device *, u32 pinst, u64 vinst,
983 u32 size, u32 flags,
a8eaebc6 984 struct nouveau_gpuobj **);
6ee73861
BS
985extern int nouveau_gpuobj_dma_new(struct nouveau_channel *, int class,
986 uint64_t offset, uint64_t size, int access,
987 int target, struct nouveau_gpuobj **);
ceac3099 988extern int nouveau_gpuobj_gr_new(struct nouveau_channel *, u32 handle, int class);
7f4a195f
BS
989extern int nv50_gpuobj_dma_new(struct nouveau_channel *, int class, u64 base,
990 u64 size, int target, int access, u32 type,
991 u32 comp, struct nouveau_gpuobj **pobj);
992extern void nv50_gpuobj_dma_init(struct nouveau_gpuobj *, u32 offset,
993 int class, u64 base, u64 size, int target,
994 int access, u32 type, u32 comp);
6ee73861
BS
995extern int nouveau_ioctl_grobj_alloc(struct drm_device *, void *data,
996 struct drm_file *);
997extern int nouveau_ioctl_gpuobj_free(struct drm_device *, void *data,
998 struct drm_file *);
999
1000/* nouveau_irq.c */
35fa2f2a
BS
1001extern int nouveau_irq_init(struct drm_device *);
1002extern void nouveau_irq_fini(struct drm_device *);
6ee73861 1003extern irqreturn_t nouveau_irq_handler(DRM_IRQ_ARGS);
8f8a5448
BS
1004extern void nouveau_irq_register(struct drm_device *, int status_bit,
1005 void (*)(struct drm_device *));
1006extern void nouveau_irq_unregister(struct drm_device *, int status_bit);
6ee73861
BS
1007extern void nouveau_irq_preinstall(struct drm_device *);
1008extern int nouveau_irq_postinstall(struct drm_device *);
1009extern void nouveau_irq_uninstall(struct drm_device *);
1010
1011/* nouveau_sgdma.c */
1012extern int nouveau_sgdma_init(struct drm_device *);
1013extern void nouveau_sgdma_takedown(struct drm_device *);
fd70b6cd
FJ
1014extern uint32_t nouveau_sgdma_get_physical(struct drm_device *,
1015 uint32_t offset);
649bf3ca
JG
1016extern struct ttm_tt *nouveau_sgdma_create_ttm(struct ttm_bo_device *bdev,
1017 unsigned long size,
1018 uint32_t page_flags,
1019 struct page *dummy_read_page);
6ee73861
BS
1020
1021/* nouveau_debugfs.c */
1022#if defined(CONFIG_DRM_NOUVEAU_DEBUG)
1023extern int nouveau_debugfs_init(struct drm_minor *);
1024extern void nouveau_debugfs_takedown(struct drm_minor *);
1025extern int nouveau_debugfs_channel_init(struct nouveau_channel *);
1026extern void nouveau_debugfs_channel_fini(struct nouveau_channel *);
1027#else
1028static inline int
1029nouveau_debugfs_init(struct drm_minor *minor)
1030{
1031 return 0;
1032}
1033
1034static inline void nouveau_debugfs_takedown(struct drm_minor *minor)
1035{
1036}
1037
1038static inline int
1039nouveau_debugfs_channel_init(struct nouveau_channel *chan)
1040{
1041 return 0;
1042}
1043
1044static inline void
1045nouveau_debugfs_channel_fini(struct nouveau_channel *chan)
1046{
1047}
1048#endif
1049
1050/* nouveau_dma.c */
75c99da6 1051extern void nouveau_dma_pre_init(struct nouveau_channel *);
6ee73861 1052extern int nouveau_dma_init(struct nouveau_channel *);
9a391ad8 1053extern int nouveau_dma_wait(struct nouveau_channel *, int slots, int size);
6ee73861
BS
1054
1055/* nouveau_acpi.c */
afeb3e11 1056#define ROM_BIOS_PAGE 4096
2f41a7f1 1057#if defined(CONFIG_ACPI)
6a9ee8af
DA
1058void nouveau_register_dsm_handler(void);
1059void nouveau_unregister_dsm_handler(void);
afeb3e11
DA
1060int nouveau_acpi_get_bios_chunk(uint8_t *bios, int offset, int len);
1061bool nouveau_acpi_rom_supported(struct pci_dev *pdev);
a6ed76d7 1062int nouveau_acpi_edid(struct drm_device *, struct drm_connector *);
8edb381d
DA
1063#else
1064static inline void nouveau_register_dsm_handler(void) {}
1065static inline void nouveau_unregister_dsm_handler(void) {}
afeb3e11
DA
1066static inline bool nouveau_acpi_rom_supported(struct pci_dev *pdev) { return false; }
1067static inline int nouveau_acpi_get_bios_chunk(uint8_t *bios, int offset, int len) { return -EINVAL; }
5620ba46 1068static inline int nouveau_acpi_edid(struct drm_device *dev, struct drm_connector *connector) { return -EINVAL; }
8edb381d 1069#endif
6ee73861
BS
1070
1071/* nouveau_backlight.c */
1072#ifdef CONFIG_DRM_NOUVEAU_BACKLIGHT
10b461e4
BS
1073extern int nouveau_backlight_init(struct drm_device *);
1074extern void nouveau_backlight_exit(struct drm_device *);
6ee73861 1075#else
10b461e4 1076static inline int nouveau_backlight_init(struct drm_device *dev)
6ee73861
BS
1077{
1078 return 0;
1079}
1080
10b461e4 1081static inline void nouveau_backlight_exit(struct drm_device *dev) { }
6ee73861
BS
1082#endif
1083
1084/* nouveau_bios.c */
1085extern int nouveau_bios_init(struct drm_device *);
1086extern void nouveau_bios_takedown(struct drm_device *dev);
1087extern int nouveau_run_vbios_init(struct drm_device *);
1088extern void nouveau_bios_run_init_table(struct drm_device *, uint16_t table,
02e4f587 1089 struct dcb_entry *, int crtc);
59ef9742 1090extern void nouveau_bios_init_exec(struct drm_device *, uint16_t table);
6ee73861
BS
1091extern struct dcb_gpio_entry *nouveau_bios_gpio_entry(struct drm_device *,
1092 enum dcb_gpio_tag);
1093extern struct dcb_connector_table_entry *
1094nouveau_bios_connector_entry(struct drm_device *, int index);
855a95e4 1095extern u32 get_pll_register(struct drm_device *, enum pll_types);
6ee73861
BS
1096extern int get_pll_limits(struct drm_device *, uint32_t limit_match,
1097 struct pll_lims *);
02e4f587
BS
1098extern int nouveau_bios_run_display_table(struct drm_device *, u16 id, int clk,
1099 struct dcb_entry *, int crtc);
6ee73861
BS
1100extern bool nouveau_bios_fp_mode(struct drm_device *, struct drm_display_mode *);
1101extern uint8_t *nouveau_bios_embedded_edid(struct drm_device *);
1102extern int nouveau_bios_parse_lvds_table(struct drm_device *, int pxclk,
1103 bool *dl, bool *if_is_24bit);
1104extern int run_tmds_table(struct drm_device *, struct dcb_entry *,
1105 int head, int pxclk);
1106extern int call_lvds_script(struct drm_device *, struct dcb_entry *, int head,
1107 enum LVDS_script, int pxclk);
721b0821 1108bool bios_encoder_match(struct dcb_entry *, u32 hash);
6ee73861
BS
1109
1110/* nouveau_ttm.c */
1111int nouveau_ttm_global_init(struct drm_nouveau_private *);
1112void nouveau_ttm_global_release(struct drm_nouveau_private *);
1113int nouveau_ttm_mmap(struct file *, struct vm_area_struct *);
1114
25575b41
BS
1115/* nouveau_hdmi.c */
1116void nouveau_hdmi_mode_set(struct drm_encoder *, struct drm_display_mode *);
1117
6ee73861
BS
1118/* nouveau_dp.c */
1119int nouveau_dp_auxch(struct nouveau_i2c_chan *auxch, int cmd, int addr,
1120 uint8_t *data, int data_nr);
1121bool nouveau_dp_detect(struct drm_encoder *);
a002fece 1122bool nouveau_dp_link_train(struct drm_encoder *, u32 datarate);
46959b77 1123void nouveau_dp_tu_update(struct drm_device *, int, int, u32, u32);
5f1800bd 1124u8 *nouveau_dp_bios_data(struct drm_device *, struct dcb_entry *, u8 **);
6ee73861
BS
1125
1126/* nv04_fb.c */
1127extern int nv04_fb_init(struct drm_device *);
1128extern void nv04_fb_takedown(struct drm_device *);
1129
1130/* nv10_fb.c */
1131extern int nv10_fb_init(struct drm_device *);
1132extern void nv10_fb_takedown(struct drm_device *);
a5cf68b0
FJ
1133extern void nv10_fb_init_tile_region(struct drm_device *dev, int i,
1134 uint32_t addr, uint32_t size,
1135 uint32_t pitch, uint32_t flags);
1136extern void nv10_fb_set_tile_region(struct drm_device *dev, int i);
1137extern void nv10_fb_free_tile_region(struct drm_device *dev, int i);
6ee73861 1138
8bded189
FJ
1139/* nv30_fb.c */
1140extern int nv30_fb_init(struct drm_device *);
1141extern void nv30_fb_takedown(struct drm_device *);
a5cf68b0
FJ
1142extern void nv30_fb_init_tile_region(struct drm_device *dev, int i,
1143 uint32_t addr, uint32_t size,
1144 uint32_t pitch, uint32_t flags);
1145extern void nv30_fb_free_tile_region(struct drm_device *dev, int i);
8bded189 1146
6ee73861
BS
1147/* nv40_fb.c */
1148extern int nv40_fb_init(struct drm_device *);
1149extern void nv40_fb_takedown(struct drm_device *);
a5cf68b0
FJ
1150extern void nv40_fb_set_tile_region(struct drm_device *dev, int i);
1151
304424e1
MK
1152/* nv50_fb.c */
1153extern int nv50_fb_init(struct drm_device *);
1154extern void nv50_fb_takedown(struct drm_device *);
6fdb383e 1155extern void nv50_fb_vm_trap(struct drm_device *, int display);
304424e1 1156
4b223eef
BS
1157/* nvc0_fb.c */
1158extern int nvc0_fb_init(struct drm_device *);
1159extern void nvc0_fb_takedown(struct drm_device *);
1160
6ee73861
BS
1161/* nv04_fifo.c */
1162extern int nv04_fifo_init(struct drm_device *);
5178d40d 1163extern void nv04_fifo_fini(struct drm_device *);
6ee73861
BS
1164extern void nv04_fifo_disable(struct drm_device *);
1165extern void nv04_fifo_enable(struct drm_device *);
1166extern bool nv04_fifo_reassign(struct drm_device *, bool);
588d7d12 1167extern bool nv04_fifo_cache_pull(struct drm_device *, bool);
6ee73861
BS
1168extern int nv04_fifo_channel_id(struct drm_device *);
1169extern int nv04_fifo_create_context(struct nouveau_channel *);
1170extern void nv04_fifo_destroy_context(struct nouveau_channel *);
1171extern int nv04_fifo_load_context(struct nouveau_channel *);
1172extern int nv04_fifo_unload_context(struct drm_device *);
5178d40d 1173extern void nv04_fifo_isr(struct drm_device *);
6ee73861
BS
1174
1175/* nv10_fifo.c */
1176extern int nv10_fifo_init(struct drm_device *);
1177extern int nv10_fifo_channel_id(struct drm_device *);
1178extern int nv10_fifo_create_context(struct nouveau_channel *);
6ee73861
BS
1179extern int nv10_fifo_load_context(struct nouveau_channel *);
1180extern int nv10_fifo_unload_context(struct drm_device *);
1181
1182/* nv40_fifo.c */
1183extern int nv40_fifo_init(struct drm_device *);
1184extern int nv40_fifo_create_context(struct nouveau_channel *);
6ee73861
BS
1185extern int nv40_fifo_load_context(struct nouveau_channel *);
1186extern int nv40_fifo_unload_context(struct drm_device *);
1187
1188/* nv50_fifo.c */
1189extern int nv50_fifo_init(struct drm_device *);
1190extern void nv50_fifo_takedown(struct drm_device *);
1191extern int nv50_fifo_channel_id(struct drm_device *);
1192extern int nv50_fifo_create_context(struct nouveau_channel *);
1193extern void nv50_fifo_destroy_context(struct nouveau_channel *);
1194extern int nv50_fifo_load_context(struct nouveau_channel *);
1195extern int nv50_fifo_unload_context(struct drm_device *);
56ac7475 1196extern void nv50_fifo_tlb_flush(struct drm_device *dev);
6ee73861 1197
4b223eef
BS
1198/* nvc0_fifo.c */
1199extern int nvc0_fifo_init(struct drm_device *);
1200extern void nvc0_fifo_takedown(struct drm_device *);
1201extern void nvc0_fifo_disable(struct drm_device *);
1202extern void nvc0_fifo_enable(struct drm_device *);
1203extern bool nvc0_fifo_reassign(struct drm_device *, bool);
4b223eef
BS
1204extern bool nvc0_fifo_cache_pull(struct drm_device *, bool);
1205extern int nvc0_fifo_channel_id(struct drm_device *);
1206extern int nvc0_fifo_create_context(struct nouveau_channel *);
1207extern void nvc0_fifo_destroy_context(struct nouveau_channel *);
1208extern int nvc0_fifo_load_context(struct nouveau_channel *);
1209extern int nvc0_fifo_unload_context(struct drm_device *);
1210
6ee73861 1211/* nv04_graph.c */
4976986b 1212extern int nv04_graph_create(struct drm_device *);
4976986b 1213extern int nv04_graph_object_new(struct nouveau_channel *, int, u32, u16);
332b242f
FJ
1214extern int nv04_graph_mthd_page_flip(struct nouveau_channel *chan,
1215 u32 class, u32 mthd, u32 data);
274fec93 1216extern struct nouveau_bitfield nv04_graph_nsource[];
6ee73861
BS
1217
1218/* nv10_graph.c */
d11db279 1219extern int nv10_graph_create(struct drm_device *);
6ee73861 1220extern struct nouveau_channel *nv10_graph_channel(struct drm_device *);
274fec93
BS
1221extern struct nouveau_bitfield nv10_graph_intr[];
1222extern struct nouveau_bitfield nv10_graph_nstatus[];
6ee73861
BS
1223
1224/* nv20_graph.c */
a0b1de84 1225extern int nv20_graph_create(struct drm_device *);
6ee73861
BS
1226
1227/* nv40_graph.c */
39c8d368 1228extern int nv40_graph_create(struct drm_device *);
054b93e4 1229extern void nv40_grctx_init(struct nouveau_grctx *);
6ee73861
BS
1230
1231/* nv50_graph.c */
2703c21a 1232extern int nv50_graph_create(struct drm_device *);
d5f3c90d 1233extern int nv50_grctx_init(struct nouveau_grctx *);
6effe393 1234extern struct nouveau_enum nv50_data_error_names[];
7ff5441e 1235extern int nv50_graph_isr_chid(struct drm_device *dev, u64 inst);
6ee73861 1236
4b223eef 1237/* nvc0_graph.c */
7a45cd19 1238extern int nvc0_graph_create(struct drm_device *);
d5a27370 1239extern int nvc0_graph_isr_chid(struct drm_device *dev, u64 inst);
4b223eef 1240
bd2e597d 1241/* nv84_crypt.c */
6dfdd7a6 1242extern int nv84_crypt_create(struct drm_device *);
bd2e597d 1243
8f27c543
BS
1244/* nv98_crypt.c */
1245extern int nv98_crypt_create(struct drm_device *dev);
1246
7ff5441e
BS
1247/* nva3_copy.c */
1248extern int nva3_copy_create(struct drm_device *dev);
1249
1250/* nvc0_copy.c */
1251extern int nvc0_copy_create(struct drm_device *dev, int engine);
1252
323dcac5
BS
1253/* nv31_mpeg.c */
1254extern int nv31_mpeg_create(struct drm_device *dev);
a02ccc7f 1255
93187450
BS
1256/* nv50_mpeg.c */
1257extern int nv50_mpeg_create(struct drm_device *dev);
c0924326 1258
8f27c543
BS
1259/* nv84_bsp.c */
1260/* nv98_bsp.c */
1261extern int nv84_bsp_create(struct drm_device *dev);
1262
1263/* nv84_vp.c */
1264/* nv98_vp.c */
1265extern int nv84_vp_create(struct drm_device *dev);
1266
1267/* nv98_ppp.c */
1268extern int nv98_ppp_create(struct drm_device *dev);
1269
6ee73861
BS
1270/* nv04_instmem.c */
1271extern int nv04_instmem_init(struct drm_device *);
1272extern void nv04_instmem_takedown(struct drm_device *);
1273extern int nv04_instmem_suspend(struct drm_device *);
1274extern void nv04_instmem_resume(struct drm_device *);
6e32fedc
BS
1275extern int nv04_instmem_get(struct nouveau_gpuobj *, struct nouveau_channel *,
1276 u32 size, u32 align);
e41115d0
BS
1277extern void nv04_instmem_put(struct nouveau_gpuobj *);
1278extern int nv04_instmem_map(struct nouveau_gpuobj *);
1279extern void nv04_instmem_unmap(struct nouveau_gpuobj *);
f56cb86f 1280extern void nv04_instmem_flush(struct drm_device *);
6ee73861
BS
1281
1282/* nv50_instmem.c */
1283extern int nv50_instmem_init(struct drm_device *);
1284extern void nv50_instmem_takedown(struct drm_device *);
1285extern int nv50_instmem_suspend(struct drm_device *);
1286extern void nv50_instmem_resume(struct drm_device *);
6e32fedc
BS
1287extern int nv50_instmem_get(struct nouveau_gpuobj *, struct nouveau_channel *,
1288 u32 size, u32 align);
e41115d0
BS
1289extern void nv50_instmem_put(struct nouveau_gpuobj *);
1290extern int nv50_instmem_map(struct nouveau_gpuobj *);
1291extern void nv50_instmem_unmap(struct nouveau_gpuobj *);
f56cb86f 1292extern void nv50_instmem_flush(struct drm_device *);
734ee835 1293extern void nv84_instmem_flush(struct drm_device *);
6ee73861 1294
4b223eef
BS
1295/* nvc0_instmem.c */
1296extern int nvc0_instmem_init(struct drm_device *);
1297extern void nvc0_instmem_takedown(struct drm_device *);
1298extern int nvc0_instmem_suspend(struct drm_device *);
1299extern void nvc0_instmem_resume(struct drm_device *);
4b223eef 1300
6ee73861
BS
1301/* nv04_mc.c */
1302extern int nv04_mc_init(struct drm_device *);
1303extern void nv04_mc_takedown(struct drm_device *);
1304
1305/* nv40_mc.c */
1306extern int nv40_mc_init(struct drm_device *);
1307extern void nv40_mc_takedown(struct drm_device *);
1308
1309/* nv50_mc.c */
1310extern int nv50_mc_init(struct drm_device *);
1311extern void nv50_mc_takedown(struct drm_device *);
1312
1313/* nv04_timer.c */
1314extern int nv04_timer_init(struct drm_device *);
1315extern uint64_t nv04_timer_read(struct drm_device *);
1316extern void nv04_timer_takedown(struct drm_device *);
1317
1318extern long nouveau_compat_ioctl(struct file *file, unsigned int cmd,
1319 unsigned long arg);
1320
1321/* nv04_dac.c */
8f1a6086 1322extern int nv04_dac_create(struct drm_connector *, struct dcb_entry *);
11d6eb2a 1323extern uint32_t nv17_dac_sample_load(struct drm_encoder *encoder);
6ee73861
BS
1324extern int nv04_dac_output_offset(struct drm_encoder *encoder);
1325extern void nv04_dac_update_dacclk(struct drm_encoder *encoder, bool enable);
8ccfe9e0 1326extern bool nv04_dac_in_use(struct drm_encoder *encoder);
6ee73861
BS
1327
1328/* nv04_dfp.c */
8f1a6086 1329extern int nv04_dfp_create(struct drm_connector *, struct dcb_entry *);
6ee73861
BS
1330extern int nv04_dfp_get_bound_head(struct drm_device *dev, struct dcb_entry *dcbent);
1331extern void nv04_dfp_bind_head(struct drm_device *dev, struct dcb_entry *dcbent,
1332 int head, bool dl);
1333extern void nv04_dfp_disable(struct drm_device *dev, int head);
1334extern void nv04_dfp_update_fp_control(struct drm_encoder *encoder, int mode);
1335
1336/* nv04_tv.c */
1337extern int nv04_tv_identify(struct drm_device *dev, int i2c_index);
8f1a6086 1338extern int nv04_tv_create(struct drm_connector *, struct dcb_entry *);
6ee73861
BS
1339
1340/* nv17_tv.c */
8f1a6086 1341extern int nv17_tv_create(struct drm_connector *, struct dcb_entry *);
6ee73861
BS
1342
1343/* nv04_display.c */
c88c2e06
FJ
1344extern int nv04_display_early_init(struct drm_device *);
1345extern void nv04_display_late_takedown(struct drm_device *);
6ee73861
BS
1346extern int nv04_display_create(struct drm_device *);
1347extern void nv04_display_destroy(struct drm_device *);
2a44e499
BS
1348extern int nv04_display_init(struct drm_device *);
1349extern void nv04_display_fini(struct drm_device *);
6ee73861 1350
26f6d88b
BS
1351/* nvd0_display.c */
1352extern int nvd0_display_create(struct drm_device *);
26f6d88b 1353extern void nvd0_display_destroy(struct drm_device *);
2a44e499
BS
1354extern int nvd0_display_init(struct drm_device *);
1355extern void nvd0_display_fini(struct drm_device *);
26f6d88b 1356
6ee73861
BS
1357/* nv04_crtc.c */
1358extern int nv04_crtc_create(struct drm_device *, int index);
1359
1360/* nouveau_bo.c */
1361extern struct ttm_bo_driver nouveau_bo_driver;
7375c95b
BS
1362extern int nouveau_bo_new(struct drm_device *, int size, int align,
1363 uint32_t flags, uint32_t tile_mode,
1364 uint32_t tile_flags, struct nouveau_bo **);
6ee73861
BS
1365extern int nouveau_bo_pin(struct nouveau_bo *, uint32_t flags);
1366extern int nouveau_bo_unpin(struct nouveau_bo *);
1367extern int nouveau_bo_map(struct nouveau_bo *);
1368extern void nouveau_bo_unmap(struct nouveau_bo *);
78ad0f7b
FJ
1369extern void nouveau_bo_placement_set(struct nouveau_bo *, uint32_t type,
1370 uint32_t busy);
6ee73861
BS
1371extern u16 nouveau_bo_rd16(struct nouveau_bo *nvbo, unsigned index);
1372extern void nouveau_bo_wr16(struct nouveau_bo *nvbo, unsigned index, u16 val);
1373extern u32 nouveau_bo_rd32(struct nouveau_bo *nvbo, unsigned index);
1374extern void nouveau_bo_wr32(struct nouveau_bo *nvbo, unsigned index, u32 val);
332b242f 1375extern void nouveau_bo_fence(struct nouveau_bo *, struct nouveau_fence *);
7a45d764
BS
1376extern int nouveau_bo_validate(struct nouveau_bo *, bool interruptible,
1377 bool no_wait_reserve, bool no_wait_gpu);
6ee73861 1378
fd2871af
BS
1379extern struct nouveau_vma *
1380nouveau_bo_vma_find(struct nouveau_bo *, struct nouveau_vm *);
1381extern int nouveau_bo_vma_add(struct nouveau_bo *, struct nouveau_vm *,
1382 struct nouveau_vma *);
1383extern void nouveau_bo_vma_del(struct nouveau_bo *, struct nouveau_vma *);
1384
6ee73861
BS
1385/* nouveau_fence.c */
1386struct nouveau_fence;
0c6c1c2f
FJ
1387extern int nouveau_fence_init(struct drm_device *);
1388extern void nouveau_fence_fini(struct drm_device *);
2730723b
FJ
1389extern int nouveau_fence_channel_init(struct nouveau_channel *);
1390extern void nouveau_fence_channel_fini(struct nouveau_channel *);
6ee73861
BS
1391extern void nouveau_fence_update(struct nouveau_channel *);
1392extern int nouveau_fence_new(struct nouveau_channel *, struct nouveau_fence **,
1393 bool emit);
1394extern int nouveau_fence_emit(struct nouveau_fence *);
8ac3891b
FJ
1395extern void nouveau_fence_work(struct nouveau_fence *fence,
1396 void (*work)(void *priv, bool signalled),
1397 void *priv);
6ee73861 1398struct nouveau_channel *nouveau_fence_channel(struct nouveau_fence *);
382d62e5
MS
1399
1400extern bool __nouveau_fence_signalled(void *obj, void *arg);
1401extern int __nouveau_fence_wait(void *obj, void *arg, bool lazy, bool intr);
1402extern int __nouveau_fence_flush(void *obj, void *arg);
1403extern void __nouveau_fence_unref(void **obj);
1404extern void *__nouveau_fence_ref(void *obj);
1405
1406static inline bool nouveau_fence_signalled(struct nouveau_fence *obj)
1407{
1408 return __nouveau_fence_signalled(obj, NULL);
1409}
1410static inline int
1411nouveau_fence_wait(struct nouveau_fence *obj, bool lazy, bool intr)
1412{
1413 return __nouveau_fence_wait(obj, NULL, lazy, intr);
1414}
2730723b 1415extern int nouveau_fence_sync(struct nouveau_fence *, struct nouveau_channel *);
382d62e5
MS
1416static inline int nouveau_fence_flush(struct nouveau_fence *obj)
1417{
1418 return __nouveau_fence_flush(obj, NULL);
1419}
1420static inline void nouveau_fence_unref(struct nouveau_fence **obj)
1421{
1422 __nouveau_fence_unref((void **)obj);
1423}
1424static inline struct nouveau_fence *nouveau_fence_ref(struct nouveau_fence *obj)
1425{
1426 return __nouveau_fence_ref(obj);
1427}
6ee73861
BS
1428
1429/* nouveau_gem.c */
f6d4e621
BS
1430extern int nouveau_gem_new(struct drm_device *, int size, int align,
1431 uint32_t domain, uint32_t tile_mode,
1432 uint32_t tile_flags, struct nouveau_bo **);
6ee73861
BS
1433extern int nouveau_gem_object_new(struct drm_gem_object *);
1434extern void nouveau_gem_object_del(struct drm_gem_object *);
639212d0
BS
1435extern int nouveau_gem_object_open(struct drm_gem_object *, struct drm_file *);
1436extern void nouveau_gem_object_close(struct drm_gem_object *,
1437 struct drm_file *);
6ee73861
BS
1438extern int nouveau_gem_ioctl_new(struct drm_device *, void *,
1439 struct drm_file *);
1440extern int nouveau_gem_ioctl_pushbuf(struct drm_device *, void *,
1441 struct drm_file *);
6ee73861
BS
1442extern int nouveau_gem_ioctl_cpu_prep(struct drm_device *, void *,
1443 struct drm_file *);
1444extern int nouveau_gem_ioctl_cpu_fini(struct drm_device *, void *,
1445 struct drm_file *);
1446extern int nouveau_gem_ioctl_info(struct drm_device *, void *,
1447 struct drm_file *);
1448
042206c0 1449/* nouveau_display.c */
27d5030a
BS
1450int nouveau_display_create(struct drm_device *dev);
1451void nouveau_display_destroy(struct drm_device *dev);
042206c0
FJ
1452int nouveau_vblank_enable(struct drm_device *dev, int crtc);
1453void nouveau_vblank_disable(struct drm_device *dev, int crtc);
332b242f
FJ
1454int nouveau_crtc_page_flip(struct drm_crtc *crtc, struct drm_framebuffer *fb,
1455 struct drm_pending_vblank_event *event);
1456int nouveau_finish_page_flip(struct nouveau_channel *,
1457 struct nouveau_page_flip_state *);
33dbc27f
BS
1458int nouveau_display_dumb_create(struct drm_file *, struct drm_device *,
1459 struct drm_mode_create_dumb *args);
1460int nouveau_display_dumb_map_offset(struct drm_file *, struct drm_device *,
1461 uint32_t handle, uint64_t *offset);
1462int nouveau_display_dumb_destroy(struct drm_file *, struct drm_device *,
1463 uint32_t handle);
042206c0 1464
ee2e0131
BS
1465/* nv10_gpio.c */
1466int nv10_gpio_get(struct drm_device *dev, enum dcb_gpio_tag tag);
1467int nv10_gpio_set(struct drm_device *dev, enum dcb_gpio_tag tag, int state);
6ee73861 1468
45284162 1469/* nv50_gpio.c */
ee2e0131 1470int nv50_gpio_init(struct drm_device *dev);
2cbd4c81 1471void nv50_gpio_fini(struct drm_device *dev);
45284162
BS
1472int nv50_gpio_get(struct drm_device *dev, enum dcb_gpio_tag tag);
1473int nv50_gpio_set(struct drm_device *dev, enum dcb_gpio_tag tag, int state);
d7f8172c
BS
1474int nvd0_gpio_get(struct drm_device *dev, enum dcb_gpio_tag tag);
1475int nvd0_gpio_set(struct drm_device *dev, enum dcb_gpio_tag tag, int state);
fce2bad0
BS
1476int nv50_gpio_irq_register(struct drm_device *, enum dcb_gpio_tag,
1477 void (*)(void *, int), void *);
1478void nv50_gpio_irq_unregister(struct drm_device *, enum dcb_gpio_tag,
1479 void (*)(void *, int), void *);
1480bool nv50_gpio_irq_enable(struct drm_device *, enum dcb_gpio_tag, bool on);
45284162 1481
e9ebb68b
BS
1482/* nv50_calc. */
1483int nv50_calc_pll(struct drm_device *, struct pll_lims *, int clk,
1484 int *N1, int *M1, int *N2, int *M2, int *P);
52eba8dd
BS
1485int nva3_calc_pll(struct drm_device *, struct pll_lims *,
1486 int clk, int *N, int *fN, int *M, int *P);
e9ebb68b 1487
6ee73861
BS
1488#ifndef ioread32_native
1489#ifdef __BIG_ENDIAN
1490#define ioread16_native ioread16be
1491#define iowrite16_native iowrite16be
1492#define ioread32_native ioread32be
1493#define iowrite32_native iowrite32be
1494#else /* def __BIG_ENDIAN */
1495#define ioread16_native ioread16
1496#define iowrite16_native iowrite16
1497#define ioread32_native ioread32
1498#define iowrite32_native iowrite32
1499#endif /* def __BIG_ENDIAN else */
1500#endif /* !ioread32_native */
1501
1502/* channel control reg access */
1503static inline u32 nvchan_rd32(struct nouveau_channel *chan, unsigned reg)
1504{
1505 return ioread32_native(chan->user + reg);
1506}
1507
1508static inline void nvchan_wr32(struct nouveau_channel *chan,
1509 unsigned reg, u32 val)
1510{
1511 iowrite32_native(val, chan->user + reg);
1512}
1513
1514/* register access */
1515static inline u32 nv_rd32(struct drm_device *dev, unsigned reg)
1516{
1517 struct drm_nouveau_private *dev_priv = dev->dev_private;
1518 return ioread32_native(dev_priv->mmio + reg);
1519}
1520
1521static inline void nv_wr32(struct drm_device *dev, unsigned reg, u32 val)
1522{
1523 struct drm_nouveau_private *dev_priv = dev->dev_private;
1524 iowrite32_native(val, dev_priv->mmio + reg);
1525}
1526
2a7fdb2b 1527static inline u32 nv_mask(struct drm_device *dev, u32 reg, u32 mask, u32 val)
49eed80a
BS
1528{
1529 u32 tmp = nv_rd32(dev, reg);
2a7fdb2b
BS
1530 nv_wr32(dev, reg, (tmp & ~mask) | val);
1531 return tmp;
49eed80a
BS
1532}
1533
6ee73861
BS
1534static inline u8 nv_rd08(struct drm_device *dev, unsigned reg)
1535{
1536 struct drm_nouveau_private *dev_priv = dev->dev_private;
1537 return ioread8(dev_priv->mmio + reg);
1538}
1539
1540static inline void nv_wr08(struct drm_device *dev, unsigned reg, u8 val)
1541{
1542 struct drm_nouveau_private *dev_priv = dev->dev_private;
1543 iowrite8(val, dev_priv->mmio + reg);
1544}
1545
4b5c152a 1546#define nv_wait(dev, reg, mask, val) \
12fb9525
BS
1547 nouveau_wait_eq(dev, 2000000000ULL, (reg), (mask), (val))
1548#define nv_wait_ne(dev, reg, mask, val) \
1549 nouveau_wait_ne(dev, 2000000000ULL, (reg), (mask), (val))
78e2933d
BS
1550#define nv_wait_cb(dev, func, data) \
1551 nouveau_wait_cb(dev, 2000000000ULL, (func), (data))
6ee73861
BS
1552
1553/* PRAMIN access */
1554static inline u32 nv_ri32(struct drm_device *dev, unsigned offset)
1555{
1556 struct drm_nouveau_private *dev_priv = dev->dev_private;
1557 return ioread32_native(dev_priv->ramin + offset);
1558}
1559
1560static inline void nv_wi32(struct drm_device *dev, unsigned offset, u32 val)
1561{
1562 struct drm_nouveau_private *dev_priv = dev->dev_private;
1563 iowrite32_native(val, dev_priv->ramin + offset);
1564}
1565
1566/* object access */
b3beb167
BS
1567extern u32 nv_ro32(struct nouveau_gpuobj *, u32 offset);
1568extern void nv_wo32(struct nouveau_gpuobj *, u32 offset, u32 val);
6ee73861
BS
1569
1570/*
1571 * Logging
1572 * Argument d is (struct drm_device *).
1573 */
1574#define NV_PRINTK(level, d, fmt, arg...) \
1575 printk(level "[" DRM_NAME "] " DRIVER_NAME " %s: " fmt, \
1576 pci_name(d->pdev), ##arg)
1577#ifndef NV_DEBUG_NOTRACE
1578#define NV_DEBUG(d, fmt, arg...) do { \
ef2bb506
MM
1579 if (drm_debug & DRM_UT_DRIVER) { \
1580 NV_PRINTK(KERN_DEBUG, d, "%s:%d - " fmt, __func__, \
1581 __LINE__, ##arg); \
1582 } \
1583} while (0)
1584#define NV_DEBUG_KMS(d, fmt, arg...) do { \
1585 if (drm_debug & DRM_UT_KMS) { \
6ee73861
BS
1586 NV_PRINTK(KERN_DEBUG, d, "%s:%d - " fmt, __func__, \
1587 __LINE__, ##arg); \
1588 } \
1589} while (0)
1590#else
1591#define NV_DEBUG(d, fmt, arg...) do { \
ef2bb506
MM
1592 if (drm_debug & DRM_UT_DRIVER) \
1593 NV_PRINTK(KERN_DEBUG, d, fmt, ##arg); \
1594} while (0)
1595#define NV_DEBUG_KMS(d, fmt, arg...) do { \
1596 if (drm_debug & DRM_UT_KMS) \
6ee73861
BS
1597 NV_PRINTK(KERN_DEBUG, d, fmt, ##arg); \
1598} while (0)
1599#endif
1600#define NV_ERROR(d, fmt, arg...) NV_PRINTK(KERN_ERR, d, fmt, ##arg)
1601#define NV_INFO(d, fmt, arg...) NV_PRINTK(KERN_INFO, d, fmt, ##arg)
1602#define NV_TRACEWARN(d, fmt, arg...) NV_PRINTK(KERN_NOTICE, d, fmt, ##arg)
1603#define NV_TRACE(d, fmt, arg...) NV_PRINTK(KERN_INFO, d, fmt, ##arg)
1604#define NV_WARN(d, fmt, arg...) NV_PRINTK(KERN_WARNING, d, fmt, ##arg)
1605
1606/* nouveau_reg_debug bitmask */
1607enum {
1608 NOUVEAU_REG_DEBUG_MC = 0x1,
1609 NOUVEAU_REG_DEBUG_VIDEO = 0x2,
1610 NOUVEAU_REG_DEBUG_FB = 0x4,
1611 NOUVEAU_REG_DEBUG_EXTDEV = 0x8,
1612 NOUVEAU_REG_DEBUG_CRTC = 0x10,
1613 NOUVEAU_REG_DEBUG_RAMDAC = 0x20,
1614 NOUVEAU_REG_DEBUG_VGACRTC = 0x40,
1615 NOUVEAU_REG_DEBUG_RMVIO = 0x80,
1616 NOUVEAU_REG_DEBUG_VGAATTR = 0x100,
1617 NOUVEAU_REG_DEBUG_EVO = 0x200,
43720133 1618 NOUVEAU_REG_DEBUG_AUXCH = 0x400
6ee73861
BS
1619};
1620
1621#define NV_REG_DEBUG(type, dev, fmt, arg...) do { \
1622 if (nouveau_reg_debug & NOUVEAU_REG_DEBUG_##type) \
1623 NV_PRINTK(KERN_DEBUG, dev, "%s: " fmt, __func__, ##arg); \
1624} while (0)
1625
1626static inline bool
1627nv_two_heads(struct drm_device *dev)
1628{
1629 struct drm_nouveau_private *dev_priv = dev->dev_private;
1630 const int impl = dev->pci_device & 0x0ff0;
1631
1632 if (dev_priv->card_type >= NV_10 && impl != 0x0100 &&
1633 impl != 0x0150 && impl != 0x01a0 && impl != 0x0200)
1634 return true;
1635
1636 return false;
1637}
1638
1639static inline bool
1640nv_gf4_disp_arch(struct drm_device *dev)
1641{
1642 return nv_two_heads(dev) && (dev->pci_device & 0x0ff0) != 0x0110;
1643}
1644
1645static inline bool
1646nv_two_reg_pll(struct drm_device *dev)
1647{
1648 struct drm_nouveau_private *dev_priv = dev->dev_private;
1649 const int impl = dev->pci_device & 0x0ff0;
1650
1651 if (impl == 0x0310 || impl == 0x0340 || dev_priv->card_type >= NV_40)
1652 return true;
1653 return false;
1654}
1655
acae116c
FJ
1656static inline bool
1657nv_match_device(struct drm_device *dev, unsigned device,
1658 unsigned sub_vendor, unsigned sub_device)
1659{
1660 return dev->pdev->device == device &&
1661 dev->pdev->subsystem_vendor == sub_vendor &&
1662 dev->pdev->subsystem_device == sub_device;
1663}
1664
6dfdd7a6
BS
1665static inline void *
1666nv_engine(struct drm_device *dev, int engine)
1667{
1668 struct drm_nouveau_private *dev_priv = dev->dev_private;
1669 return (void *)dev_priv->eng[engine];
1670}
1671
c693931d
BS
1672/* returns 1 if device is one of the nv4x using the 0x4497 object class,
1673 * helpful to determine a number of other hardware features
1674 */
1675static inline int
1676nv44_graph_class(struct drm_device *dev)
1677{
1678 struct drm_nouveau_private *dev_priv = dev->dev_private;
1679
1680 if ((dev_priv->chipset & 0xf0) == 0x60)
1681 return 1;
1682
1683 return !(0x0baf & (1 << (dev_priv->chipset & 0x0f)));
1684}
1685
7f4a195f 1686/* memory type/access flags, do not match hardware values */
a11c3198
BS
1687#define NV_MEM_ACCESS_RO 1
1688#define NV_MEM_ACCESS_WO 2
7f4a195f 1689#define NV_MEM_ACCESS_RW (NV_MEM_ACCESS_RO | NV_MEM_ACCESS_WO)
a11c3198
BS
1690#define NV_MEM_ACCESS_SYS 4
1691#define NV_MEM_ACCESS_VM 8
7f4a195f
BS
1692
1693#define NV_MEM_TARGET_VRAM 0
1694#define NV_MEM_TARGET_PCI 1
1695#define NV_MEM_TARGET_PCI_NOSNOOP 2
1696#define NV_MEM_TARGET_VM 3
1697#define NV_MEM_TARGET_GART 4
1698
1699#define NV_MEM_TYPE_VM 0x7f
1700#define NV_MEM_COMP_VM 0x03
1701
1702/* NV_SW object class */
f03a314b
FJ
1703#define NV_SW 0x0000506e
1704#define NV_SW_DMA_SEMAPHORE 0x00000060
1705#define NV_SW_SEMAPHORE_OFFSET 0x00000064
1706#define NV_SW_SEMAPHORE_ACQUIRE 0x00000068
1707#define NV_SW_SEMAPHORE_RELEASE 0x0000006c
8af29ccd 1708#define NV_SW_YIELD 0x00000080
f03a314b
FJ
1709#define NV_SW_DMA_VBLSEM 0x0000018c
1710#define NV_SW_VBLSEM_OFFSET 0x00000400
1711#define NV_SW_VBLSEM_RELEASE_VALUE 0x00000404
1712#define NV_SW_VBLSEM_RELEASE 0x00000408
332b242f 1713#define NV_SW_PAGE_FLIP 0x00000500
6ee73861
BS
1714
1715#endif /* __NOUVEAU_DRV_H__ */