]> git.proxmox.com Git - mirror_ubuntu-zesty-kernel.git/blame - drivers/gpu/drm/nouveau/nouveau_drv.h
Fix common misspellings
[mirror_ubuntu-zesty-kernel.git] / drivers / gpu / drm / nouveau / nouveau_drv.h
CommitLineData
6ee73861
BS
1/*
2 * Copyright 2005 Stephane Marchesin.
3 * All Rights Reserved.
4 *
5 * Permission is hereby granted, free of charge, to any person obtaining a
6 * copy of this software and associated documentation files (the "Software"),
7 * to deal in the Software without restriction, including without limitation
8 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
9 * and/or sell copies of the Software, and to permit persons to whom the
10 * Software is furnished to do so, subject to the following conditions:
11 *
12 * The above copyright notice and this permission notice (including the next
13 * paragraph) shall be included in all copies or substantial portions of the
14 * Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * VA LINUX SYSTEMS AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM, DAMAGES OR
20 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
22 * OTHER DEALINGS IN THE SOFTWARE.
23 */
24
25#ifndef __NOUVEAU_DRV_H__
26#define __NOUVEAU_DRV_H__
27
28#define DRIVER_AUTHOR "Stephane Marchesin"
29#define DRIVER_EMAIL "dri-devel@lists.sourceforge.net"
30
31#define DRIVER_NAME "nouveau"
32#define DRIVER_DESC "nVidia Riva/TNT/GeForce"
33#define DRIVER_DATE "20090420"
34
35#define DRIVER_MAJOR 0
36#define DRIVER_MINOR 0
a1606a95 37#define DRIVER_PATCHLEVEL 16
6ee73861
BS
38
39#define NOUVEAU_FAMILY 0x0000FFFF
40#define NOUVEAU_FLAGS 0xFFFF0000
41
42#include "ttm/ttm_bo_api.h"
43#include "ttm/ttm_bo_driver.h"
44#include "ttm/ttm_placement.h"
45#include "ttm/ttm_memory.h"
46#include "ttm/ttm_module.h"
47
48struct nouveau_fpriv {
49 struct ttm_object_file *tfile;
50};
51
52#define DRM_FILE_PAGE_OFFSET (0x100000000ULL >> PAGE_SHIFT)
53
54#include "nouveau_drm.h"
55#include "nouveau_reg.h"
56#include "nouveau_bios.h"
274fec93 57#include "nouveau_util.h"
f869ef88 58
054b93e4 59struct nouveau_grctx;
d5f42394 60struct nouveau_mem;
f869ef88 61#include "nouveau_vm.h"
6ee73861
BS
62
63#define MAX_NUM_DCB_ENTRIES 16
64
65#define NOUVEAU_MAX_CHANNEL_NR 128
a0af9add 66#define NOUVEAU_MAX_TILE_NR 15
6ee73861 67
d5f42394 68struct nouveau_mem {
573a2a37
BS
69 struct drm_device *dev;
70
f869ef88 71 struct nouveau_vma bar_vma;
3425df48 72 struct nouveau_vma tmp_vma;
4c74eb7f 73 u8 page_shift;
f869ef88 74
8f7286f8 75 struct drm_mm_node *tag;
573a2a37 76 struct list_head regions;
26c0c9e3 77 dma_addr_t *pages;
573a2a37
BS
78 u32 memtype;
79 u64 offset;
80 u64 size;
81};
82
a0af9add 83struct nouveau_tile_reg {
a0af9add 84 bool used;
a5cf68b0
FJ
85 uint32_t addr;
86 uint32_t limit;
87 uint32_t pitch;
87a326a3
FJ
88 uint32_t zcomp;
89 struct drm_mm_node *tag_mem;
a5cf68b0 90 struct nouveau_fence *fence;
a0af9add
FJ
91};
92
6ee73861
BS
93struct nouveau_bo {
94 struct ttm_buffer_object bo;
95 struct ttm_placement placement;
db5c8e29 96 u32 valid_domains;
6ee73861 97 u32 placements[3];
78ad0f7b 98 u32 busy_placements[3];
6ee73861
BS
99 struct ttm_bo_kmap_obj kmap;
100 struct list_head head;
101
102 /* protected by ttm_bo_reserve() */
103 struct drm_file *reserved_by;
104 struct list_head entry;
105 int pbbo_index;
a1606a95 106 bool validate_mapped;
6ee73861
BS
107
108 struct nouveau_channel *channel;
109
4c136142 110 struct nouveau_vma vma;
6ee73861
BS
111
112 uint32_t tile_mode;
113 uint32_t tile_flags;
a0af9add 114 struct nouveau_tile_reg *tile;
6ee73861
BS
115
116 struct drm_gem_object *gem;
6ee73861
BS
117 int pin_refcnt;
118};
119
f13b3263
FJ
120#define nouveau_bo_tile_layout(nvbo) \
121 ((nvbo)->tile_flags & NOUVEAU_GEM_TILE_LAYOUT_MASK)
122
6ee73861
BS
123static inline struct nouveau_bo *
124nouveau_bo(struct ttm_buffer_object *bo)
125{
126 return container_of(bo, struct nouveau_bo, bo);
127}
128
129static inline struct nouveau_bo *
130nouveau_gem_object(struct drm_gem_object *gem)
131{
132 return gem ? gem->driver_private : NULL;
133}
134
135/* TODO: submit equivalent to TTM generic API upstream? */
136static inline void __iomem *
137nvbo_kmap_obj_iovirtual(struct nouveau_bo *nvbo)
138{
139 bool is_iomem;
140 void __iomem *ioptr = (void __force __iomem *)ttm_kmap_obj_virtual(
141 &nvbo->kmap, &is_iomem);
142 WARN_ON_ONCE(ioptr && !is_iomem);
143 return ioptr;
144}
145
6ee73861
BS
146enum nouveau_flags {
147 NV_NFORCE = 0x10000000,
148 NV_NFORCE2 = 0x20000000
149};
150
151#define NVOBJ_ENGINE_SW 0
152#define NVOBJ_ENGINE_GR 1
bd2e597d
BS
153#define NVOBJ_ENGINE_PPP 2
154#define NVOBJ_ENGINE_COPY 3
155#define NVOBJ_ENGINE_VP 4
156#define NVOBJ_ENGINE_CRYPT 5
157#define NVOBJ_ENGINE_BSP 6
50536946 158#define NVOBJ_ENGINE_DISPLAY 0xcafe0001
6ee73861
BS
159#define NVOBJ_ENGINE_INT 0xdeadbeef
160
a11c3198 161#define NVOBJ_FLAG_DONT_MAP (1 << 0)
6ee73861
BS
162#define NVOBJ_FLAG_ZERO_ALLOC (1 << 1)
163#define NVOBJ_FLAG_ZERO_FREE (1 << 2)
34cf01bc 164#define NVOBJ_FLAG_VM (1 << 3)
c906ca0f 165#define NVOBJ_FLAG_VM_USER (1 << 4)
e41115d0
BS
166
167#define NVOBJ_CINST_GLOBAL 0xdeadbeef
168
6ee73861 169struct nouveau_gpuobj {
b3beb167 170 struct drm_device *dev;
eb9bcbdc 171 struct kref refcount;
6ee73861
BS
172 struct list_head list;
173
e41115d0 174 void *node;
dc1e5c0d 175 u32 *suspend;
6ee73861
BS
176
177 uint32_t flags;
6ee73861 178
43efc9ce 179 u32 size;
de3a6c0a
BS
180 u32 pinst;
181 u32 cinst;
182 u64 vinst;
183
6ee73861
BS
184 uint32_t engine;
185 uint32_t class;
186
187 void (*dtor)(struct drm_device *, struct nouveau_gpuobj *);
188 void *priv;
189};
190
332b242f
FJ
191struct nouveau_page_flip_state {
192 struct list_head head;
193 struct drm_pending_vblank_event *event;
194 int crtc, bpp, pitch, x, y;
195 uint64_t offset;
196};
197
e419cf09
FJ
198enum nouveau_channel_mutex_class {
199 NOUVEAU_UCHANNEL_MUTEX,
200 NOUVEAU_KCHANNEL_MUTEX
201};
202
6ee73861
BS
203struct nouveau_channel {
204 struct drm_device *dev;
205 int id;
206
f091a3d4
FJ
207 /* references to the channel data structure */
208 struct kref ref;
209 /* users of the hardware channel resources, the hardware
210 * context will be kicked off when it reaches zero. */
211 atomic_t users;
6a6b73f2
BS
212 struct mutex mutex;
213
6ee73861
BS
214 /* owner of this fifo */
215 struct drm_file *file_priv;
216 /* mapping of the fifo itself */
217 struct drm_local_map *map;
218
25985edc 219 /* mapping of the regs controlling the fifo */
6ee73861
BS
220 void __iomem *user;
221 uint32_t user_get;
222 uint32_t user_put;
223
224 /* Fencing */
225 struct {
226 /* lock protects the pending list only */
227 spinlock_t lock;
228 struct list_head pending;
229 uint32_t sequence;
230 uint32_t sequence_ack;
047d1d3c 231 atomic_t last_sequence_irq;
6ee73861
BS
232 } fence;
233
234 /* DMA push buffer */
a8eaebc6
BS
235 struct nouveau_gpuobj *pushbuf;
236 struct nouveau_bo *pushbuf_bo;
237 uint32_t pushbuf_base;
6ee73861
BS
238
239 /* Notifier memory */
240 struct nouveau_bo *notifier_bo;
b833ac26 241 struct drm_mm notifier_heap;
6ee73861
BS
242
243 /* PFIFO context */
a8eaebc6
BS
244 struct nouveau_gpuobj *ramfc;
245 struct nouveau_gpuobj *cache;
b2b09938 246 void *fifo_priv;
6ee73861
BS
247
248 /* PGRAPH context */
249 /* XXX may be merge 2 pointers as private data ??? */
a8eaebc6 250 struct nouveau_gpuobj *ramin_grctx;
bd2e597d 251 struct nouveau_gpuobj *crypt_ctx;
6ee73861
BS
252 void *pgraph_ctx;
253
254 /* NV50 VM */
f869ef88 255 struct nouveau_vm *vm;
a8eaebc6 256 struct nouveau_gpuobj *vm_pd;
6ee73861
BS
257
258 /* Objects */
a8eaebc6
BS
259 struct nouveau_gpuobj *ramin; /* Private instmem */
260 struct drm_mm ramin_heap; /* Private PRAMIN heap */
261 struct nouveau_ramht *ramht; /* Hash table */
6ee73861
BS
262
263 /* GPU object info for stuff used in-kernel (mm_enabled) */
264 uint32_t m2mf_ntfy;
265 uint32_t vram_handle;
266 uint32_t gart_handle;
267 bool accel_done;
268
269 /* Push buffer state (only for drm's channel on !mm_enabled) */
270 struct {
271 int max;
272 int free;
273 int cur;
274 int put;
275 /* access via pushbuf_bo */
9a391ad8
BS
276
277 int ib_base;
278 int ib_max;
279 int ib_free;
280 int ib_put;
6ee73861
BS
281 } dma;
282
283 uint32_t sw_subchannel[8];
284
285 struct {
286 struct nouveau_gpuobj *vblsem;
1f6d2de2 287 uint32_t vblsem_head;
6ee73861
BS
288 uint32_t vblsem_offset;
289 uint32_t vblsem_rval;
290 struct list_head vbl_wait;
332b242f 291 struct list_head flip;
6ee73861
BS
292 } nvsw;
293
294 struct {
295 bool active;
296 char name[32];
297 struct drm_info_list info;
298 } debugfs;
299};
300
301struct nouveau_instmem_engine {
302 void *priv;
303
304 int (*init)(struct drm_device *dev);
305 void (*takedown)(struct drm_device *dev);
306 int (*suspend)(struct drm_device *dev);
307 void (*resume)(struct drm_device *dev);
308
e41115d0
BS
309 int (*get)(struct nouveau_gpuobj *, u32 size, u32 align);
310 void (*put)(struct nouveau_gpuobj *);
311 int (*map)(struct nouveau_gpuobj *);
312 void (*unmap)(struct nouveau_gpuobj *);
313
f56cb86f 314 void (*flush)(struct drm_device *);
6ee73861
BS
315};
316
317struct nouveau_mc_engine {
318 int (*init)(struct drm_device *dev);
319 void (*takedown)(struct drm_device *dev);
320};
321
322struct nouveau_timer_engine {
323 int (*init)(struct drm_device *dev);
324 void (*takedown)(struct drm_device *dev);
325 uint64_t (*read)(struct drm_device *dev);
326};
327
328struct nouveau_fb_engine {
cb00f7c1 329 int num_tiles;
87a326a3 330 struct drm_mm tag_heap;
20f63afe 331 void *priv;
cb00f7c1 332
6ee73861
BS
333 int (*init)(struct drm_device *dev);
334 void (*takedown)(struct drm_device *dev);
cb00f7c1 335
a5cf68b0
FJ
336 void (*init_tile_region)(struct drm_device *dev, int i,
337 uint32_t addr, uint32_t size,
338 uint32_t pitch, uint32_t flags);
339 void (*set_tile_region)(struct drm_device *dev, int i);
340 void (*free_tile_region)(struct drm_device *dev, int i);
6ee73861
BS
341};
342
343struct nouveau_fifo_engine {
b2b09938 344 void *priv;
6ee73861
BS
345 int channels;
346
a8eaebc6 347 struct nouveau_gpuobj *playlist[2];
ac94a343
BS
348 int cur_playlist;
349
6ee73861
BS
350 int (*init)(struct drm_device *);
351 void (*takedown)(struct drm_device *);
352
353 void (*disable)(struct drm_device *);
354 void (*enable)(struct drm_device *);
355 bool (*reassign)(struct drm_device *, bool enable);
588d7d12 356 bool (*cache_pull)(struct drm_device *dev, bool enable);
6ee73861
BS
357
358 int (*channel_id)(struct drm_device *);
359
360 int (*create_context)(struct nouveau_channel *);
361 void (*destroy_context)(struct nouveau_channel *);
362 int (*load_context)(struct nouveau_channel *);
363 int (*unload_context)(struct drm_device *);
56ac7475 364 void (*tlb_flush)(struct drm_device *dev);
6ee73861
BS
365};
366
6ee73861 367struct nouveau_pgraph_engine {
6ee73861 368 bool accel_blocked;
b8c157d3 369 bool registered;
054b93e4 370 int grctx_size;
966a5b7d 371 void *priv;
6ee73861 372
c50a5681 373 /* NV2x/NV3x context table (0x400780) */
a8eaebc6 374 struct nouveau_gpuobj *ctx_table;
c50a5681 375
6ee73861
BS
376 int (*init)(struct drm_device *);
377 void (*takedown)(struct drm_device *);
378
379 void (*fifo_access)(struct drm_device *, bool);
380
381 struct nouveau_channel *(*channel)(struct drm_device *);
382 int (*create_context)(struct nouveau_channel *);
383 void (*destroy_context)(struct nouveau_channel *);
384 int (*load_context)(struct nouveau_channel *);
385 int (*unload_context)(struct drm_device *);
56ac7475 386 void (*tlb_flush)(struct drm_device *dev);
cb00f7c1 387
a5cf68b0 388 void (*set_tile_region)(struct drm_device *dev, int i);
6ee73861
BS
389};
390
c88c2e06 391struct nouveau_display_engine {
ef8389a8 392 void *priv;
c88c2e06
FJ
393 int (*early_init)(struct drm_device *);
394 void (*late_takedown)(struct drm_device *);
395 int (*create)(struct drm_device *);
396 int (*init)(struct drm_device *);
397 void (*destroy)(struct drm_device *);
398};
399
ee2e0131 400struct nouveau_gpio_engine {
fce2bad0
BS
401 void *priv;
402
ee2e0131
BS
403 int (*init)(struct drm_device *);
404 void (*takedown)(struct drm_device *);
405
406 int (*get)(struct drm_device *, enum dcb_gpio_tag);
407 int (*set)(struct drm_device *, enum dcb_gpio_tag, int state);
408
fce2bad0
BS
409 int (*irq_register)(struct drm_device *, enum dcb_gpio_tag,
410 void (*)(void *, int), void *);
411 void (*irq_unregister)(struct drm_device *, enum dcb_gpio_tag,
412 void (*)(void *, int), void *);
413 bool (*irq_enable)(struct drm_device *, enum dcb_gpio_tag, bool on);
ee2e0131
BS
414};
415
330c5988
BS
416struct nouveau_pm_voltage_level {
417 u8 voltage;
418 u8 vid;
419};
420
421struct nouveau_pm_voltage {
422 bool supported;
423 u8 vid_mask;
424
425 struct nouveau_pm_voltage_level *level;
426 int nr_level;
427};
428
429#define NOUVEAU_PM_MAX_LEVEL 8
430struct nouveau_pm_level {
431 struct device_attribute dev_attr;
432 char name[32];
433 int id;
434
435 u32 core;
436 u32 memory;
437 u32 shader;
438 u32 unk05;
439
440 u8 voltage;
441 u8 fanspeed;
aee582de
BS
442
443 u16 memscript;
330c5988
BS
444};
445
34e9d85a
MP
446struct nouveau_pm_temp_sensor_constants {
447 u16 offset_constant;
448 s16 offset_mult;
449 u16 offset_div;
450 u16 slope_mult;
451 u16 slope_div;
452};
453
454struct nouveau_pm_threshold_temp {
455 s16 critical;
456 s16 down_clock;
457 s16 fan_boost;
458};
459
7760fcb0
RS
460struct nouveau_pm_memtiming {
461 u32 reg_100220;
462 u32 reg_100224;
463 u32 reg_100228;
464 u32 reg_10022c;
465 u32 reg_100230;
466 u32 reg_100234;
467 u32 reg_100238;
468 u32 reg_10023c;
469};
470
471struct nouveau_pm_memtimings {
472 bool supported;
473 struct nouveau_pm_memtiming *timing;
474 int nr_timing;
475};
476
330c5988
BS
477struct nouveau_pm_engine {
478 struct nouveau_pm_voltage voltage;
479 struct nouveau_pm_level perflvl[NOUVEAU_PM_MAX_LEVEL];
480 int nr_perflvl;
7760fcb0 481 struct nouveau_pm_memtimings memtimings;
34e9d85a
MP
482 struct nouveau_pm_temp_sensor_constants sensor_constants;
483 struct nouveau_pm_threshold_temp threshold_temp;
330c5988
BS
484
485 struct nouveau_pm_level boot;
486 struct nouveau_pm_level *cur;
487
8155cac4 488 struct device *hwmon;
6032649d 489 struct notifier_block acpi_nb;
8155cac4 490
330c5988 491 int (*clock_get)(struct drm_device *, u32 id);
5c6dc657
BS
492 void *(*clock_pre)(struct drm_device *, struct nouveau_pm_level *,
493 u32 id, int khz);
330c5988
BS
494 void (*clock_set)(struct drm_device *, void *);
495 int (*voltage_get)(struct drm_device *);
496 int (*voltage_set)(struct drm_device *, int voltage);
497 int (*fanspeed_get)(struct drm_device *);
498 int (*fanspeed_set)(struct drm_device *, int fanspeed);
8155cac4 499 int (*temp_get)(struct drm_device *);
330c5988
BS
500};
501
bd2e597d
BS
502struct nouveau_crypt_engine {
503 bool registered;
504
505 int (*init)(struct drm_device *);
506 void (*takedown)(struct drm_device *);
507 int (*create_context)(struct nouveau_channel *);
508 void (*destroy_context)(struct nouveau_channel *);
509 void (*tlb_flush)(struct drm_device *dev);
510};
511
60d2a88a
BS
512struct nouveau_vram_engine {
513 int (*init)(struct drm_device *);
514 int (*get)(struct drm_device *, u64, u32 align, u32 size_nc,
d5f42394
BS
515 u32 type, struct nouveau_mem **);
516 void (*put)(struct drm_device *, struct nouveau_mem **);
60d2a88a
BS
517
518 bool (*flags_valid)(struct drm_device *, u32 tile_flags);
519};
520
6ee73861
BS
521struct nouveau_engine {
522 struct nouveau_instmem_engine instmem;
523 struct nouveau_mc_engine mc;
524 struct nouveau_timer_engine timer;
525 struct nouveau_fb_engine fb;
526 struct nouveau_pgraph_engine graph;
527 struct nouveau_fifo_engine fifo;
c88c2e06 528 struct nouveau_display_engine display;
ee2e0131 529 struct nouveau_gpio_engine gpio;
330c5988 530 struct nouveau_pm_engine pm;
bd2e597d 531 struct nouveau_crypt_engine crypt;
60d2a88a 532 struct nouveau_vram_engine vram;
6ee73861
BS
533};
534
535struct nouveau_pll_vals {
536 union {
537 struct {
538#ifdef __BIG_ENDIAN
539 uint8_t N1, M1, N2, M2;
540#else
541 uint8_t M1, N1, M2, N2;
542#endif
543 };
544 struct {
545 uint16_t NM1, NM2;
546 } __attribute__((packed));
547 };
548 int log2P;
549
550 int refclk;
551};
552
553enum nv04_fp_display_regs {
554 FP_DISPLAY_END,
555 FP_TOTAL,
556 FP_CRTC,
557 FP_SYNC_START,
558 FP_SYNC_END,
559 FP_VALID_START,
560 FP_VALID_END
561};
562
563struct nv04_crtc_reg {
cbab95db 564 unsigned char MiscOutReg;
4a9f822f 565 uint8_t CRTC[0xa0];
6ee73861
BS
566 uint8_t CR58[0x10];
567 uint8_t Sequencer[5];
568 uint8_t Graphics[9];
569 uint8_t Attribute[21];
cbab95db 570 unsigned char DAC[768];
6ee73861
BS
571
572 /* PCRTC regs */
573 uint32_t fb_start;
574 uint32_t crtc_cfg;
575 uint32_t cursor_cfg;
576 uint32_t gpio_ext;
577 uint32_t crtc_830;
578 uint32_t crtc_834;
579 uint32_t crtc_850;
580 uint32_t crtc_eng_ctrl;
581
582 /* PRAMDAC regs */
583 uint32_t nv10_cursync;
584 struct nouveau_pll_vals pllvals;
585 uint32_t ramdac_gen_ctrl;
586 uint32_t ramdac_630;
587 uint32_t ramdac_634;
588 uint32_t tv_setup;
589 uint32_t tv_vtotal;
590 uint32_t tv_vskew;
591 uint32_t tv_vsync_delay;
592 uint32_t tv_htotal;
593 uint32_t tv_hskew;
594 uint32_t tv_hsync_delay;
595 uint32_t tv_hsync_delay2;
596 uint32_t fp_horiz_regs[7];
597 uint32_t fp_vert_regs[7];
598 uint32_t dither;
599 uint32_t fp_control;
600 uint32_t dither_regs[6];
601 uint32_t fp_debug_0;
602 uint32_t fp_debug_1;
603 uint32_t fp_debug_2;
604 uint32_t fp_margin_color;
605 uint32_t ramdac_8c0;
606 uint32_t ramdac_a20;
607 uint32_t ramdac_a24;
608 uint32_t ramdac_a34;
609 uint32_t ctv_regs[38];
610};
611
612struct nv04_output_reg {
613 uint32_t output;
614 int head;
615};
616
617struct nv04_mode_state {
cbab95db 618 struct nv04_crtc_reg crtc_reg[2];
6ee73861
BS
619 uint32_t pllsel;
620 uint32_t sel_clk;
6ee73861
BS
621};
622
623enum nouveau_card_type {
624 NV_04 = 0x00,
625 NV_10 = 0x10,
626 NV_20 = 0x20,
627 NV_30 = 0x30,
628 NV_40 = 0x40,
629 NV_50 = 0x50,
4b223eef 630 NV_C0 = 0xc0,
6ee73861
BS
631};
632
633struct drm_nouveau_private {
634 struct drm_device *dev;
6ee73861
BS
635
636 /* the card type, takes NV_* as values */
637 enum nouveau_card_type card_type;
638 /* exact chipset, derived from NV_PMC_BOOT_0 */
639 int chipset;
640 int flags;
641
642 void __iomem *mmio;
5125bfd8 643
e05d7eae 644 spinlock_t ramin_lock;
6ee73861 645 void __iomem *ramin;
5125bfd8
BS
646 u32 ramin_size;
647 u32 ramin_base;
648 bool ramin_available;
e05d7eae
BS
649 struct drm_mm ramin_heap;
650 struct list_head gpuobj_list;
b8c157d3 651 struct list_head classes;
6ee73861 652
ac8fb975
BS
653 struct nouveau_bo *vga_ram;
654
35fa2f2a 655 /* interrupt handling */
8f8a5448 656 void (*irq_handler[32])(struct drm_device *);
35fa2f2a 657 bool msi_enabled;
ab838338 658
6ee73861
BS
659 struct list_head vbl_waiting;
660
661 struct {
ba4420c2 662 struct drm_global_reference mem_global_ref;
6ee73861
BS
663 struct ttm_bo_global_ref bo_global_ref;
664 struct ttm_bo_device bdev;
6ee73861
BS
665 atomic_t validate_sequence;
666 } ttm;
667
0c6c1c2f
FJ
668 struct {
669 spinlock_t lock;
670 struct drm_mm heap;
671 struct nouveau_bo *bo;
672 } fence;
673
cff5c133
BS
674 struct {
675 spinlock_t lock;
676 struct nouveau_channel *ptr[NOUVEAU_MAX_CHANNEL_NR];
677 } channels;
6ee73861
BS
678
679 struct nouveau_engine engine;
680 struct nouveau_channel *channel;
681
ff9e5279
MM
682 /* For PFIFO and PGRAPH. */
683 spinlock_t context_switch_lock;
684
6ee73861 685 /* RAMIN configuration, RAMFC, RAMHT and RAMRO offsets */
e05c5a31
BS
686 struct nouveau_ramht *ramht;
687 struct nouveau_gpuobj *ramfc;
688 struct nouveau_gpuobj *ramro;
689
6ee73861 690 uint32_t ramin_rsvd_vram;
6ee73861 691
6ee73861
BS
692 struct {
693 enum {
694 NOUVEAU_GART_NONE = 0,
58e6c7a9
BS
695 NOUVEAU_GART_AGP, /* AGP */
696 NOUVEAU_GART_PDMA, /* paged dma object */
697 NOUVEAU_GART_HW /* on-chip gart/vm */
6ee73861
BS
698 } type;
699 uint64_t aper_base;
700 uint64_t aper_size;
701 uint64_t aper_free;
702
7948758d
BS
703 struct ttm_backend_func *func;
704
705 struct {
706 struct page *page;
707 dma_addr_t addr;
708 } dummy;
709
6ee73861 710 struct nouveau_gpuobj *sg_ctxdma;
6ee73861
BS
711 } gart_info;
712
a0af9add 713 /* nv10-nv40 tiling regions */
a5cf68b0
FJ
714 struct {
715 struct nouveau_tile_reg reg[NOUVEAU_MAX_TILE_NR];
716 spinlock_t lock;
717 } tile;
a0af9add 718
a76fb4e8
BS
719 /* VRAM/fb configuration */
720 uint64_t vram_size;
721 uint64_t vram_sys_base;
6c3d7ef2 722 u32 vram_rblock_size;
a76fb4e8
BS
723
724 uint64_t fb_phys;
725 uint64_t fb_available_size;
726 uint64_t fb_mappable_pages;
727 uint64_t fb_aper_free;
728 int fb_mtrr;
729
f869ef88
BS
730 /* BAR control (NV50-) */
731 struct nouveau_vm *bar1_vm;
732 struct nouveau_vm *bar3_vm;
733
6ee73861 734 /* G8x/G9x virtual address space */
4c136142 735 struct nouveau_vm *chan_vm;
6ee73861 736
04a39c57 737 struct nvbios vbios;
6ee73861
BS
738
739 struct nv04_mode_state mode_reg;
740 struct nv04_mode_state saved_reg;
741 uint32_t saved_vga_font[4][16384];
742 uint32_t crtc_owner;
743 uint32_t dac_users[4];
744
745 struct nouveau_suspend_resume {
6ee73861 746 uint32_t *ramin_copy;
6ee73861
BS
747 } susres;
748
749 struct backlight_device *backlight;
6ee73861 750
6ee73861
BS
751 struct {
752 struct dentry *channel_root;
753 } debugfs;
38651674 754
8be48d92 755 struct nouveau_fbdev *nfbdev;
06415c56 756 struct apertures_struct *apertures;
5bcf719b
DA
757
758 bool powered_down;
6ee73861
BS
759};
760
2730723b
FJ
761static inline struct drm_nouveau_private *
762nouveau_private(struct drm_device *dev)
763{
764 return dev->dev_private;
765}
766
6ee73861
BS
767static inline struct drm_nouveau_private *
768nouveau_bdev(struct ttm_bo_device *bd)
769{
770 return container_of(bd, struct drm_nouveau_private, ttm.bdev);
771}
772
773static inline int
774nouveau_bo_ref(struct nouveau_bo *ref, struct nouveau_bo **pnvbo)
775{
776 struct nouveau_bo *prev;
777
778 if (!pnvbo)
779 return -EINVAL;
780 prev = *pnvbo;
781
782 *pnvbo = ref ? nouveau_bo(ttm_bo_reference(&ref->bo)) : NULL;
783 if (prev) {
784 struct ttm_buffer_object *bo = &prev->bo;
785
786 ttm_bo_unref(&bo);
787 }
788
789 return 0;
790}
791
6ee73861 792/* nouveau_drv.c */
de5899bd 793extern int nouveau_agpmode;
6ee73861
BS
794extern int nouveau_duallink;
795extern int nouveau_uscript_lvds;
796extern int nouveau_uscript_tmds;
797extern int nouveau_vram_pushbuf;
798extern int nouveau_vram_notify;
799extern int nouveau_fbpercrtc;
f4053509 800extern int nouveau_tv_disable;
6ee73861
BS
801extern char *nouveau_tv_norm;
802extern int nouveau_reg_debug;
803extern char *nouveau_vbios;
a1470890 804extern int nouveau_ignorelid;
a32ed69d
MK
805extern int nouveau_nofbaccel;
806extern int nouveau_noaccel;
0cba1b76 807extern int nouveau_force_post;
da647d5b 808extern int nouveau_override_conntype;
6f876986
BS
809extern char *nouveau_perflvl;
810extern int nouveau_perflvl_wr;
35fa2f2a 811extern int nouveau_msi;
6ee73861 812
6a9ee8af
DA
813extern int nouveau_pci_suspend(struct pci_dev *pdev, pm_message_t pm_state);
814extern int nouveau_pci_resume(struct pci_dev *pdev);
815
6ee73861
BS
816/* nouveau_state.c */
817extern void nouveau_preclose(struct drm_device *dev, struct drm_file *);
818extern int nouveau_load(struct drm_device *, unsigned long flags);
819extern int nouveau_firstopen(struct drm_device *);
820extern void nouveau_lastclose(struct drm_device *);
821extern int nouveau_unload(struct drm_device *);
822extern int nouveau_ioctl_getparam(struct drm_device *, void *data,
823 struct drm_file *);
824extern int nouveau_ioctl_setparam(struct drm_device *, void *data,
825 struct drm_file *);
12fb9525
BS
826extern bool nouveau_wait_eq(struct drm_device *, uint64_t timeout,
827 uint32_t reg, uint32_t mask, uint32_t val);
828extern bool nouveau_wait_ne(struct drm_device *, uint64_t timeout,
829 uint32_t reg, uint32_t mask, uint32_t val);
6ee73861
BS
830extern bool nouveau_wait_for_idle(struct drm_device *);
831extern int nouveau_card_init(struct drm_device *);
6ee73861
BS
832
833/* nouveau_mem.c */
fbd2895e
BS
834extern int nouveau_mem_vram_init(struct drm_device *);
835extern void nouveau_mem_vram_fini(struct drm_device *);
836extern int nouveau_mem_gart_init(struct drm_device *);
837extern void nouveau_mem_gart_fini(struct drm_device *);
6ee73861 838extern int nouveau_mem_init_agp(struct drm_device *);
e04d8e82 839extern int nouveau_mem_reset_agp(struct drm_device *);
6ee73861 840extern void nouveau_mem_close(struct drm_device *);
60d2a88a
BS
841extern int nouveau_mem_detect(struct drm_device *);
842extern bool nouveau_mem_flags_valid(struct drm_device *, u32 tile_flags);
a5cf68b0
FJ
843extern struct nouveau_tile_reg *nv10_mem_set_tiling(
844 struct drm_device *dev, uint32_t addr, uint32_t size,
845 uint32_t pitch, uint32_t flags);
846extern void nv10_mem_put_tile_region(struct drm_device *dev,
847 struct nouveau_tile_reg *tile,
848 struct nouveau_fence *fence);
573a2a37 849extern const struct ttm_mem_type_manager_func nouveau_vram_manager;
26c0c9e3 850extern const struct ttm_mem_type_manager_func nouveau_gart_manager;
6ee73861
BS
851
852/* nouveau_notifier.c */
853extern int nouveau_notifier_init_channel(struct nouveau_channel *);
854extern void nouveau_notifier_takedown_channel(struct nouveau_channel *);
855extern int nouveau_notifier_alloc(struct nouveau_channel *, uint32_t handle,
73412c38
BS
856 int cout, uint32_t start, uint32_t end,
857 uint32_t *offset);
6ee73861
BS
858extern int nouveau_notifier_offset(struct nouveau_gpuobj *, uint32_t *);
859extern int nouveau_ioctl_notifier_alloc(struct drm_device *, void *data,
860 struct drm_file *);
861extern int nouveau_ioctl_notifier_free(struct drm_device *, void *data,
862 struct drm_file *);
863
864/* nouveau_channel.c */
865extern struct drm_ioctl_desc nouveau_ioctls[];
866extern int nouveau_max_ioctl;
867extern void nouveau_channel_cleanup(struct drm_device *, struct drm_file *);
6ee73861
BS
868extern int nouveau_channel_alloc(struct drm_device *dev,
869 struct nouveau_channel **chan,
870 struct drm_file *file_priv,
871 uint32_t fb_ctxdma, uint32_t tt_ctxdma);
cff5c133 872extern struct nouveau_channel *
feeb0aec
FJ
873nouveau_channel_get_unlocked(struct nouveau_channel *);
874extern struct nouveau_channel *
cff5c133 875nouveau_channel_get(struct drm_device *, struct drm_file *, int id);
feeb0aec 876extern void nouveau_channel_put_unlocked(struct nouveau_channel **);
cff5c133 877extern void nouveau_channel_put(struct nouveau_channel **);
f091a3d4
FJ
878extern void nouveau_channel_ref(struct nouveau_channel *chan,
879 struct nouveau_channel **pchan);
6dccd311 880extern void nouveau_channel_idle(struct nouveau_channel *chan);
6ee73861
BS
881
882/* nouveau_object.c */
b8c157d3
BS
883#define NVOBJ_CLASS(d,c,e) do { \
884 int ret = nouveau_gpuobj_class_new((d), (c), NVOBJ_ENGINE_##e); \
885 if (ret) \
886 return ret; \
887} while(0)
888
889#define NVOBJ_MTHD(d,c,m,e) do { \
890 int ret = nouveau_gpuobj_mthd_new((d), (c), (m), (e)); \
891 if (ret) \
892 return ret; \
893} while(0)
894
6ee73861
BS
895extern int nouveau_gpuobj_early_init(struct drm_device *);
896extern int nouveau_gpuobj_init(struct drm_device *);
897extern void nouveau_gpuobj_takedown(struct drm_device *);
6ee73861 898extern int nouveau_gpuobj_suspend(struct drm_device *dev);
6ee73861 899extern void nouveau_gpuobj_resume(struct drm_device *dev);
b8c157d3
BS
900extern int nouveau_gpuobj_class_new(struct drm_device *, u32 class, u32 eng);
901extern int nouveau_gpuobj_mthd_new(struct drm_device *, u32 class, u32 mthd,
902 int (*exec)(struct nouveau_channel *,
903 u32 class, u32 mthd, u32 data));
904extern int nouveau_gpuobj_mthd_call(struct nouveau_channel *, u32, u32, u32);
274fec93 905extern int nouveau_gpuobj_mthd_call2(struct drm_device *, int, u32, u32, u32);
6ee73861
BS
906extern int nouveau_gpuobj_channel_init(struct nouveau_channel *,
907 uint32_t vram_h, uint32_t tt_h);
908extern void nouveau_gpuobj_channel_takedown(struct nouveau_channel *);
909extern int nouveau_gpuobj_new(struct drm_device *, struct nouveau_channel *,
910 uint32_t size, int align, uint32_t flags,
911 struct nouveau_gpuobj **);
a8eaebc6
BS
912extern void nouveau_gpuobj_ref(struct nouveau_gpuobj *,
913 struct nouveau_gpuobj **);
43efc9ce
BS
914extern int nouveau_gpuobj_new_fake(struct drm_device *, u32 pinst, u64 vinst,
915 u32 size, u32 flags,
a8eaebc6 916 struct nouveau_gpuobj **);
6ee73861
BS
917extern int nouveau_gpuobj_dma_new(struct nouveau_channel *, int class,
918 uint64_t offset, uint64_t size, int access,
919 int target, struct nouveau_gpuobj **);
ceac3099 920extern int nouveau_gpuobj_gr_new(struct nouveau_channel *, u32 handle, int class);
7f4a195f
BS
921extern int nv50_gpuobj_dma_new(struct nouveau_channel *, int class, u64 base,
922 u64 size, int target, int access, u32 type,
923 u32 comp, struct nouveau_gpuobj **pobj);
924extern void nv50_gpuobj_dma_init(struct nouveau_gpuobj *, u32 offset,
925 int class, u64 base, u64 size, int target,
926 int access, u32 type, u32 comp);
6ee73861
BS
927extern int nouveau_ioctl_grobj_alloc(struct drm_device *, void *data,
928 struct drm_file *);
929extern int nouveau_ioctl_gpuobj_free(struct drm_device *, void *data,
930 struct drm_file *);
931
932/* nouveau_irq.c */
35fa2f2a
BS
933extern int nouveau_irq_init(struct drm_device *);
934extern void nouveau_irq_fini(struct drm_device *);
6ee73861 935extern irqreturn_t nouveau_irq_handler(DRM_IRQ_ARGS);
8f8a5448
BS
936extern void nouveau_irq_register(struct drm_device *, int status_bit,
937 void (*)(struct drm_device *));
938extern void nouveau_irq_unregister(struct drm_device *, int status_bit);
6ee73861
BS
939extern void nouveau_irq_preinstall(struct drm_device *);
940extern int nouveau_irq_postinstall(struct drm_device *);
941extern void nouveau_irq_uninstall(struct drm_device *);
942
943/* nouveau_sgdma.c */
944extern int nouveau_sgdma_init(struct drm_device *);
945extern void nouveau_sgdma_takedown(struct drm_device *);
fd70b6cd
FJ
946extern uint32_t nouveau_sgdma_get_physical(struct drm_device *,
947 uint32_t offset);
6ee73861
BS
948extern struct ttm_backend *nouveau_sgdma_init_ttm(struct drm_device *);
949
950/* nouveau_debugfs.c */
951#if defined(CONFIG_DRM_NOUVEAU_DEBUG)
952extern int nouveau_debugfs_init(struct drm_minor *);
953extern void nouveau_debugfs_takedown(struct drm_minor *);
954extern int nouveau_debugfs_channel_init(struct nouveau_channel *);
955extern void nouveau_debugfs_channel_fini(struct nouveau_channel *);
956#else
957static inline int
958nouveau_debugfs_init(struct drm_minor *minor)
959{
960 return 0;
961}
962
963static inline void nouveau_debugfs_takedown(struct drm_minor *minor)
964{
965}
966
967static inline int
968nouveau_debugfs_channel_init(struct nouveau_channel *chan)
969{
970 return 0;
971}
972
973static inline void
974nouveau_debugfs_channel_fini(struct nouveau_channel *chan)
975{
976}
977#endif
978
979/* nouveau_dma.c */
75c99da6 980extern void nouveau_dma_pre_init(struct nouveau_channel *);
6ee73861 981extern int nouveau_dma_init(struct nouveau_channel *);
9a391ad8 982extern int nouveau_dma_wait(struct nouveau_channel *, int slots, int size);
6ee73861
BS
983
984/* nouveau_acpi.c */
afeb3e11 985#define ROM_BIOS_PAGE 4096
2f41a7f1 986#if defined(CONFIG_ACPI)
6a9ee8af
DA
987void nouveau_register_dsm_handler(void);
988void nouveau_unregister_dsm_handler(void);
afeb3e11
DA
989int nouveau_acpi_get_bios_chunk(uint8_t *bios, int offset, int len);
990bool nouveau_acpi_rom_supported(struct pci_dev *pdev);
a6ed76d7 991int nouveau_acpi_edid(struct drm_device *, struct drm_connector *);
8edb381d
DA
992#else
993static inline void nouveau_register_dsm_handler(void) {}
994static inline void nouveau_unregister_dsm_handler(void) {}
afeb3e11
DA
995static inline bool nouveau_acpi_rom_supported(struct pci_dev *pdev) { return false; }
996static inline int nouveau_acpi_get_bios_chunk(uint8_t *bios, int offset, int len) { return -EINVAL; }
5620ba46 997static inline int nouveau_acpi_edid(struct drm_device *dev, struct drm_connector *connector) { return -EINVAL; }
8edb381d 998#endif
6ee73861
BS
999
1000/* nouveau_backlight.c */
1001#ifdef CONFIG_DRM_NOUVEAU_BACKLIGHT
7eae3efa
MG
1002extern int nouveau_backlight_init(struct drm_connector *);
1003extern void nouveau_backlight_exit(struct drm_connector *);
6ee73861 1004#else
7eae3efa 1005static inline int nouveau_backlight_init(struct drm_connector *dev)
6ee73861
BS
1006{
1007 return 0;
1008}
1009
7eae3efa 1010static inline void nouveau_backlight_exit(struct drm_connector *dev) { }
6ee73861
BS
1011#endif
1012
1013/* nouveau_bios.c */
1014extern int nouveau_bios_init(struct drm_device *);
1015extern void nouveau_bios_takedown(struct drm_device *dev);
1016extern int nouveau_run_vbios_init(struct drm_device *);
1017extern void nouveau_bios_run_init_table(struct drm_device *, uint16_t table,
1018 struct dcb_entry *);
1019extern struct dcb_gpio_entry *nouveau_bios_gpio_entry(struct drm_device *,
1020 enum dcb_gpio_tag);
1021extern struct dcb_connector_table_entry *
1022nouveau_bios_connector_entry(struct drm_device *, int index);
855a95e4 1023extern u32 get_pll_register(struct drm_device *, enum pll_types);
6ee73861
BS
1024extern int get_pll_limits(struct drm_device *, uint32_t limit_match,
1025 struct pll_lims *);
1026extern int nouveau_bios_run_display_table(struct drm_device *,
1027 struct dcb_entry *,
1028 uint32_t script, int pxclk);
1029extern void *nouveau_bios_dp_table(struct drm_device *, struct dcb_entry *,
1030 int *length);
1031extern bool nouveau_bios_fp_mode(struct drm_device *, struct drm_display_mode *);
1032extern uint8_t *nouveau_bios_embedded_edid(struct drm_device *);
1033extern int nouveau_bios_parse_lvds_table(struct drm_device *, int pxclk,
1034 bool *dl, bool *if_is_24bit);
1035extern int run_tmds_table(struct drm_device *, struct dcb_entry *,
1036 int head, int pxclk);
1037extern int call_lvds_script(struct drm_device *, struct dcb_entry *, int head,
1038 enum LVDS_script, int pxclk);
1039
1040/* nouveau_ttm.c */
1041int nouveau_ttm_global_init(struct drm_nouveau_private *);
1042void nouveau_ttm_global_release(struct drm_nouveau_private *);
1043int nouveau_ttm_mmap(struct file *, struct vm_area_struct *);
1044
1045/* nouveau_dp.c */
1046int nouveau_dp_auxch(struct nouveau_i2c_chan *auxch, int cmd, int addr,
1047 uint8_t *data, int data_nr);
1048bool nouveau_dp_detect(struct drm_encoder *);
1049bool nouveau_dp_link_train(struct drm_encoder *);
1050
1051/* nv04_fb.c */
1052extern int nv04_fb_init(struct drm_device *);
1053extern void nv04_fb_takedown(struct drm_device *);
1054
1055/* nv10_fb.c */
1056extern int nv10_fb_init(struct drm_device *);
1057extern void nv10_fb_takedown(struct drm_device *);
a5cf68b0
FJ
1058extern void nv10_fb_init_tile_region(struct drm_device *dev, int i,
1059 uint32_t addr, uint32_t size,
1060 uint32_t pitch, uint32_t flags);
1061extern void nv10_fb_set_tile_region(struct drm_device *dev, int i);
1062extern void nv10_fb_free_tile_region(struct drm_device *dev, int i);
6ee73861 1063
8bded189
FJ
1064/* nv30_fb.c */
1065extern int nv30_fb_init(struct drm_device *);
1066extern void nv30_fb_takedown(struct drm_device *);
a5cf68b0
FJ
1067extern void nv30_fb_init_tile_region(struct drm_device *dev, int i,
1068 uint32_t addr, uint32_t size,
1069 uint32_t pitch, uint32_t flags);
1070extern void nv30_fb_free_tile_region(struct drm_device *dev, int i);
8bded189 1071
6ee73861
BS
1072/* nv40_fb.c */
1073extern int nv40_fb_init(struct drm_device *);
1074extern void nv40_fb_takedown(struct drm_device *);
a5cf68b0
FJ
1075extern void nv40_fb_set_tile_region(struct drm_device *dev, int i);
1076
304424e1
MK
1077/* nv50_fb.c */
1078extern int nv50_fb_init(struct drm_device *);
1079extern void nv50_fb_takedown(struct drm_device *);
6fdb383e 1080extern void nv50_fb_vm_trap(struct drm_device *, int display);
304424e1 1081
4b223eef
BS
1082/* nvc0_fb.c */
1083extern int nvc0_fb_init(struct drm_device *);
1084extern void nvc0_fb_takedown(struct drm_device *);
1085
6ee73861
BS
1086/* nv04_fifo.c */
1087extern int nv04_fifo_init(struct drm_device *);
5178d40d 1088extern void nv04_fifo_fini(struct drm_device *);
6ee73861
BS
1089extern void nv04_fifo_disable(struct drm_device *);
1090extern void nv04_fifo_enable(struct drm_device *);
1091extern bool nv04_fifo_reassign(struct drm_device *, bool);
588d7d12 1092extern bool nv04_fifo_cache_pull(struct drm_device *, bool);
6ee73861
BS
1093extern int nv04_fifo_channel_id(struct drm_device *);
1094extern int nv04_fifo_create_context(struct nouveau_channel *);
1095extern void nv04_fifo_destroy_context(struct nouveau_channel *);
1096extern int nv04_fifo_load_context(struct nouveau_channel *);
1097extern int nv04_fifo_unload_context(struct drm_device *);
5178d40d 1098extern void nv04_fifo_isr(struct drm_device *);
6ee73861
BS
1099
1100/* nv10_fifo.c */
1101extern int nv10_fifo_init(struct drm_device *);
1102extern int nv10_fifo_channel_id(struct drm_device *);
1103extern int nv10_fifo_create_context(struct nouveau_channel *);
6ee73861
BS
1104extern int nv10_fifo_load_context(struct nouveau_channel *);
1105extern int nv10_fifo_unload_context(struct drm_device *);
1106
1107/* nv40_fifo.c */
1108extern int nv40_fifo_init(struct drm_device *);
1109extern int nv40_fifo_create_context(struct nouveau_channel *);
6ee73861
BS
1110extern int nv40_fifo_load_context(struct nouveau_channel *);
1111extern int nv40_fifo_unload_context(struct drm_device *);
1112
1113/* nv50_fifo.c */
1114extern int nv50_fifo_init(struct drm_device *);
1115extern void nv50_fifo_takedown(struct drm_device *);
1116extern int nv50_fifo_channel_id(struct drm_device *);
1117extern int nv50_fifo_create_context(struct nouveau_channel *);
1118extern void nv50_fifo_destroy_context(struct nouveau_channel *);
1119extern int nv50_fifo_load_context(struct nouveau_channel *);
1120extern int nv50_fifo_unload_context(struct drm_device *);
56ac7475 1121extern void nv50_fifo_tlb_flush(struct drm_device *dev);
6ee73861 1122
4b223eef
BS
1123/* nvc0_fifo.c */
1124extern int nvc0_fifo_init(struct drm_device *);
1125extern void nvc0_fifo_takedown(struct drm_device *);
1126extern void nvc0_fifo_disable(struct drm_device *);
1127extern void nvc0_fifo_enable(struct drm_device *);
1128extern bool nvc0_fifo_reassign(struct drm_device *, bool);
4b223eef
BS
1129extern bool nvc0_fifo_cache_pull(struct drm_device *, bool);
1130extern int nvc0_fifo_channel_id(struct drm_device *);
1131extern int nvc0_fifo_create_context(struct nouveau_channel *);
1132extern void nvc0_fifo_destroy_context(struct nouveau_channel *);
1133extern int nvc0_fifo_load_context(struct nouveau_channel *);
1134extern int nvc0_fifo_unload_context(struct drm_device *);
1135
6ee73861 1136/* nv04_graph.c */
6ee73861
BS
1137extern int nv04_graph_init(struct drm_device *);
1138extern void nv04_graph_takedown(struct drm_device *);
1139extern void nv04_graph_fifo_access(struct drm_device *, bool);
1140extern struct nouveau_channel *nv04_graph_channel(struct drm_device *);
1141extern int nv04_graph_create_context(struct nouveau_channel *);
1142extern void nv04_graph_destroy_context(struct nouveau_channel *);
1143extern int nv04_graph_load_context(struct nouveau_channel *);
1144extern int nv04_graph_unload_context(struct drm_device *);
332b242f
FJ
1145extern int nv04_graph_mthd_page_flip(struct nouveau_channel *chan,
1146 u32 class, u32 mthd, u32 data);
274fec93 1147extern struct nouveau_bitfield nv04_graph_nsource[];
6ee73861
BS
1148
1149/* nv10_graph.c */
6ee73861
BS
1150extern int nv10_graph_init(struct drm_device *);
1151extern void nv10_graph_takedown(struct drm_device *);
1152extern struct nouveau_channel *nv10_graph_channel(struct drm_device *);
1153extern int nv10_graph_create_context(struct nouveau_channel *);
1154extern void nv10_graph_destroy_context(struct nouveau_channel *);
1155extern int nv10_graph_load_context(struct nouveau_channel *);
1156extern int nv10_graph_unload_context(struct drm_device *);
a5cf68b0 1157extern void nv10_graph_set_tile_region(struct drm_device *dev, int i);
274fec93
BS
1158extern struct nouveau_bitfield nv10_graph_intr[];
1159extern struct nouveau_bitfield nv10_graph_nstatus[];
6ee73861
BS
1160
1161/* nv20_graph.c */
6ee73861
BS
1162extern int nv20_graph_create_context(struct nouveau_channel *);
1163extern void nv20_graph_destroy_context(struct nouveau_channel *);
1164extern int nv20_graph_load_context(struct nouveau_channel *);
1165extern int nv20_graph_unload_context(struct drm_device *);
1166extern int nv20_graph_init(struct drm_device *);
1167extern void nv20_graph_takedown(struct drm_device *);
1168extern int nv30_graph_init(struct drm_device *);
a5cf68b0 1169extern void nv20_graph_set_tile_region(struct drm_device *dev, int i);
6ee73861
BS
1170
1171/* nv40_graph.c */
6ee73861
BS
1172extern int nv40_graph_init(struct drm_device *);
1173extern void nv40_graph_takedown(struct drm_device *);
1174extern struct nouveau_channel *nv40_graph_channel(struct drm_device *);
1175extern int nv40_graph_create_context(struct nouveau_channel *);
1176extern void nv40_graph_destroy_context(struct nouveau_channel *);
1177extern int nv40_graph_load_context(struct nouveau_channel *);
1178extern int nv40_graph_unload_context(struct drm_device *);
054b93e4 1179extern void nv40_grctx_init(struct nouveau_grctx *);
a5cf68b0 1180extern void nv40_graph_set_tile_region(struct drm_device *dev, int i);
6ee73861
BS
1181
1182/* nv50_graph.c */
6ee73861
BS
1183extern int nv50_graph_init(struct drm_device *);
1184extern void nv50_graph_takedown(struct drm_device *);
1185extern void nv50_graph_fifo_access(struct drm_device *, bool);
1186extern struct nouveau_channel *nv50_graph_channel(struct drm_device *);
1187extern int nv50_graph_create_context(struct nouveau_channel *);
1188extern void nv50_graph_destroy_context(struct nouveau_channel *);
1189extern int nv50_graph_load_context(struct nouveau_channel *);
1190extern int nv50_graph_unload_context(struct drm_device *);
d5f3c90d 1191extern int nv50_grctx_init(struct nouveau_grctx *);
56ac7475
BS
1192extern void nv50_graph_tlb_flush(struct drm_device *dev);
1193extern void nv86_graph_tlb_flush(struct drm_device *dev);
6effe393 1194extern struct nouveau_enum nv50_data_error_names[];
6ee73861 1195
4b223eef
BS
1196/* nvc0_graph.c */
1197extern int nvc0_graph_init(struct drm_device *);
1198extern void nvc0_graph_takedown(struct drm_device *);
1199extern void nvc0_graph_fifo_access(struct drm_device *, bool);
1200extern struct nouveau_channel *nvc0_graph_channel(struct drm_device *);
1201extern int nvc0_graph_create_context(struct nouveau_channel *);
1202extern void nvc0_graph_destroy_context(struct nouveau_channel *);
1203extern int nvc0_graph_load_context(struct nouveau_channel *);
1204extern int nvc0_graph_unload_context(struct drm_device *);
1205
bd2e597d
BS
1206/* nv84_crypt.c */
1207extern int nv84_crypt_init(struct drm_device *dev);
1208extern void nv84_crypt_fini(struct drm_device *dev);
1209extern int nv84_crypt_create_context(struct nouveau_channel *);
1210extern void nv84_crypt_destroy_context(struct nouveau_channel *);
1211extern void nv84_crypt_tlb_flush(struct drm_device *dev);
1212
6ee73861
BS
1213/* nv04_instmem.c */
1214extern int nv04_instmem_init(struct drm_device *);
1215extern void nv04_instmem_takedown(struct drm_device *);
1216extern int nv04_instmem_suspend(struct drm_device *);
1217extern void nv04_instmem_resume(struct drm_device *);
e41115d0
BS
1218extern int nv04_instmem_get(struct nouveau_gpuobj *, u32 size, u32 align);
1219extern void nv04_instmem_put(struct nouveau_gpuobj *);
1220extern int nv04_instmem_map(struct nouveau_gpuobj *);
1221extern void nv04_instmem_unmap(struct nouveau_gpuobj *);
f56cb86f 1222extern void nv04_instmem_flush(struct drm_device *);
6ee73861
BS
1223
1224/* nv50_instmem.c */
1225extern int nv50_instmem_init(struct drm_device *);
1226extern void nv50_instmem_takedown(struct drm_device *);
1227extern int nv50_instmem_suspend(struct drm_device *);
1228extern void nv50_instmem_resume(struct drm_device *);
e41115d0
BS
1229extern int nv50_instmem_get(struct nouveau_gpuobj *, u32 size, u32 align);
1230extern void nv50_instmem_put(struct nouveau_gpuobj *);
1231extern int nv50_instmem_map(struct nouveau_gpuobj *);
1232extern void nv50_instmem_unmap(struct nouveau_gpuobj *);
f56cb86f 1233extern void nv50_instmem_flush(struct drm_device *);
734ee835 1234extern void nv84_instmem_flush(struct drm_device *);
6ee73861 1235
4b223eef
BS
1236/* nvc0_instmem.c */
1237extern int nvc0_instmem_init(struct drm_device *);
1238extern void nvc0_instmem_takedown(struct drm_device *);
1239extern int nvc0_instmem_suspend(struct drm_device *);
1240extern void nvc0_instmem_resume(struct drm_device *);
4b223eef 1241
6ee73861
BS
1242/* nv04_mc.c */
1243extern int nv04_mc_init(struct drm_device *);
1244extern void nv04_mc_takedown(struct drm_device *);
1245
1246/* nv40_mc.c */
1247extern int nv40_mc_init(struct drm_device *);
1248extern void nv40_mc_takedown(struct drm_device *);
1249
1250/* nv50_mc.c */
1251extern int nv50_mc_init(struct drm_device *);
1252extern void nv50_mc_takedown(struct drm_device *);
1253
1254/* nv04_timer.c */
1255extern int nv04_timer_init(struct drm_device *);
1256extern uint64_t nv04_timer_read(struct drm_device *);
1257extern void nv04_timer_takedown(struct drm_device *);
1258
1259extern long nouveau_compat_ioctl(struct file *file, unsigned int cmd,
1260 unsigned long arg);
1261
1262/* nv04_dac.c */
8f1a6086 1263extern int nv04_dac_create(struct drm_connector *, struct dcb_entry *);
11d6eb2a 1264extern uint32_t nv17_dac_sample_load(struct drm_encoder *encoder);
6ee73861
BS
1265extern int nv04_dac_output_offset(struct drm_encoder *encoder);
1266extern void nv04_dac_update_dacclk(struct drm_encoder *encoder, bool enable);
8ccfe9e0 1267extern bool nv04_dac_in_use(struct drm_encoder *encoder);
6ee73861
BS
1268
1269/* nv04_dfp.c */
8f1a6086 1270extern int nv04_dfp_create(struct drm_connector *, struct dcb_entry *);
6ee73861
BS
1271extern int nv04_dfp_get_bound_head(struct drm_device *dev, struct dcb_entry *dcbent);
1272extern void nv04_dfp_bind_head(struct drm_device *dev, struct dcb_entry *dcbent,
1273 int head, bool dl);
1274extern void nv04_dfp_disable(struct drm_device *dev, int head);
1275extern void nv04_dfp_update_fp_control(struct drm_encoder *encoder, int mode);
1276
1277/* nv04_tv.c */
1278extern int nv04_tv_identify(struct drm_device *dev, int i2c_index);
8f1a6086 1279extern int nv04_tv_create(struct drm_connector *, struct dcb_entry *);
6ee73861
BS
1280
1281/* nv17_tv.c */
8f1a6086 1282extern int nv17_tv_create(struct drm_connector *, struct dcb_entry *);
6ee73861
BS
1283
1284/* nv04_display.c */
c88c2e06
FJ
1285extern int nv04_display_early_init(struct drm_device *);
1286extern void nv04_display_late_takedown(struct drm_device *);
6ee73861 1287extern int nv04_display_create(struct drm_device *);
c88c2e06 1288extern int nv04_display_init(struct drm_device *);
6ee73861 1289extern void nv04_display_destroy(struct drm_device *);
6ee73861
BS
1290
1291/* nv04_crtc.c */
1292extern int nv04_crtc_create(struct drm_device *, int index);
1293
1294/* nouveau_bo.c */
1295extern struct ttm_bo_driver nouveau_bo_driver;
1296extern int nouveau_bo_new(struct drm_device *, struct nouveau_channel *,
1297 int size, int align, uint32_t flags,
1298 uint32_t tile_mode, uint32_t tile_flags,
d550c41e 1299 struct nouveau_bo **);
6ee73861
BS
1300extern int nouveau_bo_pin(struct nouveau_bo *, uint32_t flags);
1301extern int nouveau_bo_unpin(struct nouveau_bo *);
1302extern int nouveau_bo_map(struct nouveau_bo *);
1303extern void nouveau_bo_unmap(struct nouveau_bo *);
78ad0f7b
FJ
1304extern void nouveau_bo_placement_set(struct nouveau_bo *, uint32_t type,
1305 uint32_t busy);
6ee73861
BS
1306extern u16 nouveau_bo_rd16(struct nouveau_bo *nvbo, unsigned index);
1307extern void nouveau_bo_wr16(struct nouveau_bo *nvbo, unsigned index, u16 val);
1308extern u32 nouveau_bo_rd32(struct nouveau_bo *nvbo, unsigned index);
1309extern void nouveau_bo_wr32(struct nouveau_bo *nvbo, unsigned index, u32 val);
332b242f 1310extern void nouveau_bo_fence(struct nouveau_bo *, struct nouveau_fence *);
7a45d764
BS
1311extern int nouveau_bo_validate(struct nouveau_bo *, bool interruptible,
1312 bool no_wait_reserve, bool no_wait_gpu);
6ee73861
BS
1313
1314/* nouveau_fence.c */
1315struct nouveau_fence;
0c6c1c2f
FJ
1316extern int nouveau_fence_init(struct drm_device *);
1317extern void nouveau_fence_fini(struct drm_device *);
2730723b
FJ
1318extern int nouveau_fence_channel_init(struct nouveau_channel *);
1319extern void nouveau_fence_channel_fini(struct nouveau_channel *);
6ee73861
BS
1320extern void nouveau_fence_update(struct nouveau_channel *);
1321extern int nouveau_fence_new(struct nouveau_channel *, struct nouveau_fence **,
1322 bool emit);
1323extern int nouveau_fence_emit(struct nouveau_fence *);
8ac3891b
FJ
1324extern void nouveau_fence_work(struct nouveau_fence *fence,
1325 void (*work)(void *priv, bool signalled),
1326 void *priv);
6ee73861 1327struct nouveau_channel *nouveau_fence_channel(struct nouveau_fence *);
382d62e5
MS
1328
1329extern bool __nouveau_fence_signalled(void *obj, void *arg);
1330extern int __nouveau_fence_wait(void *obj, void *arg, bool lazy, bool intr);
1331extern int __nouveau_fence_flush(void *obj, void *arg);
1332extern void __nouveau_fence_unref(void **obj);
1333extern void *__nouveau_fence_ref(void *obj);
1334
1335static inline bool nouveau_fence_signalled(struct nouveau_fence *obj)
1336{
1337 return __nouveau_fence_signalled(obj, NULL);
1338}
1339static inline int
1340nouveau_fence_wait(struct nouveau_fence *obj, bool lazy, bool intr)
1341{
1342 return __nouveau_fence_wait(obj, NULL, lazy, intr);
1343}
2730723b 1344extern int nouveau_fence_sync(struct nouveau_fence *, struct nouveau_channel *);
382d62e5
MS
1345static inline int nouveau_fence_flush(struct nouveau_fence *obj)
1346{
1347 return __nouveau_fence_flush(obj, NULL);
1348}
1349static inline void nouveau_fence_unref(struct nouveau_fence **obj)
1350{
1351 __nouveau_fence_unref((void **)obj);
1352}
1353static inline struct nouveau_fence *nouveau_fence_ref(struct nouveau_fence *obj)
1354{
1355 return __nouveau_fence_ref(obj);
1356}
6ee73861
BS
1357
1358/* nouveau_gem.c */
1359extern int nouveau_gem_new(struct drm_device *, struct nouveau_channel *,
6ba9a683 1360 int size, int align, uint32_t domain,
6ee73861 1361 uint32_t tile_mode, uint32_t tile_flags,
d550c41e 1362 struct nouveau_bo **);
6ee73861
BS
1363extern int nouveau_gem_object_new(struct drm_gem_object *);
1364extern void nouveau_gem_object_del(struct drm_gem_object *);
1365extern int nouveau_gem_ioctl_new(struct drm_device *, void *,
1366 struct drm_file *);
1367extern int nouveau_gem_ioctl_pushbuf(struct drm_device *, void *,
1368 struct drm_file *);
6ee73861
BS
1369extern int nouveau_gem_ioctl_cpu_prep(struct drm_device *, void *,
1370 struct drm_file *);
1371extern int nouveau_gem_ioctl_cpu_fini(struct drm_device *, void *,
1372 struct drm_file *);
1373extern int nouveau_gem_ioctl_info(struct drm_device *, void *,
1374 struct drm_file *);
1375
042206c0
FJ
1376/* nouveau_display.c */
1377int nouveau_vblank_enable(struct drm_device *dev, int crtc);
1378void nouveau_vblank_disable(struct drm_device *dev, int crtc);
332b242f
FJ
1379int nouveau_crtc_page_flip(struct drm_crtc *crtc, struct drm_framebuffer *fb,
1380 struct drm_pending_vblank_event *event);
1381int nouveau_finish_page_flip(struct nouveau_channel *,
1382 struct nouveau_page_flip_state *);
042206c0 1383
ee2e0131
BS
1384/* nv10_gpio.c */
1385int nv10_gpio_get(struct drm_device *dev, enum dcb_gpio_tag tag);
1386int nv10_gpio_set(struct drm_device *dev, enum dcb_gpio_tag tag, int state);
6ee73861 1387
45284162 1388/* nv50_gpio.c */
ee2e0131 1389int nv50_gpio_init(struct drm_device *dev);
2cbd4c81 1390void nv50_gpio_fini(struct drm_device *dev);
45284162
BS
1391int nv50_gpio_get(struct drm_device *dev, enum dcb_gpio_tag tag);
1392int nv50_gpio_set(struct drm_device *dev, enum dcb_gpio_tag tag, int state);
fce2bad0
BS
1393int nv50_gpio_irq_register(struct drm_device *, enum dcb_gpio_tag,
1394 void (*)(void *, int), void *);
1395void nv50_gpio_irq_unregister(struct drm_device *, enum dcb_gpio_tag,
1396 void (*)(void *, int), void *);
1397bool nv50_gpio_irq_enable(struct drm_device *, enum dcb_gpio_tag, bool on);
45284162 1398
e9ebb68b
BS
1399/* nv50_calc. */
1400int nv50_calc_pll(struct drm_device *, struct pll_lims *, int clk,
1401 int *N1, int *M1, int *N2, int *M2, int *P);
1402int nv50_calc_pll2(struct drm_device *, struct pll_lims *,
1403 int clk, int *N, int *fN, int *M, int *P);
1404
6ee73861
BS
1405#ifndef ioread32_native
1406#ifdef __BIG_ENDIAN
1407#define ioread16_native ioread16be
1408#define iowrite16_native iowrite16be
1409#define ioread32_native ioread32be
1410#define iowrite32_native iowrite32be
1411#else /* def __BIG_ENDIAN */
1412#define ioread16_native ioread16
1413#define iowrite16_native iowrite16
1414#define ioread32_native ioread32
1415#define iowrite32_native iowrite32
1416#endif /* def __BIG_ENDIAN else */
1417#endif /* !ioread32_native */
1418
1419/* channel control reg access */
1420static inline u32 nvchan_rd32(struct nouveau_channel *chan, unsigned reg)
1421{
1422 return ioread32_native(chan->user + reg);
1423}
1424
1425static inline void nvchan_wr32(struct nouveau_channel *chan,
1426 unsigned reg, u32 val)
1427{
1428 iowrite32_native(val, chan->user + reg);
1429}
1430
1431/* register access */
1432static inline u32 nv_rd32(struct drm_device *dev, unsigned reg)
1433{
1434 struct drm_nouveau_private *dev_priv = dev->dev_private;
1435 return ioread32_native(dev_priv->mmio + reg);
1436}
1437
1438static inline void nv_wr32(struct drm_device *dev, unsigned reg, u32 val)
1439{
1440 struct drm_nouveau_private *dev_priv = dev->dev_private;
1441 iowrite32_native(val, dev_priv->mmio + reg);
1442}
1443
2a7fdb2b 1444static inline u32 nv_mask(struct drm_device *dev, u32 reg, u32 mask, u32 val)
49eed80a
BS
1445{
1446 u32 tmp = nv_rd32(dev, reg);
2a7fdb2b
BS
1447 nv_wr32(dev, reg, (tmp & ~mask) | val);
1448 return tmp;
49eed80a
BS
1449}
1450
6ee73861
BS
1451static inline u8 nv_rd08(struct drm_device *dev, unsigned reg)
1452{
1453 struct drm_nouveau_private *dev_priv = dev->dev_private;
1454 return ioread8(dev_priv->mmio + reg);
1455}
1456
1457static inline void nv_wr08(struct drm_device *dev, unsigned reg, u8 val)
1458{
1459 struct drm_nouveau_private *dev_priv = dev->dev_private;
1460 iowrite8(val, dev_priv->mmio + reg);
1461}
1462
4b5c152a 1463#define nv_wait(dev, reg, mask, val) \
12fb9525
BS
1464 nouveau_wait_eq(dev, 2000000000ULL, (reg), (mask), (val))
1465#define nv_wait_ne(dev, reg, mask, val) \
1466 nouveau_wait_ne(dev, 2000000000ULL, (reg), (mask), (val))
6ee73861
BS
1467
1468/* PRAMIN access */
1469static inline u32 nv_ri32(struct drm_device *dev, unsigned offset)
1470{
1471 struct drm_nouveau_private *dev_priv = dev->dev_private;
1472 return ioread32_native(dev_priv->ramin + offset);
1473}
1474
1475static inline void nv_wi32(struct drm_device *dev, unsigned offset, u32 val)
1476{
1477 struct drm_nouveau_private *dev_priv = dev->dev_private;
1478 iowrite32_native(val, dev_priv->ramin + offset);
1479}
1480
1481/* object access */
b3beb167
BS
1482extern u32 nv_ro32(struct nouveau_gpuobj *, u32 offset);
1483extern void nv_wo32(struct nouveau_gpuobj *, u32 offset, u32 val);
6ee73861
BS
1484
1485/*
1486 * Logging
1487 * Argument d is (struct drm_device *).
1488 */
1489#define NV_PRINTK(level, d, fmt, arg...) \
1490 printk(level "[" DRM_NAME "] " DRIVER_NAME " %s: " fmt, \
1491 pci_name(d->pdev), ##arg)
1492#ifndef NV_DEBUG_NOTRACE
1493#define NV_DEBUG(d, fmt, arg...) do { \
ef2bb506
MM
1494 if (drm_debug & DRM_UT_DRIVER) { \
1495 NV_PRINTK(KERN_DEBUG, d, "%s:%d - " fmt, __func__, \
1496 __LINE__, ##arg); \
1497 } \
1498} while (0)
1499#define NV_DEBUG_KMS(d, fmt, arg...) do { \
1500 if (drm_debug & DRM_UT_KMS) { \
6ee73861
BS
1501 NV_PRINTK(KERN_DEBUG, d, "%s:%d - " fmt, __func__, \
1502 __LINE__, ##arg); \
1503 } \
1504} while (0)
1505#else
1506#define NV_DEBUG(d, fmt, arg...) do { \
ef2bb506
MM
1507 if (drm_debug & DRM_UT_DRIVER) \
1508 NV_PRINTK(KERN_DEBUG, d, fmt, ##arg); \
1509} while (0)
1510#define NV_DEBUG_KMS(d, fmt, arg...) do { \
1511 if (drm_debug & DRM_UT_KMS) \
6ee73861
BS
1512 NV_PRINTK(KERN_DEBUG, d, fmt, ##arg); \
1513} while (0)
1514#endif
1515#define NV_ERROR(d, fmt, arg...) NV_PRINTK(KERN_ERR, d, fmt, ##arg)
1516#define NV_INFO(d, fmt, arg...) NV_PRINTK(KERN_INFO, d, fmt, ##arg)
1517#define NV_TRACEWARN(d, fmt, arg...) NV_PRINTK(KERN_NOTICE, d, fmt, ##arg)
1518#define NV_TRACE(d, fmt, arg...) NV_PRINTK(KERN_INFO, d, fmt, ##arg)
1519#define NV_WARN(d, fmt, arg...) NV_PRINTK(KERN_WARNING, d, fmt, ##arg)
1520
1521/* nouveau_reg_debug bitmask */
1522enum {
1523 NOUVEAU_REG_DEBUG_MC = 0x1,
1524 NOUVEAU_REG_DEBUG_VIDEO = 0x2,
1525 NOUVEAU_REG_DEBUG_FB = 0x4,
1526 NOUVEAU_REG_DEBUG_EXTDEV = 0x8,
1527 NOUVEAU_REG_DEBUG_CRTC = 0x10,
1528 NOUVEAU_REG_DEBUG_RAMDAC = 0x20,
1529 NOUVEAU_REG_DEBUG_VGACRTC = 0x40,
1530 NOUVEAU_REG_DEBUG_RMVIO = 0x80,
1531 NOUVEAU_REG_DEBUG_VGAATTR = 0x100,
1532 NOUVEAU_REG_DEBUG_EVO = 0x200,
1533};
1534
1535#define NV_REG_DEBUG(type, dev, fmt, arg...) do { \
1536 if (nouveau_reg_debug & NOUVEAU_REG_DEBUG_##type) \
1537 NV_PRINTK(KERN_DEBUG, dev, "%s: " fmt, __func__, ##arg); \
1538} while (0)
1539
1540static inline bool
1541nv_two_heads(struct drm_device *dev)
1542{
1543 struct drm_nouveau_private *dev_priv = dev->dev_private;
1544 const int impl = dev->pci_device & 0x0ff0;
1545
1546 if (dev_priv->card_type >= NV_10 && impl != 0x0100 &&
1547 impl != 0x0150 && impl != 0x01a0 && impl != 0x0200)
1548 return true;
1549
1550 return false;
1551}
1552
1553static inline bool
1554nv_gf4_disp_arch(struct drm_device *dev)
1555{
1556 return nv_two_heads(dev) && (dev->pci_device & 0x0ff0) != 0x0110;
1557}
1558
1559static inline bool
1560nv_two_reg_pll(struct drm_device *dev)
1561{
1562 struct drm_nouveau_private *dev_priv = dev->dev_private;
1563 const int impl = dev->pci_device & 0x0ff0;
1564
1565 if (impl == 0x0310 || impl == 0x0340 || dev_priv->card_type >= NV_40)
1566 return true;
1567 return false;
1568}
1569
acae116c
FJ
1570static inline bool
1571nv_match_device(struct drm_device *dev, unsigned device,
1572 unsigned sub_vendor, unsigned sub_device)
1573{
1574 return dev->pdev->device == device &&
1575 dev->pdev->subsystem_vendor == sub_vendor &&
1576 dev->pdev->subsystem_device == sub_device;
1577}
1578
c693931d
BS
1579/* returns 1 if device is one of the nv4x using the 0x4497 object class,
1580 * helpful to determine a number of other hardware features
1581 */
1582static inline int
1583nv44_graph_class(struct drm_device *dev)
1584{
1585 struct drm_nouveau_private *dev_priv = dev->dev_private;
1586
1587 if ((dev_priv->chipset & 0xf0) == 0x60)
1588 return 1;
1589
1590 return !(0x0baf & (1 << (dev_priv->chipset & 0x0f)));
1591}
1592
7f4a195f 1593/* memory type/access flags, do not match hardware values */
a11c3198
BS
1594#define NV_MEM_ACCESS_RO 1
1595#define NV_MEM_ACCESS_WO 2
7f4a195f 1596#define NV_MEM_ACCESS_RW (NV_MEM_ACCESS_RO | NV_MEM_ACCESS_WO)
a11c3198
BS
1597#define NV_MEM_ACCESS_SYS 4
1598#define NV_MEM_ACCESS_VM 8
7f4a195f
BS
1599
1600#define NV_MEM_TARGET_VRAM 0
1601#define NV_MEM_TARGET_PCI 1
1602#define NV_MEM_TARGET_PCI_NOSNOOP 2
1603#define NV_MEM_TARGET_VM 3
1604#define NV_MEM_TARGET_GART 4
1605
1606#define NV_MEM_TYPE_VM 0x7f
1607#define NV_MEM_COMP_VM 0x03
1608
1609/* NV_SW object class */
f03a314b
FJ
1610#define NV_SW 0x0000506e
1611#define NV_SW_DMA_SEMAPHORE 0x00000060
1612#define NV_SW_SEMAPHORE_OFFSET 0x00000064
1613#define NV_SW_SEMAPHORE_ACQUIRE 0x00000068
1614#define NV_SW_SEMAPHORE_RELEASE 0x0000006c
8af29ccd 1615#define NV_SW_YIELD 0x00000080
f03a314b
FJ
1616#define NV_SW_DMA_VBLSEM 0x0000018c
1617#define NV_SW_VBLSEM_OFFSET 0x00000400
1618#define NV_SW_VBLSEM_RELEASE_VALUE 0x00000404
1619#define NV_SW_VBLSEM_RELEASE 0x00000408
332b242f 1620#define NV_SW_PAGE_FLIP 0x00000500
6ee73861
BS
1621
1622#endif /* __NOUVEAU_DRV_H__ */