]> git.proxmox.com Git - mirror_ubuntu-bionic-kernel.git/blame - drivers/gpu/drm/nouveau/nouveau_drv.h
drm/nouveau: fixup gem_info ioctl to return client-specific bo virtual
[mirror_ubuntu-bionic-kernel.git] / drivers / gpu / drm / nouveau / nouveau_drv.h
CommitLineData
6ee73861
BS
1/*
2 * Copyright 2005 Stephane Marchesin.
3 * All Rights Reserved.
4 *
5 * Permission is hereby granted, free of charge, to any person obtaining a
6 * copy of this software and associated documentation files (the "Software"),
7 * to deal in the Software without restriction, including without limitation
8 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
9 * and/or sell copies of the Software, and to permit persons to whom the
10 * Software is furnished to do so, subject to the following conditions:
11 *
12 * The above copyright notice and this permission notice (including the next
13 * paragraph) shall be included in all copies or substantial portions of the
14 * Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * VA LINUX SYSTEMS AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM, DAMAGES OR
20 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
22 * OTHER DEALINGS IN THE SOFTWARE.
23 */
24
25#ifndef __NOUVEAU_DRV_H__
26#define __NOUVEAU_DRV_H__
27
28#define DRIVER_AUTHOR "Stephane Marchesin"
29#define DRIVER_EMAIL "dri-devel@lists.sourceforge.net"
30
31#define DRIVER_NAME "nouveau"
32#define DRIVER_DESC "nVidia Riva/TNT/GeForce"
33#define DRIVER_DATE "20090420"
34
35#define DRIVER_MAJOR 0
36#define DRIVER_MINOR 0
a1606a95 37#define DRIVER_PATCHLEVEL 16
6ee73861
BS
38
39#define NOUVEAU_FAMILY 0x0000FFFF
40#define NOUVEAU_FLAGS 0xFFFF0000
41
42#include "ttm/ttm_bo_api.h"
43#include "ttm/ttm_bo_driver.h"
44#include "ttm/ttm_placement.h"
45#include "ttm/ttm_memory.h"
46#include "ttm/ttm_module.h"
47
48struct nouveau_fpriv {
3f0a68d8 49 spinlock_t lock;
e8a863c1 50 struct list_head channels;
fe32b16e 51 struct nouveau_vm *vm;
6ee73861
BS
52};
53
3f0a68d8
BS
54static inline struct nouveau_fpriv *
55nouveau_fpriv(struct drm_file *file_priv)
56{
57 return file_priv ? file_priv->driver_priv : NULL;
58}
59
6ee73861
BS
60#define DRM_FILE_PAGE_OFFSET (0x100000000ULL >> PAGE_SHIFT)
61
62#include "nouveau_drm.h"
63#include "nouveau_reg.h"
64#include "nouveau_bios.h"
274fec93 65#include "nouveau_util.h"
f869ef88 66
054b93e4 67struct nouveau_grctx;
d5f42394 68struct nouveau_mem;
f869ef88 69#include "nouveau_vm.h"
6ee73861
BS
70
71#define MAX_NUM_DCB_ENTRIES 16
72
73#define NOUVEAU_MAX_CHANNEL_NR 128
a0af9add 74#define NOUVEAU_MAX_TILE_NR 15
6ee73861 75
d5f42394 76struct nouveau_mem {
573a2a37
BS
77 struct drm_device *dev;
78
f869ef88 79 struct nouveau_vma bar_vma;
d2f96666 80 struct nouveau_vma vma[2];
4c74eb7f 81 u8 page_shift;
f869ef88 82
8f7286f8 83 struct drm_mm_node *tag;
573a2a37 84 struct list_head regions;
26c0c9e3 85 dma_addr_t *pages;
573a2a37
BS
86 u32 memtype;
87 u64 offset;
88 u64 size;
89};
90
a0af9add 91struct nouveau_tile_reg {
a0af9add 92 bool used;
a5cf68b0
FJ
93 uint32_t addr;
94 uint32_t limit;
95 uint32_t pitch;
87a326a3
FJ
96 uint32_t zcomp;
97 struct drm_mm_node *tag_mem;
a5cf68b0 98 struct nouveau_fence *fence;
a0af9add
FJ
99};
100
6ee73861
BS
101struct nouveau_bo {
102 struct ttm_buffer_object bo;
103 struct ttm_placement placement;
db5c8e29 104 u32 valid_domains;
6ee73861 105 u32 placements[3];
78ad0f7b 106 u32 busy_placements[3];
6ee73861
BS
107 struct ttm_bo_kmap_obj kmap;
108 struct list_head head;
109
110 /* protected by ttm_bo_reserve() */
111 struct drm_file *reserved_by;
112 struct list_head entry;
113 int pbbo_index;
a1606a95 114 bool validate_mapped;
6ee73861
BS
115
116 struct nouveau_channel *channel;
117
4c136142 118 struct nouveau_vma vma;
fd2871af 119 struct list_head vma_list;
f91bac5b 120 unsigned page_shift;
6ee73861
BS
121
122 uint32_t tile_mode;
123 uint32_t tile_flags;
a0af9add 124 struct nouveau_tile_reg *tile;
6ee73861
BS
125
126 struct drm_gem_object *gem;
6ee73861
BS
127 int pin_refcnt;
128};
129
f13b3263
FJ
130#define nouveau_bo_tile_layout(nvbo) \
131 ((nvbo)->tile_flags & NOUVEAU_GEM_TILE_LAYOUT_MASK)
132
6ee73861
BS
133static inline struct nouveau_bo *
134nouveau_bo(struct ttm_buffer_object *bo)
135{
136 return container_of(bo, struct nouveau_bo, bo);
137}
138
139static inline struct nouveau_bo *
140nouveau_gem_object(struct drm_gem_object *gem)
141{
142 return gem ? gem->driver_private : NULL;
143}
144
145/* TODO: submit equivalent to TTM generic API upstream? */
146static inline void __iomem *
147nvbo_kmap_obj_iovirtual(struct nouveau_bo *nvbo)
148{
149 bool is_iomem;
150 void __iomem *ioptr = (void __force __iomem *)ttm_kmap_obj_virtual(
151 &nvbo->kmap, &is_iomem);
152 WARN_ON_ONCE(ioptr && !is_iomem);
153 return ioptr;
154}
155
6ee73861
BS
156enum nouveau_flags {
157 NV_NFORCE = 0x10000000,
158 NV_NFORCE2 = 0x20000000
159};
160
161#define NVOBJ_ENGINE_SW 0
162#define NVOBJ_ENGINE_GR 1
6dfdd7a6 163#define NVOBJ_ENGINE_CRYPT 2
7ff5441e
BS
164#define NVOBJ_ENGINE_COPY0 3
165#define NVOBJ_ENGINE_COPY1 4
a02ccc7f 166#define NVOBJ_ENGINE_MPEG 5
6dfdd7a6
BS
167#define NVOBJ_ENGINE_DISPLAY 15
168#define NVOBJ_ENGINE_NR 16
6ee73861 169
a11c3198 170#define NVOBJ_FLAG_DONT_MAP (1 << 0)
6ee73861
BS
171#define NVOBJ_FLAG_ZERO_ALLOC (1 << 1)
172#define NVOBJ_FLAG_ZERO_FREE (1 << 2)
34cf01bc 173#define NVOBJ_FLAG_VM (1 << 3)
c906ca0f 174#define NVOBJ_FLAG_VM_USER (1 << 4)
e41115d0
BS
175
176#define NVOBJ_CINST_GLOBAL 0xdeadbeef
177
6ee73861 178struct nouveau_gpuobj {
b3beb167 179 struct drm_device *dev;
eb9bcbdc 180 struct kref refcount;
6ee73861
BS
181 struct list_head list;
182
e41115d0 183 void *node;
dc1e5c0d 184 u32 *suspend;
6ee73861
BS
185
186 uint32_t flags;
6ee73861 187
43efc9ce 188 u32 size;
f8522fc8
BS
189 u32 pinst; /* PRAMIN BAR offset */
190 u32 cinst; /* Channel offset */
191 u64 vinst; /* VRAM address */
192 u64 linst; /* VM address */
de3a6c0a 193
6ee73861
BS
194 uint32_t engine;
195 uint32_t class;
196
197 void (*dtor)(struct drm_device *, struct nouveau_gpuobj *);
198 void *priv;
199};
200
332b242f
FJ
201struct nouveau_page_flip_state {
202 struct list_head head;
203 struct drm_pending_vblank_event *event;
204 int crtc, bpp, pitch, x, y;
205 uint64_t offset;
206};
207
e419cf09
FJ
208enum nouveau_channel_mutex_class {
209 NOUVEAU_UCHANNEL_MUTEX,
210 NOUVEAU_KCHANNEL_MUTEX
211};
212
6ee73861
BS
213struct nouveau_channel {
214 struct drm_device *dev;
e8a863c1 215 struct list_head list;
6ee73861
BS
216 int id;
217
f091a3d4
FJ
218 /* references to the channel data structure */
219 struct kref ref;
220 /* users of the hardware channel resources, the hardware
221 * context will be kicked off when it reaches zero. */
222 atomic_t users;
6a6b73f2
BS
223 struct mutex mutex;
224
6ee73861
BS
225 /* owner of this fifo */
226 struct drm_file *file_priv;
227 /* mapping of the fifo itself */
228 struct drm_local_map *map;
229
25985edc 230 /* mapping of the regs controlling the fifo */
6ee73861
BS
231 void __iomem *user;
232 uint32_t user_get;
233 uint32_t user_put;
234
235 /* Fencing */
236 struct {
237 /* lock protects the pending list only */
238 spinlock_t lock;
239 struct list_head pending;
240 uint32_t sequence;
241 uint32_t sequence_ack;
047d1d3c 242 atomic_t last_sequence_irq;
d02836b4 243 struct nouveau_vma vma;
6ee73861
BS
244 } fence;
245
246 /* DMA push buffer */
a8eaebc6
BS
247 struct nouveau_gpuobj *pushbuf;
248 struct nouveau_bo *pushbuf_bo;
ce163f69 249 struct nouveau_vma pushbuf_vma;
a8eaebc6 250 uint32_t pushbuf_base;
6ee73861
BS
251
252 /* Notifier memory */
253 struct nouveau_bo *notifier_bo;
0b718733 254 struct nouveau_vma notifier_vma;
b833ac26 255 struct drm_mm notifier_heap;
6ee73861
BS
256
257 /* PFIFO context */
a8eaebc6
BS
258 struct nouveau_gpuobj *ramfc;
259 struct nouveau_gpuobj *cache;
b2b09938 260 void *fifo_priv;
6ee73861 261
a82dd49f 262 /* Execution engine contexts */
6dfdd7a6 263 void *engctx[NVOBJ_ENGINE_NR];
6ee73861
BS
264
265 /* NV50 VM */
f869ef88 266 struct nouveau_vm *vm;
a8eaebc6 267 struct nouveau_gpuobj *vm_pd;
6ee73861
BS
268
269 /* Objects */
a8eaebc6
BS
270 struct nouveau_gpuobj *ramin; /* Private instmem */
271 struct drm_mm ramin_heap; /* Private PRAMIN heap */
272 struct nouveau_ramht *ramht; /* Hash table */
6ee73861
BS
273
274 /* GPU object info for stuff used in-kernel (mm_enabled) */
275 uint32_t m2mf_ntfy;
276 uint32_t vram_handle;
277 uint32_t gart_handle;
278 bool accel_done;
279
280 /* Push buffer state (only for drm's channel on !mm_enabled) */
281 struct {
282 int max;
283 int free;
284 int cur;
285 int put;
286 /* access via pushbuf_bo */
9a391ad8
BS
287
288 int ib_base;
289 int ib_max;
290 int ib_free;
291 int ib_put;
6ee73861
BS
292 } dma;
293
294 uint32_t sw_subchannel[8];
295
3d483d57 296 struct nouveau_vma dispc_vma[2];
6ee73861
BS
297 struct {
298 struct nouveau_gpuobj *vblsem;
1f6d2de2 299 uint32_t vblsem_head;
6ee73861
BS
300 uint32_t vblsem_offset;
301 uint32_t vblsem_rval;
302 struct list_head vbl_wait;
332b242f 303 struct list_head flip;
6ee73861
BS
304 } nvsw;
305
306 struct {
307 bool active;
308 char name[32];
309 struct drm_info_list info;
310 } debugfs;
311};
312
6dfdd7a6
BS
313struct nouveau_exec_engine {
314 void (*destroy)(struct drm_device *, int engine);
315 int (*init)(struct drm_device *, int engine);
316 int (*fini)(struct drm_device *, int engine);
317 int (*context_new)(struct nouveau_channel *, int engine);
318 void (*context_del)(struct nouveau_channel *, int engine);
319 int (*object_new)(struct nouveau_channel *, int engine,
320 u32 handle, u16 class);
96c50082 321 void (*set_tile_region)(struct drm_device *dev, int i);
6dfdd7a6
BS
322 void (*tlb_flush)(struct drm_device *, int engine);
323};
324
6ee73861
BS
325struct nouveau_instmem_engine {
326 void *priv;
327
328 int (*init)(struct drm_device *dev);
329 void (*takedown)(struct drm_device *dev);
330 int (*suspend)(struct drm_device *dev);
331 void (*resume)(struct drm_device *dev);
332
6e32fedc
BS
333 int (*get)(struct nouveau_gpuobj *, struct nouveau_channel *,
334 u32 size, u32 align);
e41115d0
BS
335 void (*put)(struct nouveau_gpuobj *);
336 int (*map)(struct nouveau_gpuobj *);
337 void (*unmap)(struct nouveau_gpuobj *);
338
f56cb86f 339 void (*flush)(struct drm_device *);
6ee73861
BS
340};
341
342struct nouveau_mc_engine {
343 int (*init)(struct drm_device *dev);
344 void (*takedown)(struct drm_device *dev);
345};
346
347struct nouveau_timer_engine {
348 int (*init)(struct drm_device *dev);
349 void (*takedown)(struct drm_device *dev);
350 uint64_t (*read)(struct drm_device *dev);
351};
352
353struct nouveau_fb_engine {
cb00f7c1 354 int num_tiles;
87a326a3 355 struct drm_mm tag_heap;
20f63afe 356 void *priv;
cb00f7c1 357
6ee73861
BS
358 int (*init)(struct drm_device *dev);
359 void (*takedown)(struct drm_device *dev);
cb00f7c1 360
a5cf68b0
FJ
361 void (*init_tile_region)(struct drm_device *dev, int i,
362 uint32_t addr, uint32_t size,
363 uint32_t pitch, uint32_t flags);
364 void (*set_tile_region)(struct drm_device *dev, int i);
365 void (*free_tile_region)(struct drm_device *dev, int i);
6ee73861
BS
366};
367
368struct nouveau_fifo_engine {
b2b09938 369 void *priv;
6ee73861
BS
370 int channels;
371
a8eaebc6 372 struct nouveau_gpuobj *playlist[2];
ac94a343
BS
373 int cur_playlist;
374
6ee73861
BS
375 int (*init)(struct drm_device *);
376 void (*takedown)(struct drm_device *);
377
378 void (*disable)(struct drm_device *);
379 void (*enable)(struct drm_device *);
380 bool (*reassign)(struct drm_device *, bool enable);
588d7d12 381 bool (*cache_pull)(struct drm_device *dev, bool enable);
6ee73861
BS
382
383 int (*channel_id)(struct drm_device *);
384
385 int (*create_context)(struct nouveau_channel *);
386 void (*destroy_context)(struct nouveau_channel *);
387 int (*load_context)(struct nouveau_channel *);
388 int (*unload_context)(struct drm_device *);
56ac7475 389 void (*tlb_flush)(struct drm_device *dev);
6ee73861
BS
390};
391
c88c2e06 392struct nouveau_display_engine {
ef8389a8 393 void *priv;
c88c2e06
FJ
394 int (*early_init)(struct drm_device *);
395 void (*late_takedown)(struct drm_device *);
396 int (*create)(struct drm_device *);
397 int (*init)(struct drm_device *);
398 void (*destroy)(struct drm_device *);
399};
400
ee2e0131 401struct nouveau_gpio_engine {
fce2bad0
BS
402 void *priv;
403
ee2e0131
BS
404 int (*init)(struct drm_device *);
405 void (*takedown)(struct drm_device *);
406
407 int (*get)(struct drm_device *, enum dcb_gpio_tag);
408 int (*set)(struct drm_device *, enum dcb_gpio_tag, int state);
409
fce2bad0
BS
410 int (*irq_register)(struct drm_device *, enum dcb_gpio_tag,
411 void (*)(void *, int), void *);
412 void (*irq_unregister)(struct drm_device *, enum dcb_gpio_tag,
413 void (*)(void *, int), void *);
414 bool (*irq_enable)(struct drm_device *, enum dcb_gpio_tag, bool on);
ee2e0131
BS
415};
416
330c5988
BS
417struct nouveau_pm_voltage_level {
418 u8 voltage;
419 u8 vid;
420};
421
422struct nouveau_pm_voltage {
423 bool supported;
424 u8 vid_mask;
425
426 struct nouveau_pm_voltage_level *level;
427 int nr_level;
428};
429
e614b2e7
MP
430struct nouveau_pm_memtiming {
431 int id;
432 u32 reg_100220;
433 u32 reg_100224;
434 u32 reg_100228;
435 u32 reg_10022c;
436 u32 reg_100230;
437 u32 reg_100234;
438 u32 reg_100238;
439 u32 reg_10023c;
440 u32 reg_100240;
441};
442
330c5988
BS
443#define NOUVEAU_PM_MAX_LEVEL 8
444struct nouveau_pm_level {
445 struct device_attribute dev_attr;
446 char name[32];
447 int id;
448
449 u32 core;
450 u32 memory;
451 u32 shader;
452 u32 unk05;
047d2df5 453 u32 unk0a;
330c5988
BS
454
455 u8 voltage;
456 u8 fanspeed;
aee582de
BS
457
458 u16 memscript;
e614b2e7 459 struct nouveau_pm_memtiming *timing;
330c5988
BS
460};
461
34e9d85a
MP
462struct nouveau_pm_temp_sensor_constants {
463 u16 offset_constant;
464 s16 offset_mult;
465 u16 offset_div;
466 u16 slope_mult;
467 u16 slope_div;
468};
469
470struct nouveau_pm_threshold_temp {
471 s16 critical;
472 s16 down_clock;
473 s16 fan_boost;
474};
475
7760fcb0
RS
476struct nouveau_pm_memtimings {
477 bool supported;
478 struct nouveau_pm_memtiming *timing;
479 int nr_timing;
480};
481
330c5988
BS
482struct nouveau_pm_engine {
483 struct nouveau_pm_voltage voltage;
484 struct nouveau_pm_level perflvl[NOUVEAU_PM_MAX_LEVEL];
485 int nr_perflvl;
7760fcb0 486 struct nouveau_pm_memtimings memtimings;
34e9d85a
MP
487 struct nouveau_pm_temp_sensor_constants sensor_constants;
488 struct nouveau_pm_threshold_temp threshold_temp;
330c5988
BS
489
490 struct nouveau_pm_level boot;
491 struct nouveau_pm_level *cur;
492
8155cac4 493 struct device *hwmon;
6032649d 494 struct notifier_block acpi_nb;
8155cac4 495
330c5988 496 int (*clock_get)(struct drm_device *, u32 id);
5c6dc657
BS
497 void *(*clock_pre)(struct drm_device *, struct nouveau_pm_level *,
498 u32 id, int khz);
330c5988
BS
499 void (*clock_set)(struct drm_device *, void *);
500 int (*voltage_get)(struct drm_device *);
501 int (*voltage_set)(struct drm_device *, int voltage);
502 int (*fanspeed_get)(struct drm_device *);
503 int (*fanspeed_set)(struct drm_device *, int fanspeed);
8155cac4 504 int (*temp_get)(struct drm_device *);
330c5988
BS
505};
506
60d2a88a
BS
507struct nouveau_vram_engine {
508 int (*init)(struct drm_device *);
509 int (*get)(struct drm_device *, u64, u32 align, u32 size_nc,
d5f42394
BS
510 u32 type, struct nouveau_mem **);
511 void (*put)(struct drm_device *, struct nouveau_mem **);
60d2a88a
BS
512
513 bool (*flags_valid)(struct drm_device *, u32 tile_flags);
514};
515
6ee73861
BS
516struct nouveau_engine {
517 struct nouveau_instmem_engine instmem;
518 struct nouveau_mc_engine mc;
519 struct nouveau_timer_engine timer;
520 struct nouveau_fb_engine fb;
6ee73861 521 struct nouveau_fifo_engine fifo;
c88c2e06 522 struct nouveau_display_engine display;
ee2e0131 523 struct nouveau_gpio_engine gpio;
330c5988 524 struct nouveau_pm_engine pm;
60d2a88a 525 struct nouveau_vram_engine vram;
6ee73861
BS
526};
527
528struct nouveau_pll_vals {
529 union {
530 struct {
531#ifdef __BIG_ENDIAN
532 uint8_t N1, M1, N2, M2;
533#else
534 uint8_t M1, N1, M2, N2;
535#endif
536 };
537 struct {
538 uint16_t NM1, NM2;
539 } __attribute__((packed));
540 };
541 int log2P;
542
543 int refclk;
544};
545
546enum nv04_fp_display_regs {
547 FP_DISPLAY_END,
548 FP_TOTAL,
549 FP_CRTC,
550 FP_SYNC_START,
551 FP_SYNC_END,
552 FP_VALID_START,
553 FP_VALID_END
554};
555
556struct nv04_crtc_reg {
cbab95db 557 unsigned char MiscOutReg;
4a9f822f 558 uint8_t CRTC[0xa0];
6ee73861
BS
559 uint8_t CR58[0x10];
560 uint8_t Sequencer[5];
561 uint8_t Graphics[9];
562 uint8_t Attribute[21];
cbab95db 563 unsigned char DAC[768];
6ee73861
BS
564
565 /* PCRTC regs */
566 uint32_t fb_start;
567 uint32_t crtc_cfg;
568 uint32_t cursor_cfg;
569 uint32_t gpio_ext;
570 uint32_t crtc_830;
571 uint32_t crtc_834;
572 uint32_t crtc_850;
573 uint32_t crtc_eng_ctrl;
574
575 /* PRAMDAC regs */
576 uint32_t nv10_cursync;
577 struct nouveau_pll_vals pllvals;
578 uint32_t ramdac_gen_ctrl;
579 uint32_t ramdac_630;
580 uint32_t ramdac_634;
581 uint32_t tv_setup;
582 uint32_t tv_vtotal;
583 uint32_t tv_vskew;
584 uint32_t tv_vsync_delay;
585 uint32_t tv_htotal;
586 uint32_t tv_hskew;
587 uint32_t tv_hsync_delay;
588 uint32_t tv_hsync_delay2;
589 uint32_t fp_horiz_regs[7];
590 uint32_t fp_vert_regs[7];
591 uint32_t dither;
592 uint32_t fp_control;
593 uint32_t dither_regs[6];
594 uint32_t fp_debug_0;
595 uint32_t fp_debug_1;
596 uint32_t fp_debug_2;
597 uint32_t fp_margin_color;
598 uint32_t ramdac_8c0;
599 uint32_t ramdac_a20;
600 uint32_t ramdac_a24;
601 uint32_t ramdac_a34;
602 uint32_t ctv_regs[38];
603};
604
605struct nv04_output_reg {
606 uint32_t output;
607 int head;
608};
609
610struct nv04_mode_state {
cbab95db 611 struct nv04_crtc_reg crtc_reg[2];
6ee73861
BS
612 uint32_t pllsel;
613 uint32_t sel_clk;
6ee73861
BS
614};
615
616enum nouveau_card_type {
617 NV_04 = 0x00,
618 NV_10 = 0x10,
619 NV_20 = 0x20,
620 NV_30 = 0x30,
621 NV_40 = 0x40,
622 NV_50 = 0x50,
4b223eef 623 NV_C0 = 0xc0,
6ee73861
BS
624};
625
626struct drm_nouveau_private {
627 struct drm_device *dev;
aba99a84 628 bool noaccel;
6ee73861
BS
629
630 /* the card type, takes NV_* as values */
631 enum nouveau_card_type card_type;
632 /* exact chipset, derived from NV_PMC_BOOT_0 */
633 int chipset;
50066f81 634 int stepping;
6ee73861
BS
635 int flags;
636
637 void __iomem *mmio;
5125bfd8 638
e05d7eae 639 spinlock_t ramin_lock;
6ee73861 640 void __iomem *ramin;
5125bfd8
BS
641 u32 ramin_size;
642 u32 ramin_base;
643 bool ramin_available;
e05d7eae 644 struct drm_mm ramin_heap;
6dfdd7a6 645 struct nouveau_exec_engine *eng[NVOBJ_ENGINE_NR];
e05d7eae 646 struct list_head gpuobj_list;
b8c157d3 647 struct list_head classes;
6ee73861 648
ac8fb975
BS
649 struct nouveau_bo *vga_ram;
650
35fa2f2a 651 /* interrupt handling */
8f8a5448 652 void (*irq_handler[32])(struct drm_device *);
35fa2f2a 653 bool msi_enabled;
ab838338 654
6ee73861
BS
655 struct list_head vbl_waiting;
656
657 struct {
ba4420c2 658 struct drm_global_reference mem_global_ref;
6ee73861
BS
659 struct ttm_bo_global_ref bo_global_ref;
660 struct ttm_bo_device bdev;
6ee73861
BS
661 atomic_t validate_sequence;
662 } ttm;
663
0c6c1c2f
FJ
664 struct {
665 spinlock_t lock;
666 struct drm_mm heap;
667 struct nouveau_bo *bo;
668 } fence;
669
cff5c133
BS
670 struct {
671 spinlock_t lock;
672 struct nouveau_channel *ptr[NOUVEAU_MAX_CHANNEL_NR];
673 } channels;
6ee73861
BS
674
675 struct nouveau_engine engine;
676 struct nouveau_channel *channel;
677
ff9e5279
MM
678 /* For PFIFO and PGRAPH. */
679 spinlock_t context_switch_lock;
680
04eb34a4
BS
681 /* VM/PRAMIN flush, legacy PRAMIN aperture */
682 spinlock_t vm_lock;
683
6ee73861 684 /* RAMIN configuration, RAMFC, RAMHT and RAMRO offsets */
e05c5a31
BS
685 struct nouveau_ramht *ramht;
686 struct nouveau_gpuobj *ramfc;
687 struct nouveau_gpuobj *ramro;
688
6ee73861 689 uint32_t ramin_rsvd_vram;
6ee73861 690
6ee73861
BS
691 struct {
692 enum {
693 NOUVEAU_GART_NONE = 0,
58e6c7a9
BS
694 NOUVEAU_GART_AGP, /* AGP */
695 NOUVEAU_GART_PDMA, /* paged dma object */
696 NOUVEAU_GART_HW /* on-chip gart/vm */
6ee73861
BS
697 } type;
698 uint64_t aper_base;
699 uint64_t aper_size;
700 uint64_t aper_free;
701
7948758d
BS
702 struct ttm_backend_func *func;
703
704 struct {
705 struct page *page;
706 dma_addr_t addr;
707 } dummy;
708
6ee73861 709 struct nouveau_gpuobj *sg_ctxdma;
6ee73861
BS
710 } gart_info;
711
a0af9add 712 /* nv10-nv40 tiling regions */
a5cf68b0
FJ
713 struct {
714 struct nouveau_tile_reg reg[NOUVEAU_MAX_TILE_NR];
715 spinlock_t lock;
716 } tile;
a0af9add 717
a76fb4e8
BS
718 /* VRAM/fb configuration */
719 uint64_t vram_size;
720 uint64_t vram_sys_base;
6c3d7ef2 721 u32 vram_rblock_size;
a76fb4e8
BS
722
723 uint64_t fb_phys;
724 uint64_t fb_available_size;
725 uint64_t fb_mappable_pages;
726 uint64_t fb_aper_free;
727 int fb_mtrr;
728
f869ef88
BS
729 /* BAR control (NV50-) */
730 struct nouveau_vm *bar1_vm;
731 struct nouveau_vm *bar3_vm;
732
6ee73861 733 /* G8x/G9x virtual address space */
4c136142 734 struct nouveau_vm *chan_vm;
6ee73861 735
04a39c57 736 struct nvbios vbios;
6ee73861
BS
737
738 struct nv04_mode_state mode_reg;
739 struct nv04_mode_state saved_reg;
740 uint32_t saved_vga_font[4][16384];
741 uint32_t crtc_owner;
742 uint32_t dac_users[4];
743
6ee73861 744 struct backlight_device *backlight;
6ee73861 745
6ee73861
BS
746 struct {
747 struct dentry *channel_root;
748 } debugfs;
38651674 749
8be48d92 750 struct nouveau_fbdev *nfbdev;
06415c56 751 struct apertures_struct *apertures;
6ee73861
BS
752};
753
2730723b
FJ
754static inline struct drm_nouveau_private *
755nouveau_private(struct drm_device *dev)
756{
757 return dev->dev_private;
758}
759
6ee73861
BS
760static inline struct drm_nouveau_private *
761nouveau_bdev(struct ttm_bo_device *bd)
762{
763 return container_of(bd, struct drm_nouveau_private, ttm.bdev);
764}
765
766static inline int
767nouveau_bo_ref(struct nouveau_bo *ref, struct nouveau_bo **pnvbo)
768{
769 struct nouveau_bo *prev;
770
771 if (!pnvbo)
772 return -EINVAL;
773 prev = *pnvbo;
774
775 *pnvbo = ref ? nouveau_bo(ttm_bo_reference(&ref->bo)) : NULL;
776 if (prev) {
777 struct ttm_buffer_object *bo = &prev->bo;
778
779 ttm_bo_unref(&bo);
780 }
781
782 return 0;
783}
784
6ee73861 785/* nouveau_drv.c */
de5899bd 786extern int nouveau_agpmode;
6ee73861
BS
787extern int nouveau_duallink;
788extern int nouveau_uscript_lvds;
789extern int nouveau_uscript_tmds;
790extern int nouveau_vram_pushbuf;
791extern int nouveau_vram_notify;
792extern int nouveau_fbpercrtc;
f4053509 793extern int nouveau_tv_disable;
6ee73861
BS
794extern char *nouveau_tv_norm;
795extern int nouveau_reg_debug;
796extern char *nouveau_vbios;
a1470890 797extern int nouveau_ignorelid;
a32ed69d
MK
798extern int nouveau_nofbaccel;
799extern int nouveau_noaccel;
0cba1b76 800extern int nouveau_force_post;
da647d5b 801extern int nouveau_override_conntype;
6f876986
BS
802extern char *nouveau_perflvl;
803extern int nouveau_perflvl_wr;
35fa2f2a 804extern int nouveau_msi;
0411de85 805extern int nouveau_ctxfw;
6ee73861 806
6a9ee8af
DA
807extern int nouveau_pci_suspend(struct pci_dev *pdev, pm_message_t pm_state);
808extern int nouveau_pci_resume(struct pci_dev *pdev);
809
6ee73861 810/* nouveau_state.c */
3f0a68d8 811extern int nouveau_open(struct drm_device *, struct drm_file *);
6ee73861 812extern void nouveau_preclose(struct drm_device *dev, struct drm_file *);
3f0a68d8 813extern void nouveau_postclose(struct drm_device *, struct drm_file *);
6ee73861
BS
814extern int nouveau_load(struct drm_device *, unsigned long flags);
815extern int nouveau_firstopen(struct drm_device *);
816extern void nouveau_lastclose(struct drm_device *);
817extern int nouveau_unload(struct drm_device *);
818extern int nouveau_ioctl_getparam(struct drm_device *, void *data,
819 struct drm_file *);
820extern int nouveau_ioctl_setparam(struct drm_device *, void *data,
821 struct drm_file *);
12fb9525
BS
822extern bool nouveau_wait_eq(struct drm_device *, uint64_t timeout,
823 uint32_t reg, uint32_t mask, uint32_t val);
824extern bool nouveau_wait_ne(struct drm_device *, uint64_t timeout,
825 uint32_t reg, uint32_t mask, uint32_t val);
6ee73861
BS
826extern bool nouveau_wait_for_idle(struct drm_device *);
827extern int nouveau_card_init(struct drm_device *);
6ee73861
BS
828
829/* nouveau_mem.c */
fbd2895e
BS
830extern int nouveau_mem_vram_init(struct drm_device *);
831extern void nouveau_mem_vram_fini(struct drm_device *);
832extern int nouveau_mem_gart_init(struct drm_device *);
833extern void nouveau_mem_gart_fini(struct drm_device *);
6ee73861 834extern int nouveau_mem_init_agp(struct drm_device *);
e04d8e82 835extern int nouveau_mem_reset_agp(struct drm_device *);
6ee73861 836extern void nouveau_mem_close(struct drm_device *);
60d2a88a
BS
837extern int nouveau_mem_detect(struct drm_device *);
838extern bool nouveau_mem_flags_valid(struct drm_device *, u32 tile_flags);
a5cf68b0
FJ
839extern struct nouveau_tile_reg *nv10_mem_set_tiling(
840 struct drm_device *dev, uint32_t addr, uint32_t size,
841 uint32_t pitch, uint32_t flags);
842extern void nv10_mem_put_tile_region(struct drm_device *dev,
843 struct nouveau_tile_reg *tile,
844 struct nouveau_fence *fence);
573a2a37 845extern const struct ttm_mem_type_manager_func nouveau_vram_manager;
26c0c9e3 846extern const struct ttm_mem_type_manager_func nouveau_gart_manager;
6ee73861
BS
847
848/* nouveau_notifier.c */
849extern int nouveau_notifier_init_channel(struct nouveau_channel *);
850extern void nouveau_notifier_takedown_channel(struct nouveau_channel *);
851extern int nouveau_notifier_alloc(struct nouveau_channel *, uint32_t handle,
73412c38
BS
852 int cout, uint32_t start, uint32_t end,
853 uint32_t *offset);
6ee73861
BS
854extern int nouveau_notifier_offset(struct nouveau_gpuobj *, uint32_t *);
855extern int nouveau_ioctl_notifier_alloc(struct drm_device *, void *data,
856 struct drm_file *);
857extern int nouveau_ioctl_notifier_free(struct drm_device *, void *data,
858 struct drm_file *);
859
860/* nouveau_channel.c */
861extern struct drm_ioctl_desc nouveau_ioctls[];
862extern int nouveau_max_ioctl;
863extern void nouveau_channel_cleanup(struct drm_device *, struct drm_file *);
6ee73861
BS
864extern int nouveau_channel_alloc(struct drm_device *dev,
865 struct nouveau_channel **chan,
866 struct drm_file *file_priv,
867 uint32_t fb_ctxdma, uint32_t tt_ctxdma);
cff5c133 868extern struct nouveau_channel *
feeb0aec
FJ
869nouveau_channel_get_unlocked(struct nouveau_channel *);
870extern struct nouveau_channel *
e8a863c1 871nouveau_channel_get(struct drm_file *, int id);
feeb0aec 872extern void nouveau_channel_put_unlocked(struct nouveau_channel **);
cff5c133 873extern void nouveau_channel_put(struct nouveau_channel **);
f091a3d4
FJ
874extern void nouveau_channel_ref(struct nouveau_channel *chan,
875 struct nouveau_channel **pchan);
6dccd311 876extern void nouveau_channel_idle(struct nouveau_channel *chan);
6ee73861
BS
877
878/* nouveau_object.c */
6dfdd7a6
BS
879#define NVOBJ_ENGINE_ADD(d, e, p) do { \
880 struct drm_nouveau_private *dev_priv = (d)->dev_private; \
881 dev_priv->eng[NVOBJ_ENGINE_##e] = (p); \
882} while (0)
883
884#define NVOBJ_ENGINE_DEL(d, e) do { \
885 struct drm_nouveau_private *dev_priv = (d)->dev_private; \
886 dev_priv->eng[NVOBJ_ENGINE_##e] = NULL; \
887} while (0)
888
0b89a072 889#define NVOBJ_CLASS(d, c, e) do { \
b8c157d3
BS
890 int ret = nouveau_gpuobj_class_new((d), (c), NVOBJ_ENGINE_##e); \
891 if (ret) \
892 return ret; \
71298e2f 893} while (0)
b8c157d3 894
0b89a072 895#define NVOBJ_MTHD(d, c, m, e) do { \
b8c157d3
BS
896 int ret = nouveau_gpuobj_mthd_new((d), (c), (m), (e)); \
897 if (ret) \
898 return ret; \
71298e2f 899} while (0)
b8c157d3 900
6ee73861
BS
901extern int nouveau_gpuobj_early_init(struct drm_device *);
902extern int nouveau_gpuobj_init(struct drm_device *);
903extern void nouveau_gpuobj_takedown(struct drm_device *);
6ee73861 904extern int nouveau_gpuobj_suspend(struct drm_device *dev);
6ee73861 905extern void nouveau_gpuobj_resume(struct drm_device *dev);
b8c157d3
BS
906extern int nouveau_gpuobj_class_new(struct drm_device *, u32 class, u32 eng);
907extern int nouveau_gpuobj_mthd_new(struct drm_device *, u32 class, u32 mthd,
908 int (*exec)(struct nouveau_channel *,
71298e2f 909 u32 class, u32 mthd, u32 data));
b8c157d3 910extern int nouveau_gpuobj_mthd_call(struct nouveau_channel *, u32, u32, u32);
274fec93 911extern int nouveau_gpuobj_mthd_call2(struct drm_device *, int, u32, u32, u32);
6ee73861
BS
912extern int nouveau_gpuobj_channel_init(struct nouveau_channel *,
913 uint32_t vram_h, uint32_t tt_h);
914extern void nouveau_gpuobj_channel_takedown(struct nouveau_channel *);
915extern int nouveau_gpuobj_new(struct drm_device *, struct nouveau_channel *,
916 uint32_t size, int align, uint32_t flags,
917 struct nouveau_gpuobj **);
a8eaebc6
BS
918extern void nouveau_gpuobj_ref(struct nouveau_gpuobj *,
919 struct nouveau_gpuobj **);
43efc9ce
BS
920extern int nouveau_gpuobj_new_fake(struct drm_device *, u32 pinst, u64 vinst,
921 u32 size, u32 flags,
a8eaebc6 922 struct nouveau_gpuobj **);
6ee73861
BS
923extern int nouveau_gpuobj_dma_new(struct nouveau_channel *, int class,
924 uint64_t offset, uint64_t size, int access,
925 int target, struct nouveau_gpuobj **);
ceac3099 926extern int nouveau_gpuobj_gr_new(struct nouveau_channel *, u32 handle, int class);
7f4a195f
BS
927extern int nv50_gpuobj_dma_new(struct nouveau_channel *, int class, u64 base,
928 u64 size, int target, int access, u32 type,
929 u32 comp, struct nouveau_gpuobj **pobj);
930extern void nv50_gpuobj_dma_init(struct nouveau_gpuobj *, u32 offset,
931 int class, u64 base, u64 size, int target,
932 int access, u32 type, u32 comp);
6ee73861
BS
933extern int nouveau_ioctl_grobj_alloc(struct drm_device *, void *data,
934 struct drm_file *);
935extern int nouveau_ioctl_gpuobj_free(struct drm_device *, void *data,
936 struct drm_file *);
937
938/* nouveau_irq.c */
35fa2f2a
BS
939extern int nouveau_irq_init(struct drm_device *);
940extern void nouveau_irq_fini(struct drm_device *);
6ee73861 941extern irqreturn_t nouveau_irq_handler(DRM_IRQ_ARGS);
8f8a5448
BS
942extern void nouveau_irq_register(struct drm_device *, int status_bit,
943 void (*)(struct drm_device *));
944extern void nouveau_irq_unregister(struct drm_device *, int status_bit);
6ee73861
BS
945extern void nouveau_irq_preinstall(struct drm_device *);
946extern int nouveau_irq_postinstall(struct drm_device *);
947extern void nouveau_irq_uninstall(struct drm_device *);
948
949/* nouveau_sgdma.c */
950extern int nouveau_sgdma_init(struct drm_device *);
951extern void nouveau_sgdma_takedown(struct drm_device *);
fd70b6cd
FJ
952extern uint32_t nouveau_sgdma_get_physical(struct drm_device *,
953 uint32_t offset);
6ee73861
BS
954extern struct ttm_backend *nouveau_sgdma_init_ttm(struct drm_device *);
955
956/* nouveau_debugfs.c */
957#if defined(CONFIG_DRM_NOUVEAU_DEBUG)
958extern int nouveau_debugfs_init(struct drm_minor *);
959extern void nouveau_debugfs_takedown(struct drm_minor *);
960extern int nouveau_debugfs_channel_init(struct nouveau_channel *);
961extern void nouveau_debugfs_channel_fini(struct nouveau_channel *);
962#else
963static inline int
964nouveau_debugfs_init(struct drm_minor *minor)
965{
966 return 0;
967}
968
969static inline void nouveau_debugfs_takedown(struct drm_minor *minor)
970{
971}
972
973static inline int
974nouveau_debugfs_channel_init(struct nouveau_channel *chan)
975{
976 return 0;
977}
978
979static inline void
980nouveau_debugfs_channel_fini(struct nouveau_channel *chan)
981{
982}
983#endif
984
985/* nouveau_dma.c */
75c99da6 986extern void nouveau_dma_pre_init(struct nouveau_channel *);
6ee73861 987extern int nouveau_dma_init(struct nouveau_channel *);
9a391ad8 988extern int nouveau_dma_wait(struct nouveau_channel *, int slots, int size);
6ee73861
BS
989
990/* nouveau_acpi.c */
afeb3e11 991#define ROM_BIOS_PAGE 4096
2f41a7f1 992#if defined(CONFIG_ACPI)
6a9ee8af
DA
993void nouveau_register_dsm_handler(void);
994void nouveau_unregister_dsm_handler(void);
afeb3e11
DA
995int nouveau_acpi_get_bios_chunk(uint8_t *bios, int offset, int len);
996bool nouveau_acpi_rom_supported(struct pci_dev *pdev);
a6ed76d7 997int nouveau_acpi_edid(struct drm_device *, struct drm_connector *);
8edb381d
DA
998#else
999static inline void nouveau_register_dsm_handler(void) {}
1000static inline void nouveau_unregister_dsm_handler(void) {}
afeb3e11
DA
1001static inline bool nouveau_acpi_rom_supported(struct pci_dev *pdev) { return false; }
1002static inline int nouveau_acpi_get_bios_chunk(uint8_t *bios, int offset, int len) { return -EINVAL; }
5620ba46 1003static inline int nouveau_acpi_edid(struct drm_device *dev, struct drm_connector *connector) { return -EINVAL; }
8edb381d 1004#endif
6ee73861
BS
1005
1006/* nouveau_backlight.c */
1007#ifdef CONFIG_DRM_NOUVEAU_BACKLIGHT
7eae3efa
MG
1008extern int nouveau_backlight_init(struct drm_connector *);
1009extern void nouveau_backlight_exit(struct drm_connector *);
6ee73861 1010#else
7eae3efa 1011static inline int nouveau_backlight_init(struct drm_connector *dev)
6ee73861
BS
1012{
1013 return 0;
1014}
1015
7eae3efa 1016static inline void nouveau_backlight_exit(struct drm_connector *dev) { }
6ee73861
BS
1017#endif
1018
1019/* nouveau_bios.c */
1020extern int nouveau_bios_init(struct drm_device *);
1021extern void nouveau_bios_takedown(struct drm_device *dev);
1022extern int nouveau_run_vbios_init(struct drm_device *);
1023extern void nouveau_bios_run_init_table(struct drm_device *, uint16_t table,
1024 struct dcb_entry *);
1025extern struct dcb_gpio_entry *nouveau_bios_gpio_entry(struct drm_device *,
1026 enum dcb_gpio_tag);
1027extern struct dcb_connector_table_entry *
1028nouveau_bios_connector_entry(struct drm_device *, int index);
855a95e4 1029extern u32 get_pll_register(struct drm_device *, enum pll_types);
6ee73861
BS
1030extern int get_pll_limits(struct drm_device *, uint32_t limit_match,
1031 struct pll_lims *);
1032extern int nouveau_bios_run_display_table(struct drm_device *,
1033 struct dcb_entry *,
1034 uint32_t script, int pxclk);
1035extern void *nouveau_bios_dp_table(struct drm_device *, struct dcb_entry *,
1036 int *length);
1037extern bool nouveau_bios_fp_mode(struct drm_device *, struct drm_display_mode *);
1038extern uint8_t *nouveau_bios_embedded_edid(struct drm_device *);
1039extern int nouveau_bios_parse_lvds_table(struct drm_device *, int pxclk,
1040 bool *dl, bool *if_is_24bit);
1041extern int run_tmds_table(struct drm_device *, struct dcb_entry *,
1042 int head, int pxclk);
1043extern int call_lvds_script(struct drm_device *, struct dcb_entry *, int head,
1044 enum LVDS_script, int pxclk);
1045
1046/* nouveau_ttm.c */
1047int nouveau_ttm_global_init(struct drm_nouveau_private *);
1048void nouveau_ttm_global_release(struct drm_nouveau_private *);
1049int nouveau_ttm_mmap(struct file *, struct vm_area_struct *);
1050
1051/* nouveau_dp.c */
1052int nouveau_dp_auxch(struct nouveau_i2c_chan *auxch, int cmd, int addr,
1053 uint8_t *data, int data_nr);
1054bool nouveau_dp_detect(struct drm_encoder *);
1055bool nouveau_dp_link_train(struct drm_encoder *);
1056
1057/* nv04_fb.c */
1058extern int nv04_fb_init(struct drm_device *);
1059extern void nv04_fb_takedown(struct drm_device *);
1060
1061/* nv10_fb.c */
1062extern int nv10_fb_init(struct drm_device *);
1063extern void nv10_fb_takedown(struct drm_device *);
a5cf68b0
FJ
1064extern void nv10_fb_init_tile_region(struct drm_device *dev, int i,
1065 uint32_t addr, uint32_t size,
1066 uint32_t pitch, uint32_t flags);
1067extern void nv10_fb_set_tile_region(struct drm_device *dev, int i);
1068extern void nv10_fb_free_tile_region(struct drm_device *dev, int i);
6ee73861 1069
8bded189
FJ
1070/* nv30_fb.c */
1071extern int nv30_fb_init(struct drm_device *);
1072extern void nv30_fb_takedown(struct drm_device *);
a5cf68b0
FJ
1073extern void nv30_fb_init_tile_region(struct drm_device *dev, int i,
1074 uint32_t addr, uint32_t size,
1075 uint32_t pitch, uint32_t flags);
1076extern void nv30_fb_free_tile_region(struct drm_device *dev, int i);
8bded189 1077
6ee73861
BS
1078/* nv40_fb.c */
1079extern int nv40_fb_init(struct drm_device *);
1080extern void nv40_fb_takedown(struct drm_device *);
a5cf68b0
FJ
1081extern void nv40_fb_set_tile_region(struct drm_device *dev, int i);
1082
304424e1
MK
1083/* nv50_fb.c */
1084extern int nv50_fb_init(struct drm_device *);
1085extern void nv50_fb_takedown(struct drm_device *);
6fdb383e 1086extern void nv50_fb_vm_trap(struct drm_device *, int display);
304424e1 1087
4b223eef
BS
1088/* nvc0_fb.c */
1089extern int nvc0_fb_init(struct drm_device *);
1090extern void nvc0_fb_takedown(struct drm_device *);
1091
6ee73861
BS
1092/* nv04_fifo.c */
1093extern int nv04_fifo_init(struct drm_device *);
5178d40d 1094extern void nv04_fifo_fini(struct drm_device *);
6ee73861
BS
1095extern void nv04_fifo_disable(struct drm_device *);
1096extern void nv04_fifo_enable(struct drm_device *);
1097extern bool nv04_fifo_reassign(struct drm_device *, bool);
588d7d12 1098extern bool nv04_fifo_cache_pull(struct drm_device *, bool);
6ee73861
BS
1099extern int nv04_fifo_channel_id(struct drm_device *);
1100extern int nv04_fifo_create_context(struct nouveau_channel *);
1101extern void nv04_fifo_destroy_context(struct nouveau_channel *);
1102extern int nv04_fifo_load_context(struct nouveau_channel *);
1103extern int nv04_fifo_unload_context(struct drm_device *);
5178d40d 1104extern void nv04_fifo_isr(struct drm_device *);
6ee73861
BS
1105
1106/* nv10_fifo.c */
1107extern int nv10_fifo_init(struct drm_device *);
1108extern int nv10_fifo_channel_id(struct drm_device *);
1109extern int nv10_fifo_create_context(struct nouveau_channel *);
6ee73861
BS
1110extern int nv10_fifo_load_context(struct nouveau_channel *);
1111extern int nv10_fifo_unload_context(struct drm_device *);
1112
1113/* nv40_fifo.c */
1114extern int nv40_fifo_init(struct drm_device *);
1115extern int nv40_fifo_create_context(struct nouveau_channel *);
6ee73861
BS
1116extern int nv40_fifo_load_context(struct nouveau_channel *);
1117extern int nv40_fifo_unload_context(struct drm_device *);
1118
1119/* nv50_fifo.c */
1120extern int nv50_fifo_init(struct drm_device *);
1121extern void nv50_fifo_takedown(struct drm_device *);
1122extern int nv50_fifo_channel_id(struct drm_device *);
1123extern int nv50_fifo_create_context(struct nouveau_channel *);
1124extern void nv50_fifo_destroy_context(struct nouveau_channel *);
1125extern int nv50_fifo_load_context(struct nouveau_channel *);
1126extern int nv50_fifo_unload_context(struct drm_device *);
56ac7475 1127extern void nv50_fifo_tlb_flush(struct drm_device *dev);
6ee73861 1128
4b223eef
BS
1129/* nvc0_fifo.c */
1130extern int nvc0_fifo_init(struct drm_device *);
1131extern void nvc0_fifo_takedown(struct drm_device *);
1132extern void nvc0_fifo_disable(struct drm_device *);
1133extern void nvc0_fifo_enable(struct drm_device *);
1134extern bool nvc0_fifo_reassign(struct drm_device *, bool);
4b223eef
BS
1135extern bool nvc0_fifo_cache_pull(struct drm_device *, bool);
1136extern int nvc0_fifo_channel_id(struct drm_device *);
1137extern int nvc0_fifo_create_context(struct nouveau_channel *);
1138extern void nvc0_fifo_destroy_context(struct nouveau_channel *);
1139extern int nvc0_fifo_load_context(struct nouveau_channel *);
1140extern int nvc0_fifo_unload_context(struct drm_device *);
1141
6ee73861 1142/* nv04_graph.c */
4976986b 1143extern int nv04_graph_create(struct drm_device *);
6ee73861 1144extern void nv04_graph_fifo_access(struct drm_device *, bool);
4976986b 1145extern int nv04_graph_object_new(struct nouveau_channel *, int, u32, u16);
332b242f
FJ
1146extern int nv04_graph_mthd_page_flip(struct nouveau_channel *chan,
1147 u32 class, u32 mthd, u32 data);
274fec93 1148extern struct nouveau_bitfield nv04_graph_nsource[];
6ee73861
BS
1149
1150/* nv10_graph.c */
d11db279 1151extern int nv10_graph_create(struct drm_device *);
6ee73861 1152extern struct nouveau_channel *nv10_graph_channel(struct drm_device *);
274fec93
BS
1153extern struct nouveau_bitfield nv10_graph_intr[];
1154extern struct nouveau_bitfield nv10_graph_nstatus[];
6ee73861
BS
1155
1156/* nv20_graph.c */
a0b1de84 1157extern int nv20_graph_create(struct drm_device *);
6ee73861
BS
1158
1159/* nv40_graph.c */
39c8d368 1160extern int nv40_graph_create(struct drm_device *);
054b93e4 1161extern void nv40_grctx_init(struct nouveau_grctx *);
6ee73861
BS
1162
1163/* nv50_graph.c */
2703c21a 1164extern int nv50_graph_create(struct drm_device *);
d5f3c90d 1165extern int nv50_grctx_init(struct nouveau_grctx *);
6effe393 1166extern struct nouveau_enum nv50_data_error_names[];
7ff5441e 1167extern int nv50_graph_isr_chid(struct drm_device *dev, u64 inst);
6ee73861 1168
4b223eef 1169/* nvc0_graph.c */
7a45cd19 1170extern int nvc0_graph_create(struct drm_device *);
d5a27370 1171extern int nvc0_graph_isr_chid(struct drm_device *dev, u64 inst);
4b223eef 1172
bd2e597d 1173/* nv84_crypt.c */
6dfdd7a6 1174extern int nv84_crypt_create(struct drm_device *);
bd2e597d 1175
7ff5441e
BS
1176/* nva3_copy.c */
1177extern int nva3_copy_create(struct drm_device *dev);
1178
1179/* nvc0_copy.c */
1180extern int nvc0_copy_create(struct drm_device *dev, int engine);
1181
a02ccc7f
BS
1182/* nv40_mpeg.c */
1183extern int nv40_mpeg_create(struct drm_device *dev);
1184
93187450
BS
1185/* nv50_mpeg.c */
1186extern int nv50_mpeg_create(struct drm_device *dev);
c0924326 1187
6ee73861
BS
1188/* nv04_instmem.c */
1189extern int nv04_instmem_init(struct drm_device *);
1190extern void nv04_instmem_takedown(struct drm_device *);
1191extern int nv04_instmem_suspend(struct drm_device *);
1192extern void nv04_instmem_resume(struct drm_device *);
6e32fedc
BS
1193extern int nv04_instmem_get(struct nouveau_gpuobj *, struct nouveau_channel *,
1194 u32 size, u32 align);
e41115d0
BS
1195extern void nv04_instmem_put(struct nouveau_gpuobj *);
1196extern int nv04_instmem_map(struct nouveau_gpuobj *);
1197extern void nv04_instmem_unmap(struct nouveau_gpuobj *);
f56cb86f 1198extern void nv04_instmem_flush(struct drm_device *);
6ee73861
BS
1199
1200/* nv50_instmem.c */
1201extern int nv50_instmem_init(struct drm_device *);
1202extern void nv50_instmem_takedown(struct drm_device *);
1203extern int nv50_instmem_suspend(struct drm_device *);
1204extern void nv50_instmem_resume(struct drm_device *);
6e32fedc
BS
1205extern int nv50_instmem_get(struct nouveau_gpuobj *, struct nouveau_channel *,
1206 u32 size, u32 align);
e41115d0
BS
1207extern void nv50_instmem_put(struct nouveau_gpuobj *);
1208extern int nv50_instmem_map(struct nouveau_gpuobj *);
1209extern void nv50_instmem_unmap(struct nouveau_gpuobj *);
f56cb86f 1210extern void nv50_instmem_flush(struct drm_device *);
734ee835 1211extern void nv84_instmem_flush(struct drm_device *);
6ee73861 1212
4b223eef
BS
1213/* nvc0_instmem.c */
1214extern int nvc0_instmem_init(struct drm_device *);
1215extern void nvc0_instmem_takedown(struct drm_device *);
1216extern int nvc0_instmem_suspend(struct drm_device *);
1217extern void nvc0_instmem_resume(struct drm_device *);
4b223eef 1218
6ee73861
BS
1219/* nv04_mc.c */
1220extern int nv04_mc_init(struct drm_device *);
1221extern void nv04_mc_takedown(struct drm_device *);
1222
1223/* nv40_mc.c */
1224extern int nv40_mc_init(struct drm_device *);
1225extern void nv40_mc_takedown(struct drm_device *);
1226
1227/* nv50_mc.c */
1228extern int nv50_mc_init(struct drm_device *);
1229extern void nv50_mc_takedown(struct drm_device *);
1230
1231/* nv04_timer.c */
1232extern int nv04_timer_init(struct drm_device *);
1233extern uint64_t nv04_timer_read(struct drm_device *);
1234extern void nv04_timer_takedown(struct drm_device *);
1235
1236extern long nouveau_compat_ioctl(struct file *file, unsigned int cmd,
1237 unsigned long arg);
1238
1239/* nv04_dac.c */
8f1a6086 1240extern int nv04_dac_create(struct drm_connector *, struct dcb_entry *);
11d6eb2a 1241extern uint32_t nv17_dac_sample_load(struct drm_encoder *encoder);
6ee73861
BS
1242extern int nv04_dac_output_offset(struct drm_encoder *encoder);
1243extern void nv04_dac_update_dacclk(struct drm_encoder *encoder, bool enable);
8ccfe9e0 1244extern bool nv04_dac_in_use(struct drm_encoder *encoder);
6ee73861
BS
1245
1246/* nv04_dfp.c */
8f1a6086 1247extern int nv04_dfp_create(struct drm_connector *, struct dcb_entry *);
6ee73861
BS
1248extern int nv04_dfp_get_bound_head(struct drm_device *dev, struct dcb_entry *dcbent);
1249extern void nv04_dfp_bind_head(struct drm_device *dev, struct dcb_entry *dcbent,
1250 int head, bool dl);
1251extern void nv04_dfp_disable(struct drm_device *dev, int head);
1252extern void nv04_dfp_update_fp_control(struct drm_encoder *encoder, int mode);
1253
1254/* nv04_tv.c */
1255extern int nv04_tv_identify(struct drm_device *dev, int i2c_index);
8f1a6086 1256extern int nv04_tv_create(struct drm_connector *, struct dcb_entry *);
6ee73861
BS
1257
1258/* nv17_tv.c */
8f1a6086 1259extern int nv17_tv_create(struct drm_connector *, struct dcb_entry *);
6ee73861
BS
1260
1261/* nv04_display.c */
c88c2e06
FJ
1262extern int nv04_display_early_init(struct drm_device *);
1263extern void nv04_display_late_takedown(struct drm_device *);
6ee73861 1264extern int nv04_display_create(struct drm_device *);
c88c2e06 1265extern int nv04_display_init(struct drm_device *);
6ee73861 1266extern void nv04_display_destroy(struct drm_device *);
6ee73861
BS
1267
1268/* nv04_crtc.c */
1269extern int nv04_crtc_create(struct drm_device *, int index);
1270
1271/* nouveau_bo.c */
1272extern struct ttm_bo_driver nouveau_bo_driver;
1273extern int nouveau_bo_new(struct drm_device *, struct nouveau_channel *,
1274 int size, int align, uint32_t flags,
1275 uint32_t tile_mode, uint32_t tile_flags,
d550c41e 1276 struct nouveau_bo **);
6ee73861
BS
1277extern int nouveau_bo_pin(struct nouveau_bo *, uint32_t flags);
1278extern int nouveau_bo_unpin(struct nouveau_bo *);
1279extern int nouveau_bo_map(struct nouveau_bo *);
1280extern void nouveau_bo_unmap(struct nouveau_bo *);
78ad0f7b
FJ
1281extern void nouveau_bo_placement_set(struct nouveau_bo *, uint32_t type,
1282 uint32_t busy);
6ee73861
BS
1283extern u16 nouveau_bo_rd16(struct nouveau_bo *nvbo, unsigned index);
1284extern void nouveau_bo_wr16(struct nouveau_bo *nvbo, unsigned index, u16 val);
1285extern u32 nouveau_bo_rd32(struct nouveau_bo *nvbo, unsigned index);
1286extern void nouveau_bo_wr32(struct nouveau_bo *nvbo, unsigned index, u32 val);
332b242f 1287extern void nouveau_bo_fence(struct nouveau_bo *, struct nouveau_fence *);
7a45d764
BS
1288extern int nouveau_bo_validate(struct nouveau_bo *, bool interruptible,
1289 bool no_wait_reserve, bool no_wait_gpu);
6ee73861 1290
fd2871af
BS
1291extern struct nouveau_vma *
1292nouveau_bo_vma_find(struct nouveau_bo *, struct nouveau_vm *);
1293extern int nouveau_bo_vma_add(struct nouveau_bo *, struct nouveau_vm *,
1294 struct nouveau_vma *);
1295extern void nouveau_bo_vma_del(struct nouveau_bo *, struct nouveau_vma *);
1296
6ee73861
BS
1297/* nouveau_fence.c */
1298struct nouveau_fence;
0c6c1c2f
FJ
1299extern int nouveau_fence_init(struct drm_device *);
1300extern void nouveau_fence_fini(struct drm_device *);
2730723b
FJ
1301extern int nouveau_fence_channel_init(struct nouveau_channel *);
1302extern void nouveau_fence_channel_fini(struct nouveau_channel *);
6ee73861
BS
1303extern void nouveau_fence_update(struct nouveau_channel *);
1304extern int nouveau_fence_new(struct nouveau_channel *, struct nouveau_fence **,
1305 bool emit);
1306extern int nouveau_fence_emit(struct nouveau_fence *);
8ac3891b
FJ
1307extern void nouveau_fence_work(struct nouveau_fence *fence,
1308 void (*work)(void *priv, bool signalled),
1309 void *priv);
6ee73861 1310struct nouveau_channel *nouveau_fence_channel(struct nouveau_fence *);
382d62e5
MS
1311
1312extern bool __nouveau_fence_signalled(void *obj, void *arg);
1313extern int __nouveau_fence_wait(void *obj, void *arg, bool lazy, bool intr);
1314extern int __nouveau_fence_flush(void *obj, void *arg);
1315extern void __nouveau_fence_unref(void **obj);
1316extern void *__nouveau_fence_ref(void *obj);
1317
1318static inline bool nouveau_fence_signalled(struct nouveau_fence *obj)
1319{
1320 return __nouveau_fence_signalled(obj, NULL);
1321}
1322static inline int
1323nouveau_fence_wait(struct nouveau_fence *obj, bool lazy, bool intr)
1324{
1325 return __nouveau_fence_wait(obj, NULL, lazy, intr);
1326}
2730723b 1327extern int nouveau_fence_sync(struct nouveau_fence *, struct nouveau_channel *);
382d62e5
MS
1328static inline int nouveau_fence_flush(struct nouveau_fence *obj)
1329{
1330 return __nouveau_fence_flush(obj, NULL);
1331}
1332static inline void nouveau_fence_unref(struct nouveau_fence **obj)
1333{
1334 __nouveau_fence_unref((void **)obj);
1335}
1336static inline struct nouveau_fence *nouveau_fence_ref(struct nouveau_fence *obj)
1337{
1338 return __nouveau_fence_ref(obj);
1339}
6ee73861
BS
1340
1341/* nouveau_gem.c */
f6d4e621
BS
1342extern int nouveau_gem_new(struct drm_device *, int size, int align,
1343 uint32_t domain, uint32_t tile_mode,
1344 uint32_t tile_flags, struct nouveau_bo **);
6ee73861
BS
1345extern int nouveau_gem_object_new(struct drm_gem_object *);
1346extern void nouveau_gem_object_del(struct drm_gem_object *);
639212d0
BS
1347extern int nouveau_gem_object_open(struct drm_gem_object *, struct drm_file *);
1348extern void nouveau_gem_object_close(struct drm_gem_object *,
1349 struct drm_file *);
6ee73861
BS
1350extern int nouveau_gem_ioctl_new(struct drm_device *, void *,
1351 struct drm_file *);
1352extern int nouveau_gem_ioctl_pushbuf(struct drm_device *, void *,
1353 struct drm_file *);
6ee73861
BS
1354extern int nouveau_gem_ioctl_cpu_prep(struct drm_device *, void *,
1355 struct drm_file *);
1356extern int nouveau_gem_ioctl_cpu_fini(struct drm_device *, void *,
1357 struct drm_file *);
1358extern int nouveau_gem_ioctl_info(struct drm_device *, void *,
1359 struct drm_file *);
1360
042206c0
FJ
1361/* nouveau_display.c */
1362int nouveau_vblank_enable(struct drm_device *dev, int crtc);
1363void nouveau_vblank_disable(struct drm_device *dev, int crtc);
332b242f
FJ
1364int nouveau_crtc_page_flip(struct drm_crtc *crtc, struct drm_framebuffer *fb,
1365 struct drm_pending_vblank_event *event);
1366int nouveau_finish_page_flip(struct nouveau_channel *,
1367 struct nouveau_page_flip_state *);
042206c0 1368
ee2e0131
BS
1369/* nv10_gpio.c */
1370int nv10_gpio_get(struct drm_device *dev, enum dcb_gpio_tag tag);
1371int nv10_gpio_set(struct drm_device *dev, enum dcb_gpio_tag tag, int state);
6ee73861 1372
45284162 1373/* nv50_gpio.c */
ee2e0131 1374int nv50_gpio_init(struct drm_device *dev);
2cbd4c81 1375void nv50_gpio_fini(struct drm_device *dev);
45284162
BS
1376int nv50_gpio_get(struct drm_device *dev, enum dcb_gpio_tag tag);
1377int nv50_gpio_set(struct drm_device *dev, enum dcb_gpio_tag tag, int state);
fce2bad0
BS
1378int nv50_gpio_irq_register(struct drm_device *, enum dcb_gpio_tag,
1379 void (*)(void *, int), void *);
1380void nv50_gpio_irq_unregister(struct drm_device *, enum dcb_gpio_tag,
1381 void (*)(void *, int), void *);
1382bool nv50_gpio_irq_enable(struct drm_device *, enum dcb_gpio_tag, bool on);
45284162 1383
e9ebb68b
BS
1384/* nv50_calc. */
1385int nv50_calc_pll(struct drm_device *, struct pll_lims *, int clk,
1386 int *N1, int *M1, int *N2, int *M2, int *P);
52eba8dd
BS
1387int nva3_calc_pll(struct drm_device *, struct pll_lims *,
1388 int clk, int *N, int *fN, int *M, int *P);
e9ebb68b 1389
6ee73861
BS
1390#ifndef ioread32_native
1391#ifdef __BIG_ENDIAN
1392#define ioread16_native ioread16be
1393#define iowrite16_native iowrite16be
1394#define ioread32_native ioread32be
1395#define iowrite32_native iowrite32be
1396#else /* def __BIG_ENDIAN */
1397#define ioread16_native ioread16
1398#define iowrite16_native iowrite16
1399#define ioread32_native ioread32
1400#define iowrite32_native iowrite32
1401#endif /* def __BIG_ENDIAN else */
1402#endif /* !ioread32_native */
1403
1404/* channel control reg access */
1405static inline u32 nvchan_rd32(struct nouveau_channel *chan, unsigned reg)
1406{
1407 return ioread32_native(chan->user + reg);
1408}
1409
1410static inline void nvchan_wr32(struct nouveau_channel *chan,
1411 unsigned reg, u32 val)
1412{
1413 iowrite32_native(val, chan->user + reg);
1414}
1415
1416/* register access */
1417static inline u32 nv_rd32(struct drm_device *dev, unsigned reg)
1418{
1419 struct drm_nouveau_private *dev_priv = dev->dev_private;
1420 return ioread32_native(dev_priv->mmio + reg);
1421}
1422
1423static inline void nv_wr32(struct drm_device *dev, unsigned reg, u32 val)
1424{
1425 struct drm_nouveau_private *dev_priv = dev->dev_private;
1426 iowrite32_native(val, dev_priv->mmio + reg);
1427}
1428
2a7fdb2b 1429static inline u32 nv_mask(struct drm_device *dev, u32 reg, u32 mask, u32 val)
49eed80a
BS
1430{
1431 u32 tmp = nv_rd32(dev, reg);
2a7fdb2b
BS
1432 nv_wr32(dev, reg, (tmp & ~mask) | val);
1433 return tmp;
49eed80a
BS
1434}
1435
6ee73861
BS
1436static inline u8 nv_rd08(struct drm_device *dev, unsigned reg)
1437{
1438 struct drm_nouveau_private *dev_priv = dev->dev_private;
1439 return ioread8(dev_priv->mmio + reg);
1440}
1441
1442static inline void nv_wr08(struct drm_device *dev, unsigned reg, u8 val)
1443{
1444 struct drm_nouveau_private *dev_priv = dev->dev_private;
1445 iowrite8(val, dev_priv->mmio + reg);
1446}
1447
4b5c152a 1448#define nv_wait(dev, reg, mask, val) \
12fb9525
BS
1449 nouveau_wait_eq(dev, 2000000000ULL, (reg), (mask), (val))
1450#define nv_wait_ne(dev, reg, mask, val) \
1451 nouveau_wait_ne(dev, 2000000000ULL, (reg), (mask), (val))
6ee73861
BS
1452
1453/* PRAMIN access */
1454static inline u32 nv_ri32(struct drm_device *dev, unsigned offset)
1455{
1456 struct drm_nouveau_private *dev_priv = dev->dev_private;
1457 return ioread32_native(dev_priv->ramin + offset);
1458}
1459
1460static inline void nv_wi32(struct drm_device *dev, unsigned offset, u32 val)
1461{
1462 struct drm_nouveau_private *dev_priv = dev->dev_private;
1463 iowrite32_native(val, dev_priv->ramin + offset);
1464}
1465
1466/* object access */
b3beb167
BS
1467extern u32 nv_ro32(struct nouveau_gpuobj *, u32 offset);
1468extern void nv_wo32(struct nouveau_gpuobj *, u32 offset, u32 val);
6ee73861
BS
1469
1470/*
1471 * Logging
1472 * Argument d is (struct drm_device *).
1473 */
1474#define NV_PRINTK(level, d, fmt, arg...) \
1475 printk(level "[" DRM_NAME "] " DRIVER_NAME " %s: " fmt, \
1476 pci_name(d->pdev), ##arg)
1477#ifndef NV_DEBUG_NOTRACE
1478#define NV_DEBUG(d, fmt, arg...) do { \
ef2bb506
MM
1479 if (drm_debug & DRM_UT_DRIVER) { \
1480 NV_PRINTK(KERN_DEBUG, d, "%s:%d - " fmt, __func__, \
1481 __LINE__, ##arg); \
1482 } \
1483} while (0)
1484#define NV_DEBUG_KMS(d, fmt, arg...) do { \
1485 if (drm_debug & DRM_UT_KMS) { \
6ee73861
BS
1486 NV_PRINTK(KERN_DEBUG, d, "%s:%d - " fmt, __func__, \
1487 __LINE__, ##arg); \
1488 } \
1489} while (0)
1490#else
1491#define NV_DEBUG(d, fmt, arg...) do { \
ef2bb506
MM
1492 if (drm_debug & DRM_UT_DRIVER) \
1493 NV_PRINTK(KERN_DEBUG, d, fmt, ##arg); \
1494} while (0)
1495#define NV_DEBUG_KMS(d, fmt, arg...) do { \
1496 if (drm_debug & DRM_UT_KMS) \
6ee73861
BS
1497 NV_PRINTK(KERN_DEBUG, d, fmt, ##arg); \
1498} while (0)
1499#endif
1500#define NV_ERROR(d, fmt, arg...) NV_PRINTK(KERN_ERR, d, fmt, ##arg)
1501#define NV_INFO(d, fmt, arg...) NV_PRINTK(KERN_INFO, d, fmt, ##arg)
1502#define NV_TRACEWARN(d, fmt, arg...) NV_PRINTK(KERN_NOTICE, d, fmt, ##arg)
1503#define NV_TRACE(d, fmt, arg...) NV_PRINTK(KERN_INFO, d, fmt, ##arg)
1504#define NV_WARN(d, fmt, arg...) NV_PRINTK(KERN_WARNING, d, fmt, ##arg)
1505
1506/* nouveau_reg_debug bitmask */
1507enum {
1508 NOUVEAU_REG_DEBUG_MC = 0x1,
1509 NOUVEAU_REG_DEBUG_VIDEO = 0x2,
1510 NOUVEAU_REG_DEBUG_FB = 0x4,
1511 NOUVEAU_REG_DEBUG_EXTDEV = 0x8,
1512 NOUVEAU_REG_DEBUG_CRTC = 0x10,
1513 NOUVEAU_REG_DEBUG_RAMDAC = 0x20,
1514 NOUVEAU_REG_DEBUG_VGACRTC = 0x40,
1515 NOUVEAU_REG_DEBUG_RMVIO = 0x80,
1516 NOUVEAU_REG_DEBUG_VGAATTR = 0x100,
1517 NOUVEAU_REG_DEBUG_EVO = 0x200,
1518};
1519
1520#define NV_REG_DEBUG(type, dev, fmt, arg...) do { \
1521 if (nouveau_reg_debug & NOUVEAU_REG_DEBUG_##type) \
1522 NV_PRINTK(KERN_DEBUG, dev, "%s: " fmt, __func__, ##arg); \
1523} while (0)
1524
1525static inline bool
1526nv_two_heads(struct drm_device *dev)
1527{
1528 struct drm_nouveau_private *dev_priv = dev->dev_private;
1529 const int impl = dev->pci_device & 0x0ff0;
1530
1531 if (dev_priv->card_type >= NV_10 && impl != 0x0100 &&
1532 impl != 0x0150 && impl != 0x01a0 && impl != 0x0200)
1533 return true;
1534
1535 return false;
1536}
1537
1538static inline bool
1539nv_gf4_disp_arch(struct drm_device *dev)
1540{
1541 return nv_two_heads(dev) && (dev->pci_device & 0x0ff0) != 0x0110;
1542}
1543
1544static inline bool
1545nv_two_reg_pll(struct drm_device *dev)
1546{
1547 struct drm_nouveau_private *dev_priv = dev->dev_private;
1548 const int impl = dev->pci_device & 0x0ff0;
1549
1550 if (impl == 0x0310 || impl == 0x0340 || dev_priv->card_type >= NV_40)
1551 return true;
1552 return false;
1553}
1554
acae116c
FJ
1555static inline bool
1556nv_match_device(struct drm_device *dev, unsigned device,
1557 unsigned sub_vendor, unsigned sub_device)
1558{
1559 return dev->pdev->device == device &&
1560 dev->pdev->subsystem_vendor == sub_vendor &&
1561 dev->pdev->subsystem_device == sub_device;
1562}
1563
6dfdd7a6
BS
1564static inline void *
1565nv_engine(struct drm_device *dev, int engine)
1566{
1567 struct drm_nouveau_private *dev_priv = dev->dev_private;
1568 return (void *)dev_priv->eng[engine];
1569}
1570
c693931d
BS
1571/* returns 1 if device is one of the nv4x using the 0x4497 object class,
1572 * helpful to determine a number of other hardware features
1573 */
1574static inline int
1575nv44_graph_class(struct drm_device *dev)
1576{
1577 struct drm_nouveau_private *dev_priv = dev->dev_private;
1578
1579 if ((dev_priv->chipset & 0xf0) == 0x60)
1580 return 1;
1581
1582 return !(0x0baf & (1 << (dev_priv->chipset & 0x0f)));
1583}
1584
7f4a195f 1585/* memory type/access flags, do not match hardware values */
a11c3198
BS
1586#define NV_MEM_ACCESS_RO 1
1587#define NV_MEM_ACCESS_WO 2
7f4a195f 1588#define NV_MEM_ACCESS_RW (NV_MEM_ACCESS_RO | NV_MEM_ACCESS_WO)
a11c3198
BS
1589#define NV_MEM_ACCESS_SYS 4
1590#define NV_MEM_ACCESS_VM 8
7f4a195f
BS
1591
1592#define NV_MEM_TARGET_VRAM 0
1593#define NV_MEM_TARGET_PCI 1
1594#define NV_MEM_TARGET_PCI_NOSNOOP 2
1595#define NV_MEM_TARGET_VM 3
1596#define NV_MEM_TARGET_GART 4
1597
1598#define NV_MEM_TYPE_VM 0x7f
1599#define NV_MEM_COMP_VM 0x03
1600
1601/* NV_SW object class */
f03a314b
FJ
1602#define NV_SW 0x0000506e
1603#define NV_SW_DMA_SEMAPHORE 0x00000060
1604#define NV_SW_SEMAPHORE_OFFSET 0x00000064
1605#define NV_SW_SEMAPHORE_ACQUIRE 0x00000068
1606#define NV_SW_SEMAPHORE_RELEASE 0x0000006c
8af29ccd 1607#define NV_SW_YIELD 0x00000080
f03a314b
FJ
1608#define NV_SW_DMA_VBLSEM 0x0000018c
1609#define NV_SW_VBLSEM_OFFSET 0x00000400
1610#define NV_SW_VBLSEM_RELEASE_VALUE 0x00000404
1611#define NV_SW_VBLSEM_RELEASE 0x00000408
332b242f 1612#define NV_SW_PAGE_FLIP 0x00000500
6ee73861
BS
1613
1614#endif /* __NOUVEAU_DRV_H__ */