]> git.proxmox.com Git - mirror_ubuntu-bionic-kernel.git/blame - drivers/gpu/drm/nouveau/nouveau_drv.h
drm/nouveau/pm: calculate memory timings at perflvl creation time
[mirror_ubuntu-bionic-kernel.git] / drivers / gpu / drm / nouveau / nouveau_drv.h
CommitLineData
6ee73861
BS
1/*
2 * Copyright 2005 Stephane Marchesin.
3 * All Rights Reserved.
4 *
5 * Permission is hereby granted, free of charge, to any person obtaining a
6 * copy of this software and associated documentation files (the "Software"),
7 * to deal in the Software without restriction, including without limitation
8 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
9 * and/or sell copies of the Software, and to permit persons to whom the
10 * Software is furnished to do so, subject to the following conditions:
11 *
12 * The above copyright notice and this permission notice (including the next
13 * paragraph) shall be included in all copies or substantial portions of the
14 * Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * VA LINUX SYSTEMS AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM, DAMAGES OR
20 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
22 * OTHER DEALINGS IN THE SOFTWARE.
23 */
24
25#ifndef __NOUVEAU_DRV_H__
26#define __NOUVEAU_DRV_H__
27
28#define DRIVER_AUTHOR "Stephane Marchesin"
29#define DRIVER_EMAIL "dri-devel@lists.sourceforge.net"
30
31#define DRIVER_NAME "nouveau"
32#define DRIVER_DESC "nVidia Riva/TNT/GeForce"
33#define DRIVER_DATE "20090420"
34
35#define DRIVER_MAJOR 0
36#define DRIVER_MINOR 0
a1606a95 37#define DRIVER_PATCHLEVEL 16
6ee73861
BS
38
39#define NOUVEAU_FAMILY 0x0000FFFF
40#define NOUVEAU_FLAGS 0xFFFF0000
41
42#include "ttm/ttm_bo_api.h"
43#include "ttm/ttm_bo_driver.h"
44#include "ttm/ttm_placement.h"
45#include "ttm/ttm_memory.h"
46#include "ttm/ttm_module.h"
47
48struct nouveau_fpriv {
3f0a68d8 49 spinlock_t lock;
e8a863c1 50 struct list_head channels;
fe32b16e 51 struct nouveau_vm *vm;
6ee73861
BS
52};
53
3f0a68d8
BS
54static inline struct nouveau_fpriv *
55nouveau_fpriv(struct drm_file *file_priv)
56{
57 return file_priv ? file_priv->driver_priv : NULL;
58}
59
6ee73861
BS
60#define DRM_FILE_PAGE_OFFSET (0x100000000ULL >> PAGE_SHIFT)
61
62#include "nouveau_drm.h"
63#include "nouveau_reg.h"
64#include "nouveau_bios.h"
274fec93 65#include "nouveau_util.h"
f869ef88 66
054b93e4 67struct nouveau_grctx;
d5f42394 68struct nouveau_mem;
f869ef88 69#include "nouveau_vm.h"
6ee73861
BS
70
71#define MAX_NUM_DCB_ENTRIES 16
72
73#define NOUVEAU_MAX_CHANNEL_NR 128
a0af9add 74#define NOUVEAU_MAX_TILE_NR 15
6ee73861 75
d5f42394 76struct nouveau_mem {
573a2a37
BS
77 struct drm_device *dev;
78
f869ef88 79 struct nouveau_vma bar_vma;
d2f96666 80 struct nouveau_vma vma[2];
4c74eb7f 81 u8 page_shift;
f869ef88 82
8f7286f8 83 struct drm_mm_node *tag;
573a2a37 84 struct list_head regions;
26c0c9e3 85 dma_addr_t *pages;
573a2a37
BS
86 u32 memtype;
87 u64 offset;
88 u64 size;
89};
90
a0af9add 91struct nouveau_tile_reg {
a0af9add 92 bool used;
a5cf68b0
FJ
93 uint32_t addr;
94 uint32_t limit;
95 uint32_t pitch;
87a326a3
FJ
96 uint32_t zcomp;
97 struct drm_mm_node *tag_mem;
a5cf68b0 98 struct nouveau_fence *fence;
a0af9add
FJ
99};
100
6ee73861
BS
101struct nouveau_bo {
102 struct ttm_buffer_object bo;
103 struct ttm_placement placement;
db5c8e29 104 u32 valid_domains;
6ee73861 105 u32 placements[3];
78ad0f7b 106 u32 busy_placements[3];
6ee73861
BS
107 struct ttm_bo_kmap_obj kmap;
108 struct list_head head;
109
110 /* protected by ttm_bo_reserve() */
111 struct drm_file *reserved_by;
112 struct list_head entry;
113 int pbbo_index;
a1606a95 114 bool validate_mapped;
6ee73861
BS
115
116 struct nouveau_channel *channel;
117
fd2871af 118 struct list_head vma_list;
f91bac5b 119 unsigned page_shift;
6ee73861
BS
120
121 uint32_t tile_mode;
122 uint32_t tile_flags;
a0af9add 123 struct nouveau_tile_reg *tile;
6ee73861
BS
124
125 struct drm_gem_object *gem;
6ee73861
BS
126 int pin_refcnt;
127};
128
f13b3263
FJ
129#define nouveau_bo_tile_layout(nvbo) \
130 ((nvbo)->tile_flags & NOUVEAU_GEM_TILE_LAYOUT_MASK)
131
6ee73861
BS
132static inline struct nouveau_bo *
133nouveau_bo(struct ttm_buffer_object *bo)
134{
135 return container_of(bo, struct nouveau_bo, bo);
136}
137
138static inline struct nouveau_bo *
139nouveau_gem_object(struct drm_gem_object *gem)
140{
141 return gem ? gem->driver_private : NULL;
142}
143
144/* TODO: submit equivalent to TTM generic API upstream? */
145static inline void __iomem *
146nvbo_kmap_obj_iovirtual(struct nouveau_bo *nvbo)
147{
148 bool is_iomem;
149 void __iomem *ioptr = (void __force __iomem *)ttm_kmap_obj_virtual(
150 &nvbo->kmap, &is_iomem);
151 WARN_ON_ONCE(ioptr && !is_iomem);
152 return ioptr;
153}
154
6ee73861
BS
155enum nouveau_flags {
156 NV_NFORCE = 0x10000000,
157 NV_NFORCE2 = 0x20000000
158};
159
160#define NVOBJ_ENGINE_SW 0
161#define NVOBJ_ENGINE_GR 1
6dfdd7a6 162#define NVOBJ_ENGINE_CRYPT 2
7ff5441e
BS
163#define NVOBJ_ENGINE_COPY0 3
164#define NVOBJ_ENGINE_COPY1 4
a02ccc7f 165#define NVOBJ_ENGINE_MPEG 5
8f27c543
BS
166#define NVOBJ_ENGINE_PPP NVOBJ_ENGINE_MPEG
167#define NVOBJ_ENGINE_BSP 6
168#define NVOBJ_ENGINE_VP 7
6dfdd7a6
BS
169#define NVOBJ_ENGINE_DISPLAY 15
170#define NVOBJ_ENGINE_NR 16
6ee73861 171
a11c3198 172#define NVOBJ_FLAG_DONT_MAP (1 << 0)
6ee73861
BS
173#define NVOBJ_FLAG_ZERO_ALLOC (1 << 1)
174#define NVOBJ_FLAG_ZERO_FREE (1 << 2)
34cf01bc 175#define NVOBJ_FLAG_VM (1 << 3)
c906ca0f 176#define NVOBJ_FLAG_VM_USER (1 << 4)
e41115d0
BS
177
178#define NVOBJ_CINST_GLOBAL 0xdeadbeef
179
6ee73861 180struct nouveau_gpuobj {
b3beb167 181 struct drm_device *dev;
eb9bcbdc 182 struct kref refcount;
6ee73861
BS
183 struct list_head list;
184
e41115d0 185 void *node;
dc1e5c0d 186 u32 *suspend;
6ee73861
BS
187
188 uint32_t flags;
6ee73861 189
43efc9ce 190 u32 size;
f8522fc8
BS
191 u32 pinst; /* PRAMIN BAR offset */
192 u32 cinst; /* Channel offset */
193 u64 vinst; /* VRAM address */
194 u64 linst; /* VM address */
de3a6c0a 195
6ee73861
BS
196 uint32_t engine;
197 uint32_t class;
198
199 void (*dtor)(struct drm_device *, struct nouveau_gpuobj *);
200 void *priv;
201};
202
332b242f
FJ
203struct nouveau_page_flip_state {
204 struct list_head head;
205 struct drm_pending_vblank_event *event;
206 int crtc, bpp, pitch, x, y;
207 uint64_t offset;
208};
209
e419cf09
FJ
210enum nouveau_channel_mutex_class {
211 NOUVEAU_UCHANNEL_MUTEX,
212 NOUVEAU_KCHANNEL_MUTEX
213};
214
6ee73861
BS
215struct nouveau_channel {
216 struct drm_device *dev;
e8a863c1 217 struct list_head list;
6ee73861
BS
218 int id;
219
f091a3d4
FJ
220 /* references to the channel data structure */
221 struct kref ref;
222 /* users of the hardware channel resources, the hardware
223 * context will be kicked off when it reaches zero. */
224 atomic_t users;
6a6b73f2
BS
225 struct mutex mutex;
226
6ee73861
BS
227 /* owner of this fifo */
228 struct drm_file *file_priv;
229 /* mapping of the fifo itself */
230 struct drm_local_map *map;
231
25985edc 232 /* mapping of the regs controlling the fifo */
6ee73861
BS
233 void __iomem *user;
234 uint32_t user_get;
4e03b4af 235 uint32_t user_get_hi;
6ee73861
BS
236 uint32_t user_put;
237
238 /* Fencing */
239 struct {
240 /* lock protects the pending list only */
241 spinlock_t lock;
242 struct list_head pending;
243 uint32_t sequence;
244 uint32_t sequence_ack;
047d1d3c 245 atomic_t last_sequence_irq;
d02836b4 246 struct nouveau_vma vma;
6ee73861
BS
247 } fence;
248
249 /* DMA push buffer */
a8eaebc6
BS
250 struct nouveau_gpuobj *pushbuf;
251 struct nouveau_bo *pushbuf_bo;
ce163f69 252 struct nouveau_vma pushbuf_vma;
4e03b4af 253 uint64_t pushbuf_base;
6ee73861
BS
254
255 /* Notifier memory */
256 struct nouveau_bo *notifier_bo;
0b718733 257 struct nouveau_vma notifier_vma;
b833ac26 258 struct drm_mm notifier_heap;
6ee73861
BS
259
260 /* PFIFO context */
a8eaebc6
BS
261 struct nouveau_gpuobj *ramfc;
262 struct nouveau_gpuobj *cache;
b2b09938 263 void *fifo_priv;
6ee73861 264
a82dd49f 265 /* Execution engine contexts */
6dfdd7a6 266 void *engctx[NVOBJ_ENGINE_NR];
6ee73861
BS
267
268 /* NV50 VM */
f869ef88 269 struct nouveau_vm *vm;
a8eaebc6 270 struct nouveau_gpuobj *vm_pd;
6ee73861
BS
271
272 /* Objects */
a8eaebc6
BS
273 struct nouveau_gpuobj *ramin; /* Private instmem */
274 struct drm_mm ramin_heap; /* Private PRAMIN heap */
275 struct nouveau_ramht *ramht; /* Hash table */
6ee73861
BS
276
277 /* GPU object info for stuff used in-kernel (mm_enabled) */
278 uint32_t m2mf_ntfy;
279 uint32_t vram_handle;
280 uint32_t gart_handle;
281 bool accel_done;
282
283 /* Push buffer state (only for drm's channel on !mm_enabled) */
284 struct {
285 int max;
286 int free;
287 int cur;
288 int put;
289 /* access via pushbuf_bo */
9a391ad8
BS
290
291 int ib_base;
292 int ib_max;
293 int ib_free;
294 int ib_put;
6ee73861
BS
295 } dma;
296
297 uint32_t sw_subchannel[8];
298
3d483d57 299 struct nouveau_vma dispc_vma[2];
6ee73861
BS
300 struct {
301 struct nouveau_gpuobj *vblsem;
1f6d2de2 302 uint32_t vblsem_head;
6ee73861
BS
303 uint32_t vblsem_offset;
304 uint32_t vblsem_rval;
305 struct list_head vbl_wait;
332b242f 306 struct list_head flip;
6ee73861
BS
307 } nvsw;
308
309 struct {
310 bool active;
311 char name[32];
312 struct drm_info_list info;
313 } debugfs;
314};
315
6dfdd7a6
BS
316struct nouveau_exec_engine {
317 void (*destroy)(struct drm_device *, int engine);
318 int (*init)(struct drm_device *, int engine);
6c320fef 319 int (*fini)(struct drm_device *, int engine, bool suspend);
6dfdd7a6
BS
320 int (*context_new)(struct nouveau_channel *, int engine);
321 void (*context_del)(struct nouveau_channel *, int engine);
322 int (*object_new)(struct nouveau_channel *, int engine,
323 u32 handle, u16 class);
96c50082 324 void (*set_tile_region)(struct drm_device *dev, int i);
6dfdd7a6
BS
325 void (*tlb_flush)(struct drm_device *, int engine);
326};
327
6ee73861
BS
328struct nouveau_instmem_engine {
329 void *priv;
330
331 int (*init)(struct drm_device *dev);
332 void (*takedown)(struct drm_device *dev);
333 int (*suspend)(struct drm_device *dev);
334 void (*resume)(struct drm_device *dev);
335
6e32fedc
BS
336 int (*get)(struct nouveau_gpuobj *, struct nouveau_channel *,
337 u32 size, u32 align);
e41115d0
BS
338 void (*put)(struct nouveau_gpuobj *);
339 int (*map)(struct nouveau_gpuobj *);
340 void (*unmap)(struct nouveau_gpuobj *);
341
f56cb86f 342 void (*flush)(struct drm_device *);
6ee73861
BS
343};
344
345struct nouveau_mc_engine {
346 int (*init)(struct drm_device *dev);
347 void (*takedown)(struct drm_device *dev);
348};
349
350struct nouveau_timer_engine {
351 int (*init)(struct drm_device *dev);
352 void (*takedown)(struct drm_device *dev);
353 uint64_t (*read)(struct drm_device *dev);
354};
355
356struct nouveau_fb_engine {
cb00f7c1 357 int num_tiles;
87a326a3 358 struct drm_mm tag_heap;
20f63afe 359 void *priv;
cb00f7c1 360
6ee73861
BS
361 int (*init)(struct drm_device *dev);
362 void (*takedown)(struct drm_device *dev);
cb00f7c1 363
a5cf68b0
FJ
364 void (*init_tile_region)(struct drm_device *dev, int i,
365 uint32_t addr, uint32_t size,
366 uint32_t pitch, uint32_t flags);
367 void (*set_tile_region)(struct drm_device *dev, int i);
368 void (*free_tile_region)(struct drm_device *dev, int i);
6ee73861
BS
369};
370
371struct nouveau_fifo_engine {
b2b09938 372 void *priv;
6ee73861
BS
373 int channels;
374
a8eaebc6 375 struct nouveau_gpuobj *playlist[2];
ac94a343
BS
376 int cur_playlist;
377
6ee73861
BS
378 int (*init)(struct drm_device *);
379 void (*takedown)(struct drm_device *);
380
381 void (*disable)(struct drm_device *);
382 void (*enable)(struct drm_device *);
383 bool (*reassign)(struct drm_device *, bool enable);
588d7d12 384 bool (*cache_pull)(struct drm_device *dev, bool enable);
6ee73861
BS
385
386 int (*channel_id)(struct drm_device *);
387
388 int (*create_context)(struct nouveau_channel *);
389 void (*destroy_context)(struct nouveau_channel *);
390 int (*load_context)(struct nouveau_channel *);
391 int (*unload_context)(struct drm_device *);
56ac7475 392 void (*tlb_flush)(struct drm_device *dev);
6ee73861
BS
393};
394
c88c2e06 395struct nouveau_display_engine {
ef8389a8 396 void *priv;
c88c2e06
FJ
397 int (*early_init)(struct drm_device *);
398 void (*late_takedown)(struct drm_device *);
399 int (*create)(struct drm_device *);
c88c2e06 400 void (*destroy)(struct drm_device *);
2a44e499
BS
401 int (*init)(struct drm_device *);
402 void (*fini)(struct drm_device *);
b29caa58 403
de691855
BS
404 struct drm_property *dithering_mode;
405 struct drm_property *dithering_depth;
b29caa58
BS
406 struct drm_property *underscan_property;
407 struct drm_property *underscan_hborder_property;
408 struct drm_property *underscan_vborder_property;
c88c2e06
FJ
409};
410
ee2e0131 411struct nouveau_gpio_engine {
a0b25635
BS
412 spinlock_t lock;
413 struct list_head isr;
414 int (*init)(struct drm_device *);
415 void (*fini)(struct drm_device *);
416 int (*drive)(struct drm_device *, int line, int dir, int out);
417 int (*sense)(struct drm_device *, int line);
418 void (*irq_enable)(struct drm_device *, int line, bool);
ee2e0131
BS
419};
420
330c5988 421struct nouveau_pm_voltage_level {
c3450239
BS
422 u32 voltage; /* microvolts */
423 u8 vid;
330c5988
BS
424};
425
426struct nouveau_pm_voltage {
427 bool supported;
03ce8d9e 428 u8 version;
330c5988
BS
429 u8 vid_mask;
430
431 struct nouveau_pm_voltage_level *level;
432 int nr_level;
433};
434
c7c039fd
RS
435/* Exclusive upper limits */
436#define NV_MEM_CL_DDR2_MAX 8
437#define NV_MEM_WR_DDR2_MAX 9
438#define NV_MEM_CL_DDR3_MAX 17
439#define NV_MEM_WR_DDR3_MAX 17
440#define NV_MEM_CL_GDDR3_MAX 16
441#define NV_MEM_WR_GDDR3_MAX 18
442#define NV_MEM_CL_GDDR5_MAX 21
443#define NV_MEM_WR_GDDR5_MAX 20
444
e614b2e7
MP
445struct nouveau_pm_memtiming {
446 int id;
c7c039fd
RS
447
448 u32 reg[9];
449 u32 mr[4];
450
bfb31465
RS
451 u8 tCWL;
452
c7c039fd
RS
453 u8 odt;
454 u8 drive_strength;
9a782488
RS
455};
456
ddb20055 457struct nouveau_pm_tbl_header {
9a782488
RS
458 u8 version;
459 u8 header_len;
460 u8 entry_cnt;
461 u8 entry_len;
462};
463
ddb20055 464struct nouveau_pm_tbl_entry {
2228c6fe 465 u8 tWR;
bfb31465 466 u8 tWTR;
2228c6fe 467 u8 tCL;
bfb31465 468 u8 tRC;
9a782488 469 u8 empty_4;
bfb31465 470 u8 tRFC; /* Byte 5 */
9a782488 471 u8 empty_6;
bfb31465 472 u8 tRAS; /* Byte 7 */
9a782488 473 u8 empty_8;
bfb31465
RS
474 u8 tRP; /* Byte 9 */
475 u8 tRCDRD;
476 u8 tRCDWR;
477 u8 tRRD;
478 u8 tUNK_13;
479 u8 RAM_FT1; /* 14, a bitmask of random RAM features */
480 u8 empty_15;
481 u8 tUNK_16;
482 u8 empty_17;
483 u8 tUNK_18;
484 u8 tCWL;
485 u8 tUNK_20, tUNK_21;
9a782488
RS
486};
487
330c5988
BS
488#define NOUVEAU_PM_MAX_LEVEL 8
489struct nouveau_pm_level {
490 struct device_attribute dev_attr;
491 char name[32];
492 int id;
493
494 u32 core;
495 u32 memory;
496 u32 shader;
9698b9a6
BS
497 u32 rop;
498 u32 copy;
499 u32 daemon;
4fd2847e 500 u32 vdec;
f3fbaf34 501 u32 dom6;
9698b9a6
BS
502 u32 unka0; /* nva3:nvc0 */
503 u32 hub01; /* nvc0- */
504 u32 hub06; /* nvc0- */
505 u32 hub07; /* nvc0- */
330c5988 506
3b5565dd
BS
507 u32 volt_min; /* microvolts */
508 u32 volt_max;
c3450239 509 u8 fanspeed;
aee582de
BS
510
511 u16 memscript;
e614b2e7 512 struct nouveau_pm_memtiming *timing;
330c5988
BS
513};
514
34e9d85a
MP
515struct nouveau_pm_temp_sensor_constants {
516 u16 offset_constant;
517 s16 offset_mult;
40ce4279
EV
518 s16 offset_div;
519 s16 slope_mult;
520 s16 slope_div;
34e9d85a
MP
521};
522
523struct nouveau_pm_threshold_temp {
524 s16 critical;
525 s16 down_clock;
526 s16 fan_boost;
527};
528
11b7d895 529struct nouveau_pm_fan {
bc6389e4 530 u32 percent;
11b7d895
MP
531 u32 min_duty;
532 u32 max_duty;
3f8e11e4 533 u32 pwm_freq;
b1aa5531 534 u32 pwm_divisor;
11b7d895
MP
535};
536
330c5988
BS
537struct nouveau_pm_engine {
538 struct nouveau_pm_voltage voltage;
539 struct nouveau_pm_level perflvl[NOUVEAU_PM_MAX_LEVEL];
540 int nr_perflvl;
34e9d85a
MP
541 struct nouveau_pm_temp_sensor_constants sensor_constants;
542 struct nouveau_pm_threshold_temp threshold_temp;
11b7d895 543 struct nouveau_pm_fan fan;
330c5988 544
fd99fd61 545 struct nouveau_pm_memtiming boot_timing;
330c5988
BS
546 struct nouveau_pm_level boot;
547 struct nouveau_pm_level *cur;
548
8155cac4 549 struct device *hwmon;
6032649d 550 struct notifier_block acpi_nb;
8155cac4 551
77e7da68
BS
552 int (*clocks_get)(struct drm_device *, struct nouveau_pm_level *);
553 void *(*clocks_pre)(struct drm_device *, struct nouveau_pm_level *);
dd1da8de 554 int (*clocks_set)(struct drm_device *, void *);
77e7da68 555
330c5988
BS
556 int (*voltage_get)(struct drm_device *);
557 int (*voltage_set)(struct drm_device *, int voltage);
675aac03
BS
558 int (*pwm_get)(struct drm_device *, int line, u32*, u32*);
559 int (*pwm_set)(struct drm_device *, int line, u32, u32);
8155cac4 560 int (*temp_get)(struct drm_device *);
330c5988
BS
561};
562
60d2a88a 563struct nouveau_vram_engine {
987eec10 564 struct nouveau_mm mm;
24f246ac 565
60d2a88a 566 int (*init)(struct drm_device *);
24f246ac 567 void (*takedown)(struct drm_device *dev);
60d2a88a 568 int (*get)(struct drm_device *, u64, u32 align, u32 size_nc,
d5f42394
BS
569 u32 type, struct nouveau_mem **);
570 void (*put)(struct drm_device *, struct nouveau_mem **);
60d2a88a
BS
571
572 bool (*flags_valid)(struct drm_device *, u32 tile_flags);
573};
574
6ee73861
BS
575struct nouveau_engine {
576 struct nouveau_instmem_engine instmem;
577 struct nouveau_mc_engine mc;
578 struct nouveau_timer_engine timer;
579 struct nouveau_fb_engine fb;
6ee73861 580 struct nouveau_fifo_engine fifo;
c88c2e06 581 struct nouveau_display_engine display;
ee2e0131 582 struct nouveau_gpio_engine gpio;
330c5988 583 struct nouveau_pm_engine pm;
60d2a88a 584 struct nouveau_vram_engine vram;
6ee73861
BS
585};
586
587struct nouveau_pll_vals {
588 union {
589 struct {
590#ifdef __BIG_ENDIAN
591 uint8_t N1, M1, N2, M2;
592#else
593 uint8_t M1, N1, M2, N2;
594#endif
595 };
596 struct {
597 uint16_t NM1, NM2;
598 } __attribute__((packed));
599 };
600 int log2P;
601
602 int refclk;
603};
604
605enum nv04_fp_display_regs {
606 FP_DISPLAY_END,
607 FP_TOTAL,
608 FP_CRTC,
609 FP_SYNC_START,
610 FP_SYNC_END,
611 FP_VALID_START,
612 FP_VALID_END
613};
614
615struct nv04_crtc_reg {
cbab95db 616 unsigned char MiscOutReg;
4a9f822f 617 uint8_t CRTC[0xa0];
6ee73861
BS
618 uint8_t CR58[0x10];
619 uint8_t Sequencer[5];
620 uint8_t Graphics[9];
621 uint8_t Attribute[21];
cbab95db 622 unsigned char DAC[768];
6ee73861
BS
623
624 /* PCRTC regs */
625 uint32_t fb_start;
626 uint32_t crtc_cfg;
627 uint32_t cursor_cfg;
628 uint32_t gpio_ext;
629 uint32_t crtc_830;
630 uint32_t crtc_834;
631 uint32_t crtc_850;
632 uint32_t crtc_eng_ctrl;
633
634 /* PRAMDAC regs */
635 uint32_t nv10_cursync;
636 struct nouveau_pll_vals pllvals;
637 uint32_t ramdac_gen_ctrl;
638 uint32_t ramdac_630;
639 uint32_t ramdac_634;
640 uint32_t tv_setup;
641 uint32_t tv_vtotal;
642 uint32_t tv_vskew;
643 uint32_t tv_vsync_delay;
644 uint32_t tv_htotal;
645 uint32_t tv_hskew;
646 uint32_t tv_hsync_delay;
647 uint32_t tv_hsync_delay2;
648 uint32_t fp_horiz_regs[7];
649 uint32_t fp_vert_regs[7];
650 uint32_t dither;
651 uint32_t fp_control;
652 uint32_t dither_regs[6];
653 uint32_t fp_debug_0;
654 uint32_t fp_debug_1;
655 uint32_t fp_debug_2;
656 uint32_t fp_margin_color;
657 uint32_t ramdac_8c0;
658 uint32_t ramdac_a20;
659 uint32_t ramdac_a24;
660 uint32_t ramdac_a34;
661 uint32_t ctv_regs[38];
662};
663
664struct nv04_output_reg {
665 uint32_t output;
666 int head;
667};
668
669struct nv04_mode_state {
cbab95db 670 struct nv04_crtc_reg crtc_reg[2];
6ee73861
BS
671 uint32_t pllsel;
672 uint32_t sel_clk;
6ee73861
BS
673};
674
675enum nouveau_card_type {
676 NV_04 = 0x00,
677 NV_10 = 0x10,
678 NV_20 = 0x20,
679 NV_30 = 0x30,
680 NV_40 = 0x40,
681 NV_50 = 0x50,
4b223eef 682 NV_C0 = 0xc0,
2e9733ff 683 NV_D0 = 0xd0
6ee73861
BS
684};
685
686struct drm_nouveau_private {
687 struct drm_device *dev;
aba99a84 688 bool noaccel;
6ee73861
BS
689
690 /* the card type, takes NV_* as values */
691 enum nouveau_card_type card_type;
692 /* exact chipset, derived from NV_PMC_BOOT_0 */
693 int chipset;
694 int flags;
f2cbe46f 695 u32 crystal;
6ee73861
BS
696
697 void __iomem *mmio;
5125bfd8 698
e05d7eae 699 spinlock_t ramin_lock;
6ee73861 700 void __iomem *ramin;
5125bfd8
BS
701 u32 ramin_size;
702 u32 ramin_base;
703 bool ramin_available;
e05d7eae 704 struct drm_mm ramin_heap;
6dfdd7a6 705 struct nouveau_exec_engine *eng[NVOBJ_ENGINE_NR];
e05d7eae 706 struct list_head gpuobj_list;
b8c157d3 707 struct list_head classes;
6ee73861 708
ac8fb975
BS
709 struct nouveau_bo *vga_ram;
710
35fa2f2a 711 /* interrupt handling */
8f8a5448 712 void (*irq_handler[32])(struct drm_device *);
35fa2f2a 713 bool msi_enabled;
ab838338 714
6ee73861
BS
715 struct list_head vbl_waiting;
716
717 struct {
ba4420c2 718 struct drm_global_reference mem_global_ref;
6ee73861
BS
719 struct ttm_bo_global_ref bo_global_ref;
720 struct ttm_bo_device bdev;
6ee73861
BS
721 atomic_t validate_sequence;
722 } ttm;
723
0c6c1c2f
FJ
724 struct {
725 spinlock_t lock;
726 struct drm_mm heap;
727 struct nouveau_bo *bo;
728 } fence;
729
cff5c133
BS
730 struct {
731 spinlock_t lock;
732 struct nouveau_channel *ptr[NOUVEAU_MAX_CHANNEL_NR];
733 } channels;
6ee73861
BS
734
735 struct nouveau_engine engine;
736 struct nouveau_channel *channel;
737
ff9e5279
MM
738 /* For PFIFO and PGRAPH. */
739 spinlock_t context_switch_lock;
740
04eb34a4
BS
741 /* VM/PRAMIN flush, legacy PRAMIN aperture */
742 spinlock_t vm_lock;
743
6ee73861 744 /* RAMIN configuration, RAMFC, RAMHT and RAMRO offsets */
e05c5a31
BS
745 struct nouveau_ramht *ramht;
746 struct nouveau_gpuobj *ramfc;
747 struct nouveau_gpuobj *ramro;
748
6ee73861 749 uint32_t ramin_rsvd_vram;
6ee73861 750
6ee73861
BS
751 struct {
752 enum {
753 NOUVEAU_GART_NONE = 0,
58e6c7a9
BS
754 NOUVEAU_GART_AGP, /* AGP */
755 NOUVEAU_GART_PDMA, /* paged dma object */
756 NOUVEAU_GART_HW /* on-chip gart/vm */
6ee73861
BS
757 } type;
758 uint64_t aper_base;
759 uint64_t aper_size;
760 uint64_t aper_free;
761
7948758d
BS
762 struct ttm_backend_func *func;
763
764 struct {
765 struct page *page;
766 dma_addr_t addr;
767 } dummy;
768
6ee73861 769 struct nouveau_gpuobj *sg_ctxdma;
6ee73861
BS
770 } gart_info;
771
a0af9add 772 /* nv10-nv40 tiling regions */
a5cf68b0
FJ
773 struct {
774 struct nouveau_tile_reg reg[NOUVEAU_MAX_TILE_NR];
775 spinlock_t lock;
776 } tile;
a0af9add 777
a76fb4e8 778 /* VRAM/fb configuration */
7ad2d31c
BS
779 enum {
780 NV_MEM_TYPE_UNKNOWN = 0,
781 NV_MEM_TYPE_STOLEN,
782 NV_MEM_TYPE_SGRAM,
783 NV_MEM_TYPE_SDRAM,
784 NV_MEM_TYPE_DDR1,
785 NV_MEM_TYPE_DDR2,
786 NV_MEM_TYPE_DDR3,
787 NV_MEM_TYPE_GDDR2,
788 NV_MEM_TYPE_GDDR3,
789 NV_MEM_TYPE_GDDR4,
790 NV_MEM_TYPE_GDDR5
791 } vram_type;
a76fb4e8
BS
792 uint64_t vram_size;
793 uint64_t vram_sys_base;
c7c039fd 794 bool vram_rank_B;
a76fb4e8 795
a76fb4e8
BS
796 uint64_t fb_available_size;
797 uint64_t fb_mappable_pages;
798 uint64_t fb_aper_free;
799 int fb_mtrr;
800
f869ef88
BS
801 /* BAR control (NV50-) */
802 struct nouveau_vm *bar1_vm;
803 struct nouveau_vm *bar3_vm;
804
6ee73861 805 /* G8x/G9x virtual address space */
4c136142 806 struct nouveau_vm *chan_vm;
6ee73861 807
04a39c57 808 struct nvbios vbios;
b4c26818 809 u8 *mxms;
486a45c2 810 struct list_head i2c_ports;
6ee73861
BS
811
812 struct nv04_mode_state mode_reg;
813 struct nv04_mode_state saved_reg;
814 uint32_t saved_vga_font[4][16384];
815 uint32_t crtc_owner;
816 uint32_t dac_users[4];
817
6ee73861 818 struct backlight_device *backlight;
6ee73861 819
6ee73861
BS
820 struct {
821 struct dentry *channel_root;
822 } debugfs;
38651674 823
8be48d92 824 struct nouveau_fbdev *nfbdev;
06415c56 825 struct apertures_struct *apertures;
6ee73861
BS
826};
827
2730723b
FJ
828static inline struct drm_nouveau_private *
829nouveau_private(struct drm_device *dev)
830{
831 return dev->dev_private;
832}
833
6ee73861
BS
834static inline struct drm_nouveau_private *
835nouveau_bdev(struct ttm_bo_device *bd)
836{
837 return container_of(bd, struct drm_nouveau_private, ttm.bdev);
838}
839
840static inline int
841nouveau_bo_ref(struct nouveau_bo *ref, struct nouveau_bo **pnvbo)
842{
843 struct nouveau_bo *prev;
844
845 if (!pnvbo)
846 return -EINVAL;
847 prev = *pnvbo;
848
849 *pnvbo = ref ? nouveau_bo(ttm_bo_reference(&ref->bo)) : NULL;
850 if (prev) {
851 struct ttm_buffer_object *bo = &prev->bo;
852
853 ttm_bo_unref(&bo);
854 }
855
856 return 0;
857}
858
6ee73861 859/* nouveau_drv.c */
03bc9675 860extern int nouveau_modeset;
de5899bd 861extern int nouveau_agpmode;
6ee73861
BS
862extern int nouveau_duallink;
863extern int nouveau_uscript_lvds;
864extern int nouveau_uscript_tmds;
865extern int nouveau_vram_pushbuf;
866extern int nouveau_vram_notify;
7ad2d31c 867extern char *nouveau_vram_type;
6ee73861 868extern int nouveau_fbpercrtc;
f4053509 869extern int nouveau_tv_disable;
6ee73861
BS
870extern char *nouveau_tv_norm;
871extern int nouveau_reg_debug;
872extern char *nouveau_vbios;
a1470890 873extern int nouveau_ignorelid;
a32ed69d
MK
874extern int nouveau_nofbaccel;
875extern int nouveau_noaccel;
0cba1b76 876extern int nouveau_force_post;
da647d5b 877extern int nouveau_override_conntype;
6f876986
BS
878extern char *nouveau_perflvl;
879extern int nouveau_perflvl_wr;
35fa2f2a 880extern int nouveau_msi;
0411de85 881extern int nouveau_ctxfw;
b4c26818 882extern int nouveau_mxmdcb;
6ee73861 883
6a9ee8af
DA
884extern int nouveau_pci_suspend(struct pci_dev *pdev, pm_message_t pm_state);
885extern int nouveau_pci_resume(struct pci_dev *pdev);
886
6ee73861 887/* nouveau_state.c */
3f0a68d8 888extern int nouveau_open(struct drm_device *, struct drm_file *);
6ee73861 889extern void nouveau_preclose(struct drm_device *dev, struct drm_file *);
3f0a68d8 890extern void nouveau_postclose(struct drm_device *, struct drm_file *);
6ee73861
BS
891extern int nouveau_load(struct drm_device *, unsigned long flags);
892extern int nouveau_firstopen(struct drm_device *);
893extern void nouveau_lastclose(struct drm_device *);
894extern int nouveau_unload(struct drm_device *);
895extern int nouveau_ioctl_getparam(struct drm_device *, void *data,
896 struct drm_file *);
897extern int nouveau_ioctl_setparam(struct drm_device *, void *data,
898 struct drm_file *);
12fb9525
BS
899extern bool nouveau_wait_eq(struct drm_device *, uint64_t timeout,
900 uint32_t reg, uint32_t mask, uint32_t val);
901extern bool nouveau_wait_ne(struct drm_device *, uint64_t timeout,
902 uint32_t reg, uint32_t mask, uint32_t val);
78e2933d
BS
903extern bool nouveau_wait_cb(struct drm_device *, u64 timeout,
904 bool (*cond)(void *), void *);
6ee73861
BS
905extern bool nouveau_wait_for_idle(struct drm_device *);
906extern int nouveau_card_init(struct drm_device *);
6ee73861
BS
907
908/* nouveau_mem.c */
fbd2895e
BS
909extern int nouveau_mem_vram_init(struct drm_device *);
910extern void nouveau_mem_vram_fini(struct drm_device *);
911extern int nouveau_mem_gart_init(struct drm_device *);
912extern void nouveau_mem_gart_fini(struct drm_device *);
6ee73861 913extern int nouveau_mem_init_agp(struct drm_device *);
e04d8e82 914extern int nouveau_mem_reset_agp(struct drm_device *);
6ee73861 915extern void nouveau_mem_close(struct drm_device *);
60d2a88a 916extern bool nouveau_mem_flags_valid(struct drm_device *, u32 tile_flags);
fd99fd61
BS
917extern void nouveau_mem_timing_read(struct drm_device *,
918 struct nouveau_pm_memtiming *);
919extern struct nouveau_pm_memtiming *
920nouveau_mem_timing(struct drm_device *, u32 freq);
c70c41e8 921extern int nouveau_mem_vbios_type(struct drm_device *);
a5cf68b0
FJ
922extern struct nouveau_tile_reg *nv10_mem_set_tiling(
923 struct drm_device *dev, uint32_t addr, uint32_t size,
924 uint32_t pitch, uint32_t flags);
925extern void nv10_mem_put_tile_region(struct drm_device *dev,
926 struct nouveau_tile_reg *tile,
927 struct nouveau_fence *fence);
573a2a37 928extern const struct ttm_mem_type_manager_func nouveau_vram_manager;
26c0c9e3 929extern const struct ttm_mem_type_manager_func nouveau_gart_manager;
6ee73861
BS
930
931/* nouveau_notifier.c */
932extern int nouveau_notifier_init_channel(struct nouveau_channel *);
933extern void nouveau_notifier_takedown_channel(struct nouveau_channel *);
934extern int nouveau_notifier_alloc(struct nouveau_channel *, uint32_t handle,
73412c38
BS
935 int cout, uint32_t start, uint32_t end,
936 uint32_t *offset);
6ee73861
BS
937extern int nouveau_notifier_offset(struct nouveau_gpuobj *, uint32_t *);
938extern int nouveau_ioctl_notifier_alloc(struct drm_device *, void *data,
939 struct drm_file *);
940extern int nouveau_ioctl_notifier_free(struct drm_device *, void *data,
941 struct drm_file *);
942
943/* nouveau_channel.c */
944extern struct drm_ioctl_desc nouveau_ioctls[];
945extern int nouveau_max_ioctl;
946extern void nouveau_channel_cleanup(struct drm_device *, struct drm_file *);
6ee73861
BS
947extern int nouveau_channel_alloc(struct drm_device *dev,
948 struct nouveau_channel **chan,
949 struct drm_file *file_priv,
950 uint32_t fb_ctxdma, uint32_t tt_ctxdma);
cff5c133 951extern struct nouveau_channel *
feeb0aec
FJ
952nouveau_channel_get_unlocked(struct nouveau_channel *);
953extern struct nouveau_channel *
e8a863c1 954nouveau_channel_get(struct drm_file *, int id);
feeb0aec 955extern void nouveau_channel_put_unlocked(struct nouveau_channel **);
cff5c133 956extern void nouveau_channel_put(struct nouveau_channel **);
f091a3d4
FJ
957extern void nouveau_channel_ref(struct nouveau_channel *chan,
958 struct nouveau_channel **pchan);
6dccd311 959extern void nouveau_channel_idle(struct nouveau_channel *chan);
6ee73861
BS
960
961/* nouveau_object.c */
6dfdd7a6
BS
962#define NVOBJ_ENGINE_ADD(d, e, p) do { \
963 struct drm_nouveau_private *dev_priv = (d)->dev_private; \
964 dev_priv->eng[NVOBJ_ENGINE_##e] = (p); \
965} while (0)
966
967#define NVOBJ_ENGINE_DEL(d, e) do { \
968 struct drm_nouveau_private *dev_priv = (d)->dev_private; \
969 dev_priv->eng[NVOBJ_ENGINE_##e] = NULL; \
970} while (0)
971
0b89a072 972#define NVOBJ_CLASS(d, c, e) do { \
b8c157d3
BS
973 int ret = nouveau_gpuobj_class_new((d), (c), NVOBJ_ENGINE_##e); \
974 if (ret) \
975 return ret; \
71298e2f 976} while (0)
b8c157d3 977
0b89a072 978#define NVOBJ_MTHD(d, c, m, e) do { \
b8c157d3
BS
979 int ret = nouveau_gpuobj_mthd_new((d), (c), (m), (e)); \
980 if (ret) \
981 return ret; \
71298e2f 982} while (0)
b8c157d3 983
6ee73861
BS
984extern int nouveau_gpuobj_early_init(struct drm_device *);
985extern int nouveau_gpuobj_init(struct drm_device *);
986extern void nouveau_gpuobj_takedown(struct drm_device *);
6ee73861 987extern int nouveau_gpuobj_suspend(struct drm_device *dev);
6ee73861 988extern void nouveau_gpuobj_resume(struct drm_device *dev);
b8c157d3
BS
989extern int nouveau_gpuobj_class_new(struct drm_device *, u32 class, u32 eng);
990extern int nouveau_gpuobj_mthd_new(struct drm_device *, u32 class, u32 mthd,
991 int (*exec)(struct nouveau_channel *,
71298e2f 992 u32 class, u32 mthd, u32 data));
b8c157d3 993extern int nouveau_gpuobj_mthd_call(struct nouveau_channel *, u32, u32, u32);
274fec93 994extern int nouveau_gpuobj_mthd_call2(struct drm_device *, int, u32, u32, u32);
6ee73861
BS
995extern int nouveau_gpuobj_channel_init(struct nouveau_channel *,
996 uint32_t vram_h, uint32_t tt_h);
997extern void nouveau_gpuobj_channel_takedown(struct nouveau_channel *);
998extern int nouveau_gpuobj_new(struct drm_device *, struct nouveau_channel *,
999 uint32_t size, int align, uint32_t flags,
1000 struct nouveau_gpuobj **);
a8eaebc6
BS
1001extern void nouveau_gpuobj_ref(struct nouveau_gpuobj *,
1002 struct nouveau_gpuobj **);
43efc9ce
BS
1003extern int nouveau_gpuobj_new_fake(struct drm_device *, u32 pinst, u64 vinst,
1004 u32 size, u32 flags,
a8eaebc6 1005 struct nouveau_gpuobj **);
6ee73861
BS
1006extern int nouveau_gpuobj_dma_new(struct nouveau_channel *, int class,
1007 uint64_t offset, uint64_t size, int access,
1008 int target, struct nouveau_gpuobj **);
ceac3099 1009extern int nouveau_gpuobj_gr_new(struct nouveau_channel *, u32 handle, int class);
7f4a195f
BS
1010extern int nv50_gpuobj_dma_new(struct nouveau_channel *, int class, u64 base,
1011 u64 size, int target, int access, u32 type,
1012 u32 comp, struct nouveau_gpuobj **pobj);
1013extern void nv50_gpuobj_dma_init(struct nouveau_gpuobj *, u32 offset,
1014 int class, u64 base, u64 size, int target,
1015 int access, u32 type, u32 comp);
6ee73861
BS
1016extern int nouveau_ioctl_grobj_alloc(struct drm_device *, void *data,
1017 struct drm_file *);
1018extern int nouveau_ioctl_gpuobj_free(struct drm_device *, void *data,
1019 struct drm_file *);
1020
1021/* nouveau_irq.c */
35fa2f2a
BS
1022extern int nouveau_irq_init(struct drm_device *);
1023extern void nouveau_irq_fini(struct drm_device *);
6ee73861 1024extern irqreturn_t nouveau_irq_handler(DRM_IRQ_ARGS);
8f8a5448
BS
1025extern void nouveau_irq_register(struct drm_device *, int status_bit,
1026 void (*)(struct drm_device *));
1027extern void nouveau_irq_unregister(struct drm_device *, int status_bit);
6ee73861
BS
1028extern void nouveau_irq_preinstall(struct drm_device *);
1029extern int nouveau_irq_postinstall(struct drm_device *);
1030extern void nouveau_irq_uninstall(struct drm_device *);
1031
1032/* nouveau_sgdma.c */
1033extern int nouveau_sgdma_init(struct drm_device *);
1034extern void nouveau_sgdma_takedown(struct drm_device *);
fd70b6cd
FJ
1035extern uint32_t nouveau_sgdma_get_physical(struct drm_device *,
1036 uint32_t offset);
649bf3ca
JG
1037extern struct ttm_tt *nouveau_sgdma_create_ttm(struct ttm_bo_device *bdev,
1038 unsigned long size,
1039 uint32_t page_flags,
1040 struct page *dummy_read_page);
6ee73861
BS
1041
1042/* nouveau_debugfs.c */
1043#if defined(CONFIG_DRM_NOUVEAU_DEBUG)
1044extern int nouveau_debugfs_init(struct drm_minor *);
1045extern void nouveau_debugfs_takedown(struct drm_minor *);
1046extern int nouveau_debugfs_channel_init(struct nouveau_channel *);
1047extern void nouveau_debugfs_channel_fini(struct nouveau_channel *);
1048#else
1049static inline int
1050nouveau_debugfs_init(struct drm_minor *minor)
1051{
1052 return 0;
1053}
1054
1055static inline void nouveau_debugfs_takedown(struct drm_minor *minor)
1056{
1057}
1058
1059static inline int
1060nouveau_debugfs_channel_init(struct nouveau_channel *chan)
1061{
1062 return 0;
1063}
1064
1065static inline void
1066nouveau_debugfs_channel_fini(struct nouveau_channel *chan)
1067{
1068}
1069#endif
1070
1071/* nouveau_dma.c */
75c99da6 1072extern void nouveau_dma_pre_init(struct nouveau_channel *);
6ee73861 1073extern int nouveau_dma_init(struct nouveau_channel *);
9a391ad8 1074extern int nouveau_dma_wait(struct nouveau_channel *, int slots, int size);
6ee73861
BS
1075
1076/* nouveau_acpi.c */
afeb3e11 1077#define ROM_BIOS_PAGE 4096
2f41a7f1 1078#if defined(CONFIG_ACPI)
6a9ee8af
DA
1079void nouveau_register_dsm_handler(void);
1080void nouveau_unregister_dsm_handler(void);
d099230c 1081void nouveau_switcheroo_optimus_dsm(void);
afeb3e11
DA
1082int nouveau_acpi_get_bios_chunk(uint8_t *bios, int offset, int len);
1083bool nouveau_acpi_rom_supported(struct pci_dev *pdev);
a6ed76d7 1084int nouveau_acpi_edid(struct drm_device *, struct drm_connector *);
8edb381d
DA
1085#else
1086static inline void nouveau_register_dsm_handler(void) {}
1087static inline void nouveau_unregister_dsm_handler(void) {}
d099230c 1088static inline void nouveau_switcheroo_optimus_dsm(void) {}
afeb3e11
DA
1089static inline bool nouveau_acpi_rom_supported(struct pci_dev *pdev) { return false; }
1090static inline int nouveau_acpi_get_bios_chunk(uint8_t *bios, int offset, int len) { return -EINVAL; }
5620ba46 1091static inline int nouveau_acpi_edid(struct drm_device *dev, struct drm_connector *connector) { return -EINVAL; }
8edb381d 1092#endif
6ee73861
BS
1093
1094/* nouveau_backlight.c */
1095#ifdef CONFIG_DRM_NOUVEAU_BACKLIGHT
10b461e4
BS
1096extern int nouveau_backlight_init(struct drm_device *);
1097extern void nouveau_backlight_exit(struct drm_device *);
6ee73861 1098#else
10b461e4 1099static inline int nouveau_backlight_init(struct drm_device *dev)
6ee73861
BS
1100{
1101 return 0;
1102}
1103
10b461e4 1104static inline void nouveau_backlight_exit(struct drm_device *dev) { }
6ee73861
BS
1105#endif
1106
1107/* nouveau_bios.c */
1108extern int nouveau_bios_init(struct drm_device *);
1109extern void nouveau_bios_takedown(struct drm_device *dev);
1110extern int nouveau_run_vbios_init(struct drm_device *);
1111extern void nouveau_bios_run_init_table(struct drm_device *, uint16_t table,
02e4f587 1112 struct dcb_entry *, int crtc);
59ef9742 1113extern void nouveau_bios_init_exec(struct drm_device *, uint16_t table);
6ee73861
BS
1114extern struct dcb_connector_table_entry *
1115nouveau_bios_connector_entry(struct drm_device *, int index);
855a95e4 1116extern u32 get_pll_register(struct drm_device *, enum pll_types);
6ee73861
BS
1117extern int get_pll_limits(struct drm_device *, uint32_t limit_match,
1118 struct pll_lims *);
02e4f587
BS
1119extern int nouveau_bios_run_display_table(struct drm_device *, u16 id, int clk,
1120 struct dcb_entry *, int crtc);
6ee73861
BS
1121extern bool nouveau_bios_fp_mode(struct drm_device *, struct drm_display_mode *);
1122extern uint8_t *nouveau_bios_embedded_edid(struct drm_device *);
1123extern int nouveau_bios_parse_lvds_table(struct drm_device *, int pxclk,
1124 bool *dl, bool *if_is_24bit);
1125extern int run_tmds_table(struct drm_device *, struct dcb_entry *,
1126 int head, int pxclk);
1127extern int call_lvds_script(struct drm_device *, struct dcb_entry *, int head,
1128 enum LVDS_script, int pxclk);
721b0821 1129bool bios_encoder_match(struct dcb_entry *, u32 hash);
6ee73861 1130
b4c26818
BS
1131/* nouveau_mxm.c */
1132int nouveau_mxm_init(struct drm_device *dev);
1133void nouveau_mxm_fini(struct drm_device *dev);
1134
6ee73861
BS
1135/* nouveau_ttm.c */
1136int nouveau_ttm_global_init(struct drm_nouveau_private *);
1137void nouveau_ttm_global_release(struct drm_nouveau_private *);
1138int nouveau_ttm_mmap(struct file *, struct vm_area_struct *);
1139
25575b41
BS
1140/* nouveau_hdmi.c */
1141void nouveau_hdmi_mode_set(struct drm_encoder *, struct drm_display_mode *);
1142
6ee73861
BS
1143/* nouveau_dp.c */
1144int nouveau_dp_auxch(struct nouveau_i2c_chan *auxch, int cmd, int addr,
1145 uint8_t *data, int data_nr);
1146bool nouveau_dp_detect(struct drm_encoder *);
a002fece 1147bool nouveau_dp_link_train(struct drm_encoder *, u32 datarate);
46959b77 1148void nouveau_dp_tu_update(struct drm_device *, int, int, u32, u32);
5f1800bd 1149u8 *nouveau_dp_bios_data(struct drm_device *, struct dcb_entry *, u8 **);
6ee73861
BS
1150
1151/* nv04_fb.c */
7ad2d31c 1152extern int nv04_fb_vram_init(struct drm_device *);
6ee73861
BS
1153extern int nv04_fb_init(struct drm_device *);
1154extern void nv04_fb_takedown(struct drm_device *);
1155
1156/* nv10_fb.c */
7ad2d31c
BS
1157extern int nv10_fb_vram_init(struct drm_device *dev);
1158extern int nv1a_fb_vram_init(struct drm_device *dev);
6ee73861
BS
1159extern int nv10_fb_init(struct drm_device *);
1160extern void nv10_fb_takedown(struct drm_device *);
a5cf68b0
FJ
1161extern void nv10_fb_init_tile_region(struct drm_device *dev, int i,
1162 uint32_t addr, uint32_t size,
1163 uint32_t pitch, uint32_t flags);
1164extern void nv10_fb_set_tile_region(struct drm_device *dev, int i);
1165extern void nv10_fb_free_tile_region(struct drm_device *dev, int i);
6ee73861 1166
d81c19e3
BS
1167/* nv20_fb.c */
1168extern int nv20_fb_vram_init(struct drm_device *dev);
1169extern int nv20_fb_init(struct drm_device *);
1170extern void nv20_fb_takedown(struct drm_device *);
1171extern void nv20_fb_init_tile_region(struct drm_device *dev, int i,
1172 uint32_t addr, uint32_t size,
1173 uint32_t pitch, uint32_t flags);
1174extern void nv20_fb_set_tile_region(struct drm_device *dev, int i);
1175extern void nv20_fb_free_tile_region(struct drm_device *dev, int i);
1176
8bded189
FJ
1177/* nv30_fb.c */
1178extern int nv30_fb_init(struct drm_device *);
1179extern void nv30_fb_takedown(struct drm_device *);
a5cf68b0
FJ
1180extern void nv30_fb_init_tile_region(struct drm_device *dev, int i,
1181 uint32_t addr, uint32_t size,
1182 uint32_t pitch, uint32_t flags);
1183extern void nv30_fb_free_tile_region(struct drm_device *dev, int i);
8bded189 1184
6ee73861 1185/* nv40_fb.c */
ff92a6cd 1186extern int nv40_fb_vram_init(struct drm_device *dev);
6ee73861
BS
1187extern int nv40_fb_init(struct drm_device *);
1188extern void nv40_fb_takedown(struct drm_device *);
a5cf68b0
FJ
1189extern void nv40_fb_set_tile_region(struct drm_device *dev, int i);
1190
304424e1
MK
1191/* nv50_fb.c */
1192extern int nv50_fb_init(struct drm_device *);
1193extern void nv50_fb_takedown(struct drm_device *);
6fdb383e 1194extern void nv50_fb_vm_trap(struct drm_device *, int display);
304424e1 1195
4b223eef
BS
1196/* nvc0_fb.c */
1197extern int nvc0_fb_init(struct drm_device *);
1198extern void nvc0_fb_takedown(struct drm_device *);
1199
6ee73861
BS
1200/* nv04_fifo.c */
1201extern int nv04_fifo_init(struct drm_device *);
5178d40d 1202extern void nv04_fifo_fini(struct drm_device *);
6ee73861
BS
1203extern void nv04_fifo_disable(struct drm_device *);
1204extern void nv04_fifo_enable(struct drm_device *);
1205extern bool nv04_fifo_reassign(struct drm_device *, bool);
588d7d12 1206extern bool nv04_fifo_cache_pull(struct drm_device *, bool);
6ee73861
BS
1207extern int nv04_fifo_channel_id(struct drm_device *);
1208extern int nv04_fifo_create_context(struct nouveau_channel *);
1209extern void nv04_fifo_destroy_context(struct nouveau_channel *);
1210extern int nv04_fifo_load_context(struct nouveau_channel *);
1211extern int nv04_fifo_unload_context(struct drm_device *);
5178d40d 1212extern void nv04_fifo_isr(struct drm_device *);
6ee73861
BS
1213
1214/* nv10_fifo.c */
1215extern int nv10_fifo_init(struct drm_device *);
1216extern int nv10_fifo_channel_id(struct drm_device *);
1217extern int nv10_fifo_create_context(struct nouveau_channel *);
6ee73861
BS
1218extern int nv10_fifo_load_context(struct nouveau_channel *);
1219extern int nv10_fifo_unload_context(struct drm_device *);
1220
1221/* nv40_fifo.c */
1222extern int nv40_fifo_init(struct drm_device *);
1223extern int nv40_fifo_create_context(struct nouveau_channel *);
6ee73861
BS
1224extern int nv40_fifo_load_context(struct nouveau_channel *);
1225extern int nv40_fifo_unload_context(struct drm_device *);
1226
1227/* nv50_fifo.c */
1228extern int nv50_fifo_init(struct drm_device *);
1229extern void nv50_fifo_takedown(struct drm_device *);
1230extern int nv50_fifo_channel_id(struct drm_device *);
1231extern int nv50_fifo_create_context(struct nouveau_channel *);
1232extern void nv50_fifo_destroy_context(struct nouveau_channel *);
1233extern int nv50_fifo_load_context(struct nouveau_channel *);
1234extern int nv50_fifo_unload_context(struct drm_device *);
56ac7475 1235extern void nv50_fifo_tlb_flush(struct drm_device *dev);
6ee73861 1236
4b223eef
BS
1237/* nvc0_fifo.c */
1238extern int nvc0_fifo_init(struct drm_device *);
1239extern void nvc0_fifo_takedown(struct drm_device *);
1240extern void nvc0_fifo_disable(struct drm_device *);
1241extern void nvc0_fifo_enable(struct drm_device *);
1242extern bool nvc0_fifo_reassign(struct drm_device *, bool);
4b223eef
BS
1243extern bool nvc0_fifo_cache_pull(struct drm_device *, bool);
1244extern int nvc0_fifo_channel_id(struct drm_device *);
1245extern int nvc0_fifo_create_context(struct nouveau_channel *);
1246extern void nvc0_fifo_destroy_context(struct nouveau_channel *);
1247extern int nvc0_fifo_load_context(struct nouveau_channel *);
1248extern int nvc0_fifo_unload_context(struct drm_device *);
1249
6ee73861 1250/* nv04_graph.c */
4976986b 1251extern int nv04_graph_create(struct drm_device *);
4976986b 1252extern int nv04_graph_object_new(struct nouveau_channel *, int, u32, u16);
332b242f
FJ
1253extern int nv04_graph_mthd_page_flip(struct nouveau_channel *chan,
1254 u32 class, u32 mthd, u32 data);
274fec93 1255extern struct nouveau_bitfield nv04_graph_nsource[];
6ee73861
BS
1256
1257/* nv10_graph.c */
d11db279 1258extern int nv10_graph_create(struct drm_device *);
6ee73861 1259extern struct nouveau_channel *nv10_graph_channel(struct drm_device *);
274fec93
BS
1260extern struct nouveau_bitfield nv10_graph_intr[];
1261extern struct nouveau_bitfield nv10_graph_nstatus[];
6ee73861
BS
1262
1263/* nv20_graph.c */
a0b1de84 1264extern int nv20_graph_create(struct drm_device *);
6ee73861
BS
1265
1266/* nv40_graph.c */
39c8d368 1267extern int nv40_graph_create(struct drm_device *);
054b93e4 1268extern void nv40_grctx_init(struct nouveau_grctx *);
6ee73861
BS
1269
1270/* nv50_graph.c */
2703c21a 1271extern int nv50_graph_create(struct drm_device *);
d5f3c90d 1272extern int nv50_grctx_init(struct nouveau_grctx *);
6effe393 1273extern struct nouveau_enum nv50_data_error_names[];
7ff5441e 1274extern int nv50_graph_isr_chid(struct drm_device *dev, u64 inst);
6ee73861 1275
4b223eef 1276/* nvc0_graph.c */
7a45cd19 1277extern int nvc0_graph_create(struct drm_device *);
d5a27370 1278extern int nvc0_graph_isr_chid(struct drm_device *dev, u64 inst);
4b223eef 1279
bd2e597d 1280/* nv84_crypt.c */
6dfdd7a6 1281extern int nv84_crypt_create(struct drm_device *);
bd2e597d 1282
8f27c543
BS
1283/* nv98_crypt.c */
1284extern int nv98_crypt_create(struct drm_device *dev);
1285
7ff5441e
BS
1286/* nva3_copy.c */
1287extern int nva3_copy_create(struct drm_device *dev);
1288
1289/* nvc0_copy.c */
1290extern int nvc0_copy_create(struct drm_device *dev, int engine);
1291
323dcac5
BS
1292/* nv31_mpeg.c */
1293extern int nv31_mpeg_create(struct drm_device *dev);
a02ccc7f 1294
93187450
BS
1295/* nv50_mpeg.c */
1296extern int nv50_mpeg_create(struct drm_device *dev);
c0924326 1297
8f27c543
BS
1298/* nv84_bsp.c */
1299/* nv98_bsp.c */
1300extern int nv84_bsp_create(struct drm_device *dev);
1301
1302/* nv84_vp.c */
1303/* nv98_vp.c */
1304extern int nv84_vp_create(struct drm_device *dev);
1305
1306/* nv98_ppp.c */
1307extern int nv98_ppp_create(struct drm_device *dev);
1308
6ee73861
BS
1309/* nv04_instmem.c */
1310extern int nv04_instmem_init(struct drm_device *);
1311extern void nv04_instmem_takedown(struct drm_device *);
1312extern int nv04_instmem_suspend(struct drm_device *);
1313extern void nv04_instmem_resume(struct drm_device *);
6e32fedc
BS
1314extern int nv04_instmem_get(struct nouveau_gpuobj *, struct nouveau_channel *,
1315 u32 size, u32 align);
e41115d0
BS
1316extern void nv04_instmem_put(struct nouveau_gpuobj *);
1317extern int nv04_instmem_map(struct nouveau_gpuobj *);
1318extern void nv04_instmem_unmap(struct nouveau_gpuobj *);
f56cb86f 1319extern void nv04_instmem_flush(struct drm_device *);
6ee73861
BS
1320
1321/* nv50_instmem.c */
1322extern int nv50_instmem_init(struct drm_device *);
1323extern void nv50_instmem_takedown(struct drm_device *);
1324extern int nv50_instmem_suspend(struct drm_device *);
1325extern void nv50_instmem_resume(struct drm_device *);
6e32fedc
BS
1326extern int nv50_instmem_get(struct nouveau_gpuobj *, struct nouveau_channel *,
1327 u32 size, u32 align);
e41115d0
BS
1328extern void nv50_instmem_put(struct nouveau_gpuobj *);
1329extern int nv50_instmem_map(struct nouveau_gpuobj *);
1330extern void nv50_instmem_unmap(struct nouveau_gpuobj *);
f56cb86f 1331extern void nv50_instmem_flush(struct drm_device *);
734ee835 1332extern void nv84_instmem_flush(struct drm_device *);
6ee73861 1333
4b223eef
BS
1334/* nvc0_instmem.c */
1335extern int nvc0_instmem_init(struct drm_device *);
1336extern void nvc0_instmem_takedown(struct drm_device *);
1337extern int nvc0_instmem_suspend(struct drm_device *);
1338extern void nvc0_instmem_resume(struct drm_device *);
4b223eef 1339
6ee73861
BS
1340/* nv04_mc.c */
1341extern int nv04_mc_init(struct drm_device *);
1342extern void nv04_mc_takedown(struct drm_device *);
1343
1344/* nv40_mc.c */
1345extern int nv40_mc_init(struct drm_device *);
1346extern void nv40_mc_takedown(struct drm_device *);
1347
1348/* nv50_mc.c */
1349extern int nv50_mc_init(struct drm_device *);
1350extern void nv50_mc_takedown(struct drm_device *);
1351
1352/* nv04_timer.c */
1353extern int nv04_timer_init(struct drm_device *);
1354extern uint64_t nv04_timer_read(struct drm_device *);
1355extern void nv04_timer_takedown(struct drm_device *);
1356
1357extern long nouveau_compat_ioctl(struct file *file, unsigned int cmd,
1358 unsigned long arg);
1359
1360/* nv04_dac.c */
8f1a6086 1361extern int nv04_dac_create(struct drm_connector *, struct dcb_entry *);
11d6eb2a 1362extern uint32_t nv17_dac_sample_load(struct drm_encoder *encoder);
6ee73861
BS
1363extern int nv04_dac_output_offset(struct drm_encoder *encoder);
1364extern void nv04_dac_update_dacclk(struct drm_encoder *encoder, bool enable);
8ccfe9e0 1365extern bool nv04_dac_in_use(struct drm_encoder *encoder);
6ee73861
BS
1366
1367/* nv04_dfp.c */
8f1a6086 1368extern int nv04_dfp_create(struct drm_connector *, struct dcb_entry *);
6ee73861
BS
1369extern int nv04_dfp_get_bound_head(struct drm_device *dev, struct dcb_entry *dcbent);
1370extern void nv04_dfp_bind_head(struct drm_device *dev, struct dcb_entry *dcbent,
1371 int head, bool dl);
1372extern void nv04_dfp_disable(struct drm_device *dev, int head);
1373extern void nv04_dfp_update_fp_control(struct drm_encoder *encoder, int mode);
1374
1375/* nv04_tv.c */
1376extern int nv04_tv_identify(struct drm_device *dev, int i2c_index);
8f1a6086 1377extern int nv04_tv_create(struct drm_connector *, struct dcb_entry *);
6ee73861
BS
1378
1379/* nv17_tv.c */
8f1a6086 1380extern int nv17_tv_create(struct drm_connector *, struct dcb_entry *);
6ee73861
BS
1381
1382/* nv04_display.c */
c88c2e06
FJ
1383extern int nv04_display_early_init(struct drm_device *);
1384extern void nv04_display_late_takedown(struct drm_device *);
6ee73861
BS
1385extern int nv04_display_create(struct drm_device *);
1386extern void nv04_display_destroy(struct drm_device *);
2a44e499
BS
1387extern int nv04_display_init(struct drm_device *);
1388extern void nv04_display_fini(struct drm_device *);
6ee73861 1389
26f6d88b
BS
1390/* nvd0_display.c */
1391extern int nvd0_display_create(struct drm_device *);
26f6d88b 1392extern void nvd0_display_destroy(struct drm_device *);
2a44e499
BS
1393extern int nvd0_display_init(struct drm_device *);
1394extern void nvd0_display_fini(struct drm_device *);
3376ee37
BS
1395struct nouveau_bo *nvd0_display_crtc_sema(struct drm_device *, int crtc);
1396void nvd0_display_flip_stop(struct drm_crtc *);
1397int nvd0_display_flip_next(struct drm_crtc *, struct drm_framebuffer *,
1398 struct nouveau_channel *, u32 swap_interval);
26f6d88b 1399
6ee73861
BS
1400/* nv04_crtc.c */
1401extern int nv04_crtc_create(struct drm_device *, int index);
1402
1403/* nouveau_bo.c */
1404extern struct ttm_bo_driver nouveau_bo_driver;
7375c95b
BS
1405extern int nouveau_bo_new(struct drm_device *, int size, int align,
1406 uint32_t flags, uint32_t tile_mode,
1407 uint32_t tile_flags, struct nouveau_bo **);
6ee73861
BS
1408extern int nouveau_bo_pin(struct nouveau_bo *, uint32_t flags);
1409extern int nouveau_bo_unpin(struct nouveau_bo *);
1410extern int nouveau_bo_map(struct nouveau_bo *);
1411extern void nouveau_bo_unmap(struct nouveau_bo *);
78ad0f7b
FJ
1412extern void nouveau_bo_placement_set(struct nouveau_bo *, uint32_t type,
1413 uint32_t busy);
6ee73861
BS
1414extern u16 nouveau_bo_rd16(struct nouveau_bo *nvbo, unsigned index);
1415extern void nouveau_bo_wr16(struct nouveau_bo *nvbo, unsigned index, u16 val);
1416extern u32 nouveau_bo_rd32(struct nouveau_bo *nvbo, unsigned index);
1417extern void nouveau_bo_wr32(struct nouveau_bo *nvbo, unsigned index, u32 val);
332b242f 1418extern void nouveau_bo_fence(struct nouveau_bo *, struct nouveau_fence *);
7a45d764
BS
1419extern int nouveau_bo_validate(struct nouveau_bo *, bool interruptible,
1420 bool no_wait_reserve, bool no_wait_gpu);
6ee73861 1421
fd2871af
BS
1422extern struct nouveau_vma *
1423nouveau_bo_vma_find(struct nouveau_bo *, struct nouveau_vm *);
1424extern int nouveau_bo_vma_add(struct nouveau_bo *, struct nouveau_vm *,
1425 struct nouveau_vma *);
1426extern void nouveau_bo_vma_del(struct nouveau_bo *, struct nouveau_vma *);
1427
6ee73861
BS
1428/* nouveau_fence.c */
1429struct nouveau_fence;
0c6c1c2f
FJ
1430extern int nouveau_fence_init(struct drm_device *);
1431extern void nouveau_fence_fini(struct drm_device *);
2730723b
FJ
1432extern int nouveau_fence_channel_init(struct nouveau_channel *);
1433extern void nouveau_fence_channel_fini(struct nouveau_channel *);
6ee73861
BS
1434extern void nouveau_fence_update(struct nouveau_channel *);
1435extern int nouveau_fence_new(struct nouveau_channel *, struct nouveau_fence **,
1436 bool emit);
1437extern int nouveau_fence_emit(struct nouveau_fence *);
8ac3891b
FJ
1438extern void nouveau_fence_work(struct nouveau_fence *fence,
1439 void (*work)(void *priv, bool signalled),
1440 void *priv);
6ee73861 1441struct nouveau_channel *nouveau_fence_channel(struct nouveau_fence *);
382d62e5
MS
1442
1443extern bool __nouveau_fence_signalled(void *obj, void *arg);
1444extern int __nouveau_fence_wait(void *obj, void *arg, bool lazy, bool intr);
1445extern int __nouveau_fence_flush(void *obj, void *arg);
1446extern void __nouveau_fence_unref(void **obj);
1447extern void *__nouveau_fence_ref(void *obj);
1448
1449static inline bool nouveau_fence_signalled(struct nouveau_fence *obj)
1450{
1451 return __nouveau_fence_signalled(obj, NULL);
1452}
1453static inline int
1454nouveau_fence_wait(struct nouveau_fence *obj, bool lazy, bool intr)
1455{
1456 return __nouveau_fence_wait(obj, NULL, lazy, intr);
1457}
2730723b 1458extern int nouveau_fence_sync(struct nouveau_fence *, struct nouveau_channel *);
382d62e5
MS
1459static inline int nouveau_fence_flush(struct nouveau_fence *obj)
1460{
1461 return __nouveau_fence_flush(obj, NULL);
1462}
1463static inline void nouveau_fence_unref(struct nouveau_fence **obj)
1464{
1465 __nouveau_fence_unref((void **)obj);
1466}
1467static inline struct nouveau_fence *nouveau_fence_ref(struct nouveau_fence *obj)
1468{
1469 return __nouveau_fence_ref(obj);
1470}
6ee73861
BS
1471
1472/* nouveau_gem.c */
f6d4e621
BS
1473extern int nouveau_gem_new(struct drm_device *, int size, int align,
1474 uint32_t domain, uint32_t tile_mode,
1475 uint32_t tile_flags, struct nouveau_bo **);
6ee73861
BS
1476extern int nouveau_gem_object_new(struct drm_gem_object *);
1477extern void nouveau_gem_object_del(struct drm_gem_object *);
639212d0
BS
1478extern int nouveau_gem_object_open(struct drm_gem_object *, struct drm_file *);
1479extern void nouveau_gem_object_close(struct drm_gem_object *,
1480 struct drm_file *);
6ee73861
BS
1481extern int nouveau_gem_ioctl_new(struct drm_device *, void *,
1482 struct drm_file *);
1483extern int nouveau_gem_ioctl_pushbuf(struct drm_device *, void *,
1484 struct drm_file *);
6ee73861
BS
1485extern int nouveau_gem_ioctl_cpu_prep(struct drm_device *, void *,
1486 struct drm_file *);
1487extern int nouveau_gem_ioctl_cpu_fini(struct drm_device *, void *,
1488 struct drm_file *);
1489extern int nouveau_gem_ioctl_info(struct drm_device *, void *,
1490 struct drm_file *);
1491
042206c0 1492/* nouveau_display.c */
27d5030a
BS
1493int nouveau_display_create(struct drm_device *dev);
1494void nouveau_display_destroy(struct drm_device *dev);
f62b27db
BS
1495int nouveau_display_init(struct drm_device *dev);
1496void nouveau_display_fini(struct drm_device *dev);
042206c0
FJ
1497int nouveau_vblank_enable(struct drm_device *dev, int crtc);
1498void nouveau_vblank_disable(struct drm_device *dev, int crtc);
332b242f
FJ
1499int nouveau_crtc_page_flip(struct drm_crtc *crtc, struct drm_framebuffer *fb,
1500 struct drm_pending_vblank_event *event);
1501int nouveau_finish_page_flip(struct nouveau_channel *,
1502 struct nouveau_page_flip_state *);
33dbc27f
BS
1503int nouveau_display_dumb_create(struct drm_file *, struct drm_device *,
1504 struct drm_mode_create_dumb *args);
1505int nouveau_display_dumb_map_offset(struct drm_file *, struct drm_device *,
1506 uint32_t handle, uint64_t *offset);
1507int nouveau_display_dumb_destroy(struct drm_file *, struct drm_device *,
1508 uint32_t handle);
042206c0 1509
ee2e0131 1510/* nv10_gpio.c */
a0b25635
BS
1511int nv10_gpio_init(struct drm_device *dev);
1512void nv10_gpio_fini(struct drm_device *dev);
1513int nv10_gpio_drive(struct drm_device *dev, int line, int dir, int out);
1514int nv10_gpio_sense(struct drm_device *dev, int line);
1515void nv10_gpio_irq_enable(struct drm_device *, int line, bool on);
6ee73861 1516
45284162 1517/* nv50_gpio.c */
ee2e0131 1518int nv50_gpio_init(struct drm_device *dev);
2cbd4c81 1519void nv50_gpio_fini(struct drm_device *dev);
a0b25635
BS
1520int nv50_gpio_drive(struct drm_device *dev, int line, int dir, int out);
1521int nv50_gpio_sense(struct drm_device *dev, int line);
1522void nv50_gpio_irq_enable(struct drm_device *, int line, bool on);
1523int nvd0_gpio_drive(struct drm_device *dev, int line, int dir, int out);
1524int nvd0_gpio_sense(struct drm_device *dev, int line);
1525
1526/* nv50_calc.c */
e9ebb68b
BS
1527int nv50_calc_pll(struct drm_device *, struct pll_lims *, int clk,
1528 int *N1, int *M1, int *N2, int *M2, int *P);
52eba8dd
BS
1529int nva3_calc_pll(struct drm_device *, struct pll_lims *,
1530 int clk, int *N, int *fN, int *M, int *P);
e9ebb68b 1531
6ee73861
BS
1532#ifndef ioread32_native
1533#ifdef __BIG_ENDIAN
1534#define ioread16_native ioread16be
1535#define iowrite16_native iowrite16be
1536#define ioread32_native ioread32be
1537#define iowrite32_native iowrite32be
1538#else /* def __BIG_ENDIAN */
1539#define ioread16_native ioread16
1540#define iowrite16_native iowrite16
1541#define ioread32_native ioread32
1542#define iowrite32_native iowrite32
1543#endif /* def __BIG_ENDIAN else */
1544#endif /* !ioread32_native */
1545
1546/* channel control reg access */
1547static inline u32 nvchan_rd32(struct nouveau_channel *chan, unsigned reg)
1548{
1549 return ioread32_native(chan->user + reg);
1550}
1551
1552static inline void nvchan_wr32(struct nouveau_channel *chan,
1553 unsigned reg, u32 val)
1554{
1555 iowrite32_native(val, chan->user + reg);
1556}
1557
1558/* register access */
1559static inline u32 nv_rd32(struct drm_device *dev, unsigned reg)
1560{
1561 struct drm_nouveau_private *dev_priv = dev->dev_private;
1562 return ioread32_native(dev_priv->mmio + reg);
1563}
1564
1565static inline void nv_wr32(struct drm_device *dev, unsigned reg, u32 val)
1566{
1567 struct drm_nouveau_private *dev_priv = dev->dev_private;
1568 iowrite32_native(val, dev_priv->mmio + reg);
1569}
1570
2a7fdb2b 1571static inline u32 nv_mask(struct drm_device *dev, u32 reg, u32 mask, u32 val)
49eed80a
BS
1572{
1573 u32 tmp = nv_rd32(dev, reg);
2a7fdb2b
BS
1574 nv_wr32(dev, reg, (tmp & ~mask) | val);
1575 return tmp;
49eed80a
BS
1576}
1577
6ee73861
BS
1578static inline u8 nv_rd08(struct drm_device *dev, unsigned reg)
1579{
1580 struct drm_nouveau_private *dev_priv = dev->dev_private;
1581 return ioread8(dev_priv->mmio + reg);
1582}
1583
1584static inline void nv_wr08(struct drm_device *dev, unsigned reg, u8 val)
1585{
1586 struct drm_nouveau_private *dev_priv = dev->dev_private;
1587 iowrite8(val, dev_priv->mmio + reg);
1588}
1589
4b5c152a 1590#define nv_wait(dev, reg, mask, val) \
12fb9525
BS
1591 nouveau_wait_eq(dev, 2000000000ULL, (reg), (mask), (val))
1592#define nv_wait_ne(dev, reg, mask, val) \
1593 nouveau_wait_ne(dev, 2000000000ULL, (reg), (mask), (val))
78e2933d
BS
1594#define nv_wait_cb(dev, func, data) \
1595 nouveau_wait_cb(dev, 2000000000ULL, (func), (data))
6ee73861
BS
1596
1597/* PRAMIN access */
1598static inline u32 nv_ri32(struct drm_device *dev, unsigned offset)
1599{
1600 struct drm_nouveau_private *dev_priv = dev->dev_private;
1601 return ioread32_native(dev_priv->ramin + offset);
1602}
1603
1604static inline void nv_wi32(struct drm_device *dev, unsigned offset, u32 val)
1605{
1606 struct drm_nouveau_private *dev_priv = dev->dev_private;
1607 iowrite32_native(val, dev_priv->ramin + offset);
1608}
1609
1610/* object access */
b3beb167
BS
1611extern u32 nv_ro32(struct nouveau_gpuobj *, u32 offset);
1612extern void nv_wo32(struct nouveau_gpuobj *, u32 offset, u32 val);
6ee73861
BS
1613
1614/*
1615 * Logging
1616 * Argument d is (struct drm_device *).
1617 */
1618#define NV_PRINTK(level, d, fmt, arg...) \
1619 printk(level "[" DRM_NAME "] " DRIVER_NAME " %s: " fmt, \
1620 pci_name(d->pdev), ##arg)
1621#ifndef NV_DEBUG_NOTRACE
1622#define NV_DEBUG(d, fmt, arg...) do { \
ef2bb506
MM
1623 if (drm_debug & DRM_UT_DRIVER) { \
1624 NV_PRINTK(KERN_DEBUG, d, "%s:%d - " fmt, __func__, \
1625 __LINE__, ##arg); \
1626 } \
1627} while (0)
1628#define NV_DEBUG_KMS(d, fmt, arg...) do { \
1629 if (drm_debug & DRM_UT_KMS) { \
6ee73861
BS
1630 NV_PRINTK(KERN_DEBUG, d, "%s:%d - " fmt, __func__, \
1631 __LINE__, ##arg); \
1632 } \
1633} while (0)
1634#else
1635#define NV_DEBUG(d, fmt, arg...) do { \
ef2bb506
MM
1636 if (drm_debug & DRM_UT_DRIVER) \
1637 NV_PRINTK(KERN_DEBUG, d, fmt, ##arg); \
1638} while (0)
1639#define NV_DEBUG_KMS(d, fmt, arg...) do { \
1640 if (drm_debug & DRM_UT_KMS) \
6ee73861
BS
1641 NV_PRINTK(KERN_DEBUG, d, fmt, ##arg); \
1642} while (0)
1643#endif
1644#define NV_ERROR(d, fmt, arg...) NV_PRINTK(KERN_ERR, d, fmt, ##arg)
1645#define NV_INFO(d, fmt, arg...) NV_PRINTK(KERN_INFO, d, fmt, ##arg)
1646#define NV_TRACEWARN(d, fmt, arg...) NV_PRINTK(KERN_NOTICE, d, fmt, ##arg)
1647#define NV_TRACE(d, fmt, arg...) NV_PRINTK(KERN_INFO, d, fmt, ##arg)
1648#define NV_WARN(d, fmt, arg...) NV_PRINTK(KERN_WARNING, d, fmt, ##arg)
6b5a81a2
BS
1649#define NV_WARNONCE(d, fmt, arg...) do { \
1650 static int _warned = 0; \
1651 if (!_warned) { \
1652 NV_WARN(d, fmt, ##arg); \
1653 _warned = 1; \
1654 } \
1655} while(0)
6ee73861
BS
1656
1657/* nouveau_reg_debug bitmask */
1658enum {
1659 NOUVEAU_REG_DEBUG_MC = 0x1,
1660 NOUVEAU_REG_DEBUG_VIDEO = 0x2,
1661 NOUVEAU_REG_DEBUG_FB = 0x4,
1662 NOUVEAU_REG_DEBUG_EXTDEV = 0x8,
1663 NOUVEAU_REG_DEBUG_CRTC = 0x10,
1664 NOUVEAU_REG_DEBUG_RAMDAC = 0x20,
1665 NOUVEAU_REG_DEBUG_VGACRTC = 0x40,
1666 NOUVEAU_REG_DEBUG_RMVIO = 0x80,
1667 NOUVEAU_REG_DEBUG_VGAATTR = 0x100,
1668 NOUVEAU_REG_DEBUG_EVO = 0x200,
43720133 1669 NOUVEAU_REG_DEBUG_AUXCH = 0x400
6ee73861
BS
1670};
1671
1672#define NV_REG_DEBUG(type, dev, fmt, arg...) do { \
1673 if (nouveau_reg_debug & NOUVEAU_REG_DEBUG_##type) \
1674 NV_PRINTK(KERN_DEBUG, dev, "%s: " fmt, __func__, ##arg); \
1675} while (0)
1676
1677static inline bool
1678nv_two_heads(struct drm_device *dev)
1679{
1680 struct drm_nouveau_private *dev_priv = dev->dev_private;
1681 const int impl = dev->pci_device & 0x0ff0;
1682
1683 if (dev_priv->card_type >= NV_10 && impl != 0x0100 &&
1684 impl != 0x0150 && impl != 0x01a0 && impl != 0x0200)
1685 return true;
1686
1687 return false;
1688}
1689
1690static inline bool
1691nv_gf4_disp_arch(struct drm_device *dev)
1692{
1693 return nv_two_heads(dev) && (dev->pci_device & 0x0ff0) != 0x0110;
1694}
1695
1696static inline bool
1697nv_two_reg_pll(struct drm_device *dev)
1698{
1699 struct drm_nouveau_private *dev_priv = dev->dev_private;
1700 const int impl = dev->pci_device & 0x0ff0;
1701
1702 if (impl == 0x0310 || impl == 0x0340 || dev_priv->card_type >= NV_40)
1703 return true;
1704 return false;
1705}
1706
acae116c
FJ
1707static inline bool
1708nv_match_device(struct drm_device *dev, unsigned device,
1709 unsigned sub_vendor, unsigned sub_device)
1710{
1711 return dev->pdev->device == device &&
1712 dev->pdev->subsystem_vendor == sub_vendor &&
1713 dev->pdev->subsystem_device == sub_device;
1714}
1715
6dfdd7a6
BS
1716static inline void *
1717nv_engine(struct drm_device *dev, int engine)
1718{
1719 struct drm_nouveau_private *dev_priv = dev->dev_private;
1720 return (void *)dev_priv->eng[engine];
1721}
1722
c693931d
BS
1723/* returns 1 if device is one of the nv4x using the 0x4497 object class,
1724 * helpful to determine a number of other hardware features
1725 */
1726static inline int
1727nv44_graph_class(struct drm_device *dev)
1728{
1729 struct drm_nouveau_private *dev_priv = dev->dev_private;
1730
1731 if ((dev_priv->chipset & 0xf0) == 0x60)
1732 return 1;
1733
1734 return !(0x0baf & (1 << (dev_priv->chipset & 0x0f)));
1735}
1736
7f4a195f 1737/* memory type/access flags, do not match hardware values */
a11c3198
BS
1738#define NV_MEM_ACCESS_RO 1
1739#define NV_MEM_ACCESS_WO 2
7f4a195f 1740#define NV_MEM_ACCESS_RW (NV_MEM_ACCESS_RO | NV_MEM_ACCESS_WO)
a11c3198
BS
1741#define NV_MEM_ACCESS_SYS 4
1742#define NV_MEM_ACCESS_VM 8
7f4a195f
BS
1743
1744#define NV_MEM_TARGET_VRAM 0
1745#define NV_MEM_TARGET_PCI 1
1746#define NV_MEM_TARGET_PCI_NOSNOOP 2
1747#define NV_MEM_TARGET_VM 3
1748#define NV_MEM_TARGET_GART 4
1749
1750#define NV_MEM_TYPE_VM 0x7f
1751#define NV_MEM_COMP_VM 0x03
1752
1753/* NV_SW object class */
f03a314b
FJ
1754#define NV_SW 0x0000506e
1755#define NV_SW_DMA_SEMAPHORE 0x00000060
1756#define NV_SW_SEMAPHORE_OFFSET 0x00000064
1757#define NV_SW_SEMAPHORE_ACQUIRE 0x00000068
1758#define NV_SW_SEMAPHORE_RELEASE 0x0000006c
8af29ccd 1759#define NV_SW_YIELD 0x00000080
f03a314b
FJ
1760#define NV_SW_DMA_VBLSEM 0x0000018c
1761#define NV_SW_VBLSEM_OFFSET 0x00000400
1762#define NV_SW_VBLSEM_RELEASE_VALUE 0x00000404
1763#define NV_SW_VBLSEM_RELEASE 0x00000408
332b242f 1764#define NV_SW_PAGE_FLIP 0x00000500
6ee73861
BS
1765
1766#endif /* __NOUVEAU_DRV_H__ */