]> git.proxmox.com Git - mirror_ubuntu-eoan-kernel.git/blame - drivers/gpu/drm/nouveau/nvkm/engine/device/base.c
drm/nouveau/pmu/gk104: check fuse to determine presence of PGOB
[mirror_ubuntu-eoan-kernel.git] / drivers / gpu / drm / nouveau / nvkm / engine / device / base.c
CommitLineData
9274f4a9
BS
1/*
2 * Copyright 2012 Red Hat Inc.
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice shall be included in
12 * all copies or substantial portions of the Software.
13 *
14 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
17 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
18 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20 * OTHER DEALINGS IN THE SOFTWARE.
21 *
22 * Authors: Ben Skeggs
23 */
9719047b
BS
24#include "priv.h"
25#include "acpi.h"
9274f4a9 26
9719047b 27#include <core/notify.h>
a1bfb29a 28#include <core/option.h>
d01c3092 29
a1bfb29a 30#include <subdev/bios.h>
9274f4a9
BS
31
32static DEFINE_MUTEX(nv_devices_mutex);
33static LIST_HEAD(nv_devices);
34
7974dd1b
BS
35static struct nvkm_device *
36nvkm_device_find_locked(u64 handle)
9274f4a9 37{
7974dd1b 38 struct nvkm_device *device;
9274f4a9 39 list_for_each_entry(device, &nv_devices, head) {
7974dd1b
BS
40 if (device->handle == handle)
41 return device;
9274f4a9 42 }
7974dd1b
BS
43 return NULL;
44}
45
46struct nvkm_device *
47nvkm_device_find(u64 handle)
48{
49 struct nvkm_device *device;
50 mutex_lock(&nv_devices_mutex);
51 device = nvkm_device_find_locked(handle);
9274f4a9 52 mutex_unlock(&nv_devices_mutex);
7974dd1b 53 return device;
9274f4a9
BS
54}
55
803c1787 56int
9719047b 57nvkm_device_list(u64 *name, int size)
803c1787 58{
9719047b 59 struct nvkm_device *device;
803c1787
BS
60 int nr = 0;
61 mutex_lock(&nv_devices_mutex);
62 list_for_each_entry(device, &nv_devices, head) {
63 if (nr++ < size)
64 name[nr - 1] = device->handle;
65 }
66 mutex_unlock(&nv_devices_mutex);
67 return nr;
68}
69
6cf813fb
BS
70static const struct nvkm_device_chip
71null_chipset = {
72 .name = "NULL",
46484438 73 .bios = nvkm_bios_new,
6cf813fb
BS
74};
75
76static const struct nvkm_device_chip
77nv4_chipset = {
78 .name = "NV04",
46484438 79 .bios = nvkm_bios_new,
bb23f9d7 80 .bus = nv04_bus_new,
6625f55c 81 .clk = nv04_clk_new,
151abd44 82 .devinit = nv04_devinit_new,
03c8952f 83 .fb = nv04_fb_new,
49bd8da5 84 .i2c = nv04_i2c_new,
b7a2bc18 85 .imem = nv04_instmem_new,
54dcadd5 86 .mc = nv04_mc_new,
c9582455 87 .mmu = nv04_mmu_new,
0a34fb31 88 .pci = nv04_pci_new,
31649ecf 89 .timer = nv04_timer_new,
70aa8670 90 .disp = nv04_disp_new,
bd70563f 91 .dma = nv04_dma_new,
13de7f46 92 .fifo = nv04_fifo_new,
c85ee6ca 93 .gr = nv04_gr_new,
6f41c7c5 94 .sw = nv04_sw_new,
6cf813fb
BS
95};
96
97static const struct nvkm_device_chip
98nv5_chipset = {
99 .name = "NV05",
46484438 100 .bios = nvkm_bios_new,
bb23f9d7 101 .bus = nv04_bus_new,
6625f55c 102 .clk = nv04_clk_new,
151abd44 103 .devinit = nv05_devinit_new,
03c8952f 104 .fb = nv04_fb_new,
49bd8da5 105 .i2c = nv04_i2c_new,
b7a2bc18 106 .imem = nv04_instmem_new,
54dcadd5 107 .mc = nv04_mc_new,
c9582455 108 .mmu = nv04_mmu_new,
0a34fb31 109 .pci = nv04_pci_new,
31649ecf 110 .timer = nv04_timer_new,
70aa8670 111 .disp = nv04_disp_new,
bd70563f 112 .dma = nv04_dma_new,
13de7f46 113 .fifo = nv04_fifo_new,
c85ee6ca 114 .gr = nv04_gr_new,
6f41c7c5 115 .sw = nv04_sw_new,
6cf813fb
BS
116};
117
118static const struct nvkm_device_chip
119nv10_chipset = {
120 .name = "NV10",
46484438 121 .bios = nvkm_bios_new,
bb23f9d7 122 .bus = nv04_bus_new,
6625f55c 123 .clk = nv04_clk_new,
151abd44 124 .devinit = nv10_devinit_new,
03c8952f 125 .fb = nv10_fb_new,
2ea7249f 126 .gpio = nv10_gpio_new,
49bd8da5 127 .i2c = nv04_i2c_new,
b7a2bc18 128 .imem = nv04_instmem_new,
54dcadd5 129 .mc = nv04_mc_new,
c9582455 130 .mmu = nv04_mmu_new,
0a34fb31 131 .pci = nv04_pci_new,
31649ecf 132 .timer = nv04_timer_new,
70aa8670 133 .disp = nv04_disp_new,
bd70563f 134 .dma = nv04_dma_new,
c85ee6ca 135 .gr = nv10_gr_new,
6cf813fb
BS
136};
137
138static const struct nvkm_device_chip
139nv11_chipset = {
140 .name = "NV11",
46484438 141 .bios = nvkm_bios_new,
bb23f9d7 142 .bus = nv04_bus_new,
6625f55c 143 .clk = nv04_clk_new,
151abd44 144 .devinit = nv10_devinit_new,
03c8952f 145 .fb = nv10_fb_new,
2ea7249f 146 .gpio = nv10_gpio_new,
49bd8da5 147 .i2c = nv04_i2c_new,
b7a2bc18 148 .imem = nv04_instmem_new,
54dcadd5 149 .mc = nv04_mc_new,
c9582455 150 .mmu = nv04_mmu_new,
0a34fb31 151 .pci = nv04_pci_new,
31649ecf 152 .timer = nv04_timer_new,
70aa8670 153 .disp = nv04_disp_new,
bd70563f 154 .dma = nv04_dma_new,
13de7f46 155 .fifo = nv10_fifo_new,
c85ee6ca 156 .gr = nv15_gr_new,
6f41c7c5 157 .sw = nv10_sw_new,
6cf813fb
BS
158};
159
160static const struct nvkm_device_chip
161nv15_chipset = {
162 .name = "NV15",
46484438 163 .bios = nvkm_bios_new,
bb23f9d7 164 .bus = nv04_bus_new,
6625f55c 165 .clk = nv04_clk_new,
151abd44 166 .devinit = nv10_devinit_new,
03c8952f 167 .fb = nv10_fb_new,
2ea7249f 168 .gpio = nv10_gpio_new,
49bd8da5 169 .i2c = nv04_i2c_new,
b7a2bc18 170 .imem = nv04_instmem_new,
54dcadd5 171 .mc = nv04_mc_new,
c9582455 172 .mmu = nv04_mmu_new,
0a34fb31 173 .pci = nv04_pci_new,
31649ecf 174 .timer = nv04_timer_new,
70aa8670 175 .disp = nv04_disp_new,
bd70563f 176 .dma = nv04_dma_new,
13de7f46 177 .fifo = nv10_fifo_new,
c85ee6ca 178 .gr = nv15_gr_new,
6f41c7c5 179 .sw = nv10_sw_new,
6cf813fb
BS
180};
181
182static const struct nvkm_device_chip
183nv17_chipset = {
184 .name = "NV17",
46484438 185 .bios = nvkm_bios_new,
bb23f9d7 186 .bus = nv04_bus_new,
6625f55c 187 .clk = nv04_clk_new,
151abd44 188 .devinit = nv10_devinit_new,
03c8952f 189 .fb = nv10_fb_new,
2ea7249f 190 .gpio = nv10_gpio_new,
49bd8da5 191 .i2c = nv04_i2c_new,
b7a2bc18 192 .imem = nv04_instmem_new,
54dcadd5 193 .mc = nv04_mc_new,
c9582455 194 .mmu = nv04_mmu_new,
0a34fb31 195 .pci = nv04_pci_new,
31649ecf 196 .timer = nv04_timer_new,
70aa8670 197 .disp = nv04_disp_new,
bd70563f 198 .dma = nv04_dma_new,
13de7f46 199 .fifo = nv17_fifo_new,
c85ee6ca 200 .gr = nv17_gr_new,
6f41c7c5 201 .sw = nv10_sw_new,
6cf813fb
BS
202};
203
204static const struct nvkm_device_chip
205nv18_chipset = {
206 .name = "NV18",
46484438 207 .bios = nvkm_bios_new,
bb23f9d7 208 .bus = nv04_bus_new,
6625f55c 209 .clk = nv04_clk_new,
151abd44 210 .devinit = nv10_devinit_new,
03c8952f 211 .fb = nv10_fb_new,
2ea7249f 212 .gpio = nv10_gpio_new,
49bd8da5 213 .i2c = nv04_i2c_new,
b7a2bc18 214 .imem = nv04_instmem_new,
54dcadd5 215 .mc = nv04_mc_new,
c9582455 216 .mmu = nv04_mmu_new,
0a34fb31 217 .pci = nv04_pci_new,
31649ecf 218 .timer = nv04_timer_new,
70aa8670 219 .disp = nv04_disp_new,
bd70563f 220 .dma = nv04_dma_new,
13de7f46 221 .fifo = nv17_fifo_new,
c85ee6ca 222 .gr = nv17_gr_new,
6f41c7c5 223 .sw = nv10_sw_new,
6cf813fb
BS
224};
225
226static const struct nvkm_device_chip
227nv1a_chipset = {
228 .name = "nForce",
46484438 229 .bios = nvkm_bios_new,
bb23f9d7 230 .bus = nv04_bus_new,
6625f55c 231 .clk = nv04_clk_new,
151abd44 232 .devinit = nv1a_devinit_new,
03c8952f 233 .fb = nv1a_fb_new,
2ea7249f 234 .gpio = nv10_gpio_new,
49bd8da5 235 .i2c = nv04_i2c_new,
b7a2bc18 236 .imem = nv04_instmem_new,
54dcadd5 237 .mc = nv04_mc_new,
c9582455 238 .mmu = nv04_mmu_new,
0a34fb31 239 .pci = nv04_pci_new,
31649ecf 240 .timer = nv04_timer_new,
70aa8670 241 .disp = nv04_disp_new,
bd70563f 242 .dma = nv04_dma_new,
13de7f46 243 .fifo = nv10_fifo_new,
c85ee6ca 244 .gr = nv15_gr_new,
6f41c7c5 245 .sw = nv10_sw_new,
6cf813fb
BS
246};
247
248static const struct nvkm_device_chip
249nv1f_chipset = {
250 .name = "nForce2",
46484438 251 .bios = nvkm_bios_new,
bb23f9d7 252 .bus = nv04_bus_new,
6625f55c 253 .clk = nv04_clk_new,
151abd44 254 .devinit = nv1a_devinit_new,
03c8952f 255 .fb = nv1a_fb_new,
2ea7249f 256 .gpio = nv10_gpio_new,
49bd8da5 257 .i2c = nv04_i2c_new,
b7a2bc18 258 .imem = nv04_instmem_new,
54dcadd5 259 .mc = nv04_mc_new,
c9582455 260 .mmu = nv04_mmu_new,
0a34fb31 261 .pci = nv04_pci_new,
31649ecf 262 .timer = nv04_timer_new,
70aa8670 263 .disp = nv04_disp_new,
bd70563f 264 .dma = nv04_dma_new,
13de7f46 265 .fifo = nv17_fifo_new,
c85ee6ca 266 .gr = nv17_gr_new,
6f41c7c5 267 .sw = nv10_sw_new,
6cf813fb
BS
268};
269
270static const struct nvkm_device_chip
271nv20_chipset = {
272 .name = "NV20",
46484438 273 .bios = nvkm_bios_new,
bb23f9d7 274 .bus = nv04_bus_new,
6625f55c 275 .clk = nv04_clk_new,
151abd44 276 .devinit = nv20_devinit_new,
03c8952f 277 .fb = nv20_fb_new,
2ea7249f 278 .gpio = nv10_gpio_new,
49bd8da5 279 .i2c = nv04_i2c_new,
b7a2bc18 280 .imem = nv04_instmem_new,
54dcadd5 281 .mc = nv04_mc_new,
c9582455 282 .mmu = nv04_mmu_new,
0a34fb31 283 .pci = nv04_pci_new,
31649ecf 284 .timer = nv04_timer_new,
70aa8670 285 .disp = nv04_disp_new,
bd70563f 286 .dma = nv04_dma_new,
13de7f46 287 .fifo = nv17_fifo_new,
c85ee6ca 288 .gr = nv20_gr_new,
6f41c7c5 289 .sw = nv10_sw_new,
6cf813fb
BS
290};
291
292static const struct nvkm_device_chip
293nv25_chipset = {
294 .name = "NV25",
46484438 295 .bios = nvkm_bios_new,
bb23f9d7 296 .bus = nv04_bus_new,
6625f55c 297 .clk = nv04_clk_new,
151abd44 298 .devinit = nv20_devinit_new,
03c8952f 299 .fb = nv25_fb_new,
2ea7249f 300 .gpio = nv10_gpio_new,
49bd8da5 301 .i2c = nv04_i2c_new,
b7a2bc18 302 .imem = nv04_instmem_new,
54dcadd5 303 .mc = nv04_mc_new,
c9582455 304 .mmu = nv04_mmu_new,
0a34fb31 305 .pci = nv04_pci_new,
31649ecf 306 .timer = nv04_timer_new,
70aa8670 307 .disp = nv04_disp_new,
bd70563f 308 .dma = nv04_dma_new,
13de7f46 309 .fifo = nv17_fifo_new,
c85ee6ca 310 .gr = nv25_gr_new,
6f41c7c5 311 .sw = nv10_sw_new,
6cf813fb
BS
312};
313
314static const struct nvkm_device_chip
315nv28_chipset = {
316 .name = "NV28",
46484438 317 .bios = nvkm_bios_new,
bb23f9d7 318 .bus = nv04_bus_new,
6625f55c 319 .clk = nv04_clk_new,
151abd44 320 .devinit = nv20_devinit_new,
03c8952f 321 .fb = nv25_fb_new,
2ea7249f 322 .gpio = nv10_gpio_new,
49bd8da5 323 .i2c = nv04_i2c_new,
b7a2bc18 324 .imem = nv04_instmem_new,
54dcadd5 325 .mc = nv04_mc_new,
c9582455 326 .mmu = nv04_mmu_new,
0a34fb31 327 .pci = nv04_pci_new,
31649ecf 328 .timer = nv04_timer_new,
70aa8670 329 .disp = nv04_disp_new,
bd70563f 330 .dma = nv04_dma_new,
13de7f46 331 .fifo = nv17_fifo_new,
c85ee6ca 332 .gr = nv25_gr_new,
6f41c7c5 333 .sw = nv10_sw_new,
6cf813fb
BS
334};
335
336static const struct nvkm_device_chip
337nv2a_chipset = {
338 .name = "NV2A",
46484438 339 .bios = nvkm_bios_new,
bb23f9d7 340 .bus = nv04_bus_new,
6625f55c 341 .clk = nv04_clk_new,
151abd44 342 .devinit = nv20_devinit_new,
03c8952f 343 .fb = nv25_fb_new,
2ea7249f 344 .gpio = nv10_gpio_new,
49bd8da5 345 .i2c = nv04_i2c_new,
b7a2bc18 346 .imem = nv04_instmem_new,
54dcadd5 347 .mc = nv04_mc_new,
c9582455 348 .mmu = nv04_mmu_new,
0a34fb31 349 .pci = nv04_pci_new,
31649ecf 350 .timer = nv04_timer_new,
70aa8670 351 .disp = nv04_disp_new,
bd70563f 352 .dma = nv04_dma_new,
13de7f46 353 .fifo = nv17_fifo_new,
c85ee6ca 354 .gr = nv2a_gr_new,
6f41c7c5 355 .sw = nv10_sw_new,
6cf813fb
BS
356};
357
358static const struct nvkm_device_chip
359nv30_chipset = {
360 .name = "NV30",
46484438 361 .bios = nvkm_bios_new,
bb23f9d7 362 .bus = nv04_bus_new,
6625f55c 363 .clk = nv04_clk_new,
151abd44 364 .devinit = nv20_devinit_new,
03c8952f 365 .fb = nv30_fb_new,
2ea7249f 366 .gpio = nv10_gpio_new,
49bd8da5 367 .i2c = nv04_i2c_new,
b7a2bc18 368 .imem = nv04_instmem_new,
54dcadd5 369 .mc = nv04_mc_new,
c9582455 370 .mmu = nv04_mmu_new,
0a34fb31 371 .pci = nv04_pci_new,
31649ecf 372 .timer = nv04_timer_new,
70aa8670 373 .disp = nv04_disp_new,
bd70563f 374 .dma = nv04_dma_new,
13de7f46 375 .fifo = nv17_fifo_new,
c85ee6ca 376 .gr = nv30_gr_new,
6f41c7c5 377 .sw = nv10_sw_new,
6cf813fb
BS
378};
379
380static const struct nvkm_device_chip
381nv31_chipset = {
382 .name = "NV31",
46484438 383 .bios = nvkm_bios_new,
bb23f9d7 384 .bus = nv31_bus_new,
6625f55c 385 .clk = nv04_clk_new,
151abd44 386 .devinit = nv20_devinit_new,
03c8952f 387 .fb = nv30_fb_new,
2ea7249f 388 .gpio = nv10_gpio_new,
49bd8da5 389 .i2c = nv04_i2c_new,
b7a2bc18 390 .imem = nv04_instmem_new,
54dcadd5 391 .mc = nv04_mc_new,
c9582455 392 .mmu = nv04_mmu_new,
0a34fb31 393 .pci = nv04_pci_new,
31649ecf 394 .timer = nv04_timer_new,
70aa8670 395 .disp = nv04_disp_new,
bd70563f 396 .dma = nv04_dma_new,
13de7f46 397 .fifo = nv17_fifo_new,
c85ee6ca 398 .gr = nv30_gr_new,
7624fc01 399 .mpeg = nv31_mpeg_new,
6f41c7c5 400 .sw = nv10_sw_new,
6cf813fb
BS
401};
402
403static const struct nvkm_device_chip
404nv34_chipset = {
405 .name = "NV34",
46484438 406 .bios = nvkm_bios_new,
bb23f9d7 407 .bus = nv31_bus_new,
6625f55c 408 .clk = nv04_clk_new,
151abd44 409 .devinit = nv10_devinit_new,
03c8952f 410 .fb = nv10_fb_new,
2ea7249f 411 .gpio = nv10_gpio_new,
49bd8da5 412 .i2c = nv04_i2c_new,
b7a2bc18 413 .imem = nv04_instmem_new,
54dcadd5 414 .mc = nv04_mc_new,
c9582455 415 .mmu = nv04_mmu_new,
0a34fb31 416 .pci = nv04_pci_new,
31649ecf 417 .timer = nv04_timer_new,
70aa8670 418 .disp = nv04_disp_new,
bd70563f 419 .dma = nv04_dma_new,
13de7f46 420 .fifo = nv17_fifo_new,
c85ee6ca 421 .gr = nv34_gr_new,
7624fc01 422 .mpeg = nv31_mpeg_new,
6f41c7c5 423 .sw = nv10_sw_new,
6cf813fb
BS
424};
425
426static const struct nvkm_device_chip
427nv35_chipset = {
428 .name = "NV35",
46484438 429 .bios = nvkm_bios_new,
bb23f9d7 430 .bus = nv04_bus_new,
6625f55c 431 .clk = nv04_clk_new,
151abd44 432 .devinit = nv20_devinit_new,
03c8952f 433 .fb = nv35_fb_new,
2ea7249f 434 .gpio = nv10_gpio_new,
49bd8da5 435 .i2c = nv04_i2c_new,
b7a2bc18 436 .imem = nv04_instmem_new,
54dcadd5 437 .mc = nv04_mc_new,
c9582455 438 .mmu = nv04_mmu_new,
0a34fb31 439 .pci = nv04_pci_new,
31649ecf 440 .timer = nv04_timer_new,
70aa8670 441 .disp = nv04_disp_new,
bd70563f 442 .dma = nv04_dma_new,
13de7f46 443 .fifo = nv17_fifo_new,
c85ee6ca 444 .gr = nv35_gr_new,
6f41c7c5 445 .sw = nv10_sw_new,
6cf813fb
BS
446};
447
448static const struct nvkm_device_chip
449nv36_chipset = {
450 .name = "NV36",
46484438 451 .bios = nvkm_bios_new,
bb23f9d7 452 .bus = nv31_bus_new,
6625f55c 453 .clk = nv04_clk_new,
151abd44 454 .devinit = nv20_devinit_new,
03c8952f 455 .fb = nv36_fb_new,
2ea7249f 456 .gpio = nv10_gpio_new,
49bd8da5 457 .i2c = nv04_i2c_new,
b7a2bc18 458 .imem = nv04_instmem_new,
54dcadd5 459 .mc = nv04_mc_new,
c9582455 460 .mmu = nv04_mmu_new,
0a34fb31 461 .pci = nv04_pci_new,
31649ecf 462 .timer = nv04_timer_new,
70aa8670 463 .disp = nv04_disp_new,
bd70563f 464 .dma = nv04_dma_new,
13de7f46 465 .fifo = nv17_fifo_new,
c85ee6ca 466 .gr = nv35_gr_new,
7624fc01 467 .mpeg = nv31_mpeg_new,
6f41c7c5 468 .sw = nv10_sw_new,
6cf813fb
BS
469};
470
471static const struct nvkm_device_chip
472nv40_chipset = {
473 .name = "NV40",
46484438 474 .bios = nvkm_bios_new,
bb23f9d7 475 .bus = nv31_bus_new,
6625f55c 476 .clk = nv40_clk_new,
151abd44 477 .devinit = nv1a_devinit_new,
03c8952f 478 .fb = nv40_fb_new,
2ea7249f 479 .gpio = nv10_gpio_new,
49bd8da5 480 .i2c = nv04_i2c_new,
b7a2bc18 481 .imem = nv40_instmem_new,
2b700825 482 .mc = nv04_mc_new,
c9582455 483 .mmu = nv04_mmu_new,
0a34fb31 484 .pci = nv40_pci_new,
57113c01 485 .therm = nv40_therm_new,
31649ecf 486 .timer = nv40_timer_new,
437b2296 487 .volt = nv40_volt_new,
70aa8670 488 .disp = nv04_disp_new,
bd70563f 489 .dma = nv04_dma_new,
13de7f46 490 .fifo = nv40_fifo_new,
c85ee6ca 491 .gr = nv40_gr_new,
7624fc01 492 .mpeg = nv40_mpeg_new,
97070f23 493 .pm = nv40_pm_new,
6f41c7c5 494 .sw = nv10_sw_new,
6cf813fb
BS
495};
496
497static const struct nvkm_device_chip
498nv41_chipset = {
499 .name = "NV41",
46484438 500 .bios = nvkm_bios_new,
bb23f9d7 501 .bus = nv31_bus_new,
6625f55c 502 .clk = nv40_clk_new,
151abd44 503 .devinit = nv1a_devinit_new,
03c8952f 504 .fb = nv41_fb_new,
2ea7249f 505 .gpio = nv10_gpio_new,
49bd8da5 506 .i2c = nv04_i2c_new,
b7a2bc18 507 .imem = nv40_instmem_new,
2b700825 508 .mc = nv04_mc_new,
c9582455 509 .mmu = nv41_mmu_new,
0a34fb31 510 .pci = nv40_pci_new,
57113c01 511 .therm = nv40_therm_new,
31649ecf 512 .timer = nv41_timer_new,
437b2296 513 .volt = nv40_volt_new,
70aa8670 514 .disp = nv04_disp_new,
bd70563f 515 .dma = nv04_dma_new,
13de7f46 516 .fifo = nv40_fifo_new,
c85ee6ca 517 .gr = nv40_gr_new,
7624fc01 518 .mpeg = nv40_mpeg_new,
97070f23 519 .pm = nv40_pm_new,
6f41c7c5 520 .sw = nv10_sw_new,
6cf813fb
BS
521};
522
523static const struct nvkm_device_chip
524nv42_chipset = {
525 .name = "NV42",
46484438 526 .bios = nvkm_bios_new,
bb23f9d7 527 .bus = nv31_bus_new,
6625f55c 528 .clk = nv40_clk_new,
151abd44 529 .devinit = nv1a_devinit_new,
03c8952f 530 .fb = nv41_fb_new,
2ea7249f 531 .gpio = nv10_gpio_new,
49bd8da5 532 .i2c = nv04_i2c_new,
b7a2bc18 533 .imem = nv40_instmem_new,
2b700825 534 .mc = nv04_mc_new,
c9582455 535 .mmu = nv41_mmu_new,
0a34fb31 536 .pci = nv40_pci_new,
57113c01 537 .therm = nv40_therm_new,
31649ecf 538 .timer = nv41_timer_new,
437b2296 539 .volt = nv40_volt_new,
70aa8670 540 .disp = nv04_disp_new,
bd70563f 541 .dma = nv04_dma_new,
13de7f46 542 .fifo = nv40_fifo_new,
c85ee6ca 543 .gr = nv40_gr_new,
7624fc01 544 .mpeg = nv40_mpeg_new,
97070f23 545 .pm = nv40_pm_new,
6f41c7c5 546 .sw = nv10_sw_new,
6cf813fb
BS
547};
548
549static const struct nvkm_device_chip
550nv43_chipset = {
551 .name = "NV43",
46484438 552 .bios = nvkm_bios_new,
bb23f9d7 553 .bus = nv31_bus_new,
6625f55c 554 .clk = nv40_clk_new,
151abd44 555 .devinit = nv1a_devinit_new,
03c8952f 556 .fb = nv41_fb_new,
2ea7249f 557 .gpio = nv10_gpio_new,
49bd8da5 558 .i2c = nv04_i2c_new,
b7a2bc18 559 .imem = nv40_instmem_new,
2b700825 560 .mc = nv04_mc_new,
c9582455 561 .mmu = nv41_mmu_new,
0a34fb31 562 .pci = nv40_pci_new,
57113c01 563 .therm = nv40_therm_new,
31649ecf 564 .timer = nv41_timer_new,
437b2296 565 .volt = nv40_volt_new,
70aa8670 566 .disp = nv04_disp_new,
bd70563f 567 .dma = nv04_dma_new,
13de7f46 568 .fifo = nv40_fifo_new,
c85ee6ca 569 .gr = nv40_gr_new,
7624fc01 570 .mpeg = nv40_mpeg_new,
97070f23 571 .pm = nv40_pm_new,
6f41c7c5 572 .sw = nv10_sw_new,
6cf813fb
BS
573};
574
575static const struct nvkm_device_chip
576nv44_chipset = {
577 .name = "NV44",
46484438 578 .bios = nvkm_bios_new,
bb23f9d7 579 .bus = nv31_bus_new,
6625f55c 580 .clk = nv40_clk_new,
151abd44 581 .devinit = nv1a_devinit_new,
03c8952f 582 .fb = nv44_fb_new,
2ea7249f 583 .gpio = nv10_gpio_new,
49bd8da5 584 .i2c = nv04_i2c_new,
b7a2bc18 585 .imem = nv40_instmem_new,
54dcadd5 586 .mc = nv44_mc_new,
c9582455 587 .mmu = nv44_mmu_new,
0a34fb31 588 .pci = nv40_pci_new,
57113c01 589 .therm = nv40_therm_new,
31649ecf 590 .timer = nv41_timer_new,
437b2296 591 .volt = nv40_volt_new,
70aa8670 592 .disp = nv04_disp_new,
bd70563f 593 .dma = nv04_dma_new,
13de7f46 594 .fifo = nv40_fifo_new,
c85ee6ca 595 .gr = nv44_gr_new,
7624fc01 596 .mpeg = nv44_mpeg_new,
97070f23 597 .pm = nv40_pm_new,
6f41c7c5 598 .sw = nv10_sw_new,
6cf813fb
BS
599};
600
601static const struct nvkm_device_chip
602nv45_chipset = {
603 .name = "NV45",
46484438 604 .bios = nvkm_bios_new,
bb23f9d7 605 .bus = nv31_bus_new,
6625f55c 606 .clk = nv40_clk_new,
151abd44 607 .devinit = nv1a_devinit_new,
03c8952f 608 .fb = nv40_fb_new,
2ea7249f 609 .gpio = nv10_gpio_new,
49bd8da5 610 .i2c = nv04_i2c_new,
b7a2bc18 611 .imem = nv40_instmem_new,
2b700825 612 .mc = nv04_mc_new,
c9582455 613 .mmu = nv04_mmu_new,
0a34fb31 614 .pci = nv40_pci_new,
57113c01 615 .therm = nv40_therm_new,
31649ecf 616 .timer = nv41_timer_new,
437b2296 617 .volt = nv40_volt_new,
70aa8670 618 .disp = nv04_disp_new,
bd70563f 619 .dma = nv04_dma_new,
13de7f46 620 .fifo = nv40_fifo_new,
c85ee6ca 621 .gr = nv40_gr_new,
7624fc01 622 .mpeg = nv44_mpeg_new,
97070f23 623 .pm = nv40_pm_new,
6f41c7c5 624 .sw = nv10_sw_new,
6cf813fb
BS
625};
626
627static const struct nvkm_device_chip
628nv46_chipset = {
629 .name = "G72",
46484438 630 .bios = nvkm_bios_new,
bb23f9d7 631 .bus = nv31_bus_new,
6625f55c 632 .clk = nv40_clk_new,
151abd44 633 .devinit = nv1a_devinit_new,
03c8952f 634 .fb = nv46_fb_new,
2ea7249f 635 .gpio = nv10_gpio_new,
49bd8da5 636 .i2c = nv04_i2c_new,
b7a2bc18 637 .imem = nv40_instmem_new,
54dcadd5 638 .mc = nv44_mc_new,
c9582455 639 .mmu = nv44_mmu_new,
c4266a9c 640 .pci = nv46_pci_new,
57113c01 641 .therm = nv40_therm_new,
31649ecf 642 .timer = nv41_timer_new,
437b2296 643 .volt = nv40_volt_new,
70aa8670 644 .disp = nv04_disp_new,
bd70563f 645 .dma = nv04_dma_new,
13de7f46 646 .fifo = nv40_fifo_new,
c85ee6ca 647 .gr = nv44_gr_new,
7624fc01 648 .mpeg = nv44_mpeg_new,
97070f23 649 .pm = nv40_pm_new,
6f41c7c5 650 .sw = nv10_sw_new,
6cf813fb
BS
651};
652
653static const struct nvkm_device_chip
654nv47_chipset = {
655 .name = "G70",
46484438 656 .bios = nvkm_bios_new,
bb23f9d7 657 .bus = nv31_bus_new,
6625f55c 658 .clk = nv40_clk_new,
151abd44 659 .devinit = nv1a_devinit_new,
03c8952f 660 .fb = nv47_fb_new,
2ea7249f 661 .gpio = nv10_gpio_new,
49bd8da5 662 .i2c = nv04_i2c_new,
b7a2bc18 663 .imem = nv40_instmem_new,
2b700825 664 .mc = nv04_mc_new,
c9582455 665 .mmu = nv41_mmu_new,
0a34fb31 666 .pci = nv40_pci_new,
57113c01 667 .therm = nv40_therm_new,
31649ecf 668 .timer = nv41_timer_new,
437b2296 669 .volt = nv40_volt_new,
70aa8670 670 .disp = nv04_disp_new,
bd70563f 671 .dma = nv04_dma_new,
13de7f46 672 .fifo = nv40_fifo_new,
c85ee6ca 673 .gr = nv40_gr_new,
7624fc01 674 .mpeg = nv44_mpeg_new,
97070f23 675 .pm = nv40_pm_new,
6f41c7c5 676 .sw = nv10_sw_new,
6cf813fb
BS
677};
678
679static const struct nvkm_device_chip
680nv49_chipset = {
681 .name = "G71",
46484438 682 .bios = nvkm_bios_new,
bb23f9d7 683 .bus = nv31_bus_new,
6625f55c 684 .clk = nv40_clk_new,
151abd44 685 .devinit = nv1a_devinit_new,
03c8952f 686 .fb = nv49_fb_new,
2ea7249f 687 .gpio = nv10_gpio_new,
49bd8da5 688 .i2c = nv04_i2c_new,
b7a2bc18 689 .imem = nv40_instmem_new,
2b700825 690 .mc = nv04_mc_new,
c9582455 691 .mmu = nv41_mmu_new,
0a34fb31 692 .pci = nv40_pci_new,
57113c01 693 .therm = nv40_therm_new,
31649ecf 694 .timer = nv41_timer_new,
437b2296 695 .volt = nv40_volt_new,
70aa8670 696 .disp = nv04_disp_new,
bd70563f 697 .dma = nv04_dma_new,
13de7f46 698 .fifo = nv40_fifo_new,
c85ee6ca 699 .gr = nv40_gr_new,
7624fc01 700 .mpeg = nv44_mpeg_new,
97070f23 701 .pm = nv40_pm_new,
6f41c7c5 702 .sw = nv10_sw_new,
6cf813fb
BS
703};
704
705static const struct nvkm_device_chip
706nv4a_chipset = {
707 .name = "NV44A",
46484438 708 .bios = nvkm_bios_new,
bb23f9d7 709 .bus = nv31_bus_new,
6625f55c 710 .clk = nv40_clk_new,
151abd44 711 .devinit = nv1a_devinit_new,
03c8952f 712 .fb = nv44_fb_new,
2ea7249f 713 .gpio = nv10_gpio_new,
49bd8da5 714 .i2c = nv04_i2c_new,
b7a2bc18 715 .imem = nv40_instmem_new,
54dcadd5 716 .mc = nv44_mc_new,
c9582455 717 .mmu = nv44_mmu_new,
0a34fb31 718 .pci = nv40_pci_new,
57113c01 719 .therm = nv40_therm_new,
31649ecf 720 .timer = nv41_timer_new,
437b2296 721 .volt = nv40_volt_new,
70aa8670 722 .disp = nv04_disp_new,
bd70563f 723 .dma = nv04_dma_new,
13de7f46 724 .fifo = nv40_fifo_new,
c85ee6ca 725 .gr = nv44_gr_new,
7624fc01 726 .mpeg = nv44_mpeg_new,
97070f23 727 .pm = nv40_pm_new,
6f41c7c5 728 .sw = nv10_sw_new,
6cf813fb
BS
729};
730
731static const struct nvkm_device_chip
732nv4b_chipset = {
733 .name = "G73",
46484438 734 .bios = nvkm_bios_new,
bb23f9d7 735 .bus = nv31_bus_new,
6625f55c 736 .clk = nv40_clk_new,
151abd44 737 .devinit = nv1a_devinit_new,
03c8952f 738 .fb = nv49_fb_new,
2ea7249f 739 .gpio = nv10_gpio_new,
49bd8da5 740 .i2c = nv04_i2c_new,
b7a2bc18 741 .imem = nv40_instmem_new,
2b700825 742 .mc = nv04_mc_new,
c9582455 743 .mmu = nv41_mmu_new,
0a34fb31 744 .pci = nv40_pci_new,
57113c01 745 .therm = nv40_therm_new,
31649ecf 746 .timer = nv41_timer_new,
437b2296 747 .volt = nv40_volt_new,
70aa8670 748 .disp = nv04_disp_new,
bd70563f 749 .dma = nv04_dma_new,
13de7f46 750 .fifo = nv40_fifo_new,
c85ee6ca 751 .gr = nv40_gr_new,
7624fc01 752 .mpeg = nv44_mpeg_new,
97070f23 753 .pm = nv40_pm_new,
6f41c7c5 754 .sw = nv10_sw_new,
6cf813fb
BS
755};
756
757static const struct nvkm_device_chip
758nv4c_chipset = {
759 .name = "C61",
46484438 760 .bios = nvkm_bios_new,
bb23f9d7 761 .bus = nv31_bus_new,
6625f55c 762 .clk = nv40_clk_new,
151abd44 763 .devinit = nv1a_devinit_new,
03c8952f 764 .fb = nv46_fb_new,
2ea7249f 765 .gpio = nv10_gpio_new,
49bd8da5 766 .i2c = nv04_i2c_new,
b7a2bc18 767 .imem = nv40_instmem_new,
2b700825 768 .mc = nv44_mc_new,
c9582455 769 .mmu = nv44_mmu_new,
0a34fb31 770 .pci = nv4c_pci_new,
57113c01 771 .therm = nv40_therm_new,
31649ecf 772 .timer = nv41_timer_new,
437b2296 773 .volt = nv40_volt_new,
70aa8670 774 .disp = nv04_disp_new,
bd70563f 775 .dma = nv04_dma_new,
13de7f46 776 .fifo = nv40_fifo_new,
c85ee6ca 777 .gr = nv44_gr_new,
7624fc01 778 .mpeg = nv44_mpeg_new,
97070f23 779 .pm = nv40_pm_new,
6f41c7c5 780 .sw = nv10_sw_new,
6cf813fb
BS
781};
782
783static const struct nvkm_device_chip
784nv4e_chipset = {
785 .name = "C51",
46484438 786 .bios = nvkm_bios_new,
bb23f9d7 787 .bus = nv31_bus_new,
6625f55c 788 .clk = nv40_clk_new,
151abd44 789 .devinit = nv1a_devinit_new,
03c8952f 790 .fb = nv4e_fb_new,
2ea7249f 791 .gpio = nv10_gpio_new,
49bd8da5 792 .i2c = nv4e_i2c_new,
b7a2bc18 793 .imem = nv40_instmem_new,
2b700825 794 .mc = nv44_mc_new,
c9582455 795 .mmu = nv44_mmu_new,
0a34fb31 796 .pci = nv4c_pci_new,
57113c01 797 .therm = nv40_therm_new,
31649ecf 798 .timer = nv41_timer_new,
437b2296 799 .volt = nv40_volt_new,
70aa8670 800 .disp = nv04_disp_new,
bd70563f 801 .dma = nv04_dma_new,
13de7f46 802 .fifo = nv40_fifo_new,
c85ee6ca 803 .gr = nv44_gr_new,
7624fc01 804 .mpeg = nv44_mpeg_new,
97070f23 805 .pm = nv40_pm_new,
6f41c7c5 806 .sw = nv10_sw_new,
6cf813fb
BS
807};
808
809static const struct nvkm_device_chip
810nv50_chipset = {
811 .name = "G80",
32932281 812 .bar = nv50_bar_new,
46484438 813 .bios = nvkm_bios_new,
bb23f9d7 814 .bus = nv50_bus_new,
6625f55c 815 .clk = nv50_clk_new,
151abd44 816 .devinit = nv50_devinit_new,
03c8952f 817 .fb = nv50_fb_new,
c5fcafa5 818 .fuse = nv50_fuse_new,
2ea7249f 819 .gpio = nv50_gpio_new,
49bd8da5 820 .i2c = nv50_i2c_new,
b7a2bc18 821 .imem = nv50_instmem_new,
54dcadd5 822 .mc = nv50_mc_new,
c9582455 823 .mmu = nv50_mmu_new,
a4f7bd36 824 .mxm = nv50_mxm_new,
c4266a9c 825 .pci = nv46_pci_new,
57113c01 826 .therm = nv50_therm_new,
31649ecf 827 .timer = nv41_timer_new,
437b2296 828 .volt = nv40_volt_new,
70aa8670 829 .disp = nv50_disp_new,
bd70563f 830 .dma = nv50_dma_new,
13de7f46 831 .fifo = nv50_fifo_new,
c85ee6ca 832 .gr = nv50_gr_new,
7624fc01 833 .mpeg = nv50_mpeg_new,
97070f23 834 .pm = nv50_pm_new,
6f41c7c5 835 .sw = nv50_sw_new,
6cf813fb
BS
836};
837
838static const struct nvkm_device_chip
839nv63_chipset = {
840 .name = "C73",
46484438 841 .bios = nvkm_bios_new,
bb23f9d7 842 .bus = nv31_bus_new,
6625f55c 843 .clk = nv40_clk_new,
151abd44 844 .devinit = nv1a_devinit_new,
03c8952f 845 .fb = nv46_fb_new,
2ea7249f 846 .gpio = nv10_gpio_new,
49bd8da5 847 .i2c = nv04_i2c_new,
b7a2bc18 848 .imem = nv40_instmem_new,
2b700825 849 .mc = nv44_mc_new,
c9582455 850 .mmu = nv44_mmu_new,
0a34fb31 851 .pci = nv4c_pci_new,
57113c01 852 .therm = nv40_therm_new,
31649ecf 853 .timer = nv41_timer_new,
437b2296 854 .volt = nv40_volt_new,
70aa8670 855 .disp = nv04_disp_new,
bd70563f 856 .dma = nv04_dma_new,
13de7f46 857 .fifo = nv40_fifo_new,
c85ee6ca 858 .gr = nv44_gr_new,
7624fc01 859 .mpeg = nv44_mpeg_new,
97070f23 860 .pm = nv40_pm_new,
6f41c7c5 861 .sw = nv10_sw_new,
6cf813fb
BS
862};
863
864static const struct nvkm_device_chip
865nv67_chipset = {
866 .name = "C67",
46484438 867 .bios = nvkm_bios_new,
bb23f9d7 868 .bus = nv31_bus_new,
6625f55c 869 .clk = nv40_clk_new,
151abd44 870 .devinit = nv1a_devinit_new,
03c8952f 871 .fb = nv46_fb_new,
2ea7249f 872 .gpio = nv10_gpio_new,
49bd8da5 873 .i2c = nv04_i2c_new,
b7a2bc18 874 .imem = nv40_instmem_new,
2b700825 875 .mc = nv44_mc_new,
c9582455 876 .mmu = nv44_mmu_new,
0a34fb31 877 .pci = nv4c_pci_new,
57113c01 878 .therm = nv40_therm_new,
31649ecf 879 .timer = nv41_timer_new,
437b2296 880 .volt = nv40_volt_new,
70aa8670 881 .disp = nv04_disp_new,
bd70563f 882 .dma = nv04_dma_new,
13de7f46 883 .fifo = nv40_fifo_new,
c85ee6ca 884 .gr = nv44_gr_new,
7624fc01 885 .mpeg = nv44_mpeg_new,
97070f23 886 .pm = nv40_pm_new,
6f41c7c5 887 .sw = nv10_sw_new,
6cf813fb
BS
888};
889
890static const struct nvkm_device_chip
891nv68_chipset = {
892 .name = "C68",
46484438 893 .bios = nvkm_bios_new,
bb23f9d7 894 .bus = nv31_bus_new,
6625f55c 895 .clk = nv40_clk_new,
151abd44 896 .devinit = nv1a_devinit_new,
03c8952f 897 .fb = nv46_fb_new,
2ea7249f 898 .gpio = nv10_gpio_new,
49bd8da5 899 .i2c = nv04_i2c_new,
b7a2bc18 900 .imem = nv40_instmem_new,
2b700825 901 .mc = nv44_mc_new,
c9582455 902 .mmu = nv44_mmu_new,
0a34fb31 903 .pci = nv4c_pci_new,
57113c01 904 .therm = nv40_therm_new,
31649ecf 905 .timer = nv41_timer_new,
437b2296 906 .volt = nv40_volt_new,
70aa8670 907 .disp = nv04_disp_new,
bd70563f 908 .dma = nv04_dma_new,
13de7f46 909 .fifo = nv40_fifo_new,
c85ee6ca 910 .gr = nv44_gr_new,
7624fc01 911 .mpeg = nv44_mpeg_new,
97070f23 912 .pm = nv40_pm_new,
6f41c7c5 913 .sw = nv10_sw_new,
6cf813fb
BS
914};
915
916static const struct nvkm_device_chip
917nv84_chipset = {
918 .name = "G84",
32932281 919 .bar = g84_bar_new,
46484438 920 .bios = nvkm_bios_new,
bb23f9d7 921 .bus = nv50_bus_new,
6625f55c 922 .clk = g84_clk_new,
151abd44 923 .devinit = g84_devinit_new,
03c8952f 924 .fb = g84_fb_new,
c5fcafa5 925 .fuse = nv50_fuse_new,
2ea7249f 926 .gpio = nv50_gpio_new,
49bd8da5 927 .i2c = nv50_i2c_new,
b7a2bc18 928 .imem = nv50_instmem_new,
54dcadd5 929 .mc = nv50_mc_new,
c9582455 930 .mmu = nv50_mmu_new,
a4f7bd36 931 .mxm = nv50_mxm_new,
3e55b53b 932 .pci = g84_pci_new,
57113c01 933 .therm = g84_therm_new,
31649ecf 934 .timer = nv41_timer_new,
437b2296 935 .volt = nv40_volt_new,
98b20c9a 936 .bsp = g84_bsp_new,
14d74aca 937 .cipher = g84_cipher_new,
70aa8670 938 .disp = g84_disp_new,
bd70563f 939 .dma = nv50_dma_new,
13de7f46 940 .fifo = g84_fifo_new,
c85ee6ca 941 .gr = g84_gr_new,
7624fc01 942 .mpeg = g84_mpeg_new,
97070f23 943 .pm = g84_pm_new,
6f41c7c5 944 .sw = nv50_sw_new,
98b20c9a 945 .vp = g84_vp_new,
6cf813fb
BS
946};
947
948static const struct nvkm_device_chip
949nv86_chipset = {
950 .name = "G86",
32932281 951 .bar = g84_bar_new,
46484438 952 .bios = nvkm_bios_new,
bb23f9d7 953 .bus = nv50_bus_new,
6625f55c 954 .clk = g84_clk_new,
151abd44 955 .devinit = g84_devinit_new,
03c8952f 956 .fb = g84_fb_new,
c5fcafa5 957 .fuse = nv50_fuse_new,
2ea7249f 958 .gpio = nv50_gpio_new,
49bd8da5 959 .i2c = nv50_i2c_new,
b7a2bc18 960 .imem = nv50_instmem_new,
54dcadd5 961 .mc = nv50_mc_new,
c9582455 962 .mmu = nv50_mmu_new,
a4f7bd36 963 .mxm = nv50_mxm_new,
3e55b53b 964 .pci = g84_pci_new,
57113c01 965 .therm = g84_therm_new,
31649ecf 966 .timer = nv41_timer_new,
437b2296 967 .volt = nv40_volt_new,
98b20c9a 968 .bsp = g84_bsp_new,
14d74aca 969 .cipher = g84_cipher_new,
70aa8670 970 .disp = g84_disp_new,
bd70563f 971 .dma = nv50_dma_new,
13de7f46 972 .fifo = g84_fifo_new,
c85ee6ca 973 .gr = g84_gr_new,
7624fc01 974 .mpeg = g84_mpeg_new,
97070f23 975 .pm = g84_pm_new,
6f41c7c5 976 .sw = nv50_sw_new,
98b20c9a 977 .vp = g84_vp_new,
6cf813fb
BS
978};
979
980static const struct nvkm_device_chip
981nv92_chipset = {
982 .name = "G92",
32932281 983 .bar = g84_bar_new,
46484438 984 .bios = nvkm_bios_new,
bb23f9d7 985 .bus = nv50_bus_new,
6625f55c 986 .clk = g84_clk_new,
151abd44 987 .devinit = g84_devinit_new,
03c8952f 988 .fb = g84_fb_new,
c5fcafa5 989 .fuse = nv50_fuse_new,
2ea7249f 990 .gpio = nv50_gpio_new,
49bd8da5 991 .i2c = nv50_i2c_new,
b7a2bc18 992 .imem = nv50_instmem_new,
54dcadd5 993 .mc = nv50_mc_new,
c9582455 994 .mmu = nv50_mmu_new,
a4f7bd36 995 .mxm = nv50_mxm_new,
3e55b53b 996 .pci = g84_pci_new,
57113c01 997 .therm = g84_therm_new,
31649ecf 998 .timer = nv41_timer_new,
437b2296 999 .volt = nv40_volt_new,
98b20c9a 1000 .bsp = g84_bsp_new,
14d74aca 1001 .cipher = g84_cipher_new,
70aa8670 1002 .disp = g84_disp_new,
bd70563f 1003 .dma = nv50_dma_new,
13de7f46 1004 .fifo = g84_fifo_new,
c85ee6ca 1005 .gr = g84_gr_new,
7624fc01 1006 .mpeg = g84_mpeg_new,
97070f23 1007 .pm = g84_pm_new,
6f41c7c5 1008 .sw = nv50_sw_new,
98b20c9a 1009 .vp = g84_vp_new,
6cf813fb
BS
1010};
1011
1012static const struct nvkm_device_chip
1013nv94_chipset = {
1014 .name = "G94",
32932281 1015 .bar = g84_bar_new,
46484438 1016 .bios = nvkm_bios_new,
bb23f9d7 1017 .bus = g94_bus_new,
6625f55c 1018 .clk = g84_clk_new,
151abd44 1019 .devinit = g84_devinit_new,
03c8952f 1020 .fb = g84_fb_new,
c5fcafa5 1021 .fuse = nv50_fuse_new,
2ea7249f 1022 .gpio = g94_gpio_new,
49bd8da5 1023 .i2c = g94_i2c_new,
b7a2bc18 1024 .imem = nv50_instmem_new,
2b700825 1025 .mc = nv50_mc_new,
c9582455 1026 .mmu = nv50_mmu_new,
a4f7bd36 1027 .mxm = nv50_mxm_new,
b31505c4 1028 .pci = g94_pci_new,
57113c01 1029 .therm = g84_therm_new,
31649ecf 1030 .timer = nv41_timer_new,
437b2296 1031 .volt = nv40_volt_new,
98b20c9a 1032 .bsp = g84_bsp_new,
14d74aca 1033 .cipher = g84_cipher_new,
70aa8670 1034 .disp = g94_disp_new,
bd70563f 1035 .dma = nv50_dma_new,
13de7f46 1036 .fifo = g84_fifo_new,
c85ee6ca 1037 .gr = g84_gr_new,
7624fc01 1038 .mpeg = g84_mpeg_new,
97070f23 1039 .pm = g84_pm_new,
6f41c7c5 1040 .sw = nv50_sw_new,
98b20c9a 1041 .vp = g84_vp_new,
6cf813fb
BS
1042};
1043
1044static const struct nvkm_device_chip
1045nv96_chipset = {
1046 .name = "G96",
0a34fb31 1047 .bar = g84_bar_new,
46484438 1048 .bios = nvkm_bios_new,
0a34fb31 1049 .bus = g94_bus_new,
6625f55c 1050 .clk = g84_clk_new,
151abd44 1051 .devinit = g84_devinit_new,
03c8952f 1052 .fb = g84_fb_new,
0a34fb31
BS
1053 .fuse = nv50_fuse_new,
1054 .gpio = g94_gpio_new,
1055 .i2c = g94_i2c_new,
b7a2bc18 1056 .imem = nv50_instmem_new,
2b700825 1057 .mc = nv50_mc_new,
c9582455 1058 .mmu = nv50_mmu_new,
0a34fb31 1059 .mxm = nv50_mxm_new,
b31505c4 1060 .pci = g94_pci_new,
0a34fb31
BS
1061 .therm = g84_therm_new,
1062 .timer = nv41_timer_new,
437b2296 1063 .volt = nv40_volt_new,
0a34fb31
BS
1064 .bsp = g84_bsp_new,
1065 .cipher = g84_cipher_new,
1066 .disp = g94_disp_new,
bd70563f 1067 .dma = nv50_dma_new,
13de7f46 1068 .fifo = g84_fifo_new,
c85ee6ca 1069 .gr = g84_gr_new,
7624fc01 1070 .mpeg = g84_mpeg_new,
97070f23 1071 .pm = g84_pm_new,
0a34fb31
BS
1072 .sw = nv50_sw_new,
1073 .vp = g84_vp_new,
6cf813fb
BS
1074};
1075
1076static const struct nvkm_device_chip
1077nv98_chipset = {
1078 .name = "G98",
0a34fb31 1079 .bar = g84_bar_new,
46484438 1080 .bios = nvkm_bios_new,
0a34fb31 1081 .bus = g94_bus_new,
6625f55c 1082 .clk = g84_clk_new,
151abd44 1083 .devinit = g98_devinit_new,
03c8952f 1084 .fb = g84_fb_new,
0a34fb31
BS
1085 .fuse = nv50_fuse_new,
1086 .gpio = g94_gpio_new,
1087 .i2c = g94_i2c_new,
b7a2bc18 1088 .imem = nv50_instmem_new,
0a34fb31 1089 .mc = g98_mc_new,
c9582455 1090 .mmu = nv50_mmu_new,
0a34fb31 1091 .mxm = nv50_mxm_new,
b31505c4 1092 .pci = g94_pci_new,
0a34fb31
BS
1093 .therm = g84_therm_new,
1094 .timer = nv41_timer_new,
437b2296 1095 .volt = nv40_volt_new,
0a34fb31 1096 .disp = g94_disp_new,
bd70563f 1097 .dma = nv50_dma_new,
13de7f46 1098 .fifo = g84_fifo_new,
c85ee6ca 1099 .gr = g84_gr_new,
53e60da4 1100 .mspdec = g98_mspdec_new,
53e60da4 1101 .msppp = g98_msppp_new,
0a34fb31 1102 .msvld = g98_msvld_new,
97070f23 1103 .pm = g84_pm_new,
0a34fb31
BS
1104 .sec = g98_sec_new,
1105 .sw = nv50_sw_new,
6cf813fb
BS
1106};
1107
1108static const struct nvkm_device_chip
1109nva0_chipset = {
1110 .name = "GT200",
32932281 1111 .bar = g84_bar_new,
46484438 1112 .bios = nvkm_bios_new,
bb23f9d7 1113 .bus = g94_bus_new,
6625f55c 1114 .clk = g84_clk_new,
151abd44 1115 .devinit = g84_devinit_new,
03c8952f 1116 .fb = g84_fb_new,
c5fcafa5 1117 .fuse = nv50_fuse_new,
2ea7249f 1118 .gpio = g94_gpio_new,
49bd8da5 1119 .i2c = nv50_i2c_new,
b7a2bc18 1120 .imem = nv50_instmem_new,
54dcadd5 1121 .mc = g98_mc_new,
c9582455 1122 .mmu = nv50_mmu_new,
a4f7bd36 1123 .mxm = nv50_mxm_new,
b31505c4 1124 .pci = g94_pci_new,
57113c01 1125 .therm = g84_therm_new,
31649ecf 1126 .timer = nv41_timer_new,
437b2296 1127 .volt = nv40_volt_new,
98b20c9a 1128 .bsp = g84_bsp_new,
14d74aca 1129 .cipher = g84_cipher_new,
70aa8670 1130 .disp = gt200_disp_new,
bd70563f 1131 .dma = nv50_dma_new,
13de7f46 1132 .fifo = g84_fifo_new,
c85ee6ca 1133 .gr = gt200_gr_new,
7624fc01 1134 .mpeg = g84_mpeg_new,
97070f23 1135 .pm = gt200_pm_new,
6f41c7c5 1136 .sw = nv50_sw_new,
98b20c9a 1137 .vp = g84_vp_new,
6cf813fb
BS
1138};
1139
1140static const struct nvkm_device_chip
1141nva3_chipset = {
1142 .name = "GT215",
32932281 1143 .bar = g84_bar_new,
46484438 1144 .bios = nvkm_bios_new,
bb23f9d7 1145 .bus = g94_bus_new,
6625f55c 1146 .clk = gt215_clk_new,
151abd44 1147 .devinit = gt215_devinit_new,
03c8952f 1148 .fb = gt215_fb_new,
c5fcafa5 1149 .fuse = nv50_fuse_new,
2ea7249f 1150 .gpio = g94_gpio_new,
49bd8da5 1151 .i2c = g94_i2c_new,
b7a2bc18 1152 .imem = nv50_instmem_new,
54dcadd5 1153 .mc = g98_mc_new,
c9582455 1154 .mmu = nv50_mmu_new,
a4f7bd36 1155 .mxm = nv50_mxm_new,
b31505c4 1156 .pci = g94_pci_new,
e2ca4e7d 1157 .pmu = gt215_pmu_new,
57113c01 1158 .therm = gt215_therm_new,
31649ecf 1159 .timer = nv41_timer_new,
437b2296 1160 .volt = nv40_volt_new,
53e60da4 1161 .ce[0] = gt215_ce_new,
70aa8670 1162 .disp = gt215_disp_new,
bd70563f 1163 .dma = nv50_dma_new,
13de7f46 1164 .fifo = g84_fifo_new,
c85ee6ca 1165 .gr = gt215_gr_new,
7624fc01 1166 .mpeg = g84_mpeg_new,
53e60da4
BS
1167 .mspdec = gt215_mspdec_new,
1168 .msppp = gt215_msppp_new,
1169 .msvld = gt215_msvld_new,
97070f23 1170 .pm = gt215_pm_new,
6f41c7c5 1171 .sw = nv50_sw_new,
6cf813fb
BS
1172};
1173
1174static const struct nvkm_device_chip
1175nva5_chipset = {
1176 .name = "GT216",
32932281 1177 .bar = g84_bar_new,
46484438 1178 .bios = nvkm_bios_new,
bb23f9d7 1179 .bus = g94_bus_new,
6625f55c 1180 .clk = gt215_clk_new,
151abd44 1181 .devinit = gt215_devinit_new,
03c8952f 1182 .fb = gt215_fb_new,
c5fcafa5 1183 .fuse = nv50_fuse_new,
2ea7249f 1184 .gpio = g94_gpio_new,
49bd8da5 1185 .i2c = g94_i2c_new,
b7a2bc18 1186 .imem = nv50_instmem_new,
54dcadd5 1187 .mc = g98_mc_new,
c9582455 1188 .mmu = nv50_mmu_new,
a4f7bd36 1189 .mxm = nv50_mxm_new,
b31505c4 1190 .pci = g94_pci_new,
e2ca4e7d 1191 .pmu = gt215_pmu_new,
57113c01 1192 .therm = gt215_therm_new,
31649ecf 1193 .timer = nv41_timer_new,
437b2296 1194 .volt = nv40_volt_new,
53e60da4 1195 .ce[0] = gt215_ce_new,
70aa8670 1196 .disp = gt215_disp_new,
bd70563f 1197 .dma = nv50_dma_new,
13de7f46 1198 .fifo = g84_fifo_new,
c85ee6ca 1199 .gr = gt215_gr_new,
53e60da4
BS
1200 .mspdec = gt215_mspdec_new,
1201 .msppp = gt215_msppp_new,
1202 .msvld = gt215_msvld_new,
97070f23 1203 .pm = gt215_pm_new,
6f41c7c5 1204 .sw = nv50_sw_new,
6cf813fb
BS
1205};
1206
1207static const struct nvkm_device_chip
1208nva8_chipset = {
1209 .name = "GT218",
32932281 1210 .bar = g84_bar_new,
46484438 1211 .bios = nvkm_bios_new,
bb23f9d7 1212 .bus = g94_bus_new,
6625f55c 1213 .clk = gt215_clk_new,
151abd44 1214 .devinit = gt215_devinit_new,
03c8952f 1215 .fb = gt215_fb_new,
c5fcafa5 1216 .fuse = nv50_fuse_new,
2ea7249f 1217 .gpio = g94_gpio_new,
49bd8da5 1218 .i2c = g94_i2c_new,
b7a2bc18 1219 .imem = nv50_instmem_new,
54dcadd5 1220 .mc = g98_mc_new,
c9582455 1221 .mmu = nv50_mmu_new,
a4f7bd36 1222 .mxm = nv50_mxm_new,
b31505c4 1223 .pci = g94_pci_new,
e2ca4e7d 1224 .pmu = gt215_pmu_new,
57113c01 1225 .therm = gt215_therm_new,
31649ecf 1226 .timer = nv41_timer_new,
437b2296 1227 .volt = nv40_volt_new,
53e60da4 1228 .ce[0] = gt215_ce_new,
70aa8670 1229 .disp = gt215_disp_new,
bd70563f 1230 .dma = nv50_dma_new,
13de7f46 1231 .fifo = g84_fifo_new,
c85ee6ca 1232 .gr = gt215_gr_new,
53e60da4
BS
1233 .mspdec = gt215_mspdec_new,
1234 .msppp = gt215_msppp_new,
1235 .msvld = gt215_msvld_new,
97070f23 1236 .pm = gt215_pm_new,
6f41c7c5 1237 .sw = nv50_sw_new,
6cf813fb
BS
1238};
1239
1240static const struct nvkm_device_chip
1241nvaa_chipset = {
1242 .name = "MCP77/MCP78",
32932281 1243 .bar = g84_bar_new,
46484438 1244 .bios = nvkm_bios_new,
bb23f9d7 1245 .bus = g94_bus_new,
6625f55c 1246 .clk = mcp77_clk_new,
151abd44 1247 .devinit = g98_devinit_new,
03c8952f 1248 .fb = mcp77_fb_new,
c5fcafa5 1249 .fuse = nv50_fuse_new,
2ea7249f 1250 .gpio = g94_gpio_new,
49bd8da5 1251 .i2c = g94_i2c_new,
b7a2bc18 1252 .imem = nv50_instmem_new,
54dcadd5 1253 .mc = g98_mc_new,
c9582455 1254 .mmu = nv50_mmu_new,
a4f7bd36 1255 .mxm = nv50_mxm_new,
b31505c4 1256 .pci = g94_pci_new,
57113c01 1257 .therm = g84_therm_new,
31649ecf 1258 .timer = nv41_timer_new,
437b2296 1259 .volt = nv40_volt_new,
70aa8670 1260 .disp = g94_disp_new,
bd70563f 1261 .dma = nv50_dma_new,
13de7f46 1262 .fifo = g84_fifo_new,
c85ee6ca 1263 .gr = gt200_gr_new,
53e60da4
BS
1264 .mspdec = g98_mspdec_new,
1265 .msppp = g98_msppp_new,
1266 .msvld = g98_msvld_new,
97070f23 1267 .pm = g84_pm_new,
53e60da4 1268 .sec = g98_sec_new,
6f41c7c5 1269 .sw = nv50_sw_new,
6cf813fb
BS
1270};
1271
1272static const struct nvkm_device_chip
1273nvac_chipset = {
1274 .name = "MCP79/MCP7A",
32932281 1275 .bar = g84_bar_new,
46484438 1276 .bios = nvkm_bios_new,
bb23f9d7 1277 .bus = g94_bus_new,
6625f55c 1278 .clk = mcp77_clk_new,
151abd44 1279 .devinit = g98_devinit_new,
03c8952f 1280 .fb = mcp77_fb_new,
c5fcafa5 1281 .fuse = nv50_fuse_new,
2ea7249f 1282 .gpio = g94_gpio_new,
49bd8da5 1283 .i2c = g94_i2c_new,
b7a2bc18 1284 .imem = nv50_instmem_new,
54dcadd5 1285 .mc = g98_mc_new,
c9582455 1286 .mmu = nv50_mmu_new,
a4f7bd36 1287 .mxm = nv50_mxm_new,
b31505c4 1288 .pci = g94_pci_new,
57113c01 1289 .therm = g84_therm_new,
31649ecf 1290 .timer = nv41_timer_new,
437b2296 1291 .volt = nv40_volt_new,
70aa8670 1292 .disp = g94_disp_new,
bd70563f 1293 .dma = nv50_dma_new,
13de7f46 1294 .fifo = g84_fifo_new,
c85ee6ca 1295 .gr = mcp79_gr_new,
53e60da4
BS
1296 .mspdec = g98_mspdec_new,
1297 .msppp = g98_msppp_new,
1298 .msvld = g98_msvld_new,
97070f23 1299 .pm = g84_pm_new,
53e60da4 1300 .sec = g98_sec_new,
6f41c7c5 1301 .sw = nv50_sw_new,
6cf813fb
BS
1302};
1303
1304static const struct nvkm_device_chip
1305nvaf_chipset = {
1306 .name = "MCP89",
32932281 1307 .bar = g84_bar_new,
46484438 1308 .bios = nvkm_bios_new,
bb23f9d7 1309 .bus = g94_bus_new,
6625f55c 1310 .clk = gt215_clk_new,
151abd44 1311 .devinit = mcp89_devinit_new,
03c8952f 1312 .fb = mcp89_fb_new,
c5fcafa5 1313 .fuse = nv50_fuse_new,
2ea7249f 1314 .gpio = g94_gpio_new,
49bd8da5 1315 .i2c = g94_i2c_new,
b7a2bc18 1316 .imem = nv50_instmem_new,
54dcadd5 1317 .mc = g98_mc_new,
c9582455 1318 .mmu = nv50_mmu_new,
a4f7bd36 1319 .mxm = nv50_mxm_new,
b31505c4 1320 .pci = g94_pci_new,
e2ca4e7d 1321 .pmu = gt215_pmu_new,
57113c01 1322 .therm = gt215_therm_new,
31649ecf 1323 .timer = nv41_timer_new,
437b2296 1324 .volt = nv40_volt_new,
53e60da4 1325 .ce[0] = gt215_ce_new,
70aa8670 1326 .disp = gt215_disp_new,
bd70563f 1327 .dma = nv50_dma_new,
13de7f46 1328 .fifo = g84_fifo_new,
c85ee6ca 1329 .gr = mcp89_gr_new,
53e60da4
BS
1330 .mspdec = gt215_mspdec_new,
1331 .msppp = gt215_msppp_new,
1332 .msvld = mcp89_msvld_new,
97070f23 1333 .pm = gt215_pm_new,
6f41c7c5 1334 .sw = nv50_sw_new,
6cf813fb
BS
1335};
1336
1337static const struct nvkm_device_chip
1338nvc0_chipset = {
1339 .name = "GF100",
32932281 1340 .bar = gf100_bar_new,
46484438 1341 .bios = nvkm_bios_new,
bb23f9d7 1342 .bus = gf100_bus_new,
6625f55c 1343 .clk = gf100_clk_new,
151abd44 1344 .devinit = gf100_devinit_new,
03c8952f 1345 .fb = gf100_fb_new,
c5fcafa5 1346 .fuse = gf100_fuse_new,
2ea7249f 1347 .gpio = g94_gpio_new,
49bd8da5 1348 .i2c = g94_i2c_new,
551d3417 1349 .ibus = gf100_ibus_new,
b7a2bc18 1350 .imem = nv50_instmem_new,
70bc7182 1351 .ltc = gf100_ltc_new,
54dcadd5 1352 .mc = gf100_mc_new,
c9582455 1353 .mmu = gf100_mmu_new,
a4f7bd36 1354 .mxm = nv50_mxm_new,
0a34fb31 1355 .pci = gf100_pci_new,
e2ca4e7d 1356 .pmu = gf100_pmu_new,
57113c01 1357 .therm = gt215_therm_new,
31649ecf 1358 .timer = nv41_timer_new,
437b2296 1359 .volt = nv40_volt_new,
53e60da4
BS
1360 .ce[0] = gf100_ce_new,
1361 .ce[1] = gf100_ce_new,
70aa8670 1362 .disp = gt215_disp_new,
bd70563f 1363 .dma = gf100_dma_new,
13de7f46 1364 .fifo = gf100_fifo_new,
c85ee6ca 1365 .gr = gf100_gr_new,
53e60da4
BS
1366 .mspdec = gf100_mspdec_new,
1367 .msppp = gf100_msppp_new,
1368 .msvld = gf100_msvld_new,
97070f23 1369 .pm = gf100_pm_new,
6f41c7c5 1370 .sw = gf100_sw_new,
6cf813fb
BS
1371};
1372
1373static const struct nvkm_device_chip
1374nvc1_chipset = {
1375 .name = "GF108",
32932281 1376 .bar = gf100_bar_new,
46484438 1377 .bios = nvkm_bios_new,
bb23f9d7 1378 .bus = gf100_bus_new,
6625f55c 1379 .clk = gf100_clk_new,
151abd44 1380 .devinit = gf100_devinit_new,
03c8952f 1381 .fb = gf100_fb_new,
c5fcafa5 1382 .fuse = gf100_fuse_new,
2ea7249f 1383 .gpio = g94_gpio_new,
49bd8da5 1384 .i2c = g94_i2c_new,
551d3417 1385 .ibus = gf100_ibus_new,
b7a2bc18 1386 .imem = nv50_instmem_new,
70bc7182 1387 .ltc = gf100_ltc_new,
2b700825 1388 .mc = gf100_mc_new,
c9582455 1389 .mmu = gf100_mmu_new,
a4f7bd36 1390 .mxm = nv50_mxm_new,
b31505c4 1391 .pci = g94_pci_new,
e2ca4e7d 1392 .pmu = gf100_pmu_new,
57113c01 1393 .therm = gt215_therm_new,
31649ecf 1394 .timer = nv41_timer_new,
437b2296 1395 .volt = nv40_volt_new,
53e60da4 1396 .ce[0] = gf100_ce_new,
70aa8670 1397 .disp = gt215_disp_new,
bd70563f 1398 .dma = gf100_dma_new,
13de7f46 1399 .fifo = gf100_fifo_new,
c85ee6ca 1400 .gr = gf108_gr_new,
53e60da4
BS
1401 .mspdec = gf100_mspdec_new,
1402 .msppp = gf100_msppp_new,
1403 .msvld = gf100_msvld_new,
97070f23 1404 .pm = gf108_pm_new,
6f41c7c5 1405 .sw = gf100_sw_new,
6cf813fb
BS
1406};
1407
1408static const struct nvkm_device_chip
1409nvc3_chipset = {
1410 .name = "GF106",
32932281 1411 .bar = gf100_bar_new,
46484438 1412 .bios = nvkm_bios_new,
bb23f9d7 1413 .bus = gf100_bus_new,
6625f55c 1414 .clk = gf100_clk_new,
151abd44 1415 .devinit = gf100_devinit_new,
03c8952f 1416 .fb = gf100_fb_new,
c5fcafa5 1417 .fuse = gf100_fuse_new,
2ea7249f 1418 .gpio = g94_gpio_new,
49bd8da5 1419 .i2c = g94_i2c_new,
551d3417 1420 .ibus = gf100_ibus_new,
b7a2bc18 1421 .imem = nv50_instmem_new,
70bc7182 1422 .ltc = gf100_ltc_new,
2b700825 1423 .mc = gf100_mc_new,
c9582455 1424 .mmu = gf100_mmu_new,
a4f7bd36 1425 .mxm = nv50_mxm_new,
b31505c4 1426 .pci = g94_pci_new,
e2ca4e7d 1427 .pmu = gf100_pmu_new,
57113c01 1428 .therm = gt215_therm_new,
31649ecf 1429 .timer = nv41_timer_new,
437b2296 1430 .volt = nv40_volt_new,
53e60da4 1431 .ce[0] = gf100_ce_new,
70aa8670 1432 .disp = gt215_disp_new,
bd70563f 1433 .dma = gf100_dma_new,
13de7f46 1434 .fifo = gf100_fifo_new,
c85ee6ca 1435 .gr = gf104_gr_new,
53e60da4
BS
1436 .mspdec = gf100_mspdec_new,
1437 .msppp = gf100_msppp_new,
1438 .msvld = gf100_msvld_new,
97070f23 1439 .pm = gf100_pm_new,
6f41c7c5 1440 .sw = gf100_sw_new,
6cf813fb
BS
1441};
1442
1443static const struct nvkm_device_chip
1444nvc4_chipset = {
1445 .name = "GF104",
32932281 1446 .bar = gf100_bar_new,
46484438 1447 .bios = nvkm_bios_new,
bb23f9d7 1448 .bus = gf100_bus_new,
6625f55c 1449 .clk = gf100_clk_new,
151abd44 1450 .devinit = gf100_devinit_new,
03c8952f 1451 .fb = gf100_fb_new,
c5fcafa5 1452 .fuse = gf100_fuse_new,
2ea7249f 1453 .gpio = g94_gpio_new,
49bd8da5 1454 .i2c = g94_i2c_new,
551d3417 1455 .ibus = gf100_ibus_new,
b7a2bc18 1456 .imem = nv50_instmem_new,
70bc7182 1457 .ltc = gf100_ltc_new,
54dcadd5 1458 .mc = gf100_mc_new,
c9582455 1459 .mmu = gf100_mmu_new,
a4f7bd36 1460 .mxm = nv50_mxm_new,
0a34fb31 1461 .pci = gf100_pci_new,
e2ca4e7d 1462 .pmu = gf100_pmu_new,
57113c01 1463 .therm = gt215_therm_new,
31649ecf 1464 .timer = nv41_timer_new,
437b2296 1465 .volt = nv40_volt_new,
53e60da4
BS
1466 .ce[0] = gf100_ce_new,
1467 .ce[1] = gf100_ce_new,
70aa8670 1468 .disp = gt215_disp_new,
bd70563f 1469 .dma = gf100_dma_new,
13de7f46 1470 .fifo = gf100_fifo_new,
c85ee6ca 1471 .gr = gf104_gr_new,
53e60da4
BS
1472 .mspdec = gf100_mspdec_new,
1473 .msppp = gf100_msppp_new,
1474 .msvld = gf100_msvld_new,
97070f23 1475 .pm = gf100_pm_new,
6f41c7c5 1476 .sw = gf100_sw_new,
6cf813fb
BS
1477};
1478
1479static const struct nvkm_device_chip
1480nvc8_chipset = {
1481 .name = "GF110",
32932281 1482 .bar = gf100_bar_new,
46484438 1483 .bios = nvkm_bios_new,
bb23f9d7 1484 .bus = gf100_bus_new,
6625f55c 1485 .clk = gf100_clk_new,
151abd44 1486 .devinit = gf100_devinit_new,
03c8952f 1487 .fb = gf100_fb_new,
c5fcafa5 1488 .fuse = gf100_fuse_new,
2ea7249f 1489 .gpio = g94_gpio_new,
49bd8da5 1490 .i2c = g94_i2c_new,
551d3417 1491 .ibus = gf100_ibus_new,
b7a2bc18 1492 .imem = nv50_instmem_new,
70bc7182 1493 .ltc = gf100_ltc_new,
54dcadd5 1494 .mc = gf100_mc_new,
c9582455 1495 .mmu = gf100_mmu_new,
a4f7bd36 1496 .mxm = nv50_mxm_new,
0a34fb31 1497 .pci = gf100_pci_new,
e2ca4e7d 1498 .pmu = gf100_pmu_new,
57113c01 1499 .therm = gt215_therm_new,
31649ecf 1500 .timer = nv41_timer_new,
437b2296 1501 .volt = nv40_volt_new,
53e60da4
BS
1502 .ce[0] = gf100_ce_new,
1503 .ce[1] = gf100_ce_new,
70aa8670 1504 .disp = gt215_disp_new,
bd70563f 1505 .dma = gf100_dma_new,
13de7f46 1506 .fifo = gf100_fifo_new,
c85ee6ca 1507 .gr = gf110_gr_new,
53e60da4
BS
1508 .mspdec = gf100_mspdec_new,
1509 .msppp = gf100_msppp_new,
1510 .msvld = gf100_msvld_new,
97070f23 1511 .pm = gf100_pm_new,
6f41c7c5 1512 .sw = gf100_sw_new,
6cf813fb
BS
1513};
1514
1515static const struct nvkm_device_chip
1516nvce_chipset = {
1517 .name = "GF114",
32932281 1518 .bar = gf100_bar_new,
46484438 1519 .bios = nvkm_bios_new,
bb23f9d7 1520 .bus = gf100_bus_new,
6625f55c 1521 .clk = gf100_clk_new,
151abd44 1522 .devinit = gf100_devinit_new,
03c8952f 1523 .fb = gf100_fb_new,
c5fcafa5 1524 .fuse = gf100_fuse_new,
2ea7249f 1525 .gpio = g94_gpio_new,
49bd8da5 1526 .i2c = g94_i2c_new,
551d3417 1527 .ibus = gf100_ibus_new,
b7a2bc18 1528 .imem = nv50_instmem_new,
70bc7182 1529 .ltc = gf100_ltc_new,
54dcadd5 1530 .mc = gf100_mc_new,
c9582455 1531 .mmu = gf100_mmu_new,
a4f7bd36 1532 .mxm = nv50_mxm_new,
0a34fb31 1533 .pci = gf100_pci_new,
e2ca4e7d 1534 .pmu = gf100_pmu_new,
57113c01 1535 .therm = gt215_therm_new,
31649ecf 1536 .timer = nv41_timer_new,
437b2296 1537 .volt = nv40_volt_new,
53e60da4
BS
1538 .ce[0] = gf100_ce_new,
1539 .ce[1] = gf100_ce_new,
70aa8670 1540 .disp = gt215_disp_new,
bd70563f 1541 .dma = gf100_dma_new,
13de7f46 1542 .fifo = gf100_fifo_new,
c85ee6ca 1543 .gr = gf104_gr_new,
53e60da4
BS
1544 .mspdec = gf100_mspdec_new,
1545 .msppp = gf100_msppp_new,
1546 .msvld = gf100_msvld_new,
97070f23 1547 .pm = gf100_pm_new,
6f41c7c5 1548 .sw = gf100_sw_new,
6cf813fb
BS
1549};
1550
1551static const struct nvkm_device_chip
1552nvcf_chipset = {
1553 .name = "GF116",
32932281 1554 .bar = gf100_bar_new,
46484438 1555 .bios = nvkm_bios_new,
bb23f9d7 1556 .bus = gf100_bus_new,
6625f55c 1557 .clk = gf100_clk_new,
151abd44 1558 .devinit = gf100_devinit_new,
03c8952f 1559 .fb = gf100_fb_new,
c5fcafa5 1560 .fuse = gf100_fuse_new,
2ea7249f 1561 .gpio = g94_gpio_new,
49bd8da5 1562 .i2c = g94_i2c_new,
551d3417 1563 .ibus = gf100_ibus_new,
b7a2bc18 1564 .imem = nv50_instmem_new,
70bc7182 1565 .ltc = gf100_ltc_new,
2b700825 1566 .mc = gf100_mc_new,
c9582455 1567 .mmu = gf100_mmu_new,
a4f7bd36 1568 .mxm = nv50_mxm_new,
b31505c4 1569 .pci = g94_pci_new,
e2ca4e7d 1570 .pmu = gf100_pmu_new,
57113c01 1571 .therm = gt215_therm_new,
31649ecf 1572 .timer = nv41_timer_new,
437b2296 1573 .volt = nv40_volt_new,
53e60da4 1574 .ce[0] = gf100_ce_new,
70aa8670 1575 .disp = gt215_disp_new,
bd70563f 1576 .dma = gf100_dma_new,
13de7f46 1577 .fifo = gf100_fifo_new,
c85ee6ca 1578 .gr = gf104_gr_new,
53e60da4
BS
1579 .mspdec = gf100_mspdec_new,
1580 .msppp = gf100_msppp_new,
1581 .msvld = gf100_msvld_new,
97070f23 1582 .pm = gf100_pm_new,
6f41c7c5 1583 .sw = gf100_sw_new,
6cf813fb
BS
1584};
1585
1586static const struct nvkm_device_chip
1587nvd7_chipset = {
1588 .name = "GF117",
32932281 1589 .bar = gf100_bar_new,
46484438 1590 .bios = nvkm_bios_new,
bb23f9d7 1591 .bus = gf100_bus_new,
6625f55c 1592 .clk = gf100_clk_new,
151abd44 1593 .devinit = gf100_devinit_new,
03c8952f 1594 .fb = gf100_fb_new,
c5fcafa5 1595 .fuse = gf100_fuse_new,
2ea7249f 1596 .gpio = gf119_gpio_new,
49bd8da5 1597 .i2c = gf117_i2c_new,
b6afa265 1598 .ibus = gf117_ibus_new,
b7a2bc18 1599 .imem = nv50_instmem_new,
70bc7182 1600 .ltc = gf100_ltc_new,
2b700825 1601 .mc = gf100_mc_new,
c9582455 1602 .mmu = gf100_mmu_new,
a4f7bd36 1603 .mxm = nv50_mxm_new,
b31505c4 1604 .pci = g94_pci_new,
57113c01 1605 .therm = gf119_therm_new,
31649ecf 1606 .timer = nv41_timer_new,
53e60da4 1607 .ce[0] = gf100_ce_new,
70aa8670 1608 .disp = gf119_disp_new,
bd70563f 1609 .dma = gf119_dma_new,
13de7f46 1610 .fifo = gf100_fifo_new,
c85ee6ca 1611 .gr = gf117_gr_new,
53e60da4
BS
1612 .mspdec = gf100_mspdec_new,
1613 .msppp = gf100_msppp_new,
1614 .msvld = gf100_msvld_new,
97070f23 1615 .pm = gf117_pm_new,
6f41c7c5 1616 .sw = gf100_sw_new,
6cf813fb
BS
1617};
1618
1619static const struct nvkm_device_chip
1620nvd9_chipset = {
1621 .name = "GF119",
32932281 1622 .bar = gf100_bar_new,
46484438 1623 .bios = nvkm_bios_new,
bb23f9d7 1624 .bus = gf100_bus_new,
6625f55c 1625 .clk = gf100_clk_new,
151abd44 1626 .devinit = gf100_devinit_new,
03c8952f 1627 .fb = gf100_fb_new,
c5fcafa5 1628 .fuse = gf100_fuse_new,
2ea7249f 1629 .gpio = gf119_gpio_new,
49bd8da5 1630 .i2c = gf119_i2c_new,
b6afa265 1631 .ibus = gf117_ibus_new,
b7a2bc18 1632 .imem = nv50_instmem_new,
70bc7182 1633 .ltc = gf100_ltc_new,
2b700825 1634 .mc = gf100_mc_new,
c9582455 1635 .mmu = gf100_mmu_new,
a4f7bd36 1636 .mxm = nv50_mxm_new,
b31505c4 1637 .pci = g94_pci_new,
e2ca4e7d 1638 .pmu = gf119_pmu_new,
57113c01 1639 .therm = gf119_therm_new,
31649ecf 1640 .timer = nv41_timer_new,
437b2296 1641 .volt = nv40_volt_new,
53e60da4 1642 .ce[0] = gf100_ce_new,
70aa8670 1643 .disp = gf119_disp_new,
bd70563f 1644 .dma = gf119_dma_new,
13de7f46 1645 .fifo = gf100_fifo_new,
c85ee6ca 1646 .gr = gf119_gr_new,
53e60da4
BS
1647 .mspdec = gf100_mspdec_new,
1648 .msppp = gf100_msppp_new,
1649 .msvld = gf100_msvld_new,
97070f23 1650 .pm = gf117_pm_new,
6f41c7c5 1651 .sw = gf100_sw_new,
6cf813fb
BS
1652};
1653
1654static const struct nvkm_device_chip
1655nve4_chipset = {
1656 .name = "GK104",
32932281 1657 .bar = gf100_bar_new,
46484438 1658 .bios = nvkm_bios_new,
bb23f9d7 1659 .bus = gf100_bus_new,
6625f55c 1660 .clk = gk104_clk_new,
151abd44 1661 .devinit = gf100_devinit_new,
03c8952f 1662 .fb = gk104_fb_new,
c5fcafa5 1663 .fuse = gf100_fuse_new,
2ea7249f 1664 .gpio = gk104_gpio_new,
49bd8da5 1665 .i2c = gk104_i2c_new,
551d3417 1666 .ibus = gk104_ibus_new,
b7a2bc18 1667 .imem = nv50_instmem_new,
70bc7182 1668 .ltc = gk104_ltc_new,
2b700825 1669 .mc = gf100_mc_new,
c9582455 1670 .mmu = gf100_mmu_new,
a4f7bd36 1671 .mxm = nv50_mxm_new,
b31505c4 1672 .pci = g94_pci_new,
e2ca4e7d 1673 .pmu = gk104_pmu_new,
57113c01 1674 .therm = gf119_therm_new,
31649ecf 1675 .timer = nv41_timer_new,
1531dbbb 1676 .volt = gk104_volt_new,
e5b31ca6
BS
1677 .ce[0] = gk104_ce_new,
1678 .ce[1] = gk104_ce_new,
1679 .ce[2] = gk104_ce_new,
70aa8670 1680 .disp = gk104_disp_new,
bd70563f 1681 .dma = gf119_dma_new,
13de7f46 1682 .fifo = gk104_fifo_new,
c85ee6ca 1683 .gr = gk104_gr_new,
53e60da4
BS
1684 .mspdec = gk104_mspdec_new,
1685 .msppp = gf100_msppp_new,
1686 .msvld = gk104_msvld_new,
97070f23 1687 .pm = gk104_pm_new,
6f41c7c5 1688 .sw = gf100_sw_new,
6cf813fb
BS
1689};
1690
1691static const struct nvkm_device_chip
1692nve6_chipset = {
1693 .name = "GK106",
32932281 1694 .bar = gf100_bar_new,
46484438 1695 .bios = nvkm_bios_new,
bb23f9d7 1696 .bus = gf100_bus_new,
6625f55c 1697 .clk = gk104_clk_new,
151abd44 1698 .devinit = gf100_devinit_new,
03c8952f 1699 .fb = gk104_fb_new,
c5fcafa5 1700 .fuse = gf100_fuse_new,
2ea7249f 1701 .gpio = gk104_gpio_new,
49bd8da5 1702 .i2c = gk104_i2c_new,
551d3417 1703 .ibus = gk104_ibus_new,
b7a2bc18 1704 .imem = nv50_instmem_new,
70bc7182 1705 .ltc = gk104_ltc_new,
2b700825 1706 .mc = gf100_mc_new,
c9582455 1707 .mmu = gf100_mmu_new,
a4f7bd36 1708 .mxm = nv50_mxm_new,
b31505c4 1709 .pci = g94_pci_new,
e2ca4e7d 1710 .pmu = gk104_pmu_new,
57113c01 1711 .therm = gf119_therm_new,
31649ecf 1712 .timer = nv41_timer_new,
1531dbbb 1713 .volt = gk104_volt_new,
e5b31ca6
BS
1714 .ce[0] = gk104_ce_new,
1715 .ce[1] = gk104_ce_new,
1716 .ce[2] = gk104_ce_new,
70aa8670 1717 .disp = gk104_disp_new,
bd70563f 1718 .dma = gf119_dma_new,
13de7f46 1719 .fifo = gk104_fifo_new,
c85ee6ca 1720 .gr = gk104_gr_new,
53e60da4
BS
1721 .mspdec = gk104_mspdec_new,
1722 .msppp = gf100_msppp_new,
1723 .msvld = gk104_msvld_new,
97070f23 1724 .pm = gk104_pm_new,
6f41c7c5 1725 .sw = gf100_sw_new,
6cf813fb
BS
1726};
1727
1728static const struct nvkm_device_chip
1729nve7_chipset = {
1730 .name = "GK107",
32932281 1731 .bar = gf100_bar_new,
46484438 1732 .bios = nvkm_bios_new,
bb23f9d7 1733 .bus = gf100_bus_new,
6625f55c 1734 .clk = gk104_clk_new,
151abd44 1735 .devinit = gf100_devinit_new,
03c8952f 1736 .fb = gk104_fb_new,
c5fcafa5 1737 .fuse = gf100_fuse_new,
2ea7249f 1738 .gpio = gk104_gpio_new,
49bd8da5 1739 .i2c = gk104_i2c_new,
551d3417 1740 .ibus = gk104_ibus_new,
b7a2bc18 1741 .imem = nv50_instmem_new,
70bc7182 1742 .ltc = gk104_ltc_new,
2b700825 1743 .mc = gf100_mc_new,
c9582455 1744 .mmu = gf100_mmu_new,
a4f7bd36 1745 .mxm = nv50_mxm_new,
b31505c4 1746 .pci = g94_pci_new,
e2ca4e7d 1747 .pmu = gf119_pmu_new,
57113c01 1748 .therm = gf119_therm_new,
31649ecf 1749 .timer = nv41_timer_new,
1531dbbb 1750 .volt = gk104_volt_new,
e5b31ca6
BS
1751 .ce[0] = gk104_ce_new,
1752 .ce[1] = gk104_ce_new,
1753 .ce[2] = gk104_ce_new,
70aa8670 1754 .disp = gk104_disp_new,
bd70563f 1755 .dma = gf119_dma_new,
13de7f46 1756 .fifo = gk104_fifo_new,
c85ee6ca 1757 .gr = gk104_gr_new,
53e60da4
BS
1758 .mspdec = gk104_mspdec_new,
1759 .msppp = gf100_msppp_new,
1760 .msvld = gk104_msvld_new,
97070f23 1761 .pm = gk104_pm_new,
6f41c7c5 1762 .sw = gf100_sw_new,
6cf813fb
BS
1763};
1764
1765static const struct nvkm_device_chip
1766nvea_chipset = {
1767 .name = "GK20A",
32932281 1768 .bar = gk20a_bar_new,
bb23f9d7 1769 .bus = gf100_bus_new,
6625f55c 1770 .clk = gk20a_clk_new,
03c8952f 1771 .fb = gk20a_fb_new,
c5fcafa5 1772 .fuse = gf100_fuse_new,
551d3417 1773 .ibus = gk20a_ibus_new,
b7a2bc18 1774 .imem = gk20a_instmem_new,
70bc7182 1775 .ltc = gk104_ltc_new,
54dcadd5 1776 .mc = gk20a_mc_new,
c9582455 1777 .mmu = gf100_mmu_new,
e2ca4e7d 1778 .pmu = gk20a_pmu_new,
31649ecf 1779 .timer = gk20a_timer_new,
437b2296 1780 .volt = gk20a_volt_new,
e5b31ca6 1781 .ce[2] = gk104_ce_new,
bd70563f 1782 .dma = gf119_dma_new,
13de7f46 1783 .fifo = gk20a_fifo_new,
c85ee6ca 1784 .gr = gk20a_gr_new,
97070f23 1785 .pm = gk104_pm_new,
6f41c7c5 1786 .sw = gf100_sw_new,
6cf813fb
BS
1787};
1788
1789static const struct nvkm_device_chip
1790nvf0_chipset = {
1791 .name = "GK110",
32932281 1792 .bar = gf100_bar_new,
46484438 1793 .bios = nvkm_bios_new,
bb23f9d7 1794 .bus = gf100_bus_new,
6625f55c 1795 .clk = gk104_clk_new,
151abd44 1796 .devinit = gf100_devinit_new,
03c8952f 1797 .fb = gk104_fb_new,
c5fcafa5 1798 .fuse = gf100_fuse_new,
2ea7249f 1799 .gpio = gk104_gpio_new,
49bd8da5 1800 .i2c = gk104_i2c_new,
551d3417 1801 .ibus = gk104_ibus_new,
b7a2bc18 1802 .imem = nv50_instmem_new,
70bc7182 1803 .ltc = gk104_ltc_new,
2b700825 1804 .mc = gf100_mc_new,
c9582455 1805 .mmu = gf100_mmu_new,
a4f7bd36 1806 .mxm = nv50_mxm_new,
b31505c4 1807 .pci = g94_pci_new,
e2ca4e7d 1808 .pmu = gk110_pmu_new,
57113c01 1809 .therm = gf119_therm_new,
31649ecf 1810 .timer = nv41_timer_new,
1531dbbb 1811 .volt = gk104_volt_new,
e5b31ca6
BS
1812 .ce[0] = gk104_ce_new,
1813 .ce[1] = gk104_ce_new,
1814 .ce[2] = gk104_ce_new,
70aa8670 1815 .disp = gk110_disp_new,
bd70563f 1816 .dma = gf119_dma_new,
13de7f46 1817 .fifo = gk104_fifo_new,
c85ee6ca 1818 .gr = gk110_gr_new,
53e60da4
BS
1819 .mspdec = gk104_mspdec_new,
1820 .msppp = gf100_msppp_new,
1821 .msvld = gk104_msvld_new,
6f41c7c5 1822 .sw = gf100_sw_new,
6cf813fb
BS
1823};
1824
1825static const struct nvkm_device_chip
1826nvf1_chipset = {
1827 .name = "GK110B",
32932281 1828 .bar = gf100_bar_new,
46484438 1829 .bios = nvkm_bios_new,
bb23f9d7 1830 .bus = gf100_bus_new,
6625f55c 1831 .clk = gk104_clk_new,
151abd44 1832 .devinit = gf100_devinit_new,
03c8952f 1833 .fb = gk104_fb_new,
c5fcafa5 1834 .fuse = gf100_fuse_new,
2ea7249f 1835 .gpio = gk104_gpio_new,
49bd8da5 1836 .i2c = gf119_i2c_new,
551d3417 1837 .ibus = gk104_ibus_new,
b7a2bc18 1838 .imem = nv50_instmem_new,
70bc7182 1839 .ltc = gk104_ltc_new,
2b700825 1840 .mc = gf100_mc_new,
c9582455 1841 .mmu = gf100_mmu_new,
a4f7bd36 1842 .mxm = nv50_mxm_new,
b31505c4 1843 .pci = g94_pci_new,
e2ca4e7d 1844 .pmu = gk110_pmu_new,
57113c01 1845 .therm = gf119_therm_new,
31649ecf 1846 .timer = nv41_timer_new,
1531dbbb 1847 .volt = gk104_volt_new,
e5b31ca6
BS
1848 .ce[0] = gk104_ce_new,
1849 .ce[1] = gk104_ce_new,
1850 .ce[2] = gk104_ce_new,
70aa8670 1851 .disp = gk110_disp_new,
bd70563f 1852 .dma = gf119_dma_new,
13de7f46 1853 .fifo = gk104_fifo_new,
c85ee6ca 1854 .gr = gk110b_gr_new,
53e60da4
BS
1855 .mspdec = gk104_mspdec_new,
1856 .msppp = gf100_msppp_new,
1857 .msvld = gk104_msvld_new,
6f41c7c5 1858 .sw = gf100_sw_new,
6cf813fb
BS
1859};
1860
1861static const struct nvkm_device_chip
1862nv106_chipset = {
1863 .name = "GK208B",
32932281 1864 .bar = gf100_bar_new,
46484438 1865 .bios = nvkm_bios_new,
bb23f9d7 1866 .bus = gf100_bus_new,
6625f55c 1867 .clk = gk104_clk_new,
151abd44 1868 .devinit = gf100_devinit_new,
03c8952f 1869 .fb = gk104_fb_new,
c5fcafa5 1870 .fuse = gf100_fuse_new,
2ea7249f 1871 .gpio = gk104_gpio_new,
49bd8da5 1872 .i2c = gk104_i2c_new,
551d3417 1873 .ibus = gk104_ibus_new,
b7a2bc18 1874 .imem = nv50_instmem_new,
70bc7182 1875 .ltc = gk104_ltc_new,
54dcadd5 1876 .mc = gk20a_mc_new,
c9582455 1877 .mmu = gf100_mmu_new,
a4f7bd36 1878 .mxm = nv50_mxm_new,
b31505c4 1879 .pci = g94_pci_new,
e2ca4e7d 1880 .pmu = gk208_pmu_new,
57113c01 1881 .therm = gf119_therm_new,
31649ecf 1882 .timer = nv41_timer_new,
1531dbbb 1883 .volt = gk104_volt_new,
e5b31ca6
BS
1884 .ce[0] = gk104_ce_new,
1885 .ce[1] = gk104_ce_new,
1886 .ce[2] = gk104_ce_new,
70aa8670 1887 .disp = gk110_disp_new,
bd70563f 1888 .dma = gf119_dma_new,
13de7f46 1889 .fifo = gk208_fifo_new,
c85ee6ca 1890 .gr = gk208_gr_new,
53e60da4
BS
1891 .mspdec = gk104_mspdec_new,
1892 .msppp = gf100_msppp_new,
1893 .msvld = gk104_msvld_new,
6f41c7c5 1894 .sw = gf100_sw_new,
6cf813fb
BS
1895};
1896
1897static const struct nvkm_device_chip
1898nv108_chipset = {
1899 .name = "GK208",
32932281 1900 .bar = gf100_bar_new,
46484438 1901 .bios = nvkm_bios_new,
bb23f9d7 1902 .bus = gf100_bus_new,
6625f55c 1903 .clk = gk104_clk_new,
151abd44 1904 .devinit = gf100_devinit_new,
03c8952f 1905 .fb = gk104_fb_new,
c5fcafa5 1906 .fuse = gf100_fuse_new,
2ea7249f 1907 .gpio = gk104_gpio_new,
49bd8da5 1908 .i2c = gk104_i2c_new,
551d3417 1909 .ibus = gk104_ibus_new,
b7a2bc18 1910 .imem = nv50_instmem_new,
70bc7182 1911 .ltc = gk104_ltc_new,
54dcadd5 1912 .mc = gk20a_mc_new,
c9582455 1913 .mmu = gf100_mmu_new,
a4f7bd36 1914 .mxm = nv50_mxm_new,
b31505c4 1915 .pci = g94_pci_new,
e2ca4e7d 1916 .pmu = gk208_pmu_new,
57113c01 1917 .therm = gf119_therm_new,
31649ecf 1918 .timer = nv41_timer_new,
1531dbbb 1919 .volt = gk104_volt_new,
e5b31ca6
BS
1920 .ce[0] = gk104_ce_new,
1921 .ce[1] = gk104_ce_new,
1922 .ce[2] = gk104_ce_new,
70aa8670 1923 .disp = gk110_disp_new,
bd70563f 1924 .dma = gf119_dma_new,
13de7f46 1925 .fifo = gk208_fifo_new,
c85ee6ca 1926 .gr = gk208_gr_new,
53e60da4
BS
1927 .mspdec = gk104_mspdec_new,
1928 .msppp = gf100_msppp_new,
1929 .msvld = gk104_msvld_new,
6f41c7c5 1930 .sw = gf100_sw_new,
6cf813fb
BS
1931};
1932
1933static const struct nvkm_device_chip
1934nv117_chipset = {
1935 .name = "GM107",
32932281 1936 .bar = gf100_bar_new,
46484438 1937 .bios = nvkm_bios_new,
bb23f9d7 1938 .bus = gf100_bus_new,
6625f55c 1939 .clk = gk104_clk_new,
151abd44 1940 .devinit = gm107_devinit_new,
03c8952f 1941 .fb = gm107_fb_new,
c5fcafa5 1942 .fuse = gm107_fuse_new,
2ea7249f 1943 .gpio = gk104_gpio_new,
49bd8da5 1944 .i2c = gf119_i2c_new,
551d3417 1945 .ibus = gk104_ibus_new,
b7a2bc18 1946 .imem = nv50_instmem_new,
70bc7182 1947 .ltc = gm107_ltc_new,
54dcadd5 1948 .mc = gk20a_mc_new,
c9582455 1949 .mmu = gf100_mmu_new,
a4f7bd36 1950 .mxm = nv50_mxm_new,
b31505c4 1951 .pci = g94_pci_new,
e2ca4e7d 1952 .pmu = gm107_pmu_new,
57113c01 1953 .therm = gm107_therm_new,
31649ecf 1954 .timer = gk20a_timer_new,
dc47700f 1955 .volt = gk104_volt_new,
e5b31ca6
BS
1956 .ce[0] = gk104_ce_new,
1957 .ce[2] = gk104_ce_new,
70aa8670 1958 .disp = gm107_disp_new,
bd70563f 1959 .dma = gf119_dma_new,
13de7f46 1960 .fifo = gk208_fifo_new,
c85ee6ca 1961 .gr = gm107_gr_new,
6f41c7c5 1962 .sw = gf100_sw_new,
6cf813fb
BS
1963};
1964
1965static const struct nvkm_device_chip
1966nv124_chipset = {
1967 .name = "GM204",
32932281 1968 .bar = gf100_bar_new,
46484438 1969 .bios = nvkm_bios_new,
bb23f9d7 1970 .bus = gf100_bus_new,
151abd44 1971 .devinit = gm204_devinit_new,
03c8952f 1972 .fb = gm107_fb_new,
c5fcafa5 1973 .fuse = gm107_fuse_new,
2ea7249f 1974 .gpio = gk104_gpio_new,
49bd8da5 1975 .i2c = gm204_i2c_new,
551d3417 1976 .ibus = gk104_ibus_new,
b7a2bc18 1977 .imem = nv50_instmem_new,
70bc7182 1978 .ltc = gm107_ltc_new,
54dcadd5 1979 .mc = gk20a_mc_new,
c9582455 1980 .mmu = gf100_mmu_new,
a4f7bd36 1981 .mxm = nv50_mxm_new,
b31505c4 1982 .pci = g94_pci_new,
e2ca4e7d 1983 .pmu = gm107_pmu_new,
31649ecf 1984 .timer = gk20a_timer_new,
24580d1c 1985 .volt = gk104_volt_new,
e5b31ca6
BS
1986 .ce[0] = gm204_ce_new,
1987 .ce[1] = gm204_ce_new,
1988 .ce[2] = gm204_ce_new,
70aa8670 1989 .disp = gm204_disp_new,
bd70563f 1990 .dma = gf119_dma_new,
13de7f46 1991 .fifo = gm204_fifo_new,
c85ee6ca 1992 .gr = gm204_gr_new,
6f41c7c5 1993 .sw = gf100_sw_new,
6cf813fb
BS
1994};
1995
1996static const struct nvkm_device_chip
1997nv126_chipset = {
1998 .name = "GM206",
32932281 1999 .bar = gf100_bar_new,
46484438 2000 .bios = nvkm_bios_new,
bb23f9d7 2001 .bus = gf100_bus_new,
151abd44 2002 .devinit = gm204_devinit_new,
03c8952f 2003 .fb = gm107_fb_new,
c5fcafa5 2004 .fuse = gm107_fuse_new,
2ea7249f 2005 .gpio = gk104_gpio_new,
49bd8da5 2006 .i2c = gm204_i2c_new,
551d3417 2007 .ibus = gk104_ibus_new,
b7a2bc18 2008 .imem = nv50_instmem_new,
70bc7182 2009 .ltc = gm107_ltc_new,
54dcadd5 2010 .mc = gk20a_mc_new,
c9582455 2011 .mmu = gf100_mmu_new,
a4f7bd36 2012 .mxm = nv50_mxm_new,
b31505c4 2013 .pci = g94_pci_new,
e2ca4e7d 2014 .pmu = gm107_pmu_new,
31649ecf 2015 .timer = gk20a_timer_new,
24580d1c 2016 .volt = gk104_volt_new,
e5b31ca6
BS
2017 .ce[0] = gm204_ce_new,
2018 .ce[1] = gm204_ce_new,
2019 .ce[2] = gm204_ce_new,
70aa8670 2020 .disp = gm204_disp_new,
bd70563f 2021 .dma = gf119_dma_new,
13de7f46 2022 .fifo = gm204_fifo_new,
c85ee6ca 2023 .gr = gm206_gr_new,
6f41c7c5 2024 .sw = gf100_sw_new,
6cf813fb
BS
2025};
2026
2027static const struct nvkm_device_chip
2028nv12b_chipset = {
2029 .name = "GM20B",
32932281 2030 .bar = gk20a_bar_new,
bb23f9d7 2031 .bus = gf100_bus_new,
03c8952f 2032 .fb = gk20a_fb_new,
c5fcafa5 2033 .fuse = gm107_fuse_new,
551d3417 2034 .ibus = gk20a_ibus_new,
b7a2bc18 2035 .imem = gk20a_instmem_new,
70bc7182 2036 .ltc = gm107_ltc_new,
54dcadd5 2037 .mc = gk20a_mc_new,
c9582455 2038 .mmu = gf100_mmu_new,
31649ecf 2039 .timer = gk20a_timer_new,
e5b31ca6 2040 .ce[2] = gm204_ce_new,
bd70563f 2041 .dma = gf119_dma_new,
13de7f46 2042 .fifo = gm20b_fifo_new,
c85ee6ca 2043 .gr = gm20b_gr_new,
6f41c7c5 2044 .sw = gf100_sw_new,
6cf813fb
BS
2045};
2046
79ca2770 2047static int
9719047b
BS
2048nvkm_device_event_ctor(struct nvkm_object *object, void *data, u32 size,
2049 struct nvkm_notify *notify)
79ca2770
BS
2050{
2051 if (!WARN_ON(size != 0)) {
2052 notify->size = 0;
2053 notify->types = 1;
2054 notify->index = 0;
2055 return 0;
2056 }
2057 return -EINVAL;
2058}
2059
2060static const struct nvkm_event_func
9719047b
BS
2061nvkm_device_event_func = {
2062 .ctor = nvkm_device_event_ctor,
79ca2770
BS
2063};
2064
6cf813fb
BS
2065struct nvkm_subdev *
2066nvkm_device_subdev(struct nvkm_device *device, int index)
2067{
2068 struct nvkm_engine *engine;
2069
2070 if (device->disable_mask & (1ULL << index))
2071 return NULL;
2072
2073 switch (index) {
68f3f702 2074#define _(n,p,m) case NVKM_SUBDEV_##n: if (p) return (m); break
6cf813fb
BS
2075 _(BAR , device->bar , &device->bar->subdev);
2076 _(VBIOS , device->bios , &device->bios->subdev);
2077 _(BUS , device->bus , &device->bus->subdev);
2078 _(CLK , device->clk , &device->clk->subdev);
2079 _(DEVINIT, device->devinit, &device->devinit->subdev);
2080 _(FB , device->fb , &device->fb->subdev);
2081 _(FUSE , device->fuse , &device->fuse->subdev);
2082 _(GPIO , device->gpio , &device->gpio->subdev);
2083 _(I2C , device->i2c , &device->i2c->subdev);
2084 _(IBUS , device->ibus , device->ibus);
2085 _(INSTMEM, device->imem , &device->imem->subdev);
2086 _(LTC , device->ltc , &device->ltc->subdev);
2087 _(MC , device->mc , &device->mc->subdev);
2088 _(MMU , device->mmu , &device->mmu->subdev);
2089 _(MXM , device->mxm , device->mxm);
0a34fb31 2090 _(PCI , device->pci , &device->pci->subdev);
6cf813fb
BS
2091 _(PMU , device->pmu , &device->pmu->subdev);
2092 _(THERM , device->therm , &device->therm->subdev);
2093 _(TIMER , device->timer , &device->timer->subdev);
2094 _(VOLT , device->volt , &device->volt->subdev);
2095#undef _
2096 default:
2097 engine = nvkm_device_engine(device, index);
2098 if (engine)
2099 return &engine->subdev;
2100 break;
2101 }
2102 return NULL;
2103}
2104
2105struct nvkm_engine *
2106nvkm_device_engine(struct nvkm_device *device, int index)
2107{
2108 if (device->disable_mask & (1ULL << index))
2109 return NULL;
2110
2111 switch (index) {
68f3f702 2112#define _(n,p,m) case NVKM_ENGINE_##n: if (p) return (m); break
6cf813fb
BS
2113 _(BSP , device->bsp , device->bsp);
2114 _(CE0 , device->ce[0] , device->ce[0]);
2115 _(CE1 , device->ce[1] , device->ce[1]);
2116 _(CE2 , device->ce[2] , device->ce[2]);
2117 _(CIPHER , device->cipher , device->cipher);
2118 _(DISP , device->disp , &device->disp->engine);
2119 _(DMAOBJ , device->dma , &device->dma->engine);
2120 _(FIFO , device->fifo , &device->fifo->engine);
2121 _(GR , device->gr , &device->gr->engine);
2122 _(IFB , device->ifb , device->ifb);
2123 _(ME , device->me , device->me);
2124 _(MPEG , device->mpeg , device->mpeg);
2125 _(MSENC , device->msenc , device->msenc);
2126 _(MSPDEC , device->mspdec , device->mspdec);
2127 _(MSPPP , device->msppp , device->msppp);
2128 _(MSVLD , device->msvld , device->msvld);
2129 _(PM , device->pm , &device->pm->engine);
2130 _(SEC , device->sec , device->sec);
2131 _(SW , device->sw , &device->sw->engine);
2132 _(VIC , device->vic , device->vic);
2133 _(VP , device->vp , device->vp);
2134#undef _
2135 default:
2136 WARN_ON(1);
2137 break;
2138 }
2139 return NULL;
2140}
2141
a1e88736
BS
2142int
2143nvkm_device_fini(struct nvkm_device *device, bool suspend)
066a5d09 2144{
6cf813fb
BS
2145 const char *action = suspend ? "suspend" : "fini";
2146 struct nvkm_subdev *subdev;
10caad33 2147 int ret, i;
6cf813fb
BS
2148 s64 time;
2149
2150 nvdev_trace(device, "%s running...\n", action);
2151 time = ktime_to_us(ktime_get());
2152
2153 nvkm_acpi_fini(device);
10caad33 2154
68f3f702 2155 for (i = NVKM_SUBDEV_NR - 1; i >= 0; i--) {
6cf813fb
BS
2156 if ((subdev = nvkm_device_subdev(device, i))) {
2157 ret = nvkm_subdev_fini(subdev, suspend);
2158 if (ret && suspend)
2159 goto fail;
10caad33
BS
2160 }
2161 }
2162
7974dd1b
BS
2163
2164 if (device->func->fini)
2165 device->func->fini(device, suspend);
6cf813fb
BS
2166
2167 time = ktime_to_us(ktime_get()) - time;
2168 nvdev_trace(device, "%s completed in %lldus...\n", action, time);
2169 return 0;
2170
10caad33 2171fail:
6cf813fb
BS
2172 do {
2173 if ((subdev = nvkm_device_subdev(device, i))) {
2174 int rret = nvkm_subdev_init(subdev);
2175 if (rret)
2176 nvkm_fatal(subdev, "failed restart, %d\n", ret);
10caad33 2177 }
68f3f702 2178 } while (++i < NVKM_SUBDEV_NR);
10caad33 2179
6cf813fb 2180 nvdev_trace(device, "%s failed with %d\n", action, ret);
10caad33 2181 return ret;
066a5d09
BS
2182}
2183
6cf813fb 2184static int
7974dd1b
BS
2185nvkm_device_preinit(struct nvkm_device *device)
2186{
6cf813fb
BS
2187 struct nvkm_subdev *subdev;
2188 int ret, i;
7974dd1b
BS
2189 s64 time;
2190
2191 nvdev_trace(device, "preinit running...\n");
2192 time = ktime_to_us(ktime_get());
2193
2194 if (device->func->preinit) {
2195 ret = device->func->preinit(device);
2196 if (ret)
2197 goto fail;
2198 }
2199
68f3f702 2200 for (i = 0; i < NVKM_SUBDEV_NR; i++) {
6cf813fb
BS
2201 if ((subdev = nvkm_device_subdev(device, i))) {
2202 ret = nvkm_subdev_preinit(subdev);
2203 if (ret)
2204 goto fail;
2205 }
2206 }
2207
8de65bd0
BS
2208 ret = nvkm_devinit_post(device->devinit, &device->disable_mask);
2209 if (ret)
2210 goto fail;
6cf813fb 2211
7974dd1b
BS
2212 time = ktime_to_us(ktime_get()) - time;
2213 nvdev_trace(device, "preinit completed in %lldus\n", time);
2214 return 0;
2215
2216fail:
2217 nvdev_error(device, "preinit failed with %d\n", ret);
2218 return ret;
2219}
2220
a1e88736
BS
2221int
2222nvkm_device_init(struct nvkm_device *device)
066a5d09 2223{
6cf813fb 2224 struct nvkm_subdev *subdev;
68f3f702 2225 int ret, i;
6cf813fb 2226 s64 time;
ed76a870 2227
7974dd1b
BS
2228 ret = nvkm_device_preinit(device);
2229 if (ret)
2230 return ret;
2231
6cf813fb
BS
2232 nvkm_device_fini(device, false);
2233
2234 nvdev_trace(device, "init running...\n");
2235 time = ktime_to_us(ktime_get());
10caad33 2236
2b700825
BS
2237 if (device->func->init) {
2238 ret = device->func->init(device);
2239 if (ret)
2240 goto fail;
2241 }
2242
68f3f702
BS
2243 for (i = 0; i < NVKM_SUBDEV_NR; i++) {
2244 if ((subdev = nvkm_device_subdev(device, i))) {
2245 ret = nvkm_subdev_init(subdev);
2246 if (ret)
2b700825 2247 goto fail_subdev;
10caad33
BS
2248 }
2249 }
2250
6cf813fb
BS
2251 nvkm_acpi_init(device);
2252
2253 time = ktime_to_us(ktime_get()) - time;
2254 nvdev_trace(device, "init completed in %lldus\n", time);
2255 return 0;
2256
2b700825 2257fail_subdev:
6cf813fb
BS
2258 do {
2259 if ((subdev = nvkm_device_subdev(device, i)))
2260 nvkm_subdev_fini(subdev, false);
2261 } while (--i >= 0);
10caad33 2262
2b700825 2263fail:
6cf813fb 2264 nvdev_error(device, "init failed with %d\n", ret);
10caad33 2265 return ret;
066a5d09
BS
2266}
2267
e781dc8f
BS
2268void
2269nvkm_device_del(struct nvkm_device **pdevice)
2270{
2271 struct nvkm_device *device = *pdevice;
0ac9d210 2272 int i;
e781dc8f 2273 if (device) {
e781dc8f 2274 mutex_lock(&nv_devices_mutex);
6cf813fb 2275 device->disable_mask = 0;
68f3f702 2276 for (i = NVKM_SUBDEV_NR - 1; i >= 0; i--) {
6cf813fb
BS
2277 struct nvkm_subdev *subdev =
2278 nvkm_device_subdev(device, i);
2279 nvkm_subdev_del(&subdev);
2280 }
0ac9d210
BS
2281
2282 nvkm_event_fini(&device->event);
e781dc8f
BS
2283
2284 if (device->pri)
2285 iounmap(device->pri);
0ac9d210 2286 list_del(&device->head);
7974dd1b
BS
2287
2288 if (device->func->dtor)
2289 *pdevice = device->func->dtor(device);
0ac9d210 2290 mutex_unlock(&nv_devices_mutex);
e781dc8f 2291
7974dd1b 2292 kfree(*pdevice);
e781dc8f
BS
2293 *pdevice = NULL;
2294 }
2295}
2296
9274f4a9 2297int
7974dd1b
BS
2298nvkm_device_ctor(const struct nvkm_device_func *func,
2299 const struct nvkm_device_quirk *quirk,
26c9e8ef 2300 struct device *dev, enum nvkm_device_type type, u64 handle,
7974dd1b
BS
2301 const char *name, const char *cfg, const char *dbg,
2302 bool detect, bool mmio, u64 subdev_mask,
2303 struct nvkm_device *device)
9274f4a9 2304{
6cf813fb 2305 struct nvkm_subdev *subdev;
0ac9d210
BS
2306 u64 mmio_base, mmio_size;
2307 u32 boot0, strap;
2308 void __iomem *map;
9274f4a9 2309 int ret = -EEXIST;
0ac9d210 2310 int i;
9274f4a9
BS
2311
2312 mutex_lock(&nv_devices_mutex);
7974dd1b
BS
2313 if (nvkm_device_find_locked(handle))
2314 goto done;
9274f4a9 2315
7974dd1b 2316 device->func = func;
7974dd1b 2317 device->quirk = quirk;
26c9e8ef
BS
2318 device->dev = dev;
2319 device->type = type;
7974dd1b 2320 device->handle = handle;
9274f4a9
BS
2321 device->cfgopt = cfg;
2322 device->dbgopt = dbg;
7974dd1b 2323 device->name = name;
0d5dd3f3 2324 list_add_tail(&device->head, &nv_devices);
68f3f702 2325 device->debug = nvkm_dbgopt(device->dbgopt, "device");
6cf813fb 2326
9719047b 2327 ret = nvkm_event_init(&nvkm_device_event_func, 1, 1, &device->event);
0ac9d210
BS
2328 if (ret)
2329 goto done;
2330
7e8820fe
BS
2331 mmio_base = device->func->resource_addr(device, 0);
2332 mmio_size = device->func->resource_size(device, 0);
0ac9d210
BS
2333
2334 /* identify the chipset, and determine classes of subdev/engines */
2335 if (detect) {
2336 map = ioremap(mmio_base, 0x102000);
2337 if (ret = -ENOMEM, map == NULL)
2338 goto done;
2339
2340 /* switch mmio to cpu's native endianness */
2341#ifndef __BIG_ENDIAN
2342 if (ioread32_native(map + 0x000004) != 0x00000000) {
2343#else
2344 if (ioread32_native(map + 0x000004) == 0x00000000) {
2345#endif
2346 iowrite32_native(0x01000001, map + 0x000004);
2347 ioread32_native(map);
2348 }
2349
2350 /* read boot0 and strapping information */
2351 boot0 = ioread32_native(map + 0x000000);
2352 strap = ioread32_native(map + 0x101000);
2353 iounmap(map);
2354
2355 /* determine chipset and derive architecture from it */
2356 if ((boot0 & 0x1f000000) > 0) {
2357 device->chipset = (boot0 & 0x1ff00000) >> 20;
2358 device->chiprev = (boot0 & 0x000000ff);
2359 switch (device->chipset & 0x1f0) {
2360 case 0x010: {
2361 if (0x461 & (1 << (device->chipset & 0xf)))
2362 device->card_type = NV_10;
2363 else
2364 device->card_type = NV_11;
2365 device->chiprev = 0x00;
2366 break;
2367 }
2368 case 0x020: device->card_type = NV_20; break;
2369 case 0x030: device->card_type = NV_30; break;
2370 case 0x040:
2371 case 0x060: device->card_type = NV_40; break;
2372 case 0x050:
2373 case 0x080:
2374 case 0x090:
2375 case 0x0a0: device->card_type = NV_50; break;
2376 case 0x0c0:
2377 case 0x0d0: device->card_type = NV_C0; break;
2378 case 0x0e0:
2379 case 0x0f0:
2380 case 0x100: device->card_type = NV_E0; break;
2381 case 0x110:
2382 case 0x120: device->card_type = GM100; break;
2383 default:
2384 break;
2385 }
2386 } else
2387 if ((boot0 & 0xff00fff0) == 0x20004000) {
2388 if (boot0 & 0x00f00000)
2389 device->chipset = 0x05;
2390 else
2391 device->chipset = 0x04;
2392 device->card_type = NV_04;
2393 }
2394
68f3f702 2395 switch (device->chipset) {
6cf813fb
BS
2396 case 0x004: device->chip = &nv4_chipset; break;
2397 case 0x005: device->chip = &nv5_chipset; break;
2398 case 0x010: device->chip = &nv10_chipset; break;
2399 case 0x011: device->chip = &nv11_chipset; break;
2400 case 0x015: device->chip = &nv15_chipset; break;
2401 case 0x017: device->chip = &nv17_chipset; break;
2402 case 0x018: device->chip = &nv18_chipset; break;
2403 case 0x01a: device->chip = &nv1a_chipset; break;
2404 case 0x01f: device->chip = &nv1f_chipset; break;
2405 case 0x020: device->chip = &nv20_chipset; break;
2406 case 0x025: device->chip = &nv25_chipset; break;
2407 case 0x028: device->chip = &nv28_chipset; break;
2408 case 0x02a: device->chip = &nv2a_chipset; break;
2409 case 0x030: device->chip = &nv30_chipset; break;
2410 case 0x031: device->chip = &nv31_chipset; break;
2411 case 0x034: device->chip = &nv34_chipset; break;
2412 case 0x035: device->chip = &nv35_chipset; break;
2413 case 0x036: device->chip = &nv36_chipset; break;
2414 case 0x040: device->chip = &nv40_chipset; break;
2415 case 0x041: device->chip = &nv41_chipset; break;
2416 case 0x042: device->chip = &nv42_chipset; break;
2417 case 0x043: device->chip = &nv43_chipset; break;
2418 case 0x044: device->chip = &nv44_chipset; break;
2419 case 0x045: device->chip = &nv45_chipset; break;
2420 case 0x046: device->chip = &nv46_chipset; break;
2421 case 0x047: device->chip = &nv47_chipset; break;
2422 case 0x049: device->chip = &nv49_chipset; break;
2423 case 0x04a: device->chip = &nv4a_chipset; break;
2424 case 0x04b: device->chip = &nv4b_chipset; break;
2425 case 0x04c: device->chip = &nv4c_chipset; break;
2426 case 0x04e: device->chip = &nv4e_chipset; break;
2427 case 0x050: device->chip = &nv50_chipset; break;
2428 case 0x063: device->chip = &nv63_chipset; break;
2429 case 0x067: device->chip = &nv67_chipset; break;
2430 case 0x068: device->chip = &nv68_chipset; break;
2431 case 0x084: device->chip = &nv84_chipset; break;
2432 case 0x086: device->chip = &nv86_chipset; break;
2433 case 0x092: device->chip = &nv92_chipset; break;
2434 case 0x094: device->chip = &nv94_chipset; break;
2435 case 0x096: device->chip = &nv96_chipset; break;
2436 case 0x098: device->chip = &nv98_chipset; break;
2437 case 0x0a0: device->chip = &nva0_chipset; break;
2438 case 0x0a3: device->chip = &nva3_chipset; break;
2439 case 0x0a5: device->chip = &nva5_chipset; break;
2440 case 0x0a8: device->chip = &nva8_chipset; break;
2441 case 0x0aa: device->chip = &nvaa_chipset; break;
2442 case 0x0ac: device->chip = &nvac_chipset; break;
2443 case 0x0af: device->chip = &nvaf_chipset; break;
2444 case 0x0c0: device->chip = &nvc0_chipset; break;
2445 case 0x0c1: device->chip = &nvc1_chipset; break;
2446 case 0x0c3: device->chip = &nvc3_chipset; break;
2447 case 0x0c4: device->chip = &nvc4_chipset; break;
2448 case 0x0c8: device->chip = &nvc8_chipset; break;
2449 case 0x0ce: device->chip = &nvce_chipset; break;
2450 case 0x0cf: device->chip = &nvcf_chipset; break;
2451 case 0x0d7: device->chip = &nvd7_chipset; break;
2452 case 0x0d9: device->chip = &nvd9_chipset; break;
2453 case 0x0e4: device->chip = &nve4_chipset; break;
2454 case 0x0e6: device->chip = &nve6_chipset; break;
2455 case 0x0e7: device->chip = &nve7_chipset; break;
2456 case 0x0ea: device->chip = &nvea_chipset; break;
2457 case 0x0f0: device->chip = &nvf0_chipset; break;
2458 case 0x0f1: device->chip = &nvf1_chipset; break;
2459 case 0x106: device->chip = &nv106_chipset; break;
2460 case 0x108: device->chip = &nv108_chipset; break;
2461 case 0x117: device->chip = &nv117_chipset; break;
2462 case 0x124: device->chip = &nv124_chipset; break;
2463 case 0x126: device->chip = &nv126_chipset; break;
2464 case 0x12b: device->chip = &nv12b_chipset; break;
2465 default:
0ac9d210
BS
2466 nvdev_error(device, "unknown chipset (%08x)\n", boot0);
2467 goto done;
2468 }
2469
6cf813fb
BS
2470 nvdev_info(device, "NVIDIA %s (%08x)\n",
2471 device->chip->name, boot0);
0ac9d210
BS
2472
2473 /* determine frequency of timing crystal */
2474 if ( device->card_type <= NV_10 || device->chipset < 0x17 ||
2475 (device->chipset >= 0x20 && device->chipset < 0x25))
2476 strap &= 0x00000040;
2477 else
2478 strap &= 0x00400040;
2479
2480 switch (strap) {
2481 case 0x00000000: device->crystal = 13500; break;
2482 case 0x00000040: device->crystal = 14318; break;
2483 case 0x00400000: device->crystal = 27000; break;
2484 case 0x00400040: device->crystal = 25000; break;
2485 }
2486 } else {
6cf813fb 2487 device->chip = &null_chipset;
0ac9d210
BS
2488 }
2489
6cf813fb
BS
2490 if (!device->name)
2491 device->name = device->chip->name;
2492
0ac9d210
BS
2493 if (mmio) {
2494 device->pri = ioremap(mmio_base, mmio_size);
2495 if (!device->pri) {
2496 nvdev_error(device, "unable to map PRI\n");
2497 return -ENOMEM;
2498 }
2499 }
2500
a1e88736 2501 mutex_init(&device->mutex);
6cf813fb 2502
68f3f702 2503 for (i = 0; i < NVKM_SUBDEV_NR; i++) {
6cf813fb
BS
2504#define _(s,m) case s: \
2505 if (device->chip->m && (subdev_mask & (1ULL << (s)))) { \
2506 ret = device->chip->m(device, (s), &device->m); \
2507 if (ret) { \
2508 subdev = nvkm_device_subdev(device, (s)); \
2509 nvkm_subdev_del(&subdev); \
2510 device->m = NULL; \
2511 if (ret != -ENODEV) { \
2512 nvdev_error(device, "%s ctor failed, %d\n", \
2513 nvkm_subdev_name[s], ret); \
2514 goto done; \
2515 } \
2516 } \
2517 } \
2518 break
2519 switch (i) {
68f3f702
BS
2520 _(NVKM_SUBDEV_BAR , bar);
2521 _(NVKM_SUBDEV_VBIOS , bios);
2522 _(NVKM_SUBDEV_BUS , bus);
2523 _(NVKM_SUBDEV_CLK , clk);
2524 _(NVKM_SUBDEV_DEVINIT, devinit);
2525 _(NVKM_SUBDEV_FB , fb);
2526 _(NVKM_SUBDEV_FUSE , fuse);
2527 _(NVKM_SUBDEV_GPIO , gpio);
2528 _(NVKM_SUBDEV_I2C , i2c);
2529 _(NVKM_SUBDEV_IBUS , ibus);
2530 _(NVKM_SUBDEV_INSTMEM, imem);
2531 _(NVKM_SUBDEV_LTC , ltc);
2532 _(NVKM_SUBDEV_MC , mc);
2533 _(NVKM_SUBDEV_MMU , mmu);
2534 _(NVKM_SUBDEV_MXM , mxm);
0a34fb31 2535 _(NVKM_SUBDEV_PCI , pci);
68f3f702
BS
2536 _(NVKM_SUBDEV_PMU , pmu);
2537 _(NVKM_SUBDEV_THERM , therm);
2538 _(NVKM_SUBDEV_TIMER , timer);
2539 _(NVKM_SUBDEV_VOLT , volt);
2540 _(NVKM_ENGINE_BSP , bsp);
2541 _(NVKM_ENGINE_CE0 , ce[0]);
2542 _(NVKM_ENGINE_CE1 , ce[1]);
2543 _(NVKM_ENGINE_CE2 , ce[2]);
2544 _(NVKM_ENGINE_CIPHER , cipher);
2545 _(NVKM_ENGINE_DISP , disp);
2546 _(NVKM_ENGINE_DMAOBJ , dma);
2547 _(NVKM_ENGINE_FIFO , fifo);
2548 _(NVKM_ENGINE_GR , gr);
2549 _(NVKM_ENGINE_IFB , ifb);
2550 _(NVKM_ENGINE_ME , me);
2551 _(NVKM_ENGINE_MPEG , mpeg);
2552 _(NVKM_ENGINE_MSENC , msenc);
2553 _(NVKM_ENGINE_MSPDEC , mspdec);
2554 _(NVKM_ENGINE_MSPPP , msppp);
2555 _(NVKM_ENGINE_MSVLD , msvld);
2556 _(NVKM_ENGINE_PM , pm);
2557 _(NVKM_ENGINE_SEC , sec);
2558 _(NVKM_ENGINE_SW , sw);
2559 _(NVKM_ENGINE_VIC , vic);
2560 _(NVKM_ENGINE_VP , vp);
6cf813fb
BS
2561 default:
2562 WARN_ON(1);
2563 continue;
2564 }
2565#undef _
2566 }
2567
2568 ret = 0;
9274f4a9
BS
2569done:
2570 mutex_unlock(&nv_devices_mutex);
2571 return ret;
2572}