]> git.proxmox.com Git - mirror_ubuntu-bionic-kernel.git/blame - drivers/gpu/drm/nouveau/nvkm/engine/device/base.c
Merge remote-tracking branches 'asoc/topic/rockchip', 'asoc/topic/rt5514', 'asoc...
[mirror_ubuntu-bionic-kernel.git] / drivers / gpu / drm / nouveau / nvkm / engine / device / base.c
CommitLineData
9274f4a9
BS
1/*
2 * Copyright 2012 Red Hat Inc.
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice shall be included in
12 * all copies or substantial portions of the Software.
13 *
14 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
17 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
18 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20 * OTHER DEALINGS IN THE SOFTWARE.
21 *
22 * Authors: Ben Skeggs
23 */
9719047b
BS
24#include "priv.h"
25#include "acpi.h"
9274f4a9 26
9719047b 27#include <core/notify.h>
a1bfb29a 28#include <core/option.h>
d01c3092 29
a1bfb29a 30#include <subdev/bios.h>
9274f4a9
BS
31
32static DEFINE_MUTEX(nv_devices_mutex);
33static LIST_HEAD(nv_devices);
34
7974dd1b
BS
35static struct nvkm_device *
36nvkm_device_find_locked(u64 handle)
9274f4a9 37{
7974dd1b 38 struct nvkm_device *device;
9274f4a9 39 list_for_each_entry(device, &nv_devices, head) {
7974dd1b
BS
40 if (device->handle == handle)
41 return device;
9274f4a9 42 }
7974dd1b
BS
43 return NULL;
44}
45
46struct nvkm_device *
47nvkm_device_find(u64 handle)
48{
49 struct nvkm_device *device;
50 mutex_lock(&nv_devices_mutex);
51 device = nvkm_device_find_locked(handle);
9274f4a9 52 mutex_unlock(&nv_devices_mutex);
7974dd1b 53 return device;
9274f4a9
BS
54}
55
803c1787 56int
9719047b 57nvkm_device_list(u64 *name, int size)
803c1787 58{
9719047b 59 struct nvkm_device *device;
803c1787
BS
60 int nr = 0;
61 mutex_lock(&nv_devices_mutex);
62 list_for_each_entry(device, &nv_devices, head) {
63 if (nr++ < size)
64 name[nr - 1] = device->handle;
65 }
66 mutex_unlock(&nv_devices_mutex);
67 return nr;
68}
69
6cf813fb
BS
70static const struct nvkm_device_chip
71null_chipset = {
72 .name = "NULL",
46484438 73 .bios = nvkm_bios_new,
6cf813fb
BS
74};
75
76static const struct nvkm_device_chip
77nv4_chipset = {
78 .name = "NV04",
46484438 79 .bios = nvkm_bios_new,
bb23f9d7 80 .bus = nv04_bus_new,
6625f55c 81 .clk = nv04_clk_new,
151abd44 82 .devinit = nv04_devinit_new,
03c8952f 83 .fb = nv04_fb_new,
49bd8da5 84 .i2c = nv04_i2c_new,
b7a2bc18 85 .imem = nv04_instmem_new,
54dcadd5 86 .mc = nv04_mc_new,
c9582455 87 .mmu = nv04_mmu_new,
0a34fb31 88 .pci = nv04_pci_new,
31649ecf 89 .timer = nv04_timer_new,
70aa8670 90 .disp = nv04_disp_new,
bd70563f 91 .dma = nv04_dma_new,
13de7f46 92 .fifo = nv04_fifo_new,
c85ee6ca 93 .gr = nv04_gr_new,
6f41c7c5 94 .sw = nv04_sw_new,
6cf813fb
BS
95};
96
97static const struct nvkm_device_chip
98nv5_chipset = {
99 .name = "NV05",
46484438 100 .bios = nvkm_bios_new,
bb23f9d7 101 .bus = nv04_bus_new,
6625f55c 102 .clk = nv04_clk_new,
151abd44 103 .devinit = nv05_devinit_new,
03c8952f 104 .fb = nv04_fb_new,
49bd8da5 105 .i2c = nv04_i2c_new,
b7a2bc18 106 .imem = nv04_instmem_new,
54dcadd5 107 .mc = nv04_mc_new,
c9582455 108 .mmu = nv04_mmu_new,
0a34fb31 109 .pci = nv04_pci_new,
31649ecf 110 .timer = nv04_timer_new,
70aa8670 111 .disp = nv04_disp_new,
bd70563f 112 .dma = nv04_dma_new,
13de7f46 113 .fifo = nv04_fifo_new,
c85ee6ca 114 .gr = nv04_gr_new,
6f41c7c5 115 .sw = nv04_sw_new,
6cf813fb
BS
116};
117
118static const struct nvkm_device_chip
119nv10_chipset = {
120 .name = "NV10",
46484438 121 .bios = nvkm_bios_new,
bb23f9d7 122 .bus = nv04_bus_new,
6625f55c 123 .clk = nv04_clk_new,
151abd44 124 .devinit = nv10_devinit_new,
03c8952f 125 .fb = nv10_fb_new,
2ea7249f 126 .gpio = nv10_gpio_new,
49bd8da5 127 .i2c = nv04_i2c_new,
b7a2bc18 128 .imem = nv04_instmem_new,
54dcadd5 129 .mc = nv04_mc_new,
c9582455 130 .mmu = nv04_mmu_new,
0a34fb31 131 .pci = nv04_pci_new,
31649ecf 132 .timer = nv04_timer_new,
70aa8670 133 .disp = nv04_disp_new,
bd70563f 134 .dma = nv04_dma_new,
c85ee6ca 135 .gr = nv10_gr_new,
6cf813fb
BS
136};
137
138static const struct nvkm_device_chip
139nv11_chipset = {
140 .name = "NV11",
46484438 141 .bios = nvkm_bios_new,
bb23f9d7 142 .bus = nv04_bus_new,
6625f55c 143 .clk = nv04_clk_new,
151abd44 144 .devinit = nv10_devinit_new,
03c8952f 145 .fb = nv10_fb_new,
2ea7249f 146 .gpio = nv10_gpio_new,
49bd8da5 147 .i2c = nv04_i2c_new,
b7a2bc18 148 .imem = nv04_instmem_new,
667e99ab 149 .mc = nv11_mc_new,
c9582455 150 .mmu = nv04_mmu_new,
0a34fb31 151 .pci = nv04_pci_new,
31649ecf 152 .timer = nv04_timer_new,
70aa8670 153 .disp = nv04_disp_new,
bd70563f 154 .dma = nv04_dma_new,
13de7f46 155 .fifo = nv10_fifo_new,
c85ee6ca 156 .gr = nv15_gr_new,
6f41c7c5 157 .sw = nv10_sw_new,
6cf813fb
BS
158};
159
160static const struct nvkm_device_chip
161nv15_chipset = {
162 .name = "NV15",
46484438 163 .bios = nvkm_bios_new,
bb23f9d7 164 .bus = nv04_bus_new,
6625f55c 165 .clk = nv04_clk_new,
151abd44 166 .devinit = nv10_devinit_new,
03c8952f 167 .fb = nv10_fb_new,
2ea7249f 168 .gpio = nv10_gpio_new,
49bd8da5 169 .i2c = nv04_i2c_new,
b7a2bc18 170 .imem = nv04_instmem_new,
54dcadd5 171 .mc = nv04_mc_new,
c9582455 172 .mmu = nv04_mmu_new,
0a34fb31 173 .pci = nv04_pci_new,
31649ecf 174 .timer = nv04_timer_new,
70aa8670 175 .disp = nv04_disp_new,
bd70563f 176 .dma = nv04_dma_new,
13de7f46 177 .fifo = nv10_fifo_new,
c85ee6ca 178 .gr = nv15_gr_new,
6f41c7c5 179 .sw = nv10_sw_new,
6cf813fb
BS
180};
181
182static const struct nvkm_device_chip
183nv17_chipset = {
184 .name = "NV17",
46484438 185 .bios = nvkm_bios_new,
bb23f9d7 186 .bus = nv04_bus_new,
6625f55c 187 .clk = nv04_clk_new,
151abd44 188 .devinit = nv10_devinit_new,
03c8952f 189 .fb = nv10_fb_new,
2ea7249f 190 .gpio = nv10_gpio_new,
49bd8da5 191 .i2c = nv04_i2c_new,
b7a2bc18 192 .imem = nv04_instmem_new,
79360b7d 193 .mc = nv17_mc_new,
c9582455 194 .mmu = nv04_mmu_new,
0a34fb31 195 .pci = nv04_pci_new,
31649ecf 196 .timer = nv04_timer_new,
70aa8670 197 .disp = nv04_disp_new,
bd70563f 198 .dma = nv04_dma_new,
13de7f46 199 .fifo = nv17_fifo_new,
c85ee6ca 200 .gr = nv17_gr_new,
6f41c7c5 201 .sw = nv10_sw_new,
6cf813fb
BS
202};
203
204static const struct nvkm_device_chip
205nv18_chipset = {
206 .name = "NV18",
46484438 207 .bios = nvkm_bios_new,
bb23f9d7 208 .bus = nv04_bus_new,
6625f55c 209 .clk = nv04_clk_new,
151abd44 210 .devinit = nv10_devinit_new,
03c8952f 211 .fb = nv10_fb_new,
2ea7249f 212 .gpio = nv10_gpio_new,
49bd8da5 213 .i2c = nv04_i2c_new,
b7a2bc18 214 .imem = nv04_instmem_new,
79360b7d 215 .mc = nv17_mc_new,
c9582455 216 .mmu = nv04_mmu_new,
0a34fb31 217 .pci = nv04_pci_new,
31649ecf 218 .timer = nv04_timer_new,
70aa8670 219 .disp = nv04_disp_new,
bd70563f 220 .dma = nv04_dma_new,
13de7f46 221 .fifo = nv17_fifo_new,
c85ee6ca 222 .gr = nv17_gr_new,
6f41c7c5 223 .sw = nv10_sw_new,
6cf813fb
BS
224};
225
226static const struct nvkm_device_chip
227nv1a_chipset = {
228 .name = "nForce",
46484438 229 .bios = nvkm_bios_new,
bb23f9d7 230 .bus = nv04_bus_new,
6625f55c 231 .clk = nv04_clk_new,
151abd44 232 .devinit = nv1a_devinit_new,
03c8952f 233 .fb = nv1a_fb_new,
2ea7249f 234 .gpio = nv10_gpio_new,
49bd8da5 235 .i2c = nv04_i2c_new,
b7a2bc18 236 .imem = nv04_instmem_new,
54dcadd5 237 .mc = nv04_mc_new,
c9582455 238 .mmu = nv04_mmu_new,
0a34fb31 239 .pci = nv04_pci_new,
31649ecf 240 .timer = nv04_timer_new,
70aa8670 241 .disp = nv04_disp_new,
bd70563f 242 .dma = nv04_dma_new,
13de7f46 243 .fifo = nv10_fifo_new,
c85ee6ca 244 .gr = nv15_gr_new,
6f41c7c5 245 .sw = nv10_sw_new,
6cf813fb
BS
246};
247
248static const struct nvkm_device_chip
249nv1f_chipset = {
250 .name = "nForce2",
46484438 251 .bios = nvkm_bios_new,
bb23f9d7 252 .bus = nv04_bus_new,
6625f55c 253 .clk = nv04_clk_new,
151abd44 254 .devinit = nv1a_devinit_new,
03c8952f 255 .fb = nv1a_fb_new,
2ea7249f 256 .gpio = nv10_gpio_new,
49bd8da5 257 .i2c = nv04_i2c_new,
b7a2bc18 258 .imem = nv04_instmem_new,
79360b7d 259 .mc = nv17_mc_new,
c9582455 260 .mmu = nv04_mmu_new,
0a34fb31 261 .pci = nv04_pci_new,
31649ecf 262 .timer = nv04_timer_new,
70aa8670 263 .disp = nv04_disp_new,
bd70563f 264 .dma = nv04_dma_new,
13de7f46 265 .fifo = nv17_fifo_new,
c85ee6ca 266 .gr = nv17_gr_new,
6f41c7c5 267 .sw = nv10_sw_new,
6cf813fb
BS
268};
269
270static const struct nvkm_device_chip
271nv20_chipset = {
272 .name = "NV20",
46484438 273 .bios = nvkm_bios_new,
bb23f9d7 274 .bus = nv04_bus_new,
6625f55c 275 .clk = nv04_clk_new,
151abd44 276 .devinit = nv20_devinit_new,
03c8952f 277 .fb = nv20_fb_new,
2ea7249f 278 .gpio = nv10_gpio_new,
49bd8da5 279 .i2c = nv04_i2c_new,
b7a2bc18 280 .imem = nv04_instmem_new,
79360b7d 281 .mc = nv17_mc_new,
c9582455 282 .mmu = nv04_mmu_new,
0a34fb31 283 .pci = nv04_pci_new,
31649ecf 284 .timer = nv04_timer_new,
70aa8670 285 .disp = nv04_disp_new,
bd70563f 286 .dma = nv04_dma_new,
13de7f46 287 .fifo = nv17_fifo_new,
c85ee6ca 288 .gr = nv20_gr_new,
6f41c7c5 289 .sw = nv10_sw_new,
6cf813fb
BS
290};
291
292static const struct nvkm_device_chip
293nv25_chipset = {
294 .name = "NV25",
46484438 295 .bios = nvkm_bios_new,
bb23f9d7 296 .bus = nv04_bus_new,
6625f55c 297 .clk = nv04_clk_new,
151abd44 298 .devinit = nv20_devinit_new,
03c8952f 299 .fb = nv25_fb_new,
2ea7249f 300 .gpio = nv10_gpio_new,
49bd8da5 301 .i2c = nv04_i2c_new,
b7a2bc18 302 .imem = nv04_instmem_new,
79360b7d 303 .mc = nv17_mc_new,
c9582455 304 .mmu = nv04_mmu_new,
0a34fb31 305 .pci = nv04_pci_new,
31649ecf 306 .timer = nv04_timer_new,
70aa8670 307 .disp = nv04_disp_new,
bd70563f 308 .dma = nv04_dma_new,
13de7f46 309 .fifo = nv17_fifo_new,
c85ee6ca 310 .gr = nv25_gr_new,
6f41c7c5 311 .sw = nv10_sw_new,
6cf813fb
BS
312};
313
314static const struct nvkm_device_chip
315nv28_chipset = {
316 .name = "NV28",
46484438 317 .bios = nvkm_bios_new,
bb23f9d7 318 .bus = nv04_bus_new,
6625f55c 319 .clk = nv04_clk_new,
151abd44 320 .devinit = nv20_devinit_new,
03c8952f 321 .fb = nv25_fb_new,
2ea7249f 322 .gpio = nv10_gpio_new,
49bd8da5 323 .i2c = nv04_i2c_new,
b7a2bc18 324 .imem = nv04_instmem_new,
79360b7d 325 .mc = nv17_mc_new,
c9582455 326 .mmu = nv04_mmu_new,
0a34fb31 327 .pci = nv04_pci_new,
31649ecf 328 .timer = nv04_timer_new,
70aa8670 329 .disp = nv04_disp_new,
bd70563f 330 .dma = nv04_dma_new,
13de7f46 331 .fifo = nv17_fifo_new,
c85ee6ca 332 .gr = nv25_gr_new,
6f41c7c5 333 .sw = nv10_sw_new,
6cf813fb
BS
334};
335
336static const struct nvkm_device_chip
337nv2a_chipset = {
338 .name = "NV2A",
46484438 339 .bios = nvkm_bios_new,
bb23f9d7 340 .bus = nv04_bus_new,
6625f55c 341 .clk = nv04_clk_new,
151abd44 342 .devinit = nv20_devinit_new,
03c8952f 343 .fb = nv25_fb_new,
2ea7249f 344 .gpio = nv10_gpio_new,
49bd8da5 345 .i2c = nv04_i2c_new,
b7a2bc18 346 .imem = nv04_instmem_new,
79360b7d 347 .mc = nv17_mc_new,
c9582455 348 .mmu = nv04_mmu_new,
0a34fb31 349 .pci = nv04_pci_new,
31649ecf 350 .timer = nv04_timer_new,
70aa8670 351 .disp = nv04_disp_new,
bd70563f 352 .dma = nv04_dma_new,
13de7f46 353 .fifo = nv17_fifo_new,
c85ee6ca 354 .gr = nv2a_gr_new,
6f41c7c5 355 .sw = nv10_sw_new,
6cf813fb
BS
356};
357
358static const struct nvkm_device_chip
359nv30_chipset = {
360 .name = "NV30",
46484438 361 .bios = nvkm_bios_new,
bb23f9d7 362 .bus = nv04_bus_new,
6625f55c 363 .clk = nv04_clk_new,
151abd44 364 .devinit = nv20_devinit_new,
03c8952f 365 .fb = nv30_fb_new,
2ea7249f 366 .gpio = nv10_gpio_new,
49bd8da5 367 .i2c = nv04_i2c_new,
b7a2bc18 368 .imem = nv04_instmem_new,
79360b7d 369 .mc = nv17_mc_new,
c9582455 370 .mmu = nv04_mmu_new,
0a34fb31 371 .pci = nv04_pci_new,
31649ecf 372 .timer = nv04_timer_new,
70aa8670 373 .disp = nv04_disp_new,
bd70563f 374 .dma = nv04_dma_new,
13de7f46 375 .fifo = nv17_fifo_new,
c85ee6ca 376 .gr = nv30_gr_new,
6f41c7c5 377 .sw = nv10_sw_new,
6cf813fb
BS
378};
379
380static const struct nvkm_device_chip
381nv31_chipset = {
382 .name = "NV31",
46484438 383 .bios = nvkm_bios_new,
bb23f9d7 384 .bus = nv31_bus_new,
6625f55c 385 .clk = nv04_clk_new,
151abd44 386 .devinit = nv20_devinit_new,
03c8952f 387 .fb = nv30_fb_new,
2ea7249f 388 .gpio = nv10_gpio_new,
49bd8da5 389 .i2c = nv04_i2c_new,
b7a2bc18 390 .imem = nv04_instmem_new,
79360b7d 391 .mc = nv17_mc_new,
c9582455 392 .mmu = nv04_mmu_new,
0a34fb31 393 .pci = nv04_pci_new,
31649ecf 394 .timer = nv04_timer_new,
70aa8670 395 .disp = nv04_disp_new,
bd70563f 396 .dma = nv04_dma_new,
13de7f46 397 .fifo = nv17_fifo_new,
c85ee6ca 398 .gr = nv30_gr_new,
7624fc01 399 .mpeg = nv31_mpeg_new,
6f41c7c5 400 .sw = nv10_sw_new,
6cf813fb
BS
401};
402
403static const struct nvkm_device_chip
404nv34_chipset = {
405 .name = "NV34",
46484438 406 .bios = nvkm_bios_new,
bb23f9d7 407 .bus = nv31_bus_new,
6625f55c 408 .clk = nv04_clk_new,
151abd44 409 .devinit = nv10_devinit_new,
03c8952f 410 .fb = nv10_fb_new,
2ea7249f 411 .gpio = nv10_gpio_new,
49bd8da5 412 .i2c = nv04_i2c_new,
b7a2bc18 413 .imem = nv04_instmem_new,
79360b7d 414 .mc = nv17_mc_new,
c9582455 415 .mmu = nv04_mmu_new,
0a34fb31 416 .pci = nv04_pci_new,
31649ecf 417 .timer = nv04_timer_new,
70aa8670 418 .disp = nv04_disp_new,
bd70563f 419 .dma = nv04_dma_new,
13de7f46 420 .fifo = nv17_fifo_new,
c85ee6ca 421 .gr = nv34_gr_new,
7624fc01 422 .mpeg = nv31_mpeg_new,
6f41c7c5 423 .sw = nv10_sw_new,
6cf813fb
BS
424};
425
426static const struct nvkm_device_chip
427nv35_chipset = {
428 .name = "NV35",
46484438 429 .bios = nvkm_bios_new,
bb23f9d7 430 .bus = nv04_bus_new,
6625f55c 431 .clk = nv04_clk_new,
151abd44 432 .devinit = nv20_devinit_new,
03c8952f 433 .fb = nv35_fb_new,
2ea7249f 434 .gpio = nv10_gpio_new,
49bd8da5 435 .i2c = nv04_i2c_new,
b7a2bc18 436 .imem = nv04_instmem_new,
79360b7d 437 .mc = nv17_mc_new,
c9582455 438 .mmu = nv04_mmu_new,
0a34fb31 439 .pci = nv04_pci_new,
31649ecf 440 .timer = nv04_timer_new,
70aa8670 441 .disp = nv04_disp_new,
bd70563f 442 .dma = nv04_dma_new,
13de7f46 443 .fifo = nv17_fifo_new,
c85ee6ca 444 .gr = nv35_gr_new,
6f41c7c5 445 .sw = nv10_sw_new,
6cf813fb
BS
446};
447
448static const struct nvkm_device_chip
449nv36_chipset = {
450 .name = "NV36",
46484438 451 .bios = nvkm_bios_new,
bb23f9d7 452 .bus = nv31_bus_new,
6625f55c 453 .clk = nv04_clk_new,
151abd44 454 .devinit = nv20_devinit_new,
03c8952f 455 .fb = nv36_fb_new,
2ea7249f 456 .gpio = nv10_gpio_new,
49bd8da5 457 .i2c = nv04_i2c_new,
b7a2bc18 458 .imem = nv04_instmem_new,
79360b7d 459 .mc = nv17_mc_new,
c9582455 460 .mmu = nv04_mmu_new,
0a34fb31 461 .pci = nv04_pci_new,
31649ecf 462 .timer = nv04_timer_new,
70aa8670 463 .disp = nv04_disp_new,
bd70563f 464 .dma = nv04_dma_new,
13de7f46 465 .fifo = nv17_fifo_new,
c85ee6ca 466 .gr = nv35_gr_new,
7624fc01 467 .mpeg = nv31_mpeg_new,
6f41c7c5 468 .sw = nv10_sw_new,
6cf813fb
BS
469};
470
471static const struct nvkm_device_chip
472nv40_chipset = {
473 .name = "NV40",
46484438 474 .bios = nvkm_bios_new,
bb23f9d7 475 .bus = nv31_bus_new,
6625f55c 476 .clk = nv40_clk_new,
151abd44 477 .devinit = nv1a_devinit_new,
03c8952f 478 .fb = nv40_fb_new,
2ea7249f 479 .gpio = nv10_gpio_new,
49bd8da5 480 .i2c = nv04_i2c_new,
b7a2bc18 481 .imem = nv40_instmem_new,
79360b7d 482 .mc = nv17_mc_new,
c9582455 483 .mmu = nv04_mmu_new,
0a34fb31 484 .pci = nv40_pci_new,
57113c01 485 .therm = nv40_therm_new,
31649ecf 486 .timer = nv40_timer_new,
437b2296 487 .volt = nv40_volt_new,
70aa8670 488 .disp = nv04_disp_new,
bd70563f 489 .dma = nv04_dma_new,
13de7f46 490 .fifo = nv40_fifo_new,
c85ee6ca 491 .gr = nv40_gr_new,
7624fc01 492 .mpeg = nv40_mpeg_new,
97070f23 493 .pm = nv40_pm_new,
6f41c7c5 494 .sw = nv10_sw_new,
6cf813fb
BS
495};
496
497static const struct nvkm_device_chip
498nv41_chipset = {
499 .name = "NV41",
46484438 500 .bios = nvkm_bios_new,
bb23f9d7 501 .bus = nv31_bus_new,
6625f55c 502 .clk = nv40_clk_new,
151abd44 503 .devinit = nv1a_devinit_new,
03c8952f 504 .fb = nv41_fb_new,
2ea7249f 505 .gpio = nv10_gpio_new,
49bd8da5 506 .i2c = nv04_i2c_new,
b7a2bc18 507 .imem = nv40_instmem_new,
79360b7d 508 .mc = nv17_mc_new,
c9582455 509 .mmu = nv41_mmu_new,
0a34fb31 510 .pci = nv40_pci_new,
57113c01 511 .therm = nv40_therm_new,
31649ecf 512 .timer = nv41_timer_new,
437b2296 513 .volt = nv40_volt_new,
70aa8670 514 .disp = nv04_disp_new,
bd70563f 515 .dma = nv04_dma_new,
13de7f46 516 .fifo = nv40_fifo_new,
c85ee6ca 517 .gr = nv40_gr_new,
7624fc01 518 .mpeg = nv40_mpeg_new,
97070f23 519 .pm = nv40_pm_new,
6f41c7c5 520 .sw = nv10_sw_new,
6cf813fb
BS
521};
522
523static const struct nvkm_device_chip
524nv42_chipset = {
525 .name = "NV42",
46484438 526 .bios = nvkm_bios_new,
bb23f9d7 527 .bus = nv31_bus_new,
6625f55c 528 .clk = nv40_clk_new,
151abd44 529 .devinit = nv1a_devinit_new,
03c8952f 530 .fb = nv41_fb_new,
2ea7249f 531 .gpio = nv10_gpio_new,
49bd8da5 532 .i2c = nv04_i2c_new,
b7a2bc18 533 .imem = nv40_instmem_new,
79360b7d 534 .mc = nv17_mc_new,
c9582455 535 .mmu = nv41_mmu_new,
0a34fb31 536 .pci = nv40_pci_new,
57113c01 537 .therm = nv40_therm_new,
31649ecf 538 .timer = nv41_timer_new,
437b2296 539 .volt = nv40_volt_new,
70aa8670 540 .disp = nv04_disp_new,
bd70563f 541 .dma = nv04_dma_new,
13de7f46 542 .fifo = nv40_fifo_new,
c85ee6ca 543 .gr = nv40_gr_new,
7624fc01 544 .mpeg = nv40_mpeg_new,
97070f23 545 .pm = nv40_pm_new,
6f41c7c5 546 .sw = nv10_sw_new,
6cf813fb
BS
547};
548
549static const struct nvkm_device_chip
550nv43_chipset = {
551 .name = "NV43",
46484438 552 .bios = nvkm_bios_new,
bb23f9d7 553 .bus = nv31_bus_new,
6625f55c 554 .clk = nv40_clk_new,
151abd44 555 .devinit = nv1a_devinit_new,
03c8952f 556 .fb = nv41_fb_new,
2ea7249f 557 .gpio = nv10_gpio_new,
49bd8da5 558 .i2c = nv04_i2c_new,
b7a2bc18 559 .imem = nv40_instmem_new,
79360b7d 560 .mc = nv17_mc_new,
c9582455 561 .mmu = nv41_mmu_new,
0a34fb31 562 .pci = nv40_pci_new,
57113c01 563 .therm = nv40_therm_new,
31649ecf 564 .timer = nv41_timer_new,
437b2296 565 .volt = nv40_volt_new,
70aa8670 566 .disp = nv04_disp_new,
bd70563f 567 .dma = nv04_dma_new,
13de7f46 568 .fifo = nv40_fifo_new,
c85ee6ca 569 .gr = nv40_gr_new,
7624fc01 570 .mpeg = nv40_mpeg_new,
97070f23 571 .pm = nv40_pm_new,
6f41c7c5 572 .sw = nv10_sw_new,
6cf813fb
BS
573};
574
575static const struct nvkm_device_chip
576nv44_chipset = {
577 .name = "NV44",
46484438 578 .bios = nvkm_bios_new,
bb23f9d7 579 .bus = nv31_bus_new,
6625f55c 580 .clk = nv40_clk_new,
151abd44 581 .devinit = nv1a_devinit_new,
03c8952f 582 .fb = nv44_fb_new,
2ea7249f 583 .gpio = nv10_gpio_new,
49bd8da5 584 .i2c = nv04_i2c_new,
b7a2bc18 585 .imem = nv40_instmem_new,
54dcadd5 586 .mc = nv44_mc_new,
c9582455 587 .mmu = nv44_mmu_new,
0a34fb31 588 .pci = nv40_pci_new,
57113c01 589 .therm = nv40_therm_new,
31649ecf 590 .timer = nv41_timer_new,
437b2296 591 .volt = nv40_volt_new,
70aa8670 592 .disp = nv04_disp_new,
bd70563f 593 .dma = nv04_dma_new,
13de7f46 594 .fifo = nv40_fifo_new,
c85ee6ca 595 .gr = nv44_gr_new,
7624fc01 596 .mpeg = nv44_mpeg_new,
97070f23 597 .pm = nv40_pm_new,
6f41c7c5 598 .sw = nv10_sw_new,
6cf813fb
BS
599};
600
601static const struct nvkm_device_chip
602nv45_chipset = {
603 .name = "NV45",
46484438 604 .bios = nvkm_bios_new,
bb23f9d7 605 .bus = nv31_bus_new,
6625f55c 606 .clk = nv40_clk_new,
151abd44 607 .devinit = nv1a_devinit_new,
03c8952f 608 .fb = nv40_fb_new,
2ea7249f 609 .gpio = nv10_gpio_new,
49bd8da5 610 .i2c = nv04_i2c_new,
b7a2bc18 611 .imem = nv40_instmem_new,
79360b7d 612 .mc = nv17_mc_new,
c9582455 613 .mmu = nv04_mmu_new,
0a34fb31 614 .pci = nv40_pci_new,
57113c01 615 .therm = nv40_therm_new,
31649ecf 616 .timer = nv41_timer_new,
437b2296 617 .volt = nv40_volt_new,
70aa8670 618 .disp = nv04_disp_new,
bd70563f 619 .dma = nv04_dma_new,
13de7f46 620 .fifo = nv40_fifo_new,
c85ee6ca 621 .gr = nv40_gr_new,
7624fc01 622 .mpeg = nv44_mpeg_new,
97070f23 623 .pm = nv40_pm_new,
6f41c7c5 624 .sw = nv10_sw_new,
6cf813fb
BS
625};
626
627static const struct nvkm_device_chip
628nv46_chipset = {
629 .name = "G72",
46484438 630 .bios = nvkm_bios_new,
bb23f9d7 631 .bus = nv31_bus_new,
6625f55c 632 .clk = nv40_clk_new,
151abd44 633 .devinit = nv1a_devinit_new,
03c8952f 634 .fb = nv46_fb_new,
2ea7249f 635 .gpio = nv10_gpio_new,
49bd8da5 636 .i2c = nv04_i2c_new,
b7a2bc18 637 .imem = nv40_instmem_new,
54dcadd5 638 .mc = nv44_mc_new,
c9582455 639 .mmu = nv44_mmu_new,
c4266a9c 640 .pci = nv46_pci_new,
57113c01 641 .therm = nv40_therm_new,
31649ecf 642 .timer = nv41_timer_new,
437b2296 643 .volt = nv40_volt_new,
70aa8670 644 .disp = nv04_disp_new,
bd70563f 645 .dma = nv04_dma_new,
13de7f46 646 .fifo = nv40_fifo_new,
c85ee6ca 647 .gr = nv44_gr_new,
7624fc01 648 .mpeg = nv44_mpeg_new,
97070f23 649 .pm = nv40_pm_new,
6f41c7c5 650 .sw = nv10_sw_new,
6cf813fb
BS
651};
652
653static const struct nvkm_device_chip
654nv47_chipset = {
655 .name = "G70",
46484438 656 .bios = nvkm_bios_new,
bb23f9d7 657 .bus = nv31_bus_new,
6625f55c 658 .clk = nv40_clk_new,
151abd44 659 .devinit = nv1a_devinit_new,
03c8952f 660 .fb = nv47_fb_new,
2ea7249f 661 .gpio = nv10_gpio_new,
49bd8da5 662 .i2c = nv04_i2c_new,
b7a2bc18 663 .imem = nv40_instmem_new,
79360b7d 664 .mc = nv17_mc_new,
c9582455 665 .mmu = nv41_mmu_new,
0a34fb31 666 .pci = nv40_pci_new,
57113c01 667 .therm = nv40_therm_new,
31649ecf 668 .timer = nv41_timer_new,
437b2296 669 .volt = nv40_volt_new,
70aa8670 670 .disp = nv04_disp_new,
bd70563f 671 .dma = nv04_dma_new,
13de7f46 672 .fifo = nv40_fifo_new,
c85ee6ca 673 .gr = nv40_gr_new,
7624fc01 674 .mpeg = nv44_mpeg_new,
97070f23 675 .pm = nv40_pm_new,
6f41c7c5 676 .sw = nv10_sw_new,
6cf813fb
BS
677};
678
679static const struct nvkm_device_chip
680nv49_chipset = {
681 .name = "G71",
46484438 682 .bios = nvkm_bios_new,
bb23f9d7 683 .bus = nv31_bus_new,
6625f55c 684 .clk = nv40_clk_new,
151abd44 685 .devinit = nv1a_devinit_new,
03c8952f 686 .fb = nv49_fb_new,
2ea7249f 687 .gpio = nv10_gpio_new,
49bd8da5 688 .i2c = nv04_i2c_new,
b7a2bc18 689 .imem = nv40_instmem_new,
79360b7d 690 .mc = nv17_mc_new,
c9582455 691 .mmu = nv41_mmu_new,
0a34fb31 692 .pci = nv40_pci_new,
57113c01 693 .therm = nv40_therm_new,
31649ecf 694 .timer = nv41_timer_new,
437b2296 695 .volt = nv40_volt_new,
70aa8670 696 .disp = nv04_disp_new,
bd70563f 697 .dma = nv04_dma_new,
13de7f46 698 .fifo = nv40_fifo_new,
c85ee6ca 699 .gr = nv40_gr_new,
7624fc01 700 .mpeg = nv44_mpeg_new,
97070f23 701 .pm = nv40_pm_new,
6f41c7c5 702 .sw = nv10_sw_new,
6cf813fb
BS
703};
704
705static const struct nvkm_device_chip
706nv4a_chipset = {
707 .name = "NV44A",
46484438 708 .bios = nvkm_bios_new,
bb23f9d7 709 .bus = nv31_bus_new,
6625f55c 710 .clk = nv40_clk_new,
151abd44 711 .devinit = nv1a_devinit_new,
03c8952f 712 .fb = nv44_fb_new,
2ea7249f 713 .gpio = nv10_gpio_new,
49bd8da5 714 .i2c = nv04_i2c_new,
b7a2bc18 715 .imem = nv40_instmem_new,
54dcadd5 716 .mc = nv44_mc_new,
f94773b9 717 .mmu = nv04_mmu_new,
0a34fb31 718 .pci = nv40_pci_new,
57113c01 719 .therm = nv40_therm_new,
31649ecf 720 .timer = nv41_timer_new,
437b2296 721 .volt = nv40_volt_new,
70aa8670 722 .disp = nv04_disp_new,
bd70563f 723 .dma = nv04_dma_new,
13de7f46 724 .fifo = nv40_fifo_new,
c85ee6ca 725 .gr = nv44_gr_new,
7624fc01 726 .mpeg = nv44_mpeg_new,
97070f23 727 .pm = nv40_pm_new,
6f41c7c5 728 .sw = nv10_sw_new,
6cf813fb
BS
729};
730
731static const struct nvkm_device_chip
732nv4b_chipset = {
733 .name = "G73",
46484438 734 .bios = nvkm_bios_new,
bb23f9d7 735 .bus = nv31_bus_new,
6625f55c 736 .clk = nv40_clk_new,
151abd44 737 .devinit = nv1a_devinit_new,
03c8952f 738 .fb = nv49_fb_new,
2ea7249f 739 .gpio = nv10_gpio_new,
49bd8da5 740 .i2c = nv04_i2c_new,
b7a2bc18 741 .imem = nv40_instmem_new,
79360b7d 742 .mc = nv17_mc_new,
c9582455 743 .mmu = nv41_mmu_new,
0a34fb31 744 .pci = nv40_pci_new,
57113c01 745 .therm = nv40_therm_new,
31649ecf 746 .timer = nv41_timer_new,
437b2296 747 .volt = nv40_volt_new,
70aa8670 748 .disp = nv04_disp_new,
bd70563f 749 .dma = nv04_dma_new,
13de7f46 750 .fifo = nv40_fifo_new,
c85ee6ca 751 .gr = nv40_gr_new,
7624fc01 752 .mpeg = nv44_mpeg_new,
97070f23 753 .pm = nv40_pm_new,
6f41c7c5 754 .sw = nv10_sw_new,
6cf813fb
BS
755};
756
757static const struct nvkm_device_chip
758nv4c_chipset = {
759 .name = "C61",
46484438 760 .bios = nvkm_bios_new,
bb23f9d7 761 .bus = nv31_bus_new,
6625f55c 762 .clk = nv40_clk_new,
151abd44 763 .devinit = nv1a_devinit_new,
03c8952f 764 .fb = nv46_fb_new,
2ea7249f 765 .gpio = nv10_gpio_new,
49bd8da5 766 .i2c = nv04_i2c_new,
b7a2bc18 767 .imem = nv40_instmem_new,
2b700825 768 .mc = nv44_mc_new,
c9582455 769 .mmu = nv44_mmu_new,
0a34fb31 770 .pci = nv4c_pci_new,
57113c01 771 .therm = nv40_therm_new,
31649ecf 772 .timer = nv41_timer_new,
437b2296 773 .volt = nv40_volt_new,
70aa8670 774 .disp = nv04_disp_new,
bd70563f 775 .dma = nv04_dma_new,
13de7f46 776 .fifo = nv40_fifo_new,
c85ee6ca 777 .gr = nv44_gr_new,
7624fc01 778 .mpeg = nv44_mpeg_new,
97070f23 779 .pm = nv40_pm_new,
6f41c7c5 780 .sw = nv10_sw_new,
6cf813fb
BS
781};
782
783static const struct nvkm_device_chip
784nv4e_chipset = {
785 .name = "C51",
46484438 786 .bios = nvkm_bios_new,
bb23f9d7 787 .bus = nv31_bus_new,
6625f55c 788 .clk = nv40_clk_new,
151abd44 789 .devinit = nv1a_devinit_new,
03c8952f 790 .fb = nv4e_fb_new,
2ea7249f 791 .gpio = nv10_gpio_new,
49bd8da5 792 .i2c = nv4e_i2c_new,
b7a2bc18 793 .imem = nv40_instmem_new,
2b700825 794 .mc = nv44_mc_new,
c9582455 795 .mmu = nv44_mmu_new,
0a34fb31 796 .pci = nv4c_pci_new,
57113c01 797 .therm = nv40_therm_new,
31649ecf 798 .timer = nv41_timer_new,
437b2296 799 .volt = nv40_volt_new,
70aa8670 800 .disp = nv04_disp_new,
bd70563f 801 .dma = nv04_dma_new,
13de7f46 802 .fifo = nv40_fifo_new,
c85ee6ca 803 .gr = nv44_gr_new,
7624fc01 804 .mpeg = nv44_mpeg_new,
97070f23 805 .pm = nv40_pm_new,
6f41c7c5 806 .sw = nv10_sw_new,
6cf813fb
BS
807};
808
809static const struct nvkm_device_chip
810nv50_chipset = {
811 .name = "G80",
32932281 812 .bar = nv50_bar_new,
46484438 813 .bios = nvkm_bios_new,
bb23f9d7 814 .bus = nv50_bus_new,
6625f55c 815 .clk = nv50_clk_new,
151abd44 816 .devinit = nv50_devinit_new,
03c8952f 817 .fb = nv50_fb_new,
c5fcafa5 818 .fuse = nv50_fuse_new,
2ea7249f 819 .gpio = nv50_gpio_new,
49bd8da5 820 .i2c = nv50_i2c_new,
b7a2bc18 821 .imem = nv50_instmem_new,
54dcadd5 822 .mc = nv50_mc_new,
c9582455 823 .mmu = nv50_mmu_new,
a4f7bd36 824 .mxm = nv50_mxm_new,
c4266a9c 825 .pci = nv46_pci_new,
57113c01 826 .therm = nv50_therm_new,
31649ecf 827 .timer = nv41_timer_new,
437b2296 828 .volt = nv40_volt_new,
70aa8670 829 .disp = nv50_disp_new,
bd70563f 830 .dma = nv50_dma_new,
13de7f46 831 .fifo = nv50_fifo_new,
c85ee6ca 832 .gr = nv50_gr_new,
7624fc01 833 .mpeg = nv50_mpeg_new,
97070f23 834 .pm = nv50_pm_new,
6f41c7c5 835 .sw = nv50_sw_new,
6cf813fb
BS
836};
837
838static const struct nvkm_device_chip
839nv63_chipset = {
840 .name = "C73",
46484438 841 .bios = nvkm_bios_new,
bb23f9d7 842 .bus = nv31_bus_new,
6625f55c 843 .clk = nv40_clk_new,
151abd44 844 .devinit = nv1a_devinit_new,
03c8952f 845 .fb = nv46_fb_new,
2ea7249f 846 .gpio = nv10_gpio_new,
49bd8da5 847 .i2c = nv04_i2c_new,
b7a2bc18 848 .imem = nv40_instmem_new,
2b700825 849 .mc = nv44_mc_new,
c9582455 850 .mmu = nv44_mmu_new,
0a34fb31 851 .pci = nv4c_pci_new,
57113c01 852 .therm = nv40_therm_new,
31649ecf 853 .timer = nv41_timer_new,
437b2296 854 .volt = nv40_volt_new,
70aa8670 855 .disp = nv04_disp_new,
bd70563f 856 .dma = nv04_dma_new,
13de7f46 857 .fifo = nv40_fifo_new,
c85ee6ca 858 .gr = nv44_gr_new,
7624fc01 859 .mpeg = nv44_mpeg_new,
97070f23 860 .pm = nv40_pm_new,
6f41c7c5 861 .sw = nv10_sw_new,
6cf813fb
BS
862};
863
864static const struct nvkm_device_chip
865nv67_chipset = {
866 .name = "C67",
46484438 867 .bios = nvkm_bios_new,
bb23f9d7 868 .bus = nv31_bus_new,
6625f55c 869 .clk = nv40_clk_new,
151abd44 870 .devinit = nv1a_devinit_new,
03c8952f 871 .fb = nv46_fb_new,
2ea7249f 872 .gpio = nv10_gpio_new,
49bd8da5 873 .i2c = nv04_i2c_new,
b7a2bc18 874 .imem = nv40_instmem_new,
2b700825 875 .mc = nv44_mc_new,
c9582455 876 .mmu = nv44_mmu_new,
0a34fb31 877 .pci = nv4c_pci_new,
57113c01 878 .therm = nv40_therm_new,
31649ecf 879 .timer = nv41_timer_new,
437b2296 880 .volt = nv40_volt_new,
70aa8670 881 .disp = nv04_disp_new,
bd70563f 882 .dma = nv04_dma_new,
13de7f46 883 .fifo = nv40_fifo_new,
c85ee6ca 884 .gr = nv44_gr_new,
7624fc01 885 .mpeg = nv44_mpeg_new,
97070f23 886 .pm = nv40_pm_new,
6f41c7c5 887 .sw = nv10_sw_new,
6cf813fb
BS
888};
889
890static const struct nvkm_device_chip
891nv68_chipset = {
892 .name = "C68",
46484438 893 .bios = nvkm_bios_new,
bb23f9d7 894 .bus = nv31_bus_new,
6625f55c 895 .clk = nv40_clk_new,
151abd44 896 .devinit = nv1a_devinit_new,
03c8952f 897 .fb = nv46_fb_new,
2ea7249f 898 .gpio = nv10_gpio_new,
49bd8da5 899 .i2c = nv04_i2c_new,
b7a2bc18 900 .imem = nv40_instmem_new,
2b700825 901 .mc = nv44_mc_new,
c9582455 902 .mmu = nv44_mmu_new,
0a34fb31 903 .pci = nv4c_pci_new,
57113c01 904 .therm = nv40_therm_new,
31649ecf 905 .timer = nv41_timer_new,
437b2296 906 .volt = nv40_volt_new,
70aa8670 907 .disp = nv04_disp_new,
bd70563f 908 .dma = nv04_dma_new,
13de7f46 909 .fifo = nv40_fifo_new,
c85ee6ca 910 .gr = nv44_gr_new,
7624fc01 911 .mpeg = nv44_mpeg_new,
97070f23 912 .pm = nv40_pm_new,
6f41c7c5 913 .sw = nv10_sw_new,
6cf813fb
BS
914};
915
916static const struct nvkm_device_chip
917nv84_chipset = {
918 .name = "G84",
32932281 919 .bar = g84_bar_new,
46484438 920 .bios = nvkm_bios_new,
bb23f9d7 921 .bus = nv50_bus_new,
6625f55c 922 .clk = g84_clk_new,
151abd44 923 .devinit = g84_devinit_new,
03c8952f 924 .fb = g84_fb_new,
c5fcafa5 925 .fuse = nv50_fuse_new,
2ea7249f 926 .gpio = nv50_gpio_new,
49bd8da5 927 .i2c = nv50_i2c_new,
b7a2bc18 928 .imem = nv50_instmem_new,
73549020 929 .mc = g84_mc_new,
c9582455 930 .mmu = nv50_mmu_new,
a4f7bd36 931 .mxm = nv50_mxm_new,
3e55b53b 932 .pci = g84_pci_new,
57113c01 933 .therm = g84_therm_new,
31649ecf 934 .timer = nv41_timer_new,
437b2296 935 .volt = nv40_volt_new,
98b20c9a 936 .bsp = g84_bsp_new,
14d74aca 937 .cipher = g84_cipher_new,
70aa8670 938 .disp = g84_disp_new,
bd70563f 939 .dma = nv50_dma_new,
13de7f46 940 .fifo = g84_fifo_new,
c85ee6ca 941 .gr = g84_gr_new,
7624fc01 942 .mpeg = g84_mpeg_new,
97070f23 943 .pm = g84_pm_new,
6f41c7c5 944 .sw = nv50_sw_new,
98b20c9a 945 .vp = g84_vp_new,
6cf813fb
BS
946};
947
948static const struct nvkm_device_chip
949nv86_chipset = {
950 .name = "G86",
32932281 951 .bar = g84_bar_new,
46484438 952 .bios = nvkm_bios_new,
bb23f9d7 953 .bus = nv50_bus_new,
6625f55c 954 .clk = g84_clk_new,
151abd44 955 .devinit = g84_devinit_new,
03c8952f 956 .fb = g84_fb_new,
c5fcafa5 957 .fuse = nv50_fuse_new,
2ea7249f 958 .gpio = nv50_gpio_new,
49bd8da5 959 .i2c = nv50_i2c_new,
b7a2bc18 960 .imem = nv50_instmem_new,
73549020 961 .mc = g84_mc_new,
c9582455 962 .mmu = nv50_mmu_new,
a4f7bd36 963 .mxm = nv50_mxm_new,
3e55b53b 964 .pci = g84_pci_new,
57113c01 965 .therm = g84_therm_new,
31649ecf 966 .timer = nv41_timer_new,
437b2296 967 .volt = nv40_volt_new,
98b20c9a 968 .bsp = g84_bsp_new,
14d74aca 969 .cipher = g84_cipher_new,
70aa8670 970 .disp = g84_disp_new,
bd70563f 971 .dma = nv50_dma_new,
13de7f46 972 .fifo = g84_fifo_new,
c85ee6ca 973 .gr = g84_gr_new,
7624fc01 974 .mpeg = g84_mpeg_new,
97070f23 975 .pm = g84_pm_new,
6f41c7c5 976 .sw = nv50_sw_new,
98b20c9a 977 .vp = g84_vp_new,
6cf813fb
BS
978};
979
980static const struct nvkm_device_chip
981nv92_chipset = {
982 .name = "G92",
32932281 983 .bar = g84_bar_new,
46484438 984 .bios = nvkm_bios_new,
bb23f9d7 985 .bus = nv50_bus_new,
6625f55c 986 .clk = g84_clk_new,
151abd44 987 .devinit = g84_devinit_new,
03c8952f 988 .fb = g84_fb_new,
c5fcafa5 989 .fuse = nv50_fuse_new,
2ea7249f 990 .gpio = nv50_gpio_new,
49bd8da5 991 .i2c = nv50_i2c_new,
b7a2bc18 992 .imem = nv50_instmem_new,
73549020 993 .mc = g84_mc_new,
c9582455 994 .mmu = nv50_mmu_new,
a4f7bd36 995 .mxm = nv50_mxm_new,
443828fd 996 .pci = g92_pci_new,
57113c01 997 .therm = g84_therm_new,
31649ecf 998 .timer = nv41_timer_new,
437b2296 999 .volt = nv40_volt_new,
98b20c9a 1000 .bsp = g84_bsp_new,
14d74aca 1001 .cipher = g84_cipher_new,
70aa8670 1002 .disp = g84_disp_new,
bd70563f 1003 .dma = nv50_dma_new,
13de7f46 1004 .fifo = g84_fifo_new,
c85ee6ca 1005 .gr = g84_gr_new,
7624fc01 1006 .mpeg = g84_mpeg_new,
97070f23 1007 .pm = g84_pm_new,
6f41c7c5 1008 .sw = nv50_sw_new,
98b20c9a 1009 .vp = g84_vp_new,
6cf813fb
BS
1010};
1011
1012static const struct nvkm_device_chip
1013nv94_chipset = {
1014 .name = "G94",
32932281 1015 .bar = g84_bar_new,
46484438 1016 .bios = nvkm_bios_new,
bb23f9d7 1017 .bus = g94_bus_new,
6625f55c 1018 .clk = g84_clk_new,
151abd44 1019 .devinit = g84_devinit_new,
03c8952f 1020 .fb = g84_fb_new,
c5fcafa5 1021 .fuse = nv50_fuse_new,
2ea7249f 1022 .gpio = g94_gpio_new,
49bd8da5 1023 .i2c = g94_i2c_new,
b7a2bc18 1024 .imem = nv50_instmem_new,
73549020 1025 .mc = g84_mc_new,
c9582455 1026 .mmu = nv50_mmu_new,
a4f7bd36 1027 .mxm = nv50_mxm_new,
5112abc6 1028 .pci = g94_pci_new,
57113c01 1029 .therm = g84_therm_new,
31649ecf 1030 .timer = nv41_timer_new,
437b2296 1031 .volt = nv40_volt_new,
98b20c9a 1032 .bsp = g84_bsp_new,
14d74aca 1033 .cipher = g84_cipher_new,
70aa8670 1034 .disp = g94_disp_new,
bd70563f 1035 .dma = nv50_dma_new,
13de7f46 1036 .fifo = g84_fifo_new,
c85ee6ca 1037 .gr = g84_gr_new,
7624fc01 1038 .mpeg = g84_mpeg_new,
97070f23 1039 .pm = g84_pm_new,
6f41c7c5 1040 .sw = nv50_sw_new,
98b20c9a 1041 .vp = g84_vp_new,
6cf813fb
BS
1042};
1043
1044static const struct nvkm_device_chip
1045nv96_chipset = {
1046 .name = "G96",
0a34fb31 1047 .bar = g84_bar_new,
46484438 1048 .bios = nvkm_bios_new,
0a34fb31 1049 .bus = g94_bus_new,
6625f55c 1050 .clk = g84_clk_new,
151abd44 1051 .devinit = g84_devinit_new,
03c8952f 1052 .fb = g84_fb_new,
0a34fb31
BS
1053 .fuse = nv50_fuse_new,
1054 .gpio = g94_gpio_new,
1055 .i2c = g94_i2c_new,
b7a2bc18 1056 .imem = nv50_instmem_new,
73549020 1057 .mc = g84_mc_new,
c9582455 1058 .mmu = nv50_mmu_new,
0a34fb31 1059 .mxm = nv50_mxm_new,
5112abc6 1060 .pci = g94_pci_new,
0a34fb31
BS
1061 .therm = g84_therm_new,
1062 .timer = nv41_timer_new,
437b2296 1063 .volt = nv40_volt_new,
0a34fb31
BS
1064 .bsp = g84_bsp_new,
1065 .cipher = g84_cipher_new,
1066 .disp = g94_disp_new,
bd70563f 1067 .dma = nv50_dma_new,
13de7f46 1068 .fifo = g84_fifo_new,
c85ee6ca 1069 .gr = g84_gr_new,
7624fc01 1070 .mpeg = g84_mpeg_new,
97070f23 1071 .pm = g84_pm_new,
0a34fb31
BS
1072 .sw = nv50_sw_new,
1073 .vp = g84_vp_new,
6cf813fb
BS
1074};
1075
1076static const struct nvkm_device_chip
1077nv98_chipset = {
1078 .name = "G98",
0a34fb31 1079 .bar = g84_bar_new,
46484438 1080 .bios = nvkm_bios_new,
0a34fb31 1081 .bus = g94_bus_new,
6625f55c 1082 .clk = g84_clk_new,
151abd44 1083 .devinit = g98_devinit_new,
03c8952f 1084 .fb = g84_fb_new,
0a34fb31
BS
1085 .fuse = nv50_fuse_new,
1086 .gpio = g94_gpio_new,
1087 .i2c = g94_i2c_new,
b7a2bc18 1088 .imem = nv50_instmem_new,
0a34fb31 1089 .mc = g98_mc_new,
c9582455 1090 .mmu = nv50_mmu_new,
0a34fb31 1091 .mxm = nv50_mxm_new,
5112abc6 1092 .pci = g94_pci_new,
0a34fb31
BS
1093 .therm = g84_therm_new,
1094 .timer = nv41_timer_new,
437b2296 1095 .volt = nv40_volt_new,
0a34fb31 1096 .disp = g94_disp_new,
bd70563f 1097 .dma = nv50_dma_new,
13de7f46 1098 .fifo = g84_fifo_new,
c85ee6ca 1099 .gr = g84_gr_new,
53e60da4 1100 .mspdec = g98_mspdec_new,
53e60da4 1101 .msppp = g98_msppp_new,
0a34fb31 1102 .msvld = g98_msvld_new,
97070f23 1103 .pm = g84_pm_new,
0a34fb31
BS
1104 .sec = g98_sec_new,
1105 .sw = nv50_sw_new,
6cf813fb
BS
1106};
1107
1108static const struct nvkm_device_chip
1109nva0_chipset = {
1110 .name = "GT200",
32932281 1111 .bar = g84_bar_new,
46484438 1112 .bios = nvkm_bios_new,
bb23f9d7 1113 .bus = g94_bus_new,
6625f55c 1114 .clk = g84_clk_new,
151abd44 1115 .devinit = g84_devinit_new,
03c8952f 1116 .fb = g84_fb_new,
c5fcafa5 1117 .fuse = nv50_fuse_new,
2ea7249f 1118 .gpio = g94_gpio_new,
49bd8da5 1119 .i2c = nv50_i2c_new,
b7a2bc18 1120 .imem = nv50_instmem_new,
73549020 1121 .mc = g84_mc_new,
c9582455 1122 .mmu = nv50_mmu_new,
a4f7bd36 1123 .mxm = nv50_mxm_new,
5112abc6 1124 .pci = g94_pci_new,
57113c01 1125 .therm = g84_therm_new,
31649ecf 1126 .timer = nv41_timer_new,
437b2296 1127 .volt = nv40_volt_new,
98b20c9a 1128 .bsp = g84_bsp_new,
14d74aca 1129 .cipher = g84_cipher_new,
70aa8670 1130 .disp = gt200_disp_new,
bd70563f 1131 .dma = nv50_dma_new,
13de7f46 1132 .fifo = g84_fifo_new,
c85ee6ca 1133 .gr = gt200_gr_new,
7624fc01 1134 .mpeg = g84_mpeg_new,
97070f23 1135 .pm = gt200_pm_new,
6f41c7c5 1136 .sw = nv50_sw_new,
98b20c9a 1137 .vp = g84_vp_new,
6cf813fb
BS
1138};
1139
1140static const struct nvkm_device_chip
1141nva3_chipset = {
1142 .name = "GT215",
32932281 1143 .bar = g84_bar_new,
46484438 1144 .bios = nvkm_bios_new,
bb23f9d7 1145 .bus = g94_bus_new,
6625f55c 1146 .clk = gt215_clk_new,
151abd44 1147 .devinit = gt215_devinit_new,
03c8952f 1148 .fb = gt215_fb_new,
c5fcafa5 1149 .fuse = nv50_fuse_new,
2ea7249f 1150 .gpio = g94_gpio_new,
49bd8da5 1151 .i2c = g94_i2c_new,
b7a2bc18 1152 .imem = nv50_instmem_new,
88c0de2c 1153 .mc = gt215_mc_new,
c9582455 1154 .mmu = nv50_mmu_new,
a4f7bd36 1155 .mxm = nv50_mxm_new,
5112abc6 1156 .pci = g94_pci_new,
e2ca4e7d 1157 .pmu = gt215_pmu_new,
57113c01 1158 .therm = gt215_therm_new,
31649ecf 1159 .timer = nv41_timer_new,
437b2296 1160 .volt = nv40_volt_new,
53e60da4 1161 .ce[0] = gt215_ce_new,
70aa8670 1162 .disp = gt215_disp_new,
bd70563f 1163 .dma = nv50_dma_new,
13de7f46 1164 .fifo = g84_fifo_new,
c85ee6ca 1165 .gr = gt215_gr_new,
7624fc01 1166 .mpeg = g84_mpeg_new,
53e60da4
BS
1167 .mspdec = gt215_mspdec_new,
1168 .msppp = gt215_msppp_new,
1169 .msvld = gt215_msvld_new,
97070f23 1170 .pm = gt215_pm_new,
6f41c7c5 1171 .sw = nv50_sw_new,
6cf813fb
BS
1172};
1173
1174static const struct nvkm_device_chip
1175nva5_chipset = {
1176 .name = "GT216",
32932281 1177 .bar = g84_bar_new,
46484438 1178 .bios = nvkm_bios_new,
bb23f9d7 1179 .bus = g94_bus_new,
6625f55c 1180 .clk = gt215_clk_new,
151abd44 1181 .devinit = gt215_devinit_new,
03c8952f 1182 .fb = gt215_fb_new,
c5fcafa5 1183 .fuse = nv50_fuse_new,
2ea7249f 1184 .gpio = g94_gpio_new,
49bd8da5 1185 .i2c = g94_i2c_new,
b7a2bc18 1186 .imem = nv50_instmem_new,
88c0de2c 1187 .mc = gt215_mc_new,
c9582455 1188 .mmu = nv50_mmu_new,
a4f7bd36 1189 .mxm = nv50_mxm_new,
5112abc6 1190 .pci = g94_pci_new,
e2ca4e7d 1191 .pmu = gt215_pmu_new,
57113c01 1192 .therm = gt215_therm_new,
31649ecf 1193 .timer = nv41_timer_new,
437b2296 1194 .volt = nv40_volt_new,
53e60da4 1195 .ce[0] = gt215_ce_new,
70aa8670 1196 .disp = gt215_disp_new,
bd70563f 1197 .dma = nv50_dma_new,
13de7f46 1198 .fifo = g84_fifo_new,
c85ee6ca 1199 .gr = gt215_gr_new,
53e60da4
BS
1200 .mspdec = gt215_mspdec_new,
1201 .msppp = gt215_msppp_new,
1202 .msvld = gt215_msvld_new,
97070f23 1203 .pm = gt215_pm_new,
6f41c7c5 1204 .sw = nv50_sw_new,
6cf813fb
BS
1205};
1206
1207static const struct nvkm_device_chip
1208nva8_chipset = {
1209 .name = "GT218",
32932281 1210 .bar = g84_bar_new,
46484438 1211 .bios = nvkm_bios_new,
bb23f9d7 1212 .bus = g94_bus_new,
6625f55c 1213 .clk = gt215_clk_new,
151abd44 1214 .devinit = gt215_devinit_new,
03c8952f 1215 .fb = gt215_fb_new,
c5fcafa5 1216 .fuse = nv50_fuse_new,
2ea7249f 1217 .gpio = g94_gpio_new,
49bd8da5 1218 .i2c = g94_i2c_new,
b7a2bc18 1219 .imem = nv50_instmem_new,
88c0de2c 1220 .mc = gt215_mc_new,
c9582455 1221 .mmu = nv50_mmu_new,
a4f7bd36 1222 .mxm = nv50_mxm_new,
5112abc6 1223 .pci = g94_pci_new,
e2ca4e7d 1224 .pmu = gt215_pmu_new,
57113c01 1225 .therm = gt215_therm_new,
31649ecf 1226 .timer = nv41_timer_new,
437b2296 1227 .volt = nv40_volt_new,
53e60da4 1228 .ce[0] = gt215_ce_new,
70aa8670 1229 .disp = gt215_disp_new,
bd70563f 1230 .dma = nv50_dma_new,
13de7f46 1231 .fifo = g84_fifo_new,
c85ee6ca 1232 .gr = gt215_gr_new,
53e60da4
BS
1233 .mspdec = gt215_mspdec_new,
1234 .msppp = gt215_msppp_new,
1235 .msvld = gt215_msvld_new,
97070f23 1236 .pm = gt215_pm_new,
6f41c7c5 1237 .sw = nv50_sw_new,
6cf813fb
BS
1238};
1239
1240static const struct nvkm_device_chip
1241nvaa_chipset = {
1242 .name = "MCP77/MCP78",
32932281 1243 .bar = g84_bar_new,
46484438 1244 .bios = nvkm_bios_new,
bb23f9d7 1245 .bus = g94_bus_new,
6625f55c 1246 .clk = mcp77_clk_new,
151abd44 1247 .devinit = g98_devinit_new,
03c8952f 1248 .fb = mcp77_fb_new,
c5fcafa5 1249 .fuse = nv50_fuse_new,
2ea7249f 1250 .gpio = g94_gpio_new,
49bd8da5 1251 .i2c = g94_i2c_new,
b7a2bc18 1252 .imem = nv50_instmem_new,
54dcadd5 1253 .mc = g98_mc_new,
c9582455 1254 .mmu = nv50_mmu_new,
a4f7bd36 1255 .mxm = nv50_mxm_new,
5112abc6 1256 .pci = g94_pci_new,
57113c01 1257 .therm = g84_therm_new,
31649ecf 1258 .timer = nv41_timer_new,
437b2296 1259 .volt = nv40_volt_new,
70aa8670 1260 .disp = g94_disp_new,
bd70563f 1261 .dma = nv50_dma_new,
13de7f46 1262 .fifo = g84_fifo_new,
c85ee6ca 1263 .gr = gt200_gr_new,
53e60da4
BS
1264 .mspdec = g98_mspdec_new,
1265 .msppp = g98_msppp_new,
1266 .msvld = g98_msvld_new,
97070f23 1267 .pm = g84_pm_new,
53e60da4 1268 .sec = g98_sec_new,
6f41c7c5 1269 .sw = nv50_sw_new,
6cf813fb
BS
1270};
1271
1272static const struct nvkm_device_chip
1273nvac_chipset = {
1274 .name = "MCP79/MCP7A",
32932281 1275 .bar = g84_bar_new,
46484438 1276 .bios = nvkm_bios_new,
bb23f9d7 1277 .bus = g94_bus_new,
6625f55c 1278 .clk = mcp77_clk_new,
151abd44 1279 .devinit = g98_devinit_new,
03c8952f 1280 .fb = mcp77_fb_new,
c5fcafa5 1281 .fuse = nv50_fuse_new,
2ea7249f 1282 .gpio = g94_gpio_new,
49bd8da5 1283 .i2c = g94_i2c_new,
b7a2bc18 1284 .imem = nv50_instmem_new,
54dcadd5 1285 .mc = g98_mc_new,
c9582455 1286 .mmu = nv50_mmu_new,
a4f7bd36 1287 .mxm = nv50_mxm_new,
5112abc6 1288 .pci = g94_pci_new,
57113c01 1289 .therm = g84_therm_new,
31649ecf 1290 .timer = nv41_timer_new,
437b2296 1291 .volt = nv40_volt_new,
70aa8670 1292 .disp = g94_disp_new,
bd70563f 1293 .dma = nv50_dma_new,
13de7f46 1294 .fifo = g84_fifo_new,
c85ee6ca 1295 .gr = mcp79_gr_new,
53e60da4
BS
1296 .mspdec = g98_mspdec_new,
1297 .msppp = g98_msppp_new,
1298 .msvld = g98_msvld_new,
97070f23 1299 .pm = g84_pm_new,
53e60da4 1300 .sec = g98_sec_new,
6f41c7c5 1301 .sw = nv50_sw_new,
6cf813fb
BS
1302};
1303
1304static const struct nvkm_device_chip
1305nvaf_chipset = {
1306 .name = "MCP89",
32932281 1307 .bar = g84_bar_new,
46484438 1308 .bios = nvkm_bios_new,
bb23f9d7 1309 .bus = g94_bus_new,
6625f55c 1310 .clk = gt215_clk_new,
151abd44 1311 .devinit = mcp89_devinit_new,
03c8952f 1312 .fb = mcp89_fb_new,
c5fcafa5 1313 .fuse = nv50_fuse_new,
2ea7249f 1314 .gpio = g94_gpio_new,
49bd8da5 1315 .i2c = g94_i2c_new,
b7a2bc18 1316 .imem = nv50_instmem_new,
88c0de2c 1317 .mc = gt215_mc_new,
c9582455 1318 .mmu = nv50_mmu_new,
a4f7bd36 1319 .mxm = nv50_mxm_new,
5112abc6 1320 .pci = g94_pci_new,
e2ca4e7d 1321 .pmu = gt215_pmu_new,
57113c01 1322 .therm = gt215_therm_new,
31649ecf 1323 .timer = nv41_timer_new,
437b2296 1324 .volt = nv40_volt_new,
53e60da4 1325 .ce[0] = gt215_ce_new,
70aa8670 1326 .disp = gt215_disp_new,
bd70563f 1327 .dma = nv50_dma_new,
13de7f46 1328 .fifo = g84_fifo_new,
c85ee6ca 1329 .gr = mcp89_gr_new,
53e60da4
BS
1330 .mspdec = gt215_mspdec_new,
1331 .msppp = gt215_msppp_new,
1332 .msvld = mcp89_msvld_new,
97070f23 1333 .pm = gt215_pm_new,
6f41c7c5 1334 .sw = nv50_sw_new,
6cf813fb
BS
1335};
1336
1337static const struct nvkm_device_chip
1338nvc0_chipset = {
1339 .name = "GF100",
32932281 1340 .bar = gf100_bar_new,
46484438 1341 .bios = nvkm_bios_new,
bb23f9d7 1342 .bus = gf100_bus_new,
6625f55c 1343 .clk = gf100_clk_new,
151abd44 1344 .devinit = gf100_devinit_new,
03c8952f 1345 .fb = gf100_fb_new,
c5fcafa5 1346 .fuse = gf100_fuse_new,
2ea7249f 1347 .gpio = g94_gpio_new,
49bd8da5 1348 .i2c = g94_i2c_new,
551d3417 1349 .ibus = gf100_ibus_new,
b71c0892 1350 .iccsense = gf100_iccsense_new,
b7a2bc18 1351 .imem = nv50_instmem_new,
70bc7182 1352 .ltc = gf100_ltc_new,
54dcadd5 1353 .mc = gf100_mc_new,
c9582455 1354 .mmu = gf100_mmu_new,
a4f7bd36 1355 .mxm = nv50_mxm_new,
0a34fb31 1356 .pci = gf100_pci_new,
e2ca4e7d 1357 .pmu = gf100_pmu_new,
57113c01 1358 .therm = gt215_therm_new,
31649ecf 1359 .timer = nv41_timer_new,
a3c950f2 1360 .volt = gf100_volt_new,
53e60da4
BS
1361 .ce[0] = gf100_ce_new,
1362 .ce[1] = gf100_ce_new,
70aa8670 1363 .disp = gt215_disp_new,
bd70563f 1364 .dma = gf100_dma_new,
13de7f46 1365 .fifo = gf100_fifo_new,
c85ee6ca 1366 .gr = gf100_gr_new,
53e60da4
BS
1367 .mspdec = gf100_mspdec_new,
1368 .msppp = gf100_msppp_new,
1369 .msvld = gf100_msvld_new,
97070f23 1370 .pm = gf100_pm_new,
6f41c7c5 1371 .sw = gf100_sw_new,
6cf813fb
BS
1372};
1373
1374static const struct nvkm_device_chip
1375nvc1_chipset = {
1376 .name = "GF108",
32932281 1377 .bar = gf100_bar_new,
46484438 1378 .bios = nvkm_bios_new,
bb23f9d7 1379 .bus = gf100_bus_new,
6625f55c 1380 .clk = gf100_clk_new,
151abd44 1381 .devinit = gf100_devinit_new,
03c8952f 1382 .fb = gf100_fb_new,
c5fcafa5 1383 .fuse = gf100_fuse_new,
2ea7249f 1384 .gpio = g94_gpio_new,
49bd8da5 1385 .i2c = g94_i2c_new,
551d3417 1386 .ibus = gf100_ibus_new,
b71c0892 1387 .iccsense = gf100_iccsense_new,
b7a2bc18 1388 .imem = nv50_instmem_new,
70bc7182 1389 .ltc = gf100_ltc_new,
2b700825 1390 .mc = gf100_mc_new,
c9582455 1391 .mmu = gf100_mmu_new,
a4f7bd36 1392 .mxm = nv50_mxm_new,
bec4961e 1393 .pci = gf106_pci_new,
e2ca4e7d 1394 .pmu = gf100_pmu_new,
57113c01 1395 .therm = gt215_therm_new,
31649ecf 1396 .timer = nv41_timer_new,
a3c950f2 1397 .volt = gf100_volt_new,
53e60da4 1398 .ce[0] = gf100_ce_new,
70aa8670 1399 .disp = gt215_disp_new,
bd70563f 1400 .dma = gf100_dma_new,
13de7f46 1401 .fifo = gf100_fifo_new,
c85ee6ca 1402 .gr = gf108_gr_new,
53e60da4
BS
1403 .mspdec = gf100_mspdec_new,
1404 .msppp = gf100_msppp_new,
1405 .msvld = gf100_msvld_new,
97070f23 1406 .pm = gf108_pm_new,
6f41c7c5 1407 .sw = gf100_sw_new,
6cf813fb
BS
1408};
1409
1410static const struct nvkm_device_chip
1411nvc3_chipset = {
1412 .name = "GF106",
32932281 1413 .bar = gf100_bar_new,
46484438 1414 .bios = nvkm_bios_new,
bb23f9d7 1415 .bus = gf100_bus_new,
6625f55c 1416 .clk = gf100_clk_new,
151abd44 1417 .devinit = gf100_devinit_new,
03c8952f 1418 .fb = gf100_fb_new,
c5fcafa5 1419 .fuse = gf100_fuse_new,
2ea7249f 1420 .gpio = g94_gpio_new,
49bd8da5 1421 .i2c = g94_i2c_new,
551d3417 1422 .ibus = gf100_ibus_new,
b71c0892 1423 .iccsense = gf100_iccsense_new,
b7a2bc18 1424 .imem = nv50_instmem_new,
70bc7182 1425 .ltc = gf100_ltc_new,
2b700825 1426 .mc = gf100_mc_new,
c9582455 1427 .mmu = gf100_mmu_new,
a4f7bd36 1428 .mxm = nv50_mxm_new,
bec4961e 1429 .pci = gf106_pci_new,
e2ca4e7d 1430 .pmu = gf100_pmu_new,
57113c01 1431 .therm = gt215_therm_new,
31649ecf 1432 .timer = nv41_timer_new,
a3c950f2 1433 .volt = gf100_volt_new,
53e60da4 1434 .ce[0] = gf100_ce_new,
70aa8670 1435 .disp = gt215_disp_new,
bd70563f 1436 .dma = gf100_dma_new,
13de7f46 1437 .fifo = gf100_fifo_new,
c85ee6ca 1438 .gr = gf104_gr_new,
53e60da4
BS
1439 .mspdec = gf100_mspdec_new,
1440 .msppp = gf100_msppp_new,
1441 .msvld = gf100_msvld_new,
97070f23 1442 .pm = gf100_pm_new,
6f41c7c5 1443 .sw = gf100_sw_new,
6cf813fb
BS
1444};
1445
1446static const struct nvkm_device_chip
1447nvc4_chipset = {
1448 .name = "GF104",
32932281 1449 .bar = gf100_bar_new,
46484438 1450 .bios = nvkm_bios_new,
bb23f9d7 1451 .bus = gf100_bus_new,
6625f55c 1452 .clk = gf100_clk_new,
151abd44 1453 .devinit = gf100_devinit_new,
03c8952f 1454 .fb = gf100_fb_new,
c5fcafa5 1455 .fuse = gf100_fuse_new,
2ea7249f 1456 .gpio = g94_gpio_new,
49bd8da5 1457 .i2c = g94_i2c_new,
551d3417 1458 .ibus = gf100_ibus_new,
b71c0892 1459 .iccsense = gf100_iccsense_new,
b7a2bc18 1460 .imem = nv50_instmem_new,
70bc7182 1461 .ltc = gf100_ltc_new,
54dcadd5 1462 .mc = gf100_mc_new,
c9582455 1463 .mmu = gf100_mmu_new,
a4f7bd36 1464 .mxm = nv50_mxm_new,
0a34fb31 1465 .pci = gf100_pci_new,
e2ca4e7d 1466 .pmu = gf100_pmu_new,
57113c01 1467 .therm = gt215_therm_new,
31649ecf 1468 .timer = nv41_timer_new,
a3c950f2 1469 .volt = gf100_volt_new,
53e60da4
BS
1470 .ce[0] = gf100_ce_new,
1471 .ce[1] = gf100_ce_new,
70aa8670 1472 .disp = gt215_disp_new,
bd70563f 1473 .dma = gf100_dma_new,
13de7f46 1474 .fifo = gf100_fifo_new,
c85ee6ca 1475 .gr = gf104_gr_new,
53e60da4
BS
1476 .mspdec = gf100_mspdec_new,
1477 .msppp = gf100_msppp_new,
1478 .msvld = gf100_msvld_new,
97070f23 1479 .pm = gf100_pm_new,
6f41c7c5 1480 .sw = gf100_sw_new,
6cf813fb
BS
1481};
1482
1483static const struct nvkm_device_chip
1484nvc8_chipset = {
1485 .name = "GF110",
32932281 1486 .bar = gf100_bar_new,
46484438 1487 .bios = nvkm_bios_new,
bb23f9d7 1488 .bus = gf100_bus_new,
6625f55c 1489 .clk = gf100_clk_new,
151abd44 1490 .devinit = gf100_devinit_new,
03c8952f 1491 .fb = gf100_fb_new,
c5fcafa5 1492 .fuse = gf100_fuse_new,
2ea7249f 1493 .gpio = g94_gpio_new,
49bd8da5 1494 .i2c = g94_i2c_new,
551d3417 1495 .ibus = gf100_ibus_new,
b71c0892 1496 .iccsense = gf100_iccsense_new,
b7a2bc18 1497 .imem = nv50_instmem_new,
70bc7182 1498 .ltc = gf100_ltc_new,
54dcadd5 1499 .mc = gf100_mc_new,
c9582455 1500 .mmu = gf100_mmu_new,
a4f7bd36 1501 .mxm = nv50_mxm_new,
0a34fb31 1502 .pci = gf100_pci_new,
e2ca4e7d 1503 .pmu = gf100_pmu_new,
57113c01 1504 .therm = gt215_therm_new,
31649ecf 1505 .timer = nv41_timer_new,
a3c950f2 1506 .volt = gf100_volt_new,
53e60da4
BS
1507 .ce[0] = gf100_ce_new,
1508 .ce[1] = gf100_ce_new,
70aa8670 1509 .disp = gt215_disp_new,
bd70563f 1510 .dma = gf100_dma_new,
13de7f46 1511 .fifo = gf100_fifo_new,
c85ee6ca 1512 .gr = gf110_gr_new,
53e60da4
BS
1513 .mspdec = gf100_mspdec_new,
1514 .msppp = gf100_msppp_new,
1515 .msvld = gf100_msvld_new,
97070f23 1516 .pm = gf100_pm_new,
6f41c7c5 1517 .sw = gf100_sw_new,
6cf813fb
BS
1518};
1519
1520static const struct nvkm_device_chip
1521nvce_chipset = {
1522 .name = "GF114",
32932281 1523 .bar = gf100_bar_new,
46484438 1524 .bios = nvkm_bios_new,
bb23f9d7 1525 .bus = gf100_bus_new,
6625f55c 1526 .clk = gf100_clk_new,
151abd44 1527 .devinit = gf100_devinit_new,
03c8952f 1528 .fb = gf100_fb_new,
c5fcafa5 1529 .fuse = gf100_fuse_new,
2ea7249f 1530 .gpio = g94_gpio_new,
49bd8da5 1531 .i2c = g94_i2c_new,
551d3417 1532 .ibus = gf100_ibus_new,
b71c0892 1533 .iccsense = gf100_iccsense_new,
b7a2bc18 1534 .imem = nv50_instmem_new,
70bc7182 1535 .ltc = gf100_ltc_new,
54dcadd5 1536 .mc = gf100_mc_new,
c9582455 1537 .mmu = gf100_mmu_new,
a4f7bd36 1538 .mxm = nv50_mxm_new,
0a34fb31 1539 .pci = gf100_pci_new,
e2ca4e7d 1540 .pmu = gf100_pmu_new,
57113c01 1541 .therm = gt215_therm_new,
31649ecf 1542 .timer = nv41_timer_new,
a3c950f2 1543 .volt = gf100_volt_new,
53e60da4
BS
1544 .ce[0] = gf100_ce_new,
1545 .ce[1] = gf100_ce_new,
70aa8670 1546 .disp = gt215_disp_new,
bd70563f 1547 .dma = gf100_dma_new,
13de7f46 1548 .fifo = gf100_fifo_new,
c85ee6ca 1549 .gr = gf104_gr_new,
53e60da4
BS
1550 .mspdec = gf100_mspdec_new,
1551 .msppp = gf100_msppp_new,
1552 .msvld = gf100_msvld_new,
97070f23 1553 .pm = gf100_pm_new,
6f41c7c5 1554 .sw = gf100_sw_new,
6cf813fb
BS
1555};
1556
1557static const struct nvkm_device_chip
1558nvcf_chipset = {
1559 .name = "GF116",
32932281 1560 .bar = gf100_bar_new,
46484438 1561 .bios = nvkm_bios_new,
bb23f9d7 1562 .bus = gf100_bus_new,
6625f55c 1563 .clk = gf100_clk_new,
151abd44 1564 .devinit = gf100_devinit_new,
03c8952f 1565 .fb = gf100_fb_new,
c5fcafa5 1566 .fuse = gf100_fuse_new,
2ea7249f 1567 .gpio = g94_gpio_new,
49bd8da5 1568 .i2c = g94_i2c_new,
551d3417 1569 .ibus = gf100_ibus_new,
b71c0892 1570 .iccsense = gf100_iccsense_new,
b7a2bc18 1571 .imem = nv50_instmem_new,
70bc7182 1572 .ltc = gf100_ltc_new,
2b700825 1573 .mc = gf100_mc_new,
c9582455 1574 .mmu = gf100_mmu_new,
a4f7bd36 1575 .mxm = nv50_mxm_new,
bec4961e 1576 .pci = gf106_pci_new,
e2ca4e7d 1577 .pmu = gf100_pmu_new,
57113c01 1578 .therm = gt215_therm_new,
31649ecf 1579 .timer = nv41_timer_new,
a3c950f2 1580 .volt = gf100_volt_new,
53e60da4 1581 .ce[0] = gf100_ce_new,
70aa8670 1582 .disp = gt215_disp_new,
bd70563f 1583 .dma = gf100_dma_new,
13de7f46 1584 .fifo = gf100_fifo_new,
c85ee6ca 1585 .gr = gf104_gr_new,
53e60da4
BS
1586 .mspdec = gf100_mspdec_new,
1587 .msppp = gf100_msppp_new,
1588 .msvld = gf100_msvld_new,
97070f23 1589 .pm = gf100_pm_new,
6f41c7c5 1590 .sw = gf100_sw_new,
6cf813fb
BS
1591};
1592
1593static const struct nvkm_device_chip
1594nvd7_chipset = {
1595 .name = "GF117",
32932281 1596 .bar = gf100_bar_new,
46484438 1597 .bios = nvkm_bios_new,
bb23f9d7 1598 .bus = gf100_bus_new,
6625f55c 1599 .clk = gf100_clk_new,
151abd44 1600 .devinit = gf100_devinit_new,
03c8952f 1601 .fb = gf100_fb_new,
c5fcafa5 1602 .fuse = gf100_fuse_new,
2ea7249f 1603 .gpio = gf119_gpio_new,
49bd8da5 1604 .i2c = gf117_i2c_new,
b6afa265 1605 .ibus = gf117_ibus_new,
b71c0892 1606 .iccsense = gf100_iccsense_new,
b7a2bc18 1607 .imem = nv50_instmem_new,
70bc7182 1608 .ltc = gf100_ltc_new,
2b700825 1609 .mc = gf100_mc_new,
c9582455 1610 .mmu = gf100_mmu_new,
a4f7bd36 1611 .mxm = nv50_mxm_new,
bec4961e 1612 .pci = gf106_pci_new,
57113c01 1613 .therm = gf119_therm_new,
31649ecf 1614 .timer = nv41_timer_new,
a3c950f2 1615 .volt = gf100_volt_new,
53e60da4 1616 .ce[0] = gf100_ce_new,
70aa8670 1617 .disp = gf119_disp_new,
bd70563f 1618 .dma = gf119_dma_new,
13de7f46 1619 .fifo = gf100_fifo_new,
c85ee6ca 1620 .gr = gf117_gr_new,
53e60da4
BS
1621 .mspdec = gf100_mspdec_new,
1622 .msppp = gf100_msppp_new,
1623 .msvld = gf100_msvld_new,
97070f23 1624 .pm = gf117_pm_new,
6f41c7c5 1625 .sw = gf100_sw_new,
6cf813fb
BS
1626};
1627
1628static const struct nvkm_device_chip
1629nvd9_chipset = {
1630 .name = "GF119",
32932281 1631 .bar = gf100_bar_new,
46484438 1632 .bios = nvkm_bios_new,
bb23f9d7 1633 .bus = gf100_bus_new,
6625f55c 1634 .clk = gf100_clk_new,
151abd44 1635 .devinit = gf100_devinit_new,
03c8952f 1636 .fb = gf100_fb_new,
c5fcafa5 1637 .fuse = gf100_fuse_new,
2ea7249f 1638 .gpio = gf119_gpio_new,
49bd8da5 1639 .i2c = gf119_i2c_new,
b6afa265 1640 .ibus = gf117_ibus_new,
b71c0892 1641 .iccsense = gf100_iccsense_new,
b7a2bc18 1642 .imem = nv50_instmem_new,
70bc7182 1643 .ltc = gf100_ltc_new,
2b700825 1644 .mc = gf100_mc_new,
c9582455 1645 .mmu = gf100_mmu_new,
a4f7bd36 1646 .mxm = nv50_mxm_new,
bec4961e 1647 .pci = gf106_pci_new,
e2ca4e7d 1648 .pmu = gf119_pmu_new,
57113c01 1649 .therm = gf119_therm_new,
31649ecf 1650 .timer = nv41_timer_new,
a3c950f2 1651 .volt = gf100_volt_new,
53e60da4 1652 .ce[0] = gf100_ce_new,
70aa8670 1653 .disp = gf119_disp_new,
bd70563f 1654 .dma = gf119_dma_new,
13de7f46 1655 .fifo = gf100_fifo_new,
c85ee6ca 1656 .gr = gf119_gr_new,
53e60da4
BS
1657 .mspdec = gf100_mspdec_new,
1658 .msppp = gf100_msppp_new,
1659 .msvld = gf100_msvld_new,
97070f23 1660 .pm = gf117_pm_new,
6f41c7c5 1661 .sw = gf100_sw_new,
6cf813fb
BS
1662};
1663
1664static const struct nvkm_device_chip
1665nve4_chipset = {
1666 .name = "GK104",
32932281 1667 .bar = gf100_bar_new,
46484438 1668 .bios = nvkm_bios_new,
bb23f9d7 1669 .bus = gf100_bus_new,
6625f55c 1670 .clk = gk104_clk_new,
151abd44 1671 .devinit = gf100_devinit_new,
03c8952f 1672 .fb = gk104_fb_new,
c5fcafa5 1673 .fuse = gf100_fuse_new,
2ea7249f 1674 .gpio = gk104_gpio_new,
49bd8da5 1675 .i2c = gk104_i2c_new,
551d3417 1676 .ibus = gk104_ibus_new,
b71c0892 1677 .iccsense = gf100_iccsense_new,
b7a2bc18 1678 .imem = nv50_instmem_new,
70bc7182 1679 .ltc = gk104_ltc_new,
33537d6f 1680 .mc = gk104_mc_new,
c9582455 1681 .mmu = gf100_mmu_new,
a4f7bd36 1682 .mxm = nv50_mxm_new,
28c80605 1683 .pci = gk104_pci_new,
e2ca4e7d 1684 .pmu = gk104_pmu_new,
57113c01 1685 .therm = gf119_therm_new,
31649ecf 1686 .timer = nv41_timer_new,
fb3e9c61 1687 .top = gk104_top_new,
1531dbbb 1688 .volt = gk104_volt_new,
e5b31ca6
BS
1689 .ce[0] = gk104_ce_new,
1690 .ce[1] = gk104_ce_new,
1691 .ce[2] = gk104_ce_new,
70aa8670 1692 .disp = gk104_disp_new,
bd70563f 1693 .dma = gf119_dma_new,
13de7f46 1694 .fifo = gk104_fifo_new,
c85ee6ca 1695 .gr = gk104_gr_new,
53e60da4
BS
1696 .mspdec = gk104_mspdec_new,
1697 .msppp = gf100_msppp_new,
1698 .msvld = gk104_msvld_new,
97070f23 1699 .pm = gk104_pm_new,
6f41c7c5 1700 .sw = gf100_sw_new,
6cf813fb
BS
1701};
1702
1703static const struct nvkm_device_chip
1704nve6_chipset = {
1705 .name = "GK106",
32932281 1706 .bar = gf100_bar_new,
46484438 1707 .bios = nvkm_bios_new,
bb23f9d7 1708 .bus = gf100_bus_new,
6625f55c 1709 .clk = gk104_clk_new,
151abd44 1710 .devinit = gf100_devinit_new,
03c8952f 1711 .fb = gk104_fb_new,
c5fcafa5 1712 .fuse = gf100_fuse_new,
2ea7249f 1713 .gpio = gk104_gpio_new,
49bd8da5 1714 .i2c = gk104_i2c_new,
551d3417 1715 .ibus = gk104_ibus_new,
b71c0892 1716 .iccsense = gf100_iccsense_new,
b7a2bc18 1717 .imem = nv50_instmem_new,
70bc7182 1718 .ltc = gk104_ltc_new,
33537d6f 1719 .mc = gk104_mc_new,
c9582455 1720 .mmu = gf100_mmu_new,
a4f7bd36 1721 .mxm = nv50_mxm_new,
28c80605 1722 .pci = gk104_pci_new,
e2ca4e7d 1723 .pmu = gk104_pmu_new,
57113c01 1724 .therm = gf119_therm_new,
31649ecf 1725 .timer = nv41_timer_new,
fb3e9c61 1726 .top = gk104_top_new,
1531dbbb 1727 .volt = gk104_volt_new,
e5b31ca6
BS
1728 .ce[0] = gk104_ce_new,
1729 .ce[1] = gk104_ce_new,
1730 .ce[2] = gk104_ce_new,
70aa8670 1731 .disp = gk104_disp_new,
bd70563f 1732 .dma = gf119_dma_new,
13de7f46 1733 .fifo = gk104_fifo_new,
c85ee6ca 1734 .gr = gk104_gr_new,
53e60da4
BS
1735 .mspdec = gk104_mspdec_new,
1736 .msppp = gf100_msppp_new,
1737 .msvld = gk104_msvld_new,
97070f23 1738 .pm = gk104_pm_new,
6f41c7c5 1739 .sw = gf100_sw_new,
6cf813fb
BS
1740};
1741
1742static const struct nvkm_device_chip
1743nve7_chipset = {
1744 .name = "GK107",
32932281 1745 .bar = gf100_bar_new,
46484438 1746 .bios = nvkm_bios_new,
bb23f9d7 1747 .bus = gf100_bus_new,
6625f55c 1748 .clk = gk104_clk_new,
151abd44 1749 .devinit = gf100_devinit_new,
03c8952f 1750 .fb = gk104_fb_new,
c5fcafa5 1751 .fuse = gf100_fuse_new,
2ea7249f 1752 .gpio = gk104_gpio_new,
49bd8da5 1753 .i2c = gk104_i2c_new,
551d3417 1754 .ibus = gk104_ibus_new,
b71c0892 1755 .iccsense = gf100_iccsense_new,
b7a2bc18 1756 .imem = nv50_instmem_new,
70bc7182 1757 .ltc = gk104_ltc_new,
33537d6f 1758 .mc = gk104_mc_new,
c9582455 1759 .mmu = gf100_mmu_new,
a4f7bd36 1760 .mxm = nv50_mxm_new,
28c80605 1761 .pci = gk104_pci_new,
3c9aca31 1762 .pmu = gk104_pmu_new,
57113c01 1763 .therm = gf119_therm_new,
31649ecf 1764 .timer = nv41_timer_new,
fb3e9c61 1765 .top = gk104_top_new,
1531dbbb 1766 .volt = gk104_volt_new,
e5b31ca6
BS
1767 .ce[0] = gk104_ce_new,
1768 .ce[1] = gk104_ce_new,
1769 .ce[2] = gk104_ce_new,
70aa8670 1770 .disp = gk104_disp_new,
bd70563f 1771 .dma = gf119_dma_new,
13de7f46 1772 .fifo = gk104_fifo_new,
c85ee6ca 1773 .gr = gk104_gr_new,
53e60da4
BS
1774 .mspdec = gk104_mspdec_new,
1775 .msppp = gf100_msppp_new,
1776 .msvld = gk104_msvld_new,
97070f23 1777 .pm = gk104_pm_new,
6f41c7c5 1778 .sw = gf100_sw_new,
6cf813fb
BS
1779};
1780
1781static const struct nvkm_device_chip
1782nvea_chipset = {
1783 .name = "GK20A",
32932281 1784 .bar = gk20a_bar_new,
bb23f9d7 1785 .bus = gf100_bus_new,
6625f55c 1786 .clk = gk20a_clk_new,
03c8952f 1787 .fb = gk20a_fb_new,
c5fcafa5 1788 .fuse = gf100_fuse_new,
551d3417 1789 .ibus = gk20a_ibus_new,
b7a2bc18 1790 .imem = gk20a_instmem_new,
70bc7182 1791 .ltc = gk104_ltc_new,
54dcadd5 1792 .mc = gk20a_mc_new,
c9582455 1793 .mmu = gf100_mmu_new,
e2ca4e7d 1794 .pmu = gk20a_pmu_new,
31649ecf 1795 .timer = gk20a_timer_new,
fb3e9c61 1796 .top = gk104_top_new,
437b2296 1797 .volt = gk20a_volt_new,
e5b31ca6 1798 .ce[2] = gk104_ce_new,
bd70563f 1799 .dma = gf119_dma_new,
13de7f46 1800 .fifo = gk20a_fifo_new,
c85ee6ca 1801 .gr = gk20a_gr_new,
97070f23 1802 .pm = gk104_pm_new,
6f41c7c5 1803 .sw = gf100_sw_new,
6cf813fb
BS
1804};
1805
1806static const struct nvkm_device_chip
1807nvf0_chipset = {
1808 .name = "GK110",
32932281 1809 .bar = gf100_bar_new,
46484438 1810 .bios = nvkm_bios_new,
bb23f9d7 1811 .bus = gf100_bus_new,
6625f55c 1812 .clk = gk104_clk_new,
151abd44 1813 .devinit = gf100_devinit_new,
03c8952f 1814 .fb = gk104_fb_new,
c5fcafa5 1815 .fuse = gf100_fuse_new,
2ea7249f 1816 .gpio = gk104_gpio_new,
49bd8da5 1817 .i2c = gk104_i2c_new,
551d3417 1818 .ibus = gk104_ibus_new,
b71c0892 1819 .iccsense = gf100_iccsense_new,
b7a2bc18 1820 .imem = nv50_instmem_new,
70bc7182 1821 .ltc = gk104_ltc_new,
33537d6f 1822 .mc = gk104_mc_new,
c9582455 1823 .mmu = gf100_mmu_new,
a4f7bd36 1824 .mxm = nv50_mxm_new,
28c80605 1825 .pci = gk104_pci_new,
e2ca4e7d 1826 .pmu = gk110_pmu_new,
57113c01 1827 .therm = gf119_therm_new,
31649ecf 1828 .timer = nv41_timer_new,
fb3e9c61 1829 .top = gk104_top_new,
1531dbbb 1830 .volt = gk104_volt_new,
e5b31ca6
BS
1831 .ce[0] = gk104_ce_new,
1832 .ce[1] = gk104_ce_new,
1833 .ce[2] = gk104_ce_new,
70aa8670 1834 .disp = gk110_disp_new,
bd70563f 1835 .dma = gf119_dma_new,
63f8c9b7 1836 .fifo = gk110_fifo_new,
c85ee6ca 1837 .gr = gk110_gr_new,
53e60da4
BS
1838 .mspdec = gk104_mspdec_new,
1839 .msppp = gf100_msppp_new,
1840 .msvld = gk104_msvld_new,
6f41c7c5 1841 .sw = gf100_sw_new,
6cf813fb
BS
1842};
1843
1844static const struct nvkm_device_chip
1845nvf1_chipset = {
1846 .name = "GK110B",
32932281 1847 .bar = gf100_bar_new,
46484438 1848 .bios = nvkm_bios_new,
bb23f9d7 1849 .bus = gf100_bus_new,
6625f55c 1850 .clk = gk104_clk_new,
151abd44 1851 .devinit = gf100_devinit_new,
03c8952f 1852 .fb = gk104_fb_new,
c5fcafa5 1853 .fuse = gf100_fuse_new,
2ea7249f 1854 .gpio = gk104_gpio_new,
5b3800a6 1855 .i2c = gk104_i2c_new,
551d3417 1856 .ibus = gk104_ibus_new,
b71c0892 1857 .iccsense = gf100_iccsense_new,
b7a2bc18 1858 .imem = nv50_instmem_new,
70bc7182 1859 .ltc = gk104_ltc_new,
33537d6f 1860 .mc = gk104_mc_new,
c9582455 1861 .mmu = gf100_mmu_new,
a4f7bd36 1862 .mxm = nv50_mxm_new,
28c80605 1863 .pci = gk104_pci_new,
e2ca4e7d 1864 .pmu = gk110_pmu_new,
57113c01 1865 .therm = gf119_therm_new,
31649ecf 1866 .timer = nv41_timer_new,
fb3e9c61 1867 .top = gk104_top_new,
1531dbbb 1868 .volt = gk104_volt_new,
e5b31ca6
BS
1869 .ce[0] = gk104_ce_new,
1870 .ce[1] = gk104_ce_new,
1871 .ce[2] = gk104_ce_new,
70aa8670 1872 .disp = gk110_disp_new,
bd70563f 1873 .dma = gf119_dma_new,
63f8c9b7 1874 .fifo = gk110_fifo_new,
c85ee6ca 1875 .gr = gk110b_gr_new,
53e60da4
BS
1876 .mspdec = gk104_mspdec_new,
1877 .msppp = gf100_msppp_new,
1878 .msvld = gk104_msvld_new,
6f41c7c5 1879 .sw = gf100_sw_new,
6cf813fb
BS
1880};
1881
1882static const struct nvkm_device_chip
1883nv106_chipset = {
1884 .name = "GK208B",
32932281 1885 .bar = gf100_bar_new,
46484438 1886 .bios = nvkm_bios_new,
bb23f9d7 1887 .bus = gf100_bus_new,
6625f55c 1888 .clk = gk104_clk_new,
151abd44 1889 .devinit = gf100_devinit_new,
03c8952f 1890 .fb = gk104_fb_new,
c5fcafa5 1891 .fuse = gf100_fuse_new,
2ea7249f 1892 .gpio = gk104_gpio_new,
49bd8da5 1893 .i2c = gk104_i2c_new,
551d3417 1894 .ibus = gk104_ibus_new,
b71c0892 1895 .iccsense = gf100_iccsense_new,
b7a2bc18 1896 .imem = nv50_instmem_new,
70bc7182 1897 .ltc = gk104_ltc_new,
54dcadd5 1898 .mc = gk20a_mc_new,
c9582455 1899 .mmu = gf100_mmu_new,
a4f7bd36 1900 .mxm = nv50_mxm_new,
28c80605 1901 .pci = gk104_pci_new,
e2ca4e7d 1902 .pmu = gk208_pmu_new,
57113c01 1903 .therm = gf119_therm_new,
31649ecf 1904 .timer = nv41_timer_new,
fb3e9c61 1905 .top = gk104_top_new,
1531dbbb 1906 .volt = gk104_volt_new,
e5b31ca6
BS
1907 .ce[0] = gk104_ce_new,
1908 .ce[1] = gk104_ce_new,
1909 .ce[2] = gk104_ce_new,
70aa8670 1910 .disp = gk110_disp_new,
bd70563f 1911 .dma = gf119_dma_new,
13de7f46 1912 .fifo = gk208_fifo_new,
c85ee6ca 1913 .gr = gk208_gr_new,
53e60da4
BS
1914 .mspdec = gk104_mspdec_new,
1915 .msppp = gf100_msppp_new,
1916 .msvld = gk104_msvld_new,
6f41c7c5 1917 .sw = gf100_sw_new,
6cf813fb
BS
1918};
1919
1920static const struct nvkm_device_chip
1921nv108_chipset = {
1922 .name = "GK208",
32932281 1923 .bar = gf100_bar_new,
46484438 1924 .bios = nvkm_bios_new,
bb23f9d7 1925 .bus = gf100_bus_new,
6625f55c 1926 .clk = gk104_clk_new,
151abd44 1927 .devinit = gf100_devinit_new,
03c8952f 1928 .fb = gk104_fb_new,
c5fcafa5 1929 .fuse = gf100_fuse_new,
2ea7249f 1930 .gpio = gk104_gpio_new,
49bd8da5 1931 .i2c = gk104_i2c_new,
551d3417 1932 .ibus = gk104_ibus_new,
b71c0892 1933 .iccsense = gf100_iccsense_new,
b7a2bc18 1934 .imem = nv50_instmem_new,
70bc7182 1935 .ltc = gk104_ltc_new,
54dcadd5 1936 .mc = gk20a_mc_new,
c9582455 1937 .mmu = gf100_mmu_new,
a4f7bd36 1938 .mxm = nv50_mxm_new,
28c80605 1939 .pci = gk104_pci_new,
e2ca4e7d 1940 .pmu = gk208_pmu_new,
57113c01 1941 .therm = gf119_therm_new,
31649ecf 1942 .timer = nv41_timer_new,
fb3e9c61 1943 .top = gk104_top_new,
1531dbbb 1944 .volt = gk104_volt_new,
e5b31ca6
BS
1945 .ce[0] = gk104_ce_new,
1946 .ce[1] = gk104_ce_new,
1947 .ce[2] = gk104_ce_new,
70aa8670 1948 .disp = gk110_disp_new,
bd70563f 1949 .dma = gf119_dma_new,
13de7f46 1950 .fifo = gk208_fifo_new,
c85ee6ca 1951 .gr = gk208_gr_new,
53e60da4
BS
1952 .mspdec = gk104_mspdec_new,
1953 .msppp = gf100_msppp_new,
1954 .msvld = gk104_msvld_new,
6f41c7c5 1955 .sw = gf100_sw_new,
6cf813fb
BS
1956};
1957
1958static const struct nvkm_device_chip
1959nv117_chipset = {
1960 .name = "GM107",
32932281 1961 .bar = gf100_bar_new,
46484438 1962 .bios = nvkm_bios_new,
bb23f9d7 1963 .bus = gf100_bus_new,
6625f55c 1964 .clk = gk104_clk_new,
151abd44 1965 .devinit = gm107_devinit_new,
03c8952f 1966 .fb = gm107_fb_new,
c5fcafa5 1967 .fuse = gm107_fuse_new,
2ea7249f 1968 .gpio = gk104_gpio_new,
5b3800a6 1969 .i2c = gk104_i2c_new,
551d3417 1970 .ibus = gk104_ibus_new,
b71c0892 1971 .iccsense = gf100_iccsense_new,
b7a2bc18 1972 .imem = nv50_instmem_new,
70bc7182 1973 .ltc = gm107_ltc_new,
54dcadd5 1974 .mc = gk20a_mc_new,
c9582455 1975 .mmu = gf100_mmu_new,
a4f7bd36 1976 .mxm = nv50_mxm_new,
28c80605 1977 .pci = gk104_pci_new,
e2ca4e7d 1978 .pmu = gm107_pmu_new,
57113c01 1979 .therm = gm107_therm_new,
31649ecf 1980 .timer = gk20a_timer_new,
fb3e9c61 1981 .top = gk104_top_new,
dc47700f 1982 .volt = gk104_volt_new,
253a03f0
BS
1983 .ce[0] = gm107_ce_new,
1984 .ce[2] = gm107_ce_new,
70aa8670 1985 .disp = gm107_disp_new,
bd70563f 1986 .dma = gf119_dma_new,
7c4f87c9 1987 .fifo = gm107_fifo_new,
c85ee6ca 1988 .gr = gm107_gr_new,
6f41c7c5 1989 .sw = gf100_sw_new,
6cf813fb
BS
1990};
1991
f9e20294
BS
1992static const struct nvkm_device_chip
1993nv118_chipset = {
1994 .name = "GM108",
1995 .bar = gf100_bar_new,
1996 .bios = nvkm_bios_new,
1997 .bus = gf100_bus_new,
1998 .clk = gk104_clk_new,
1999 .devinit = gm107_devinit_new,
2000 .fb = gm107_fb_new,
2001 .fuse = gm107_fuse_new,
2002 .gpio = gk104_gpio_new,
5b3800a6 2003 .i2c = gk104_i2c_new,
f9e20294
BS
2004 .ibus = gk104_ibus_new,
2005 .iccsense = gf100_iccsense_new,
2006 .imem = nv50_instmem_new,
2007 .ltc = gm107_ltc_new,
2008 .mc = gk20a_mc_new,
2009 .mmu = gf100_mmu_new,
2010 .mxm = nv50_mxm_new,
2011 .pci = gk104_pci_new,
2012 .pmu = gm107_pmu_new,
2013 .therm = gm107_therm_new,
2014 .timer = gk20a_timer_new,
2015 .top = gk104_top_new,
2016 .volt = gk104_volt_new,
2017 .ce[0] = gm107_ce_new,
2018 .ce[2] = gm107_ce_new,
2019 .disp = gm107_disp_new,
2020 .dma = gf119_dma_new,
2021 .fifo = gm107_fifo_new,
2022 .gr = gm107_gr_new,
2023 .sw = gf100_sw_new,
2024};
2025
2ed95a4c
BS
2026static const struct nvkm_device_chip
2027nv120_chipset = {
2028 .name = "GM200",
2029 .bar = gf100_bar_new,
2030 .bios = nvkm_bios_new,
2031 .bus = gf100_bus_new,
db1eb528 2032 .devinit = gm200_devinit_new,
e976278a 2033 .fb = gm200_fb_new,
2ed95a4c
BS
2034 .fuse = gm107_fuse_new,
2035 .gpio = gk104_gpio_new,
db1eb528
BS
2036 .i2c = gm200_i2c_new,
2037 .ibus = gm200_ibus_new,
b71c0892 2038 .iccsense = gf100_iccsense_new,
2ed95a4c 2039 .imem = nv50_instmem_new,
db1eb528 2040 .ltc = gm200_ltc_new,
2ed95a4c
BS
2041 .mc = gk20a_mc_new,
2042 .mmu = gf100_mmu_new,
2043 .mxm = nv50_mxm_new,
2044 .pci = gk104_pci_new,
2045 .pmu = gm107_pmu_new,
9cc45521 2046 .secboot = gm200_secboot_new,
2ed95a4c 2047 .timer = gk20a_timer_new,
fb3e9c61 2048 .top = gk104_top_new,
2ed95a4c 2049 .volt = gk104_volt_new,
db1eb528
BS
2050 .ce[0] = gm200_ce_new,
2051 .ce[1] = gm200_ce_new,
2052 .ce[2] = gm200_ce_new,
2053 .disp = gm200_disp_new,
2ed95a4c 2054 .dma = gf119_dma_new,
db1eb528 2055 .fifo = gm200_fifo_new,
96fc422c 2056 .gr = gm200_gr_new,
2ed95a4c
BS
2057 .sw = gf100_sw_new,
2058};
2059
6cf813fb
BS
2060static const struct nvkm_device_chip
2061nv124_chipset = {
2062 .name = "GM204",
32932281 2063 .bar = gf100_bar_new,
46484438 2064 .bios = nvkm_bios_new,
bb23f9d7 2065 .bus = gf100_bus_new,
db1eb528 2066 .devinit = gm200_devinit_new,
e976278a 2067 .fb = gm200_fb_new,
c5fcafa5 2068 .fuse = gm107_fuse_new,
2ea7249f 2069 .gpio = gk104_gpio_new,
db1eb528
BS
2070 .i2c = gm200_i2c_new,
2071 .ibus = gm200_ibus_new,
b71c0892 2072 .iccsense = gf100_iccsense_new,
b7a2bc18 2073 .imem = nv50_instmem_new,
db1eb528 2074 .ltc = gm200_ltc_new,
54dcadd5 2075 .mc = gk20a_mc_new,
c9582455 2076 .mmu = gf100_mmu_new,
a4f7bd36 2077 .mxm = nv50_mxm_new,
28c80605 2078 .pci = gk104_pci_new,
e2ca4e7d 2079 .pmu = gm107_pmu_new,
9cc45521 2080 .secboot = gm200_secboot_new,
31649ecf 2081 .timer = gk20a_timer_new,
fb3e9c61 2082 .top = gk104_top_new,
24580d1c 2083 .volt = gk104_volt_new,
db1eb528
BS
2084 .ce[0] = gm200_ce_new,
2085 .ce[1] = gm200_ce_new,
2086 .ce[2] = gm200_ce_new,
2087 .disp = gm200_disp_new,
bd70563f 2088 .dma = gf119_dma_new,
db1eb528 2089 .fifo = gm200_fifo_new,
9ec28052 2090 .gr = gm200_gr_new,
6f41c7c5 2091 .sw = gf100_sw_new,
6cf813fb
BS
2092};
2093
2094static const struct nvkm_device_chip
2095nv126_chipset = {
2096 .name = "GM206",
32932281 2097 .bar = gf100_bar_new,
46484438 2098 .bios = nvkm_bios_new,
bb23f9d7 2099 .bus = gf100_bus_new,
db1eb528 2100 .devinit = gm200_devinit_new,
e976278a 2101 .fb = gm200_fb_new,
c5fcafa5 2102 .fuse = gm107_fuse_new,
2ea7249f 2103 .gpio = gk104_gpio_new,
db1eb528
BS
2104 .i2c = gm200_i2c_new,
2105 .ibus = gm200_ibus_new,
b71c0892 2106 .iccsense = gf100_iccsense_new,
b7a2bc18 2107 .imem = nv50_instmem_new,
db1eb528 2108 .ltc = gm200_ltc_new,
54dcadd5 2109 .mc = gk20a_mc_new,
c9582455 2110 .mmu = gf100_mmu_new,
a4f7bd36 2111 .mxm = nv50_mxm_new,
28c80605 2112 .pci = gk104_pci_new,
e2ca4e7d 2113 .pmu = gm107_pmu_new,
9cc45521 2114 .secboot = gm200_secboot_new,
31649ecf 2115 .timer = gk20a_timer_new,
fb3e9c61 2116 .top = gk104_top_new,
24580d1c 2117 .volt = gk104_volt_new,
db1eb528
BS
2118 .ce[0] = gm200_ce_new,
2119 .ce[1] = gm200_ce_new,
2120 .ce[2] = gm200_ce_new,
2121 .disp = gm200_disp_new,
bd70563f 2122 .dma = gf119_dma_new,
db1eb528 2123 .fifo = gm200_fifo_new,
7d31cb7c 2124 .gr = gm200_gr_new,
6f41c7c5 2125 .sw = gf100_sw_new,
6cf813fb
BS
2126};
2127
2128static const struct nvkm_device_chip
2129nv12b_chipset = {
2130 .name = "GM20B",
32932281 2131 .bar = gk20a_bar_new,
bb23f9d7 2132 .bus = gf100_bus_new,
52829d4f 2133 .clk = gm20b_clk_new,
770b06e8 2134 .fb = gm20b_fb_new,
c5fcafa5 2135 .fuse = gm107_fuse_new,
551d3417 2136 .ibus = gk20a_ibus_new,
b7a2bc18 2137 .imem = gk20a_instmem_new,
db1eb528 2138 .ltc = gm200_ltc_new,
54dcadd5 2139 .mc = gk20a_mc_new,
c9582455 2140 .mmu = gf100_mmu_new,
b1c39d80 2141 .pmu = gm20b_pmu_new,
923f1bd2 2142 .secboot = gm20b_secboot_new,
31649ecf 2143 .timer = gk20a_timer_new,
fb3e9c61 2144 .top = gk104_top_new,
db1eb528 2145 .ce[2] = gm200_ce_new,
71757abf 2146 .volt = gm20b_volt_new,
bd70563f 2147 .dma = gf119_dma_new,
13de7f46 2148 .fifo = gm20b_fifo_new,
c85ee6ca 2149 .gr = gm20b_gr_new,
6f41c7c5 2150 .sw = gf100_sw_new,
6cf813fb
BS
2151};
2152
7f53abdb
BS
2153static const struct nvkm_device_chip
2154nv130_chipset = {
2155 .name = "GP100",
77d813d1 2156 .bar = gf100_bar_new,
7481d055 2157 .bios = nvkm_bios_new,
0e98bd34 2158 .bus = gf100_bus_new,
c7b511ba 2159 .devinit = gm200_devinit_new,
7ff51f82 2160 .fb = gp100_fb_new,
24b8ca86 2161 .fuse = gm107_fuse_new,
a4a58832 2162 .gpio = gk104_gpio_new,
51554014 2163 .i2c = gm200_i2c_new,
2a295e95 2164 .ibus = gm200_ibus_new,
0cbe26f0 2165 .imem = nv50_instmem_new,
a96def39 2166 .ltc = gp100_ltc_new,
be61c54c 2167 .mc = gp100_mc_new,
4cb53a5e 2168 .mmu = gf100_mmu_new,
a4a4cf1b 2169 .secboot = gm200_secboot_new,
45aa4d07 2170 .pci = gp100_pci_new,
41c7be69 2171 .pmu = gp100_pmu_new,
4eeb039b 2172 .timer = gk20a_timer_new,
51012a39 2173 .top = gk104_top_new,
8e7e1586
BS
2174 .ce[0] = gp100_ce_new,
2175 .ce[1] = gp100_ce_new,
2176 .ce[2] = gp100_ce_new,
2177 .ce[3] = gp100_ce_new,
2178 .ce[4] = gp100_ce_new,
2179 .ce[5] = gp100_ce_new,
cd0f407c 2180 .dma = gf119_dma_new,
f9d5cbb3 2181 .disp = gp100_disp_new,
e8ff9794 2182 .fifo = gp100_fifo_new,
52fa0866 2183 .gr = gp100_gr_new,
ac24b4df 2184 .sw = gf100_sw_new,
7f53abdb
BS
2185};
2186
17ff521d
BS
2187static const struct nvkm_device_chip
2188nv132_chipset = {
2189 .name = "GP102",
2190 .bar = gf100_bar_new,
2191 .bios = nvkm_bios_new,
2192 .bus = gf100_bus_new,
2193 .devinit = gm200_devinit_new,
eeea423c 2194 .fb = gp102_fb_new,
17ff521d
BS
2195 .fuse = gm107_fuse_new,
2196 .gpio = gk104_gpio_new,
2197 .i2c = gm200_i2c_new,
2198 .ibus = gm200_ibus_new,
2199 .imem = nv50_instmem_new,
2200 .ltc = gp100_ltc_new,
2201 .mc = gp100_mc_new,
2202 .mmu = gf100_mmu_new,
2203 .pci = gp100_pci_new,
d91ccec6 2204 .pmu = gp102_pmu_new,
17ff521d
BS
2205 .timer = gk20a_timer_new,
2206 .top = gk104_top_new,
a4fa851c
BS
2207 .ce[0] = gp102_ce_new,
2208 .ce[1] = gp102_ce_new,
2209 .ce[2] = gp102_ce_new,
2210 .ce[3] = gp102_ce_new,
ed828666 2211 .disp = gp102_disp_new,
17ff521d
BS
2212 .dma = gf119_dma_new,
2213 .fifo = gp100_fifo_new,
2214};
2215
cfb083f6
BS
2216static const struct nvkm_device_chip
2217nv134_chipset = {
2218 .name = "GP104",
10d4c1c2 2219 .bar = gf100_bar_new,
38849205 2220 .bios = nvkm_bios_new,
42d7a65e 2221 .bus = gf100_bus_new,
047506ca 2222 .devinit = gm200_devinit_new,
eeea423c 2223 .fb = gp102_fb_new,
7d007dd7 2224 .fuse = gm107_fuse_new,
14ae020d 2225 .gpio = gk104_gpio_new,
13a66d2f 2226 .i2c = gm200_i2c_new,
8c80bc6c 2227 .ibus = gm200_ibus_new,
4fdbdfa8 2228 .imem = nv50_instmem_new,
a8c15dda 2229 .ltc = gp100_ltc_new,
9179b8ec 2230 .mc = gp100_mc_new,
6b7c941b 2231 .mmu = gf100_mmu_new,
b3446c5a 2232 .pci = gp100_pci_new,
d91ccec6 2233 .pmu = gp102_pmu_new,
5f62ee6d 2234 .timer = gk20a_timer_new,
445b9c21 2235 .top = gk104_top_new,
a4fa851c
BS
2236 .ce[0] = gp102_ce_new,
2237 .ce[1] = gp102_ce_new,
2238 .ce[2] = gp102_ce_new,
2239 .ce[3] = gp102_ce_new,
ed828666 2240 .disp = gp102_disp_new,
15cec92f 2241 .dma = gf119_dma_new,
ba3b712e 2242 .fifo = gp100_fifo_new,
cfb083f6
BS
2243};
2244
1fe487d7
BS
2245static const struct nvkm_device_chip
2246nv136_chipset = {
2247 .name = "GP106",
2248 .bar = gf100_bar_new,
2249 .bios = nvkm_bios_new,
2250 .bus = gf100_bus_new,
2251 .devinit = gm200_devinit_new,
2252 .fb = gp102_fb_new,
2253 .fuse = gm107_fuse_new,
2254 .gpio = gk104_gpio_new,
2255 .i2c = gm200_i2c_new,
2256 .ibus = gm200_ibus_new,
2257 .imem = nv50_instmem_new,
2258 .ltc = gp100_ltc_new,
2259 .mc = gp100_mc_new,
2260 .mmu = gf100_mmu_new,
2261 .pci = gp100_pci_new,
2262 .pmu = gp102_pmu_new,
2263 .timer = gk20a_timer_new,
2264 .top = gk104_top_new,
2265 .ce[0] = gp102_ce_new,
2266 .ce[1] = gp102_ce_new,
2267 .ce[2] = gp102_ce_new,
2268 .ce[3] = gp102_ce_new,
2269 .disp = gp102_disp_new,
2270 .dma = gf119_dma_new,
2271 .fifo = gp100_fifo_new,
2272};
2273
da2ba564
BS
2274static const struct nvkm_device_chip
2275nv137_chipset = {
2276 .name = "GP107",
2277 .bar = gf100_bar_new,
2278 .bios = nvkm_bios_new,
2279 .bus = gf100_bus_new,
2280 .devinit = gm200_devinit_new,
2281 .fb = gp102_fb_new,
2282 .fuse = gm107_fuse_new,
2283 .gpio = gk104_gpio_new,
2284 .i2c = gm200_i2c_new,
2285 .ibus = gm200_ibus_new,
2286 .imem = nv50_instmem_new,
2287 .ltc = gp100_ltc_new,
2288 .mc = gp100_mc_new,
2289 .mmu = gf100_mmu_new,
2290 .pci = gp100_pci_new,
2291 .pmu = gp102_pmu_new,
2292 .timer = gk20a_timer_new,
2293 .top = gk104_top_new,
2294 .ce[0] = gp102_ce_new,
2295 .ce[1] = gp102_ce_new,
2296 .ce[2] = gp102_ce_new,
2297 .ce[3] = gp102_ce_new,
2298 .disp = gp102_disp_new,
2299 .dma = gf119_dma_new,
2300 .fifo = gp100_fifo_new,
2301};
2302
79ca2770 2303static int
9719047b
BS
2304nvkm_device_event_ctor(struct nvkm_object *object, void *data, u32 size,
2305 struct nvkm_notify *notify)
79ca2770
BS
2306{
2307 if (!WARN_ON(size != 0)) {
2308 notify->size = 0;
2309 notify->types = 1;
2310 notify->index = 0;
2311 return 0;
2312 }
2313 return -EINVAL;
2314}
2315
2316static const struct nvkm_event_func
9719047b
BS
2317nvkm_device_event_func = {
2318 .ctor = nvkm_device_event_ctor,
79ca2770
BS
2319};
2320
6cf813fb
BS
2321struct nvkm_subdev *
2322nvkm_device_subdev(struct nvkm_device *device, int index)
2323{
2324 struct nvkm_engine *engine;
2325
2326 if (device->disable_mask & (1ULL << index))
2327 return NULL;
2328
2329 switch (index) {
68f3f702 2330#define _(n,p,m) case NVKM_SUBDEV_##n: if (p) return (m); break
dc06e366
MP
2331 _(BAR , device->bar , &device->bar->subdev);
2332 _(VBIOS , device->bios , &device->bios->subdev);
2333 _(BUS , device->bus , &device->bus->subdev);
2334 _(CLK , device->clk , &device->clk->subdev);
2335 _(DEVINIT , device->devinit , &device->devinit->subdev);
2336 _(FB , device->fb , &device->fb->subdev);
2337 _(FUSE , device->fuse , &device->fuse->subdev);
2338 _(GPIO , device->gpio , &device->gpio->subdev);
2339 _(I2C , device->i2c , &device->i2c->subdev);
2340 _(IBUS , device->ibus , device->ibus);
2341 _(ICCSENSE, device->iccsense, &device->iccsense->subdev);
2342 _(INSTMEM , device->imem , &device->imem->subdev);
2343 _(LTC , device->ltc , &device->ltc->subdev);
2344 _(MC , device->mc , &device->mc->subdev);
2345 _(MMU , device->mmu , &device->mmu->subdev);
2346 _(MXM , device->mxm , device->mxm);
2347 _(PCI , device->pci , &device->pci->subdev);
2348 _(PMU , device->pmu , &device->pmu->subdev);
2349 _(SECBOOT , device->secboot , &device->secboot->subdev);
2350 _(THERM , device->therm , &device->therm->subdev);
2351 _(TIMER , device->timer , &device->timer->subdev);
eaebfcc3 2352 _(TOP , device->top , &device->top->subdev);
dc06e366 2353 _(VOLT , device->volt , &device->volt->subdev);
6cf813fb
BS
2354#undef _
2355 default:
2356 engine = nvkm_device_engine(device, index);
2357 if (engine)
2358 return &engine->subdev;
2359 break;
2360 }
2361 return NULL;
2362}
2363
2364struct nvkm_engine *
2365nvkm_device_engine(struct nvkm_device *device, int index)
2366{
2367 if (device->disable_mask & (1ULL << index))
2368 return NULL;
2369
2370 switch (index) {
68f3f702 2371#define _(n,p,m) case NVKM_ENGINE_##n: if (p) return (m); break
294af04b
BS
2372 _(BSP , device->bsp , device->bsp);
2373 _(CE0 , device->ce[0] , device->ce[0]);
2374 _(CE1 , device->ce[1] , device->ce[1]);
2375 _(CE2 , device->ce[2] , device->ce[2]);
34bf50cd
BS
2376 _(CE3 , device->ce[3] , device->ce[3]);
2377 _(CE4 , device->ce[4] , device->ce[4]);
2378 _(CE5 , device->ce[5] , device->ce[5]);
294af04b
BS
2379 _(CIPHER , device->cipher , device->cipher);
2380 _(DISP , device->disp , &device->disp->engine);
2381 _(DMAOBJ , device->dma , &device->dma->engine);
2382 _(FIFO , device->fifo , &device->fifo->engine);
2383 _(GR , device->gr , &device->gr->engine);
2384 _(IFB , device->ifb , device->ifb);
2385 _(ME , device->me , device->me);
2386 _(MPEG , device->mpeg , device->mpeg);
2387 _(MSENC , device->msenc , device->msenc);
2388 _(MSPDEC , device->mspdec , device->mspdec);
2389 _(MSPPP , device->msppp , device->msppp);
2390 _(MSVLD , device->msvld , device->msvld);
2391 _(NVENC0 , device->nvenc[0], device->nvenc[0]);
2392 _(NVENC1 , device->nvenc[1], device->nvenc[1]);
cb7b5ea9 2393 _(NVENC2 , device->nvenc[2], device->nvenc[2]);
3545b425 2394 _(NVDEC , device->nvdec , device->nvdec);
294af04b
BS
2395 _(PM , device->pm , &device->pm->engine);
2396 _(SEC , device->sec , device->sec);
2397 _(SW , device->sw , &device->sw->engine);
2398 _(VIC , device->vic , device->vic);
2399 _(VP , device->vp , device->vp);
6cf813fb
BS
2400#undef _
2401 default:
2402 WARN_ON(1);
2403 break;
2404 }
2405 return NULL;
2406}
2407
a1e88736
BS
2408int
2409nvkm_device_fini(struct nvkm_device *device, bool suspend)
066a5d09 2410{
6cf813fb
BS
2411 const char *action = suspend ? "suspend" : "fini";
2412 struct nvkm_subdev *subdev;
10caad33 2413 int ret, i;
6cf813fb
BS
2414 s64 time;
2415
2416 nvdev_trace(device, "%s running...\n", action);
2417 time = ktime_to_us(ktime_get());
2418
2419 nvkm_acpi_fini(device);
10caad33 2420
68f3f702 2421 for (i = NVKM_SUBDEV_NR - 1; i >= 0; i--) {
6cf813fb
BS
2422 if ((subdev = nvkm_device_subdev(device, i))) {
2423 ret = nvkm_subdev_fini(subdev, suspend);
2424 if (ret && suspend)
2425 goto fail;
10caad33
BS
2426 }
2427 }
2428
7974dd1b
BS
2429
2430 if (device->func->fini)
2431 device->func->fini(device, suspend);
6cf813fb
BS
2432
2433 time = ktime_to_us(ktime_get()) - time;
2434 nvdev_trace(device, "%s completed in %lldus...\n", action, time);
2435 return 0;
2436
10caad33 2437fail:
6cf813fb
BS
2438 do {
2439 if ((subdev = nvkm_device_subdev(device, i))) {
2440 int rret = nvkm_subdev_init(subdev);
2441 if (rret)
2442 nvkm_fatal(subdev, "failed restart, %d\n", ret);
10caad33 2443 }
68f3f702 2444 } while (++i < NVKM_SUBDEV_NR);
10caad33 2445
6cf813fb 2446 nvdev_trace(device, "%s failed with %d\n", action, ret);
10caad33 2447 return ret;
066a5d09
BS
2448}
2449
6cf813fb 2450static int
7974dd1b
BS
2451nvkm_device_preinit(struct nvkm_device *device)
2452{
6cf813fb
BS
2453 struct nvkm_subdev *subdev;
2454 int ret, i;
7974dd1b
BS
2455 s64 time;
2456
2457 nvdev_trace(device, "preinit running...\n");
2458 time = ktime_to_us(ktime_get());
2459
2460 if (device->func->preinit) {
2461 ret = device->func->preinit(device);
2462 if (ret)
2463 goto fail;
2464 }
2465
68f3f702 2466 for (i = 0; i < NVKM_SUBDEV_NR; i++) {
6cf813fb
BS
2467 if ((subdev = nvkm_device_subdev(device, i))) {
2468 ret = nvkm_subdev_preinit(subdev);
2469 if (ret)
2470 goto fail;
2471 }
2472 }
2473
8de65bd0
BS
2474 ret = nvkm_devinit_post(device->devinit, &device->disable_mask);
2475 if (ret)
2476 goto fail;
6cf813fb 2477
7974dd1b
BS
2478 time = ktime_to_us(ktime_get()) - time;
2479 nvdev_trace(device, "preinit completed in %lldus\n", time);
2480 return 0;
2481
2482fail:
2483 nvdev_error(device, "preinit failed with %d\n", ret);
2484 return ret;
2485}
2486
a1e88736
BS
2487int
2488nvkm_device_init(struct nvkm_device *device)
066a5d09 2489{
6cf813fb 2490 struct nvkm_subdev *subdev;
68f3f702 2491 int ret, i;
6cf813fb 2492 s64 time;
ed76a870 2493
7974dd1b
BS
2494 ret = nvkm_device_preinit(device);
2495 if (ret)
2496 return ret;
2497
6cf813fb
BS
2498 nvkm_device_fini(device, false);
2499
2500 nvdev_trace(device, "init running...\n");
2501 time = ktime_to_us(ktime_get());
10caad33 2502
2b700825
BS
2503 if (device->func->init) {
2504 ret = device->func->init(device);
2505 if (ret)
2506 goto fail;
2507 }
2508
68f3f702
BS
2509 for (i = 0; i < NVKM_SUBDEV_NR; i++) {
2510 if ((subdev = nvkm_device_subdev(device, i))) {
2511 ret = nvkm_subdev_init(subdev);
2512 if (ret)
2b700825 2513 goto fail_subdev;
10caad33
BS
2514 }
2515 }
2516
6cf813fb
BS
2517 nvkm_acpi_init(device);
2518
2519 time = ktime_to_us(ktime_get()) - time;
2520 nvdev_trace(device, "init completed in %lldus\n", time);
2521 return 0;
2522
2b700825 2523fail_subdev:
6cf813fb
BS
2524 do {
2525 if ((subdev = nvkm_device_subdev(device, i)))
2526 nvkm_subdev_fini(subdev, false);
2527 } while (--i >= 0);
10caad33 2528
2b700825 2529fail:
0529a46a
AC
2530 nvkm_device_fini(device, false);
2531
6cf813fb 2532 nvdev_error(device, "init failed with %d\n", ret);
10caad33 2533 return ret;
066a5d09
BS
2534}
2535
e781dc8f
BS
2536void
2537nvkm_device_del(struct nvkm_device **pdevice)
2538{
2539 struct nvkm_device *device = *pdevice;
0ac9d210 2540 int i;
e781dc8f 2541 if (device) {
e781dc8f 2542 mutex_lock(&nv_devices_mutex);
6cf813fb 2543 device->disable_mask = 0;
68f3f702 2544 for (i = NVKM_SUBDEV_NR - 1; i >= 0; i--) {
6cf813fb
BS
2545 struct nvkm_subdev *subdev =
2546 nvkm_device_subdev(device, i);
2547 nvkm_subdev_del(&subdev);
2548 }
0ac9d210
BS
2549
2550 nvkm_event_fini(&device->event);
e781dc8f
BS
2551
2552 if (device->pri)
2553 iounmap(device->pri);
0ac9d210 2554 list_del(&device->head);
7974dd1b
BS
2555
2556 if (device->func->dtor)
2557 *pdevice = device->func->dtor(device);
0ac9d210 2558 mutex_unlock(&nv_devices_mutex);
e781dc8f 2559
7974dd1b 2560 kfree(*pdevice);
e781dc8f
BS
2561 *pdevice = NULL;
2562 }
2563}
2564
9274f4a9 2565int
7974dd1b
BS
2566nvkm_device_ctor(const struct nvkm_device_func *func,
2567 const struct nvkm_device_quirk *quirk,
26c9e8ef 2568 struct device *dev, enum nvkm_device_type type, u64 handle,
7974dd1b
BS
2569 const char *name, const char *cfg, const char *dbg,
2570 bool detect, bool mmio, u64 subdev_mask,
2571 struct nvkm_device *device)
9274f4a9 2572{
6cf813fb 2573 struct nvkm_subdev *subdev;
0ac9d210
BS
2574 u64 mmio_base, mmio_size;
2575 u32 boot0, strap;
2576 void __iomem *map;
9274f4a9 2577 int ret = -EEXIST;
0ac9d210 2578 int i;
9274f4a9
BS
2579
2580 mutex_lock(&nv_devices_mutex);
7974dd1b
BS
2581 if (nvkm_device_find_locked(handle))
2582 goto done;
9274f4a9 2583
7974dd1b 2584 device->func = func;
7974dd1b 2585 device->quirk = quirk;
26c9e8ef
BS
2586 device->dev = dev;
2587 device->type = type;
7974dd1b 2588 device->handle = handle;
9274f4a9
BS
2589 device->cfgopt = cfg;
2590 device->dbgopt = dbg;
7974dd1b 2591 device->name = name;
0d5dd3f3 2592 list_add_tail(&device->head, &nv_devices);
68f3f702 2593 device->debug = nvkm_dbgopt(device->dbgopt, "device");
6cf813fb 2594
9719047b 2595 ret = nvkm_event_init(&nvkm_device_event_func, 1, 1, &device->event);
0ac9d210
BS
2596 if (ret)
2597 goto done;
2598
7e8820fe
BS
2599 mmio_base = device->func->resource_addr(device, 0);
2600 mmio_size = device->func->resource_size(device, 0);
0ac9d210
BS
2601
2602 /* identify the chipset, and determine classes of subdev/engines */
2603 if (detect) {
2604 map = ioremap(mmio_base, 0x102000);
2605 if (ret = -ENOMEM, map == NULL)
2606 goto done;
2607
2608 /* switch mmio to cpu's native endianness */
2609#ifndef __BIG_ENDIAN
2610 if (ioread32_native(map + 0x000004) != 0x00000000) {
2611#else
2612 if (ioread32_native(map + 0x000004) == 0x00000000) {
2613#endif
2614 iowrite32_native(0x01000001, map + 0x000004);
2615 ioread32_native(map);
2616 }
2617
2618 /* read boot0 and strapping information */
2619 boot0 = ioread32_native(map + 0x000000);
2620 strap = ioread32_native(map + 0x101000);
2621 iounmap(map);
2622
2623 /* determine chipset and derive architecture from it */
2624 if ((boot0 & 0x1f000000) > 0) {
2625 device->chipset = (boot0 & 0x1ff00000) >> 20;
2626 device->chiprev = (boot0 & 0x000000ff);
2627 switch (device->chipset & 0x1f0) {
2628 case 0x010: {
2629 if (0x461 & (1 << (device->chipset & 0xf)))
2630 device->card_type = NV_10;
2631 else
2632 device->card_type = NV_11;
2633 device->chiprev = 0x00;
2634 break;
2635 }
2636 case 0x020: device->card_type = NV_20; break;
2637 case 0x030: device->card_type = NV_30; break;
2638 case 0x040:
2639 case 0x060: device->card_type = NV_40; break;
2640 case 0x050:
2641 case 0x080:
2642 case 0x090:
2643 case 0x0a0: device->card_type = NV_50; break;
2644 case 0x0c0:
2645 case 0x0d0: device->card_type = NV_C0; break;
2646 case 0x0e0:
2647 case 0x0f0:
2648 case 0x100: device->card_type = NV_E0; break;
2649 case 0x110:
2650 case 0x120: device->card_type = GM100; break;
7f53abdb 2651 case 0x130: device->card_type = GP100; break;
0ac9d210
BS
2652 default:
2653 break;
2654 }
2655 } else
2656 if ((boot0 & 0xff00fff0) == 0x20004000) {
2657 if (boot0 & 0x00f00000)
2658 device->chipset = 0x05;
2659 else
2660 device->chipset = 0x04;
2661 device->card_type = NV_04;
2662 }
2663
68f3f702 2664 switch (device->chipset) {
6cf813fb
BS
2665 case 0x004: device->chip = &nv4_chipset; break;
2666 case 0x005: device->chip = &nv5_chipset; break;
2667 case 0x010: device->chip = &nv10_chipset; break;
2668 case 0x011: device->chip = &nv11_chipset; break;
2669 case 0x015: device->chip = &nv15_chipset; break;
2670 case 0x017: device->chip = &nv17_chipset; break;
2671 case 0x018: device->chip = &nv18_chipset; break;
2672 case 0x01a: device->chip = &nv1a_chipset; break;
2673 case 0x01f: device->chip = &nv1f_chipset; break;
2674 case 0x020: device->chip = &nv20_chipset; break;
2675 case 0x025: device->chip = &nv25_chipset; break;
2676 case 0x028: device->chip = &nv28_chipset; break;
2677 case 0x02a: device->chip = &nv2a_chipset; break;
2678 case 0x030: device->chip = &nv30_chipset; break;
2679 case 0x031: device->chip = &nv31_chipset; break;
2680 case 0x034: device->chip = &nv34_chipset; break;
2681 case 0x035: device->chip = &nv35_chipset; break;
2682 case 0x036: device->chip = &nv36_chipset; break;
2683 case 0x040: device->chip = &nv40_chipset; break;
2684 case 0x041: device->chip = &nv41_chipset; break;
2685 case 0x042: device->chip = &nv42_chipset; break;
2686 case 0x043: device->chip = &nv43_chipset; break;
2687 case 0x044: device->chip = &nv44_chipset; break;
2688 case 0x045: device->chip = &nv45_chipset; break;
2689 case 0x046: device->chip = &nv46_chipset; break;
2690 case 0x047: device->chip = &nv47_chipset; break;
2691 case 0x049: device->chip = &nv49_chipset; break;
2692 case 0x04a: device->chip = &nv4a_chipset; break;
2693 case 0x04b: device->chip = &nv4b_chipset; break;
2694 case 0x04c: device->chip = &nv4c_chipset; break;
2695 case 0x04e: device->chip = &nv4e_chipset; break;
2696 case 0x050: device->chip = &nv50_chipset; break;
2697 case 0x063: device->chip = &nv63_chipset; break;
2698 case 0x067: device->chip = &nv67_chipset; break;
2699 case 0x068: device->chip = &nv68_chipset; break;
2700 case 0x084: device->chip = &nv84_chipset; break;
2701 case 0x086: device->chip = &nv86_chipset; break;
2702 case 0x092: device->chip = &nv92_chipset; break;
2703 case 0x094: device->chip = &nv94_chipset; break;
2704 case 0x096: device->chip = &nv96_chipset; break;
2705 case 0x098: device->chip = &nv98_chipset; break;
2706 case 0x0a0: device->chip = &nva0_chipset; break;
2707 case 0x0a3: device->chip = &nva3_chipset; break;
2708 case 0x0a5: device->chip = &nva5_chipset; break;
2709 case 0x0a8: device->chip = &nva8_chipset; break;
2710 case 0x0aa: device->chip = &nvaa_chipset; break;
2711 case 0x0ac: device->chip = &nvac_chipset; break;
2712 case 0x0af: device->chip = &nvaf_chipset; break;
2713 case 0x0c0: device->chip = &nvc0_chipset; break;
2714 case 0x0c1: device->chip = &nvc1_chipset; break;
2715 case 0x0c3: device->chip = &nvc3_chipset; break;
2716 case 0x0c4: device->chip = &nvc4_chipset; break;
2717 case 0x0c8: device->chip = &nvc8_chipset; break;
2718 case 0x0ce: device->chip = &nvce_chipset; break;
2719 case 0x0cf: device->chip = &nvcf_chipset; break;
2720 case 0x0d7: device->chip = &nvd7_chipset; break;
2721 case 0x0d9: device->chip = &nvd9_chipset; break;
2722 case 0x0e4: device->chip = &nve4_chipset; break;
2723 case 0x0e6: device->chip = &nve6_chipset; break;
2724 case 0x0e7: device->chip = &nve7_chipset; break;
2725 case 0x0ea: device->chip = &nvea_chipset; break;
2726 case 0x0f0: device->chip = &nvf0_chipset; break;
2727 case 0x0f1: device->chip = &nvf1_chipset; break;
2728 case 0x106: device->chip = &nv106_chipset; break;
2729 case 0x108: device->chip = &nv108_chipset; break;
2730 case 0x117: device->chip = &nv117_chipset; break;
f9e20294 2731 case 0x118: device->chip = &nv118_chipset; break;
2ed95a4c 2732 case 0x120: device->chip = &nv120_chipset; break;
6cf813fb
BS
2733 case 0x124: device->chip = &nv124_chipset; break;
2734 case 0x126: device->chip = &nv126_chipset; break;
2735 case 0x12b: device->chip = &nv12b_chipset; break;
7f53abdb 2736 case 0x130: device->chip = &nv130_chipset; break;
17ff521d 2737 case 0x132: device->chip = &nv132_chipset; break;
cfb083f6 2738 case 0x134: device->chip = &nv134_chipset; break;
1fe487d7 2739 case 0x136: device->chip = &nv136_chipset; break;
da2ba564 2740 case 0x137: device->chip = &nv137_chipset; break;
6cf813fb 2741 default:
0ac9d210
BS
2742 nvdev_error(device, "unknown chipset (%08x)\n", boot0);
2743 goto done;
2744 }
2745
6cf813fb
BS
2746 nvdev_info(device, "NVIDIA %s (%08x)\n",
2747 device->chip->name, boot0);
0ac9d210
BS
2748
2749 /* determine frequency of timing crystal */
2750 if ( device->card_type <= NV_10 || device->chipset < 0x17 ||
2751 (device->chipset >= 0x20 && device->chipset < 0x25))
2752 strap &= 0x00000040;
2753 else
2754 strap &= 0x00400040;
2755
2756 switch (strap) {
2757 case 0x00000000: device->crystal = 13500; break;
2758 case 0x00000040: device->crystal = 14318; break;
2759 case 0x00400000: device->crystal = 27000; break;
2760 case 0x00400040: device->crystal = 25000; break;
2761 }
2762 } else {
6cf813fb 2763 device->chip = &null_chipset;
0ac9d210
BS
2764 }
2765
6cf813fb
BS
2766 if (!device->name)
2767 device->name = device->chip->name;
2768
0ac9d210
BS
2769 if (mmio) {
2770 device->pri = ioremap(mmio_base, mmio_size);
2771 if (!device->pri) {
2772 nvdev_error(device, "unable to map PRI\n");
1299b637
AC
2773 ret = -ENOMEM;
2774 goto done;
0ac9d210
BS
2775 }
2776 }
2777
a1e88736 2778 mutex_init(&device->mutex);
6cf813fb 2779
68f3f702 2780 for (i = 0; i < NVKM_SUBDEV_NR; i++) {
6cf813fb
BS
2781#define _(s,m) case s: \
2782 if (device->chip->m && (subdev_mask & (1ULL << (s)))) { \
2783 ret = device->chip->m(device, (s), &device->m); \
2784 if (ret) { \
2785 subdev = nvkm_device_subdev(device, (s)); \
2786 nvkm_subdev_del(&subdev); \
2787 device->m = NULL; \
2788 if (ret != -ENODEV) { \
2789 nvdev_error(device, "%s ctor failed, %d\n", \
2790 nvkm_subdev_name[s], ret); \
2791 goto done; \
2792 } \
2793 } \
2794 } \
2795 break
2796 switch (i) {
dc06e366
MP
2797 _(NVKM_SUBDEV_BAR , bar);
2798 _(NVKM_SUBDEV_VBIOS , bios);
2799 _(NVKM_SUBDEV_BUS , bus);
2800 _(NVKM_SUBDEV_CLK , clk);
2801 _(NVKM_SUBDEV_DEVINIT , devinit);
2802 _(NVKM_SUBDEV_FB , fb);
2803 _(NVKM_SUBDEV_FUSE , fuse);
2804 _(NVKM_SUBDEV_GPIO , gpio);
2805 _(NVKM_SUBDEV_I2C , i2c);
2806 _(NVKM_SUBDEV_IBUS , ibus);
2807 _(NVKM_SUBDEV_ICCSENSE, iccsense);
2808 _(NVKM_SUBDEV_INSTMEM , imem);
2809 _(NVKM_SUBDEV_LTC , ltc);
2810 _(NVKM_SUBDEV_MC , mc);
2811 _(NVKM_SUBDEV_MMU , mmu);
2812 _(NVKM_SUBDEV_MXM , mxm);
2813 _(NVKM_SUBDEV_PCI , pci);
2814 _(NVKM_SUBDEV_PMU , pmu);
2815 _(NVKM_SUBDEV_SECBOOT , secboot);
2816 _(NVKM_SUBDEV_THERM , therm);
2817 _(NVKM_SUBDEV_TIMER , timer);
eaebfcc3 2818 _(NVKM_SUBDEV_TOP , top);
dc06e366
MP
2819 _(NVKM_SUBDEV_VOLT , volt);
2820 _(NVKM_ENGINE_BSP , bsp);
2821 _(NVKM_ENGINE_CE0 , ce[0]);
2822 _(NVKM_ENGINE_CE1 , ce[1]);
2823 _(NVKM_ENGINE_CE2 , ce[2]);
34bf50cd
BS
2824 _(NVKM_ENGINE_CE3 , ce[3]);
2825 _(NVKM_ENGINE_CE4 , ce[4]);
2826 _(NVKM_ENGINE_CE5 , ce[5]);
dc06e366
MP
2827 _(NVKM_ENGINE_CIPHER , cipher);
2828 _(NVKM_ENGINE_DISP , disp);
2829 _(NVKM_ENGINE_DMAOBJ , dma);
2830 _(NVKM_ENGINE_FIFO , fifo);
2831 _(NVKM_ENGINE_GR , gr);
2832 _(NVKM_ENGINE_IFB , ifb);
2833 _(NVKM_ENGINE_ME , me);
2834 _(NVKM_ENGINE_MPEG , mpeg);
2835 _(NVKM_ENGINE_MSENC , msenc);
2836 _(NVKM_ENGINE_MSPDEC , mspdec);
2837 _(NVKM_ENGINE_MSPPP , msppp);
2838 _(NVKM_ENGINE_MSVLD , msvld);
294af04b
BS
2839 _(NVKM_ENGINE_NVENC0 , nvenc[0]);
2840 _(NVKM_ENGINE_NVENC1 , nvenc[1]);
cb7b5ea9 2841 _(NVKM_ENGINE_NVENC2 , nvenc[2]);
3545b425 2842 _(NVKM_ENGINE_NVDEC , nvdec);
dc06e366
MP
2843 _(NVKM_ENGINE_PM , pm);
2844 _(NVKM_ENGINE_SEC , sec);
2845 _(NVKM_ENGINE_SW , sw);
2846 _(NVKM_ENGINE_VIC , vic);
2847 _(NVKM_ENGINE_VP , vp);
6cf813fb
BS
2848 default:
2849 WARN_ON(1);
2850 continue;
2851 }
2852#undef _
2853 }
2854
2855 ret = 0;
9274f4a9
BS
2856done:
2857 mutex_unlock(&nv_devices_mutex);
2858 return ret;
2859}