]>
Commit | Line | Data |
---|---|---|
771fe6b9 JG |
1 | /* |
2 | * Copyright 2008 Advanced Micro Devices, Inc. | |
3 | * Copyright 2008 Red Hat Inc. | |
4 | * Copyright 2009 Jerome Glisse. | |
5 | * | |
6 | * Permission is hereby granted, free of charge, to any person obtaining a | |
7 | * copy of this software and associated documentation files (the "Software"), | |
8 | * to deal in the Software without restriction, including without limitation | |
9 | * the rights to use, copy, modify, merge, publish, distribute, sublicense, | |
10 | * and/or sell copies of the Software, and to permit persons to whom the | |
11 | * Software is furnished to do so, subject to the following conditions: | |
12 | * | |
13 | * The above copyright notice and this permission notice shall be included in | |
14 | * all copies or substantial portions of the Software. | |
15 | * | |
16 | * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR | |
17 | * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, | |
18 | * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL | |
19 | * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR | |
20 | * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, | |
21 | * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR | |
22 | * OTHER DEALINGS IN THE SOFTWARE. | |
23 | * | |
24 | * Authors: Dave Airlie | |
25 | * Alex Deucher | |
26 | * Jerome Glisse | |
27 | */ | |
5a0e3ad6 | 28 | #include <linux/slab.h> |
3ce0a23d JG |
29 | #include <linux/seq_file.h> |
30 | #include <linux/firmware.h> | |
e0cd3608 | 31 | #include <linux/module.h> |
760285e7 DH |
32 | #include <drm/drmP.h> |
33 | #include <drm/radeon_drm.h> | |
771fe6b9 | 34 | #include "radeon.h" |
e6990375 | 35 | #include "radeon_asic.h" |
3ce0a23d | 36 | #include "radeon_mode.h" |
3ce0a23d | 37 | #include "r600d.h" |
3ce0a23d | 38 | #include "atom.h" |
d39c3b89 | 39 | #include "avivod.h" |
138e4e16 | 40 | #include "radeon_ucode.h" |
3ce0a23d JG |
41 | |
42 | /* Firmware Names */ | |
43 | MODULE_FIRMWARE("radeon/R600_pfp.bin"); | |
44 | MODULE_FIRMWARE("radeon/R600_me.bin"); | |
45 | MODULE_FIRMWARE("radeon/RV610_pfp.bin"); | |
46 | MODULE_FIRMWARE("radeon/RV610_me.bin"); | |
47 | MODULE_FIRMWARE("radeon/RV630_pfp.bin"); | |
48 | MODULE_FIRMWARE("radeon/RV630_me.bin"); | |
49 | MODULE_FIRMWARE("radeon/RV620_pfp.bin"); | |
50 | MODULE_FIRMWARE("radeon/RV620_me.bin"); | |
51 | MODULE_FIRMWARE("radeon/RV635_pfp.bin"); | |
52 | MODULE_FIRMWARE("radeon/RV635_me.bin"); | |
53 | MODULE_FIRMWARE("radeon/RV670_pfp.bin"); | |
54 | MODULE_FIRMWARE("radeon/RV670_me.bin"); | |
55 | MODULE_FIRMWARE("radeon/RS780_pfp.bin"); | |
56 | MODULE_FIRMWARE("radeon/RS780_me.bin"); | |
57 | MODULE_FIRMWARE("radeon/RV770_pfp.bin"); | |
58 | MODULE_FIRMWARE("radeon/RV770_me.bin"); | |
66229b20 | 59 | MODULE_FIRMWARE("radeon/RV770_smc.bin"); |
3ce0a23d JG |
60 | MODULE_FIRMWARE("radeon/RV730_pfp.bin"); |
61 | MODULE_FIRMWARE("radeon/RV730_me.bin"); | |
66229b20 AD |
62 | MODULE_FIRMWARE("radeon/RV730_smc.bin"); |
63 | MODULE_FIRMWARE("radeon/RV740_smc.bin"); | |
3ce0a23d JG |
64 | MODULE_FIRMWARE("radeon/RV710_pfp.bin"); |
65 | MODULE_FIRMWARE("radeon/RV710_me.bin"); | |
66229b20 | 66 | MODULE_FIRMWARE("radeon/RV710_smc.bin"); |
d8f60cfc AD |
67 | MODULE_FIRMWARE("radeon/R600_rlc.bin"); |
68 | MODULE_FIRMWARE("radeon/R700_rlc.bin"); | |
fe251e2f AD |
69 | MODULE_FIRMWARE("radeon/CEDAR_pfp.bin"); |
70 | MODULE_FIRMWARE("radeon/CEDAR_me.bin"); | |
45f9a39b | 71 | MODULE_FIRMWARE("radeon/CEDAR_rlc.bin"); |
dc50ba7f | 72 | MODULE_FIRMWARE("radeon/CEDAR_smc.bin"); |
fe251e2f AD |
73 | MODULE_FIRMWARE("radeon/REDWOOD_pfp.bin"); |
74 | MODULE_FIRMWARE("radeon/REDWOOD_me.bin"); | |
45f9a39b | 75 | MODULE_FIRMWARE("radeon/REDWOOD_rlc.bin"); |
dc50ba7f | 76 | MODULE_FIRMWARE("radeon/REDWOOD_smc.bin"); |
fe251e2f AD |
77 | MODULE_FIRMWARE("radeon/JUNIPER_pfp.bin"); |
78 | MODULE_FIRMWARE("radeon/JUNIPER_me.bin"); | |
45f9a39b | 79 | MODULE_FIRMWARE("radeon/JUNIPER_rlc.bin"); |
dc50ba7f | 80 | MODULE_FIRMWARE("radeon/JUNIPER_smc.bin"); |
a7433742 | 81 | MODULE_FIRMWARE("radeon/CYPRESS_pfp.bin"); |
fe251e2f | 82 | MODULE_FIRMWARE("radeon/CYPRESS_me.bin"); |
45f9a39b | 83 | MODULE_FIRMWARE("radeon/CYPRESS_rlc.bin"); |
dc50ba7f | 84 | MODULE_FIRMWARE("radeon/CYPRESS_smc.bin"); |
439bd6cd AD |
85 | MODULE_FIRMWARE("radeon/PALM_pfp.bin"); |
86 | MODULE_FIRMWARE("radeon/PALM_me.bin"); | |
87 | MODULE_FIRMWARE("radeon/SUMO_rlc.bin"); | |
d5c5a72f AD |
88 | MODULE_FIRMWARE("radeon/SUMO_pfp.bin"); |
89 | MODULE_FIRMWARE("radeon/SUMO_me.bin"); | |
90 | MODULE_FIRMWARE("radeon/SUMO2_pfp.bin"); | |
91 | MODULE_FIRMWARE("radeon/SUMO2_me.bin"); | |
3ce0a23d | 92 | |
f13f7731 AD |
93 | static const u32 crtc_offsets[2] = |
94 | { | |
95 | 0, | |
96 | AVIVO_D2CRTC_H_TOTAL - AVIVO_D1CRTC_H_TOTAL | |
97 | }; | |
98 | ||
3ce0a23d | 99 | int r600_debugfs_mc_info_init(struct radeon_device *rdev); |
771fe6b9 | 100 | |
1a029b76 | 101 | /* r600,rv610,rv630,rv620,rv635,rv670 */ |
771fe6b9 | 102 | int r600_mc_wait_for_idle(struct radeon_device *rdev); |
1109ca09 | 103 | static void r600_gpu_init(struct radeon_device *rdev); |
3ce0a23d | 104 | void r600_fini(struct radeon_device *rdev); |
45f9a39b | 105 | void r600_irq_disable(struct radeon_device *rdev); |
9e46a48d | 106 | static void r600_pcie_gen2_enable(struct radeon_device *rdev); |
2948f5e6 | 107 | extern int evergreen_rlc_resume(struct radeon_device *rdev); |
771fe6b9 | 108 | |
454d2e2a AD |
109 | /** |
110 | * r600_get_xclk - get the xclk | |
111 | * | |
112 | * @rdev: radeon_device pointer | |
113 | * | |
114 | * Returns the reference clock used by the gfx engine | |
115 | * (r6xx, IGPs, APUs). | |
116 | */ | |
117 | u32 r600_get_xclk(struct radeon_device *rdev) | |
118 | { | |
119 | return rdev->clock.spll.reference_freq; | |
120 | } | |
121 | ||
21a8122a | 122 | /* get temperature in millidegrees */ |
20d391d7 | 123 | int rv6xx_get_temp(struct radeon_device *rdev) |
21a8122a AD |
124 | { |
125 | u32 temp = (RREG32(CG_THERMAL_STATUS) & ASIC_T_MASK) >> | |
126 | ASIC_T_SHIFT; | |
20d391d7 | 127 | int actual_temp = temp & 0xff; |
21a8122a | 128 | |
20d391d7 AD |
129 | if (temp & 0x100) |
130 | actual_temp -= 256; | |
131 | ||
132 | return actual_temp * 1000; | |
21a8122a AD |
133 | } |
134 | ||
ce8f5370 | 135 | void r600_pm_get_dynpm_state(struct radeon_device *rdev) |
a48b9b4e AD |
136 | { |
137 | int i; | |
138 | ||
ce8f5370 AD |
139 | rdev->pm.dynpm_can_upclock = true; |
140 | rdev->pm.dynpm_can_downclock = true; | |
a48b9b4e AD |
141 | |
142 | /* power state array is low to high, default is first */ | |
143 | if ((rdev->flags & RADEON_IS_IGP) || (rdev->family == CHIP_R600)) { | |
144 | int min_power_state_index = 0; | |
145 | ||
146 | if (rdev->pm.num_power_states > 2) | |
147 | min_power_state_index = 1; | |
148 | ||
ce8f5370 AD |
149 | switch (rdev->pm.dynpm_planned_action) { |
150 | case DYNPM_ACTION_MINIMUM: | |
a48b9b4e AD |
151 | rdev->pm.requested_power_state_index = min_power_state_index; |
152 | rdev->pm.requested_clock_mode_index = 0; | |
ce8f5370 | 153 | rdev->pm.dynpm_can_downclock = false; |
a48b9b4e | 154 | break; |
ce8f5370 | 155 | case DYNPM_ACTION_DOWNCLOCK: |
a48b9b4e AD |
156 | if (rdev->pm.current_power_state_index == min_power_state_index) { |
157 | rdev->pm.requested_power_state_index = rdev->pm.current_power_state_index; | |
ce8f5370 | 158 | rdev->pm.dynpm_can_downclock = false; |
a48b9b4e AD |
159 | } else { |
160 | if (rdev->pm.active_crtc_count > 1) { | |
161 | for (i = 0; i < rdev->pm.num_power_states; i++) { | |
d7311171 | 162 | if (rdev->pm.power_state[i].flags & RADEON_PM_STATE_SINGLE_DISPLAY_ONLY) |
a48b9b4e AD |
163 | continue; |
164 | else if (i >= rdev->pm.current_power_state_index) { | |
165 | rdev->pm.requested_power_state_index = | |
166 | rdev->pm.current_power_state_index; | |
167 | break; | |
168 | } else { | |
169 | rdev->pm.requested_power_state_index = i; | |
170 | break; | |
171 | } | |
172 | } | |
773c3fa3 AD |
173 | } else { |
174 | if (rdev->pm.current_power_state_index == 0) | |
175 | rdev->pm.requested_power_state_index = | |
176 | rdev->pm.num_power_states - 1; | |
177 | else | |
178 | rdev->pm.requested_power_state_index = | |
179 | rdev->pm.current_power_state_index - 1; | |
180 | } | |
a48b9b4e AD |
181 | } |
182 | rdev->pm.requested_clock_mode_index = 0; | |
d7311171 AD |
183 | /* don't use the power state if crtcs are active and no display flag is set */ |
184 | if ((rdev->pm.active_crtc_count > 0) && | |
185 | (rdev->pm.power_state[rdev->pm.requested_power_state_index]. | |
186 | clock_info[rdev->pm.requested_clock_mode_index].flags & | |
187 | RADEON_PM_MODE_NO_DISPLAY)) { | |
188 | rdev->pm.requested_power_state_index++; | |
189 | } | |
a48b9b4e | 190 | break; |
ce8f5370 | 191 | case DYNPM_ACTION_UPCLOCK: |
a48b9b4e AD |
192 | if (rdev->pm.current_power_state_index == (rdev->pm.num_power_states - 1)) { |
193 | rdev->pm.requested_power_state_index = rdev->pm.current_power_state_index; | |
ce8f5370 | 194 | rdev->pm.dynpm_can_upclock = false; |
a48b9b4e AD |
195 | } else { |
196 | if (rdev->pm.active_crtc_count > 1) { | |
197 | for (i = (rdev->pm.num_power_states - 1); i >= 0; i--) { | |
d7311171 | 198 | if (rdev->pm.power_state[i].flags & RADEON_PM_STATE_SINGLE_DISPLAY_ONLY) |
a48b9b4e AD |
199 | continue; |
200 | else if (i <= rdev->pm.current_power_state_index) { | |
201 | rdev->pm.requested_power_state_index = | |
202 | rdev->pm.current_power_state_index; | |
203 | break; | |
204 | } else { | |
205 | rdev->pm.requested_power_state_index = i; | |
206 | break; | |
207 | } | |
208 | } | |
209 | } else | |
210 | rdev->pm.requested_power_state_index = | |
211 | rdev->pm.current_power_state_index + 1; | |
212 | } | |
213 | rdev->pm.requested_clock_mode_index = 0; | |
214 | break; | |
ce8f5370 | 215 | case DYNPM_ACTION_DEFAULT: |
58e21dff AD |
216 | rdev->pm.requested_power_state_index = rdev->pm.default_power_state_index; |
217 | rdev->pm.requested_clock_mode_index = 0; | |
ce8f5370 | 218 | rdev->pm.dynpm_can_upclock = false; |
58e21dff | 219 | break; |
ce8f5370 | 220 | case DYNPM_ACTION_NONE: |
a48b9b4e AD |
221 | default: |
222 | DRM_ERROR("Requested mode for not defined action\n"); | |
223 | return; | |
224 | } | |
225 | } else { | |
226 | /* XXX select a power state based on AC/DC, single/dualhead, etc. */ | |
227 | /* for now just select the first power state and switch between clock modes */ | |
228 | /* power state array is low to high, default is first (0) */ | |
229 | if (rdev->pm.active_crtc_count > 1) { | |
230 | rdev->pm.requested_power_state_index = -1; | |
231 | /* start at 1 as we don't want the default mode */ | |
232 | for (i = 1; i < rdev->pm.num_power_states; i++) { | |
d7311171 | 233 | if (rdev->pm.power_state[i].flags & RADEON_PM_STATE_SINGLE_DISPLAY_ONLY) |
a48b9b4e AD |
234 | continue; |
235 | else if ((rdev->pm.power_state[i].type == POWER_STATE_TYPE_PERFORMANCE) || | |
236 | (rdev->pm.power_state[i].type == POWER_STATE_TYPE_BATTERY)) { | |
237 | rdev->pm.requested_power_state_index = i; | |
238 | break; | |
239 | } | |
240 | } | |
241 | /* if nothing selected, grab the default state. */ | |
242 | if (rdev->pm.requested_power_state_index == -1) | |
243 | rdev->pm.requested_power_state_index = 0; | |
244 | } else | |
245 | rdev->pm.requested_power_state_index = 1; | |
246 | ||
ce8f5370 AD |
247 | switch (rdev->pm.dynpm_planned_action) { |
248 | case DYNPM_ACTION_MINIMUM: | |
a48b9b4e | 249 | rdev->pm.requested_clock_mode_index = 0; |
ce8f5370 | 250 | rdev->pm.dynpm_can_downclock = false; |
a48b9b4e | 251 | break; |
ce8f5370 | 252 | case DYNPM_ACTION_DOWNCLOCK: |
a48b9b4e AD |
253 | if (rdev->pm.requested_power_state_index == rdev->pm.current_power_state_index) { |
254 | if (rdev->pm.current_clock_mode_index == 0) { | |
255 | rdev->pm.requested_clock_mode_index = 0; | |
ce8f5370 | 256 | rdev->pm.dynpm_can_downclock = false; |
a48b9b4e AD |
257 | } else |
258 | rdev->pm.requested_clock_mode_index = | |
259 | rdev->pm.current_clock_mode_index - 1; | |
260 | } else { | |
261 | rdev->pm.requested_clock_mode_index = 0; | |
ce8f5370 | 262 | rdev->pm.dynpm_can_downclock = false; |
a48b9b4e | 263 | } |
d7311171 AD |
264 | /* don't use the power state if crtcs are active and no display flag is set */ |
265 | if ((rdev->pm.active_crtc_count > 0) && | |
266 | (rdev->pm.power_state[rdev->pm.requested_power_state_index]. | |
267 | clock_info[rdev->pm.requested_clock_mode_index].flags & | |
268 | RADEON_PM_MODE_NO_DISPLAY)) { | |
269 | rdev->pm.requested_clock_mode_index++; | |
270 | } | |
a48b9b4e | 271 | break; |
ce8f5370 | 272 | case DYNPM_ACTION_UPCLOCK: |
a48b9b4e AD |
273 | if (rdev->pm.requested_power_state_index == rdev->pm.current_power_state_index) { |
274 | if (rdev->pm.current_clock_mode_index == | |
275 | (rdev->pm.power_state[rdev->pm.requested_power_state_index].num_clock_modes - 1)) { | |
276 | rdev->pm.requested_clock_mode_index = rdev->pm.current_clock_mode_index; | |
ce8f5370 | 277 | rdev->pm.dynpm_can_upclock = false; |
a48b9b4e AD |
278 | } else |
279 | rdev->pm.requested_clock_mode_index = | |
280 | rdev->pm.current_clock_mode_index + 1; | |
281 | } else { | |
282 | rdev->pm.requested_clock_mode_index = | |
283 | rdev->pm.power_state[rdev->pm.requested_power_state_index].num_clock_modes - 1; | |
ce8f5370 | 284 | rdev->pm.dynpm_can_upclock = false; |
a48b9b4e AD |
285 | } |
286 | break; | |
ce8f5370 | 287 | case DYNPM_ACTION_DEFAULT: |
58e21dff AD |
288 | rdev->pm.requested_power_state_index = rdev->pm.default_power_state_index; |
289 | rdev->pm.requested_clock_mode_index = 0; | |
ce8f5370 | 290 | rdev->pm.dynpm_can_upclock = false; |
58e21dff | 291 | break; |
ce8f5370 | 292 | case DYNPM_ACTION_NONE: |
a48b9b4e AD |
293 | default: |
294 | DRM_ERROR("Requested mode for not defined action\n"); | |
295 | return; | |
296 | } | |
297 | } | |
298 | ||
d9fdaafb | 299 | DRM_DEBUG_DRIVER("Requested: e: %d m: %d p: %d\n", |
ce8a3eb2 AD |
300 | rdev->pm.power_state[rdev->pm.requested_power_state_index]. |
301 | clock_info[rdev->pm.requested_clock_mode_index].sclk, | |
302 | rdev->pm.power_state[rdev->pm.requested_power_state_index]. | |
303 | clock_info[rdev->pm.requested_clock_mode_index].mclk, | |
304 | rdev->pm.power_state[rdev->pm.requested_power_state_index]. | |
305 | pcie_lanes); | |
a48b9b4e AD |
306 | } |
307 | ||
ce8f5370 AD |
308 | void rs780_pm_init_profile(struct radeon_device *rdev) |
309 | { | |
310 | if (rdev->pm.num_power_states == 2) { | |
311 | /* default */ | |
312 | rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index; | |
313 | rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index; | |
314 | rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_cm_idx = 0; | |
315 | rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_cm_idx = 0; | |
316 | /* low sh */ | |
317 | rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_ps_idx = 0; | |
318 | rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_ps_idx = 0; | |
319 | rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_cm_idx = 0; | |
320 | rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_cm_idx = 0; | |
c9e75b21 AD |
321 | /* mid sh */ |
322 | rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_ps_idx = 0; | |
323 | rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_ps_idx = 0; | |
324 | rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_cm_idx = 0; | |
325 | rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_cm_idx = 0; | |
ce8f5370 AD |
326 | /* high sh */ |
327 | rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_ps_idx = 0; | |
328 | rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_ps_idx = 1; | |
329 | rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_cm_idx = 0; | |
330 | rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_cm_idx = 0; | |
331 | /* low mh */ | |
332 | rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_ps_idx = 0; | |
333 | rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_ps_idx = 0; | |
334 | rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_cm_idx = 0; | |
335 | rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_cm_idx = 0; | |
c9e75b21 AD |
336 | /* mid mh */ |
337 | rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_ps_idx = 0; | |
338 | rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_ps_idx = 0; | |
339 | rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_cm_idx = 0; | |
340 | rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_cm_idx = 0; | |
ce8f5370 AD |
341 | /* high mh */ |
342 | rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_ps_idx = 0; | |
343 | rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_ps_idx = 1; | |
344 | rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_cm_idx = 0; | |
345 | rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx = 0; | |
346 | } else if (rdev->pm.num_power_states == 3) { | |
347 | /* default */ | |
348 | rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index; | |
349 | rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index; | |
350 | rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_cm_idx = 0; | |
351 | rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_cm_idx = 0; | |
352 | /* low sh */ | |
353 | rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_ps_idx = 1; | |
354 | rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_ps_idx = 1; | |
355 | rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_cm_idx = 0; | |
356 | rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_cm_idx = 0; | |
c9e75b21 AD |
357 | /* mid sh */ |
358 | rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_ps_idx = 1; | |
359 | rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_ps_idx = 1; | |
360 | rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_cm_idx = 0; | |
361 | rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_cm_idx = 0; | |
ce8f5370 AD |
362 | /* high sh */ |
363 | rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_ps_idx = 1; | |
364 | rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_ps_idx = 2; | |
365 | rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_cm_idx = 0; | |
366 | rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_cm_idx = 0; | |
367 | /* low mh */ | |
368 | rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_ps_idx = 1; | |
369 | rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_ps_idx = 1; | |
370 | rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_cm_idx = 0; | |
371 | rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_cm_idx = 0; | |
c9e75b21 AD |
372 | /* mid mh */ |
373 | rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_ps_idx = 1; | |
374 | rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_ps_idx = 1; | |
375 | rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_cm_idx = 0; | |
376 | rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_cm_idx = 0; | |
ce8f5370 AD |
377 | /* high mh */ |
378 | rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_ps_idx = 1; | |
379 | rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_ps_idx = 2; | |
380 | rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_cm_idx = 0; | |
381 | rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx = 0; | |
382 | } else { | |
383 | /* default */ | |
384 | rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index; | |
385 | rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index; | |
386 | rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_cm_idx = 0; | |
387 | rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_cm_idx = 0; | |
388 | /* low sh */ | |
389 | rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_ps_idx = 2; | |
390 | rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_ps_idx = 2; | |
391 | rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_cm_idx = 0; | |
392 | rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_cm_idx = 0; | |
c9e75b21 AD |
393 | /* mid sh */ |
394 | rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_ps_idx = 2; | |
395 | rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_ps_idx = 2; | |
396 | rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_cm_idx = 0; | |
397 | rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_cm_idx = 0; | |
ce8f5370 AD |
398 | /* high sh */ |
399 | rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_ps_idx = 2; | |
400 | rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_ps_idx = 3; | |
401 | rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_cm_idx = 0; | |
402 | rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_cm_idx = 0; | |
403 | /* low mh */ | |
404 | rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_ps_idx = 2; | |
405 | rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_ps_idx = 0; | |
406 | rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_cm_idx = 0; | |
407 | rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_cm_idx = 0; | |
c9e75b21 AD |
408 | /* mid mh */ |
409 | rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_ps_idx = 2; | |
410 | rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_ps_idx = 0; | |
411 | rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_cm_idx = 0; | |
412 | rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_cm_idx = 0; | |
ce8f5370 AD |
413 | /* high mh */ |
414 | rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_ps_idx = 2; | |
415 | rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_ps_idx = 3; | |
416 | rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_cm_idx = 0; | |
417 | rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx = 0; | |
418 | } | |
419 | } | |
bae6b562 | 420 | |
ce8f5370 AD |
421 | void r600_pm_init_profile(struct radeon_device *rdev) |
422 | { | |
bbe26ffe AD |
423 | int idx; |
424 | ||
ce8f5370 AD |
425 | if (rdev->family == CHIP_R600) { |
426 | /* XXX */ | |
427 | /* default */ | |
428 | rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index; | |
429 | rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index; | |
430 | rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_cm_idx = 0; | |
4bff5171 | 431 | rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_cm_idx = 0; |
ce8f5370 AD |
432 | /* low sh */ |
433 | rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index; | |
434 | rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index; | |
435 | rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_cm_idx = 0; | |
4bff5171 | 436 | rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_cm_idx = 0; |
c9e75b21 AD |
437 | /* mid sh */ |
438 | rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index; | |
439 | rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index; | |
440 | rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_cm_idx = 0; | |
441 | rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_cm_idx = 0; | |
ce8f5370 AD |
442 | /* high sh */ |
443 | rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index; | |
444 | rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index; | |
445 | rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_cm_idx = 0; | |
4bff5171 | 446 | rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_cm_idx = 0; |
ce8f5370 AD |
447 | /* low mh */ |
448 | rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index; | |
449 | rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index; | |
450 | rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_cm_idx = 0; | |
4bff5171 | 451 | rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_cm_idx = 0; |
c9e75b21 AD |
452 | /* mid mh */ |
453 | rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index; | |
454 | rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index; | |
455 | rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_cm_idx = 0; | |
456 | rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_cm_idx = 0; | |
ce8f5370 AD |
457 | /* high mh */ |
458 | rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index; | |
459 | rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index; | |
460 | rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_cm_idx = 0; | |
4bff5171 | 461 | rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx = 0; |
ce8f5370 AD |
462 | } else { |
463 | if (rdev->pm.num_power_states < 4) { | |
464 | /* default */ | |
465 | rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index; | |
466 | rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index; | |
467 | rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_cm_idx = 0; | |
468 | rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_cm_idx = 2; | |
469 | /* low sh */ | |
4bff5171 AD |
470 | rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_ps_idx = 1; |
471 | rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_ps_idx = 1; | |
ce8f5370 | 472 | rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_cm_idx = 0; |
c9e75b21 AD |
473 | rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_cm_idx = 0; |
474 | /* mid sh */ | |
475 | rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_ps_idx = 1; | |
476 | rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_ps_idx = 1; | |
477 | rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_cm_idx = 0; | |
478 | rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_cm_idx = 1; | |
ce8f5370 | 479 | /* high sh */ |
4bff5171 AD |
480 | rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_ps_idx = 1; |
481 | rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_ps_idx = 1; | |
ce8f5370 AD |
482 | rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_cm_idx = 0; |
483 | rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_cm_idx = 2; | |
484 | /* low mh */ | |
4bff5171 AD |
485 | rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_ps_idx = 2; |
486 | rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_ps_idx = 2; | |
ce8f5370 | 487 | rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_cm_idx = 0; |
c9e75b21 AD |
488 | rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_cm_idx = 0; |
489 | /* low mh */ | |
490 | rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_ps_idx = 2; | |
491 | rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_ps_idx = 2; | |
492 | rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_cm_idx = 0; | |
493 | rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_cm_idx = 1; | |
ce8f5370 | 494 | /* high mh */ |
4bff5171 AD |
495 | rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_ps_idx = 2; |
496 | rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_ps_idx = 2; | |
ce8f5370 AD |
497 | rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_cm_idx = 0; |
498 | rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx = 2; | |
499 | } else { | |
500 | /* default */ | |
501 | rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index; | |
502 | rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index; | |
503 | rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_cm_idx = 0; | |
504 | rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_cm_idx = 2; | |
505 | /* low sh */ | |
bbe26ffe AD |
506 | if (rdev->flags & RADEON_IS_MOBILITY) |
507 | idx = radeon_pm_get_type_index(rdev, POWER_STATE_TYPE_BATTERY, 0); | |
508 | else | |
509 | idx = radeon_pm_get_type_index(rdev, POWER_STATE_TYPE_PERFORMANCE, 0); | |
510 | rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_ps_idx = idx; | |
511 | rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_ps_idx = idx; | |
512 | rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_cm_idx = 0; | |
513 | rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_cm_idx = 0; | |
c9e75b21 | 514 | /* mid sh */ |
bbe26ffe AD |
515 | rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_ps_idx = idx; |
516 | rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_ps_idx = idx; | |
517 | rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_cm_idx = 0; | |
518 | rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_cm_idx = 1; | |
ce8f5370 | 519 | /* high sh */ |
bbe26ffe AD |
520 | idx = radeon_pm_get_type_index(rdev, POWER_STATE_TYPE_PERFORMANCE, 0); |
521 | rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_ps_idx = idx; | |
522 | rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_ps_idx = idx; | |
ce8f5370 AD |
523 | rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_cm_idx = 0; |
524 | rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_cm_idx = 2; | |
525 | /* low mh */ | |
bbe26ffe AD |
526 | if (rdev->flags & RADEON_IS_MOBILITY) |
527 | idx = radeon_pm_get_type_index(rdev, POWER_STATE_TYPE_BATTERY, 1); | |
528 | else | |
529 | idx = radeon_pm_get_type_index(rdev, POWER_STATE_TYPE_PERFORMANCE, 1); | |
530 | rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_ps_idx = idx; | |
531 | rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_ps_idx = idx; | |
532 | rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_cm_idx = 0; | |
533 | rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_cm_idx = 0; | |
c9e75b21 | 534 | /* mid mh */ |
bbe26ffe AD |
535 | rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_ps_idx = idx; |
536 | rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_ps_idx = idx; | |
537 | rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_cm_idx = 0; | |
538 | rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_cm_idx = 1; | |
ce8f5370 | 539 | /* high mh */ |
bbe26ffe AD |
540 | idx = radeon_pm_get_type_index(rdev, POWER_STATE_TYPE_PERFORMANCE, 1); |
541 | rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_ps_idx = idx; | |
542 | rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_ps_idx = idx; | |
ce8f5370 AD |
543 | rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_cm_idx = 0; |
544 | rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx = 2; | |
545 | } | |
546 | } | |
bae6b562 AD |
547 | } |
548 | ||
49e02b73 AD |
549 | void r600_pm_misc(struct radeon_device *rdev) |
550 | { | |
a081a9d6 RM |
551 | int req_ps_idx = rdev->pm.requested_power_state_index; |
552 | int req_cm_idx = rdev->pm.requested_clock_mode_index; | |
553 | struct radeon_power_state *ps = &rdev->pm.power_state[req_ps_idx]; | |
554 | struct radeon_voltage *voltage = &ps->clock_info[req_cm_idx].voltage; | |
7ac9aa5a | 555 | |
4d60173f | 556 | if ((voltage->type == VOLTAGE_SW) && voltage->voltage) { |
a377e187 AD |
557 | /* 0xff01 is a flag rather then an actual voltage */ |
558 | if (voltage->voltage == 0xff01) | |
559 | return; | |
4d60173f | 560 | if (voltage->voltage != rdev->pm.current_vddc) { |
8a83ec5e | 561 | radeon_atom_set_voltage(rdev, voltage->voltage, SET_VOLTAGE_TYPE_ASIC_VDDC); |
4d60173f | 562 | rdev->pm.current_vddc = voltage->voltage; |
d9fdaafb | 563 | DRM_DEBUG_DRIVER("Setting: v: %d\n", voltage->voltage); |
4d60173f AD |
564 | } |
565 | } | |
49e02b73 AD |
566 | } |
567 | ||
def9ba9c AD |
568 | bool r600_gui_idle(struct radeon_device *rdev) |
569 | { | |
570 | if (RREG32(GRBM_STATUS) & GUI_ACTIVE) | |
571 | return false; | |
572 | else | |
573 | return true; | |
574 | } | |
575 | ||
e0df1ac5 AD |
576 | /* hpd for digital panel detect/disconnect */ |
577 | bool r600_hpd_sense(struct radeon_device *rdev, enum radeon_hpd_id hpd) | |
578 | { | |
579 | bool connected = false; | |
580 | ||
581 | if (ASIC_IS_DCE3(rdev)) { | |
582 | switch (hpd) { | |
583 | case RADEON_HPD_1: | |
584 | if (RREG32(DC_HPD1_INT_STATUS) & DC_HPDx_SENSE) | |
585 | connected = true; | |
586 | break; | |
587 | case RADEON_HPD_2: | |
588 | if (RREG32(DC_HPD2_INT_STATUS) & DC_HPDx_SENSE) | |
589 | connected = true; | |
590 | break; | |
591 | case RADEON_HPD_3: | |
592 | if (RREG32(DC_HPD3_INT_STATUS) & DC_HPDx_SENSE) | |
593 | connected = true; | |
594 | break; | |
595 | case RADEON_HPD_4: | |
596 | if (RREG32(DC_HPD4_INT_STATUS) & DC_HPDx_SENSE) | |
597 | connected = true; | |
598 | break; | |
599 | /* DCE 3.2 */ | |
600 | case RADEON_HPD_5: | |
601 | if (RREG32(DC_HPD5_INT_STATUS) & DC_HPDx_SENSE) | |
602 | connected = true; | |
603 | break; | |
604 | case RADEON_HPD_6: | |
605 | if (RREG32(DC_HPD6_INT_STATUS) & DC_HPDx_SENSE) | |
606 | connected = true; | |
607 | break; | |
608 | default: | |
609 | break; | |
610 | } | |
611 | } else { | |
612 | switch (hpd) { | |
613 | case RADEON_HPD_1: | |
614 | if (RREG32(DC_HOT_PLUG_DETECT1_INT_STATUS) & DC_HOT_PLUG_DETECTx_SENSE) | |
615 | connected = true; | |
616 | break; | |
617 | case RADEON_HPD_2: | |
618 | if (RREG32(DC_HOT_PLUG_DETECT2_INT_STATUS) & DC_HOT_PLUG_DETECTx_SENSE) | |
619 | connected = true; | |
620 | break; | |
621 | case RADEON_HPD_3: | |
622 | if (RREG32(DC_HOT_PLUG_DETECT3_INT_STATUS) & DC_HOT_PLUG_DETECTx_SENSE) | |
623 | connected = true; | |
624 | break; | |
625 | default: | |
626 | break; | |
627 | } | |
628 | } | |
629 | return connected; | |
630 | } | |
631 | ||
632 | void r600_hpd_set_polarity(struct radeon_device *rdev, | |
429770b3 | 633 | enum radeon_hpd_id hpd) |
e0df1ac5 AD |
634 | { |
635 | u32 tmp; | |
636 | bool connected = r600_hpd_sense(rdev, hpd); | |
637 | ||
638 | if (ASIC_IS_DCE3(rdev)) { | |
639 | switch (hpd) { | |
640 | case RADEON_HPD_1: | |
641 | tmp = RREG32(DC_HPD1_INT_CONTROL); | |
642 | if (connected) | |
643 | tmp &= ~DC_HPDx_INT_POLARITY; | |
644 | else | |
645 | tmp |= DC_HPDx_INT_POLARITY; | |
646 | WREG32(DC_HPD1_INT_CONTROL, tmp); | |
647 | break; | |
648 | case RADEON_HPD_2: | |
649 | tmp = RREG32(DC_HPD2_INT_CONTROL); | |
650 | if (connected) | |
651 | tmp &= ~DC_HPDx_INT_POLARITY; | |
652 | else | |
653 | tmp |= DC_HPDx_INT_POLARITY; | |
654 | WREG32(DC_HPD2_INT_CONTROL, tmp); | |
655 | break; | |
656 | case RADEON_HPD_3: | |
657 | tmp = RREG32(DC_HPD3_INT_CONTROL); | |
658 | if (connected) | |
659 | tmp &= ~DC_HPDx_INT_POLARITY; | |
660 | else | |
661 | tmp |= DC_HPDx_INT_POLARITY; | |
662 | WREG32(DC_HPD3_INT_CONTROL, tmp); | |
663 | break; | |
664 | case RADEON_HPD_4: | |
665 | tmp = RREG32(DC_HPD4_INT_CONTROL); | |
666 | if (connected) | |
667 | tmp &= ~DC_HPDx_INT_POLARITY; | |
668 | else | |
669 | tmp |= DC_HPDx_INT_POLARITY; | |
670 | WREG32(DC_HPD4_INT_CONTROL, tmp); | |
671 | break; | |
672 | case RADEON_HPD_5: | |
673 | tmp = RREG32(DC_HPD5_INT_CONTROL); | |
674 | if (connected) | |
675 | tmp &= ~DC_HPDx_INT_POLARITY; | |
676 | else | |
677 | tmp |= DC_HPDx_INT_POLARITY; | |
678 | WREG32(DC_HPD5_INT_CONTROL, tmp); | |
679 | break; | |
680 | /* DCE 3.2 */ | |
681 | case RADEON_HPD_6: | |
682 | tmp = RREG32(DC_HPD6_INT_CONTROL); | |
683 | if (connected) | |
684 | tmp &= ~DC_HPDx_INT_POLARITY; | |
685 | else | |
686 | tmp |= DC_HPDx_INT_POLARITY; | |
687 | WREG32(DC_HPD6_INT_CONTROL, tmp); | |
688 | break; | |
689 | default: | |
690 | break; | |
691 | } | |
692 | } else { | |
693 | switch (hpd) { | |
694 | case RADEON_HPD_1: | |
695 | tmp = RREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL); | |
696 | if (connected) | |
697 | tmp &= ~DC_HOT_PLUG_DETECTx_INT_POLARITY; | |
698 | else | |
699 | tmp |= DC_HOT_PLUG_DETECTx_INT_POLARITY; | |
700 | WREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL, tmp); | |
701 | break; | |
702 | case RADEON_HPD_2: | |
703 | tmp = RREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL); | |
704 | if (connected) | |
705 | tmp &= ~DC_HOT_PLUG_DETECTx_INT_POLARITY; | |
706 | else | |
707 | tmp |= DC_HOT_PLUG_DETECTx_INT_POLARITY; | |
708 | WREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL, tmp); | |
709 | break; | |
710 | case RADEON_HPD_3: | |
711 | tmp = RREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL); | |
712 | if (connected) | |
713 | tmp &= ~DC_HOT_PLUG_DETECTx_INT_POLARITY; | |
714 | else | |
715 | tmp |= DC_HOT_PLUG_DETECTx_INT_POLARITY; | |
716 | WREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL, tmp); | |
717 | break; | |
718 | default: | |
719 | break; | |
720 | } | |
721 | } | |
722 | } | |
723 | ||
724 | void r600_hpd_init(struct radeon_device *rdev) | |
725 | { | |
726 | struct drm_device *dev = rdev->ddev; | |
727 | struct drm_connector *connector; | |
fb98257a | 728 | unsigned enable = 0; |
e0df1ac5 | 729 | |
64912e99 AD |
730 | list_for_each_entry(connector, &dev->mode_config.connector_list, head) { |
731 | struct radeon_connector *radeon_connector = to_radeon_connector(connector); | |
732 | ||
455c89b9 JG |
733 | if (connector->connector_type == DRM_MODE_CONNECTOR_eDP || |
734 | connector->connector_type == DRM_MODE_CONNECTOR_LVDS) { | |
735 | /* don't try to enable hpd on eDP or LVDS avoid breaking the | |
736 | * aux dp channel on imac and help (but not completely fix) | |
737 | * https://bugzilla.redhat.com/show_bug.cgi?id=726143 | |
738 | */ | |
739 | continue; | |
740 | } | |
64912e99 AD |
741 | if (ASIC_IS_DCE3(rdev)) { |
742 | u32 tmp = DC_HPDx_CONNECTION_TIMER(0x9c4) | DC_HPDx_RX_INT_TIMER(0xfa); | |
743 | if (ASIC_IS_DCE32(rdev)) | |
744 | tmp |= DC_HPDx_EN; | |
e0df1ac5 | 745 | |
e0df1ac5 AD |
746 | switch (radeon_connector->hpd.hpd) { |
747 | case RADEON_HPD_1: | |
748 | WREG32(DC_HPD1_CONTROL, tmp); | |
e0df1ac5 AD |
749 | break; |
750 | case RADEON_HPD_2: | |
751 | WREG32(DC_HPD2_CONTROL, tmp); | |
e0df1ac5 AD |
752 | break; |
753 | case RADEON_HPD_3: | |
754 | WREG32(DC_HPD3_CONTROL, tmp); | |
e0df1ac5 AD |
755 | break; |
756 | case RADEON_HPD_4: | |
757 | WREG32(DC_HPD4_CONTROL, tmp); | |
e0df1ac5 AD |
758 | break; |
759 | /* DCE 3.2 */ | |
760 | case RADEON_HPD_5: | |
761 | WREG32(DC_HPD5_CONTROL, tmp); | |
e0df1ac5 AD |
762 | break; |
763 | case RADEON_HPD_6: | |
764 | WREG32(DC_HPD6_CONTROL, tmp); | |
e0df1ac5 AD |
765 | break; |
766 | default: | |
767 | break; | |
768 | } | |
64912e99 | 769 | } else { |
e0df1ac5 AD |
770 | switch (radeon_connector->hpd.hpd) { |
771 | case RADEON_HPD_1: | |
772 | WREG32(DC_HOT_PLUG_DETECT1_CONTROL, DC_HOT_PLUG_DETECTx_EN); | |
e0df1ac5 AD |
773 | break; |
774 | case RADEON_HPD_2: | |
775 | WREG32(DC_HOT_PLUG_DETECT2_CONTROL, DC_HOT_PLUG_DETECTx_EN); | |
e0df1ac5 AD |
776 | break; |
777 | case RADEON_HPD_3: | |
778 | WREG32(DC_HOT_PLUG_DETECT3_CONTROL, DC_HOT_PLUG_DETECTx_EN); | |
e0df1ac5 AD |
779 | break; |
780 | default: | |
781 | break; | |
782 | } | |
783 | } | |
fb98257a | 784 | enable |= 1 << radeon_connector->hpd.hpd; |
64912e99 | 785 | radeon_hpd_set_polarity(rdev, radeon_connector->hpd.hpd); |
e0df1ac5 | 786 | } |
fb98257a | 787 | radeon_irq_kms_enable_hpd(rdev, enable); |
e0df1ac5 AD |
788 | } |
789 | ||
790 | void r600_hpd_fini(struct radeon_device *rdev) | |
791 | { | |
792 | struct drm_device *dev = rdev->ddev; | |
793 | struct drm_connector *connector; | |
fb98257a | 794 | unsigned disable = 0; |
e0df1ac5 | 795 | |
fb98257a CK |
796 | list_for_each_entry(connector, &dev->mode_config.connector_list, head) { |
797 | struct radeon_connector *radeon_connector = to_radeon_connector(connector); | |
798 | if (ASIC_IS_DCE3(rdev)) { | |
e0df1ac5 AD |
799 | switch (radeon_connector->hpd.hpd) { |
800 | case RADEON_HPD_1: | |
801 | WREG32(DC_HPD1_CONTROL, 0); | |
e0df1ac5 AD |
802 | break; |
803 | case RADEON_HPD_2: | |
804 | WREG32(DC_HPD2_CONTROL, 0); | |
e0df1ac5 AD |
805 | break; |
806 | case RADEON_HPD_3: | |
807 | WREG32(DC_HPD3_CONTROL, 0); | |
e0df1ac5 AD |
808 | break; |
809 | case RADEON_HPD_4: | |
810 | WREG32(DC_HPD4_CONTROL, 0); | |
e0df1ac5 AD |
811 | break; |
812 | /* DCE 3.2 */ | |
813 | case RADEON_HPD_5: | |
814 | WREG32(DC_HPD5_CONTROL, 0); | |
e0df1ac5 AD |
815 | break; |
816 | case RADEON_HPD_6: | |
817 | WREG32(DC_HPD6_CONTROL, 0); | |
e0df1ac5 AD |
818 | break; |
819 | default: | |
820 | break; | |
821 | } | |
fb98257a | 822 | } else { |
e0df1ac5 AD |
823 | switch (radeon_connector->hpd.hpd) { |
824 | case RADEON_HPD_1: | |
825 | WREG32(DC_HOT_PLUG_DETECT1_CONTROL, 0); | |
e0df1ac5 AD |
826 | break; |
827 | case RADEON_HPD_2: | |
828 | WREG32(DC_HOT_PLUG_DETECT2_CONTROL, 0); | |
e0df1ac5 AD |
829 | break; |
830 | case RADEON_HPD_3: | |
831 | WREG32(DC_HOT_PLUG_DETECT3_CONTROL, 0); | |
e0df1ac5 AD |
832 | break; |
833 | default: | |
834 | break; | |
835 | } | |
836 | } | |
fb98257a | 837 | disable |= 1 << radeon_connector->hpd.hpd; |
e0df1ac5 | 838 | } |
fb98257a | 839 | radeon_irq_kms_disable_hpd(rdev, disable); |
e0df1ac5 AD |
840 | } |
841 | ||
771fe6b9 | 842 | /* |
3ce0a23d | 843 | * R600 PCIE GART |
771fe6b9 | 844 | */ |
3ce0a23d JG |
845 | void r600_pcie_gart_tlb_flush(struct radeon_device *rdev) |
846 | { | |
847 | unsigned i; | |
848 | u32 tmp; | |
849 | ||
2e98f10a | 850 | /* flush hdp cache so updates hit vram */ |
f3886f85 AD |
851 | if ((rdev->family >= CHIP_RV770) && (rdev->family <= CHIP_RV740) && |
852 | !(rdev->flags & RADEON_IS_AGP)) { | |
c9a1be96 | 853 | void __iomem *ptr = (void *)rdev->gart.ptr; |
812d0469 AD |
854 | u32 tmp; |
855 | ||
856 | /* r7xx hw bug. write to HDP_DEBUG1 followed by fb read | |
857 | * rather than write to HDP_REG_COHERENCY_FLUSH_CNTL | |
f3886f85 AD |
858 | * This seems to cause problems on some AGP cards. Just use the old |
859 | * method for them. | |
812d0469 AD |
860 | */ |
861 | WREG32(HDP_DEBUG1, 0); | |
862 | tmp = readl((void __iomem *)ptr); | |
863 | } else | |
864 | WREG32(R_005480_HDP_MEM_COHERENCY_FLUSH_CNTL, 0x1); | |
2e98f10a | 865 | |
3ce0a23d JG |
866 | WREG32(VM_CONTEXT0_INVALIDATION_LOW_ADDR, rdev->mc.gtt_start >> 12); |
867 | WREG32(VM_CONTEXT0_INVALIDATION_HIGH_ADDR, (rdev->mc.gtt_end - 1) >> 12); | |
868 | WREG32(VM_CONTEXT0_REQUEST_RESPONSE, REQUEST_TYPE(1)); | |
869 | for (i = 0; i < rdev->usec_timeout; i++) { | |
870 | /* read MC_STATUS */ | |
871 | tmp = RREG32(VM_CONTEXT0_REQUEST_RESPONSE); | |
872 | tmp = (tmp & RESPONSE_TYPE_MASK) >> RESPONSE_TYPE_SHIFT; | |
873 | if (tmp == 2) { | |
874 | printk(KERN_WARNING "[drm] r600 flush TLB failed\n"); | |
875 | return; | |
876 | } | |
877 | if (tmp) { | |
878 | return; | |
879 | } | |
880 | udelay(1); | |
881 | } | |
882 | } | |
883 | ||
4aac0473 | 884 | int r600_pcie_gart_init(struct radeon_device *rdev) |
3ce0a23d | 885 | { |
4aac0473 | 886 | int r; |
3ce0a23d | 887 | |
c9a1be96 | 888 | if (rdev->gart.robj) { |
fce7d61b | 889 | WARN(1, "R600 PCIE GART already initialized\n"); |
4aac0473 JG |
890 | return 0; |
891 | } | |
3ce0a23d JG |
892 | /* Initialize common gart structure */ |
893 | r = radeon_gart_init(rdev); | |
4aac0473 | 894 | if (r) |
3ce0a23d | 895 | return r; |
3ce0a23d | 896 | rdev->gart.table_size = rdev->gart.num_gpu_pages * 8; |
4aac0473 JG |
897 | return radeon_gart_table_vram_alloc(rdev); |
898 | } | |
899 | ||
1109ca09 | 900 | static int r600_pcie_gart_enable(struct radeon_device *rdev) |
4aac0473 JG |
901 | { |
902 | u32 tmp; | |
903 | int r, i; | |
904 | ||
c9a1be96 | 905 | if (rdev->gart.robj == NULL) { |
4aac0473 JG |
906 | dev_err(rdev->dev, "No VRAM object for PCIE GART.\n"); |
907 | return -EINVAL; | |
771fe6b9 | 908 | } |
4aac0473 JG |
909 | r = radeon_gart_table_vram_pin(rdev); |
910 | if (r) | |
911 | return r; | |
82568565 | 912 | radeon_gart_restore(rdev); |
bc1a631e | 913 | |
3ce0a23d JG |
914 | /* Setup L2 cache */ |
915 | WREG32(VM_L2_CNTL, ENABLE_L2_CACHE | ENABLE_L2_FRAGMENT_PROCESSING | | |
916 | ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE | | |
917 | EFFECTIVE_L2_QUEUE_SIZE(7)); | |
918 | WREG32(VM_L2_CNTL2, 0); | |
919 | WREG32(VM_L2_CNTL3, BANK_SELECT_0(0) | BANK_SELECT_1(1)); | |
920 | /* Setup TLB control */ | |
921 | tmp = ENABLE_L1_TLB | ENABLE_L1_FRAGMENT_PROCESSING | | |
922 | SYSTEM_ACCESS_MODE_NOT_IN_SYS | | |
923 | EFFECTIVE_L1_TLB_SIZE(5) | EFFECTIVE_L1_QUEUE_SIZE(5) | | |
924 | ENABLE_WAIT_L2_QUERY; | |
925 | WREG32(MC_VM_L1_TLB_MCB_RD_SYS_CNTL, tmp); | |
926 | WREG32(MC_VM_L1_TLB_MCB_WR_SYS_CNTL, tmp); | |
927 | WREG32(MC_VM_L1_TLB_MCB_RD_HDP_CNTL, tmp | ENABLE_L1_STRICT_ORDERING); | |
928 | WREG32(MC_VM_L1_TLB_MCB_WR_HDP_CNTL, tmp); | |
929 | WREG32(MC_VM_L1_TLB_MCD_RD_A_CNTL, tmp); | |
930 | WREG32(MC_VM_L1_TLB_MCD_WR_A_CNTL, tmp); | |
931 | WREG32(MC_VM_L1_TLB_MCD_RD_B_CNTL, tmp); | |
932 | WREG32(MC_VM_L1_TLB_MCD_WR_B_CNTL, tmp); | |
933 | WREG32(MC_VM_L1_TLB_MCB_RD_GFX_CNTL, tmp); | |
934 | WREG32(MC_VM_L1_TLB_MCB_WR_GFX_CNTL, tmp); | |
935 | WREG32(MC_VM_L1_TLB_MCB_RD_PDMA_CNTL, tmp); | |
936 | WREG32(MC_VM_L1_TLB_MCB_WR_PDMA_CNTL, tmp); | |
937 | WREG32(MC_VM_L1_TLB_MCB_RD_SEM_CNTL, tmp | ENABLE_SEMAPHORE_MODE); | |
938 | WREG32(MC_VM_L1_TLB_MCB_WR_SEM_CNTL, tmp | ENABLE_SEMAPHORE_MODE); | |
939 | WREG32(VM_CONTEXT0_PAGE_TABLE_START_ADDR, rdev->mc.gtt_start >> 12); | |
1a029b76 | 940 | WREG32(VM_CONTEXT0_PAGE_TABLE_END_ADDR, rdev->mc.gtt_end >> 12); |
3ce0a23d JG |
941 | WREG32(VM_CONTEXT0_PAGE_TABLE_BASE_ADDR, rdev->gart.table_addr >> 12); |
942 | WREG32(VM_CONTEXT0_CNTL, ENABLE_CONTEXT | PAGE_TABLE_DEPTH(0) | | |
943 | RANGE_PROTECTION_FAULT_ENABLE_DEFAULT); | |
944 | WREG32(VM_CONTEXT0_PROTECTION_FAULT_DEFAULT_ADDR, | |
945 | (u32)(rdev->dummy_page.addr >> 12)); | |
946 | for (i = 1; i < 7; i++) | |
947 | WREG32(VM_CONTEXT0_CNTL + (i * 4), 0); | |
771fe6b9 | 948 | |
3ce0a23d | 949 | r600_pcie_gart_tlb_flush(rdev); |
fcf4de5a TV |
950 | DRM_INFO("PCIE GART of %uM enabled (table at 0x%016llX).\n", |
951 | (unsigned)(rdev->mc.gtt_size >> 20), | |
952 | (unsigned long long)rdev->gart.table_addr); | |
3ce0a23d | 953 | rdev->gart.ready = true; |
771fe6b9 JG |
954 | return 0; |
955 | } | |
956 | ||
1109ca09 | 957 | static void r600_pcie_gart_disable(struct radeon_device *rdev) |
771fe6b9 | 958 | { |
3ce0a23d | 959 | u32 tmp; |
c9a1be96 | 960 | int i; |
771fe6b9 | 961 | |
3ce0a23d JG |
962 | /* Disable all tables */ |
963 | for (i = 0; i < 7; i++) | |
964 | WREG32(VM_CONTEXT0_CNTL + (i * 4), 0); | |
771fe6b9 | 965 | |
3ce0a23d JG |
966 | /* Disable L2 cache */ |
967 | WREG32(VM_L2_CNTL, ENABLE_L2_FRAGMENT_PROCESSING | | |
968 | EFFECTIVE_L2_QUEUE_SIZE(7)); | |
969 | WREG32(VM_L2_CNTL3, BANK_SELECT_0(0) | BANK_SELECT_1(1)); | |
970 | /* Setup L1 TLB control */ | |
971 | tmp = EFFECTIVE_L1_TLB_SIZE(5) | EFFECTIVE_L1_QUEUE_SIZE(5) | | |
972 | ENABLE_WAIT_L2_QUERY; | |
973 | WREG32(MC_VM_L1_TLB_MCD_RD_A_CNTL, tmp); | |
974 | WREG32(MC_VM_L1_TLB_MCD_WR_A_CNTL, tmp); | |
975 | WREG32(MC_VM_L1_TLB_MCD_RD_B_CNTL, tmp); | |
976 | WREG32(MC_VM_L1_TLB_MCD_WR_B_CNTL, tmp); | |
977 | WREG32(MC_VM_L1_TLB_MCB_RD_GFX_CNTL, tmp); | |
978 | WREG32(MC_VM_L1_TLB_MCB_WR_GFX_CNTL, tmp); | |
979 | WREG32(MC_VM_L1_TLB_MCB_RD_PDMA_CNTL, tmp); | |
980 | WREG32(MC_VM_L1_TLB_MCB_WR_PDMA_CNTL, tmp); | |
981 | WREG32(MC_VM_L1_TLB_MCB_RD_SEM_CNTL, tmp); | |
982 | WREG32(MC_VM_L1_TLB_MCB_WR_SEM_CNTL, tmp); | |
983 | WREG32(MC_VM_L1_TLB_MCB_RD_SYS_CNTL, tmp); | |
984 | WREG32(MC_VM_L1_TLB_MCB_WR_SYS_CNTL, tmp); | |
985 | WREG32(MC_VM_L1_TLB_MCB_RD_HDP_CNTL, tmp); | |
986 | WREG32(MC_VM_L1_TLB_MCB_WR_HDP_CNTL, tmp); | |
c9a1be96 | 987 | radeon_gart_table_vram_unpin(rdev); |
4aac0473 JG |
988 | } |
989 | ||
1109ca09 | 990 | static void r600_pcie_gart_fini(struct radeon_device *rdev) |
4aac0473 | 991 | { |
f9274562 | 992 | radeon_gart_fini(rdev); |
4aac0473 JG |
993 | r600_pcie_gart_disable(rdev); |
994 | radeon_gart_table_vram_free(rdev); | |
771fe6b9 JG |
995 | } |
996 | ||
1109ca09 | 997 | static void r600_agp_enable(struct radeon_device *rdev) |
1a029b76 JG |
998 | { |
999 | u32 tmp; | |
1000 | int i; | |
1001 | ||
1002 | /* Setup L2 cache */ | |
1003 | WREG32(VM_L2_CNTL, ENABLE_L2_CACHE | ENABLE_L2_FRAGMENT_PROCESSING | | |
1004 | ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE | | |
1005 | EFFECTIVE_L2_QUEUE_SIZE(7)); | |
1006 | WREG32(VM_L2_CNTL2, 0); | |
1007 | WREG32(VM_L2_CNTL3, BANK_SELECT_0(0) | BANK_SELECT_1(1)); | |
1008 | /* Setup TLB control */ | |
1009 | tmp = ENABLE_L1_TLB | ENABLE_L1_FRAGMENT_PROCESSING | | |
1010 | SYSTEM_ACCESS_MODE_NOT_IN_SYS | | |
1011 | EFFECTIVE_L1_TLB_SIZE(5) | EFFECTIVE_L1_QUEUE_SIZE(5) | | |
1012 | ENABLE_WAIT_L2_QUERY; | |
1013 | WREG32(MC_VM_L1_TLB_MCB_RD_SYS_CNTL, tmp); | |
1014 | WREG32(MC_VM_L1_TLB_MCB_WR_SYS_CNTL, tmp); | |
1015 | WREG32(MC_VM_L1_TLB_MCB_RD_HDP_CNTL, tmp | ENABLE_L1_STRICT_ORDERING); | |
1016 | WREG32(MC_VM_L1_TLB_MCB_WR_HDP_CNTL, tmp); | |
1017 | WREG32(MC_VM_L1_TLB_MCD_RD_A_CNTL, tmp); | |
1018 | WREG32(MC_VM_L1_TLB_MCD_WR_A_CNTL, tmp); | |
1019 | WREG32(MC_VM_L1_TLB_MCD_RD_B_CNTL, tmp); | |
1020 | WREG32(MC_VM_L1_TLB_MCD_WR_B_CNTL, tmp); | |
1021 | WREG32(MC_VM_L1_TLB_MCB_RD_GFX_CNTL, tmp); | |
1022 | WREG32(MC_VM_L1_TLB_MCB_WR_GFX_CNTL, tmp); | |
1023 | WREG32(MC_VM_L1_TLB_MCB_RD_PDMA_CNTL, tmp); | |
1024 | WREG32(MC_VM_L1_TLB_MCB_WR_PDMA_CNTL, tmp); | |
1025 | WREG32(MC_VM_L1_TLB_MCB_RD_SEM_CNTL, tmp | ENABLE_SEMAPHORE_MODE); | |
1026 | WREG32(MC_VM_L1_TLB_MCB_WR_SEM_CNTL, tmp | ENABLE_SEMAPHORE_MODE); | |
1027 | for (i = 0; i < 7; i++) | |
1028 | WREG32(VM_CONTEXT0_CNTL + (i * 4), 0); | |
1029 | } | |
1030 | ||
771fe6b9 JG |
1031 | int r600_mc_wait_for_idle(struct radeon_device *rdev) |
1032 | { | |
3ce0a23d JG |
1033 | unsigned i; |
1034 | u32 tmp; | |
1035 | ||
1036 | for (i = 0; i < rdev->usec_timeout; i++) { | |
1037 | /* read MC_STATUS */ | |
1038 | tmp = RREG32(R_000E50_SRBM_STATUS) & 0x3F00; | |
1039 | if (!tmp) | |
1040 | return 0; | |
1041 | udelay(1); | |
1042 | } | |
1043 | return -1; | |
771fe6b9 JG |
1044 | } |
1045 | ||
65337e60 SL |
1046 | uint32_t rs780_mc_rreg(struct radeon_device *rdev, uint32_t reg) |
1047 | { | |
1048 | uint32_t r; | |
1049 | ||
1050 | WREG32(R_0028F8_MC_INDEX, S_0028F8_MC_IND_ADDR(reg)); | |
1051 | r = RREG32(R_0028FC_MC_DATA); | |
1052 | WREG32(R_0028F8_MC_INDEX, ~C_0028F8_MC_IND_ADDR); | |
1053 | return r; | |
1054 | } | |
1055 | ||
1056 | void rs780_mc_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v) | |
1057 | { | |
1058 | WREG32(R_0028F8_MC_INDEX, S_0028F8_MC_IND_ADDR(reg) | | |
1059 | S_0028F8_MC_IND_WR_EN(1)); | |
1060 | WREG32(R_0028FC_MC_DATA, v); | |
1061 | WREG32(R_0028F8_MC_INDEX, 0x7F); | |
1062 | } | |
1063 | ||
a3c1945a | 1064 | static void r600_mc_program(struct radeon_device *rdev) |
771fe6b9 | 1065 | { |
a3c1945a | 1066 | struct rv515_mc_save save; |
3ce0a23d JG |
1067 | u32 tmp; |
1068 | int i, j; | |
771fe6b9 | 1069 | |
3ce0a23d JG |
1070 | /* Initialize HDP */ |
1071 | for (i = 0, j = 0; i < 32; i++, j += 0x18) { | |
1072 | WREG32((0x2c14 + j), 0x00000000); | |
1073 | WREG32((0x2c18 + j), 0x00000000); | |
1074 | WREG32((0x2c1c + j), 0x00000000); | |
1075 | WREG32((0x2c20 + j), 0x00000000); | |
1076 | WREG32((0x2c24 + j), 0x00000000); | |
1077 | } | |
1078 | WREG32(HDP_REG_COHERENCY_FLUSH_CNTL, 0); | |
771fe6b9 | 1079 | |
a3c1945a | 1080 | rv515_mc_stop(rdev, &save); |
3ce0a23d | 1081 | if (r600_mc_wait_for_idle(rdev)) { |
a3c1945a | 1082 | dev_warn(rdev->dev, "Wait for MC idle timedout !\n"); |
3ce0a23d | 1083 | } |
a3c1945a | 1084 | /* Lockout access through VGA aperture (doesn't exist before R600) */ |
3ce0a23d | 1085 | WREG32(VGA_HDP_CONTROL, VGA_MEMORY_DISABLE); |
3ce0a23d | 1086 | /* Update configuration */ |
1a029b76 JG |
1087 | if (rdev->flags & RADEON_IS_AGP) { |
1088 | if (rdev->mc.vram_start < rdev->mc.gtt_start) { | |
1089 | /* VRAM before AGP */ | |
1090 | WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR, | |
1091 | rdev->mc.vram_start >> 12); | |
1092 | WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR, | |
1093 | rdev->mc.gtt_end >> 12); | |
1094 | } else { | |
1095 | /* VRAM after AGP */ | |
1096 | WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR, | |
1097 | rdev->mc.gtt_start >> 12); | |
1098 | WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR, | |
1099 | rdev->mc.vram_end >> 12); | |
1100 | } | |
1101 | } else { | |
1102 | WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR, rdev->mc.vram_start >> 12); | |
1103 | WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR, rdev->mc.vram_end >> 12); | |
1104 | } | |
16cdf04d | 1105 | WREG32(MC_VM_SYSTEM_APERTURE_DEFAULT_ADDR, rdev->vram_scratch.gpu_addr >> 12); |
1a029b76 | 1106 | tmp = ((rdev->mc.vram_end >> 24) & 0xFFFF) << 16; |
3ce0a23d JG |
1107 | tmp |= ((rdev->mc.vram_start >> 24) & 0xFFFF); |
1108 | WREG32(MC_VM_FB_LOCATION, tmp); | |
1109 | WREG32(HDP_NONSURFACE_BASE, (rdev->mc.vram_start >> 8)); | |
1110 | WREG32(HDP_NONSURFACE_INFO, (2 << 7)); | |
46fcd2b3 | 1111 | WREG32(HDP_NONSURFACE_SIZE, 0x3FFFFFFF); |
3ce0a23d | 1112 | if (rdev->flags & RADEON_IS_AGP) { |
1a029b76 JG |
1113 | WREG32(MC_VM_AGP_TOP, rdev->mc.gtt_end >> 22); |
1114 | WREG32(MC_VM_AGP_BOT, rdev->mc.gtt_start >> 22); | |
3ce0a23d JG |
1115 | WREG32(MC_VM_AGP_BASE, rdev->mc.agp_base >> 22); |
1116 | } else { | |
1117 | WREG32(MC_VM_AGP_BASE, 0); | |
1118 | WREG32(MC_VM_AGP_TOP, 0x0FFFFFFF); | |
1119 | WREG32(MC_VM_AGP_BOT, 0x0FFFFFFF); | |
1120 | } | |
3ce0a23d | 1121 | if (r600_mc_wait_for_idle(rdev)) { |
a3c1945a | 1122 | dev_warn(rdev->dev, "Wait for MC idle timedout !\n"); |
3ce0a23d | 1123 | } |
a3c1945a | 1124 | rv515_mc_resume(rdev, &save); |
698443d9 DA |
1125 | /* we need to own VRAM, so turn off the VGA renderer here |
1126 | * to stop it overwriting our objects */ | |
d39c3b89 | 1127 | rv515_vga_render_disable(rdev); |
3ce0a23d JG |
1128 | } |
1129 | ||
d594e46a JG |
1130 | /** |
1131 | * r600_vram_gtt_location - try to find VRAM & GTT location | |
1132 | * @rdev: radeon device structure holding all necessary informations | |
1133 | * @mc: memory controller structure holding memory informations | |
1134 | * | |
1135 | * Function will place try to place VRAM at same place as in CPU (PCI) | |
1136 | * address space as some GPU seems to have issue when we reprogram at | |
1137 | * different address space. | |
1138 | * | |
1139 | * If there is not enough space to fit the unvisible VRAM after the | |
1140 | * aperture then we limit the VRAM size to the aperture. | |
1141 | * | |
1142 | * If we are using AGP then place VRAM adjacent to AGP aperture are we need | |
1143 | * them to be in one from GPU point of view so that we can program GPU to | |
1144 | * catch access outside them (weird GPU policy see ??). | |
1145 | * | |
1146 | * This function will never fails, worst case are limiting VRAM or GTT. | |
1147 | * | |
1148 | * Note: GTT start, end, size should be initialized before calling this | |
1149 | * function on AGP platform. | |
1150 | */ | |
0ef0c1f7 | 1151 | static void r600_vram_gtt_location(struct radeon_device *rdev, struct radeon_mc *mc) |
d594e46a JG |
1152 | { |
1153 | u64 size_bf, size_af; | |
1154 | ||
1155 | if (mc->mc_vram_size > 0xE0000000) { | |
1156 | /* leave room for at least 512M GTT */ | |
1157 | dev_warn(rdev->dev, "limiting VRAM\n"); | |
1158 | mc->real_vram_size = 0xE0000000; | |
1159 | mc->mc_vram_size = 0xE0000000; | |
1160 | } | |
1161 | if (rdev->flags & RADEON_IS_AGP) { | |
1162 | size_bf = mc->gtt_start; | |
9ed8b1f9 | 1163 | size_af = mc->mc_mask - mc->gtt_end; |
d594e46a JG |
1164 | if (size_bf > size_af) { |
1165 | if (mc->mc_vram_size > size_bf) { | |
1166 | dev_warn(rdev->dev, "limiting VRAM\n"); | |
1167 | mc->real_vram_size = size_bf; | |
1168 | mc->mc_vram_size = size_bf; | |
1169 | } | |
1170 | mc->vram_start = mc->gtt_start - mc->mc_vram_size; | |
1171 | } else { | |
1172 | if (mc->mc_vram_size > size_af) { | |
1173 | dev_warn(rdev->dev, "limiting VRAM\n"); | |
1174 | mc->real_vram_size = size_af; | |
1175 | mc->mc_vram_size = size_af; | |
1176 | } | |
dfc6ae5b | 1177 | mc->vram_start = mc->gtt_end + 1; |
d594e46a JG |
1178 | } |
1179 | mc->vram_end = mc->vram_start + mc->mc_vram_size - 1; | |
1180 | dev_info(rdev->dev, "VRAM: %lluM 0x%08llX - 0x%08llX (%lluM used)\n", | |
1181 | mc->mc_vram_size >> 20, mc->vram_start, | |
1182 | mc->vram_end, mc->real_vram_size >> 20); | |
1183 | } else { | |
1184 | u64 base = 0; | |
8961d52d AD |
1185 | if (rdev->flags & RADEON_IS_IGP) { |
1186 | base = RREG32(MC_VM_FB_LOCATION) & 0xFFFF; | |
1187 | base <<= 24; | |
1188 | } | |
d594e46a | 1189 | radeon_vram_location(rdev, &rdev->mc, base); |
8d369bb1 | 1190 | rdev->mc.gtt_base_align = 0; |
d594e46a JG |
1191 | radeon_gtt_location(rdev, mc); |
1192 | } | |
1193 | } | |
1194 | ||
1109ca09 | 1195 | static int r600_mc_init(struct radeon_device *rdev) |
771fe6b9 | 1196 | { |
3ce0a23d | 1197 | u32 tmp; |
5885b7a9 | 1198 | int chansize, numchan; |
65337e60 SL |
1199 | uint32_t h_addr, l_addr; |
1200 | unsigned long long k8_addr; | |
771fe6b9 | 1201 | |
3ce0a23d | 1202 | /* Get VRAM informations */ |
771fe6b9 | 1203 | rdev->mc.vram_is_ddr = true; |
3ce0a23d JG |
1204 | tmp = RREG32(RAMCFG); |
1205 | if (tmp & CHANSIZE_OVERRIDE) { | |
771fe6b9 | 1206 | chansize = 16; |
3ce0a23d | 1207 | } else if (tmp & CHANSIZE_MASK) { |
771fe6b9 JG |
1208 | chansize = 64; |
1209 | } else { | |
1210 | chansize = 32; | |
1211 | } | |
5885b7a9 AD |
1212 | tmp = RREG32(CHMAP); |
1213 | switch ((tmp & NOOFCHAN_MASK) >> NOOFCHAN_SHIFT) { | |
1214 | case 0: | |
1215 | default: | |
1216 | numchan = 1; | |
1217 | break; | |
1218 | case 1: | |
1219 | numchan = 2; | |
1220 | break; | |
1221 | case 2: | |
1222 | numchan = 4; | |
1223 | break; | |
1224 | case 3: | |
1225 | numchan = 8; | |
1226 | break; | |
771fe6b9 | 1227 | } |
5885b7a9 | 1228 | rdev->mc.vram_width = numchan * chansize; |
3ce0a23d | 1229 | /* Could aper size report 0 ? */ |
01d73a69 JC |
1230 | rdev->mc.aper_base = pci_resource_start(rdev->pdev, 0); |
1231 | rdev->mc.aper_size = pci_resource_len(rdev->pdev, 0); | |
3ce0a23d JG |
1232 | /* Setup GPU memory space */ |
1233 | rdev->mc.mc_vram_size = RREG32(CONFIG_MEMSIZE); | |
1234 | rdev->mc.real_vram_size = RREG32(CONFIG_MEMSIZE); | |
51e5fcd3 | 1235 | rdev->mc.visible_vram_size = rdev->mc.aper_size; |
d594e46a | 1236 | r600_vram_gtt_location(rdev, &rdev->mc); |
f47299c5 | 1237 | |
f892034a AD |
1238 | if (rdev->flags & RADEON_IS_IGP) { |
1239 | rs690_pm_info(rdev); | |
06b6476d | 1240 | rdev->mc.igp_sideport_enabled = radeon_atombios_sideport_present(rdev); |
65337e60 SL |
1241 | |
1242 | if (rdev->family == CHIP_RS780 || rdev->family == CHIP_RS880) { | |
1243 | /* Use K8 direct mapping for fast fb access. */ | |
1244 | rdev->fastfb_working = false; | |
1245 | h_addr = G_000012_K8_ADDR_EXT(RREG32_MC(R_000012_MC_MISC_UMA_CNTL)); | |
1246 | l_addr = RREG32_MC(R_000011_K8_FB_LOCATION); | |
1247 | k8_addr = ((unsigned long long)h_addr) << 32 | l_addr; | |
1248 | #if defined(CONFIG_X86_32) && !defined(CONFIG_X86_PAE) | |
1249 | if (k8_addr + rdev->mc.visible_vram_size < 0x100000000ULL) | |
1250 | #endif | |
1251 | { | |
1252 | /* FastFB shall be used with UMA memory. Here it is simply disabled when sideport | |
1253 | * memory is present. | |
1254 | */ | |
1255 | if (rdev->mc.igp_sideport_enabled == false && radeon_fastfb == 1) { | |
1256 | DRM_INFO("Direct mapping: aper base at 0x%llx, replaced by direct mapping base 0x%llx.\n", | |
1257 | (unsigned long long)rdev->mc.aper_base, k8_addr); | |
1258 | rdev->mc.aper_base = (resource_size_t)k8_addr; | |
1259 | rdev->fastfb_working = true; | |
1260 | } | |
1261 | } | |
1262 | } | |
f892034a | 1263 | } |
65337e60 | 1264 | |
f47299c5 | 1265 | radeon_update_bandwidth_info(rdev); |
3ce0a23d | 1266 | return 0; |
771fe6b9 JG |
1267 | } |
1268 | ||
16cdf04d AD |
1269 | int r600_vram_scratch_init(struct radeon_device *rdev) |
1270 | { | |
1271 | int r; | |
1272 | ||
1273 | if (rdev->vram_scratch.robj == NULL) { | |
1274 | r = radeon_bo_create(rdev, RADEON_GPU_PAGE_SIZE, | |
1275 | PAGE_SIZE, true, RADEON_GEM_DOMAIN_VRAM, | |
40f5cf99 | 1276 | NULL, &rdev->vram_scratch.robj); |
16cdf04d AD |
1277 | if (r) { |
1278 | return r; | |
1279 | } | |
1280 | } | |
1281 | ||
1282 | r = radeon_bo_reserve(rdev->vram_scratch.robj, false); | |
1283 | if (unlikely(r != 0)) | |
1284 | return r; | |
1285 | r = radeon_bo_pin(rdev->vram_scratch.robj, | |
1286 | RADEON_GEM_DOMAIN_VRAM, &rdev->vram_scratch.gpu_addr); | |
1287 | if (r) { | |
1288 | radeon_bo_unreserve(rdev->vram_scratch.robj); | |
1289 | return r; | |
1290 | } | |
1291 | r = radeon_bo_kmap(rdev->vram_scratch.robj, | |
1292 | (void **)&rdev->vram_scratch.ptr); | |
1293 | if (r) | |
1294 | radeon_bo_unpin(rdev->vram_scratch.robj); | |
1295 | radeon_bo_unreserve(rdev->vram_scratch.robj); | |
1296 | ||
1297 | return r; | |
1298 | } | |
1299 | ||
1300 | void r600_vram_scratch_fini(struct radeon_device *rdev) | |
1301 | { | |
1302 | int r; | |
1303 | ||
1304 | if (rdev->vram_scratch.robj == NULL) { | |
1305 | return; | |
1306 | } | |
1307 | r = radeon_bo_reserve(rdev->vram_scratch.robj, false); | |
1308 | if (likely(r == 0)) { | |
1309 | radeon_bo_kunmap(rdev->vram_scratch.robj); | |
1310 | radeon_bo_unpin(rdev->vram_scratch.robj); | |
1311 | radeon_bo_unreserve(rdev->vram_scratch.robj); | |
1312 | } | |
1313 | radeon_bo_unref(&rdev->vram_scratch.robj); | |
1314 | } | |
1315 | ||
410a3418 AD |
1316 | void r600_set_bios_scratch_engine_hung(struct radeon_device *rdev, bool hung) |
1317 | { | |
1318 | u32 tmp = RREG32(R600_BIOS_3_SCRATCH); | |
1319 | ||
1320 | if (hung) | |
1321 | tmp |= ATOM_S3_ASIC_GUI_ENGINE_HUNG; | |
1322 | else | |
1323 | tmp &= ~ATOM_S3_ASIC_GUI_ENGINE_HUNG; | |
1324 | ||
1325 | WREG32(R600_BIOS_3_SCRATCH, tmp); | |
1326 | } | |
1327 | ||
d3cb781e | 1328 | static void r600_print_gpu_status_regs(struct radeon_device *rdev) |
771fe6b9 | 1329 | { |
64c56e8c | 1330 | dev_info(rdev->dev, " R_008010_GRBM_STATUS = 0x%08X\n", |
d3cb781e | 1331 | RREG32(R_008010_GRBM_STATUS)); |
64c56e8c | 1332 | dev_info(rdev->dev, " R_008014_GRBM_STATUS2 = 0x%08X\n", |
d3cb781e | 1333 | RREG32(R_008014_GRBM_STATUS2)); |
64c56e8c | 1334 | dev_info(rdev->dev, " R_000E50_SRBM_STATUS = 0x%08X\n", |
d3cb781e | 1335 | RREG32(R_000E50_SRBM_STATUS)); |
440a7cd8 | 1336 | dev_info(rdev->dev, " R_008674_CP_STALLED_STAT1 = 0x%08X\n", |
d3cb781e | 1337 | RREG32(CP_STALLED_STAT1)); |
440a7cd8 | 1338 | dev_info(rdev->dev, " R_008678_CP_STALLED_STAT2 = 0x%08X\n", |
d3cb781e | 1339 | RREG32(CP_STALLED_STAT2)); |
440a7cd8 | 1340 | dev_info(rdev->dev, " R_00867C_CP_BUSY_STAT = 0x%08X\n", |
d3cb781e | 1341 | RREG32(CP_BUSY_STAT)); |
440a7cd8 | 1342 | dev_info(rdev->dev, " R_008680_CP_STAT = 0x%08X\n", |
d3cb781e | 1343 | RREG32(CP_STAT)); |
71e3d157 AD |
1344 | dev_info(rdev->dev, " R_00D034_DMA_STATUS_REG = 0x%08X\n", |
1345 | RREG32(DMA_STATUS_REG)); | |
1346 | } | |
1347 | ||
f13f7731 | 1348 | static bool r600_is_display_hung(struct radeon_device *rdev) |
71e3d157 | 1349 | { |
f13f7731 AD |
1350 | u32 crtc_hung = 0; |
1351 | u32 crtc_status[2]; | |
1352 | u32 i, j, tmp; | |
1353 | ||
1354 | for (i = 0; i < rdev->num_crtc; i++) { | |
1355 | if (RREG32(AVIVO_D1CRTC_CONTROL + crtc_offsets[i]) & AVIVO_CRTC_EN) { | |
1356 | crtc_status[i] = RREG32(AVIVO_D1CRTC_STATUS_HV_COUNT + crtc_offsets[i]); | |
1357 | crtc_hung |= (1 << i); | |
1358 | } | |
1359 | } | |
1360 | ||
1361 | for (j = 0; j < 10; j++) { | |
1362 | for (i = 0; i < rdev->num_crtc; i++) { | |
1363 | if (crtc_hung & (1 << i)) { | |
1364 | tmp = RREG32(AVIVO_D1CRTC_STATUS_HV_COUNT + crtc_offsets[i]); | |
1365 | if (tmp != crtc_status[i]) | |
1366 | crtc_hung &= ~(1 << i); | |
1367 | } | |
1368 | } | |
1369 | if (crtc_hung == 0) | |
1370 | return false; | |
1371 | udelay(100); | |
1372 | } | |
1373 | ||
1374 | return true; | |
1375 | } | |
1376 | ||
2483b4ea | 1377 | u32 r600_gpu_check_soft_reset(struct radeon_device *rdev) |
f13f7731 AD |
1378 | { |
1379 | u32 reset_mask = 0; | |
d3cb781e | 1380 | u32 tmp; |
71e3d157 | 1381 | |
f13f7731 AD |
1382 | /* GRBM_STATUS */ |
1383 | tmp = RREG32(R_008010_GRBM_STATUS); | |
1384 | if (rdev->family >= CHIP_RV770) { | |
1385 | if (G_008010_PA_BUSY(tmp) | G_008010_SC_BUSY(tmp) | | |
1386 | G_008010_SH_BUSY(tmp) | G_008010_SX_BUSY(tmp) | | |
1387 | G_008010_TA_BUSY(tmp) | G_008010_VGT_BUSY(tmp) | | |
1388 | G_008010_DB03_BUSY(tmp) | G_008010_CB03_BUSY(tmp) | | |
1389 | G_008010_SPI03_BUSY(tmp) | G_008010_VGT_BUSY_NO_DMA(tmp)) | |
1390 | reset_mask |= RADEON_RESET_GFX; | |
1391 | } else { | |
1392 | if (G_008010_PA_BUSY(tmp) | G_008010_SC_BUSY(tmp) | | |
1393 | G_008010_SH_BUSY(tmp) | G_008010_SX_BUSY(tmp) | | |
1394 | G_008010_TA03_BUSY(tmp) | G_008010_VGT_BUSY(tmp) | | |
1395 | G_008010_DB03_BUSY(tmp) | G_008010_CB03_BUSY(tmp) | | |
1396 | G_008010_SPI03_BUSY(tmp) | G_008010_VGT_BUSY_NO_DMA(tmp)) | |
1397 | reset_mask |= RADEON_RESET_GFX; | |
1398 | } | |
1399 | ||
1400 | if (G_008010_CF_RQ_PENDING(tmp) | G_008010_PF_RQ_PENDING(tmp) | | |
1401 | G_008010_CP_BUSY(tmp) | G_008010_CP_COHERENCY_BUSY(tmp)) | |
1402 | reset_mask |= RADEON_RESET_CP; | |
1403 | ||
1404 | if (G_008010_GRBM_EE_BUSY(tmp)) | |
1405 | reset_mask |= RADEON_RESET_GRBM | RADEON_RESET_GFX | RADEON_RESET_CP; | |
1406 | ||
1407 | /* DMA_STATUS_REG */ | |
1408 | tmp = RREG32(DMA_STATUS_REG); | |
1409 | if (!(tmp & DMA_IDLE)) | |
1410 | reset_mask |= RADEON_RESET_DMA; | |
1411 | ||
1412 | /* SRBM_STATUS */ | |
1413 | tmp = RREG32(R_000E50_SRBM_STATUS); | |
1414 | if (G_000E50_RLC_RQ_PENDING(tmp) | G_000E50_RLC_BUSY(tmp)) | |
1415 | reset_mask |= RADEON_RESET_RLC; | |
1416 | ||
1417 | if (G_000E50_IH_BUSY(tmp)) | |
1418 | reset_mask |= RADEON_RESET_IH; | |
1419 | ||
1420 | if (G_000E50_SEM_BUSY(tmp)) | |
1421 | reset_mask |= RADEON_RESET_SEM; | |
19fc42ed | 1422 | |
f13f7731 AD |
1423 | if (G_000E50_GRBM_RQ_PENDING(tmp)) |
1424 | reset_mask |= RADEON_RESET_GRBM; | |
1425 | ||
1426 | if (G_000E50_VMC_BUSY(tmp)) | |
1427 | reset_mask |= RADEON_RESET_VMC; | |
1428 | ||
1429 | if (G_000E50_MCB_BUSY(tmp) | G_000E50_MCDZ_BUSY(tmp) | | |
1430 | G_000E50_MCDY_BUSY(tmp) | G_000E50_MCDX_BUSY(tmp) | | |
1431 | G_000E50_MCDW_BUSY(tmp)) | |
1432 | reset_mask |= RADEON_RESET_MC; | |
1433 | ||
1434 | if (r600_is_display_hung(rdev)) | |
1435 | reset_mask |= RADEON_RESET_DISPLAY; | |
1436 | ||
d808fc88 AD |
1437 | /* Skip MC reset as it's mostly likely not hung, just busy */ |
1438 | if (reset_mask & RADEON_RESET_MC) { | |
1439 | DRM_DEBUG("MC busy: 0x%08X, clearing.\n", reset_mask); | |
1440 | reset_mask &= ~RADEON_RESET_MC; | |
1441 | } | |
1442 | ||
f13f7731 AD |
1443 | return reset_mask; |
1444 | } | |
1445 | ||
1446 | static void r600_gpu_soft_reset(struct radeon_device *rdev, u32 reset_mask) | |
1447 | { | |
1448 | struct rv515_mc_save save; | |
1449 | u32 grbm_soft_reset = 0, srbm_soft_reset = 0; | |
1450 | u32 tmp; | |
19fc42ed | 1451 | |
71e3d157 | 1452 | if (reset_mask == 0) |
f13f7731 | 1453 | return; |
71e3d157 AD |
1454 | |
1455 | dev_info(rdev->dev, "GPU softreset: 0x%08X\n", reset_mask); | |
1456 | ||
d3cb781e AD |
1457 | r600_print_gpu_status_regs(rdev); |
1458 | ||
d3cb781e AD |
1459 | /* Disable CP parsing/prefetching */ |
1460 | if (rdev->family >= CHIP_RV770) | |
1461 | WREG32(R_0086D8_CP_ME_CNTL, S_0086D8_CP_ME_HALT(1) | S_0086D8_CP_PFP_HALT(1)); | |
1462 | else | |
1463 | WREG32(R_0086D8_CP_ME_CNTL, S_0086D8_CP_ME_HALT(1)); | |
1464 | ||
1465 | /* disable the RLC */ | |
1466 | WREG32(RLC_CNTL, 0); | |
1467 | ||
1468 | if (reset_mask & RADEON_RESET_DMA) { | |
1469 | /* Disable DMA */ | |
1470 | tmp = RREG32(DMA_RB_CNTL); | |
1471 | tmp &= ~DMA_RB_ENABLE; | |
1472 | WREG32(DMA_RB_CNTL, tmp); | |
1473 | } | |
1474 | ||
1475 | mdelay(50); | |
1476 | ||
ca57802e AD |
1477 | rv515_mc_stop(rdev, &save); |
1478 | if (r600_mc_wait_for_idle(rdev)) { | |
1479 | dev_warn(rdev->dev, "Wait for MC idle timedout !\n"); | |
1480 | } | |
1481 | ||
d3cb781e AD |
1482 | if (reset_mask & (RADEON_RESET_GFX | RADEON_RESET_COMPUTE)) { |
1483 | if (rdev->family >= CHIP_RV770) | |
1484 | grbm_soft_reset |= S_008020_SOFT_RESET_DB(1) | | |
1485 | S_008020_SOFT_RESET_CB(1) | | |
1486 | S_008020_SOFT_RESET_PA(1) | | |
1487 | S_008020_SOFT_RESET_SC(1) | | |
1488 | S_008020_SOFT_RESET_SPI(1) | | |
1489 | S_008020_SOFT_RESET_SX(1) | | |
1490 | S_008020_SOFT_RESET_SH(1) | | |
1491 | S_008020_SOFT_RESET_TC(1) | | |
1492 | S_008020_SOFT_RESET_TA(1) | | |
1493 | S_008020_SOFT_RESET_VC(1) | | |
1494 | S_008020_SOFT_RESET_VGT(1); | |
1495 | else | |
1496 | grbm_soft_reset |= S_008020_SOFT_RESET_CR(1) | | |
1497 | S_008020_SOFT_RESET_DB(1) | | |
1498 | S_008020_SOFT_RESET_CB(1) | | |
1499 | S_008020_SOFT_RESET_PA(1) | | |
1500 | S_008020_SOFT_RESET_SC(1) | | |
1501 | S_008020_SOFT_RESET_SMX(1) | | |
1502 | S_008020_SOFT_RESET_SPI(1) | | |
1503 | S_008020_SOFT_RESET_SX(1) | | |
1504 | S_008020_SOFT_RESET_SH(1) | | |
1505 | S_008020_SOFT_RESET_TC(1) | | |
1506 | S_008020_SOFT_RESET_TA(1) | | |
1507 | S_008020_SOFT_RESET_VC(1) | | |
1508 | S_008020_SOFT_RESET_VGT(1); | |
1509 | } | |
1510 | ||
1511 | if (reset_mask & RADEON_RESET_CP) { | |
1512 | grbm_soft_reset |= S_008020_SOFT_RESET_CP(1) | | |
1513 | S_008020_SOFT_RESET_VGT(1); | |
1514 | ||
1515 | srbm_soft_reset |= S_000E60_SOFT_RESET_GRBM(1); | |
1516 | } | |
1517 | ||
1518 | if (reset_mask & RADEON_RESET_DMA) { | |
1519 | if (rdev->family >= CHIP_RV770) | |
1520 | srbm_soft_reset |= RV770_SOFT_RESET_DMA; | |
1521 | else | |
1522 | srbm_soft_reset |= SOFT_RESET_DMA; | |
1523 | } | |
1524 | ||
f13f7731 AD |
1525 | if (reset_mask & RADEON_RESET_RLC) |
1526 | srbm_soft_reset |= S_000E60_SOFT_RESET_RLC(1); | |
1527 | ||
1528 | if (reset_mask & RADEON_RESET_SEM) | |
1529 | srbm_soft_reset |= S_000E60_SOFT_RESET_SEM(1); | |
1530 | ||
1531 | if (reset_mask & RADEON_RESET_IH) | |
1532 | srbm_soft_reset |= S_000E60_SOFT_RESET_IH(1); | |
1533 | ||
1534 | if (reset_mask & RADEON_RESET_GRBM) | |
1535 | srbm_soft_reset |= S_000E60_SOFT_RESET_GRBM(1); | |
1536 | ||
24178ec4 AD |
1537 | if (!(rdev->flags & RADEON_IS_IGP)) { |
1538 | if (reset_mask & RADEON_RESET_MC) | |
1539 | srbm_soft_reset |= S_000E60_SOFT_RESET_MC(1); | |
1540 | } | |
f13f7731 AD |
1541 | |
1542 | if (reset_mask & RADEON_RESET_VMC) | |
1543 | srbm_soft_reset |= S_000E60_SOFT_RESET_VMC(1); | |
1544 | ||
d3cb781e AD |
1545 | if (grbm_soft_reset) { |
1546 | tmp = RREG32(R_008020_GRBM_SOFT_RESET); | |
1547 | tmp |= grbm_soft_reset; | |
1548 | dev_info(rdev->dev, "R_008020_GRBM_SOFT_RESET=0x%08X\n", tmp); | |
1549 | WREG32(R_008020_GRBM_SOFT_RESET, tmp); | |
1550 | tmp = RREG32(R_008020_GRBM_SOFT_RESET); | |
1551 | ||
1552 | udelay(50); | |
1553 | ||
1554 | tmp &= ~grbm_soft_reset; | |
1555 | WREG32(R_008020_GRBM_SOFT_RESET, tmp); | |
1556 | tmp = RREG32(R_008020_GRBM_SOFT_RESET); | |
1557 | } | |
1558 | ||
1559 | if (srbm_soft_reset) { | |
1560 | tmp = RREG32(SRBM_SOFT_RESET); | |
1561 | tmp |= srbm_soft_reset; | |
1562 | dev_info(rdev->dev, "SRBM_SOFT_RESET=0x%08X\n", tmp); | |
1563 | WREG32(SRBM_SOFT_RESET, tmp); | |
1564 | tmp = RREG32(SRBM_SOFT_RESET); | |
1565 | ||
1566 | udelay(50); | |
71e3d157 | 1567 | |
d3cb781e AD |
1568 | tmp &= ~srbm_soft_reset; |
1569 | WREG32(SRBM_SOFT_RESET, tmp); | |
1570 | tmp = RREG32(SRBM_SOFT_RESET); | |
1571 | } | |
71e3d157 AD |
1572 | |
1573 | /* Wait a little for things to settle down */ | |
1574 | mdelay(1); | |
1575 | ||
a3c1945a | 1576 | rv515_mc_resume(rdev, &save); |
d3cb781e | 1577 | udelay(50); |
410a3418 | 1578 | |
d3cb781e | 1579 | r600_print_gpu_status_regs(rdev); |
d3cb781e AD |
1580 | } |
1581 | ||
1582 | int r600_asic_reset(struct radeon_device *rdev) | |
1583 | { | |
f13f7731 AD |
1584 | u32 reset_mask; |
1585 | ||
1586 | reset_mask = r600_gpu_check_soft_reset(rdev); | |
1587 | ||
1588 | if (reset_mask) | |
1589 | r600_set_bios_scratch_engine_hung(rdev, true); | |
1590 | ||
1591 | r600_gpu_soft_reset(rdev, reset_mask); | |
1592 | ||
1593 | reset_mask = r600_gpu_check_soft_reset(rdev); | |
1594 | ||
1595 | if (!reset_mask) | |
1596 | r600_set_bios_scratch_engine_hung(rdev, false); | |
1597 | ||
1598 | return 0; | |
3ce0a23d JG |
1599 | } |
1600 | ||
123bc183 AD |
1601 | /** |
1602 | * r600_gfx_is_lockup - Check if the GFX engine is locked up | |
1603 | * | |
1604 | * @rdev: radeon_device pointer | |
1605 | * @ring: radeon_ring structure holding ring information | |
1606 | * | |
1607 | * Check if the GFX engine is locked up. | |
1608 | * Returns true if the engine appears to be locked up, false if not. | |
1609 | */ | |
1610 | bool r600_gfx_is_lockup(struct radeon_device *rdev, struct radeon_ring *ring) | |
225758d8 | 1611 | { |
123bc183 AD |
1612 | u32 reset_mask = r600_gpu_check_soft_reset(rdev); |
1613 | ||
1614 | if (!(reset_mask & (RADEON_RESET_GFX | | |
1615 | RADEON_RESET_COMPUTE | | |
1616 | RADEON_RESET_CP))) { | |
069211e5 | 1617 | radeon_ring_lockup_update(ring); |
225758d8 JG |
1618 | return false; |
1619 | } | |
1620 | /* force CP activities */ | |
7b9ef16b | 1621 | radeon_ring_force_activity(rdev, ring); |
069211e5 | 1622 | return radeon_ring_test_lockup(rdev, ring); |
225758d8 JG |
1623 | } |
1624 | ||
416a2bd2 AD |
1625 | u32 r6xx_remap_render_backend(struct radeon_device *rdev, |
1626 | u32 tiling_pipe_num, | |
1627 | u32 max_rb_num, | |
1628 | u32 total_max_rb_num, | |
1629 | u32 disabled_rb_mask) | |
3ce0a23d | 1630 | { |
416a2bd2 | 1631 | u32 rendering_pipe_num, rb_num_width, req_rb_num; |
f689e3ac | 1632 | u32 pipe_rb_ratio, pipe_rb_remain, tmp; |
416a2bd2 AD |
1633 | u32 data = 0, mask = 1 << (max_rb_num - 1); |
1634 | unsigned i, j; | |
3ce0a23d | 1635 | |
416a2bd2 | 1636 | /* mask out the RBs that don't exist on that asic */ |
f689e3ac MT |
1637 | tmp = disabled_rb_mask | ((0xff << max_rb_num) & 0xff); |
1638 | /* make sure at least one RB is available */ | |
1639 | if ((tmp & 0xff) != 0xff) | |
1640 | disabled_rb_mask = tmp; | |
3ce0a23d | 1641 | |
416a2bd2 AD |
1642 | rendering_pipe_num = 1 << tiling_pipe_num; |
1643 | req_rb_num = total_max_rb_num - r600_count_pipe_bits(disabled_rb_mask); | |
1644 | BUG_ON(rendering_pipe_num < req_rb_num); | |
3ce0a23d | 1645 | |
416a2bd2 AD |
1646 | pipe_rb_ratio = rendering_pipe_num / req_rb_num; |
1647 | pipe_rb_remain = rendering_pipe_num - pipe_rb_ratio * req_rb_num; | |
3ce0a23d | 1648 | |
416a2bd2 AD |
1649 | if (rdev->family <= CHIP_RV740) { |
1650 | /* r6xx/r7xx */ | |
1651 | rb_num_width = 2; | |
1652 | } else { | |
1653 | /* eg+ */ | |
1654 | rb_num_width = 4; | |
1655 | } | |
3ce0a23d | 1656 | |
416a2bd2 AD |
1657 | for (i = 0; i < max_rb_num; i++) { |
1658 | if (!(mask & disabled_rb_mask)) { | |
1659 | for (j = 0; j < pipe_rb_ratio; j++) { | |
1660 | data <<= rb_num_width; | |
1661 | data |= max_rb_num - i - 1; | |
1662 | } | |
1663 | if (pipe_rb_remain) { | |
1664 | data <<= rb_num_width; | |
1665 | data |= max_rb_num - i - 1; | |
1666 | pipe_rb_remain--; | |
1667 | } | |
1668 | } | |
1669 | mask >>= 1; | |
3ce0a23d JG |
1670 | } |
1671 | ||
416a2bd2 | 1672 | return data; |
3ce0a23d JG |
1673 | } |
1674 | ||
1675 | int r600_count_pipe_bits(uint32_t val) | |
1676 | { | |
ef8cf3a1 | 1677 | return hweight32(val); |
771fe6b9 JG |
1678 | } |
1679 | ||
1109ca09 | 1680 | static void r600_gpu_init(struct radeon_device *rdev) |
3ce0a23d JG |
1681 | { |
1682 | u32 tiling_config; | |
1683 | u32 ramcfg; | |
d03f5d59 AD |
1684 | u32 cc_rb_backend_disable; |
1685 | u32 cc_gc_shader_pipe_config; | |
3ce0a23d JG |
1686 | u32 tmp; |
1687 | int i, j; | |
1688 | u32 sq_config; | |
1689 | u32 sq_gpr_resource_mgmt_1 = 0; | |
1690 | u32 sq_gpr_resource_mgmt_2 = 0; | |
1691 | u32 sq_thread_resource_mgmt = 0; | |
1692 | u32 sq_stack_resource_mgmt_1 = 0; | |
1693 | u32 sq_stack_resource_mgmt_2 = 0; | |
416a2bd2 | 1694 | u32 disabled_rb_mask; |
3ce0a23d | 1695 | |
416a2bd2 | 1696 | rdev->config.r600.tiling_group_size = 256; |
3ce0a23d JG |
1697 | switch (rdev->family) { |
1698 | case CHIP_R600: | |
1699 | rdev->config.r600.max_pipes = 4; | |
1700 | rdev->config.r600.max_tile_pipes = 8; | |
1701 | rdev->config.r600.max_simds = 4; | |
1702 | rdev->config.r600.max_backends = 4; | |
1703 | rdev->config.r600.max_gprs = 256; | |
1704 | rdev->config.r600.max_threads = 192; | |
1705 | rdev->config.r600.max_stack_entries = 256; | |
1706 | rdev->config.r600.max_hw_contexts = 8; | |
1707 | rdev->config.r600.max_gs_threads = 16; | |
1708 | rdev->config.r600.sx_max_export_size = 128; | |
1709 | rdev->config.r600.sx_max_export_pos_size = 16; | |
1710 | rdev->config.r600.sx_max_export_smx_size = 128; | |
1711 | rdev->config.r600.sq_num_cf_insts = 2; | |
1712 | break; | |
1713 | case CHIP_RV630: | |
1714 | case CHIP_RV635: | |
1715 | rdev->config.r600.max_pipes = 2; | |
1716 | rdev->config.r600.max_tile_pipes = 2; | |
1717 | rdev->config.r600.max_simds = 3; | |
1718 | rdev->config.r600.max_backends = 1; | |
1719 | rdev->config.r600.max_gprs = 128; | |
1720 | rdev->config.r600.max_threads = 192; | |
1721 | rdev->config.r600.max_stack_entries = 128; | |
1722 | rdev->config.r600.max_hw_contexts = 8; | |
1723 | rdev->config.r600.max_gs_threads = 4; | |
1724 | rdev->config.r600.sx_max_export_size = 128; | |
1725 | rdev->config.r600.sx_max_export_pos_size = 16; | |
1726 | rdev->config.r600.sx_max_export_smx_size = 128; | |
1727 | rdev->config.r600.sq_num_cf_insts = 2; | |
1728 | break; | |
1729 | case CHIP_RV610: | |
1730 | case CHIP_RV620: | |
1731 | case CHIP_RS780: | |
1732 | case CHIP_RS880: | |
1733 | rdev->config.r600.max_pipes = 1; | |
1734 | rdev->config.r600.max_tile_pipes = 1; | |
1735 | rdev->config.r600.max_simds = 2; | |
1736 | rdev->config.r600.max_backends = 1; | |
1737 | rdev->config.r600.max_gprs = 128; | |
1738 | rdev->config.r600.max_threads = 192; | |
1739 | rdev->config.r600.max_stack_entries = 128; | |
1740 | rdev->config.r600.max_hw_contexts = 4; | |
1741 | rdev->config.r600.max_gs_threads = 4; | |
1742 | rdev->config.r600.sx_max_export_size = 128; | |
1743 | rdev->config.r600.sx_max_export_pos_size = 16; | |
1744 | rdev->config.r600.sx_max_export_smx_size = 128; | |
1745 | rdev->config.r600.sq_num_cf_insts = 1; | |
1746 | break; | |
1747 | case CHIP_RV670: | |
1748 | rdev->config.r600.max_pipes = 4; | |
1749 | rdev->config.r600.max_tile_pipes = 4; | |
1750 | rdev->config.r600.max_simds = 4; | |
1751 | rdev->config.r600.max_backends = 4; | |
1752 | rdev->config.r600.max_gprs = 192; | |
1753 | rdev->config.r600.max_threads = 192; | |
1754 | rdev->config.r600.max_stack_entries = 256; | |
1755 | rdev->config.r600.max_hw_contexts = 8; | |
1756 | rdev->config.r600.max_gs_threads = 16; | |
1757 | rdev->config.r600.sx_max_export_size = 128; | |
1758 | rdev->config.r600.sx_max_export_pos_size = 16; | |
1759 | rdev->config.r600.sx_max_export_smx_size = 128; | |
1760 | rdev->config.r600.sq_num_cf_insts = 2; | |
1761 | break; | |
1762 | default: | |
1763 | break; | |
1764 | } | |
1765 | ||
1766 | /* Initialize HDP */ | |
1767 | for (i = 0, j = 0; i < 32; i++, j += 0x18) { | |
1768 | WREG32((0x2c14 + j), 0x00000000); | |
1769 | WREG32((0x2c18 + j), 0x00000000); | |
1770 | WREG32((0x2c1c + j), 0x00000000); | |
1771 | WREG32((0x2c20 + j), 0x00000000); | |
1772 | WREG32((0x2c24 + j), 0x00000000); | |
1773 | } | |
1774 | ||
1775 | WREG32(GRBM_CNTL, GRBM_READ_TIMEOUT(0xff)); | |
1776 | ||
1777 | /* Setup tiling */ | |
1778 | tiling_config = 0; | |
1779 | ramcfg = RREG32(RAMCFG); | |
1780 | switch (rdev->config.r600.max_tile_pipes) { | |
1781 | case 1: | |
1782 | tiling_config |= PIPE_TILING(0); | |
1783 | break; | |
1784 | case 2: | |
1785 | tiling_config |= PIPE_TILING(1); | |
1786 | break; | |
1787 | case 4: | |
1788 | tiling_config |= PIPE_TILING(2); | |
1789 | break; | |
1790 | case 8: | |
1791 | tiling_config |= PIPE_TILING(3); | |
1792 | break; | |
1793 | default: | |
1794 | break; | |
1795 | } | |
d03f5d59 | 1796 | rdev->config.r600.tiling_npipes = rdev->config.r600.max_tile_pipes; |
961fb597 | 1797 | rdev->config.r600.tiling_nbanks = 4 << ((ramcfg & NOOFBANK_MASK) >> NOOFBANK_SHIFT); |
3ce0a23d | 1798 | tiling_config |= BANK_TILING((ramcfg & NOOFBANK_MASK) >> NOOFBANK_SHIFT); |
881fe6c1 | 1799 | tiling_config |= GROUP_SIZE((ramcfg & BURSTLENGTH_MASK) >> BURSTLENGTH_SHIFT); |
416a2bd2 | 1800 | |
3ce0a23d JG |
1801 | tmp = (ramcfg & NOOFROWS_MASK) >> NOOFROWS_SHIFT; |
1802 | if (tmp > 3) { | |
1803 | tiling_config |= ROW_TILING(3); | |
1804 | tiling_config |= SAMPLE_SPLIT(3); | |
1805 | } else { | |
1806 | tiling_config |= ROW_TILING(tmp); | |
1807 | tiling_config |= SAMPLE_SPLIT(tmp); | |
1808 | } | |
1809 | tiling_config |= BANK_SWAPS(1); | |
d03f5d59 AD |
1810 | |
1811 | cc_rb_backend_disable = RREG32(CC_RB_BACKEND_DISABLE) & 0x00ff0000; | |
416a2bd2 AD |
1812 | tmp = R6XX_MAX_BACKENDS - |
1813 | r600_count_pipe_bits((cc_rb_backend_disable >> 16) & R6XX_MAX_BACKENDS_MASK); | |
1814 | if (tmp < rdev->config.r600.max_backends) { | |
1815 | rdev->config.r600.max_backends = tmp; | |
1816 | } | |
1817 | ||
1818 | cc_gc_shader_pipe_config = RREG32(CC_GC_SHADER_PIPE_CONFIG) & 0x00ffff00; | |
1819 | tmp = R6XX_MAX_PIPES - | |
1820 | r600_count_pipe_bits((cc_gc_shader_pipe_config >> 8) & R6XX_MAX_PIPES_MASK); | |
1821 | if (tmp < rdev->config.r600.max_pipes) { | |
1822 | rdev->config.r600.max_pipes = tmp; | |
1823 | } | |
1824 | tmp = R6XX_MAX_SIMDS - | |
1825 | r600_count_pipe_bits((cc_gc_shader_pipe_config >> 16) & R6XX_MAX_SIMDS_MASK); | |
1826 | if (tmp < rdev->config.r600.max_simds) { | |
1827 | rdev->config.r600.max_simds = tmp; | |
1828 | } | |
1829 | ||
1830 | disabled_rb_mask = (RREG32(CC_RB_BACKEND_DISABLE) >> 16) & R6XX_MAX_BACKENDS_MASK; | |
1831 | tmp = (tiling_config & PIPE_TILING__MASK) >> PIPE_TILING__SHIFT; | |
1832 | tmp = r6xx_remap_render_backend(rdev, tmp, rdev->config.r600.max_backends, | |
1833 | R6XX_MAX_BACKENDS, disabled_rb_mask); | |
1834 | tiling_config |= tmp << 16; | |
1835 | rdev->config.r600.backend_map = tmp; | |
1836 | ||
e7aeeba6 | 1837 | rdev->config.r600.tile_config = tiling_config; |
3ce0a23d JG |
1838 | WREG32(GB_TILING_CONFIG, tiling_config); |
1839 | WREG32(DCP_TILING_CONFIG, tiling_config & 0xffff); | |
1840 | WREG32(HDP_TILING_CONFIG, tiling_config & 0xffff); | |
4d75658b | 1841 | WREG32(DMA_TILING_CONFIG, tiling_config & 0xffff); |
3ce0a23d | 1842 | |
d03f5d59 | 1843 | tmp = R6XX_MAX_PIPES - r600_count_pipe_bits((cc_gc_shader_pipe_config & INACTIVE_QD_PIPES_MASK) >> 8); |
3ce0a23d JG |
1844 | WREG32(VGT_OUT_DEALLOC_CNTL, (tmp * 4) & DEALLOC_DIST_MASK); |
1845 | WREG32(VGT_VERTEX_REUSE_BLOCK_CNTL, ((tmp * 4) - 2) & VTX_REUSE_DEPTH_MASK); | |
1846 | ||
1847 | /* Setup some CP states */ | |
1848 | WREG32(CP_QUEUE_THRESHOLDS, (ROQ_IB1_START(0x16) | ROQ_IB2_START(0x2b))); | |
1849 | WREG32(CP_MEQ_THRESHOLDS, (MEQ_END(0x40) | ROQ_END(0x40))); | |
1850 | ||
1851 | WREG32(TA_CNTL_AUX, (DISABLE_CUBE_ANISO | SYNC_GRADIENT | | |
1852 | SYNC_WALKER | SYNC_ALIGNER)); | |
1853 | /* Setup various GPU states */ | |
1854 | if (rdev->family == CHIP_RV670) | |
1855 | WREG32(ARB_GDEC_RD_CNTL, 0x00000021); | |
1856 | ||
1857 | tmp = RREG32(SX_DEBUG_1); | |
1858 | tmp |= SMX_EVENT_RELEASE; | |
1859 | if ((rdev->family > CHIP_R600)) | |
1860 | tmp |= ENABLE_NEW_SMX_ADDRESS; | |
1861 | WREG32(SX_DEBUG_1, tmp); | |
1862 | ||
1863 | if (((rdev->family) == CHIP_R600) || | |
1864 | ((rdev->family) == CHIP_RV630) || | |
1865 | ((rdev->family) == CHIP_RV610) || | |
1866 | ((rdev->family) == CHIP_RV620) || | |
ee59f2b4 AD |
1867 | ((rdev->family) == CHIP_RS780) || |
1868 | ((rdev->family) == CHIP_RS880)) { | |
3ce0a23d JG |
1869 | WREG32(DB_DEBUG, PREZ_MUST_WAIT_FOR_POSTZ_DONE); |
1870 | } else { | |
1871 | WREG32(DB_DEBUG, 0); | |
1872 | } | |
1873 | WREG32(DB_WATERMARKS, (DEPTH_FREE(4) | DEPTH_CACHELINE_FREE(16) | | |
1874 | DEPTH_FLUSH(16) | DEPTH_PENDING_FREE(4))); | |
1875 | ||
1876 | WREG32(PA_SC_MULTI_CHIP_CNTL, 0); | |
1877 | WREG32(VGT_NUM_INSTANCES, 0); | |
1878 | ||
1879 | WREG32(SPI_CONFIG_CNTL, GPR_WRITE_PRIORITY(0)); | |
1880 | WREG32(SPI_CONFIG_CNTL_1, VTX_DONE_DELAY(0)); | |
1881 | ||
1882 | tmp = RREG32(SQ_MS_FIFO_SIZES); | |
1883 | if (((rdev->family) == CHIP_RV610) || | |
1884 | ((rdev->family) == CHIP_RV620) || | |
ee59f2b4 AD |
1885 | ((rdev->family) == CHIP_RS780) || |
1886 | ((rdev->family) == CHIP_RS880)) { | |
3ce0a23d JG |
1887 | tmp = (CACHE_FIFO_SIZE(0xa) | |
1888 | FETCH_FIFO_HIWATER(0xa) | | |
1889 | DONE_FIFO_HIWATER(0xe0) | | |
1890 | ALU_UPDATE_FIFO_HIWATER(0x8)); | |
1891 | } else if (((rdev->family) == CHIP_R600) || | |
1892 | ((rdev->family) == CHIP_RV630)) { | |
1893 | tmp &= ~DONE_FIFO_HIWATER(0xff); | |
1894 | tmp |= DONE_FIFO_HIWATER(0x4); | |
1895 | } | |
1896 | WREG32(SQ_MS_FIFO_SIZES, tmp); | |
1897 | ||
1898 | /* SQ_CONFIG, SQ_GPR_RESOURCE_MGMT, SQ_THREAD_RESOURCE_MGMT, SQ_STACK_RESOURCE_MGMT | |
1899 | * should be adjusted as needed by the 2D/3D drivers. This just sets default values | |
1900 | */ | |
1901 | sq_config = RREG32(SQ_CONFIG); | |
1902 | sq_config &= ~(PS_PRIO(3) | | |
1903 | VS_PRIO(3) | | |
1904 | GS_PRIO(3) | | |
1905 | ES_PRIO(3)); | |
1906 | sq_config |= (DX9_CONSTS | | |
1907 | VC_ENABLE | | |
1908 | PS_PRIO(0) | | |
1909 | VS_PRIO(1) | | |
1910 | GS_PRIO(2) | | |
1911 | ES_PRIO(3)); | |
1912 | ||
1913 | if ((rdev->family) == CHIP_R600) { | |
1914 | sq_gpr_resource_mgmt_1 = (NUM_PS_GPRS(124) | | |
1915 | NUM_VS_GPRS(124) | | |
1916 | NUM_CLAUSE_TEMP_GPRS(4)); | |
1917 | sq_gpr_resource_mgmt_2 = (NUM_GS_GPRS(0) | | |
1918 | NUM_ES_GPRS(0)); | |
1919 | sq_thread_resource_mgmt = (NUM_PS_THREADS(136) | | |
1920 | NUM_VS_THREADS(48) | | |
1921 | NUM_GS_THREADS(4) | | |
1922 | NUM_ES_THREADS(4)); | |
1923 | sq_stack_resource_mgmt_1 = (NUM_PS_STACK_ENTRIES(128) | | |
1924 | NUM_VS_STACK_ENTRIES(128)); | |
1925 | sq_stack_resource_mgmt_2 = (NUM_GS_STACK_ENTRIES(0) | | |
1926 | NUM_ES_STACK_ENTRIES(0)); | |
1927 | } else if (((rdev->family) == CHIP_RV610) || | |
1928 | ((rdev->family) == CHIP_RV620) || | |
ee59f2b4 AD |
1929 | ((rdev->family) == CHIP_RS780) || |
1930 | ((rdev->family) == CHIP_RS880)) { | |
3ce0a23d JG |
1931 | /* no vertex cache */ |
1932 | sq_config &= ~VC_ENABLE; | |
1933 | ||
1934 | sq_gpr_resource_mgmt_1 = (NUM_PS_GPRS(44) | | |
1935 | NUM_VS_GPRS(44) | | |
1936 | NUM_CLAUSE_TEMP_GPRS(2)); | |
1937 | sq_gpr_resource_mgmt_2 = (NUM_GS_GPRS(17) | | |
1938 | NUM_ES_GPRS(17)); | |
1939 | sq_thread_resource_mgmt = (NUM_PS_THREADS(79) | | |
1940 | NUM_VS_THREADS(78) | | |
1941 | NUM_GS_THREADS(4) | | |
1942 | NUM_ES_THREADS(31)); | |
1943 | sq_stack_resource_mgmt_1 = (NUM_PS_STACK_ENTRIES(40) | | |
1944 | NUM_VS_STACK_ENTRIES(40)); | |
1945 | sq_stack_resource_mgmt_2 = (NUM_GS_STACK_ENTRIES(32) | | |
1946 | NUM_ES_STACK_ENTRIES(16)); | |
1947 | } else if (((rdev->family) == CHIP_RV630) || | |
1948 | ((rdev->family) == CHIP_RV635)) { | |
1949 | sq_gpr_resource_mgmt_1 = (NUM_PS_GPRS(44) | | |
1950 | NUM_VS_GPRS(44) | | |
1951 | NUM_CLAUSE_TEMP_GPRS(2)); | |
1952 | sq_gpr_resource_mgmt_2 = (NUM_GS_GPRS(18) | | |
1953 | NUM_ES_GPRS(18)); | |
1954 | sq_thread_resource_mgmt = (NUM_PS_THREADS(79) | | |
1955 | NUM_VS_THREADS(78) | | |
1956 | NUM_GS_THREADS(4) | | |
1957 | NUM_ES_THREADS(31)); | |
1958 | sq_stack_resource_mgmt_1 = (NUM_PS_STACK_ENTRIES(40) | | |
1959 | NUM_VS_STACK_ENTRIES(40)); | |
1960 | sq_stack_resource_mgmt_2 = (NUM_GS_STACK_ENTRIES(32) | | |
1961 | NUM_ES_STACK_ENTRIES(16)); | |
1962 | } else if ((rdev->family) == CHIP_RV670) { | |
1963 | sq_gpr_resource_mgmt_1 = (NUM_PS_GPRS(44) | | |
1964 | NUM_VS_GPRS(44) | | |
1965 | NUM_CLAUSE_TEMP_GPRS(2)); | |
1966 | sq_gpr_resource_mgmt_2 = (NUM_GS_GPRS(17) | | |
1967 | NUM_ES_GPRS(17)); | |
1968 | sq_thread_resource_mgmt = (NUM_PS_THREADS(79) | | |
1969 | NUM_VS_THREADS(78) | | |
1970 | NUM_GS_THREADS(4) | | |
1971 | NUM_ES_THREADS(31)); | |
1972 | sq_stack_resource_mgmt_1 = (NUM_PS_STACK_ENTRIES(64) | | |
1973 | NUM_VS_STACK_ENTRIES(64)); | |
1974 | sq_stack_resource_mgmt_2 = (NUM_GS_STACK_ENTRIES(64) | | |
1975 | NUM_ES_STACK_ENTRIES(64)); | |
1976 | } | |
1977 | ||
1978 | WREG32(SQ_CONFIG, sq_config); | |
1979 | WREG32(SQ_GPR_RESOURCE_MGMT_1, sq_gpr_resource_mgmt_1); | |
1980 | WREG32(SQ_GPR_RESOURCE_MGMT_2, sq_gpr_resource_mgmt_2); | |
1981 | WREG32(SQ_THREAD_RESOURCE_MGMT, sq_thread_resource_mgmt); | |
1982 | WREG32(SQ_STACK_RESOURCE_MGMT_1, sq_stack_resource_mgmt_1); | |
1983 | WREG32(SQ_STACK_RESOURCE_MGMT_2, sq_stack_resource_mgmt_2); | |
1984 | ||
1985 | if (((rdev->family) == CHIP_RV610) || | |
1986 | ((rdev->family) == CHIP_RV620) || | |
ee59f2b4 AD |
1987 | ((rdev->family) == CHIP_RS780) || |
1988 | ((rdev->family) == CHIP_RS880)) { | |
3ce0a23d JG |
1989 | WREG32(VGT_CACHE_INVALIDATION, CACHE_INVALIDATION(TC_ONLY)); |
1990 | } else { | |
1991 | WREG32(VGT_CACHE_INVALIDATION, CACHE_INVALIDATION(VC_AND_TC)); | |
1992 | } | |
1993 | ||
1994 | /* More default values. 2D/3D driver should adjust as needed */ | |
1995 | WREG32(PA_SC_AA_SAMPLE_LOCS_2S, (S0_X(0xc) | S0_Y(0x4) | | |
1996 | S1_X(0x4) | S1_Y(0xc))); | |
1997 | WREG32(PA_SC_AA_SAMPLE_LOCS_4S, (S0_X(0xe) | S0_Y(0xe) | | |
1998 | S1_X(0x2) | S1_Y(0x2) | | |
1999 | S2_X(0xa) | S2_Y(0x6) | | |
2000 | S3_X(0x6) | S3_Y(0xa))); | |
2001 | WREG32(PA_SC_AA_SAMPLE_LOCS_8S_WD0, (S0_X(0xe) | S0_Y(0xb) | | |
2002 | S1_X(0x4) | S1_Y(0xc) | | |
2003 | S2_X(0x1) | S2_Y(0x6) | | |
2004 | S3_X(0xa) | S3_Y(0xe))); | |
2005 | WREG32(PA_SC_AA_SAMPLE_LOCS_8S_WD1, (S4_X(0x6) | S4_Y(0x1) | | |
2006 | S5_X(0x0) | S5_Y(0x0) | | |
2007 | S6_X(0xb) | S6_Y(0x4) | | |
2008 | S7_X(0x7) | S7_Y(0x8))); | |
2009 | ||
2010 | WREG32(VGT_STRMOUT_EN, 0); | |
2011 | tmp = rdev->config.r600.max_pipes * 16; | |
2012 | switch (rdev->family) { | |
2013 | case CHIP_RV610: | |
3ce0a23d | 2014 | case CHIP_RV620: |
ee59f2b4 AD |
2015 | case CHIP_RS780: |
2016 | case CHIP_RS880: | |
3ce0a23d JG |
2017 | tmp += 32; |
2018 | break; | |
2019 | case CHIP_RV670: | |
2020 | tmp += 128; | |
2021 | break; | |
2022 | default: | |
2023 | break; | |
2024 | } | |
2025 | if (tmp > 256) { | |
2026 | tmp = 256; | |
2027 | } | |
2028 | WREG32(VGT_ES_PER_GS, 128); | |
2029 | WREG32(VGT_GS_PER_ES, tmp); | |
2030 | WREG32(VGT_GS_PER_VS, 2); | |
2031 | WREG32(VGT_GS_VERTEX_REUSE, 16); | |
2032 | ||
2033 | /* more default values. 2D/3D driver should adjust as needed */ | |
2034 | WREG32(PA_SC_LINE_STIPPLE_STATE, 0); | |
2035 | WREG32(VGT_STRMOUT_EN, 0); | |
2036 | WREG32(SX_MISC, 0); | |
2037 | WREG32(PA_SC_MODE_CNTL, 0); | |
2038 | WREG32(PA_SC_AA_CONFIG, 0); | |
2039 | WREG32(PA_SC_LINE_STIPPLE, 0); | |
2040 | WREG32(SPI_INPUT_Z, 0); | |
2041 | WREG32(SPI_PS_IN_CONTROL_0, NUM_INTERP(2)); | |
2042 | WREG32(CB_COLOR7_FRAG, 0); | |
2043 | ||
2044 | /* Clear render buffer base addresses */ | |
2045 | WREG32(CB_COLOR0_BASE, 0); | |
2046 | WREG32(CB_COLOR1_BASE, 0); | |
2047 | WREG32(CB_COLOR2_BASE, 0); | |
2048 | WREG32(CB_COLOR3_BASE, 0); | |
2049 | WREG32(CB_COLOR4_BASE, 0); | |
2050 | WREG32(CB_COLOR5_BASE, 0); | |
2051 | WREG32(CB_COLOR6_BASE, 0); | |
2052 | WREG32(CB_COLOR7_BASE, 0); | |
2053 | WREG32(CB_COLOR7_FRAG, 0); | |
2054 | ||
2055 | switch (rdev->family) { | |
2056 | case CHIP_RV610: | |
3ce0a23d | 2057 | case CHIP_RV620: |
ee59f2b4 AD |
2058 | case CHIP_RS780: |
2059 | case CHIP_RS880: | |
3ce0a23d JG |
2060 | tmp = TC_L2_SIZE(8); |
2061 | break; | |
2062 | case CHIP_RV630: | |
2063 | case CHIP_RV635: | |
2064 | tmp = TC_L2_SIZE(4); | |
2065 | break; | |
2066 | case CHIP_R600: | |
2067 | tmp = TC_L2_SIZE(0) | L2_DISABLE_LATE_HIT; | |
2068 | break; | |
2069 | default: | |
2070 | tmp = TC_L2_SIZE(0); | |
2071 | break; | |
2072 | } | |
2073 | WREG32(TC_CNTL, tmp); | |
2074 | ||
2075 | tmp = RREG32(HDP_HOST_PATH_CNTL); | |
2076 | WREG32(HDP_HOST_PATH_CNTL, tmp); | |
2077 | ||
2078 | tmp = RREG32(ARB_POP); | |
2079 | tmp |= ENABLE_TC128; | |
2080 | WREG32(ARB_POP, tmp); | |
2081 | ||
2082 | WREG32(PA_SC_MULTI_CHIP_CNTL, 0); | |
2083 | WREG32(PA_CL_ENHANCE, (CLIP_VTX_REORDER_ENA | | |
2084 | NUM_CLIP_SEQ(3))); | |
2085 | WREG32(PA_SC_ENHANCE, FORCE_EOV_MAX_CLK_CNT(4095)); | |
b866d133 | 2086 | WREG32(VC_ENHANCE, 0); |
3ce0a23d JG |
2087 | } |
2088 | ||
2089 | ||
771fe6b9 JG |
2090 | /* |
2091 | * Indirect registers accessor | |
2092 | */ | |
3ce0a23d JG |
2093 | u32 r600_pciep_rreg(struct radeon_device *rdev, u32 reg) |
2094 | { | |
2095 | u32 r; | |
2096 | ||
2097 | WREG32(PCIE_PORT_INDEX, ((reg) & 0xff)); | |
2098 | (void)RREG32(PCIE_PORT_INDEX); | |
2099 | r = RREG32(PCIE_PORT_DATA); | |
2100 | return r; | |
2101 | } | |
2102 | ||
2103 | void r600_pciep_wreg(struct radeon_device *rdev, u32 reg, u32 v) | |
2104 | { | |
2105 | WREG32(PCIE_PORT_INDEX, ((reg) & 0xff)); | |
2106 | (void)RREG32(PCIE_PORT_INDEX); | |
2107 | WREG32(PCIE_PORT_DATA, (v)); | |
2108 | (void)RREG32(PCIE_PORT_DATA); | |
2109 | } | |
2110 | ||
3ce0a23d JG |
2111 | /* |
2112 | * CP & Ring | |
2113 | */ | |
2114 | void r600_cp_stop(struct radeon_device *rdev) | |
2115 | { | |
53595338 | 2116 | radeon_ttm_set_active_vram_size(rdev, rdev->mc.visible_vram_size); |
3ce0a23d | 2117 | WREG32(R_0086D8_CP_ME_CNTL, S_0086D8_CP_ME_HALT(1)); |
724c80e1 | 2118 | WREG32(SCRATCH_UMSK, 0); |
4d75658b | 2119 | rdev->ring[RADEON_RING_TYPE_GFX_INDEX].ready = false; |
3ce0a23d JG |
2120 | } |
2121 | ||
d8f60cfc | 2122 | int r600_init_microcode(struct radeon_device *rdev) |
3ce0a23d | 2123 | { |
3ce0a23d | 2124 | const char *chip_name; |
d8f60cfc | 2125 | const char *rlc_chip_name; |
66229b20 AD |
2126 | const char *smc_chip_name = "RV770"; |
2127 | size_t pfp_req_size, me_req_size, rlc_req_size, smc_req_size = 0; | |
3ce0a23d JG |
2128 | char fw_name[30]; |
2129 | int err; | |
2130 | ||
2131 | DRM_DEBUG("\n"); | |
2132 | ||
3ce0a23d | 2133 | switch (rdev->family) { |
d8f60cfc AD |
2134 | case CHIP_R600: |
2135 | chip_name = "R600"; | |
2136 | rlc_chip_name = "R600"; | |
2137 | break; | |
2138 | case CHIP_RV610: | |
2139 | chip_name = "RV610"; | |
2140 | rlc_chip_name = "R600"; | |
2141 | break; | |
2142 | case CHIP_RV630: | |
2143 | chip_name = "RV630"; | |
2144 | rlc_chip_name = "R600"; | |
2145 | break; | |
2146 | case CHIP_RV620: | |
2147 | chip_name = "RV620"; | |
2148 | rlc_chip_name = "R600"; | |
2149 | break; | |
2150 | case CHIP_RV635: | |
2151 | chip_name = "RV635"; | |
2152 | rlc_chip_name = "R600"; | |
2153 | break; | |
2154 | case CHIP_RV670: | |
2155 | chip_name = "RV670"; | |
2156 | rlc_chip_name = "R600"; | |
2157 | break; | |
3ce0a23d | 2158 | case CHIP_RS780: |
d8f60cfc AD |
2159 | case CHIP_RS880: |
2160 | chip_name = "RS780"; | |
2161 | rlc_chip_name = "R600"; | |
2162 | break; | |
2163 | case CHIP_RV770: | |
2164 | chip_name = "RV770"; | |
2165 | rlc_chip_name = "R700"; | |
66229b20 AD |
2166 | smc_chip_name = "RV770"; |
2167 | smc_req_size = ALIGN(RV770_SMC_UCODE_SIZE, 4); | |
d8f60cfc | 2168 | break; |
3ce0a23d | 2169 | case CHIP_RV730: |
d8f60cfc AD |
2170 | chip_name = "RV730"; |
2171 | rlc_chip_name = "R700"; | |
66229b20 AD |
2172 | smc_chip_name = "RV730"; |
2173 | smc_req_size = ALIGN(RV730_SMC_UCODE_SIZE, 4); | |
d8f60cfc AD |
2174 | break; |
2175 | case CHIP_RV710: | |
2176 | chip_name = "RV710"; | |
2177 | rlc_chip_name = "R700"; | |
66229b20 AD |
2178 | smc_chip_name = "RV710"; |
2179 | smc_req_size = ALIGN(RV710_SMC_UCODE_SIZE, 4); | |
2180 | break; | |
2181 | case CHIP_RV740: | |
2182 | chip_name = "RV730"; | |
2183 | rlc_chip_name = "R700"; | |
2184 | smc_chip_name = "RV740"; | |
2185 | smc_req_size = ALIGN(RV740_SMC_UCODE_SIZE, 4); | |
d8f60cfc | 2186 | break; |
fe251e2f AD |
2187 | case CHIP_CEDAR: |
2188 | chip_name = "CEDAR"; | |
45f9a39b | 2189 | rlc_chip_name = "CEDAR"; |
dc50ba7f AD |
2190 | smc_chip_name = "CEDAR"; |
2191 | smc_req_size = ALIGN(CEDAR_SMC_UCODE_SIZE, 4); | |
fe251e2f AD |
2192 | break; |
2193 | case CHIP_REDWOOD: | |
2194 | chip_name = "REDWOOD"; | |
45f9a39b | 2195 | rlc_chip_name = "REDWOOD"; |
dc50ba7f AD |
2196 | smc_chip_name = "REDWOOD"; |
2197 | smc_req_size = ALIGN(REDWOOD_SMC_UCODE_SIZE, 4); | |
fe251e2f AD |
2198 | break; |
2199 | case CHIP_JUNIPER: | |
2200 | chip_name = "JUNIPER"; | |
45f9a39b | 2201 | rlc_chip_name = "JUNIPER"; |
dc50ba7f AD |
2202 | smc_chip_name = "JUNIPER"; |
2203 | smc_req_size = ALIGN(JUNIPER_SMC_UCODE_SIZE, 4); | |
fe251e2f AD |
2204 | break; |
2205 | case CHIP_CYPRESS: | |
2206 | case CHIP_HEMLOCK: | |
2207 | chip_name = "CYPRESS"; | |
45f9a39b | 2208 | rlc_chip_name = "CYPRESS"; |
dc50ba7f AD |
2209 | smc_chip_name = "CYPRESS"; |
2210 | smc_req_size = ALIGN(CYPRESS_SMC_UCODE_SIZE, 4); | |
fe251e2f | 2211 | break; |
439bd6cd AD |
2212 | case CHIP_PALM: |
2213 | chip_name = "PALM"; | |
2214 | rlc_chip_name = "SUMO"; | |
2215 | break; | |
d5c5a72f AD |
2216 | case CHIP_SUMO: |
2217 | chip_name = "SUMO"; | |
2218 | rlc_chip_name = "SUMO"; | |
2219 | break; | |
2220 | case CHIP_SUMO2: | |
2221 | chip_name = "SUMO2"; | |
2222 | rlc_chip_name = "SUMO"; | |
2223 | break; | |
3ce0a23d JG |
2224 | default: BUG(); |
2225 | } | |
2226 | ||
fe251e2f AD |
2227 | if (rdev->family >= CHIP_CEDAR) { |
2228 | pfp_req_size = EVERGREEN_PFP_UCODE_SIZE * 4; | |
2229 | me_req_size = EVERGREEN_PM4_UCODE_SIZE * 4; | |
45f9a39b | 2230 | rlc_req_size = EVERGREEN_RLC_UCODE_SIZE * 4; |
fe251e2f | 2231 | } else if (rdev->family >= CHIP_RV770) { |
3ce0a23d JG |
2232 | pfp_req_size = R700_PFP_UCODE_SIZE * 4; |
2233 | me_req_size = R700_PM4_UCODE_SIZE * 4; | |
d8f60cfc | 2234 | rlc_req_size = R700_RLC_UCODE_SIZE * 4; |
3ce0a23d | 2235 | } else { |
138e4e16 AD |
2236 | pfp_req_size = R600_PFP_UCODE_SIZE * 4; |
2237 | me_req_size = R600_PM4_UCODE_SIZE * 12; | |
2238 | rlc_req_size = R600_RLC_UCODE_SIZE * 4; | |
3ce0a23d JG |
2239 | } |
2240 | ||
d8f60cfc | 2241 | DRM_INFO("Loading %s Microcode\n", chip_name); |
3ce0a23d JG |
2242 | |
2243 | snprintf(fw_name, sizeof(fw_name), "radeon/%s_pfp.bin", chip_name); | |
0a168933 | 2244 | err = request_firmware(&rdev->pfp_fw, fw_name, rdev->dev); |
3ce0a23d JG |
2245 | if (err) |
2246 | goto out; | |
2247 | if (rdev->pfp_fw->size != pfp_req_size) { | |
2248 | printk(KERN_ERR | |
2249 | "r600_cp: Bogus length %zu in firmware \"%s\"\n", | |
2250 | rdev->pfp_fw->size, fw_name); | |
2251 | err = -EINVAL; | |
2252 | goto out; | |
2253 | } | |
2254 | ||
2255 | snprintf(fw_name, sizeof(fw_name), "radeon/%s_me.bin", chip_name); | |
0a168933 | 2256 | err = request_firmware(&rdev->me_fw, fw_name, rdev->dev); |
3ce0a23d JG |
2257 | if (err) |
2258 | goto out; | |
2259 | if (rdev->me_fw->size != me_req_size) { | |
2260 | printk(KERN_ERR | |
2261 | "r600_cp: Bogus length %zu in firmware \"%s\"\n", | |
2262 | rdev->me_fw->size, fw_name); | |
2263 | err = -EINVAL; | |
2264 | } | |
d8f60cfc AD |
2265 | |
2266 | snprintf(fw_name, sizeof(fw_name), "radeon/%s_rlc.bin", rlc_chip_name); | |
0a168933 | 2267 | err = request_firmware(&rdev->rlc_fw, fw_name, rdev->dev); |
d8f60cfc AD |
2268 | if (err) |
2269 | goto out; | |
2270 | if (rdev->rlc_fw->size != rlc_req_size) { | |
2271 | printk(KERN_ERR | |
2272 | "r600_rlc: Bogus length %zu in firmware \"%s\"\n", | |
2273 | rdev->rlc_fw->size, fw_name); | |
2274 | err = -EINVAL; | |
2275 | } | |
2276 | ||
dc50ba7f | 2277 | if ((rdev->family >= CHIP_RV770) && (rdev->family <= CHIP_HEMLOCK)) { |
66229b20 | 2278 | snprintf(fw_name, sizeof(fw_name), "radeon/%s_smc.bin", smc_chip_name); |
0a168933 | 2279 | err = request_firmware(&rdev->smc_fw, fw_name, rdev->dev); |
8a53fa23 AD |
2280 | if (err) { |
2281 | printk(KERN_ERR | |
2282 | "smc: error loading firmware \"%s\"\n", | |
2283 | fw_name); | |
2284 | release_firmware(rdev->smc_fw); | |
2285 | rdev->smc_fw = NULL; | |
2286 | } else if (rdev->smc_fw->size != smc_req_size) { | |
66229b20 AD |
2287 | printk(KERN_ERR |
2288 | "smc: Bogus length %zu in firmware \"%s\"\n", | |
2289 | rdev->smc_fw->size, fw_name); | |
2290 | err = -EINVAL; | |
2291 | } | |
2292 | } | |
2293 | ||
3ce0a23d | 2294 | out: |
3ce0a23d JG |
2295 | if (err) { |
2296 | if (err != -EINVAL) | |
2297 | printk(KERN_ERR | |
2298 | "r600_cp: Failed to load firmware \"%s\"\n", | |
2299 | fw_name); | |
2300 | release_firmware(rdev->pfp_fw); | |
2301 | rdev->pfp_fw = NULL; | |
2302 | release_firmware(rdev->me_fw); | |
2303 | rdev->me_fw = NULL; | |
d8f60cfc AD |
2304 | release_firmware(rdev->rlc_fw); |
2305 | rdev->rlc_fw = NULL; | |
66229b20 AD |
2306 | release_firmware(rdev->smc_fw); |
2307 | rdev->smc_fw = NULL; | |
3ce0a23d JG |
2308 | } |
2309 | return err; | |
2310 | } | |
2311 | ||
2312 | static int r600_cp_load_microcode(struct radeon_device *rdev) | |
2313 | { | |
2314 | const __be32 *fw_data; | |
2315 | int i; | |
2316 | ||
2317 | if (!rdev->me_fw || !rdev->pfp_fw) | |
2318 | return -EINVAL; | |
2319 | ||
2320 | r600_cp_stop(rdev); | |
2321 | ||
4eace7fd CC |
2322 | WREG32(CP_RB_CNTL, |
2323 | #ifdef __BIG_ENDIAN | |
2324 | BUF_SWAP_32BIT | | |
2325 | #endif | |
2326 | RB_NO_UPDATE | RB_BLKSZ(15) | RB_BUFSZ(3)); | |
3ce0a23d JG |
2327 | |
2328 | /* Reset cp */ | |
2329 | WREG32(GRBM_SOFT_RESET, SOFT_RESET_CP); | |
2330 | RREG32(GRBM_SOFT_RESET); | |
2331 | mdelay(15); | |
2332 | WREG32(GRBM_SOFT_RESET, 0); | |
2333 | ||
2334 | WREG32(CP_ME_RAM_WADDR, 0); | |
2335 | ||
2336 | fw_data = (const __be32 *)rdev->me_fw->data; | |
2337 | WREG32(CP_ME_RAM_WADDR, 0); | |
138e4e16 | 2338 | for (i = 0; i < R600_PM4_UCODE_SIZE * 3; i++) |
3ce0a23d JG |
2339 | WREG32(CP_ME_RAM_DATA, |
2340 | be32_to_cpup(fw_data++)); | |
2341 | ||
2342 | fw_data = (const __be32 *)rdev->pfp_fw->data; | |
2343 | WREG32(CP_PFP_UCODE_ADDR, 0); | |
138e4e16 | 2344 | for (i = 0; i < R600_PFP_UCODE_SIZE; i++) |
3ce0a23d JG |
2345 | WREG32(CP_PFP_UCODE_DATA, |
2346 | be32_to_cpup(fw_data++)); | |
2347 | ||
2348 | WREG32(CP_PFP_UCODE_ADDR, 0); | |
2349 | WREG32(CP_ME_RAM_WADDR, 0); | |
2350 | WREG32(CP_ME_RAM_RADDR, 0); | |
2351 | return 0; | |
2352 | } | |
2353 | ||
2354 | int r600_cp_start(struct radeon_device *rdev) | |
2355 | { | |
e32eb50d | 2356 | struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX]; |
3ce0a23d JG |
2357 | int r; |
2358 | uint32_t cp_me; | |
2359 | ||
e32eb50d | 2360 | r = radeon_ring_lock(rdev, ring, 7); |
3ce0a23d JG |
2361 | if (r) { |
2362 | DRM_ERROR("radeon: cp failed to lock ring (%d).\n", r); | |
2363 | return r; | |
2364 | } | |
e32eb50d CK |
2365 | radeon_ring_write(ring, PACKET3(PACKET3_ME_INITIALIZE, 5)); |
2366 | radeon_ring_write(ring, 0x1); | |
7e7b41d2 | 2367 | if (rdev->family >= CHIP_RV770) { |
e32eb50d CK |
2368 | radeon_ring_write(ring, 0x0); |
2369 | radeon_ring_write(ring, rdev->config.rv770.max_hw_contexts - 1); | |
fe251e2f | 2370 | } else { |
e32eb50d CK |
2371 | radeon_ring_write(ring, 0x3); |
2372 | radeon_ring_write(ring, rdev->config.r600.max_hw_contexts - 1); | |
3ce0a23d | 2373 | } |
e32eb50d CK |
2374 | radeon_ring_write(ring, PACKET3_ME_INITIALIZE_DEVICE_ID(1)); |
2375 | radeon_ring_write(ring, 0); | |
2376 | radeon_ring_write(ring, 0); | |
2377 | radeon_ring_unlock_commit(rdev, ring); | |
3ce0a23d JG |
2378 | |
2379 | cp_me = 0xff; | |
2380 | WREG32(R_0086D8_CP_ME_CNTL, cp_me); | |
2381 | return 0; | |
2382 | } | |
2383 | ||
2384 | int r600_cp_resume(struct radeon_device *rdev) | |
2385 | { | |
e32eb50d | 2386 | struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX]; |
3ce0a23d JG |
2387 | u32 tmp; |
2388 | u32 rb_bufsz; | |
2389 | int r; | |
2390 | ||
2391 | /* Reset cp */ | |
2392 | WREG32(GRBM_SOFT_RESET, SOFT_RESET_CP); | |
2393 | RREG32(GRBM_SOFT_RESET); | |
2394 | mdelay(15); | |
2395 | WREG32(GRBM_SOFT_RESET, 0); | |
2396 | ||
2397 | /* Set ring buffer size */ | |
b72a8925 DV |
2398 | rb_bufsz = order_base_2(ring->ring_size / 8); |
2399 | tmp = (order_base_2(RADEON_GPU_PAGE_SIZE/8) << 8) | rb_bufsz; | |
3ce0a23d | 2400 | #ifdef __BIG_ENDIAN |
d6f28938 | 2401 | tmp |= BUF_SWAP_32BIT; |
3ce0a23d | 2402 | #endif |
d6f28938 | 2403 | WREG32(CP_RB_CNTL, tmp); |
15d3332f | 2404 | WREG32(CP_SEM_WAIT_TIMER, 0x0); |
3ce0a23d JG |
2405 | |
2406 | /* Set the write pointer delay */ | |
2407 | WREG32(CP_RB_WPTR_DELAY, 0); | |
2408 | ||
2409 | /* Initialize the ring buffer's read and write pointers */ | |
3ce0a23d JG |
2410 | WREG32(CP_RB_CNTL, tmp | RB_RPTR_WR_ENA); |
2411 | WREG32(CP_RB_RPTR_WR, 0); | |
e32eb50d CK |
2412 | ring->wptr = 0; |
2413 | WREG32(CP_RB_WPTR, ring->wptr); | |
724c80e1 AD |
2414 | |
2415 | /* set the wb address whether it's enabled or not */ | |
4eace7fd | 2416 | WREG32(CP_RB_RPTR_ADDR, |
4eace7fd | 2417 | ((rdev->wb.gpu_addr + RADEON_WB_CP_RPTR_OFFSET) & 0xFFFFFFFC)); |
724c80e1 AD |
2418 | WREG32(CP_RB_RPTR_ADDR_HI, upper_32_bits(rdev->wb.gpu_addr + RADEON_WB_CP_RPTR_OFFSET) & 0xFF); |
2419 | WREG32(SCRATCH_ADDR, ((rdev->wb.gpu_addr + RADEON_WB_SCRATCH_OFFSET) >> 8) & 0xFFFFFFFF); | |
2420 | ||
2421 | if (rdev->wb.enabled) | |
2422 | WREG32(SCRATCH_UMSK, 0xff); | |
2423 | else { | |
2424 | tmp |= RB_NO_UPDATE; | |
2425 | WREG32(SCRATCH_UMSK, 0); | |
2426 | } | |
2427 | ||
3ce0a23d JG |
2428 | mdelay(1); |
2429 | WREG32(CP_RB_CNTL, tmp); | |
2430 | ||
e32eb50d | 2431 | WREG32(CP_RB_BASE, ring->gpu_addr >> 8); |
3ce0a23d JG |
2432 | WREG32(CP_DEBUG, (1 << 27) | (1 << 28)); |
2433 | ||
e32eb50d | 2434 | ring->rptr = RREG32(CP_RB_RPTR); |
3ce0a23d JG |
2435 | |
2436 | r600_cp_start(rdev); | |
e32eb50d | 2437 | ring->ready = true; |
f712812e | 2438 | r = radeon_ring_test(rdev, RADEON_RING_TYPE_GFX_INDEX, ring); |
3ce0a23d | 2439 | if (r) { |
e32eb50d | 2440 | ring->ready = false; |
3ce0a23d JG |
2441 | return r; |
2442 | } | |
2443 | return 0; | |
2444 | } | |
2445 | ||
e32eb50d | 2446 | void r600_ring_init(struct radeon_device *rdev, struct radeon_ring *ring, unsigned ring_size) |
3ce0a23d JG |
2447 | { |
2448 | u32 rb_bufsz; | |
45df6803 | 2449 | int r; |
3ce0a23d JG |
2450 | |
2451 | /* Align ring size */ | |
b72a8925 | 2452 | rb_bufsz = order_base_2(ring_size / 8); |
3ce0a23d | 2453 | ring_size = (1 << (rb_bufsz + 1)) * 4; |
e32eb50d CK |
2454 | ring->ring_size = ring_size; |
2455 | ring->align_mask = 16 - 1; | |
45df6803 | 2456 | |
89d35807 AD |
2457 | if (radeon_ring_supports_scratch_reg(rdev, ring)) { |
2458 | r = radeon_scratch_get(rdev, &ring->rptr_save_reg); | |
2459 | if (r) { | |
2460 | DRM_ERROR("failed to get scratch reg for rptr save (%d).\n", r); | |
2461 | ring->rptr_save_reg = 0; | |
2462 | } | |
45df6803 | 2463 | } |
3ce0a23d JG |
2464 | } |
2465 | ||
655efd3d JG |
2466 | void r600_cp_fini(struct radeon_device *rdev) |
2467 | { | |
45df6803 | 2468 | struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX]; |
655efd3d | 2469 | r600_cp_stop(rdev); |
45df6803 CK |
2470 | radeon_ring_fini(rdev, ring); |
2471 | radeon_scratch_free(rdev, ring->rptr_save_reg); | |
655efd3d JG |
2472 | } |
2473 | ||
3ce0a23d JG |
2474 | /* |
2475 | * GPU scratch registers helpers function. | |
2476 | */ | |
2477 | void r600_scratch_init(struct radeon_device *rdev) | |
2478 | { | |
2479 | int i; | |
2480 | ||
2481 | rdev->scratch.num_reg = 7; | |
724c80e1 | 2482 | rdev->scratch.reg_base = SCRATCH_REG0; |
3ce0a23d JG |
2483 | for (i = 0; i < rdev->scratch.num_reg; i++) { |
2484 | rdev->scratch.free[i] = true; | |
724c80e1 | 2485 | rdev->scratch.reg[i] = rdev->scratch.reg_base + (i * 4); |
3ce0a23d JG |
2486 | } |
2487 | } | |
2488 | ||
e32eb50d | 2489 | int r600_ring_test(struct radeon_device *rdev, struct radeon_ring *ring) |
3ce0a23d JG |
2490 | { |
2491 | uint32_t scratch; | |
2492 | uint32_t tmp = 0; | |
8b25ed34 | 2493 | unsigned i; |
3ce0a23d JG |
2494 | int r; |
2495 | ||
2496 | r = radeon_scratch_get(rdev, &scratch); | |
2497 | if (r) { | |
2498 | DRM_ERROR("radeon: cp failed to get scratch reg (%d).\n", r); | |
2499 | return r; | |
2500 | } | |
2501 | WREG32(scratch, 0xCAFEDEAD); | |
e32eb50d | 2502 | r = radeon_ring_lock(rdev, ring, 3); |
3ce0a23d | 2503 | if (r) { |
8b25ed34 | 2504 | DRM_ERROR("radeon: cp failed to lock ring %d (%d).\n", ring->idx, r); |
3ce0a23d JG |
2505 | radeon_scratch_free(rdev, scratch); |
2506 | return r; | |
2507 | } | |
e32eb50d CK |
2508 | radeon_ring_write(ring, PACKET3(PACKET3_SET_CONFIG_REG, 1)); |
2509 | radeon_ring_write(ring, ((scratch - PACKET3_SET_CONFIG_REG_OFFSET) >> 2)); | |
2510 | radeon_ring_write(ring, 0xDEADBEEF); | |
2511 | radeon_ring_unlock_commit(rdev, ring); | |
3ce0a23d JG |
2512 | for (i = 0; i < rdev->usec_timeout; i++) { |
2513 | tmp = RREG32(scratch); | |
2514 | if (tmp == 0xDEADBEEF) | |
2515 | break; | |
2516 | DRM_UDELAY(1); | |
2517 | } | |
2518 | if (i < rdev->usec_timeout) { | |
8b25ed34 | 2519 | DRM_INFO("ring test on %d succeeded in %d usecs\n", ring->idx, i); |
3ce0a23d | 2520 | } else { |
bf852799 | 2521 | DRM_ERROR("radeon: ring %d test failed (scratch(0x%04X)=0x%08X)\n", |
8b25ed34 | 2522 | ring->idx, scratch, tmp); |
3ce0a23d JG |
2523 | r = -EINVAL; |
2524 | } | |
2525 | radeon_scratch_free(rdev, scratch); | |
2526 | return r; | |
2527 | } | |
2528 | ||
4d75658b AD |
2529 | /* |
2530 | * CP fences/semaphores | |
2531 | */ | |
2532 | ||
3ce0a23d JG |
2533 | void r600_fence_ring_emit(struct radeon_device *rdev, |
2534 | struct radeon_fence *fence) | |
2535 | { | |
e32eb50d | 2536 | struct radeon_ring *ring = &rdev->ring[fence->ring]; |
7b1f2485 | 2537 | |
d0f8a854 | 2538 | if (rdev->wb.use_event) { |
30eb77f4 | 2539 | u64 addr = rdev->fence_drv[fence->ring].gpu_addr; |
77b1bad4 | 2540 | /* flush read cache over gart */ |
e32eb50d CK |
2541 | radeon_ring_write(ring, PACKET3(PACKET3_SURFACE_SYNC, 3)); |
2542 | radeon_ring_write(ring, PACKET3_TC_ACTION_ENA | | |
2543 | PACKET3_VC_ACTION_ENA | | |
2544 | PACKET3_SH_ACTION_ENA); | |
2545 | radeon_ring_write(ring, 0xFFFFFFFF); | |
2546 | radeon_ring_write(ring, 0); | |
2547 | radeon_ring_write(ring, 10); /* poll interval */ | |
d0f8a854 | 2548 | /* EVENT_WRITE_EOP - flush caches, send int */ |
e32eb50d CK |
2549 | radeon_ring_write(ring, PACKET3(PACKET3_EVENT_WRITE_EOP, 4)); |
2550 | radeon_ring_write(ring, EVENT_TYPE(CACHE_FLUSH_AND_INV_EVENT_TS) | EVENT_INDEX(5)); | |
2551 | radeon_ring_write(ring, addr & 0xffffffff); | |
2552 | radeon_ring_write(ring, (upper_32_bits(addr) & 0xff) | DATA_SEL(1) | INT_SEL(2)); | |
2553 | radeon_ring_write(ring, fence->seq); | |
2554 | radeon_ring_write(ring, 0); | |
d0f8a854 | 2555 | } else { |
77b1bad4 | 2556 | /* flush read cache over gart */ |
e32eb50d CK |
2557 | radeon_ring_write(ring, PACKET3(PACKET3_SURFACE_SYNC, 3)); |
2558 | radeon_ring_write(ring, PACKET3_TC_ACTION_ENA | | |
2559 | PACKET3_VC_ACTION_ENA | | |
2560 | PACKET3_SH_ACTION_ENA); | |
2561 | radeon_ring_write(ring, 0xFFFFFFFF); | |
2562 | radeon_ring_write(ring, 0); | |
2563 | radeon_ring_write(ring, 10); /* poll interval */ | |
2564 | radeon_ring_write(ring, PACKET3(PACKET3_EVENT_WRITE, 0)); | |
2565 | radeon_ring_write(ring, EVENT_TYPE(CACHE_FLUSH_AND_INV_EVENT) | EVENT_INDEX(0)); | |
d0f8a854 | 2566 | /* wait for 3D idle clean */ |
e32eb50d CK |
2567 | radeon_ring_write(ring, PACKET3(PACKET3_SET_CONFIG_REG, 1)); |
2568 | radeon_ring_write(ring, (WAIT_UNTIL - PACKET3_SET_CONFIG_REG_OFFSET) >> 2); | |
2569 | radeon_ring_write(ring, WAIT_3D_IDLE_bit | WAIT_3D_IDLECLEAN_bit); | |
d0f8a854 | 2570 | /* Emit fence sequence & fire IRQ */ |
e32eb50d CK |
2571 | radeon_ring_write(ring, PACKET3(PACKET3_SET_CONFIG_REG, 1)); |
2572 | radeon_ring_write(ring, ((rdev->fence_drv[fence->ring].scratch_reg - PACKET3_SET_CONFIG_REG_OFFSET) >> 2)); | |
2573 | radeon_ring_write(ring, fence->seq); | |
d0f8a854 | 2574 | /* CP_INTERRUPT packet 3 no longer exists, use packet 0 */ |
e32eb50d CK |
2575 | radeon_ring_write(ring, PACKET0(CP_INT_STATUS, 0)); |
2576 | radeon_ring_write(ring, RB_INT_STAT); | |
d0f8a854 | 2577 | } |
3ce0a23d JG |
2578 | } |
2579 | ||
15d3332f | 2580 | void r600_semaphore_ring_emit(struct radeon_device *rdev, |
e32eb50d | 2581 | struct radeon_ring *ring, |
15d3332f | 2582 | struct radeon_semaphore *semaphore, |
7b1f2485 | 2583 | bool emit_wait) |
15d3332f CK |
2584 | { |
2585 | uint64_t addr = semaphore->gpu_addr; | |
2586 | unsigned sel = emit_wait ? PACKET3_SEM_SEL_WAIT : PACKET3_SEM_SEL_SIGNAL; | |
2587 | ||
0be70439 CK |
2588 | if (rdev->family < CHIP_CAYMAN) |
2589 | sel |= PACKET3_SEM_WAIT_ON_SIGNAL; | |
2590 | ||
e32eb50d CK |
2591 | radeon_ring_write(ring, PACKET3(PACKET3_MEM_SEMAPHORE, 1)); |
2592 | radeon_ring_write(ring, addr & 0xffffffff); | |
2593 | radeon_ring_write(ring, (upper_32_bits(addr) & 0xff) | sel); | |
15d3332f CK |
2594 | } |
2595 | ||
072b5acc AD |
2596 | /** |
2597 | * r600_copy_cpdma - copy pages using the CP DMA engine | |
2598 | * | |
2599 | * @rdev: radeon_device pointer | |
2600 | * @src_offset: src GPU address | |
2601 | * @dst_offset: dst GPU address | |
2602 | * @num_gpu_pages: number of GPU pages to xfer | |
2603 | * @fence: radeon fence object | |
2604 | * | |
2605 | * Copy GPU paging using the CP DMA engine (r6xx+). | |
2606 | * Used by the radeon ttm implementation to move pages if | |
2607 | * registered as the asic copy callback. | |
2608 | */ | |
2609 | int r600_copy_cpdma(struct radeon_device *rdev, | |
2610 | uint64_t src_offset, uint64_t dst_offset, | |
2611 | unsigned num_gpu_pages, | |
2612 | struct radeon_fence **fence) | |
2613 | { | |
2614 | struct radeon_semaphore *sem = NULL; | |
2615 | int ring_index = rdev->asic->copy.blit_ring_index; | |
2616 | struct radeon_ring *ring = &rdev->ring[ring_index]; | |
2617 | u32 size_in_bytes, cur_size_in_bytes, tmp; | |
2618 | int i, num_loops; | |
2619 | int r = 0; | |
2620 | ||
2621 | r = radeon_semaphore_create(rdev, &sem); | |
2622 | if (r) { | |
2623 | DRM_ERROR("radeon: moving bo (%d).\n", r); | |
2624 | return r; | |
2625 | } | |
2626 | ||
2627 | size_in_bytes = (num_gpu_pages << RADEON_GPU_PAGE_SHIFT); | |
2628 | num_loops = DIV_ROUND_UP(size_in_bytes, 0x1fffff); | |
745a39a9 | 2629 | r = radeon_ring_lock(rdev, ring, num_loops * 6 + 24); |
072b5acc AD |
2630 | if (r) { |
2631 | DRM_ERROR("radeon: moving bo (%d).\n", r); | |
2632 | radeon_semaphore_free(rdev, &sem, NULL); | |
2633 | return r; | |
2634 | } | |
2635 | ||
2636 | if (radeon_fence_need_sync(*fence, ring->idx)) { | |
2637 | radeon_semaphore_sync_rings(rdev, sem, (*fence)->ring, | |
2638 | ring->idx); | |
2639 | radeon_fence_note_sync(*fence, ring->idx); | |
2640 | } else { | |
2641 | radeon_semaphore_free(rdev, &sem, NULL); | |
2642 | } | |
2643 | ||
745a39a9 AD |
2644 | radeon_ring_write(ring, PACKET3(PACKET3_SET_CONFIG_REG, 1)); |
2645 | radeon_ring_write(ring, (WAIT_UNTIL - PACKET3_SET_CONFIG_REG_OFFSET) >> 2); | |
2646 | radeon_ring_write(ring, WAIT_3D_IDLE_bit); | |
072b5acc AD |
2647 | for (i = 0; i < num_loops; i++) { |
2648 | cur_size_in_bytes = size_in_bytes; | |
2649 | if (cur_size_in_bytes > 0x1fffff) | |
2650 | cur_size_in_bytes = 0x1fffff; | |
2651 | size_in_bytes -= cur_size_in_bytes; | |
2652 | tmp = upper_32_bits(src_offset) & 0xff; | |
2653 | if (size_in_bytes == 0) | |
2654 | tmp |= PACKET3_CP_DMA_CP_SYNC; | |
2655 | radeon_ring_write(ring, PACKET3(PACKET3_CP_DMA, 4)); | |
2656 | radeon_ring_write(ring, src_offset & 0xffffffff); | |
2657 | radeon_ring_write(ring, tmp); | |
2658 | radeon_ring_write(ring, dst_offset & 0xffffffff); | |
2659 | radeon_ring_write(ring, upper_32_bits(dst_offset) & 0xff); | |
2660 | radeon_ring_write(ring, cur_size_in_bytes); | |
2661 | src_offset += cur_size_in_bytes; | |
2662 | dst_offset += cur_size_in_bytes; | |
2663 | } | |
2664 | radeon_ring_write(ring, PACKET3(PACKET3_SET_CONFIG_REG, 1)); | |
2665 | radeon_ring_write(ring, (WAIT_UNTIL - PACKET3_SET_CONFIG_REG_OFFSET) >> 2); | |
2666 | radeon_ring_write(ring, WAIT_CP_DMA_IDLE_bit); | |
2667 | ||
2668 | r = radeon_fence_emit(rdev, fence, ring->idx); | |
2669 | if (r) { | |
2670 | radeon_ring_unlock_undo(rdev, ring); | |
2671 | return r; | |
2672 | } | |
2673 | ||
2674 | radeon_ring_unlock_commit(rdev, ring); | |
2675 | radeon_semaphore_free(rdev, &sem, *fence); | |
2676 | ||
2677 | return r; | |
2678 | } | |
2679 | ||
3ce0a23d JG |
2680 | int r600_set_surface_reg(struct radeon_device *rdev, int reg, |
2681 | uint32_t tiling_flags, uint32_t pitch, | |
2682 | uint32_t offset, uint32_t obj_size) | |
2683 | { | |
2684 | /* FIXME: implement */ | |
2685 | return 0; | |
2686 | } | |
2687 | ||
2688 | void r600_clear_surface_reg(struct radeon_device *rdev, int reg) | |
2689 | { | |
2690 | /* FIXME: implement */ | |
2691 | } | |
2692 | ||
1109ca09 | 2693 | static int r600_startup(struct radeon_device *rdev) |
3ce0a23d | 2694 | { |
4d75658b | 2695 | struct radeon_ring *ring; |
3ce0a23d JG |
2696 | int r; |
2697 | ||
9e46a48d AD |
2698 | /* enable pcie gen2 link */ |
2699 | r600_pcie_gen2_enable(rdev); | |
2700 | ||
e5903d39 AD |
2701 | /* scratch needs to be initialized before MC */ |
2702 | r = r600_vram_scratch_init(rdev); | |
2703 | if (r) | |
2704 | return r; | |
2705 | ||
6fab3feb AD |
2706 | r600_mc_program(rdev); |
2707 | ||
779720a3 AD |
2708 | if (!rdev->me_fw || !rdev->pfp_fw || !rdev->rlc_fw) { |
2709 | r = r600_init_microcode(rdev); | |
2710 | if (r) { | |
2711 | DRM_ERROR("Failed to load firmware!\n"); | |
2712 | return r; | |
2713 | } | |
2714 | } | |
2715 | ||
1a029b76 JG |
2716 | if (rdev->flags & RADEON_IS_AGP) { |
2717 | r600_agp_enable(rdev); | |
2718 | } else { | |
2719 | r = r600_pcie_gart_enable(rdev); | |
2720 | if (r) | |
2721 | return r; | |
2722 | } | |
3ce0a23d | 2723 | r600_gpu_init(rdev); |
b70d6bb3 | 2724 | |
724c80e1 AD |
2725 | /* allocate wb buffer */ |
2726 | r = radeon_wb_init(rdev); | |
2727 | if (r) | |
2728 | return r; | |
2729 | ||
30eb77f4 JG |
2730 | r = radeon_fence_driver_start_ring(rdev, RADEON_RING_TYPE_GFX_INDEX); |
2731 | if (r) { | |
2732 | dev_err(rdev->dev, "failed initializing CP fences (%d).\n", r); | |
2733 | return r; | |
2734 | } | |
2735 | ||
4d75658b AD |
2736 | r = radeon_fence_driver_start_ring(rdev, R600_RING_TYPE_DMA_INDEX); |
2737 | if (r) { | |
2738 | dev_err(rdev->dev, "failed initializing DMA fences (%d).\n", r); | |
2739 | return r; | |
2740 | } | |
2741 | ||
d8f60cfc | 2742 | /* Enable IRQ */ |
e49f3959 AH |
2743 | if (!rdev->irq.installed) { |
2744 | r = radeon_irq_kms_init(rdev); | |
2745 | if (r) | |
2746 | return r; | |
2747 | } | |
2748 | ||
d8f60cfc AD |
2749 | r = r600_irq_init(rdev); |
2750 | if (r) { | |
2751 | DRM_ERROR("radeon: IH init failed (%d).\n", r); | |
2752 | radeon_irq_kms_fini(rdev); | |
2753 | return r; | |
2754 | } | |
2755 | r600_irq_set(rdev); | |
2756 | ||
4d75658b | 2757 | ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX]; |
e32eb50d | 2758 | r = radeon_ring_init(rdev, ring, ring->ring_size, RADEON_WB_CP_RPTR_OFFSET, |
78c5560a | 2759 | R600_CP_RB_RPTR, R600_CP_RB_WPTR, |
2e1e6dad | 2760 | RADEON_CP_PACKET2); |
4d75658b AD |
2761 | if (r) |
2762 | return r; | |
5596a9db | 2763 | |
4d75658b AD |
2764 | ring = &rdev->ring[R600_RING_TYPE_DMA_INDEX]; |
2765 | r = radeon_ring_init(rdev, ring, ring->ring_size, R600_WB_DMA_RPTR_OFFSET, | |
2766 | DMA_RB_RPTR, DMA_RB_WPTR, | |
2e1e6dad | 2767 | DMA_PACKET(DMA_PACKET_NOP, 0, 0, 0)); |
3ce0a23d JG |
2768 | if (r) |
2769 | return r; | |
4d75658b | 2770 | |
3ce0a23d JG |
2771 | r = r600_cp_load_microcode(rdev); |
2772 | if (r) | |
2773 | return r; | |
2774 | r = r600_cp_resume(rdev); | |
2775 | if (r) | |
2776 | return r; | |
724c80e1 | 2777 | |
4d75658b AD |
2778 | r = r600_dma_resume(rdev); |
2779 | if (r) | |
2780 | return r; | |
2781 | ||
2898c348 CK |
2782 | r = radeon_ib_pool_init(rdev); |
2783 | if (r) { | |
2784 | dev_err(rdev->dev, "IB initialization failed (%d).\n", r); | |
b15ba512 | 2785 | return r; |
2898c348 | 2786 | } |
b15ba512 | 2787 | |
d4e30ef0 AD |
2788 | r = r600_audio_init(rdev); |
2789 | if (r) { | |
2790 | DRM_ERROR("radeon: audio init failed\n"); | |
2791 | return r; | |
2792 | } | |
2793 | ||
3ce0a23d JG |
2794 | return 0; |
2795 | } | |
2796 | ||
28d52043 DA |
2797 | void r600_vga_set_state(struct radeon_device *rdev, bool state) |
2798 | { | |
2799 | uint32_t temp; | |
2800 | ||
2801 | temp = RREG32(CONFIG_CNTL); | |
2802 | if (state == false) { | |
2803 | temp &= ~(1<<0); | |
2804 | temp |= (1<<1); | |
2805 | } else { | |
2806 | temp &= ~(1<<1); | |
2807 | } | |
2808 | WREG32(CONFIG_CNTL, temp); | |
2809 | } | |
2810 | ||
fc30b8ef DA |
2811 | int r600_resume(struct radeon_device *rdev) |
2812 | { | |
2813 | int r; | |
2814 | ||
1a029b76 JG |
2815 | /* Do not reset GPU before posting, on r600 hw unlike on r500 hw, |
2816 | * posting will perform necessary task to bring back GPU into good | |
2817 | * shape. | |
2818 | */ | |
fc30b8ef | 2819 | /* post card */ |
e7d40b9a | 2820 | atom_asic_init(rdev->mode_info.atom_context); |
fc30b8ef | 2821 | |
b15ba512 | 2822 | rdev->accel_working = true; |
fc30b8ef DA |
2823 | r = r600_startup(rdev); |
2824 | if (r) { | |
2825 | DRM_ERROR("r600 startup failed on resume\n"); | |
6b7746e8 | 2826 | rdev->accel_working = false; |
fc30b8ef DA |
2827 | return r; |
2828 | } | |
2829 | ||
fc30b8ef DA |
2830 | return r; |
2831 | } | |
2832 | ||
3ce0a23d JG |
2833 | int r600_suspend(struct radeon_device *rdev) |
2834 | { | |
38fd2c6f | 2835 | r600_audio_fini(rdev); |
3ce0a23d | 2836 | r600_cp_stop(rdev); |
4d75658b | 2837 | r600_dma_stop(rdev); |
0c45249f | 2838 | r600_irq_suspend(rdev); |
724c80e1 | 2839 | radeon_wb_disable(rdev); |
4aac0473 | 2840 | r600_pcie_gart_disable(rdev); |
6ddddfe7 | 2841 | |
3ce0a23d JG |
2842 | return 0; |
2843 | } | |
2844 | ||
2845 | /* Plan is to move initialization in that function and use | |
2846 | * helper function so that radeon_device_init pretty much | |
2847 | * do nothing more than calling asic specific function. This | |
2848 | * should also allow to remove a bunch of callback function | |
2849 | * like vram_info. | |
2850 | */ | |
2851 | int r600_init(struct radeon_device *rdev) | |
771fe6b9 | 2852 | { |
3ce0a23d | 2853 | int r; |
771fe6b9 | 2854 | |
3ce0a23d JG |
2855 | if (r600_debugfs_mc_info_init(rdev)) { |
2856 | DRM_ERROR("Failed to register debugfs file for mc !\n"); | |
2857 | } | |
3ce0a23d JG |
2858 | /* Read BIOS */ |
2859 | if (!radeon_get_bios(rdev)) { | |
2860 | if (ASIC_IS_AVIVO(rdev)) | |
2861 | return -EINVAL; | |
2862 | } | |
2863 | /* Must be an ATOMBIOS */ | |
e7d40b9a JG |
2864 | if (!rdev->is_atom_bios) { |
2865 | dev_err(rdev->dev, "Expecting atombios for R600 GPU\n"); | |
3ce0a23d | 2866 | return -EINVAL; |
e7d40b9a | 2867 | } |
3ce0a23d JG |
2868 | r = radeon_atombios_init(rdev); |
2869 | if (r) | |
2870 | return r; | |
2871 | /* Post card if necessary */ | |
fd909c37 | 2872 | if (!radeon_card_posted(rdev)) { |
72542d77 DA |
2873 | if (!rdev->bios) { |
2874 | dev_err(rdev->dev, "Card not posted and no BIOS - ignoring\n"); | |
2875 | return -EINVAL; | |
2876 | } | |
3ce0a23d JG |
2877 | DRM_INFO("GPU not posted. posting now...\n"); |
2878 | atom_asic_init(rdev->mode_info.atom_context); | |
2879 | } | |
2880 | /* Initialize scratch registers */ | |
2881 | r600_scratch_init(rdev); | |
2882 | /* Initialize surface registers */ | |
2883 | radeon_surface_init(rdev); | |
7433874e | 2884 | /* Initialize clocks */ |
5e6dde7e | 2885 | radeon_get_clock_info(rdev->ddev); |
3ce0a23d | 2886 | /* Fence driver */ |
30eb77f4 | 2887 | r = radeon_fence_driver_init(rdev); |
3ce0a23d JG |
2888 | if (r) |
2889 | return r; | |
700a0cc0 JG |
2890 | if (rdev->flags & RADEON_IS_AGP) { |
2891 | r = radeon_agp_init(rdev); | |
2892 | if (r) | |
2893 | radeon_agp_disable(rdev); | |
2894 | } | |
3ce0a23d | 2895 | r = r600_mc_init(rdev); |
b574f251 | 2896 | if (r) |
3ce0a23d | 2897 | return r; |
3ce0a23d | 2898 | /* Memory manager */ |
4c788679 | 2899 | r = radeon_bo_init(rdev); |
3ce0a23d JG |
2900 | if (r) |
2901 | return r; | |
d8f60cfc | 2902 | |
e32eb50d CK |
2903 | rdev->ring[RADEON_RING_TYPE_GFX_INDEX].ring_obj = NULL; |
2904 | r600_ring_init(rdev, &rdev->ring[RADEON_RING_TYPE_GFX_INDEX], 1024 * 1024); | |
3ce0a23d | 2905 | |
4d75658b AD |
2906 | rdev->ring[R600_RING_TYPE_DMA_INDEX].ring_obj = NULL; |
2907 | r600_ring_init(rdev, &rdev->ring[R600_RING_TYPE_DMA_INDEX], 64 * 1024); | |
2908 | ||
d8f60cfc AD |
2909 | rdev->ih.ring_obj = NULL; |
2910 | r600_ih_ring_init(rdev, 64 * 1024); | |
3ce0a23d | 2911 | |
4aac0473 JG |
2912 | r = r600_pcie_gart_init(rdev); |
2913 | if (r) | |
2914 | return r; | |
2915 | ||
779720a3 | 2916 | rdev->accel_working = true; |
fc30b8ef | 2917 | r = r600_startup(rdev); |
3ce0a23d | 2918 | if (r) { |
655efd3d JG |
2919 | dev_err(rdev->dev, "disabling GPU acceleration\n"); |
2920 | r600_cp_fini(rdev); | |
4d75658b | 2921 | r600_dma_fini(rdev); |
655efd3d | 2922 | r600_irq_fini(rdev); |
724c80e1 | 2923 | radeon_wb_fini(rdev); |
2898c348 | 2924 | radeon_ib_pool_fini(rdev); |
655efd3d | 2925 | radeon_irq_kms_fini(rdev); |
75c81298 | 2926 | r600_pcie_gart_fini(rdev); |
733289c2 | 2927 | rdev->accel_working = false; |
3ce0a23d | 2928 | } |
dafc3bd5 | 2929 | |
3ce0a23d JG |
2930 | return 0; |
2931 | } | |
2932 | ||
2933 | void r600_fini(struct radeon_device *rdev) | |
2934 | { | |
dafc3bd5 | 2935 | r600_audio_fini(rdev); |
655efd3d | 2936 | r600_cp_fini(rdev); |
4d75658b | 2937 | r600_dma_fini(rdev); |
d8f60cfc | 2938 | r600_irq_fini(rdev); |
724c80e1 | 2939 | radeon_wb_fini(rdev); |
2898c348 | 2940 | radeon_ib_pool_fini(rdev); |
d8f60cfc | 2941 | radeon_irq_kms_fini(rdev); |
4aac0473 | 2942 | r600_pcie_gart_fini(rdev); |
16cdf04d | 2943 | r600_vram_scratch_fini(rdev); |
655efd3d | 2944 | radeon_agp_fini(rdev); |
3ce0a23d JG |
2945 | radeon_gem_fini(rdev); |
2946 | radeon_fence_driver_fini(rdev); | |
4c788679 | 2947 | radeon_bo_fini(rdev); |
e7d40b9a | 2948 | radeon_atombios_fini(rdev); |
3ce0a23d JG |
2949 | kfree(rdev->bios); |
2950 | rdev->bios = NULL; | |
3ce0a23d JG |
2951 | } |
2952 | ||
2953 | ||
2954 | /* | |
2955 | * CS stuff | |
2956 | */ | |
2957 | void r600_ring_ib_execute(struct radeon_device *rdev, struct radeon_ib *ib) | |
2958 | { | |
876dc9f3 | 2959 | struct radeon_ring *ring = &rdev->ring[ib->ring]; |
89d35807 | 2960 | u32 next_rptr; |
7b1f2485 | 2961 | |
45df6803 | 2962 | if (ring->rptr_save_reg) { |
89d35807 | 2963 | next_rptr = ring->wptr + 3 + 4; |
45df6803 CK |
2964 | radeon_ring_write(ring, PACKET3(PACKET3_SET_CONFIG_REG, 1)); |
2965 | radeon_ring_write(ring, ((ring->rptr_save_reg - | |
2966 | PACKET3_SET_CONFIG_REG_OFFSET) >> 2)); | |
2967 | radeon_ring_write(ring, next_rptr); | |
89d35807 AD |
2968 | } else if (rdev->wb.enabled) { |
2969 | next_rptr = ring->wptr + 5 + 4; | |
2970 | radeon_ring_write(ring, PACKET3(PACKET3_MEM_WRITE, 3)); | |
2971 | radeon_ring_write(ring, ring->next_rptr_gpu_addr & 0xfffffffc); | |
2972 | radeon_ring_write(ring, (upper_32_bits(ring->next_rptr_gpu_addr) & 0xff) | (1 << 18)); | |
2973 | radeon_ring_write(ring, next_rptr); | |
2974 | radeon_ring_write(ring, 0); | |
45df6803 CK |
2975 | } |
2976 | ||
e32eb50d CK |
2977 | radeon_ring_write(ring, PACKET3(PACKET3_INDIRECT_BUFFER, 2)); |
2978 | radeon_ring_write(ring, | |
4eace7fd CC |
2979 | #ifdef __BIG_ENDIAN |
2980 | (2 << 0) | | |
2981 | #endif | |
2982 | (ib->gpu_addr & 0xFFFFFFFC)); | |
e32eb50d CK |
2983 | radeon_ring_write(ring, upper_32_bits(ib->gpu_addr) & 0xFF); |
2984 | radeon_ring_write(ring, ib->length_dw); | |
3ce0a23d JG |
2985 | } |
2986 | ||
f712812e | 2987 | int r600_ib_test(struct radeon_device *rdev, struct radeon_ring *ring) |
3ce0a23d | 2988 | { |
f2e39221 | 2989 | struct radeon_ib ib; |
3ce0a23d JG |
2990 | uint32_t scratch; |
2991 | uint32_t tmp = 0; | |
2992 | unsigned i; | |
2993 | int r; | |
2994 | ||
2995 | r = radeon_scratch_get(rdev, &scratch); | |
2996 | if (r) { | |
2997 | DRM_ERROR("radeon: failed to get scratch reg (%d).\n", r); | |
2998 | return r; | |
2999 | } | |
3000 | WREG32(scratch, 0xCAFEDEAD); | |
4bf3dd92 | 3001 | r = radeon_ib_get(rdev, ring->idx, &ib, NULL, 256); |
3ce0a23d JG |
3002 | if (r) { |
3003 | DRM_ERROR("radeon: failed to get ib (%d).\n", r); | |
af026c5b | 3004 | goto free_scratch; |
3ce0a23d | 3005 | } |
f2e39221 JG |
3006 | ib.ptr[0] = PACKET3(PACKET3_SET_CONFIG_REG, 1); |
3007 | ib.ptr[1] = ((scratch - PACKET3_SET_CONFIG_REG_OFFSET) >> 2); | |
3008 | ib.ptr[2] = 0xDEADBEEF; | |
3009 | ib.length_dw = 3; | |
4ef72566 | 3010 | r = radeon_ib_schedule(rdev, &ib, NULL); |
3ce0a23d | 3011 | if (r) { |
3ce0a23d | 3012 | DRM_ERROR("radeon: failed to schedule ib (%d).\n", r); |
af026c5b | 3013 | goto free_ib; |
3ce0a23d | 3014 | } |
f2e39221 | 3015 | r = radeon_fence_wait(ib.fence, false); |
3ce0a23d JG |
3016 | if (r) { |
3017 | DRM_ERROR("radeon: fence wait failed (%d).\n", r); | |
af026c5b | 3018 | goto free_ib; |
3ce0a23d JG |
3019 | } |
3020 | for (i = 0; i < rdev->usec_timeout; i++) { | |
3021 | tmp = RREG32(scratch); | |
3022 | if (tmp == 0xDEADBEEF) | |
3023 | break; | |
3024 | DRM_UDELAY(1); | |
3025 | } | |
3026 | if (i < rdev->usec_timeout) { | |
f2e39221 | 3027 | DRM_INFO("ib test on ring %d succeeded in %u usecs\n", ib.fence->ring, i); |
3ce0a23d | 3028 | } else { |
4417d7f6 | 3029 | DRM_ERROR("radeon: ib test failed (scratch(0x%04X)=0x%08X)\n", |
3ce0a23d JG |
3030 | scratch, tmp); |
3031 | r = -EINVAL; | |
3032 | } | |
af026c5b | 3033 | free_ib: |
3ce0a23d | 3034 | radeon_ib_free(rdev, &ib); |
af026c5b MD |
3035 | free_scratch: |
3036 | radeon_scratch_free(rdev, scratch); | |
771fe6b9 JG |
3037 | return r; |
3038 | } | |
3039 | ||
d8f60cfc AD |
3040 | /* |
3041 | * Interrupts | |
3042 | * | |
3043 | * Interrupts use a ring buffer on r6xx/r7xx hardware. It works pretty | |
3044 | * the same as the CP ring buffer, but in reverse. Rather than the CPU | |
3045 | * writing to the ring and the GPU consuming, the GPU writes to the ring | |
3046 | * and host consumes. As the host irq handler processes interrupts, it | |
3047 | * increments the rptr. When the rptr catches up with the wptr, all the | |
3048 | * current interrupts have been processed. | |
3049 | */ | |
3050 | ||
3051 | void r600_ih_ring_init(struct radeon_device *rdev, unsigned ring_size) | |
3052 | { | |
3053 | u32 rb_bufsz; | |
3054 | ||
3055 | /* Align ring size */ | |
b72a8925 | 3056 | rb_bufsz = order_base_2(ring_size / 4); |
d8f60cfc AD |
3057 | ring_size = (1 << rb_bufsz) * 4; |
3058 | rdev->ih.ring_size = ring_size; | |
0c45249f JG |
3059 | rdev->ih.ptr_mask = rdev->ih.ring_size - 1; |
3060 | rdev->ih.rptr = 0; | |
d8f60cfc AD |
3061 | } |
3062 | ||
25a857fb | 3063 | int r600_ih_ring_alloc(struct radeon_device *rdev) |
d8f60cfc AD |
3064 | { |
3065 | int r; | |
3066 | ||
d8f60cfc AD |
3067 | /* Allocate ring buffer */ |
3068 | if (rdev->ih.ring_obj == NULL) { | |
441921d5 | 3069 | r = radeon_bo_create(rdev, rdev->ih.ring_size, |
268b2510 | 3070 | PAGE_SIZE, true, |
4c788679 | 3071 | RADEON_GEM_DOMAIN_GTT, |
40f5cf99 | 3072 | NULL, &rdev->ih.ring_obj); |
d8f60cfc AD |
3073 | if (r) { |
3074 | DRM_ERROR("radeon: failed to create ih ring buffer (%d).\n", r); | |
3075 | return r; | |
3076 | } | |
4c788679 JG |
3077 | r = radeon_bo_reserve(rdev->ih.ring_obj, false); |
3078 | if (unlikely(r != 0)) | |
3079 | return r; | |
3080 | r = radeon_bo_pin(rdev->ih.ring_obj, | |
3081 | RADEON_GEM_DOMAIN_GTT, | |
3082 | &rdev->ih.gpu_addr); | |
d8f60cfc | 3083 | if (r) { |
4c788679 | 3084 | radeon_bo_unreserve(rdev->ih.ring_obj); |
d8f60cfc AD |
3085 | DRM_ERROR("radeon: failed to pin ih ring buffer (%d).\n", r); |
3086 | return r; | |
3087 | } | |
4c788679 JG |
3088 | r = radeon_bo_kmap(rdev->ih.ring_obj, |
3089 | (void **)&rdev->ih.ring); | |
3090 | radeon_bo_unreserve(rdev->ih.ring_obj); | |
d8f60cfc AD |
3091 | if (r) { |
3092 | DRM_ERROR("radeon: failed to map ih ring buffer (%d).\n", r); | |
3093 | return r; | |
3094 | } | |
3095 | } | |
d8f60cfc AD |
3096 | return 0; |
3097 | } | |
3098 | ||
25a857fb | 3099 | void r600_ih_ring_fini(struct radeon_device *rdev) |
d8f60cfc | 3100 | { |
4c788679 | 3101 | int r; |
d8f60cfc | 3102 | if (rdev->ih.ring_obj) { |
4c788679 JG |
3103 | r = radeon_bo_reserve(rdev->ih.ring_obj, false); |
3104 | if (likely(r == 0)) { | |
3105 | radeon_bo_kunmap(rdev->ih.ring_obj); | |
3106 | radeon_bo_unpin(rdev->ih.ring_obj); | |
3107 | radeon_bo_unreserve(rdev->ih.ring_obj); | |
3108 | } | |
3109 | radeon_bo_unref(&rdev->ih.ring_obj); | |
d8f60cfc AD |
3110 | rdev->ih.ring = NULL; |
3111 | rdev->ih.ring_obj = NULL; | |
3112 | } | |
3113 | } | |
3114 | ||
45f9a39b | 3115 | void r600_rlc_stop(struct radeon_device *rdev) |
d8f60cfc AD |
3116 | { |
3117 | ||
45f9a39b AD |
3118 | if ((rdev->family >= CHIP_RV770) && |
3119 | (rdev->family <= CHIP_RV740)) { | |
d8f60cfc AD |
3120 | /* r7xx asics need to soft reset RLC before halting */ |
3121 | WREG32(SRBM_SOFT_RESET, SOFT_RESET_RLC); | |
3122 | RREG32(SRBM_SOFT_RESET); | |
4de833c3 | 3123 | mdelay(15); |
d8f60cfc AD |
3124 | WREG32(SRBM_SOFT_RESET, 0); |
3125 | RREG32(SRBM_SOFT_RESET); | |
3126 | } | |
3127 | ||
3128 | WREG32(RLC_CNTL, 0); | |
3129 | } | |
3130 | ||
3131 | static void r600_rlc_start(struct radeon_device *rdev) | |
3132 | { | |
3133 | WREG32(RLC_CNTL, RLC_ENABLE); | |
3134 | } | |
3135 | ||
2948f5e6 | 3136 | static int r600_rlc_resume(struct radeon_device *rdev) |
d8f60cfc AD |
3137 | { |
3138 | u32 i; | |
3139 | const __be32 *fw_data; | |
3140 | ||
3141 | if (!rdev->rlc_fw) | |
3142 | return -EINVAL; | |
3143 | ||
3144 | r600_rlc_stop(rdev); | |
3145 | ||
d8f60cfc | 3146 | WREG32(RLC_HB_CNTL, 0); |
c420c745 | 3147 | |
2948f5e6 AD |
3148 | WREG32(RLC_HB_BASE, 0); |
3149 | WREG32(RLC_HB_RPTR, 0); | |
3150 | WREG32(RLC_HB_WPTR, 0); | |
3151 | WREG32(RLC_HB_WPTR_LSB_ADDR, 0); | |
3152 | WREG32(RLC_HB_WPTR_MSB_ADDR, 0); | |
d8f60cfc AD |
3153 | WREG32(RLC_MC_CNTL, 0); |
3154 | WREG32(RLC_UCODE_CNTL, 0); | |
3155 | ||
3156 | fw_data = (const __be32 *)rdev->rlc_fw->data; | |
2948f5e6 | 3157 | if (rdev->family >= CHIP_RV770) { |
d8f60cfc AD |
3158 | for (i = 0; i < R700_RLC_UCODE_SIZE; i++) { |
3159 | WREG32(RLC_UCODE_ADDR, i); | |
3160 | WREG32(RLC_UCODE_DATA, be32_to_cpup(fw_data++)); | |
3161 | } | |
3162 | } else { | |
138e4e16 | 3163 | for (i = 0; i < R600_RLC_UCODE_SIZE; i++) { |
d8f60cfc AD |
3164 | WREG32(RLC_UCODE_ADDR, i); |
3165 | WREG32(RLC_UCODE_DATA, be32_to_cpup(fw_data++)); | |
3166 | } | |
3167 | } | |
3168 | WREG32(RLC_UCODE_ADDR, 0); | |
3169 | ||
3170 | r600_rlc_start(rdev); | |
3171 | ||
3172 | return 0; | |
3173 | } | |
3174 | ||
3175 | static void r600_enable_interrupts(struct radeon_device *rdev) | |
3176 | { | |
3177 | u32 ih_cntl = RREG32(IH_CNTL); | |
3178 | u32 ih_rb_cntl = RREG32(IH_RB_CNTL); | |
3179 | ||
3180 | ih_cntl |= ENABLE_INTR; | |
3181 | ih_rb_cntl |= IH_RB_ENABLE; | |
3182 | WREG32(IH_CNTL, ih_cntl); | |
3183 | WREG32(IH_RB_CNTL, ih_rb_cntl); | |
3184 | rdev->ih.enabled = true; | |
3185 | } | |
3186 | ||
45f9a39b | 3187 | void r600_disable_interrupts(struct radeon_device *rdev) |
d8f60cfc AD |
3188 | { |
3189 | u32 ih_rb_cntl = RREG32(IH_RB_CNTL); | |
3190 | u32 ih_cntl = RREG32(IH_CNTL); | |
3191 | ||
3192 | ih_rb_cntl &= ~IH_RB_ENABLE; | |
3193 | ih_cntl &= ~ENABLE_INTR; | |
3194 | WREG32(IH_RB_CNTL, ih_rb_cntl); | |
3195 | WREG32(IH_CNTL, ih_cntl); | |
3196 | /* set rptr, wptr to 0 */ | |
3197 | WREG32(IH_RB_RPTR, 0); | |
3198 | WREG32(IH_RB_WPTR, 0); | |
3199 | rdev->ih.enabled = false; | |
d8f60cfc AD |
3200 | rdev->ih.rptr = 0; |
3201 | } | |
3202 | ||
e0df1ac5 AD |
3203 | static void r600_disable_interrupt_state(struct radeon_device *rdev) |
3204 | { | |
3205 | u32 tmp; | |
3206 | ||
3555e53b | 3207 | WREG32(CP_INT_CNTL, CNTX_BUSY_INT_ENABLE | CNTX_EMPTY_INT_ENABLE); |
4d75658b AD |
3208 | tmp = RREG32(DMA_CNTL) & ~TRAP_ENABLE; |
3209 | WREG32(DMA_CNTL, tmp); | |
e0df1ac5 AD |
3210 | WREG32(GRBM_INT_CNTL, 0); |
3211 | WREG32(DxMODE_INT_MASK, 0); | |
6f34be50 AD |
3212 | WREG32(D1GRPH_INTERRUPT_CONTROL, 0); |
3213 | WREG32(D2GRPH_INTERRUPT_CONTROL, 0); | |
e0df1ac5 AD |
3214 | if (ASIC_IS_DCE3(rdev)) { |
3215 | WREG32(DCE3_DACA_AUTODETECT_INT_CONTROL, 0); | |
3216 | WREG32(DCE3_DACB_AUTODETECT_INT_CONTROL, 0); | |
3217 | tmp = RREG32(DC_HPD1_INT_CONTROL) & DC_HPDx_INT_POLARITY; | |
3218 | WREG32(DC_HPD1_INT_CONTROL, tmp); | |
3219 | tmp = RREG32(DC_HPD2_INT_CONTROL) & DC_HPDx_INT_POLARITY; | |
3220 | WREG32(DC_HPD2_INT_CONTROL, tmp); | |
3221 | tmp = RREG32(DC_HPD3_INT_CONTROL) & DC_HPDx_INT_POLARITY; | |
3222 | WREG32(DC_HPD3_INT_CONTROL, tmp); | |
3223 | tmp = RREG32(DC_HPD4_INT_CONTROL) & DC_HPDx_INT_POLARITY; | |
3224 | WREG32(DC_HPD4_INT_CONTROL, tmp); | |
3225 | if (ASIC_IS_DCE32(rdev)) { | |
3226 | tmp = RREG32(DC_HPD5_INT_CONTROL) & DC_HPDx_INT_POLARITY; | |
5898b1f3 | 3227 | WREG32(DC_HPD5_INT_CONTROL, tmp); |
e0df1ac5 | 3228 | tmp = RREG32(DC_HPD6_INT_CONTROL) & DC_HPDx_INT_POLARITY; |
5898b1f3 | 3229 | WREG32(DC_HPD6_INT_CONTROL, tmp); |
c6543a6e RM |
3230 | tmp = RREG32(AFMT_AUDIO_PACKET_CONTROL + DCE3_HDMI_OFFSET0) & ~HDMI0_AZ_FORMAT_WTRIG_MASK; |
3231 | WREG32(AFMT_AUDIO_PACKET_CONTROL + DCE3_HDMI_OFFSET0, tmp); | |
3232 | tmp = RREG32(AFMT_AUDIO_PACKET_CONTROL + DCE3_HDMI_OFFSET1) & ~HDMI0_AZ_FORMAT_WTRIG_MASK; | |
3233 | WREG32(AFMT_AUDIO_PACKET_CONTROL + DCE3_HDMI_OFFSET1, tmp); | |
f122c610 AD |
3234 | } else { |
3235 | tmp = RREG32(HDMI0_AUDIO_PACKET_CONTROL) & ~HDMI0_AZ_FORMAT_WTRIG_MASK; | |
3236 | WREG32(HDMI0_AUDIO_PACKET_CONTROL, tmp); | |
3237 | tmp = RREG32(DCE3_HDMI1_AUDIO_PACKET_CONTROL) & ~HDMI0_AZ_FORMAT_WTRIG_MASK; | |
3238 | WREG32(DCE3_HDMI1_AUDIO_PACKET_CONTROL, tmp); | |
e0df1ac5 AD |
3239 | } |
3240 | } else { | |
3241 | WREG32(DACA_AUTODETECT_INT_CONTROL, 0); | |
3242 | WREG32(DACB_AUTODETECT_INT_CONTROL, 0); | |
3243 | tmp = RREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL) & DC_HOT_PLUG_DETECTx_INT_POLARITY; | |
5898b1f3 | 3244 | WREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL, tmp); |
e0df1ac5 | 3245 | tmp = RREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL) & DC_HOT_PLUG_DETECTx_INT_POLARITY; |
5898b1f3 | 3246 | WREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL, tmp); |
e0df1ac5 | 3247 | tmp = RREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL) & DC_HOT_PLUG_DETECTx_INT_POLARITY; |
5898b1f3 | 3248 | WREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL, tmp); |
f122c610 AD |
3249 | tmp = RREG32(HDMI0_AUDIO_PACKET_CONTROL) & ~HDMI0_AZ_FORMAT_WTRIG_MASK; |
3250 | WREG32(HDMI0_AUDIO_PACKET_CONTROL, tmp); | |
3251 | tmp = RREG32(HDMI1_AUDIO_PACKET_CONTROL) & ~HDMI0_AZ_FORMAT_WTRIG_MASK; | |
3252 | WREG32(HDMI1_AUDIO_PACKET_CONTROL, tmp); | |
e0df1ac5 AD |
3253 | } |
3254 | } | |
3255 | ||
d8f60cfc AD |
3256 | int r600_irq_init(struct radeon_device *rdev) |
3257 | { | |
3258 | int ret = 0; | |
3259 | int rb_bufsz; | |
3260 | u32 interrupt_cntl, ih_cntl, ih_rb_cntl; | |
3261 | ||
3262 | /* allocate ring */ | |
0c45249f | 3263 | ret = r600_ih_ring_alloc(rdev); |
d8f60cfc AD |
3264 | if (ret) |
3265 | return ret; | |
3266 | ||
3267 | /* disable irqs */ | |
3268 | r600_disable_interrupts(rdev); | |
3269 | ||
3270 | /* init rlc */ | |
2948f5e6 AD |
3271 | if (rdev->family >= CHIP_CEDAR) |
3272 | ret = evergreen_rlc_resume(rdev); | |
3273 | else | |
3274 | ret = r600_rlc_resume(rdev); | |
d8f60cfc AD |
3275 | if (ret) { |
3276 | r600_ih_ring_fini(rdev); | |
3277 | return ret; | |
3278 | } | |
3279 | ||
3280 | /* setup interrupt control */ | |
3281 | /* set dummy read address to ring address */ | |
3282 | WREG32(INTERRUPT_CNTL2, rdev->ih.gpu_addr >> 8); | |
3283 | interrupt_cntl = RREG32(INTERRUPT_CNTL); | |
3284 | /* IH_DUMMY_RD_OVERRIDE=0 - dummy read disabled with msi, enabled without msi | |
3285 | * IH_DUMMY_RD_OVERRIDE=1 - dummy read controlled by IH_DUMMY_RD_EN | |
3286 | */ | |
3287 | interrupt_cntl &= ~IH_DUMMY_RD_OVERRIDE; | |
3288 | /* IH_REQ_NONSNOOP_EN=1 if ring is in non-cacheable memory, e.g., vram */ | |
3289 | interrupt_cntl &= ~IH_REQ_NONSNOOP_EN; | |
3290 | WREG32(INTERRUPT_CNTL, interrupt_cntl); | |
3291 | ||
3292 | WREG32(IH_RB_BASE, rdev->ih.gpu_addr >> 8); | |
b72a8925 | 3293 | rb_bufsz = order_base_2(rdev->ih.ring_size / 4); |
d8f60cfc AD |
3294 | |
3295 | ih_rb_cntl = (IH_WPTR_OVERFLOW_ENABLE | | |
3296 | IH_WPTR_OVERFLOW_CLEAR | | |
3297 | (rb_bufsz << 1)); | |
724c80e1 AD |
3298 | |
3299 | if (rdev->wb.enabled) | |
3300 | ih_rb_cntl |= IH_WPTR_WRITEBACK_ENABLE; | |
3301 | ||
3302 | /* set the writeback address whether it's enabled or not */ | |
3303 | WREG32(IH_RB_WPTR_ADDR_LO, (rdev->wb.gpu_addr + R600_WB_IH_WPTR_OFFSET) & 0xFFFFFFFC); | |
3304 | WREG32(IH_RB_WPTR_ADDR_HI, upper_32_bits(rdev->wb.gpu_addr + R600_WB_IH_WPTR_OFFSET) & 0xFF); | |
d8f60cfc AD |
3305 | |
3306 | WREG32(IH_RB_CNTL, ih_rb_cntl); | |
3307 | ||
3308 | /* set rptr, wptr to 0 */ | |
3309 | WREG32(IH_RB_RPTR, 0); | |
3310 | WREG32(IH_RB_WPTR, 0); | |
3311 | ||
3312 | /* Default settings for IH_CNTL (disabled at first) */ | |
3313 | ih_cntl = MC_WRREQ_CREDIT(0x10) | MC_WR_CLEAN_CNT(0x10); | |
3314 | /* RPTR_REARM only works if msi's are enabled */ | |
3315 | if (rdev->msi_enabled) | |
3316 | ih_cntl |= RPTR_REARM; | |
d8f60cfc AD |
3317 | WREG32(IH_CNTL, ih_cntl); |
3318 | ||
3319 | /* force the active interrupt state to all disabled */ | |
45f9a39b AD |
3320 | if (rdev->family >= CHIP_CEDAR) |
3321 | evergreen_disable_interrupt_state(rdev); | |
3322 | else | |
3323 | r600_disable_interrupt_state(rdev); | |
d8f60cfc | 3324 | |
2099810f DA |
3325 | /* at this point everything should be setup correctly to enable master */ |
3326 | pci_set_master(rdev->pdev); | |
3327 | ||
d8f60cfc AD |
3328 | /* enable irqs */ |
3329 | r600_enable_interrupts(rdev); | |
3330 | ||
3331 | return ret; | |
3332 | } | |
3333 | ||
0c45249f | 3334 | void r600_irq_suspend(struct radeon_device *rdev) |
d8f60cfc | 3335 | { |
45f9a39b | 3336 | r600_irq_disable(rdev); |
d8f60cfc | 3337 | r600_rlc_stop(rdev); |
0c45249f JG |
3338 | } |
3339 | ||
3340 | void r600_irq_fini(struct radeon_device *rdev) | |
3341 | { | |
3342 | r600_irq_suspend(rdev); | |
d8f60cfc AD |
3343 | r600_ih_ring_fini(rdev); |
3344 | } | |
3345 | ||
3346 | int r600_irq_set(struct radeon_device *rdev) | |
3347 | { | |
e0df1ac5 AD |
3348 | u32 cp_int_cntl = CNTX_BUSY_INT_ENABLE | CNTX_EMPTY_INT_ENABLE; |
3349 | u32 mode_int = 0; | |
3350 | u32 hpd1, hpd2, hpd3, hpd4 = 0, hpd5 = 0, hpd6 = 0; | |
2031f77c | 3351 | u32 grbm_int_cntl = 0; |
f122c610 | 3352 | u32 hdmi0, hdmi1; |
6f34be50 | 3353 | u32 d1grph = 0, d2grph = 0; |
4d75658b | 3354 | u32 dma_cntl; |
4a6369e9 | 3355 | u32 thermal_int = 0; |
d8f60cfc | 3356 | |
003e69f9 | 3357 | if (!rdev->irq.installed) { |
fce7d61b | 3358 | WARN(1, "Can't enable IRQ/MSI because no handler is installed\n"); |
003e69f9 JG |
3359 | return -EINVAL; |
3360 | } | |
d8f60cfc | 3361 | /* don't enable anything if the ih is disabled */ |
79c2bbc5 JG |
3362 | if (!rdev->ih.enabled) { |
3363 | r600_disable_interrupts(rdev); | |
3364 | /* force the active interrupt state to all disabled */ | |
3365 | r600_disable_interrupt_state(rdev); | |
d8f60cfc | 3366 | return 0; |
79c2bbc5 | 3367 | } |
d8f60cfc | 3368 | |
e0df1ac5 AD |
3369 | if (ASIC_IS_DCE3(rdev)) { |
3370 | hpd1 = RREG32(DC_HPD1_INT_CONTROL) & ~DC_HPDx_INT_EN; | |
3371 | hpd2 = RREG32(DC_HPD2_INT_CONTROL) & ~DC_HPDx_INT_EN; | |
3372 | hpd3 = RREG32(DC_HPD3_INT_CONTROL) & ~DC_HPDx_INT_EN; | |
3373 | hpd4 = RREG32(DC_HPD4_INT_CONTROL) & ~DC_HPDx_INT_EN; | |
3374 | if (ASIC_IS_DCE32(rdev)) { | |
3375 | hpd5 = RREG32(DC_HPD5_INT_CONTROL) & ~DC_HPDx_INT_EN; | |
3376 | hpd6 = RREG32(DC_HPD6_INT_CONTROL) & ~DC_HPDx_INT_EN; | |
c6543a6e RM |
3377 | hdmi0 = RREG32(AFMT_AUDIO_PACKET_CONTROL + DCE3_HDMI_OFFSET0) & ~AFMT_AZ_FORMAT_WTRIG_MASK; |
3378 | hdmi1 = RREG32(AFMT_AUDIO_PACKET_CONTROL + DCE3_HDMI_OFFSET1) & ~AFMT_AZ_FORMAT_WTRIG_MASK; | |
f122c610 AD |
3379 | } else { |
3380 | hdmi0 = RREG32(HDMI0_AUDIO_PACKET_CONTROL) & ~HDMI0_AZ_FORMAT_WTRIG_MASK; | |
3381 | hdmi1 = RREG32(DCE3_HDMI1_AUDIO_PACKET_CONTROL) & ~HDMI0_AZ_FORMAT_WTRIG_MASK; | |
e0df1ac5 AD |
3382 | } |
3383 | } else { | |
3384 | hpd1 = RREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL) & ~DC_HPDx_INT_EN; | |
3385 | hpd2 = RREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL) & ~DC_HPDx_INT_EN; | |
3386 | hpd3 = RREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL) & ~DC_HPDx_INT_EN; | |
f122c610 AD |
3387 | hdmi0 = RREG32(HDMI0_AUDIO_PACKET_CONTROL) & ~HDMI0_AZ_FORMAT_WTRIG_MASK; |
3388 | hdmi1 = RREG32(HDMI1_AUDIO_PACKET_CONTROL) & ~HDMI0_AZ_FORMAT_WTRIG_MASK; | |
e0df1ac5 | 3389 | } |
4a6369e9 | 3390 | |
4d75658b | 3391 | dma_cntl = RREG32(DMA_CNTL) & ~TRAP_ENABLE; |
e0df1ac5 | 3392 | |
4a6369e9 AD |
3393 | if ((rdev->family > CHIP_R600) && (rdev->family < CHIP_RV770)) { |
3394 | thermal_int = RREG32(CG_THERMAL_INT) & | |
3395 | ~(THERM_INT_MASK_HIGH | THERM_INT_MASK_LOW); | |
66229b20 AD |
3396 | } else if (rdev->family >= CHIP_RV770) { |
3397 | thermal_int = RREG32(RV770_CG_THERMAL_INT) & | |
3398 | ~(THERM_INT_MASK_HIGH | THERM_INT_MASK_LOW); | |
3399 | } | |
3400 | if (rdev->irq.dpm_thermal) { | |
3401 | DRM_DEBUG("dpm thermal\n"); | |
3402 | thermal_int |= THERM_INT_MASK_HIGH | THERM_INT_MASK_LOW; | |
4a6369e9 AD |
3403 | } |
3404 | ||
736fc37f | 3405 | if (atomic_read(&rdev->irq.ring_int[RADEON_RING_TYPE_GFX_INDEX])) { |
d8f60cfc AD |
3406 | DRM_DEBUG("r600_irq_set: sw int\n"); |
3407 | cp_int_cntl |= RB_INT_ENABLE; | |
d0f8a854 | 3408 | cp_int_cntl |= TIME_STAMP_INT_ENABLE; |
d8f60cfc | 3409 | } |
4d75658b AD |
3410 | |
3411 | if (atomic_read(&rdev->irq.ring_int[R600_RING_TYPE_DMA_INDEX])) { | |
3412 | DRM_DEBUG("r600_irq_set: sw int dma\n"); | |
3413 | dma_cntl |= TRAP_ENABLE; | |
3414 | } | |
3415 | ||
6f34be50 | 3416 | if (rdev->irq.crtc_vblank_int[0] || |
736fc37f | 3417 | atomic_read(&rdev->irq.pflip[0])) { |
d8f60cfc AD |
3418 | DRM_DEBUG("r600_irq_set: vblank 0\n"); |
3419 | mode_int |= D1MODE_VBLANK_INT_MASK; | |
3420 | } | |
6f34be50 | 3421 | if (rdev->irq.crtc_vblank_int[1] || |
736fc37f | 3422 | atomic_read(&rdev->irq.pflip[1])) { |
d8f60cfc AD |
3423 | DRM_DEBUG("r600_irq_set: vblank 1\n"); |
3424 | mode_int |= D2MODE_VBLANK_INT_MASK; | |
3425 | } | |
e0df1ac5 AD |
3426 | if (rdev->irq.hpd[0]) { |
3427 | DRM_DEBUG("r600_irq_set: hpd 1\n"); | |
3428 | hpd1 |= DC_HPDx_INT_EN; | |
3429 | } | |
3430 | if (rdev->irq.hpd[1]) { | |
3431 | DRM_DEBUG("r600_irq_set: hpd 2\n"); | |
3432 | hpd2 |= DC_HPDx_INT_EN; | |
3433 | } | |
3434 | if (rdev->irq.hpd[2]) { | |
3435 | DRM_DEBUG("r600_irq_set: hpd 3\n"); | |
3436 | hpd3 |= DC_HPDx_INT_EN; | |
3437 | } | |
3438 | if (rdev->irq.hpd[3]) { | |
3439 | DRM_DEBUG("r600_irq_set: hpd 4\n"); | |
3440 | hpd4 |= DC_HPDx_INT_EN; | |
3441 | } | |
3442 | if (rdev->irq.hpd[4]) { | |
3443 | DRM_DEBUG("r600_irq_set: hpd 5\n"); | |
3444 | hpd5 |= DC_HPDx_INT_EN; | |
3445 | } | |
3446 | if (rdev->irq.hpd[5]) { | |
3447 | DRM_DEBUG("r600_irq_set: hpd 6\n"); | |
3448 | hpd6 |= DC_HPDx_INT_EN; | |
3449 | } | |
f122c610 AD |
3450 | if (rdev->irq.afmt[0]) { |
3451 | DRM_DEBUG("r600_irq_set: hdmi 0\n"); | |
3452 | hdmi0 |= HDMI0_AZ_FORMAT_WTRIG_MASK; | |
f2594933 | 3453 | } |
f122c610 AD |
3454 | if (rdev->irq.afmt[1]) { |
3455 | DRM_DEBUG("r600_irq_set: hdmi 0\n"); | |
3456 | hdmi1 |= HDMI0_AZ_FORMAT_WTRIG_MASK; | |
f2594933 | 3457 | } |
d8f60cfc AD |
3458 | |
3459 | WREG32(CP_INT_CNTL, cp_int_cntl); | |
4d75658b | 3460 | WREG32(DMA_CNTL, dma_cntl); |
d8f60cfc | 3461 | WREG32(DxMODE_INT_MASK, mode_int); |
6f34be50 AD |
3462 | WREG32(D1GRPH_INTERRUPT_CONTROL, d1grph); |
3463 | WREG32(D2GRPH_INTERRUPT_CONTROL, d2grph); | |
2031f77c | 3464 | WREG32(GRBM_INT_CNTL, grbm_int_cntl); |
e0df1ac5 AD |
3465 | if (ASIC_IS_DCE3(rdev)) { |
3466 | WREG32(DC_HPD1_INT_CONTROL, hpd1); | |
3467 | WREG32(DC_HPD2_INT_CONTROL, hpd2); | |
3468 | WREG32(DC_HPD3_INT_CONTROL, hpd3); | |
3469 | WREG32(DC_HPD4_INT_CONTROL, hpd4); | |
3470 | if (ASIC_IS_DCE32(rdev)) { | |
3471 | WREG32(DC_HPD5_INT_CONTROL, hpd5); | |
3472 | WREG32(DC_HPD6_INT_CONTROL, hpd6); | |
c6543a6e RM |
3473 | WREG32(AFMT_AUDIO_PACKET_CONTROL + DCE3_HDMI_OFFSET0, hdmi0); |
3474 | WREG32(AFMT_AUDIO_PACKET_CONTROL + DCE3_HDMI_OFFSET1, hdmi1); | |
f122c610 AD |
3475 | } else { |
3476 | WREG32(HDMI0_AUDIO_PACKET_CONTROL, hdmi0); | |
3477 | WREG32(DCE3_HDMI1_AUDIO_PACKET_CONTROL, hdmi1); | |
e0df1ac5 AD |
3478 | } |
3479 | } else { | |
3480 | WREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL, hpd1); | |
3481 | WREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL, hpd2); | |
3482 | WREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL, hpd3); | |
f122c610 AD |
3483 | WREG32(HDMI0_AUDIO_PACKET_CONTROL, hdmi0); |
3484 | WREG32(HDMI1_AUDIO_PACKET_CONTROL, hdmi1); | |
e0df1ac5 | 3485 | } |
4a6369e9 AD |
3486 | if ((rdev->family > CHIP_R600) && (rdev->family < CHIP_RV770)) { |
3487 | WREG32(CG_THERMAL_INT, thermal_int); | |
66229b20 AD |
3488 | } else if (rdev->family >= CHIP_RV770) { |
3489 | WREG32(RV770_CG_THERMAL_INT, thermal_int); | |
4a6369e9 | 3490 | } |
d8f60cfc AD |
3491 | |
3492 | return 0; | |
3493 | } | |
3494 | ||
ce580fab | 3495 | static void r600_irq_ack(struct radeon_device *rdev) |
d8f60cfc | 3496 | { |
e0df1ac5 AD |
3497 | u32 tmp; |
3498 | ||
3499 | if (ASIC_IS_DCE3(rdev)) { | |
6f34be50 AD |
3500 | rdev->irq.stat_regs.r600.disp_int = RREG32(DCE3_DISP_INTERRUPT_STATUS); |
3501 | rdev->irq.stat_regs.r600.disp_int_cont = RREG32(DCE3_DISP_INTERRUPT_STATUS_CONTINUE); | |
3502 | rdev->irq.stat_regs.r600.disp_int_cont2 = RREG32(DCE3_DISP_INTERRUPT_STATUS_CONTINUE2); | |
f122c610 | 3503 | if (ASIC_IS_DCE32(rdev)) { |
c6543a6e RM |
3504 | rdev->irq.stat_regs.r600.hdmi0_status = RREG32(AFMT_STATUS + DCE3_HDMI_OFFSET0); |
3505 | rdev->irq.stat_regs.r600.hdmi1_status = RREG32(AFMT_STATUS + DCE3_HDMI_OFFSET1); | |
f122c610 AD |
3506 | } else { |
3507 | rdev->irq.stat_regs.r600.hdmi0_status = RREG32(HDMI0_STATUS); | |
3508 | rdev->irq.stat_regs.r600.hdmi1_status = RREG32(DCE3_HDMI1_STATUS); | |
3509 | } | |
e0df1ac5 | 3510 | } else { |
6f34be50 AD |
3511 | rdev->irq.stat_regs.r600.disp_int = RREG32(DISP_INTERRUPT_STATUS); |
3512 | rdev->irq.stat_regs.r600.disp_int_cont = RREG32(DISP_INTERRUPT_STATUS_CONTINUE); | |
3513 | rdev->irq.stat_regs.r600.disp_int_cont2 = 0; | |
f122c610 AD |
3514 | rdev->irq.stat_regs.r600.hdmi0_status = RREG32(HDMI0_STATUS); |
3515 | rdev->irq.stat_regs.r600.hdmi1_status = RREG32(HDMI1_STATUS); | |
6f34be50 AD |
3516 | } |
3517 | rdev->irq.stat_regs.r600.d1grph_int = RREG32(D1GRPH_INTERRUPT_STATUS); | |
3518 | rdev->irq.stat_regs.r600.d2grph_int = RREG32(D2GRPH_INTERRUPT_STATUS); | |
3519 | ||
3520 | if (rdev->irq.stat_regs.r600.d1grph_int & DxGRPH_PFLIP_INT_OCCURRED) | |
3521 | WREG32(D1GRPH_INTERRUPT_STATUS, DxGRPH_PFLIP_INT_CLEAR); | |
3522 | if (rdev->irq.stat_regs.r600.d2grph_int & DxGRPH_PFLIP_INT_OCCURRED) | |
3523 | WREG32(D2GRPH_INTERRUPT_STATUS, DxGRPH_PFLIP_INT_CLEAR); | |
3524 | if (rdev->irq.stat_regs.r600.disp_int & LB_D1_VBLANK_INTERRUPT) | |
d8f60cfc | 3525 | WREG32(D1MODE_VBLANK_STATUS, DxMODE_VBLANK_ACK); |
6f34be50 | 3526 | if (rdev->irq.stat_regs.r600.disp_int & LB_D1_VLINE_INTERRUPT) |
d8f60cfc | 3527 | WREG32(D1MODE_VLINE_STATUS, DxMODE_VLINE_ACK); |
6f34be50 | 3528 | if (rdev->irq.stat_regs.r600.disp_int & LB_D2_VBLANK_INTERRUPT) |
d8f60cfc | 3529 | WREG32(D2MODE_VBLANK_STATUS, DxMODE_VBLANK_ACK); |
6f34be50 | 3530 | if (rdev->irq.stat_regs.r600.disp_int & LB_D2_VLINE_INTERRUPT) |
d8f60cfc | 3531 | WREG32(D2MODE_VLINE_STATUS, DxMODE_VLINE_ACK); |
6f34be50 | 3532 | if (rdev->irq.stat_regs.r600.disp_int & DC_HPD1_INTERRUPT) { |
e0df1ac5 AD |
3533 | if (ASIC_IS_DCE3(rdev)) { |
3534 | tmp = RREG32(DC_HPD1_INT_CONTROL); | |
3535 | tmp |= DC_HPDx_INT_ACK; | |
3536 | WREG32(DC_HPD1_INT_CONTROL, tmp); | |
3537 | } else { | |
3538 | tmp = RREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL); | |
3539 | tmp |= DC_HPDx_INT_ACK; | |
3540 | WREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL, tmp); | |
3541 | } | |
3542 | } | |
6f34be50 | 3543 | if (rdev->irq.stat_regs.r600.disp_int & DC_HPD2_INTERRUPT) { |
e0df1ac5 AD |
3544 | if (ASIC_IS_DCE3(rdev)) { |
3545 | tmp = RREG32(DC_HPD2_INT_CONTROL); | |
3546 | tmp |= DC_HPDx_INT_ACK; | |
3547 | WREG32(DC_HPD2_INT_CONTROL, tmp); | |
3548 | } else { | |
3549 | tmp = RREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL); | |
3550 | tmp |= DC_HPDx_INT_ACK; | |
3551 | WREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL, tmp); | |
3552 | } | |
3553 | } | |
6f34be50 | 3554 | if (rdev->irq.stat_regs.r600.disp_int_cont & DC_HPD3_INTERRUPT) { |
e0df1ac5 AD |
3555 | if (ASIC_IS_DCE3(rdev)) { |
3556 | tmp = RREG32(DC_HPD3_INT_CONTROL); | |
3557 | tmp |= DC_HPDx_INT_ACK; | |
3558 | WREG32(DC_HPD3_INT_CONTROL, tmp); | |
3559 | } else { | |
3560 | tmp = RREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL); | |
3561 | tmp |= DC_HPDx_INT_ACK; | |
3562 | WREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL, tmp); | |
3563 | } | |
3564 | } | |
6f34be50 | 3565 | if (rdev->irq.stat_regs.r600.disp_int_cont & DC_HPD4_INTERRUPT) { |
e0df1ac5 AD |
3566 | tmp = RREG32(DC_HPD4_INT_CONTROL); |
3567 | tmp |= DC_HPDx_INT_ACK; | |
3568 | WREG32(DC_HPD4_INT_CONTROL, tmp); | |
3569 | } | |
3570 | if (ASIC_IS_DCE32(rdev)) { | |
6f34be50 | 3571 | if (rdev->irq.stat_regs.r600.disp_int_cont2 & DC_HPD5_INTERRUPT) { |
e0df1ac5 AD |
3572 | tmp = RREG32(DC_HPD5_INT_CONTROL); |
3573 | tmp |= DC_HPDx_INT_ACK; | |
3574 | WREG32(DC_HPD5_INT_CONTROL, tmp); | |
3575 | } | |
6f34be50 | 3576 | if (rdev->irq.stat_regs.r600.disp_int_cont2 & DC_HPD6_INTERRUPT) { |
e0df1ac5 AD |
3577 | tmp = RREG32(DC_HPD5_INT_CONTROL); |
3578 | tmp |= DC_HPDx_INT_ACK; | |
3579 | WREG32(DC_HPD6_INT_CONTROL, tmp); | |
3580 | } | |
f122c610 | 3581 | if (rdev->irq.stat_regs.r600.hdmi0_status & AFMT_AZ_FORMAT_WTRIG) { |
c6543a6e | 3582 | tmp = RREG32(AFMT_AUDIO_PACKET_CONTROL + DCE3_HDMI_OFFSET0); |
f122c610 | 3583 | tmp |= AFMT_AZ_FORMAT_WTRIG_ACK; |
c6543a6e | 3584 | WREG32(AFMT_AUDIO_PACKET_CONTROL + DCE3_HDMI_OFFSET0, tmp); |
f122c610 AD |
3585 | } |
3586 | if (rdev->irq.stat_regs.r600.hdmi1_status & AFMT_AZ_FORMAT_WTRIG) { | |
c6543a6e | 3587 | tmp = RREG32(AFMT_AUDIO_PACKET_CONTROL + DCE3_HDMI_OFFSET1); |
f122c610 | 3588 | tmp |= AFMT_AZ_FORMAT_WTRIG_ACK; |
c6543a6e | 3589 | WREG32(AFMT_AUDIO_PACKET_CONTROL + DCE3_HDMI_OFFSET1, tmp); |
f2594933 CK |
3590 | } |
3591 | } else { | |
f122c610 AD |
3592 | if (rdev->irq.stat_regs.r600.hdmi0_status & HDMI0_AZ_FORMAT_WTRIG) { |
3593 | tmp = RREG32(HDMI0_AUDIO_PACKET_CONTROL); | |
3594 | tmp |= HDMI0_AZ_FORMAT_WTRIG_ACK; | |
3595 | WREG32(HDMI0_AUDIO_PACKET_CONTROL, tmp); | |
3596 | } | |
3597 | if (rdev->irq.stat_regs.r600.hdmi1_status & HDMI0_AZ_FORMAT_WTRIG) { | |
3598 | if (ASIC_IS_DCE3(rdev)) { | |
3599 | tmp = RREG32(DCE3_HDMI1_AUDIO_PACKET_CONTROL); | |
3600 | tmp |= HDMI0_AZ_FORMAT_WTRIG_ACK; | |
3601 | WREG32(DCE3_HDMI1_AUDIO_PACKET_CONTROL, tmp); | |
3602 | } else { | |
3603 | tmp = RREG32(HDMI1_AUDIO_PACKET_CONTROL); | |
3604 | tmp |= HDMI0_AZ_FORMAT_WTRIG_ACK; | |
3605 | WREG32(HDMI1_AUDIO_PACKET_CONTROL, tmp); | |
3606 | } | |
f2594933 CK |
3607 | } |
3608 | } | |
d8f60cfc AD |
3609 | } |
3610 | ||
3611 | void r600_irq_disable(struct radeon_device *rdev) | |
3612 | { | |
d8f60cfc AD |
3613 | r600_disable_interrupts(rdev); |
3614 | /* Wait and acknowledge irq */ | |
3615 | mdelay(1); | |
6f34be50 | 3616 | r600_irq_ack(rdev); |
e0df1ac5 | 3617 | r600_disable_interrupt_state(rdev); |
d8f60cfc AD |
3618 | } |
3619 | ||
ce580fab | 3620 | static u32 r600_get_ih_wptr(struct radeon_device *rdev) |
d8f60cfc AD |
3621 | { |
3622 | u32 wptr, tmp; | |
3ce0a23d | 3623 | |
724c80e1 | 3624 | if (rdev->wb.enabled) |
204ae24d | 3625 | wptr = le32_to_cpu(rdev->wb.wb[R600_WB_IH_WPTR_OFFSET/4]); |
724c80e1 AD |
3626 | else |
3627 | wptr = RREG32(IH_RB_WPTR); | |
3ce0a23d | 3628 | |
d8f60cfc | 3629 | if (wptr & RB_OVERFLOW) { |
7924e5eb JG |
3630 | /* When a ring buffer overflow happen start parsing interrupt |
3631 | * from the last not overwritten vector (wptr + 16). Hopefully | |
3632 | * this should allow us to catchup. | |
3633 | */ | |
3634 | dev_warn(rdev->dev, "IH ring buffer overflow (0x%08X, %d, %d)\n", | |
3635 | wptr, rdev->ih.rptr, (wptr + 16) + rdev->ih.ptr_mask); | |
3636 | rdev->ih.rptr = (wptr + 16) & rdev->ih.ptr_mask; | |
d8f60cfc AD |
3637 | tmp = RREG32(IH_RB_CNTL); |
3638 | tmp |= IH_WPTR_OVERFLOW_CLEAR; | |
3639 | WREG32(IH_RB_CNTL, tmp); | |
3640 | } | |
0c45249f | 3641 | return (wptr & rdev->ih.ptr_mask); |
d8f60cfc | 3642 | } |
3ce0a23d | 3643 | |
d8f60cfc AD |
3644 | /* r600 IV Ring |
3645 | * Each IV ring entry is 128 bits: | |
3646 | * [7:0] - interrupt source id | |
3647 | * [31:8] - reserved | |
3648 | * [59:32] - interrupt source data | |
3649 | * [127:60] - reserved | |
3650 | * | |
3651 | * The basic interrupt vector entries | |
3652 | * are decoded as follows: | |
3653 | * src_id src_data description | |
3654 | * 1 0 D1 Vblank | |
3655 | * 1 1 D1 Vline | |
3656 | * 5 0 D2 Vblank | |
3657 | * 5 1 D2 Vline | |
3658 | * 19 0 FP Hot plug detection A | |
3659 | * 19 1 FP Hot plug detection B | |
3660 | * 19 2 DAC A auto-detection | |
3661 | * 19 3 DAC B auto-detection | |
f2594933 CK |
3662 | * 21 4 HDMI block A |
3663 | * 21 5 HDMI block B | |
d8f60cfc AD |
3664 | * 176 - CP_INT RB |
3665 | * 177 - CP_INT IB1 | |
3666 | * 178 - CP_INT IB2 | |
3667 | * 181 - EOP Interrupt | |
3668 | * 233 - GUI Idle | |
3669 | * | |
3670 | * Note, these are based on r600 and may need to be | |
3671 | * adjusted or added to on newer asics | |
3672 | */ | |
3673 | ||
3674 | int r600_irq_process(struct radeon_device *rdev) | |
3675 | { | |
682f1a54 DA |
3676 | u32 wptr; |
3677 | u32 rptr; | |
d8f60cfc | 3678 | u32 src_id, src_data; |
6f34be50 | 3679 | u32 ring_index; |
d4877cf2 | 3680 | bool queue_hotplug = false; |
f122c610 | 3681 | bool queue_hdmi = false; |
4a6369e9 | 3682 | bool queue_thermal = false; |
d8f60cfc | 3683 | |
682f1a54 | 3684 | if (!rdev->ih.enabled || rdev->shutdown) |
79c2bbc5 | 3685 | return IRQ_NONE; |
d8f60cfc | 3686 | |
f6a56939 BH |
3687 | /* No MSIs, need a dummy read to flush PCI DMAs */ |
3688 | if (!rdev->msi_enabled) | |
3689 | RREG32(IH_RB_WPTR); | |
3690 | ||
682f1a54 | 3691 | wptr = r600_get_ih_wptr(rdev); |
d8f60cfc | 3692 | |
c20dc369 CK |
3693 | restart_ih: |
3694 | /* is somebody else already processing irqs? */ | |
3695 | if (atomic_xchg(&rdev->ih.lock, 1)) | |
d8f60cfc | 3696 | return IRQ_NONE; |
d8f60cfc | 3697 | |
c20dc369 CK |
3698 | rptr = rdev->ih.rptr; |
3699 | DRM_DEBUG("r600_irq_process start: rptr %d, wptr %d\n", rptr, wptr); | |
3700 | ||
964f6645 BH |
3701 | /* Order reading of wptr vs. reading of IH ring data */ |
3702 | rmb(); | |
3703 | ||
d8f60cfc | 3704 | /* display interrupts */ |
6f34be50 | 3705 | r600_irq_ack(rdev); |
d8f60cfc | 3706 | |
d8f60cfc AD |
3707 | while (rptr != wptr) { |
3708 | /* wptr/rptr are in bytes! */ | |
3709 | ring_index = rptr / 4; | |
4eace7fd CC |
3710 | src_id = le32_to_cpu(rdev->ih.ring[ring_index]) & 0xff; |
3711 | src_data = le32_to_cpu(rdev->ih.ring[ring_index + 1]) & 0xfffffff; | |
d8f60cfc AD |
3712 | |
3713 | switch (src_id) { | |
3714 | case 1: /* D1 vblank/vline */ | |
3715 | switch (src_data) { | |
3716 | case 0: /* D1 vblank */ | |
6f34be50 | 3717 | if (rdev->irq.stat_regs.r600.disp_int & LB_D1_VBLANK_INTERRUPT) { |
6f34be50 AD |
3718 | if (rdev->irq.crtc_vblank_int[0]) { |
3719 | drm_handle_vblank(rdev->ddev, 0); | |
3720 | rdev->pm.vblank_sync = true; | |
3721 | wake_up(&rdev->irq.vblank_queue); | |
3722 | } | |
736fc37f | 3723 | if (atomic_read(&rdev->irq.pflip[0])) |
3e4ea742 | 3724 | radeon_crtc_handle_flip(rdev, 0); |
6f34be50 | 3725 | rdev->irq.stat_regs.r600.disp_int &= ~LB_D1_VBLANK_INTERRUPT; |
d8f60cfc AD |
3726 | DRM_DEBUG("IH: D1 vblank\n"); |
3727 | } | |
3728 | break; | |
3729 | case 1: /* D1 vline */ | |
6f34be50 AD |
3730 | if (rdev->irq.stat_regs.r600.disp_int & LB_D1_VLINE_INTERRUPT) { |
3731 | rdev->irq.stat_regs.r600.disp_int &= ~LB_D1_VLINE_INTERRUPT; | |
d8f60cfc AD |
3732 | DRM_DEBUG("IH: D1 vline\n"); |
3733 | } | |
3734 | break; | |
3735 | default: | |
b042589c | 3736 | DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data); |
d8f60cfc AD |
3737 | break; |
3738 | } | |
3739 | break; | |
3740 | case 5: /* D2 vblank/vline */ | |
3741 | switch (src_data) { | |
3742 | case 0: /* D2 vblank */ | |
6f34be50 | 3743 | if (rdev->irq.stat_regs.r600.disp_int & LB_D2_VBLANK_INTERRUPT) { |
6f34be50 AD |
3744 | if (rdev->irq.crtc_vblank_int[1]) { |
3745 | drm_handle_vblank(rdev->ddev, 1); | |
3746 | rdev->pm.vblank_sync = true; | |
3747 | wake_up(&rdev->irq.vblank_queue); | |
3748 | } | |
736fc37f | 3749 | if (atomic_read(&rdev->irq.pflip[1])) |
3e4ea742 | 3750 | radeon_crtc_handle_flip(rdev, 1); |
6f34be50 | 3751 | rdev->irq.stat_regs.r600.disp_int &= ~LB_D2_VBLANK_INTERRUPT; |
d8f60cfc AD |
3752 | DRM_DEBUG("IH: D2 vblank\n"); |
3753 | } | |
3754 | break; | |
3755 | case 1: /* D1 vline */ | |
6f34be50 AD |
3756 | if (rdev->irq.stat_regs.r600.disp_int & LB_D2_VLINE_INTERRUPT) { |
3757 | rdev->irq.stat_regs.r600.disp_int &= ~LB_D2_VLINE_INTERRUPT; | |
d8f60cfc AD |
3758 | DRM_DEBUG("IH: D2 vline\n"); |
3759 | } | |
3760 | break; | |
3761 | default: | |
b042589c | 3762 | DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data); |
d8f60cfc AD |
3763 | break; |
3764 | } | |
3765 | break; | |
e0df1ac5 AD |
3766 | case 19: /* HPD/DAC hotplug */ |
3767 | switch (src_data) { | |
3768 | case 0: | |
6f34be50 AD |
3769 | if (rdev->irq.stat_regs.r600.disp_int & DC_HPD1_INTERRUPT) { |
3770 | rdev->irq.stat_regs.r600.disp_int &= ~DC_HPD1_INTERRUPT; | |
d4877cf2 AD |
3771 | queue_hotplug = true; |
3772 | DRM_DEBUG("IH: HPD1\n"); | |
e0df1ac5 AD |
3773 | } |
3774 | break; | |
3775 | case 1: | |
6f34be50 AD |
3776 | if (rdev->irq.stat_regs.r600.disp_int & DC_HPD2_INTERRUPT) { |
3777 | rdev->irq.stat_regs.r600.disp_int &= ~DC_HPD2_INTERRUPT; | |
d4877cf2 AD |
3778 | queue_hotplug = true; |
3779 | DRM_DEBUG("IH: HPD2\n"); | |
e0df1ac5 AD |
3780 | } |
3781 | break; | |
3782 | case 4: | |
6f34be50 AD |
3783 | if (rdev->irq.stat_regs.r600.disp_int_cont & DC_HPD3_INTERRUPT) { |
3784 | rdev->irq.stat_regs.r600.disp_int_cont &= ~DC_HPD3_INTERRUPT; | |
d4877cf2 AD |
3785 | queue_hotplug = true; |
3786 | DRM_DEBUG("IH: HPD3\n"); | |
e0df1ac5 AD |
3787 | } |
3788 | break; | |
3789 | case 5: | |
6f34be50 AD |
3790 | if (rdev->irq.stat_regs.r600.disp_int_cont & DC_HPD4_INTERRUPT) { |
3791 | rdev->irq.stat_regs.r600.disp_int_cont &= ~DC_HPD4_INTERRUPT; | |
d4877cf2 AD |
3792 | queue_hotplug = true; |
3793 | DRM_DEBUG("IH: HPD4\n"); | |
e0df1ac5 AD |
3794 | } |
3795 | break; | |
3796 | case 10: | |
6f34be50 AD |
3797 | if (rdev->irq.stat_regs.r600.disp_int_cont2 & DC_HPD5_INTERRUPT) { |
3798 | rdev->irq.stat_regs.r600.disp_int_cont2 &= ~DC_HPD5_INTERRUPT; | |
d4877cf2 AD |
3799 | queue_hotplug = true; |
3800 | DRM_DEBUG("IH: HPD5\n"); | |
e0df1ac5 AD |
3801 | } |
3802 | break; | |
3803 | case 12: | |
6f34be50 AD |
3804 | if (rdev->irq.stat_regs.r600.disp_int_cont2 & DC_HPD6_INTERRUPT) { |
3805 | rdev->irq.stat_regs.r600.disp_int_cont2 &= ~DC_HPD6_INTERRUPT; | |
d4877cf2 AD |
3806 | queue_hotplug = true; |
3807 | DRM_DEBUG("IH: HPD6\n"); | |
e0df1ac5 AD |
3808 | } |
3809 | break; | |
3810 | default: | |
b042589c | 3811 | DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data); |
e0df1ac5 AD |
3812 | break; |
3813 | } | |
3814 | break; | |
f122c610 AD |
3815 | case 21: /* hdmi */ |
3816 | switch (src_data) { | |
3817 | case 4: | |
3818 | if (rdev->irq.stat_regs.r600.hdmi0_status & HDMI0_AZ_FORMAT_WTRIG) { | |
3819 | rdev->irq.stat_regs.r600.hdmi0_status &= ~HDMI0_AZ_FORMAT_WTRIG; | |
3820 | queue_hdmi = true; | |
3821 | DRM_DEBUG("IH: HDMI0\n"); | |
3822 | } | |
3823 | break; | |
3824 | case 5: | |
3825 | if (rdev->irq.stat_regs.r600.hdmi1_status & HDMI0_AZ_FORMAT_WTRIG) { | |
3826 | rdev->irq.stat_regs.r600.hdmi1_status &= ~HDMI0_AZ_FORMAT_WTRIG; | |
3827 | queue_hdmi = true; | |
3828 | DRM_DEBUG("IH: HDMI1\n"); | |
3829 | } | |
3830 | break; | |
3831 | default: | |
3832 | DRM_ERROR("Unhandled interrupt: %d %d\n", src_id, src_data); | |
3833 | break; | |
3834 | } | |
f2594933 | 3835 | break; |
d8f60cfc AD |
3836 | case 176: /* CP_INT in ring buffer */ |
3837 | case 177: /* CP_INT in IB1 */ | |
3838 | case 178: /* CP_INT in IB2 */ | |
3839 | DRM_DEBUG("IH: CP int: 0x%08x\n", src_data); | |
7465280c | 3840 | radeon_fence_process(rdev, RADEON_RING_TYPE_GFX_INDEX); |
d8f60cfc AD |
3841 | break; |
3842 | case 181: /* CP EOP event */ | |
3843 | DRM_DEBUG("IH: CP EOP\n"); | |
7465280c | 3844 | radeon_fence_process(rdev, RADEON_RING_TYPE_GFX_INDEX); |
d8f60cfc | 3845 | break; |
4d75658b AD |
3846 | case 224: /* DMA trap event */ |
3847 | DRM_DEBUG("IH: DMA trap\n"); | |
3848 | radeon_fence_process(rdev, R600_RING_TYPE_DMA_INDEX); | |
3849 | break; | |
4a6369e9 AD |
3850 | case 230: /* thermal low to high */ |
3851 | DRM_DEBUG("IH: thermal low to high\n"); | |
3852 | rdev->pm.dpm.thermal.high_to_low = false; | |
3853 | queue_thermal = true; | |
3854 | break; | |
3855 | case 231: /* thermal high to low */ | |
3856 | DRM_DEBUG("IH: thermal high to low\n"); | |
3857 | rdev->pm.dpm.thermal.high_to_low = true; | |
3858 | queue_thermal = true; | |
3859 | break; | |
2031f77c | 3860 | case 233: /* GUI IDLE */ |
303c805c | 3861 | DRM_DEBUG("IH: GUI idle\n"); |
2031f77c | 3862 | break; |
d8f60cfc | 3863 | default: |
b042589c | 3864 | DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data); |
d8f60cfc AD |
3865 | break; |
3866 | } | |
3867 | ||
3868 | /* wptr/rptr are in bytes! */ | |
0c45249f JG |
3869 | rptr += 16; |
3870 | rptr &= rdev->ih.ptr_mask; | |
d8f60cfc | 3871 | } |
d4877cf2 | 3872 | if (queue_hotplug) |
32c87fca | 3873 | schedule_work(&rdev->hotplug_work); |
f122c610 AD |
3874 | if (queue_hdmi) |
3875 | schedule_work(&rdev->audio_work); | |
4a6369e9 AD |
3876 | if (queue_thermal && rdev->pm.dpm_enabled) |
3877 | schedule_work(&rdev->pm.dpm.thermal.work); | |
d8f60cfc AD |
3878 | rdev->ih.rptr = rptr; |
3879 | WREG32(IH_RB_RPTR, rdev->ih.rptr); | |
c20dc369 CK |
3880 | atomic_set(&rdev->ih.lock, 0); |
3881 | ||
3882 | /* make sure wptr hasn't changed while processing */ | |
3883 | wptr = r600_get_ih_wptr(rdev); | |
3884 | if (wptr != rptr) | |
3885 | goto restart_ih; | |
3886 | ||
d8f60cfc AD |
3887 | return IRQ_HANDLED; |
3888 | } | |
3ce0a23d JG |
3889 | |
3890 | /* | |
3891 | * Debugfs info | |
3892 | */ | |
3893 | #if defined(CONFIG_DEBUG_FS) | |
3894 | ||
3ce0a23d JG |
3895 | static int r600_debugfs_mc_info(struct seq_file *m, void *data) |
3896 | { | |
3897 | struct drm_info_node *node = (struct drm_info_node *) m->private; | |
3898 | struct drm_device *dev = node->minor->dev; | |
3899 | struct radeon_device *rdev = dev->dev_private; | |
3900 | ||
3901 | DREG32_SYS(m, rdev, R_000E50_SRBM_STATUS); | |
3902 | DREG32_SYS(m, rdev, VM_L2_STATUS); | |
3903 | return 0; | |
3904 | } | |
3905 | ||
3906 | static struct drm_info_list r600_mc_info_list[] = { | |
3907 | {"r600_mc_info", r600_debugfs_mc_info, 0, NULL}, | |
3ce0a23d JG |
3908 | }; |
3909 | #endif | |
3910 | ||
3911 | int r600_debugfs_mc_info_init(struct radeon_device *rdev) | |
3912 | { | |
3913 | #if defined(CONFIG_DEBUG_FS) | |
3914 | return radeon_debugfs_add_files(rdev, r600_mc_info_list, ARRAY_SIZE(r600_mc_info_list)); | |
3915 | #else | |
3916 | return 0; | |
3917 | #endif | |
771fe6b9 | 3918 | } |
062b389c JG |
3919 | |
3920 | /** | |
3921 | * r600_ioctl_wait_idle - flush host path cache on wait idle ioctl | |
3922 | * rdev: radeon device structure | |
3923 | * bo: buffer object struct which userspace is waiting for idle | |
3924 | * | |
3925 | * Some R6XX/R7XX doesn't seems to take into account HDP flush performed | |
3926 | * through ring buffer, this leads to corruption in rendering, see | |
3927 | * http://bugzilla.kernel.org/show_bug.cgi?id=15186 to avoid this we | |
3928 | * directly perform HDP flush by writing register through MMIO. | |
3929 | */ | |
3930 | void r600_ioctl_wait_idle(struct radeon_device *rdev, struct radeon_bo *bo) | |
3931 | { | |
812d0469 | 3932 | /* r7xx hw bug. write to HDP_DEBUG1 followed by fb read |
f3886f85 AD |
3933 | * rather than write to HDP_REG_COHERENCY_FLUSH_CNTL. |
3934 | * This seems to cause problems on some AGP cards. Just use the old | |
3935 | * method for them. | |
812d0469 | 3936 | */ |
e488459a | 3937 | if ((rdev->family >= CHIP_RV770) && (rdev->family <= CHIP_RV740) && |
f3886f85 | 3938 | rdev->vram_scratch.ptr && !(rdev->flags & RADEON_IS_AGP)) { |
87cbf8f2 | 3939 | void __iomem *ptr = (void *)rdev->vram_scratch.ptr; |
812d0469 AD |
3940 | u32 tmp; |
3941 | ||
3942 | WREG32(HDP_DEBUG1, 0); | |
3943 | tmp = readl((void __iomem *)ptr); | |
3944 | } else | |
3945 | WREG32(R_005480_HDP_MEM_COHERENCY_FLUSH_CNTL, 0x1); | |
062b389c | 3946 | } |
3313e3d4 AD |
3947 | |
3948 | void r600_set_pcie_lanes(struct radeon_device *rdev, int lanes) | |
3949 | { | |
d5445a17 | 3950 | u32 link_width_cntl, mask; |
3313e3d4 AD |
3951 | |
3952 | if (rdev->flags & RADEON_IS_IGP) | |
3953 | return; | |
3954 | ||
3955 | if (!(rdev->flags & RADEON_IS_PCIE)) | |
3956 | return; | |
3957 | ||
3958 | /* x2 cards have a special sequence */ | |
3959 | if (ASIC_IS_X2(rdev)) | |
3960 | return; | |
3961 | ||
d5445a17 | 3962 | radeon_gui_idle(rdev); |
3313e3d4 AD |
3963 | |
3964 | switch (lanes) { | |
3965 | case 0: | |
3966 | mask = RADEON_PCIE_LC_LINK_WIDTH_X0; | |
3967 | break; | |
3968 | case 1: | |
3969 | mask = RADEON_PCIE_LC_LINK_WIDTH_X1; | |
3970 | break; | |
3971 | case 2: | |
3972 | mask = RADEON_PCIE_LC_LINK_WIDTH_X2; | |
3973 | break; | |
3974 | case 4: | |
3975 | mask = RADEON_PCIE_LC_LINK_WIDTH_X4; | |
3976 | break; | |
3977 | case 8: | |
3978 | mask = RADEON_PCIE_LC_LINK_WIDTH_X8; | |
3979 | break; | |
3980 | case 12: | |
d5445a17 | 3981 | /* not actually supported */ |
3313e3d4 AD |
3982 | mask = RADEON_PCIE_LC_LINK_WIDTH_X12; |
3983 | break; | |
3984 | case 16: | |
3313e3d4 AD |
3985 | mask = RADEON_PCIE_LC_LINK_WIDTH_X16; |
3986 | break; | |
d5445a17 AD |
3987 | default: |
3988 | DRM_ERROR("invalid pcie lane request: %d\n", lanes); | |
3989 | return; | |
3313e3d4 AD |
3990 | } |
3991 | ||
492d2b61 | 3992 | link_width_cntl = RREG32_PCIE_PORT(RADEON_PCIE_LC_LINK_WIDTH_CNTL); |
d5445a17 AD |
3993 | link_width_cntl &= ~RADEON_PCIE_LC_LINK_WIDTH_MASK; |
3994 | link_width_cntl |= mask << RADEON_PCIE_LC_LINK_WIDTH_SHIFT; | |
3995 | link_width_cntl |= (RADEON_PCIE_LC_RECONFIG_NOW | | |
3996 | R600_PCIE_LC_RECONFIG_ARC_MISSING_ESCAPE); | |
3313e3d4 | 3997 | |
492d2b61 | 3998 | WREG32_PCIE_PORT(RADEON_PCIE_LC_LINK_WIDTH_CNTL, link_width_cntl); |
3313e3d4 AD |
3999 | } |
4000 | ||
4001 | int r600_get_pcie_lanes(struct radeon_device *rdev) | |
4002 | { | |
4003 | u32 link_width_cntl; | |
4004 | ||
4005 | if (rdev->flags & RADEON_IS_IGP) | |
4006 | return 0; | |
4007 | ||
4008 | if (!(rdev->flags & RADEON_IS_PCIE)) | |
4009 | return 0; | |
4010 | ||
4011 | /* x2 cards have a special sequence */ | |
4012 | if (ASIC_IS_X2(rdev)) | |
4013 | return 0; | |
4014 | ||
d5445a17 | 4015 | radeon_gui_idle(rdev); |
3313e3d4 | 4016 | |
492d2b61 | 4017 | link_width_cntl = RREG32_PCIE_PORT(RADEON_PCIE_LC_LINK_WIDTH_CNTL); |
3313e3d4 AD |
4018 | |
4019 | switch ((link_width_cntl & RADEON_PCIE_LC_LINK_WIDTH_RD_MASK) >> RADEON_PCIE_LC_LINK_WIDTH_RD_SHIFT) { | |
3313e3d4 AD |
4020 | case RADEON_PCIE_LC_LINK_WIDTH_X1: |
4021 | return 1; | |
4022 | case RADEON_PCIE_LC_LINK_WIDTH_X2: | |
4023 | return 2; | |
4024 | case RADEON_PCIE_LC_LINK_WIDTH_X4: | |
4025 | return 4; | |
4026 | case RADEON_PCIE_LC_LINK_WIDTH_X8: | |
4027 | return 8; | |
d5445a17 AD |
4028 | case RADEON_PCIE_LC_LINK_WIDTH_X12: |
4029 | /* not actually supported */ | |
4030 | return 12; | |
4031 | case RADEON_PCIE_LC_LINK_WIDTH_X0: | |
3313e3d4 AD |
4032 | case RADEON_PCIE_LC_LINK_WIDTH_X16: |
4033 | default: | |
4034 | return 16; | |
4035 | } | |
4036 | } | |
4037 | ||
9e46a48d AD |
4038 | static void r600_pcie_gen2_enable(struct radeon_device *rdev) |
4039 | { | |
4040 | u32 link_width_cntl, lanes, speed_cntl, training_cntl, tmp; | |
4041 | u16 link_cntl2; | |
4042 | ||
d42dd579 AD |
4043 | if (radeon_pcie_gen2 == 0) |
4044 | return; | |
4045 | ||
9e46a48d AD |
4046 | if (rdev->flags & RADEON_IS_IGP) |
4047 | return; | |
4048 | ||
4049 | if (!(rdev->flags & RADEON_IS_PCIE)) | |
4050 | return; | |
4051 | ||
4052 | /* x2 cards have a special sequence */ | |
4053 | if (ASIC_IS_X2(rdev)) | |
4054 | return; | |
4055 | ||
4056 | /* only RV6xx+ chips are supported */ | |
4057 | if (rdev->family <= CHIP_R600) | |
4058 | return; | |
4059 | ||
7e0e4196 KSS |
4060 | if ((rdev->pdev->bus->max_bus_speed != PCIE_SPEED_5_0GT) && |
4061 | (rdev->pdev->bus->max_bus_speed != PCIE_SPEED_8_0GT)) | |
197bbb3d DA |
4062 | return; |
4063 | ||
492d2b61 | 4064 | speed_cntl = RREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL); |
3691feea AD |
4065 | if (speed_cntl & LC_CURRENT_DATA_RATE) { |
4066 | DRM_INFO("PCIE gen 2 link speeds already enabled\n"); | |
4067 | return; | |
4068 | } | |
4069 | ||
197bbb3d DA |
4070 | DRM_INFO("enabling PCIE gen 2 link speeds, disable with radeon.pcie_gen2=0\n"); |
4071 | ||
9e46a48d AD |
4072 | /* 55 nm r6xx asics */ |
4073 | if ((rdev->family == CHIP_RV670) || | |
4074 | (rdev->family == CHIP_RV620) || | |
4075 | (rdev->family == CHIP_RV635)) { | |
4076 | /* advertise upconfig capability */ | |
492d2b61 | 4077 | link_width_cntl = RREG32_PCIE_PORT(PCIE_LC_LINK_WIDTH_CNTL); |
9e46a48d | 4078 | link_width_cntl &= ~LC_UPCONFIGURE_DIS; |
492d2b61 AD |
4079 | WREG32_PCIE_PORT(PCIE_LC_LINK_WIDTH_CNTL, link_width_cntl); |
4080 | link_width_cntl = RREG32_PCIE_PORT(PCIE_LC_LINK_WIDTH_CNTL); | |
9e46a48d AD |
4081 | if (link_width_cntl & LC_RENEGOTIATION_SUPPORT) { |
4082 | lanes = (link_width_cntl & LC_LINK_WIDTH_RD_MASK) >> LC_LINK_WIDTH_RD_SHIFT; | |
4083 | link_width_cntl &= ~(LC_LINK_WIDTH_MASK | | |
4084 | LC_RECONFIG_ARC_MISSING_ESCAPE); | |
4085 | link_width_cntl |= lanes | LC_RECONFIG_NOW | LC_RENEGOTIATE_EN; | |
492d2b61 | 4086 | WREG32_PCIE_PORT(PCIE_LC_LINK_WIDTH_CNTL, link_width_cntl); |
9e46a48d AD |
4087 | } else { |
4088 | link_width_cntl |= LC_UPCONFIGURE_DIS; | |
492d2b61 | 4089 | WREG32_PCIE_PORT(PCIE_LC_LINK_WIDTH_CNTL, link_width_cntl); |
9e46a48d AD |
4090 | } |
4091 | } | |
4092 | ||
492d2b61 | 4093 | speed_cntl = RREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL); |
9e46a48d AD |
4094 | if ((speed_cntl & LC_OTHER_SIDE_EVER_SENT_GEN2) && |
4095 | (speed_cntl & LC_OTHER_SIDE_SUPPORTS_GEN2)) { | |
4096 | ||
4097 | /* 55 nm r6xx asics */ | |
4098 | if ((rdev->family == CHIP_RV670) || | |
4099 | (rdev->family == CHIP_RV620) || | |
4100 | (rdev->family == CHIP_RV635)) { | |
4101 | WREG32(MM_CFGREGS_CNTL, 0x8); | |
4102 | link_cntl2 = RREG32(0x4088); | |
4103 | WREG32(MM_CFGREGS_CNTL, 0); | |
4104 | /* not supported yet */ | |
4105 | if (link_cntl2 & SELECTABLE_DEEMPHASIS) | |
4106 | return; | |
4107 | } | |
4108 | ||
4109 | speed_cntl &= ~LC_SPEED_CHANGE_ATTEMPTS_ALLOWED_MASK; | |
4110 | speed_cntl |= (0x3 << LC_SPEED_CHANGE_ATTEMPTS_ALLOWED_SHIFT); | |
4111 | speed_cntl &= ~LC_VOLTAGE_TIMER_SEL_MASK; | |
4112 | speed_cntl &= ~LC_FORCE_DIS_HW_SPEED_CHANGE; | |
4113 | speed_cntl |= LC_FORCE_EN_HW_SPEED_CHANGE; | |
492d2b61 | 4114 | WREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL, speed_cntl); |
9e46a48d AD |
4115 | |
4116 | tmp = RREG32(0x541c); | |
4117 | WREG32(0x541c, tmp | 0x8); | |
4118 | WREG32(MM_CFGREGS_CNTL, MM_WR_TO_CFG_EN); | |
4119 | link_cntl2 = RREG16(0x4088); | |
4120 | link_cntl2 &= ~TARGET_LINK_SPEED_MASK; | |
4121 | link_cntl2 |= 0x2; | |
4122 | WREG16(0x4088, link_cntl2); | |
4123 | WREG32(MM_CFGREGS_CNTL, 0); | |
4124 | ||
4125 | if ((rdev->family == CHIP_RV670) || | |
4126 | (rdev->family == CHIP_RV620) || | |
4127 | (rdev->family == CHIP_RV635)) { | |
492d2b61 | 4128 | training_cntl = RREG32_PCIE_PORT(PCIE_LC_TRAINING_CNTL); |
9e46a48d | 4129 | training_cntl &= ~LC_POINT_7_PLUS_EN; |
492d2b61 | 4130 | WREG32_PCIE_PORT(PCIE_LC_TRAINING_CNTL, training_cntl); |
9e46a48d | 4131 | } else { |
492d2b61 | 4132 | speed_cntl = RREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL); |
9e46a48d | 4133 | speed_cntl &= ~LC_TARGET_LINK_SPEED_OVERRIDE_EN; |
492d2b61 | 4134 | WREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL, speed_cntl); |
9e46a48d AD |
4135 | } |
4136 | ||
492d2b61 | 4137 | speed_cntl = RREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL); |
9e46a48d | 4138 | speed_cntl |= LC_GEN2_EN_STRAP; |
492d2b61 | 4139 | WREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL, speed_cntl); |
9e46a48d AD |
4140 | |
4141 | } else { | |
492d2b61 | 4142 | link_width_cntl = RREG32_PCIE_PORT(PCIE_LC_LINK_WIDTH_CNTL); |
9e46a48d AD |
4143 | /* XXX: only disable it if gen1 bridge vendor == 0x111d or 0x1106 */ |
4144 | if (1) | |
4145 | link_width_cntl |= LC_UPCONFIGURE_DIS; | |
4146 | else | |
4147 | link_width_cntl &= ~LC_UPCONFIGURE_DIS; | |
492d2b61 | 4148 | WREG32_PCIE_PORT(PCIE_LC_LINK_WIDTH_CNTL, link_width_cntl); |
9e46a48d AD |
4149 | } |
4150 | } | |
6759a0a7 MO |
4151 | |
4152 | /** | |
d0418894 | 4153 | * r600_get_gpu_clock_counter - return GPU clock counter snapshot |
6759a0a7 MO |
4154 | * |
4155 | * @rdev: radeon_device pointer | |
4156 | * | |
4157 | * Fetches a GPU clock counter snapshot (R6xx-cayman). | |
4158 | * Returns the 64 bit clock counter snapshot. | |
4159 | */ | |
d0418894 | 4160 | uint64_t r600_get_gpu_clock_counter(struct radeon_device *rdev) |
6759a0a7 MO |
4161 | { |
4162 | uint64_t clock; | |
4163 | ||
4164 | mutex_lock(&rdev->gpu_clock_mutex); | |
4165 | WREG32(RLC_CAPTURE_GPU_CLOCK_COUNT, 1); | |
4166 | clock = (uint64_t)RREG32(RLC_GPU_CLOCK_COUNT_LSB) | | |
4167 | ((uint64_t)RREG32(RLC_GPU_CLOCK_COUNT_MSB) << 32ULL); | |
4168 | mutex_unlock(&rdev->gpu_clock_mutex); | |
4169 | return clock; | |
4170 | } |