]>
Commit | Line | Data |
---|---|---|
3ce0a23d JG |
1 | /* |
2 | * Copyright 2008 Advanced Micro Devices, Inc. | |
3 | * Copyright 2008 Red Hat Inc. | |
4 | * Copyright 2009 Jerome Glisse. | |
5 | * | |
6 | * Permission is hereby granted, free of charge, to any person obtaining a | |
7 | * copy of this software and associated documentation files (the "Software"), | |
8 | * to deal in the Software without restriction, including without limitation | |
9 | * the rights to use, copy, modify, merge, publish, distribute, sublicense, | |
10 | * and/or sell copies of the Software, and to permit persons to whom the | |
11 | * Software is furnished to do so, subject to the following conditions: | |
12 | * | |
13 | * The above copyright notice and this permission notice shall be included in | |
14 | * all copies or substantial portions of the Software. | |
15 | * | |
16 | * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR | |
17 | * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, | |
18 | * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL | |
19 | * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR | |
20 | * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, | |
21 | * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR | |
22 | * OTHER DEALINGS IN THE SOFTWARE. | |
23 | * | |
24 | * Authors: Dave Airlie | |
25 | * Alex Deucher | |
26 | * Jerome Glisse | |
27 | */ | |
40e2a5c1 | 28 | #include <linux/kernel.h> |
760285e7 | 29 | #include <drm/drmP.h> |
3ce0a23d | 30 | #include "radeon.h" |
3ce0a23d | 31 | #include "r600d.h" |
961fb597 | 32 | #include "r600_reg_safe.h" |
3ce0a23d | 33 | |
012e976d | 34 | static int r600_nomm; |
961fb597 JG |
35 | extern void r600_cs_legacy_get_tiling_conf(struct drm_device *dev, u32 *npipes, u32 *nbanks, u32 *group_size); |
36 | ||
3ce0a23d | 37 | |
c8c15ff1 | 38 | struct r600_cs_track { |
961fb597 JG |
39 | /* configuration we miror so that we use same code btw kms/ums */ |
40 | u32 group_size; | |
41 | u32 nbanks; | |
42 | u32 npipes; | |
43 | /* value we track */ | |
5f77df36 | 44 | u32 sq_config; |
c116cc94 | 45 | u32 log_nsamples; |
961fb597 JG |
46 | u32 nsamples; |
47 | u32 cb_color_base_last[8]; | |
48 | struct radeon_bo *cb_color_bo[8]; | |
16790569 | 49 | u64 cb_color_bo_mc[8]; |
c116cc94 MO |
50 | u64 cb_color_bo_offset[8]; |
51 | struct radeon_bo *cb_color_frag_bo[8]; | |
52 | u64 cb_color_frag_offset[8]; | |
53 | struct radeon_bo *cb_color_tile_bo[8]; | |
54 | u64 cb_color_tile_offset[8]; | |
55 | u32 cb_color_mask[8]; | |
961fb597 | 56 | u32 cb_color_info[8]; |
285484e2 | 57 | u32 cb_color_view[8]; |
3c12513d | 58 | u32 cb_color_size_idx[8]; /* unused */ |
961fb597 | 59 | u32 cb_target_mask; |
3c12513d | 60 | u32 cb_shader_mask; /* unused */ |
523885de | 61 | bool is_resolve; |
961fb597 JG |
62 | u32 cb_color_size[8]; |
63 | u32 vgt_strmout_en; | |
64 | u32 vgt_strmout_buffer_en; | |
dd220a00 | 65 | struct radeon_bo *vgt_strmout_bo[4]; |
3c12513d | 66 | u64 vgt_strmout_bo_mc[4]; /* unused */ |
dd220a00 MO |
67 | u32 vgt_strmout_bo_offset[4]; |
68 | u32 vgt_strmout_size[4]; | |
961fb597 JG |
69 | u32 db_depth_control; |
70 | u32 db_depth_info; | |
71 | u32 db_depth_size_idx; | |
72 | u32 db_depth_view; | |
73 | u32 db_depth_size; | |
74 | u32 db_offset; | |
75 | struct radeon_bo *db_bo; | |
16790569 | 76 | u64 db_bo_mc; |
779923bc | 77 | bool sx_misc_kill_all_prims; |
3c12513d MO |
78 | bool cb_dirty; |
79 | bool db_dirty; | |
80 | bool streamout_dirty; | |
88f50c80 JG |
81 | struct radeon_bo *htile_bo; |
82 | u64 htile_offset; | |
83 | u32 htile_surface; | |
c8c15ff1 JG |
84 | }; |
85 | ||
fe6f0bd0 MO |
86 | #define FMT_8_BIT(fmt, vc) [fmt] = { 1, 1, 1, vc, CHIP_R600 } |
87 | #define FMT_16_BIT(fmt, vc) [fmt] = { 1, 1, 2, vc, CHIP_R600 } | |
285484e2 | 88 | #define FMT_24_BIT(fmt) [fmt] = { 1, 1, 4, 0, CHIP_R600 } |
fe6f0bd0 | 89 | #define FMT_32_BIT(fmt, vc) [fmt] = { 1, 1, 4, vc, CHIP_R600 } |
285484e2 | 90 | #define FMT_48_BIT(fmt) [fmt] = { 1, 1, 8, 0, CHIP_R600 } |
fe6f0bd0 MO |
91 | #define FMT_64_BIT(fmt, vc) [fmt] = { 1, 1, 8, vc, CHIP_R600 } |
92 | #define FMT_96_BIT(fmt) [fmt] = { 1, 1, 12, 0, CHIP_R600 } | |
93 | #define FMT_128_BIT(fmt, vc) [fmt] = { 1, 1, 16,vc, CHIP_R600 } | |
60b212f8 DA |
94 | |
95 | struct gpu_formats { | |
96 | unsigned blockwidth; | |
97 | unsigned blockheight; | |
98 | unsigned blocksize; | |
99 | unsigned valid_color; | |
fe6f0bd0 | 100 | enum radeon_family min_family; |
60b212f8 DA |
101 | }; |
102 | ||
103 | static const struct gpu_formats color_formats_table[] = { | |
104 | /* 8 bit */ | |
105 | FMT_8_BIT(V_038004_COLOR_8, 1), | |
106 | FMT_8_BIT(V_038004_COLOR_4_4, 1), | |
107 | FMT_8_BIT(V_038004_COLOR_3_3_2, 1), | |
108 | FMT_8_BIT(V_038004_FMT_1, 0), | |
109 | ||
110 | /* 16-bit */ | |
111 | FMT_16_BIT(V_038004_COLOR_16, 1), | |
112 | FMT_16_BIT(V_038004_COLOR_16_FLOAT, 1), | |
113 | FMT_16_BIT(V_038004_COLOR_8_8, 1), | |
114 | FMT_16_BIT(V_038004_COLOR_5_6_5, 1), | |
115 | FMT_16_BIT(V_038004_COLOR_6_5_5, 1), | |
116 | FMT_16_BIT(V_038004_COLOR_1_5_5_5, 1), | |
117 | FMT_16_BIT(V_038004_COLOR_4_4_4_4, 1), | |
118 | FMT_16_BIT(V_038004_COLOR_5_5_5_1, 1), | |
119 | ||
120 | /* 24-bit */ | |
121 | FMT_24_BIT(V_038004_FMT_8_8_8), | |
285484e2 | 122 | |
60b212f8 DA |
123 | /* 32-bit */ |
124 | FMT_32_BIT(V_038004_COLOR_32, 1), | |
125 | FMT_32_BIT(V_038004_COLOR_32_FLOAT, 1), | |
126 | FMT_32_BIT(V_038004_COLOR_16_16, 1), | |
127 | FMT_32_BIT(V_038004_COLOR_16_16_FLOAT, 1), | |
128 | FMT_32_BIT(V_038004_COLOR_8_24, 1), | |
129 | FMT_32_BIT(V_038004_COLOR_8_24_FLOAT, 1), | |
130 | FMT_32_BIT(V_038004_COLOR_24_8, 1), | |
131 | FMT_32_BIT(V_038004_COLOR_24_8_FLOAT, 1), | |
132 | FMT_32_BIT(V_038004_COLOR_10_11_11, 1), | |
133 | FMT_32_BIT(V_038004_COLOR_10_11_11_FLOAT, 1), | |
134 | FMT_32_BIT(V_038004_COLOR_11_11_10, 1), | |
135 | FMT_32_BIT(V_038004_COLOR_11_11_10_FLOAT, 1), | |
136 | FMT_32_BIT(V_038004_COLOR_2_10_10_10, 1), | |
137 | FMT_32_BIT(V_038004_COLOR_8_8_8_8, 1), | |
138 | FMT_32_BIT(V_038004_COLOR_10_10_10_2, 1), | |
139 | FMT_32_BIT(V_038004_FMT_5_9_9_9_SHAREDEXP, 0), | |
140 | FMT_32_BIT(V_038004_FMT_32_AS_8, 0), | |
141 | FMT_32_BIT(V_038004_FMT_32_AS_8_8, 0), | |
142 | ||
143 | /* 48-bit */ | |
144 | FMT_48_BIT(V_038004_FMT_16_16_16), | |
145 | FMT_48_BIT(V_038004_FMT_16_16_16_FLOAT), | |
146 | ||
147 | /* 64-bit */ | |
148 | FMT_64_BIT(V_038004_COLOR_X24_8_32_FLOAT, 1), | |
149 | FMT_64_BIT(V_038004_COLOR_32_32, 1), | |
150 | FMT_64_BIT(V_038004_COLOR_32_32_FLOAT, 1), | |
151 | FMT_64_BIT(V_038004_COLOR_16_16_16_16, 1), | |
152 | FMT_64_BIT(V_038004_COLOR_16_16_16_16_FLOAT, 1), | |
153 | ||
154 | FMT_96_BIT(V_038004_FMT_32_32_32), | |
155 | FMT_96_BIT(V_038004_FMT_32_32_32_FLOAT), | |
156 | ||
157 | /* 128-bit */ | |
158 | FMT_128_BIT(V_038004_COLOR_32_32_32_32, 1), | |
159 | FMT_128_BIT(V_038004_COLOR_32_32_32_32_FLOAT, 1), | |
160 | ||
161 | [V_038004_FMT_GB_GR] = { 2, 1, 4, 0 }, | |
162 | [V_038004_FMT_BG_RG] = { 2, 1, 4, 0 }, | |
163 | ||
164 | /* block compressed formats */ | |
165 | [V_038004_FMT_BC1] = { 4, 4, 8, 0 }, | |
166 | [V_038004_FMT_BC2] = { 4, 4, 16, 0 }, | |
167 | [V_038004_FMT_BC3] = { 4, 4, 16, 0 }, | |
168 | [V_038004_FMT_BC4] = { 4, 4, 8, 0 }, | |
169 | [V_038004_FMT_BC5] = { 4, 4, 16, 0}, | |
fe6f0bd0 MO |
170 | [V_038004_FMT_BC6] = { 4, 4, 16, 0, CHIP_CEDAR}, /* Evergreen-only */ |
171 | [V_038004_FMT_BC7] = { 4, 4, 16, 0, CHIP_CEDAR}, /* Evergreen-only */ | |
60b212f8 | 172 | |
fe6f0bd0 MO |
173 | /* The other Evergreen formats */ |
174 | [V_038004_FMT_32_AS_32_32_32_32] = { 1, 1, 4, 0, CHIP_CEDAR}, | |
60b212f8 DA |
175 | }; |
176 | ||
285484e2 | 177 | bool r600_fmt_is_valid_color(u32 format) |
60b212f8 | 178 | { |
cf8a47d1 | 179 | if (format >= ARRAY_SIZE(color_formats_table)) |
60b212f8 | 180 | return false; |
285484e2 | 181 | |
60b212f8 DA |
182 | if (color_formats_table[format].valid_color) |
183 | return true; | |
184 | ||
185 | return false; | |
186 | } | |
187 | ||
285484e2 | 188 | bool r600_fmt_is_valid_texture(u32 format, enum radeon_family family) |
60b212f8 | 189 | { |
cf8a47d1 | 190 | if (format >= ARRAY_SIZE(color_formats_table)) |
60b212f8 | 191 | return false; |
285484e2 | 192 | |
fe6f0bd0 MO |
193 | if (family < color_formats_table[format].min_family) |
194 | return false; | |
195 | ||
60b212f8 DA |
196 | if (color_formats_table[format].blockwidth > 0) |
197 | return true; | |
198 | ||
199 | return false; | |
200 | } | |
201 | ||
285484e2 | 202 | int r600_fmt_get_blocksize(u32 format) |
60b212f8 | 203 | { |
cf8a47d1 | 204 | if (format >= ARRAY_SIZE(color_formats_table)) |
60b212f8 DA |
205 | return 0; |
206 | ||
207 | return color_formats_table[format].blocksize; | |
208 | } | |
209 | ||
285484e2 | 210 | int r600_fmt_get_nblocksx(u32 format, u32 w) |
60b212f8 DA |
211 | { |
212 | unsigned bw; | |
cf8a47d1 DC |
213 | |
214 | if (format >= ARRAY_SIZE(color_formats_table)) | |
60b212f8 DA |
215 | return 0; |
216 | ||
217 | bw = color_formats_table[format].blockwidth; | |
218 | if (bw == 0) | |
219 | return 0; | |
220 | ||
221 | return (w + bw - 1) / bw; | |
222 | } | |
223 | ||
285484e2 | 224 | int r600_fmt_get_nblocksy(u32 format, u32 h) |
60b212f8 DA |
225 | { |
226 | unsigned bh; | |
cf8a47d1 DC |
227 | |
228 | if (format >= ARRAY_SIZE(color_formats_table)) | |
60b212f8 DA |
229 | return 0; |
230 | ||
231 | bh = color_formats_table[format].blockheight; | |
232 | if (bh == 0) | |
233 | return 0; | |
234 | ||
235 | return (h + bh - 1) / bh; | |
236 | } | |
237 | ||
16790569 AD |
238 | struct array_mode_checker { |
239 | int array_mode; | |
240 | u32 group_size; | |
241 | u32 nbanks; | |
242 | u32 npipes; | |
243 | u32 nsamples; | |
60b212f8 | 244 | u32 blocksize; |
16790569 AD |
245 | }; |
246 | ||
247 | /* returns alignment in pixels for pitch/height/depth and bytes for base */ | |
488479eb | 248 | static int r600_get_array_mode_alignment(struct array_mode_checker *values, |
16790569 AD |
249 | u32 *pitch_align, |
250 | u32 *height_align, | |
251 | u32 *depth_align, | |
252 | u64 *base_align) | |
253 | { | |
254 | u32 tile_width = 8; | |
255 | u32 tile_height = 8; | |
256 | u32 macro_tile_width = values->nbanks; | |
257 | u32 macro_tile_height = values->npipes; | |
60b212f8 | 258 | u32 tile_bytes = tile_width * tile_height * values->blocksize * values->nsamples; |
16790569 AD |
259 | u32 macro_tile_bytes = macro_tile_width * macro_tile_height * tile_bytes; |
260 | ||
261 | switch (values->array_mode) { | |
262 | case ARRAY_LINEAR_GENERAL: | |
263 | /* technically tile_width/_height for pitch/height */ | |
264 | *pitch_align = 1; /* tile_width */ | |
265 | *height_align = 1; /* tile_height */ | |
266 | *depth_align = 1; | |
267 | *base_align = 1; | |
268 | break; | |
269 | case ARRAY_LINEAR_ALIGNED: | |
60b212f8 | 270 | *pitch_align = max((u32)64, (u32)(values->group_size / values->blocksize)); |
285484e2 | 271 | *height_align = 1; |
16790569 AD |
272 | *depth_align = 1; |
273 | *base_align = values->group_size; | |
274 | break; | |
275 | case ARRAY_1D_TILED_THIN1: | |
276 | *pitch_align = max((u32)tile_width, | |
277 | (u32)(values->group_size / | |
60b212f8 | 278 | (tile_height * values->blocksize * values->nsamples))); |
16790569 AD |
279 | *height_align = tile_height; |
280 | *depth_align = 1; | |
281 | *base_align = values->group_size; | |
282 | break; | |
283 | case ARRAY_2D_TILED_THIN1: | |
285484e2 JG |
284 | *pitch_align = max((u32)macro_tile_width * tile_width, |
285 | (u32)((values->group_size * values->nbanks) / | |
286 | (values->blocksize * values->nsamples * tile_width))); | |
16790569 AD |
287 | *height_align = macro_tile_height * tile_height; |
288 | *depth_align = 1; | |
289 | *base_align = max(macro_tile_bytes, | |
60b212f8 | 290 | (*pitch_align) * values->blocksize * (*height_align) * values->nsamples); |
16790569 AD |
291 | break; |
292 | default: | |
293 | return -EINVAL; | |
294 | } | |
295 | ||
296 | return 0; | |
297 | } | |
298 | ||
961fb597 JG |
299 | static void r600_cs_track_init(struct r600_cs_track *track) |
300 | { | |
301 | int i; | |
302 | ||
5f77df36 AD |
303 | /* assume DX9 mode */ |
304 | track->sq_config = DX9_CONSTS; | |
961fb597 JG |
305 | for (i = 0; i < 8; i++) { |
306 | track->cb_color_base_last[i] = 0; | |
307 | track->cb_color_size[i] = 0; | |
308 | track->cb_color_size_idx[i] = 0; | |
309 | track->cb_color_info[i] = 0; | |
285484e2 | 310 | track->cb_color_view[i] = 0xFFFFFFFF; |
961fb597 JG |
311 | track->cb_color_bo[i] = NULL; |
312 | track->cb_color_bo_offset[i] = 0xFFFFFFFF; | |
16790569 | 313 | track->cb_color_bo_mc[i] = 0xFFFFFFFF; |
3b5ef597 MO |
314 | track->cb_color_frag_bo[i] = NULL; |
315 | track->cb_color_frag_offset[i] = 0xFFFFFFFF; | |
316 | track->cb_color_tile_bo[i] = NULL; | |
317 | track->cb_color_tile_offset[i] = 0xFFFFFFFF; | |
318 | track->cb_color_mask[i] = 0xFFFFFFFF; | |
961fb597 | 319 | } |
523885de | 320 | track->is_resolve = false; |
3b5ef597 MO |
321 | track->nsamples = 16; |
322 | track->log_nsamples = 4; | |
961fb597 JG |
323 | track->cb_target_mask = 0xFFFFFFFF; |
324 | track->cb_shader_mask = 0xFFFFFFFF; | |
3c12513d | 325 | track->cb_dirty = true; |
961fb597 | 326 | track->db_bo = NULL; |
16790569 | 327 | track->db_bo_mc = 0xFFFFFFFF; |
961fb597 JG |
328 | /* assume the biggest format and that htile is enabled */ |
329 | track->db_depth_info = 7 | (1 << 25); | |
330 | track->db_depth_view = 0xFFFFC000; | |
331 | track->db_depth_size = 0xFFFFFFFF; | |
332 | track->db_depth_size_idx = 0; | |
333 | track->db_depth_control = 0xFFFFFFFF; | |
3c12513d | 334 | track->db_dirty = true; |
88f50c80 JG |
335 | track->htile_bo = NULL; |
336 | track->htile_offset = 0xFFFFFFFF; | |
337 | track->htile_surface = 0; | |
dd220a00 MO |
338 | |
339 | for (i = 0; i < 4; i++) { | |
340 | track->vgt_strmout_size[i] = 0; | |
341 | track->vgt_strmout_bo[i] = NULL; | |
342 | track->vgt_strmout_bo_offset[i] = 0xFFFFFFFF; | |
343 | track->vgt_strmout_bo_mc[i] = 0xFFFFFFFF; | |
344 | } | |
3c12513d | 345 | track->streamout_dirty = true; |
779923bc | 346 | track->sx_misc_kill_all_prims = false; |
961fb597 JG |
347 | } |
348 | ||
488479eb | 349 | static int r600_cs_track_validate_cb(struct radeon_cs_parser *p, int i) |
961fb597 JG |
350 | { |
351 | struct r600_cs_track *track = p->track; | |
60b212f8 | 352 | u32 slice_tile_max, size, tmp; |
16790569 AD |
353 | u32 height, height_align, pitch, pitch_align, depth_align; |
354 | u64 base_offset, base_align; | |
355 | struct array_mode_checker array_check; | |
f2e39221 | 356 | volatile u32 *ib = p->ib.ptr; |
f30df2fa | 357 | unsigned array_mode; |
60b212f8 | 358 | u32 format; |
523885de MO |
359 | /* When resolve is used, the second colorbuffer has always 1 sample. */ |
360 | unsigned nsamples = track->is_resolve && i == 1 ? 1 : track->nsamples; | |
285484e2 | 361 | |
1729dd33 | 362 | size = radeon_bo_size(track->cb_color_bo[i]) - track->cb_color_bo_offset[i]; |
60b212f8 | 363 | format = G_0280A0_FORMAT(track->cb_color_info[i]); |
285484e2 | 364 | if (!r600_fmt_is_valid_color(format)) { |
961fb597 | 365 | dev_warn(p->dev, "%s:%d cb invalid format %d for %d (0x%08X)\n", |
60b212f8 | 366 | __func__, __LINE__, format, |
961fb597 JG |
367 | i, track->cb_color_info[i]); |
368 | return -EINVAL; | |
369 | } | |
16790569 AD |
370 | /* pitch in pixels */ |
371 | pitch = (G_028060_PITCH_TILE_MAX(track->cb_color_size[i]) + 1) * 8; | |
961fb597 | 372 | slice_tile_max = G_028060_SLICE_TILE_MAX(track->cb_color_size[i]) + 1; |
f30df2fa | 373 | slice_tile_max *= 64; |
16790569 | 374 | height = slice_tile_max / pitch; |
961fb597 JG |
375 | if (height > 8192) |
376 | height = 8192; | |
f30df2fa | 377 | array_mode = G_0280A0_ARRAY_MODE(track->cb_color_info[i]); |
16790569 AD |
378 | |
379 | base_offset = track->cb_color_bo_mc[i] + track->cb_color_bo_offset[i]; | |
380 | array_check.array_mode = array_mode; | |
381 | array_check.group_size = track->group_size; | |
382 | array_check.nbanks = track->nbanks; | |
383 | array_check.npipes = track->npipes; | |
523885de | 384 | array_check.nsamples = nsamples; |
285484e2 | 385 | array_check.blocksize = r600_fmt_get_blocksize(format); |
16790569 AD |
386 | if (r600_get_array_mode_alignment(&array_check, |
387 | &pitch_align, &height_align, &depth_align, &base_align)) { | |
388 | dev_warn(p->dev, "%s invalid tiling %d for %d (0x%08X)\n", __func__, | |
389 | G_0280A0_ARRAY_MODE(track->cb_color_info[i]), i, | |
390 | track->cb_color_info[i]); | |
391 | return -EINVAL; | |
392 | } | |
f30df2fa | 393 | switch (array_mode) { |
961fb597 | 394 | case V_0280A0_ARRAY_LINEAR_GENERAL: |
40e2a5c1 | 395 | break; |
961fb597 | 396 | case V_0280A0_ARRAY_LINEAR_ALIGNED: |
961fb597 JG |
397 | break; |
398 | case V_0280A0_ARRAY_1D_TILED_THIN1: | |
8f895da5 AD |
399 | /* avoid breaking userspace */ |
400 | if (height > 7) | |
401 | height &= ~0x7; | |
961fb597 JG |
402 | break; |
403 | case V_0280A0_ARRAY_2D_TILED_THIN1: | |
961fb597 JG |
404 | break; |
405 | default: | |
406 | dev_warn(p->dev, "%s invalid tiling %d for %d (0x%08X)\n", __func__, | |
407 | G_0280A0_ARRAY_MODE(track->cb_color_info[i]), i, | |
408 | track->cb_color_info[i]); | |
409 | return -EINVAL; | |
410 | } | |
16790569 AD |
411 | |
412 | if (!IS_ALIGNED(pitch, pitch_align)) { | |
c2049b3d AD |
413 | dev_warn(p->dev, "%s:%d cb pitch (%d, 0x%x, %d) invalid\n", |
414 | __func__, __LINE__, pitch, pitch_align, array_mode); | |
16790569 AD |
415 | return -EINVAL; |
416 | } | |
417 | if (!IS_ALIGNED(height, height_align)) { | |
c2049b3d AD |
418 | dev_warn(p->dev, "%s:%d cb height (%d, 0x%x, %d) invalid\n", |
419 | __func__, __LINE__, height, height_align, array_mode); | |
16790569 AD |
420 | return -EINVAL; |
421 | } | |
422 | if (!IS_ALIGNED(base_offset, base_align)) { | |
c2049b3d AD |
423 | dev_warn(p->dev, "%s offset[%d] 0x%llx 0x%llx, %d not aligned\n", __func__, i, |
424 | base_offset, base_align, array_mode); | |
16790569 AD |
425 | return -EINVAL; |
426 | } | |
427 | ||
961fb597 | 428 | /* check offset */ |
fcdeefe4 | 429 | tmp = r600_fmt_get_nblocksy(format, height) * r600_fmt_get_nblocksx(format, pitch) * |
523885de | 430 | r600_fmt_get_blocksize(format) * nsamples; |
285484e2 JG |
431 | switch (array_mode) { |
432 | default: | |
433 | case V_0280A0_ARRAY_LINEAR_GENERAL: | |
434 | case V_0280A0_ARRAY_LINEAR_ALIGNED: | |
435 | tmp += track->cb_color_view[i] & 0xFF; | |
436 | break; | |
437 | case V_0280A0_ARRAY_1D_TILED_THIN1: | |
438 | case V_0280A0_ARRAY_2D_TILED_THIN1: | |
439 | tmp += G_028080_SLICE_MAX(track->cb_color_view[i]) * tmp; | |
440 | break; | |
441 | } | |
961fb597 | 442 | if ((tmp + track->cb_color_bo_offset[i]) > radeon_bo_size(track->cb_color_bo[i])) { |
f30df2fa DA |
443 | if (array_mode == V_0280A0_ARRAY_LINEAR_GENERAL) { |
444 | /* the initial DDX does bad things with the CB size occasionally */ | |
445 | /* it rounds up height too far for slice tile max but the BO is smaller */ | |
a1a82133 AD |
446 | /* r600c,g also seem to flush at bad times in some apps resulting in |
447 | * bogus values here. So for linear just allow anything to avoid breaking | |
448 | * broken userspace. | |
449 | */ | |
f30df2fa | 450 | } else { |
c116cc94 | 451 | dev_warn(p->dev, "%s offset[%d] %d %llu %d %lu too big (%d %d) (%d %d %d)\n", |
285484e2 | 452 | __func__, i, array_mode, |
c2049b3d | 453 | track->cb_color_bo_offset[i], tmp, |
285484e2 JG |
454 | radeon_bo_size(track->cb_color_bo[i]), |
455 | pitch, height, r600_fmt_get_nblocksx(format, pitch), | |
456 | r600_fmt_get_nblocksy(format, height), | |
457 | r600_fmt_get_blocksize(format)); | |
f30df2fa DA |
458 | return -EINVAL; |
459 | } | |
40e2a5c1 | 460 | } |
961fb597 | 461 | /* limit max tile */ |
16790569 | 462 | tmp = (height * pitch) >> 6; |
961fb597 JG |
463 | if (tmp < slice_tile_max) |
464 | slice_tile_max = tmp; | |
16790569 | 465 | tmp = S_028060_PITCH_TILE_MAX((pitch / 8) - 1) | |
961fb597 JG |
466 | S_028060_SLICE_TILE_MAX(slice_tile_max - 1); |
467 | ib[track->cb_color_size_idx[i]] = tmp; | |
c116cc94 MO |
468 | |
469 | /* FMASK/CMASK */ | |
470 | switch (G_0280A0_TILE_MODE(track->cb_color_info[i])) { | |
471 | case V_0280A0_TILE_DISABLE: | |
472 | break; | |
473 | case V_0280A0_FRAG_ENABLE: | |
474 | if (track->nsamples > 1) { | |
475 | uint32_t tile_max = G_028100_FMASK_TILE_MAX(track->cb_color_mask[i]); | |
476 | /* the tile size is 8x8, but the size is in units of bits. | |
477 | * for bytes, do just * 8. */ | |
478 | uint32_t bytes = track->nsamples * track->log_nsamples * 8 * (tile_max + 1); | |
479 | ||
480 | if (bytes + track->cb_color_frag_offset[i] > | |
481 | radeon_bo_size(track->cb_color_frag_bo[i])) { | |
482 | dev_warn(p->dev, "%s FMASK_TILE_MAX too large " | |
483 | "(tile_max=%u, bytes=%u, offset=%llu, bo_size=%lu)\n", | |
484 | __func__, tile_max, bytes, | |
485 | track->cb_color_frag_offset[i], | |
486 | radeon_bo_size(track->cb_color_frag_bo[i])); | |
487 | return -EINVAL; | |
488 | } | |
489 | } | |
490 | /* fall through */ | |
491 | case V_0280A0_CLEAR_ENABLE: | |
492 | { | |
493 | uint32_t block_max = G_028100_CMASK_BLOCK_MAX(track->cb_color_mask[i]); | |
494 | /* One block = 128x128 pixels, one 8x8 tile has 4 bits.. | |
495 | * (128*128) / (8*8) / 2 = 128 bytes per block. */ | |
496 | uint32_t bytes = (block_max + 1) * 128; | |
497 | ||
498 | if (bytes + track->cb_color_tile_offset[i] > | |
499 | radeon_bo_size(track->cb_color_tile_bo[i])) { | |
500 | dev_warn(p->dev, "%s CMASK_BLOCK_MAX too large " | |
501 | "(block_max=%u, bytes=%u, offset=%llu, bo_size=%lu)\n", | |
502 | __func__, block_max, bytes, | |
503 | track->cb_color_tile_offset[i], | |
504 | radeon_bo_size(track->cb_color_tile_bo[i])); | |
505 | return -EINVAL; | |
506 | } | |
507 | break; | |
508 | } | |
509 | default: | |
510 | dev_warn(p->dev, "%s invalid tile mode\n", __func__); | |
511 | return -EINVAL; | |
512 | } | |
961fb597 JG |
513 | return 0; |
514 | } | |
515 | ||
88f50c80 JG |
516 | static int r600_cs_track_validate_db(struct radeon_cs_parser *p) |
517 | { | |
518 | struct r600_cs_track *track = p->track; | |
519 | u32 nviews, bpe, ntiles, size, slice_tile_max, tmp; | |
520 | u32 height_align, pitch_align, depth_align; | |
521 | u32 pitch = 8192; | |
522 | u32 height = 8192; | |
523 | u64 base_offset, base_align; | |
524 | struct array_mode_checker array_check; | |
525 | int array_mode; | |
f2e39221 | 526 | volatile u32 *ib = p->ib.ptr; |
88f50c80 JG |
527 | |
528 | ||
529 | if (track->db_bo == NULL) { | |
530 | dev_warn(p->dev, "z/stencil with no depth buffer\n"); | |
531 | return -EINVAL; | |
532 | } | |
533 | switch (G_028010_FORMAT(track->db_depth_info)) { | |
534 | case V_028010_DEPTH_16: | |
535 | bpe = 2; | |
536 | break; | |
537 | case V_028010_DEPTH_X8_24: | |
538 | case V_028010_DEPTH_8_24: | |
539 | case V_028010_DEPTH_X8_24_FLOAT: | |
540 | case V_028010_DEPTH_8_24_FLOAT: | |
541 | case V_028010_DEPTH_32_FLOAT: | |
542 | bpe = 4; | |
543 | break; | |
544 | case V_028010_DEPTH_X24_8_32_FLOAT: | |
545 | bpe = 8; | |
546 | break; | |
547 | default: | |
548 | dev_warn(p->dev, "z/stencil with invalid format %d\n", G_028010_FORMAT(track->db_depth_info)); | |
549 | return -EINVAL; | |
550 | } | |
551 | if ((track->db_depth_size & 0xFFFFFC00) == 0xFFFFFC00) { | |
552 | if (!track->db_depth_size_idx) { | |
553 | dev_warn(p->dev, "z/stencil buffer size not set\n"); | |
554 | return -EINVAL; | |
555 | } | |
556 | tmp = radeon_bo_size(track->db_bo) - track->db_offset; | |
557 | tmp = (tmp / bpe) >> 6; | |
558 | if (!tmp) { | |
559 | dev_warn(p->dev, "z/stencil buffer too small (0x%08X %d %d %ld)\n", | |
560 | track->db_depth_size, bpe, track->db_offset, | |
561 | radeon_bo_size(track->db_bo)); | |
562 | return -EINVAL; | |
563 | } | |
564 | ib[track->db_depth_size_idx] = S_028000_SLICE_TILE_MAX(tmp - 1) | (track->db_depth_size & 0x3FF); | |
565 | } else { | |
566 | size = radeon_bo_size(track->db_bo); | |
567 | /* pitch in pixels */ | |
568 | pitch = (G_028000_PITCH_TILE_MAX(track->db_depth_size) + 1) * 8; | |
569 | slice_tile_max = G_028000_SLICE_TILE_MAX(track->db_depth_size) + 1; | |
570 | slice_tile_max *= 64; | |
571 | height = slice_tile_max / pitch; | |
572 | if (height > 8192) | |
573 | height = 8192; | |
574 | base_offset = track->db_bo_mc + track->db_offset; | |
575 | array_mode = G_028010_ARRAY_MODE(track->db_depth_info); | |
576 | array_check.array_mode = array_mode; | |
577 | array_check.group_size = track->group_size; | |
578 | array_check.nbanks = track->nbanks; | |
579 | array_check.npipes = track->npipes; | |
580 | array_check.nsamples = track->nsamples; | |
581 | array_check.blocksize = bpe; | |
582 | if (r600_get_array_mode_alignment(&array_check, | |
583 | &pitch_align, &height_align, &depth_align, &base_align)) { | |
584 | dev_warn(p->dev, "%s invalid tiling %d (0x%08X)\n", __func__, | |
585 | G_028010_ARRAY_MODE(track->db_depth_info), | |
586 | track->db_depth_info); | |
587 | return -EINVAL; | |
588 | } | |
589 | switch (array_mode) { | |
590 | case V_028010_ARRAY_1D_TILED_THIN1: | |
591 | /* don't break userspace */ | |
592 | height &= ~0x7; | |
593 | break; | |
594 | case V_028010_ARRAY_2D_TILED_THIN1: | |
595 | break; | |
596 | default: | |
597 | dev_warn(p->dev, "%s invalid tiling %d (0x%08X)\n", __func__, | |
598 | G_028010_ARRAY_MODE(track->db_depth_info), | |
599 | track->db_depth_info); | |
600 | return -EINVAL; | |
601 | } | |
602 | ||
603 | if (!IS_ALIGNED(pitch, pitch_align)) { | |
604 | dev_warn(p->dev, "%s:%d db pitch (%d, 0x%x, %d) invalid\n", | |
605 | __func__, __LINE__, pitch, pitch_align, array_mode); | |
606 | return -EINVAL; | |
607 | } | |
608 | if (!IS_ALIGNED(height, height_align)) { | |
609 | dev_warn(p->dev, "%s:%d db height (%d, 0x%x, %d) invalid\n", | |
610 | __func__, __LINE__, height, height_align, array_mode); | |
611 | return -EINVAL; | |
612 | } | |
613 | if (!IS_ALIGNED(base_offset, base_align)) { | |
614 | dev_warn(p->dev, "%s offset 0x%llx, 0x%llx, %d not aligned\n", __func__, | |
615 | base_offset, base_align, array_mode); | |
616 | return -EINVAL; | |
617 | } | |
618 | ||
619 | ntiles = G_028000_SLICE_TILE_MAX(track->db_depth_size) + 1; | |
620 | nviews = G_028004_SLICE_MAX(track->db_depth_view) + 1; | |
fcdeefe4 | 621 | tmp = ntiles * bpe * 64 * nviews * track->nsamples; |
88f50c80 JG |
622 | if ((tmp + track->db_offset) > radeon_bo_size(track->db_bo)) { |
623 | dev_warn(p->dev, "z/stencil buffer (%d) too small (0x%08X %d %d %d -> %u have %lu)\n", | |
624 | array_mode, | |
625 | track->db_depth_size, ntiles, nviews, bpe, tmp + track->db_offset, | |
626 | radeon_bo_size(track->db_bo)); | |
627 | return -EINVAL; | |
628 | } | |
629 | } | |
630 | ||
631 | /* hyperz */ | |
632 | if (G_028010_TILE_SURFACE_ENABLE(track->db_depth_info)) { | |
633 | unsigned long size; | |
634 | unsigned nbx, nby; | |
635 | ||
636 | if (track->htile_bo == NULL) { | |
637 | dev_warn(p->dev, "%s:%d htile enabled without htile surface 0x%08x\n", | |
638 | __func__, __LINE__, track->db_depth_info); | |
639 | return -EINVAL; | |
640 | } | |
641 | if ((track->db_depth_size & 0xFFFFFC00) == 0xFFFFFC00) { | |
642 | dev_warn(p->dev, "%s:%d htile can't be enabled with bogus db_depth_size 0x%08x\n", | |
643 | __func__, __LINE__, track->db_depth_size); | |
644 | return -EINVAL; | |
645 | } | |
646 | ||
647 | nbx = pitch; | |
648 | nby = height; | |
649 | if (G_028D24_LINEAR(track->htile_surface)) { | |
650 | /* nbx must be 16 htiles aligned == 16 * 8 pixel aligned */ | |
651 | nbx = round_up(nbx, 16 * 8); | |
652 | /* nby is npipes htiles aligned == npipes * 8 pixel aligned */ | |
653 | nby = round_up(nby, track->npipes * 8); | |
654 | } else { | |
4ac0533a | 655 | /* always assume 8x8 htile */ |
88f50c80 JG |
656 | /* align is htile align * 8, htile align vary according to |
657 | * number of pipe and tile width and nby | |
658 | */ | |
659 | switch (track->npipes) { | |
660 | case 8: | |
4ac0533a JG |
661 | /* HTILE_WIDTH = 8 & HTILE_HEIGHT = 8*/ |
662 | nbx = round_up(nbx, 64 * 8); | |
663 | nby = round_up(nby, 64 * 8); | |
88f50c80 JG |
664 | break; |
665 | case 4: | |
4ac0533a JG |
666 | /* HTILE_WIDTH = 8 & HTILE_HEIGHT = 8*/ |
667 | nbx = round_up(nbx, 64 * 8); | |
668 | nby = round_up(nby, 32 * 8); | |
88f50c80 JG |
669 | break; |
670 | case 2: | |
4ac0533a JG |
671 | /* HTILE_WIDTH = 8 & HTILE_HEIGHT = 8*/ |
672 | nbx = round_up(nbx, 32 * 8); | |
673 | nby = round_up(nby, 32 * 8); | |
88f50c80 JG |
674 | break; |
675 | case 1: | |
4ac0533a JG |
676 | /* HTILE_WIDTH = 8 & HTILE_HEIGHT = 8*/ |
677 | nbx = round_up(nbx, 32 * 8); | |
678 | nby = round_up(nby, 16 * 8); | |
88f50c80 JG |
679 | break; |
680 | default: | |
681 | dev_warn(p->dev, "%s:%d invalid num pipes %d\n", | |
682 | __func__, __LINE__, track->npipes); | |
683 | return -EINVAL; | |
684 | } | |
685 | } | |
686 | /* compute number of htile */ | |
4ac0533a JG |
687 | nbx = nbx >> 3; |
688 | nby = nby >> 3; | |
689 | /* size must be aligned on npipes * 2K boundary */ | |
690 | size = roundup(nbx * nby * 4, track->npipes * (2 << 10)); | |
88f50c80 JG |
691 | size += track->htile_offset; |
692 | ||
693 | if (size > radeon_bo_size(track->htile_bo)) { | |
694 | dev_warn(p->dev, "%s:%d htile surface too small %ld for %ld (%d %d)\n", | |
695 | __func__, __LINE__, radeon_bo_size(track->htile_bo), | |
696 | size, nbx, nby); | |
697 | return -EINVAL; | |
698 | } | |
699 | } | |
700 | ||
701 | track->db_dirty = false; | |
702 | return 0; | |
703 | } | |
704 | ||
961fb597 JG |
705 | static int r600_cs_track_check(struct radeon_cs_parser *p) |
706 | { | |
707 | struct r600_cs_track *track = p->track; | |
708 | u32 tmp; | |
709 | int r, i; | |
961fb597 JG |
710 | |
711 | /* on legacy kernel we don't perform advanced check */ | |
712 | if (p->rdev == NULL) | |
713 | return 0; | |
dd220a00 MO |
714 | |
715 | /* check streamout */ | |
3c12513d | 716 | if (track->streamout_dirty && track->vgt_strmout_en) { |
dd220a00 MO |
717 | for (i = 0; i < 4; i++) { |
718 | if (track->vgt_strmout_buffer_en & (1 << i)) { | |
719 | if (track->vgt_strmout_bo[i]) { | |
720 | u64 offset = (u64)track->vgt_strmout_bo_offset[i] + | |
721 | (u64)track->vgt_strmout_size[i]; | |
722 | if (offset > radeon_bo_size(track->vgt_strmout_bo[i])) { | |
723 | DRM_ERROR("streamout %d bo too small: 0x%llx, 0x%lx\n", | |
724 | i, offset, | |
725 | radeon_bo_size(track->vgt_strmout_bo[i])); | |
726 | return -EINVAL; | |
727 | } | |
728 | } else { | |
729 | dev_warn(p->dev, "No buffer for streamout %d\n", i); | |
730 | return -EINVAL; | |
731 | } | |
732 | } | |
733 | } | |
3c12513d | 734 | track->streamout_dirty = false; |
961fb597 | 735 | } |
dd220a00 | 736 | |
779923bc MO |
737 | if (track->sx_misc_kill_all_prims) |
738 | return 0; | |
739 | ||
961fb597 JG |
740 | /* check that we have a cb for each enabled target, we don't check |
741 | * shader_mask because it seems mesa isn't always setting it :( | |
742 | */ | |
3c12513d MO |
743 | if (track->cb_dirty) { |
744 | tmp = track->cb_target_mask; | |
523885de MO |
745 | |
746 | /* We must check both colorbuffers for RESOLVE. */ | |
747 | if (track->is_resolve) { | |
748 | tmp |= 0xff; | |
749 | } | |
750 | ||
3c12513d | 751 | for (i = 0; i < 8; i++) { |
56492e0f MO |
752 | u32 format = G_0280A0_FORMAT(track->cb_color_info[i]); |
753 | ||
754 | if (format != V_0280A0_COLOR_INVALID && | |
755 | (tmp >> (i * 4)) & 0xF) { | |
3c12513d MO |
756 | /* at least one component is enabled */ |
757 | if (track->cb_color_bo[i] == NULL) { | |
758 | dev_warn(p->dev, "%s:%d mask 0x%08X | 0x%08X no cb for %d\n", | |
759 | __func__, __LINE__, track->cb_target_mask, track->cb_shader_mask, i); | |
760 | return -EINVAL; | |
761 | } | |
762 | /* perform rewrite of CB_COLOR[0-7]_SIZE */ | |
763 | r = r600_cs_track_validate_cb(p, i); | |
764 | if (r) | |
765 | return r; | |
961fb597 | 766 | } |
961fb597 | 767 | } |
3c12513d | 768 | track->cb_dirty = false; |
961fb597 | 769 | } |
3c12513d | 770 | |
88f50c80 | 771 | /* Check depth buffer */ |
0f457e48 MO |
772 | if (track->db_dirty && |
773 | G_028010_FORMAT(track->db_depth_info) != V_028010_DEPTH_INVALID && | |
774 | (G_028800_STENCIL_ENABLE(track->db_depth_control) || | |
775 | G_028800_Z_ENABLE(track->db_depth_control))) { | |
88f50c80 JG |
776 | r = r600_cs_track_validate_db(p); |
777 | if (r) | |
778 | return r; | |
961fb597 | 779 | } |
88f50c80 | 780 | |
961fb597 JG |
781 | return 0; |
782 | } | |
783 | ||
3ce0a23d | 784 | /** |
40592a17 | 785 | * r600_cs_packet_parse_vline() - parse userspace VLINE packet |
c8c15ff1 JG |
786 | * @parser: parser structure holding parsing context. |
787 | * | |
40592a17 IH |
788 | * This is an R600-specific function for parsing VLINE packets. |
789 | * Real work is done by r600_cs_common_vline_parse function. | |
790 | * Here we just set up ASIC-specific register table and call | |
791 | * the common implementation function. | |
792 | */ | |
793 | static int r600_cs_packet_parse_vline(struct radeon_cs_parser *p) | |
c8c15ff1 | 794 | { |
40592a17 IH |
795 | static uint32_t vline_start_end[2] = {AVIVO_D1MODE_VLINE_START_END, |
796 | AVIVO_D2MODE_VLINE_START_END}; | |
797 | static uint32_t vline_status[2] = {AVIVO_D1MODE_VLINE_STATUS, | |
798 | AVIVO_D2MODE_VLINE_STATUS}; | |
c8c15ff1 | 799 | |
40592a17 | 800 | return r600_cs_common_vline_parse(p, vline_start_end, vline_status); |
c8c15ff1 JG |
801 | } |
802 | ||
2f67c6e0 | 803 | /** |
40592a17 | 804 | * r600_cs_common_vline_parse() - common vline parser |
2f67c6e0 | 805 | * @parser: parser structure holding parsing context. |
40592a17 IH |
806 | * @vline_start_end: table of vline_start_end registers |
807 | * @vline_status: table of vline_status registers | |
2f67c6e0 AD |
808 | * |
809 | * Userspace sends a special sequence for VLINE waits. | |
810 | * PACKET0 - VLINE_START_END + value | |
811 | * PACKET3 - WAIT_REG_MEM poll vline status reg | |
812 | * RELOC (P3) - crtc_id in reloc. | |
813 | * | |
814 | * This function parses this and relocates the VLINE START END | |
815 | * and WAIT_REG_MEM packets to the correct crtc. | |
816 | * It also detects a switched off crtc and nulls out the | |
40592a17 IH |
817 | * wait in that case. This function is common for all ASICs that |
818 | * are R600 and newer. The parsing algorithm is the same, and only | |
819 | * differs in which registers are used. | |
820 | * | |
821 | * Caller is the ASIC-specific function which passes the parser | |
822 | * context and ASIC-specific register table | |
2f67c6e0 | 823 | */ |
40592a17 IH |
824 | int r600_cs_common_vline_parse(struct radeon_cs_parser *p, |
825 | uint32_t *vline_start_end, | |
826 | uint32_t *vline_status) | |
2f67c6e0 | 827 | { |
2f67c6e0 AD |
828 | struct drm_crtc *crtc; |
829 | struct radeon_crtc *radeon_crtc; | |
830 | struct radeon_cs_packet p3reloc, wait_reg_mem; | |
831 | int crtc_id; | |
832 | int r; | |
833 | uint32_t header, h_idx, reg, wait_reg_mem_info; | |
834 | volatile uint32_t *ib; | |
835 | ||
f2e39221 | 836 | ib = p->ib.ptr; |
2f67c6e0 AD |
837 | |
838 | /* parse the WAIT_REG_MEM */ | |
c38f34b5 | 839 | r = radeon_cs_packet_parse(p, &wait_reg_mem, p->idx); |
2f67c6e0 AD |
840 | if (r) |
841 | return r; | |
842 | ||
843 | /* check its a WAIT_REG_MEM */ | |
4e872ae2 | 844 | if (wait_reg_mem.type != RADEON_PACKET_TYPE3 || |
2f67c6e0 AD |
845 | wait_reg_mem.opcode != PACKET3_WAIT_REG_MEM) { |
846 | DRM_ERROR("vline wait missing WAIT_REG_MEM segment\n"); | |
a3a88a66 | 847 | return -EINVAL; |
2f67c6e0 AD |
848 | } |
849 | ||
850 | wait_reg_mem_info = radeon_get_ib_value(p, wait_reg_mem.idx + 1); | |
851 | /* bit 4 is reg (0) or mem (1) */ | |
852 | if (wait_reg_mem_info & 0x10) { | |
40592a17 | 853 | DRM_ERROR("vline WAIT_REG_MEM waiting on MEM instead of REG\n"); |
a3a88a66 | 854 | return -EINVAL; |
2f67c6e0 | 855 | } |
d6e18a34 IH |
856 | /* bit 8 is me (0) or pfp (1) */ |
857 | if (wait_reg_mem_info & 0x100) { | |
858 | DRM_ERROR("vline WAIT_REG_MEM waiting on PFP instead of ME\n"); | |
a3a88a66 | 859 | return -EINVAL; |
2f67c6e0 AD |
860 | } |
861 | /* waiting for value to be equal */ | |
862 | if ((wait_reg_mem_info & 0x7) != 0x3) { | |
863 | DRM_ERROR("vline WAIT_REG_MEM function not equal\n"); | |
a3a88a66 | 864 | return -EINVAL; |
2f67c6e0 | 865 | } |
40592a17 | 866 | if ((radeon_get_ib_value(p, wait_reg_mem.idx + 2) << 2) != vline_status[0]) { |
2f67c6e0 | 867 | DRM_ERROR("vline WAIT_REG_MEM bad reg\n"); |
a3a88a66 | 868 | return -EINVAL; |
2f67c6e0 AD |
869 | } |
870 | ||
40592a17 | 871 | if (radeon_get_ib_value(p, wait_reg_mem.idx + 5) != RADEON_VLINE_STAT) { |
2f67c6e0 | 872 | DRM_ERROR("vline WAIT_REG_MEM bad bit mask\n"); |
a3a88a66 | 873 | return -EINVAL; |
2f67c6e0 AD |
874 | } |
875 | ||
876 | /* jump over the NOP */ | |
c38f34b5 | 877 | r = radeon_cs_packet_parse(p, &p3reloc, p->idx + wait_reg_mem.count + 2); |
2f67c6e0 AD |
878 | if (r) |
879 | return r; | |
880 | ||
881 | h_idx = p->idx - 2; | |
882 | p->idx += wait_reg_mem.count + 2; | |
883 | p->idx += p3reloc.count + 2; | |
884 | ||
885 | header = radeon_get_ib_value(p, h_idx); | |
886 | crtc_id = radeon_get_ib_value(p, h_idx + 2 + 7 + 1); | |
4e872ae2 | 887 | reg = R600_CP_PACKET0_GET_REG(header); |
29508eb6 | 888 | |
b957f457 RC |
889 | crtc = drm_crtc_find(p->rdev->ddev, crtc_id); |
890 | if (!crtc) { | |
2f67c6e0 | 891 | DRM_ERROR("cannot find crtc %d\n", crtc_id); |
10e10d34 | 892 | return -ENOENT; |
2f67c6e0 | 893 | } |
2f67c6e0 AD |
894 | radeon_crtc = to_radeon_crtc(crtc); |
895 | crtc_id = radeon_crtc->crtc_id; | |
896 | ||
897 | if (!crtc->enabled) { | |
40592a17 | 898 | /* CRTC isn't enabled - we need to nop out the WAIT_REG_MEM */ |
2f67c6e0 AD |
899 | ib[h_idx + 2] = PACKET2(0); |
900 | ib[h_idx + 3] = PACKET2(0); | |
901 | ib[h_idx + 4] = PACKET2(0); | |
902 | ib[h_idx + 5] = PACKET2(0); | |
903 | ib[h_idx + 6] = PACKET2(0); | |
904 | ib[h_idx + 7] = PACKET2(0); | |
905 | ib[h_idx + 8] = PACKET2(0); | |
40592a17 IH |
906 | } else if (reg == vline_start_end[0]) { |
907 | header &= ~R600_CP_PACKET0_REG_MASK; | |
908 | header |= vline_start_end[crtc_id] >> 2; | |
2f67c6e0 | 909 | ib[h_idx] = header; |
40592a17 IH |
910 | ib[h_idx + 4] = vline_status[crtc_id] >> 2; |
911 | } else { | |
912 | DRM_ERROR("unknown crtc reloc\n"); | |
913 | return -EINVAL; | |
2f67c6e0 | 914 | } |
a3a88a66 | 915 | return 0; |
2f67c6e0 AD |
916 | } |
917 | ||
3ce0a23d JG |
918 | static int r600_packet0_check(struct radeon_cs_parser *p, |
919 | struct radeon_cs_packet *pkt, | |
920 | unsigned idx, unsigned reg) | |
921 | { | |
2f67c6e0 AD |
922 | int r; |
923 | ||
3ce0a23d JG |
924 | switch (reg) { |
925 | case AVIVO_D1MODE_VLINE_START_END: | |
2f67c6e0 AD |
926 | r = r600_cs_packet_parse_vline(p); |
927 | if (r) { | |
928 | DRM_ERROR("No reloc for ib[%d]=0x%04X\n", | |
929 | idx, reg); | |
930 | return r; | |
931 | } | |
3ce0a23d JG |
932 | break; |
933 | default: | |
934 | printk(KERN_ERR "Forbidden register 0x%04X in cs at %d\n", | |
935 | reg, idx); | |
936 | return -EINVAL; | |
937 | } | |
938 | return 0; | |
939 | } | |
940 | ||
941 | static int r600_cs_parse_packet0(struct radeon_cs_parser *p, | |
942 | struct radeon_cs_packet *pkt) | |
943 | { | |
944 | unsigned reg, i; | |
945 | unsigned idx; | |
946 | int r; | |
947 | ||
948 | idx = pkt->idx + 1; | |
949 | reg = pkt->reg; | |
950 | for (i = 0; i <= pkt->count; i++, idx++, reg += 4) { | |
951 | r = r600_packet0_check(p, pkt, idx, reg); | |
952 | if (r) { | |
953 | return r; | |
954 | } | |
955 | } | |
956 | return 0; | |
957 | } | |
958 | ||
961fb597 JG |
959 | /** |
960 | * r600_cs_check_reg() - check if register is authorized or not | |
961 | * @parser: parser structure holding parsing context | |
962 | * @reg: register we are testing | |
963 | * @idx: index into the cs buffer | |
964 | * | |
965 | * This function will test against r600_reg_safe_bm and return 0 | |
966 | * if register is safe. If register is not flag as safe this function | |
967 | * will test it against a list of register needind special handling. | |
968 | */ | |
488479eb | 969 | static int r600_cs_check_reg(struct radeon_cs_parser *p, u32 reg, u32 idx) |
961fb597 JG |
970 | { |
971 | struct r600_cs_track *track = (struct r600_cs_track *)p->track; | |
972 | struct radeon_cs_reloc *reloc; | |
961fb597 JG |
973 | u32 m, i, tmp, *ib; |
974 | int r; | |
975 | ||
976 | i = (reg >> 7); | |
88498839 | 977 | if (i >= ARRAY_SIZE(r600_reg_safe_bm)) { |
961fb597 JG |
978 | dev_warn(p->dev, "forbidden register 0x%08x at %d\n", reg, idx); |
979 | return -EINVAL; | |
980 | } | |
981 | m = 1 << ((reg >> 2) & 31); | |
982 | if (!(r600_reg_safe_bm[i] & m)) | |
983 | return 0; | |
f2e39221 | 984 | ib = p->ib.ptr; |
961fb597 | 985 | switch (reg) { |
25985edc | 986 | /* force following reg to 0 in an attempt to disable out buffer |
961fb597 JG |
987 | * which will need us to better understand how it works to perform |
988 | * security check on it (Jerome) | |
989 | */ | |
990 | case R_0288A8_SQ_ESGS_RING_ITEMSIZE: | |
991 | case R_008C44_SQ_ESGS_RING_SIZE: | |
992 | case R_0288B0_SQ_ESTMP_RING_ITEMSIZE: | |
993 | case R_008C54_SQ_ESTMP_RING_SIZE: | |
994 | case R_0288C0_SQ_FBUF_RING_ITEMSIZE: | |
995 | case R_008C74_SQ_FBUF_RING_SIZE: | |
996 | case R_0288B4_SQ_GSTMP_RING_ITEMSIZE: | |
997 | case R_008C5C_SQ_GSTMP_RING_SIZE: | |
998 | case R_0288AC_SQ_GSVS_RING_ITEMSIZE: | |
999 | case R_008C4C_SQ_GSVS_RING_SIZE: | |
1000 | case R_0288BC_SQ_PSTMP_RING_ITEMSIZE: | |
1001 | case R_008C6C_SQ_PSTMP_RING_SIZE: | |
1002 | case R_0288C4_SQ_REDUC_RING_ITEMSIZE: | |
1003 | case R_008C7C_SQ_REDUC_RING_SIZE: | |
1004 | case R_0288B8_SQ_VSTMP_RING_ITEMSIZE: | |
1005 | case R_008C64_SQ_VSTMP_RING_SIZE: | |
1006 | case R_0288C8_SQ_GS_VERT_ITEMSIZE: | |
1007 | /* get value to populate the IB don't remove */ | |
7c4c62a0 DA |
1008 | /*tmp =radeon_get_ib_value(p, idx); |
1009 | ib[idx] = 0;*/ | |
1010 | break; | |
1011 | case SQ_ESGS_RING_BASE: | |
1012 | case SQ_GSVS_RING_BASE: | |
1013 | case SQ_ESTMP_RING_BASE: | |
1014 | case SQ_GSTMP_RING_BASE: | |
1015 | case SQ_PSTMP_RING_BASE: | |
1016 | case SQ_VSTMP_RING_BASE: | |
1017 | r = radeon_cs_packet_next_reloc(p, &reloc, 0); | |
1018 | if (r) { | |
1019 | dev_warn(p->dev, "bad SET_CONTEXT_REG " | |
1020 | "0x%04X\n", reg); | |
1021 | return -EINVAL; | |
1022 | } | |
df0af440 | 1023 | ib[idx] += (u32)((reloc->gpu_offset >> 8) & 0xffffffff); |
961fb597 | 1024 | break; |
5f77df36 AD |
1025 | case SQ_CONFIG: |
1026 | track->sq_config = radeon_get_ib_value(p, idx); | |
1027 | break; | |
961fb597 JG |
1028 | case R_028800_DB_DEPTH_CONTROL: |
1029 | track->db_depth_control = radeon_get_ib_value(p, idx); | |
3c12513d | 1030 | track->db_dirty = true; |
961fb597 JG |
1031 | break; |
1032 | case R_028010_DB_DEPTH_INFO: | |
721604a1 | 1033 | if (!(p->cs_flags & RADEON_CS_KEEP_TILING_FLAGS) && |
9ffb7a6d | 1034 | radeon_cs_packet_next_is_pkt3_nop(p)) { |
012e976d | 1035 | r = radeon_cs_packet_next_reloc(p, &reloc, r600_nomm); |
7f813377 AD |
1036 | if (r) { |
1037 | dev_warn(p->dev, "bad SET_CONTEXT_REG " | |
1038 | "0x%04X\n", reg); | |
1039 | return -EINVAL; | |
1040 | } | |
1041 | track->db_depth_info = radeon_get_ib_value(p, idx); | |
1042 | ib[idx] &= C_028010_ARRAY_MODE; | |
1043 | track->db_depth_info &= C_028010_ARRAY_MODE; | |
df0af440 | 1044 | if (reloc->tiling_flags & RADEON_TILING_MACRO) { |
7f813377 AD |
1045 | ib[idx] |= S_028010_ARRAY_MODE(V_028010_ARRAY_2D_TILED_THIN1); |
1046 | track->db_depth_info |= S_028010_ARRAY_MODE(V_028010_ARRAY_2D_TILED_THIN1); | |
1047 | } else { | |
1048 | ib[idx] |= S_028010_ARRAY_MODE(V_028010_ARRAY_1D_TILED_THIN1); | |
1049 | track->db_depth_info |= S_028010_ARRAY_MODE(V_028010_ARRAY_1D_TILED_THIN1); | |
1050 | } | |
3c12513d | 1051 | } else { |
7f813377 | 1052 | track->db_depth_info = radeon_get_ib_value(p, idx); |
3c12513d MO |
1053 | } |
1054 | track->db_dirty = true; | |
961fb597 JG |
1055 | break; |
1056 | case R_028004_DB_DEPTH_VIEW: | |
1057 | track->db_depth_view = radeon_get_ib_value(p, idx); | |
3c12513d | 1058 | track->db_dirty = true; |
961fb597 JG |
1059 | break; |
1060 | case R_028000_DB_DEPTH_SIZE: | |
1061 | track->db_depth_size = radeon_get_ib_value(p, idx); | |
1062 | track->db_depth_size_idx = idx; | |
3c12513d | 1063 | track->db_dirty = true; |
961fb597 JG |
1064 | break; |
1065 | case R_028AB0_VGT_STRMOUT_EN: | |
1066 | track->vgt_strmout_en = radeon_get_ib_value(p, idx); | |
3c12513d | 1067 | track->streamout_dirty = true; |
961fb597 JG |
1068 | break; |
1069 | case R_028B20_VGT_STRMOUT_BUFFER_EN: | |
1070 | track->vgt_strmout_buffer_en = radeon_get_ib_value(p, idx); | |
3c12513d | 1071 | track->streamout_dirty = true; |
961fb597 | 1072 | break; |
dd220a00 MO |
1073 | case VGT_STRMOUT_BUFFER_BASE_0: |
1074 | case VGT_STRMOUT_BUFFER_BASE_1: | |
1075 | case VGT_STRMOUT_BUFFER_BASE_2: | |
1076 | case VGT_STRMOUT_BUFFER_BASE_3: | |
012e976d | 1077 | r = radeon_cs_packet_next_reloc(p, &reloc, r600_nomm); |
dd220a00 MO |
1078 | if (r) { |
1079 | dev_warn(p->dev, "bad SET_CONTEXT_REG " | |
1080 | "0x%04X\n", reg); | |
1081 | return -EINVAL; | |
1082 | } | |
1083 | tmp = (reg - VGT_STRMOUT_BUFFER_BASE_0) / 16; | |
1084 | track->vgt_strmout_bo_offset[tmp] = radeon_get_ib_value(p, idx) << 8; | |
df0af440 | 1085 | ib[idx] += (u32)((reloc->gpu_offset >> 8) & 0xffffffff); |
dd220a00 | 1086 | track->vgt_strmout_bo[tmp] = reloc->robj; |
df0af440 | 1087 | track->vgt_strmout_bo_mc[tmp] = reloc->gpu_offset; |
3c12513d | 1088 | track->streamout_dirty = true; |
dd220a00 MO |
1089 | break; |
1090 | case VGT_STRMOUT_BUFFER_SIZE_0: | |
1091 | case VGT_STRMOUT_BUFFER_SIZE_1: | |
1092 | case VGT_STRMOUT_BUFFER_SIZE_2: | |
1093 | case VGT_STRMOUT_BUFFER_SIZE_3: | |
1094 | tmp = (reg - VGT_STRMOUT_BUFFER_SIZE_0) / 16; | |
1095 | /* size in register is DWs, convert to bytes */ | |
1096 | track->vgt_strmout_size[tmp] = radeon_get_ib_value(p, idx) * 4; | |
3c12513d | 1097 | track->streamout_dirty = true; |
dd220a00 MO |
1098 | break; |
1099 | case CP_COHER_BASE: | |
012e976d | 1100 | r = radeon_cs_packet_next_reloc(p, &reloc, r600_nomm); |
dd220a00 MO |
1101 | if (r) { |
1102 | dev_warn(p->dev, "missing reloc for CP_COHER_BASE " | |
1103 | "0x%04X\n", reg); | |
1104 | return -EINVAL; | |
1105 | } | |
df0af440 | 1106 | ib[idx] += (u32)((reloc->gpu_offset >> 8) & 0xffffffff); |
dd220a00 | 1107 | break; |
961fb597 JG |
1108 | case R_028238_CB_TARGET_MASK: |
1109 | track->cb_target_mask = radeon_get_ib_value(p, idx); | |
3c12513d | 1110 | track->cb_dirty = true; |
961fb597 JG |
1111 | break; |
1112 | case R_02823C_CB_SHADER_MASK: | |
1113 | track->cb_shader_mask = radeon_get_ib_value(p, idx); | |
1114 | break; | |
1115 | case R_028C04_PA_SC_AA_CONFIG: | |
1116 | tmp = G_028C04_MSAA_NUM_SAMPLES(radeon_get_ib_value(p, idx)); | |
c116cc94 | 1117 | track->log_nsamples = tmp; |
961fb597 | 1118 | track->nsamples = 1 << tmp; |
3c12513d | 1119 | track->cb_dirty = true; |
961fb597 | 1120 | break; |
523885de MO |
1121 | case R_028808_CB_COLOR_CONTROL: |
1122 | tmp = G_028808_SPECIAL_OP(radeon_get_ib_value(p, idx)); | |
1123 | track->is_resolve = tmp == V_028808_SPECIAL_RESOLVE_BOX; | |
1124 | track->cb_dirty = true; | |
1125 | break; | |
961fb597 JG |
1126 | case R_0280A0_CB_COLOR0_INFO: |
1127 | case R_0280A4_CB_COLOR1_INFO: | |
1128 | case R_0280A8_CB_COLOR2_INFO: | |
1129 | case R_0280AC_CB_COLOR3_INFO: | |
1130 | case R_0280B0_CB_COLOR4_INFO: | |
1131 | case R_0280B4_CB_COLOR5_INFO: | |
1132 | case R_0280B8_CB_COLOR6_INFO: | |
1133 | case R_0280BC_CB_COLOR7_INFO: | |
721604a1 | 1134 | if (!(p->cs_flags & RADEON_CS_KEEP_TILING_FLAGS) && |
9ffb7a6d | 1135 | radeon_cs_packet_next_is_pkt3_nop(p)) { |
012e976d | 1136 | r = radeon_cs_packet_next_reloc(p, &reloc, r600_nomm); |
7f813377 AD |
1137 | if (r) { |
1138 | dev_err(p->dev, "bad SET_CONTEXT_REG 0x%04X\n", reg); | |
1139 | return -EINVAL; | |
1140 | } | |
1141 | tmp = (reg - R_0280A0_CB_COLOR0_INFO) / 4; | |
1142 | track->cb_color_info[tmp] = radeon_get_ib_value(p, idx); | |
df0af440 | 1143 | if (reloc->tiling_flags & RADEON_TILING_MACRO) { |
7f813377 AD |
1144 | ib[idx] |= S_0280A0_ARRAY_MODE(V_0280A0_ARRAY_2D_TILED_THIN1); |
1145 | track->cb_color_info[tmp] |= S_0280A0_ARRAY_MODE(V_0280A0_ARRAY_2D_TILED_THIN1); | |
df0af440 | 1146 | } else if (reloc->tiling_flags & RADEON_TILING_MICRO) { |
7f813377 AD |
1147 | ib[idx] |= S_0280A0_ARRAY_MODE(V_0280A0_ARRAY_1D_TILED_THIN1); |
1148 | track->cb_color_info[tmp] |= S_0280A0_ARRAY_MODE(V_0280A0_ARRAY_1D_TILED_THIN1); | |
1149 | } | |
1150 | } else { | |
1151 | tmp = (reg - R_0280A0_CB_COLOR0_INFO) / 4; | |
1152 | track->cb_color_info[tmp] = radeon_get_ib_value(p, idx); | |
1153 | } | |
3c12513d | 1154 | track->cb_dirty = true; |
961fb597 | 1155 | break; |
285484e2 JG |
1156 | case R_028080_CB_COLOR0_VIEW: |
1157 | case R_028084_CB_COLOR1_VIEW: | |
1158 | case R_028088_CB_COLOR2_VIEW: | |
1159 | case R_02808C_CB_COLOR3_VIEW: | |
1160 | case R_028090_CB_COLOR4_VIEW: | |
1161 | case R_028094_CB_COLOR5_VIEW: | |
1162 | case R_028098_CB_COLOR6_VIEW: | |
1163 | case R_02809C_CB_COLOR7_VIEW: | |
1164 | tmp = (reg - R_028080_CB_COLOR0_VIEW) / 4; | |
1165 | track->cb_color_view[tmp] = radeon_get_ib_value(p, idx); | |
3c12513d | 1166 | track->cb_dirty = true; |
285484e2 | 1167 | break; |
961fb597 JG |
1168 | case R_028060_CB_COLOR0_SIZE: |
1169 | case R_028064_CB_COLOR1_SIZE: | |
1170 | case R_028068_CB_COLOR2_SIZE: | |
1171 | case R_02806C_CB_COLOR3_SIZE: | |
1172 | case R_028070_CB_COLOR4_SIZE: | |
1173 | case R_028074_CB_COLOR5_SIZE: | |
1174 | case R_028078_CB_COLOR6_SIZE: | |
1175 | case R_02807C_CB_COLOR7_SIZE: | |
1176 | tmp = (reg - R_028060_CB_COLOR0_SIZE) / 4; | |
1177 | track->cb_color_size[tmp] = radeon_get_ib_value(p, idx); | |
1178 | track->cb_color_size_idx[tmp] = idx; | |
3c12513d | 1179 | track->cb_dirty = true; |
961fb597 JG |
1180 | break; |
1181 | /* This register were added late, there is userspace | |
1182 | * which does provide relocation for those but set | |
1183 | * 0 offset. In order to avoid breaking old userspace | |
1184 | * we detect this and set address to point to last | |
1185 | * CB_COLOR0_BASE, note that if userspace doesn't set | |
1186 | * CB_COLOR0_BASE before this register we will report | |
1187 | * error. Old userspace always set CB_COLOR0_BASE | |
1188 | * before any of this. | |
1189 | */ | |
1190 | case R_0280E0_CB_COLOR0_FRAG: | |
1191 | case R_0280E4_CB_COLOR1_FRAG: | |
1192 | case R_0280E8_CB_COLOR2_FRAG: | |
1193 | case R_0280EC_CB_COLOR3_FRAG: | |
1194 | case R_0280F0_CB_COLOR4_FRAG: | |
1195 | case R_0280F4_CB_COLOR5_FRAG: | |
1196 | case R_0280F8_CB_COLOR6_FRAG: | |
1197 | case R_0280FC_CB_COLOR7_FRAG: | |
1198 | tmp = (reg - R_0280E0_CB_COLOR0_FRAG) / 4; | |
9ffb7a6d | 1199 | if (!radeon_cs_packet_next_is_pkt3_nop(p)) { |
961fb597 JG |
1200 | if (!track->cb_color_base_last[tmp]) { |
1201 | dev_err(p->dev, "Broken old userspace ? no cb_color0_base supplied before trying to write 0x%08X\n", reg); | |
1202 | return -EINVAL; | |
1203 | } | |
961fb597 | 1204 | track->cb_color_frag_bo[tmp] = track->cb_color_bo[tmp]; |
c116cc94 MO |
1205 | track->cb_color_frag_offset[tmp] = track->cb_color_bo_offset[tmp]; |
1206 | ib[idx] = track->cb_color_base_last[tmp]; | |
961fb597 | 1207 | } else { |
012e976d | 1208 | r = radeon_cs_packet_next_reloc(p, &reloc, r600_nomm); |
961fb597 JG |
1209 | if (r) { |
1210 | dev_err(p->dev, "bad SET_CONTEXT_REG 0x%04X\n", reg); | |
1211 | return -EINVAL; | |
1212 | } | |
961fb597 | 1213 | track->cb_color_frag_bo[tmp] = reloc->robj; |
c116cc94 | 1214 | track->cb_color_frag_offset[tmp] = (u64)ib[idx] << 8; |
df0af440 | 1215 | ib[idx] += (u32)((reloc->gpu_offset >> 8) & 0xffffffff); |
c116cc94 MO |
1216 | } |
1217 | if (G_0280A0_TILE_MODE(track->cb_color_info[tmp])) { | |
1218 | track->cb_dirty = true; | |
961fb597 JG |
1219 | } |
1220 | break; | |
1221 | case R_0280C0_CB_COLOR0_TILE: | |
1222 | case R_0280C4_CB_COLOR1_TILE: | |
1223 | case R_0280C8_CB_COLOR2_TILE: | |
1224 | case R_0280CC_CB_COLOR3_TILE: | |
1225 | case R_0280D0_CB_COLOR4_TILE: | |
1226 | case R_0280D4_CB_COLOR5_TILE: | |
1227 | case R_0280D8_CB_COLOR6_TILE: | |
1228 | case R_0280DC_CB_COLOR7_TILE: | |
1229 | tmp = (reg - R_0280C0_CB_COLOR0_TILE) / 4; | |
9ffb7a6d | 1230 | if (!radeon_cs_packet_next_is_pkt3_nop(p)) { |
961fb597 JG |
1231 | if (!track->cb_color_base_last[tmp]) { |
1232 | dev_err(p->dev, "Broken old userspace ? no cb_color0_base supplied before trying to write 0x%08X\n", reg); | |
1233 | return -EINVAL; | |
1234 | } | |
961fb597 | 1235 | track->cb_color_tile_bo[tmp] = track->cb_color_bo[tmp]; |
c116cc94 MO |
1236 | track->cb_color_tile_offset[tmp] = track->cb_color_bo_offset[tmp]; |
1237 | ib[idx] = track->cb_color_base_last[tmp]; | |
961fb597 | 1238 | } else { |
012e976d | 1239 | r = radeon_cs_packet_next_reloc(p, &reloc, r600_nomm); |
961fb597 JG |
1240 | if (r) { |
1241 | dev_err(p->dev, "bad SET_CONTEXT_REG 0x%04X\n", reg); | |
1242 | return -EINVAL; | |
1243 | } | |
961fb597 | 1244 | track->cb_color_tile_bo[tmp] = reloc->robj; |
c116cc94 | 1245 | track->cb_color_tile_offset[tmp] = (u64)ib[idx] << 8; |
df0af440 | 1246 | ib[idx] += (u32)((reloc->gpu_offset >> 8) & 0xffffffff); |
c116cc94 MO |
1247 | } |
1248 | if (G_0280A0_TILE_MODE(track->cb_color_info[tmp])) { | |
1249 | track->cb_dirty = true; | |
1250 | } | |
1251 | break; | |
1252 | case R_028100_CB_COLOR0_MASK: | |
1253 | case R_028104_CB_COLOR1_MASK: | |
1254 | case R_028108_CB_COLOR2_MASK: | |
1255 | case R_02810C_CB_COLOR3_MASK: | |
1256 | case R_028110_CB_COLOR4_MASK: | |
1257 | case R_028114_CB_COLOR5_MASK: | |
1258 | case R_028118_CB_COLOR6_MASK: | |
1259 | case R_02811C_CB_COLOR7_MASK: | |
1260 | tmp = (reg - R_028100_CB_COLOR0_MASK) / 4; | |
305a3d20 | 1261 | track->cb_color_mask[tmp] = radeon_get_ib_value(p, idx); |
c116cc94 MO |
1262 | if (G_0280A0_TILE_MODE(track->cb_color_info[tmp])) { |
1263 | track->cb_dirty = true; | |
961fb597 JG |
1264 | } |
1265 | break; | |
1266 | case CB_COLOR0_BASE: | |
1267 | case CB_COLOR1_BASE: | |
1268 | case CB_COLOR2_BASE: | |
1269 | case CB_COLOR3_BASE: | |
1270 | case CB_COLOR4_BASE: | |
1271 | case CB_COLOR5_BASE: | |
1272 | case CB_COLOR6_BASE: | |
1273 | case CB_COLOR7_BASE: | |
012e976d | 1274 | r = radeon_cs_packet_next_reloc(p, &reloc, r600_nomm); |
961fb597 JG |
1275 | if (r) { |
1276 | dev_warn(p->dev, "bad SET_CONTEXT_REG " | |
1277 | "0x%04X\n", reg); | |
1278 | return -EINVAL; | |
1279 | } | |
7cb72ef4 | 1280 | tmp = (reg - CB_COLOR0_BASE) / 4; |
1729dd33 | 1281 | track->cb_color_bo_offset[tmp] = radeon_get_ib_value(p, idx) << 8; |
df0af440 | 1282 | ib[idx] += (u32)((reloc->gpu_offset >> 8) & 0xffffffff); |
961fb597 JG |
1283 | track->cb_color_base_last[tmp] = ib[idx]; |
1284 | track->cb_color_bo[tmp] = reloc->robj; | |
df0af440 | 1285 | track->cb_color_bo_mc[tmp] = reloc->gpu_offset; |
3c12513d | 1286 | track->cb_dirty = true; |
961fb597 JG |
1287 | break; |
1288 | case DB_DEPTH_BASE: | |
012e976d | 1289 | r = radeon_cs_packet_next_reloc(p, &reloc, r600_nomm); |
961fb597 JG |
1290 | if (r) { |
1291 | dev_warn(p->dev, "bad SET_CONTEXT_REG " | |
1292 | "0x%04X\n", reg); | |
1293 | return -EINVAL; | |
1294 | } | |
1729dd33 | 1295 | track->db_offset = radeon_get_ib_value(p, idx) << 8; |
df0af440 | 1296 | ib[idx] += (u32)((reloc->gpu_offset >> 8) & 0xffffffff); |
961fb597 | 1297 | track->db_bo = reloc->robj; |
df0af440 | 1298 | track->db_bo_mc = reloc->gpu_offset; |
3c12513d | 1299 | track->db_dirty = true; |
961fb597 JG |
1300 | break; |
1301 | case DB_HTILE_DATA_BASE: | |
012e976d | 1302 | r = radeon_cs_packet_next_reloc(p, &reloc, r600_nomm); |
88f50c80 JG |
1303 | if (r) { |
1304 | dev_warn(p->dev, "bad SET_CONTEXT_REG " | |
1305 | "0x%04X\n", reg); | |
1306 | return -EINVAL; | |
1307 | } | |
1308 | track->htile_offset = radeon_get_ib_value(p, idx) << 8; | |
df0af440 | 1309 | ib[idx] += (u32)((reloc->gpu_offset >> 8) & 0xffffffff); |
88f50c80 JG |
1310 | track->htile_bo = reloc->robj; |
1311 | track->db_dirty = true; | |
1312 | break; | |
1313 | case DB_HTILE_SURFACE: | |
1314 | track->htile_surface = radeon_get_ib_value(p, idx); | |
4ac0533a JG |
1315 | /* force 8x8 htile width and height */ |
1316 | ib[idx] |= 3; | |
88f50c80 JG |
1317 | track->db_dirty = true; |
1318 | break; | |
961fb597 JG |
1319 | case SQ_PGM_START_FS: |
1320 | case SQ_PGM_START_ES: | |
1321 | case SQ_PGM_START_VS: | |
1322 | case SQ_PGM_START_GS: | |
1323 | case SQ_PGM_START_PS: | |
5f77df36 AD |
1324 | case SQ_ALU_CONST_CACHE_GS_0: |
1325 | case SQ_ALU_CONST_CACHE_GS_1: | |
1326 | case SQ_ALU_CONST_CACHE_GS_2: | |
1327 | case SQ_ALU_CONST_CACHE_GS_3: | |
1328 | case SQ_ALU_CONST_CACHE_GS_4: | |
1329 | case SQ_ALU_CONST_CACHE_GS_5: | |
1330 | case SQ_ALU_CONST_CACHE_GS_6: | |
1331 | case SQ_ALU_CONST_CACHE_GS_7: | |
1332 | case SQ_ALU_CONST_CACHE_GS_8: | |
1333 | case SQ_ALU_CONST_CACHE_GS_9: | |
1334 | case SQ_ALU_CONST_CACHE_GS_10: | |
1335 | case SQ_ALU_CONST_CACHE_GS_11: | |
1336 | case SQ_ALU_CONST_CACHE_GS_12: | |
1337 | case SQ_ALU_CONST_CACHE_GS_13: | |
1338 | case SQ_ALU_CONST_CACHE_GS_14: | |
1339 | case SQ_ALU_CONST_CACHE_GS_15: | |
1340 | case SQ_ALU_CONST_CACHE_PS_0: | |
1341 | case SQ_ALU_CONST_CACHE_PS_1: | |
1342 | case SQ_ALU_CONST_CACHE_PS_2: | |
1343 | case SQ_ALU_CONST_CACHE_PS_3: | |
1344 | case SQ_ALU_CONST_CACHE_PS_4: | |
1345 | case SQ_ALU_CONST_CACHE_PS_5: | |
1346 | case SQ_ALU_CONST_CACHE_PS_6: | |
1347 | case SQ_ALU_CONST_CACHE_PS_7: | |
1348 | case SQ_ALU_CONST_CACHE_PS_8: | |
1349 | case SQ_ALU_CONST_CACHE_PS_9: | |
1350 | case SQ_ALU_CONST_CACHE_PS_10: | |
1351 | case SQ_ALU_CONST_CACHE_PS_11: | |
1352 | case SQ_ALU_CONST_CACHE_PS_12: | |
1353 | case SQ_ALU_CONST_CACHE_PS_13: | |
1354 | case SQ_ALU_CONST_CACHE_PS_14: | |
1355 | case SQ_ALU_CONST_CACHE_PS_15: | |
1356 | case SQ_ALU_CONST_CACHE_VS_0: | |
1357 | case SQ_ALU_CONST_CACHE_VS_1: | |
1358 | case SQ_ALU_CONST_CACHE_VS_2: | |
1359 | case SQ_ALU_CONST_CACHE_VS_3: | |
1360 | case SQ_ALU_CONST_CACHE_VS_4: | |
1361 | case SQ_ALU_CONST_CACHE_VS_5: | |
1362 | case SQ_ALU_CONST_CACHE_VS_6: | |
1363 | case SQ_ALU_CONST_CACHE_VS_7: | |
1364 | case SQ_ALU_CONST_CACHE_VS_8: | |
1365 | case SQ_ALU_CONST_CACHE_VS_9: | |
1366 | case SQ_ALU_CONST_CACHE_VS_10: | |
1367 | case SQ_ALU_CONST_CACHE_VS_11: | |
1368 | case SQ_ALU_CONST_CACHE_VS_12: | |
1369 | case SQ_ALU_CONST_CACHE_VS_13: | |
1370 | case SQ_ALU_CONST_CACHE_VS_14: | |
1371 | case SQ_ALU_CONST_CACHE_VS_15: | |
012e976d | 1372 | r = radeon_cs_packet_next_reloc(p, &reloc, r600_nomm); |
961fb597 JG |
1373 | if (r) { |
1374 | dev_warn(p->dev, "bad SET_CONTEXT_REG " | |
1375 | "0x%04X\n", reg); | |
1376 | return -EINVAL; | |
033b5650 | 1377 | } |
df0af440 | 1378 | ib[idx] += (u32)((reloc->gpu_offset >> 8) & 0xffffffff); |
033b5650 AD |
1379 | break; |
1380 | case SX_MEMORY_EXPORT_BASE: | |
012e976d | 1381 | r = radeon_cs_packet_next_reloc(p, &reloc, r600_nomm); |
033b5650 AD |
1382 | if (r) { |
1383 | dev_warn(p->dev, "bad SET_CONFIG_REG " | |
1384 | "0x%04X\n", reg); | |
1385 | return -EINVAL; | |
961fb597 | 1386 | } |
df0af440 | 1387 | ib[idx] += (u32)((reloc->gpu_offset >> 8) & 0xffffffff); |
961fb597 | 1388 | break; |
779923bc MO |
1389 | case SX_MISC: |
1390 | track->sx_misc_kill_all_prims = (radeon_get_ib_value(p, idx) & 0x1) != 0; | |
1391 | break; | |
961fb597 JG |
1392 | default: |
1393 | dev_warn(p->dev, "forbidden register 0x%08x at %d\n", reg, idx); | |
1394 | return -EINVAL; | |
1395 | } | |
1396 | return 0; | |
1397 | } | |
1398 | ||
285484e2 | 1399 | unsigned r600_mip_minify(unsigned size, unsigned level) |
961fb597 | 1400 | { |
60b212f8 DA |
1401 | unsigned val; |
1402 | ||
1403 | val = max(1U, size >> level); | |
1404 | if (level > 0) | |
1405 | val = roundup_pow_of_two(val); | |
1406 | return val; | |
961fb597 JG |
1407 | } |
1408 | ||
60b212f8 | 1409 | static void r600_texture_size(unsigned nfaces, unsigned blevel, unsigned llevel, |
fcdeefe4 | 1410 | unsigned w0, unsigned h0, unsigned d0, unsigned nsamples, unsigned format, |
60b212f8 | 1411 | unsigned block_align, unsigned height_align, unsigned base_align, |
40e2a5c1 | 1412 | unsigned *l0_size, unsigned *mipmap_size) |
961fb597 | 1413 | { |
60b212f8 DA |
1414 | unsigned offset, i, level; |
1415 | unsigned width, height, depth, size; | |
1416 | unsigned blocksize; | |
1417 | unsigned nbx, nby; | |
1418 | unsigned nlevels = llevel - blevel + 1; | |
961fb597 | 1419 | |
60b212f8 | 1420 | *l0_size = -1; |
285484e2 | 1421 | blocksize = r600_fmt_get_blocksize(format); |
60b212f8 | 1422 | |
285484e2 JG |
1423 | w0 = r600_mip_minify(w0, 0); |
1424 | h0 = r600_mip_minify(h0, 0); | |
1425 | d0 = r600_mip_minify(d0, 0); | |
961fb597 | 1426 | for(i = 0, offset = 0, level = blevel; i < nlevels; i++, level++) { |
285484e2 JG |
1427 | width = r600_mip_minify(w0, i); |
1428 | nbx = r600_fmt_get_nblocksx(format, width); | |
60b212f8 DA |
1429 | |
1430 | nbx = round_up(nbx, block_align); | |
1431 | ||
285484e2 JG |
1432 | height = r600_mip_minify(h0, i); |
1433 | nby = r600_fmt_get_nblocksy(format, height); | |
60b212f8 DA |
1434 | nby = round_up(nby, height_align); |
1435 | ||
285484e2 | 1436 | depth = r600_mip_minify(d0, i); |
60b212f8 | 1437 | |
fcdeefe4 | 1438 | size = nbx * nby * blocksize * nsamples; |
60b212f8 DA |
1439 | if (nfaces) |
1440 | size *= nfaces; | |
1441 | else | |
1442 | size *= depth; | |
1443 | ||
1444 | if (i == 0) | |
1445 | *l0_size = size; | |
1446 | ||
1447 | if (i == 0 || i == 1) | |
1448 | offset = round_up(offset, base_align); | |
1449 | ||
1450 | offset += size; | |
961fb597 | 1451 | } |
961fb597 | 1452 | *mipmap_size = offset; |
60b212f8 | 1453 | if (llevel == 0) |
961fb597 | 1454 | *mipmap_size = *l0_size; |
1729dd33 AD |
1455 | if (!blevel) |
1456 | *mipmap_size -= *l0_size; | |
961fb597 JG |
1457 | } |
1458 | ||
1459 | /** | |
1460 | * r600_check_texture_resource() - check if register is authorized or not | |
1461 | * @p: parser structure holding parsing context | |
1462 | * @idx: index into the cs buffer | |
1463 | * @texture: texture's bo structure | |
1464 | * @mipmap: mipmap's bo structure | |
1465 | * | |
1466 | * This function will check that the resource has valid field and that | |
1467 | * the texture and mipmap bo object are big enough to cover this resource. | |
1468 | */ | |
488479eb | 1469 | static int r600_check_texture_resource(struct radeon_cs_parser *p, u32 idx, |
7f813377 AD |
1470 | struct radeon_bo *texture, |
1471 | struct radeon_bo *mipmap, | |
16790569 AD |
1472 | u64 base_offset, |
1473 | u64 mip_offset, | |
7f813377 | 1474 | u32 tiling_flags) |
961fb597 | 1475 | { |
40e2a5c1 | 1476 | struct r600_cs_track *track = p->track; |
f00245f1 MO |
1477 | u32 dim, nfaces, llevel, blevel, w0, h0, d0; |
1478 | u32 word0, word1, l0_size, mipmap_size, word2, word3, word4, word5; | |
16790569 | 1479 | u32 height_align, pitch, pitch_align, depth_align; |
f00245f1 | 1480 | u32 barray, larray; |
16790569 AD |
1481 | u64 base_align; |
1482 | struct array_mode_checker array_check; | |
60b212f8 | 1483 | u32 format; |
f00245f1 | 1484 | bool is_array; |
961fb597 JG |
1485 | |
1486 | /* on legacy kernel we don't perform advanced check */ | |
1487 | if (p->rdev == NULL) | |
1488 | return 0; | |
7f813377 | 1489 | |
16790569 AD |
1490 | /* convert to bytes */ |
1491 | base_offset <<= 8; | |
1492 | mip_offset <<= 8; | |
1493 | ||
961fb597 | 1494 | word0 = radeon_get_ib_value(p, idx + 0); |
721604a1 | 1495 | if (!(p->cs_flags & RADEON_CS_KEEP_TILING_FLAGS)) { |
e70f224c MO |
1496 | if (tiling_flags & RADEON_TILING_MACRO) |
1497 | word0 |= S_038000_TILE_MODE(V_038000_ARRAY_2D_TILED_THIN1); | |
1498 | else if (tiling_flags & RADEON_TILING_MICRO) | |
1499 | word0 |= S_038000_TILE_MODE(V_038000_ARRAY_1D_TILED_THIN1); | |
1500 | } | |
961fb597 | 1501 | word1 = radeon_get_ib_value(p, idx + 1); |
f00245f1 MO |
1502 | word2 = radeon_get_ib_value(p, idx + 2) << 8; |
1503 | word3 = radeon_get_ib_value(p, idx + 3) << 8; | |
1504 | word4 = radeon_get_ib_value(p, idx + 4); | |
1505 | word5 = radeon_get_ib_value(p, idx + 5); | |
1506 | dim = G_038000_DIM(word0); | |
961fb597 | 1507 | w0 = G_038000_TEX_WIDTH(word0) + 1; |
f00245f1 | 1508 | pitch = (G_038000_PITCH(word0) + 1) * 8; |
961fb597 JG |
1509 | h0 = G_038004_TEX_HEIGHT(word1) + 1; |
1510 | d0 = G_038004_TEX_DEPTH(word1); | |
f00245f1 MO |
1511 | format = G_038004_DATA_FORMAT(word1); |
1512 | blevel = G_038010_BASE_LEVEL(word4); | |
1513 | llevel = G_038014_LAST_LEVEL(word5); | |
1514 | /* pitch in texels */ | |
1515 | array_check.array_mode = G_038000_TILE_MODE(word0); | |
1516 | array_check.group_size = track->group_size; | |
1517 | array_check.nbanks = track->nbanks; | |
1518 | array_check.npipes = track->npipes; | |
1519 | array_check.nsamples = 1; | |
1520 | array_check.blocksize = r600_fmt_get_blocksize(format); | |
961fb597 | 1521 | nfaces = 1; |
f00245f1 MO |
1522 | is_array = false; |
1523 | switch (dim) { | |
961fb597 JG |
1524 | case V_038000_SQ_TEX_DIM_1D: |
1525 | case V_038000_SQ_TEX_DIM_2D: | |
1526 | case V_038000_SQ_TEX_DIM_3D: | |
1527 | break; | |
1528 | case V_038000_SQ_TEX_DIM_CUBEMAP: | |
60b212f8 DA |
1529 | if (p->family >= CHIP_RV770) |
1530 | nfaces = 8; | |
1531 | else | |
1532 | nfaces = 6; | |
961fb597 JG |
1533 | break; |
1534 | case V_038000_SQ_TEX_DIM_1D_ARRAY: | |
1535 | case V_038000_SQ_TEX_DIM_2D_ARRAY: | |
f00245f1 | 1536 | is_array = true; |
60b212f8 | 1537 | break; |
961fb597 | 1538 | case V_038000_SQ_TEX_DIM_2D_ARRAY_MSAA: |
b51ad12a MO |
1539 | is_array = true; |
1540 | /* fall through */ | |
1541 | case V_038000_SQ_TEX_DIM_2D_MSAA: | |
1542 | array_check.nsamples = 1 << llevel; | |
1543 | llevel = 0; | |
1544 | break; | |
961fb597 JG |
1545 | default: |
1546 | dev_warn(p->dev, "this kernel doesn't support %d texture dim\n", G_038000_DIM(word0)); | |
1547 | return -EINVAL; | |
1548 | } | |
285484e2 | 1549 | if (!r600_fmt_is_valid_texture(format, p->family)) { |
961fb597 | 1550 | dev_warn(p->dev, "%s:%d texture invalid format %d\n", |
60b212f8 | 1551 | __func__, __LINE__, format); |
961fb597 JG |
1552 | return -EINVAL; |
1553 | } | |
40e2a5c1 | 1554 | |
16790569 AD |
1555 | if (r600_get_array_mode_alignment(&array_check, |
1556 | &pitch_align, &height_align, &depth_align, &base_align)) { | |
1557 | dev_warn(p->dev, "%s:%d tex array mode (%d) invalid\n", | |
1558 | __func__, __LINE__, G_038000_TILE_MODE(word0)); | |
1559 | return -EINVAL; | |
1560 | } | |
1561 | ||
1562 | /* XXX check height as well... */ | |
1563 | ||
1564 | if (!IS_ALIGNED(pitch, pitch_align)) { | |
c2049b3d AD |
1565 | dev_warn(p->dev, "%s:%d tex pitch (%d, 0x%x, %d) invalid\n", |
1566 | __func__, __LINE__, pitch, pitch_align, G_038000_TILE_MODE(word0)); | |
16790569 AD |
1567 | return -EINVAL; |
1568 | } | |
1569 | if (!IS_ALIGNED(base_offset, base_align)) { | |
c2049b3d AD |
1570 | dev_warn(p->dev, "%s:%d tex base offset (0x%llx, 0x%llx, %d) invalid\n", |
1571 | __func__, __LINE__, base_offset, base_align, G_038000_TILE_MODE(word0)); | |
16790569 AD |
1572 | return -EINVAL; |
1573 | } | |
1574 | if (!IS_ALIGNED(mip_offset, base_align)) { | |
c2049b3d AD |
1575 | dev_warn(p->dev, "%s:%d tex mip offset (0x%llx, 0x%llx, %d) invalid\n", |
1576 | __func__, __LINE__, mip_offset, base_align, G_038000_TILE_MODE(word0)); | |
40e2a5c1 AD |
1577 | return -EINVAL; |
1578 | } | |
40e2a5c1 | 1579 | |
285484e2 JG |
1580 | if (blevel > llevel) { |
1581 | dev_warn(p->dev, "texture blevel %d > llevel %d\n", | |
1582 | blevel, llevel); | |
1583 | } | |
f00245f1 MO |
1584 | if (is_array) { |
1585 | barray = G_038014_BASE_ARRAY(word5); | |
1586 | larray = G_038014_LAST_ARRAY(word5); | |
60b212f8 DA |
1587 | |
1588 | nfaces = larray - barray + 1; | |
1589 | } | |
fcdeefe4 | 1590 | r600_texture_size(nfaces, blevel, llevel, w0, h0, d0, array_check.nsamples, format, |
60b212f8 | 1591 | pitch_align, height_align, base_align, |
40e2a5c1 | 1592 | &l0_size, &mipmap_size); |
961fb597 | 1593 | /* using get ib will give us the offset into the texture bo */ |
af50621a | 1594 | if ((l0_size + word2) > radeon_bo_size(texture)) { |
285484e2 JG |
1595 | dev_warn(p->dev, "texture bo too small ((%d %d) (%d %d) %d %d %d -> %d have %ld)\n", |
1596 | w0, h0, pitch_align, height_align, | |
1597 | array_check.array_mode, format, word2, | |
1598 | l0_size, radeon_bo_size(texture)); | |
60b212f8 | 1599 | dev_warn(p->dev, "alignments %d %d %d %lld\n", pitch, pitch_align, height_align, base_align); |
961fb597 JG |
1600 | return -EINVAL; |
1601 | } | |
1602 | /* using get ib will give us the offset into the mipmap bo */ | |
af50621a | 1603 | if ((mipmap_size + word3) > radeon_bo_size(mipmap)) { |
fe725d4f | 1604 | /*dev_warn(p->dev, "mipmap bo too small (%d %d %d %d %d %d -> %d have %ld)\n", |
af50621a | 1605 | w0, h0, format, blevel, nlevels, word3, mipmap_size, radeon_bo_size(texture));*/ |
961fb597 JG |
1606 | } |
1607 | return 0; | |
1608 | } | |
1609 | ||
dd220a00 MO |
1610 | static bool r600_is_safe_reg(struct radeon_cs_parser *p, u32 reg, u32 idx) |
1611 | { | |
1612 | u32 m, i; | |
1613 | ||
1614 | i = (reg >> 7); | |
1615 | if (i >= ARRAY_SIZE(r600_reg_safe_bm)) { | |
1616 | dev_warn(p->dev, "forbidden register 0x%08x at %d\n", reg, idx); | |
1617 | return false; | |
1618 | } | |
1619 | m = 1 << ((reg >> 2) & 31); | |
1620 | if (!(r600_reg_safe_bm[i] & m)) | |
1621 | return true; | |
1622 | dev_warn(p->dev, "forbidden register 0x%08x at %d\n", reg, idx); | |
1623 | return false; | |
1624 | } | |
1625 | ||
3ce0a23d JG |
1626 | static int r600_packet3_check(struct radeon_cs_parser *p, |
1627 | struct radeon_cs_packet *pkt) | |
1628 | { | |
3ce0a23d | 1629 | struct radeon_cs_reloc *reloc; |
c8c15ff1 | 1630 | struct r600_cs_track *track; |
3ce0a23d JG |
1631 | volatile u32 *ib; |
1632 | unsigned idx; | |
1633 | unsigned i; | |
1634 | unsigned start_reg, end_reg, reg; | |
1635 | int r; | |
adea4796 | 1636 | u32 idx_value; |
3ce0a23d | 1637 | |
c8c15ff1 | 1638 | track = (struct r600_cs_track *)p->track; |
f2e39221 | 1639 | ib = p->ib.ptr; |
3ce0a23d | 1640 | idx = pkt->idx + 1; |
adea4796 | 1641 | idx_value = radeon_get_ib_value(p, idx); |
513bcb46 | 1642 | |
3ce0a23d | 1643 | switch (pkt->opcode) { |
2a19cac8 DA |
1644 | case PACKET3_SET_PREDICATION: |
1645 | { | |
1646 | int pred_op; | |
1647 | int tmp; | |
6333003b MO |
1648 | uint64_t offset; |
1649 | ||
2a19cac8 DA |
1650 | if (pkt->count != 1) { |
1651 | DRM_ERROR("bad SET PREDICATION\n"); | |
1652 | return -EINVAL; | |
1653 | } | |
1654 | ||
1655 | tmp = radeon_get_ib_value(p, idx + 1); | |
1656 | pred_op = (tmp >> 16) & 0x7; | |
1657 | ||
1658 | /* for the clear predicate operation */ | |
1659 | if (pred_op == 0) | |
1660 | return 0; | |
1661 | ||
1662 | if (pred_op > 2) { | |
1663 | DRM_ERROR("bad SET PREDICATION operation %d\n", pred_op); | |
1664 | return -EINVAL; | |
1665 | } | |
1666 | ||
012e976d | 1667 | r = radeon_cs_packet_next_reloc(p, &reloc, r600_nomm); |
2a19cac8 DA |
1668 | if (r) { |
1669 | DRM_ERROR("bad SET PREDICATION\n"); | |
1670 | return -EINVAL; | |
1671 | } | |
1672 | ||
df0af440 | 1673 | offset = reloc->gpu_offset + |
6333003b MO |
1674 | (idx_value & 0xfffffff0) + |
1675 | ((u64)(tmp & 0xff) << 32); | |
1676 | ||
1677 | ib[idx + 0] = offset; | |
1678 | ib[idx + 1] = (tmp & 0xffffff00) | (upper_32_bits(offset) & 0xff); | |
2a19cac8 DA |
1679 | } |
1680 | break; | |
1681 | ||
3ce0a23d JG |
1682 | case PACKET3_START_3D_CMDBUF: |
1683 | if (p->family >= CHIP_RV770 || pkt->count) { | |
1684 | DRM_ERROR("bad START_3D\n"); | |
1685 | return -EINVAL; | |
1686 | } | |
1687 | break; | |
1688 | case PACKET3_CONTEXT_CONTROL: | |
1689 | if (pkt->count != 1) { | |
1690 | DRM_ERROR("bad CONTEXT_CONTROL\n"); | |
1691 | return -EINVAL; | |
1692 | } | |
1693 | break; | |
1694 | case PACKET3_INDEX_TYPE: | |
1695 | case PACKET3_NUM_INSTANCES: | |
1696 | if (pkt->count) { | |
1697 | DRM_ERROR("bad INDEX_TYPE/NUM_INSTANCES\n"); | |
1698 | return -EINVAL; | |
1699 | } | |
1700 | break; | |
1701 | case PACKET3_DRAW_INDEX: | |
6333003b MO |
1702 | { |
1703 | uint64_t offset; | |
3ce0a23d JG |
1704 | if (pkt->count != 3) { |
1705 | DRM_ERROR("bad DRAW_INDEX\n"); | |
1706 | return -EINVAL; | |
1707 | } | |
012e976d | 1708 | r = radeon_cs_packet_next_reloc(p, &reloc, r600_nomm); |
3ce0a23d JG |
1709 | if (r) { |
1710 | DRM_ERROR("bad DRAW_INDEX\n"); | |
1711 | return -EINVAL; | |
1712 | } | |
6333003b | 1713 | |
df0af440 | 1714 | offset = reloc->gpu_offset + |
6333003b MO |
1715 | idx_value + |
1716 | ((u64)(radeon_get_ib_value(p, idx+1) & 0xff) << 32); | |
1717 | ||
1718 | ib[idx+0] = offset; | |
1719 | ib[idx+1] = upper_32_bits(offset) & 0xff; | |
1720 | ||
961fb597 JG |
1721 | r = r600_cs_track_check(p); |
1722 | if (r) { | |
1723 | dev_warn(p->dev, "%s:%d invalid cmd stream\n", __func__, __LINE__); | |
1724 | return r; | |
1725 | } | |
3ce0a23d | 1726 | break; |
6333003b | 1727 | } |
3ce0a23d JG |
1728 | case PACKET3_DRAW_INDEX_AUTO: |
1729 | if (pkt->count != 1) { | |
1730 | DRM_ERROR("bad DRAW_INDEX_AUTO\n"); | |
1731 | return -EINVAL; | |
1732 | } | |
961fb597 JG |
1733 | r = r600_cs_track_check(p); |
1734 | if (r) { | |
1735 | dev_warn(p->dev, "%s:%d invalid cmd stream %d\n", __func__, __LINE__, idx); | |
1736 | return r; | |
1737 | } | |
3ce0a23d JG |
1738 | break; |
1739 | case PACKET3_DRAW_INDEX_IMMD_BE: | |
1740 | case PACKET3_DRAW_INDEX_IMMD: | |
1741 | if (pkt->count < 2) { | |
1742 | DRM_ERROR("bad DRAW_INDEX_IMMD\n"); | |
1743 | return -EINVAL; | |
1744 | } | |
961fb597 JG |
1745 | r = r600_cs_track_check(p); |
1746 | if (r) { | |
1747 | dev_warn(p->dev, "%s:%d invalid cmd stream\n", __func__, __LINE__); | |
1748 | return r; | |
1749 | } | |
3ce0a23d JG |
1750 | break; |
1751 | case PACKET3_WAIT_REG_MEM: | |
1752 | if (pkt->count != 5) { | |
1753 | DRM_ERROR("bad WAIT_REG_MEM\n"); | |
1754 | return -EINVAL; | |
1755 | } | |
1756 | /* bit 4 is reg (0) or mem (1) */ | |
adea4796 | 1757 | if (idx_value & 0x10) { |
6333003b MO |
1758 | uint64_t offset; |
1759 | ||
012e976d | 1760 | r = radeon_cs_packet_next_reloc(p, &reloc, r600_nomm); |
3ce0a23d JG |
1761 | if (r) { |
1762 | DRM_ERROR("bad WAIT_REG_MEM\n"); | |
1763 | return -EINVAL; | |
1764 | } | |
6333003b | 1765 | |
df0af440 | 1766 | offset = reloc->gpu_offset + |
6333003b MO |
1767 | (radeon_get_ib_value(p, idx+1) & 0xfffffff0) + |
1768 | ((u64)(radeon_get_ib_value(p, idx+2) & 0xff) << 32); | |
1769 | ||
1770 | ib[idx+1] = (ib[idx+1] & 0x3) | (offset & 0xfffffff0); | |
1771 | ib[idx+2] = upper_32_bits(offset) & 0xff; | |
d6e18a34 IH |
1772 | } else if (idx_value & 0x100) { |
1773 | DRM_ERROR("cannot use PFP on REG wait\n"); | |
1774 | return -EINVAL; | |
3ce0a23d JG |
1775 | } |
1776 | break; | |
6830f585 AD |
1777 | case PACKET3_CP_DMA: |
1778 | { | |
1779 | u32 command, size; | |
1780 | u64 offset, tmp; | |
1781 | if (pkt->count != 4) { | |
1782 | DRM_ERROR("bad CP DMA\n"); | |
1783 | return -EINVAL; | |
1784 | } | |
1785 | command = radeon_get_ib_value(p, idx+4); | |
1786 | size = command & 0x1fffff; | |
1787 | if (command & PACKET3_CP_DMA_CMD_SAS) { | |
1788 | /* src address space is register */ | |
1789 | DRM_ERROR("CP DMA SAS not supported\n"); | |
1790 | return -EINVAL; | |
1791 | } else { | |
1792 | if (command & PACKET3_CP_DMA_CMD_SAIC) { | |
1793 | DRM_ERROR("CP DMA SAIC only supported for registers\n"); | |
1794 | return -EINVAL; | |
1795 | } | |
1796 | /* src address space is memory */ | |
012e976d | 1797 | r = radeon_cs_packet_next_reloc(p, &reloc, r600_nomm); |
6830f585 AD |
1798 | if (r) { |
1799 | DRM_ERROR("bad CP DMA SRC\n"); | |
1800 | return -EINVAL; | |
1801 | } | |
1802 | ||
1803 | tmp = radeon_get_ib_value(p, idx) + | |
1804 | ((u64)(radeon_get_ib_value(p, idx+1) & 0xff) << 32); | |
1805 | ||
df0af440 | 1806 | offset = reloc->gpu_offset + tmp; |
6830f585 AD |
1807 | |
1808 | if ((tmp + size) > radeon_bo_size(reloc->robj)) { | |
1809 | dev_warn(p->dev, "CP DMA src buffer too small (%llu %lu)\n", | |
1810 | tmp + size, radeon_bo_size(reloc->robj)); | |
1811 | return -EINVAL; | |
1812 | } | |
1813 | ||
1814 | ib[idx] = offset; | |
1815 | ib[idx+1] = (ib[idx+1] & 0xffffff00) | (upper_32_bits(offset) & 0xff); | |
1816 | } | |
1817 | if (command & PACKET3_CP_DMA_CMD_DAS) { | |
1818 | /* dst address space is register */ | |
1819 | DRM_ERROR("CP DMA DAS not supported\n"); | |
1820 | return -EINVAL; | |
1821 | } else { | |
1822 | /* dst address space is memory */ | |
1823 | if (command & PACKET3_CP_DMA_CMD_DAIC) { | |
1824 | DRM_ERROR("CP DMA DAIC only supported for registers\n"); | |
1825 | return -EINVAL; | |
1826 | } | |
012e976d | 1827 | r = radeon_cs_packet_next_reloc(p, &reloc, r600_nomm); |
6830f585 AD |
1828 | if (r) { |
1829 | DRM_ERROR("bad CP DMA DST\n"); | |
1830 | return -EINVAL; | |
1831 | } | |
1832 | ||
1833 | tmp = radeon_get_ib_value(p, idx+2) + | |
1834 | ((u64)(radeon_get_ib_value(p, idx+3) & 0xff) << 32); | |
1835 | ||
df0af440 | 1836 | offset = reloc->gpu_offset + tmp; |
6830f585 AD |
1837 | |
1838 | if ((tmp + size) > radeon_bo_size(reloc->robj)) { | |
1839 | dev_warn(p->dev, "CP DMA dst buffer too small (%llu %lu)\n", | |
1840 | tmp + size, radeon_bo_size(reloc->robj)); | |
1841 | return -EINVAL; | |
1842 | } | |
1843 | ||
1844 | ib[idx+2] = offset; | |
1845 | ib[idx+3] = upper_32_bits(offset) & 0xff; | |
1846 | } | |
1847 | break; | |
1848 | } | |
3ce0a23d JG |
1849 | case PACKET3_SURFACE_SYNC: |
1850 | if (pkt->count != 3) { | |
1851 | DRM_ERROR("bad SURFACE_SYNC\n"); | |
1852 | return -EINVAL; | |
1853 | } | |
1854 | /* 0xffffffff/0x0 is flush all cache flag */ | |
513bcb46 DA |
1855 | if (radeon_get_ib_value(p, idx + 1) != 0xffffffff || |
1856 | radeon_get_ib_value(p, idx + 2) != 0) { | |
012e976d | 1857 | r = radeon_cs_packet_next_reloc(p, &reloc, r600_nomm); |
3ce0a23d JG |
1858 | if (r) { |
1859 | DRM_ERROR("bad SURFACE_SYNC\n"); | |
1860 | return -EINVAL; | |
1861 | } | |
df0af440 | 1862 | ib[idx+2] += (u32)((reloc->gpu_offset >> 8) & 0xffffffff); |
3ce0a23d JG |
1863 | } |
1864 | break; | |
1865 | case PACKET3_EVENT_WRITE: | |
1866 | if (pkt->count != 2 && pkt->count != 0) { | |
1867 | DRM_ERROR("bad EVENT_WRITE\n"); | |
1868 | return -EINVAL; | |
1869 | } | |
1870 | if (pkt->count) { | |
6333003b MO |
1871 | uint64_t offset; |
1872 | ||
012e976d | 1873 | r = radeon_cs_packet_next_reloc(p, &reloc, r600_nomm); |
3ce0a23d JG |
1874 | if (r) { |
1875 | DRM_ERROR("bad EVENT_WRITE\n"); | |
1876 | return -EINVAL; | |
1877 | } | |
df0af440 | 1878 | offset = reloc->gpu_offset + |
6333003b MO |
1879 | (radeon_get_ib_value(p, idx+1) & 0xfffffff8) + |
1880 | ((u64)(radeon_get_ib_value(p, idx+2) & 0xff) << 32); | |
1881 | ||
1882 | ib[idx+1] = offset & 0xfffffff8; | |
1883 | ib[idx+2] = upper_32_bits(offset) & 0xff; | |
3ce0a23d JG |
1884 | } |
1885 | break; | |
1886 | case PACKET3_EVENT_WRITE_EOP: | |
6333003b MO |
1887 | { |
1888 | uint64_t offset; | |
1889 | ||
3ce0a23d JG |
1890 | if (pkt->count != 4) { |
1891 | DRM_ERROR("bad EVENT_WRITE_EOP\n"); | |
1892 | return -EINVAL; | |
1893 | } | |
012e976d | 1894 | r = radeon_cs_packet_next_reloc(p, &reloc, r600_nomm); |
3ce0a23d JG |
1895 | if (r) { |
1896 | DRM_ERROR("bad EVENT_WRITE\n"); | |
1897 | return -EINVAL; | |
1898 | } | |
6333003b | 1899 | |
df0af440 | 1900 | offset = reloc->gpu_offset + |
6333003b MO |
1901 | (radeon_get_ib_value(p, idx+1) & 0xfffffffc) + |
1902 | ((u64)(radeon_get_ib_value(p, idx+2) & 0xff) << 32); | |
1903 | ||
1904 | ib[idx+1] = offset & 0xfffffffc; | |
1905 | ib[idx+2] = (ib[idx+2] & 0xffffff00) | (upper_32_bits(offset) & 0xff); | |
3ce0a23d | 1906 | break; |
6333003b | 1907 | } |
3ce0a23d | 1908 | case PACKET3_SET_CONFIG_REG: |
adea4796 | 1909 | start_reg = (idx_value << 2) + PACKET3_SET_CONFIG_REG_OFFSET; |
3ce0a23d JG |
1910 | end_reg = 4 * pkt->count + start_reg - 4; |
1911 | if ((start_reg < PACKET3_SET_CONFIG_REG_OFFSET) || | |
1912 | (start_reg >= PACKET3_SET_CONFIG_REG_END) || | |
1913 | (end_reg >= PACKET3_SET_CONFIG_REG_END)) { | |
1914 | DRM_ERROR("bad PACKET3_SET_CONFIG_REG\n"); | |
1915 | return -EINVAL; | |
1916 | } | |
1917 | for (i = 0; i < pkt->count; i++) { | |
1918 | reg = start_reg + (4 * i); | |
961fb597 JG |
1919 | r = r600_cs_check_reg(p, reg, idx+1+i); |
1920 | if (r) | |
1921 | return r; | |
3ce0a23d JG |
1922 | } |
1923 | break; | |
1924 | case PACKET3_SET_CONTEXT_REG: | |
adea4796 | 1925 | start_reg = (idx_value << 2) + PACKET3_SET_CONTEXT_REG_OFFSET; |
3ce0a23d JG |
1926 | end_reg = 4 * pkt->count + start_reg - 4; |
1927 | if ((start_reg < PACKET3_SET_CONTEXT_REG_OFFSET) || | |
1928 | (start_reg >= PACKET3_SET_CONTEXT_REG_END) || | |
1929 | (end_reg >= PACKET3_SET_CONTEXT_REG_END)) { | |
1930 | DRM_ERROR("bad PACKET3_SET_CONTEXT_REG\n"); | |
1931 | return -EINVAL; | |
1932 | } | |
1933 | for (i = 0; i < pkt->count; i++) { | |
1934 | reg = start_reg + (4 * i); | |
961fb597 JG |
1935 | r = r600_cs_check_reg(p, reg, idx+1+i); |
1936 | if (r) | |
1937 | return r; | |
3ce0a23d JG |
1938 | } |
1939 | break; | |
1940 | case PACKET3_SET_RESOURCE: | |
1941 | if (pkt->count % 7) { | |
1942 | DRM_ERROR("bad SET_RESOURCE\n"); | |
1943 | return -EINVAL; | |
1944 | } | |
adea4796 | 1945 | start_reg = (idx_value << 2) + PACKET3_SET_RESOURCE_OFFSET; |
3ce0a23d JG |
1946 | end_reg = 4 * pkt->count + start_reg - 4; |
1947 | if ((start_reg < PACKET3_SET_RESOURCE_OFFSET) || | |
1948 | (start_reg >= PACKET3_SET_RESOURCE_END) || | |
1949 | (end_reg >= PACKET3_SET_RESOURCE_END)) { | |
1950 | DRM_ERROR("bad SET_RESOURCE\n"); | |
1951 | return -EINVAL; | |
1952 | } | |
1953 | for (i = 0; i < (pkt->count / 7); i++) { | |
961fb597 | 1954 | struct radeon_bo *texture, *mipmap; |
1729dd33 | 1955 | u32 size, offset, base_offset, mip_offset; |
961fb597 | 1956 | |
adea4796 | 1957 | switch (G__SQ_VTX_CONSTANT_TYPE(radeon_get_ib_value(p, idx+(i*7)+6+1))) { |
3ce0a23d JG |
1958 | case SQ_TEX_VTX_VALID_TEXTURE: |
1959 | /* tex base */ | |
012e976d | 1960 | r = radeon_cs_packet_next_reloc(p, &reloc, r600_nomm); |
3ce0a23d JG |
1961 | if (r) { |
1962 | DRM_ERROR("bad SET_RESOURCE\n"); | |
1963 | return -EINVAL; | |
1964 | } | |
df0af440 | 1965 | base_offset = (u32)((reloc->gpu_offset >> 8) & 0xffffffff); |
721604a1 | 1966 | if (!(p->cs_flags & RADEON_CS_KEEP_TILING_FLAGS)) { |
df0af440 | 1967 | if (reloc->tiling_flags & RADEON_TILING_MACRO) |
e70f224c | 1968 | ib[idx+1+(i*7)+0] |= S_038000_TILE_MODE(V_038000_ARRAY_2D_TILED_THIN1); |
df0af440 | 1969 | else if (reloc->tiling_flags & RADEON_TILING_MICRO) |
e70f224c MO |
1970 | ib[idx+1+(i*7)+0] |= S_038000_TILE_MODE(V_038000_ARRAY_1D_TILED_THIN1); |
1971 | } | |
961fb597 | 1972 | texture = reloc->robj; |
3ce0a23d | 1973 | /* tex mip base */ |
012e976d | 1974 | r = radeon_cs_packet_next_reloc(p, &reloc, r600_nomm); |
3ce0a23d JG |
1975 | if (r) { |
1976 | DRM_ERROR("bad SET_RESOURCE\n"); | |
1977 | return -EINVAL; | |
1978 | } | |
df0af440 | 1979 | mip_offset = (u32)((reloc->gpu_offset >> 8) & 0xffffffff); |
961fb597 JG |
1980 | mipmap = reloc->robj; |
1981 | r = r600_check_texture_resource(p, idx+(i*7)+1, | |
16790569 AD |
1982 | texture, mipmap, |
1983 | base_offset + radeon_get_ib_value(p, idx+1+(i*7)+2), | |
1984 | mip_offset + radeon_get_ib_value(p, idx+1+(i*7)+3), | |
df0af440 | 1985 | reloc->tiling_flags); |
961fb597 JG |
1986 | if (r) |
1987 | return r; | |
1729dd33 AD |
1988 | ib[idx+1+(i*7)+2] += base_offset; |
1989 | ib[idx+1+(i*7)+3] += mip_offset; | |
3ce0a23d JG |
1990 | break; |
1991 | case SQ_TEX_VTX_VALID_BUFFER: | |
6333003b MO |
1992 | { |
1993 | uint64_t offset64; | |
3ce0a23d | 1994 | /* vtx base */ |
012e976d | 1995 | r = radeon_cs_packet_next_reloc(p, &reloc, r600_nomm); |
3ce0a23d JG |
1996 | if (r) { |
1997 | DRM_ERROR("bad SET_RESOURCE\n"); | |
1998 | return -EINVAL; | |
1999 | } | |
961fb597 | 2000 | offset = radeon_get_ib_value(p, idx+1+(i*7)+0); |
1729dd33 | 2001 | size = radeon_get_ib_value(p, idx+1+(i*7)+1) + 1; |
961fb597 JG |
2002 | if (p->rdev && (size + offset) > radeon_bo_size(reloc->robj)) { |
2003 | /* force size to size of the buffer */ | |
1729dd33 AD |
2004 | dev_warn(p->dev, "vbo resource seems too big (%d) for the bo (%ld)\n", |
2005 | size + offset, radeon_bo_size(reloc->robj)); | |
6333003b | 2006 | ib[idx+1+(i*7)+1] = radeon_bo_size(reloc->robj) - offset; |
961fb597 | 2007 | } |
6333003b | 2008 | |
df0af440 | 2009 | offset64 = reloc->gpu_offset + offset; |
6333003b MO |
2010 | ib[idx+1+(i*8)+0] = offset64; |
2011 | ib[idx+1+(i*8)+2] = (ib[idx+1+(i*8)+2] & 0xffffff00) | | |
2012 | (upper_32_bits(offset64) & 0xff); | |
3ce0a23d | 2013 | break; |
6333003b | 2014 | } |
3ce0a23d JG |
2015 | case SQ_TEX_VTX_INVALID_TEXTURE: |
2016 | case SQ_TEX_VTX_INVALID_BUFFER: | |
2017 | default: | |
2018 | DRM_ERROR("bad SET_RESOURCE\n"); | |
2019 | return -EINVAL; | |
2020 | } | |
2021 | } | |
2022 | break; | |
2023 | case PACKET3_SET_ALU_CONST: | |
5f77df36 AD |
2024 | if (track->sq_config & DX9_CONSTS) { |
2025 | start_reg = (idx_value << 2) + PACKET3_SET_ALU_CONST_OFFSET; | |
2026 | end_reg = 4 * pkt->count + start_reg - 4; | |
2027 | if ((start_reg < PACKET3_SET_ALU_CONST_OFFSET) || | |
2028 | (start_reg >= PACKET3_SET_ALU_CONST_END) || | |
2029 | (end_reg >= PACKET3_SET_ALU_CONST_END)) { | |
2030 | DRM_ERROR("bad SET_ALU_CONST\n"); | |
2031 | return -EINVAL; | |
2032 | } | |
3ce0a23d JG |
2033 | } |
2034 | break; | |
2035 | case PACKET3_SET_BOOL_CONST: | |
adea4796 | 2036 | start_reg = (idx_value << 2) + PACKET3_SET_BOOL_CONST_OFFSET; |
3ce0a23d JG |
2037 | end_reg = 4 * pkt->count + start_reg - 4; |
2038 | if ((start_reg < PACKET3_SET_BOOL_CONST_OFFSET) || | |
2039 | (start_reg >= PACKET3_SET_BOOL_CONST_END) || | |
2040 | (end_reg >= PACKET3_SET_BOOL_CONST_END)) { | |
2041 | DRM_ERROR("bad SET_BOOL_CONST\n"); | |
2042 | return -EINVAL; | |
2043 | } | |
2044 | break; | |
2045 | case PACKET3_SET_LOOP_CONST: | |
adea4796 | 2046 | start_reg = (idx_value << 2) + PACKET3_SET_LOOP_CONST_OFFSET; |
3ce0a23d JG |
2047 | end_reg = 4 * pkt->count + start_reg - 4; |
2048 | if ((start_reg < PACKET3_SET_LOOP_CONST_OFFSET) || | |
2049 | (start_reg >= PACKET3_SET_LOOP_CONST_END) || | |
2050 | (end_reg >= PACKET3_SET_LOOP_CONST_END)) { | |
2051 | DRM_ERROR("bad SET_LOOP_CONST\n"); | |
2052 | return -EINVAL; | |
2053 | } | |
2054 | break; | |
2055 | case PACKET3_SET_CTL_CONST: | |
adea4796 | 2056 | start_reg = (idx_value << 2) + PACKET3_SET_CTL_CONST_OFFSET; |
3ce0a23d JG |
2057 | end_reg = 4 * pkt->count + start_reg - 4; |
2058 | if ((start_reg < PACKET3_SET_CTL_CONST_OFFSET) || | |
2059 | (start_reg >= PACKET3_SET_CTL_CONST_END) || | |
2060 | (end_reg >= PACKET3_SET_CTL_CONST_END)) { | |
2061 | DRM_ERROR("bad SET_CTL_CONST\n"); | |
2062 | return -EINVAL; | |
2063 | } | |
2064 | break; | |
2065 | case PACKET3_SET_SAMPLER: | |
2066 | if (pkt->count % 3) { | |
2067 | DRM_ERROR("bad SET_SAMPLER\n"); | |
2068 | return -EINVAL; | |
2069 | } | |
adea4796 | 2070 | start_reg = (idx_value << 2) + PACKET3_SET_SAMPLER_OFFSET; |
3ce0a23d JG |
2071 | end_reg = 4 * pkt->count + start_reg - 4; |
2072 | if ((start_reg < PACKET3_SET_SAMPLER_OFFSET) || | |
2073 | (start_reg >= PACKET3_SET_SAMPLER_END) || | |
2074 | (end_reg >= PACKET3_SET_SAMPLER_END)) { | |
2075 | DRM_ERROR("bad SET_SAMPLER\n"); | |
2076 | return -EINVAL; | |
2077 | } | |
2078 | break; | |
7c77bf2a | 2079 | case PACKET3_STRMOUT_BASE_UPDATE: |
46fc8781 MO |
2080 | /* RS780 and RS880 also need this */ |
2081 | if (p->family < CHIP_RS780) { | |
7c77bf2a AD |
2082 | DRM_ERROR("STRMOUT_BASE_UPDATE only supported on 7xx\n"); |
2083 | return -EINVAL; | |
2084 | } | |
2085 | if (pkt->count != 1) { | |
2086 | DRM_ERROR("bad STRMOUT_BASE_UPDATE packet count\n"); | |
2087 | return -EINVAL; | |
2088 | } | |
2089 | if (idx_value > 3) { | |
2090 | DRM_ERROR("bad STRMOUT_BASE_UPDATE index\n"); | |
2091 | return -EINVAL; | |
2092 | } | |
2093 | { | |
2094 | u64 offset; | |
2095 | ||
012e976d | 2096 | r = radeon_cs_packet_next_reloc(p, &reloc, r600_nomm); |
7c77bf2a AD |
2097 | if (r) { |
2098 | DRM_ERROR("bad STRMOUT_BASE_UPDATE reloc\n"); | |
2099 | return -EINVAL; | |
2100 | } | |
2101 | ||
2102 | if (reloc->robj != track->vgt_strmout_bo[idx_value]) { | |
2103 | DRM_ERROR("bad STRMOUT_BASE_UPDATE, bo does not match\n"); | |
2104 | return -EINVAL; | |
2105 | } | |
2106 | ||
2107 | offset = radeon_get_ib_value(p, idx+1) << 8; | |
2108 | if (offset != track->vgt_strmout_bo_offset[idx_value]) { | |
2109 | DRM_ERROR("bad STRMOUT_BASE_UPDATE, bo offset does not match: 0x%llx, 0x%x\n", | |
2110 | offset, track->vgt_strmout_bo_offset[idx_value]); | |
2111 | return -EINVAL; | |
2112 | } | |
2113 | ||
2114 | if ((offset + 4) > radeon_bo_size(reloc->robj)) { | |
2115 | DRM_ERROR("bad STRMOUT_BASE_UPDATE bo too small: 0x%llx, 0x%lx\n", | |
2116 | offset + 4, radeon_bo_size(reloc->robj)); | |
2117 | return -EINVAL; | |
2118 | } | |
df0af440 | 2119 | ib[idx+1] += (u32)((reloc->gpu_offset >> 8) & 0xffffffff); |
7c77bf2a AD |
2120 | } |
2121 | break; | |
3ce0a23d JG |
2122 | case PACKET3_SURFACE_BASE_UPDATE: |
2123 | if (p->family >= CHIP_RV770 || p->family == CHIP_R600) { | |
2124 | DRM_ERROR("bad SURFACE_BASE_UPDATE\n"); | |
2125 | return -EINVAL; | |
2126 | } | |
2127 | if (pkt->count) { | |
2128 | DRM_ERROR("bad SURFACE_BASE_UPDATE\n"); | |
2129 | return -EINVAL; | |
2130 | } | |
2131 | break; | |
dd220a00 MO |
2132 | case PACKET3_STRMOUT_BUFFER_UPDATE: |
2133 | if (pkt->count != 4) { | |
2134 | DRM_ERROR("bad STRMOUT_BUFFER_UPDATE (invalid count)\n"); | |
2135 | return -EINVAL; | |
2136 | } | |
2137 | /* Updating memory at DST_ADDRESS. */ | |
2138 | if (idx_value & 0x1) { | |
2139 | u64 offset; | |
012e976d | 2140 | r = radeon_cs_packet_next_reloc(p, &reloc, r600_nomm); |
dd220a00 MO |
2141 | if (r) { |
2142 | DRM_ERROR("bad STRMOUT_BUFFER_UPDATE (missing dst reloc)\n"); | |
2143 | return -EINVAL; | |
2144 | } | |
2145 | offset = radeon_get_ib_value(p, idx+1); | |
2146 | offset += ((u64)(radeon_get_ib_value(p, idx+2) & 0xff)) << 32; | |
2147 | if ((offset + 4) > radeon_bo_size(reloc->robj)) { | |
2148 | DRM_ERROR("bad STRMOUT_BUFFER_UPDATE dst bo too small: 0x%llx, 0x%lx\n", | |
2149 | offset + 4, radeon_bo_size(reloc->robj)); | |
2150 | return -EINVAL; | |
2151 | } | |
df0af440 | 2152 | offset += reloc->gpu_offset; |
6333003b MO |
2153 | ib[idx+1] = offset; |
2154 | ib[idx+2] = upper_32_bits(offset) & 0xff; | |
dd220a00 MO |
2155 | } |
2156 | /* Reading data from SRC_ADDRESS. */ | |
2157 | if (((idx_value >> 1) & 0x3) == 2) { | |
2158 | u64 offset; | |
012e976d | 2159 | r = radeon_cs_packet_next_reloc(p, &reloc, r600_nomm); |
dd220a00 MO |
2160 | if (r) { |
2161 | DRM_ERROR("bad STRMOUT_BUFFER_UPDATE (missing src reloc)\n"); | |
2162 | return -EINVAL; | |
2163 | } | |
2164 | offset = radeon_get_ib_value(p, idx+3); | |
2165 | offset += ((u64)(radeon_get_ib_value(p, idx+4) & 0xff)) << 32; | |
2166 | if ((offset + 4) > radeon_bo_size(reloc->robj)) { | |
2167 | DRM_ERROR("bad STRMOUT_BUFFER_UPDATE src bo too small: 0x%llx, 0x%lx\n", | |
2168 | offset + 4, radeon_bo_size(reloc->robj)); | |
2169 | return -EINVAL; | |
2170 | } | |
df0af440 | 2171 | offset += reloc->gpu_offset; |
6333003b MO |
2172 | ib[idx+3] = offset; |
2173 | ib[idx+4] = upper_32_bits(offset) & 0xff; | |
dd220a00 MO |
2174 | } |
2175 | break; | |
4613ca14 JG |
2176 | case PACKET3_MEM_WRITE: |
2177 | { | |
2178 | u64 offset; | |
2179 | ||
2180 | if (pkt->count != 3) { | |
2181 | DRM_ERROR("bad MEM_WRITE (invalid count)\n"); | |
2182 | return -EINVAL; | |
2183 | } | |
012e976d | 2184 | r = radeon_cs_packet_next_reloc(p, &reloc, r600_nomm); |
4613ca14 JG |
2185 | if (r) { |
2186 | DRM_ERROR("bad MEM_WRITE (missing reloc)\n"); | |
2187 | return -EINVAL; | |
2188 | } | |
2189 | offset = radeon_get_ib_value(p, idx+0); | |
2190 | offset += ((u64)(radeon_get_ib_value(p, idx+1) & 0xff)) << 32UL; | |
2191 | if (offset & 0x7) { | |
2192 | DRM_ERROR("bad MEM_WRITE (address not qwords aligned)\n"); | |
2193 | return -EINVAL; | |
2194 | } | |
2195 | if ((offset + 8) > radeon_bo_size(reloc->robj)) { | |
2196 | DRM_ERROR("bad MEM_WRITE bo too small: 0x%llx, 0x%lx\n", | |
2197 | offset + 8, radeon_bo_size(reloc->robj)); | |
2198 | return -EINVAL; | |
2199 | } | |
df0af440 | 2200 | offset += reloc->gpu_offset; |
4613ca14 JG |
2201 | ib[idx+0] = offset; |
2202 | ib[idx+1] = upper_32_bits(offset) & 0xff; | |
2203 | break; | |
2204 | } | |
dd220a00 MO |
2205 | case PACKET3_COPY_DW: |
2206 | if (pkt->count != 4) { | |
2207 | DRM_ERROR("bad COPY_DW (invalid count)\n"); | |
2208 | return -EINVAL; | |
2209 | } | |
2210 | if (idx_value & 0x1) { | |
2211 | u64 offset; | |
2212 | /* SRC is memory. */ | |
012e976d | 2213 | r = radeon_cs_packet_next_reloc(p, &reloc, r600_nomm); |
dd220a00 MO |
2214 | if (r) { |
2215 | DRM_ERROR("bad COPY_DW (missing src reloc)\n"); | |
2216 | return -EINVAL; | |
2217 | } | |
2218 | offset = radeon_get_ib_value(p, idx+1); | |
2219 | offset += ((u64)(radeon_get_ib_value(p, idx+2) & 0xff)) << 32; | |
2220 | if ((offset + 4) > radeon_bo_size(reloc->robj)) { | |
2221 | DRM_ERROR("bad COPY_DW src bo too small: 0x%llx, 0x%lx\n", | |
2222 | offset + 4, radeon_bo_size(reloc->robj)); | |
2223 | return -EINVAL; | |
2224 | } | |
df0af440 | 2225 | offset += reloc->gpu_offset; |
6333003b MO |
2226 | ib[idx+1] = offset; |
2227 | ib[idx+2] = upper_32_bits(offset) & 0xff; | |
dd220a00 MO |
2228 | } else { |
2229 | /* SRC is a reg. */ | |
2230 | reg = radeon_get_ib_value(p, idx+1) << 2; | |
2231 | if (!r600_is_safe_reg(p, reg, idx+1)) | |
2232 | return -EINVAL; | |
2233 | } | |
2234 | if (idx_value & 0x2) { | |
2235 | u64 offset; | |
2236 | /* DST is memory. */ | |
012e976d | 2237 | r = radeon_cs_packet_next_reloc(p, &reloc, r600_nomm); |
dd220a00 MO |
2238 | if (r) { |
2239 | DRM_ERROR("bad COPY_DW (missing dst reloc)\n"); | |
2240 | return -EINVAL; | |
2241 | } | |
2242 | offset = radeon_get_ib_value(p, idx+3); | |
2243 | offset += ((u64)(radeon_get_ib_value(p, idx+4) & 0xff)) << 32; | |
2244 | if ((offset + 4) > radeon_bo_size(reloc->robj)) { | |
2245 | DRM_ERROR("bad COPY_DW dst bo too small: 0x%llx, 0x%lx\n", | |
2246 | offset + 4, radeon_bo_size(reloc->robj)); | |
2247 | return -EINVAL; | |
2248 | } | |
df0af440 | 2249 | offset += reloc->gpu_offset; |
6333003b MO |
2250 | ib[idx+3] = offset; |
2251 | ib[idx+4] = upper_32_bits(offset) & 0xff; | |
dd220a00 MO |
2252 | } else { |
2253 | /* DST is a reg. */ | |
2254 | reg = radeon_get_ib_value(p, idx+3) << 2; | |
2255 | if (!r600_is_safe_reg(p, reg, idx+3)) | |
2256 | return -EINVAL; | |
2257 | } | |
2258 | break; | |
3ce0a23d JG |
2259 | case PACKET3_NOP: |
2260 | break; | |
2261 | default: | |
2262 | DRM_ERROR("Packet3 opcode %x not supported\n", pkt->opcode); | |
2263 | return -EINVAL; | |
2264 | } | |
2265 | return 0; | |
2266 | } | |
2267 | ||
2268 | int r600_cs_parse(struct radeon_cs_parser *p) | |
2269 | { | |
2270 | struct radeon_cs_packet pkt; | |
c8c15ff1 | 2271 | struct r600_cs_track *track; |
3ce0a23d JG |
2272 | int r; |
2273 | ||
961fb597 JG |
2274 | if (p->track == NULL) { |
2275 | /* initialize tracker, we are in kms */ | |
2276 | track = kzalloc(sizeof(*track), GFP_KERNEL); | |
2277 | if (track == NULL) | |
2278 | return -ENOMEM; | |
2279 | r600_cs_track_init(track); | |
2280 | if (p->rdev->family < CHIP_RV770) { | |
2281 | track->npipes = p->rdev->config.r600.tiling_npipes; | |
2282 | track->nbanks = p->rdev->config.r600.tiling_nbanks; | |
2283 | track->group_size = p->rdev->config.r600.tiling_group_size; | |
2284 | } else if (p->rdev->family <= CHIP_RV740) { | |
2285 | track->npipes = p->rdev->config.rv770.tiling_npipes; | |
2286 | track->nbanks = p->rdev->config.rv770.tiling_nbanks; | |
2287 | track->group_size = p->rdev->config.rv770.tiling_group_size; | |
2288 | } | |
2289 | p->track = track; | |
2290 | } | |
3ce0a23d | 2291 | do { |
c38f34b5 | 2292 | r = radeon_cs_packet_parse(p, &pkt, p->idx); |
3ce0a23d | 2293 | if (r) { |
7cb72ef4 JG |
2294 | kfree(p->track); |
2295 | p->track = NULL; | |
3ce0a23d JG |
2296 | return r; |
2297 | } | |
2298 | p->idx += pkt.count + 2; | |
2299 | switch (pkt.type) { | |
4e872ae2 | 2300 | case RADEON_PACKET_TYPE0: |
3ce0a23d JG |
2301 | r = r600_cs_parse_packet0(p, &pkt); |
2302 | break; | |
4e872ae2 | 2303 | case RADEON_PACKET_TYPE2: |
3ce0a23d | 2304 | break; |
4e872ae2 | 2305 | case RADEON_PACKET_TYPE3: |
3ce0a23d JG |
2306 | r = r600_packet3_check(p, &pkt); |
2307 | break; | |
2308 | default: | |
2309 | DRM_ERROR("Unknown packet type %d !\n", pkt.type); | |
961fb597 | 2310 | kfree(p->track); |
7cb72ef4 | 2311 | p->track = NULL; |
3ce0a23d JG |
2312 | return -EINVAL; |
2313 | } | |
2314 | if (r) { | |
961fb597 | 2315 | kfree(p->track); |
7cb72ef4 | 2316 | p->track = NULL; |
3ce0a23d JG |
2317 | return r; |
2318 | } | |
2319 | } while (p->idx < p->chunks[p->chunk_ib_idx].length_dw); | |
2320 | #if 0 | |
f2e39221 JG |
2321 | for (r = 0; r < p->ib.length_dw; r++) { |
2322 | printk(KERN_INFO "%05d 0x%08X\n", r, p->ib.ptr[r]); | |
3ce0a23d JG |
2323 | mdelay(1); |
2324 | } | |
2325 | #endif | |
961fb597 | 2326 | kfree(p->track); |
7cb72ef4 | 2327 | p->track = NULL; |
3ce0a23d JG |
2328 | return 0; |
2329 | } | |
2330 | ||
14adc892 | 2331 | #ifdef CONFIG_DRM_RADEON_UMS |
3ce0a23d JG |
2332 | |
2333 | /** | |
2334 | * cs_parser_fini() - clean parser states | |
2335 | * @parser: parser structure holding parsing context. | |
2336 | * @error: error number | |
2337 | * | |
2338 | * If error is set than unvalidate buffer, otherwise just free memory | |
2339 | * used by parsing context. | |
2340 | **/ | |
2341 | static void r600_cs_parser_fini(struct radeon_cs_parser *parser, int error) | |
2342 | { | |
2343 | unsigned i; | |
2344 | ||
2345 | kfree(parser->relocs); | |
28a326c5 ML |
2346 | for (i = 0; i < parser->nchunks; i++) |
2347 | drm_free_large(parser->chunks[i].kdata); | |
3ce0a23d JG |
2348 | kfree(parser->chunks); |
2349 | kfree(parser->chunks_array); | |
2350 | } | |
2351 | ||
14adc892 CK |
2352 | static int r600_cs_parser_relocs_legacy(struct radeon_cs_parser *p) |
2353 | { | |
2354 | if (p->chunk_relocs_idx == -1) { | |
2355 | return 0; | |
2356 | } | |
2357 | p->relocs = kzalloc(sizeof(struct radeon_cs_reloc), GFP_KERNEL); | |
2358 | if (p->relocs == NULL) { | |
2359 | return -ENOMEM; | |
2360 | } | |
2361 | return 0; | |
2362 | } | |
2363 | ||
3ce0a23d JG |
2364 | int r600_cs_legacy(struct drm_device *dev, void *data, struct drm_file *filp, |
2365 | unsigned family, u32 *ib, int *l) | |
2366 | { | |
2367 | struct radeon_cs_parser parser; | |
2368 | struct radeon_cs_chunk *ib_chunk; | |
961fb597 | 2369 | struct r600_cs_track *track; |
3ce0a23d JG |
2370 | int r; |
2371 | ||
961fb597 JG |
2372 | /* initialize tracker */ |
2373 | track = kzalloc(sizeof(*track), GFP_KERNEL); | |
2374 | if (track == NULL) | |
2375 | return -ENOMEM; | |
2376 | r600_cs_track_init(track); | |
2377 | r600_cs_legacy_get_tiling_conf(dev, &track->npipes, &track->nbanks, &track->group_size); | |
3ce0a23d JG |
2378 | /* initialize parser */ |
2379 | memset(&parser, 0, sizeof(struct radeon_cs_parser)); | |
2380 | parser.filp = filp; | |
c8c15ff1 | 2381 | parser.dev = &dev->pdev->dev; |
3ce0a23d JG |
2382 | parser.rdev = NULL; |
2383 | parser.family = family; | |
961fb597 | 2384 | parser.track = track; |
f2e39221 | 2385 | parser.ib.ptr = ib; |
3ce0a23d JG |
2386 | r = radeon_cs_parser_init(&parser, data); |
2387 | if (r) { | |
2388 | DRM_ERROR("Failed to initialize parser !\n"); | |
2389 | r600_cs_parser_fini(&parser, r); | |
2390 | return r; | |
2391 | } | |
2392 | r = r600_cs_parser_relocs_legacy(&parser); | |
2393 | if (r) { | |
2394 | DRM_ERROR("Failed to parse relocation !\n"); | |
2395 | r600_cs_parser_fini(&parser, r); | |
2396 | return r; | |
2397 | } | |
2398 | /* Copy the packet into the IB, the parser will read from the | |
2399 | * input memory (cached) and write to the IB (which can be | |
2400 | * uncached). */ | |
2401 | ib_chunk = &parser.chunks[parser.chunk_ib_idx]; | |
f2e39221 JG |
2402 | parser.ib.length_dw = ib_chunk->length_dw; |
2403 | *l = parser.ib.length_dw; | |
1d6ac185 | 2404 | if (copy_from_user(ib, ib_chunk->user_ptr, ib_chunk->length_dw * 4)) { |
28a326c5 | 2405 | r = -EFAULT; |
3ce0a23d JG |
2406 | r600_cs_parser_fini(&parser, r); |
2407 | return r; | |
2408 | } | |
28a326c5 | 2409 | r = r600_cs_parse(&parser); |
513bcb46 DA |
2410 | if (r) { |
2411 | DRM_ERROR("Invalid command stream !\n"); | |
2412 | r600_cs_parser_fini(&parser, r); | |
2413 | return r; | |
2414 | } | |
3ce0a23d JG |
2415 | r600_cs_parser_fini(&parser, r); |
2416 | return r; | |
2417 | } | |
2418 | ||
2419 | void r600_cs_legacy_init(void) | |
2420 | { | |
012e976d | 2421 | r600_nomm = 1; |
3ce0a23d | 2422 | } |
cf4ccd01 | 2423 | |
14adc892 CK |
2424 | #endif |
2425 | ||
cf4ccd01 AD |
2426 | /* |
2427 | * DMA | |
2428 | */ | |
2429 | /** | |
2430 | * r600_dma_cs_next_reloc() - parse next reloc | |
2431 | * @p: parser structure holding parsing context. | |
2432 | * @cs_reloc: reloc informations | |
2433 | * | |
2434 | * Return the next reloc, do bo validation and compute | |
2435 | * GPU offset using the provided start. | |
2436 | **/ | |
2437 | int r600_dma_cs_next_reloc(struct radeon_cs_parser *p, | |
2438 | struct radeon_cs_reloc **cs_reloc) | |
2439 | { | |
2440 | struct radeon_cs_chunk *relocs_chunk; | |
2441 | unsigned idx; | |
2442 | ||
9305ede6 | 2443 | *cs_reloc = NULL; |
cf4ccd01 AD |
2444 | if (p->chunk_relocs_idx == -1) { |
2445 | DRM_ERROR("No relocation chunk !\n"); | |
2446 | return -EINVAL; | |
2447 | } | |
cf4ccd01 AD |
2448 | relocs_chunk = &p->chunks[p->chunk_relocs_idx]; |
2449 | idx = p->dma_reloc_idx; | |
9305ede6 | 2450 | if (idx >= p->nrelocs) { |
cf4ccd01 | 2451 | DRM_ERROR("Relocs at %d after relocations chunk end %d !\n", |
9305ede6 | 2452 | idx, p->nrelocs); |
cf4ccd01 AD |
2453 | return -EINVAL; |
2454 | } | |
2455 | *cs_reloc = p->relocs_ptr[idx]; | |
2456 | p->dma_reloc_idx++; | |
2457 | return 0; | |
2458 | } | |
2459 | ||
2460 | #define GET_DMA_CMD(h) (((h) & 0xf0000000) >> 28) | |
2461 | #define GET_DMA_COUNT(h) ((h) & 0x0000ffff) | |
2462 | #define GET_DMA_T(h) (((h) & 0x00800000) >> 23) | |
2463 | ||
2464 | /** | |
2465 | * r600_dma_cs_parse() - parse the DMA IB | |
2466 | * @p: parser structure holding parsing context. | |
2467 | * | |
2468 | * Parses the DMA IB from the CS ioctl and updates | |
2469 | * the GPU addresses based on the reloc information and | |
2470 | * checks for errors. (R6xx-R7xx) | |
2471 | * Returns 0 for success and an error on failure. | |
2472 | **/ | |
2473 | int r600_dma_cs_parse(struct radeon_cs_parser *p) | |
2474 | { | |
2475 | struct radeon_cs_chunk *ib_chunk = &p->chunks[p->chunk_ib_idx]; | |
2476 | struct radeon_cs_reloc *src_reloc, *dst_reloc; | |
2477 | u32 header, cmd, count, tiled; | |
2478 | volatile u32 *ib = p->ib.ptr; | |
2479 | u32 idx, idx_value; | |
2480 | u64 src_offset, dst_offset; | |
2481 | int r; | |
2482 | ||
2483 | do { | |
2484 | if (p->idx >= ib_chunk->length_dw) { | |
2485 | DRM_ERROR("Can not parse packet at %d after CS end %d !\n", | |
2486 | p->idx, ib_chunk->length_dw); | |
2487 | return -EINVAL; | |
2488 | } | |
2489 | idx = p->idx; | |
2490 | header = radeon_get_ib_value(p, idx); | |
2491 | cmd = GET_DMA_CMD(header); | |
2492 | count = GET_DMA_COUNT(header); | |
2493 | tiled = GET_DMA_T(header); | |
2494 | ||
2495 | switch (cmd) { | |
2496 | case DMA_PACKET_WRITE: | |
2497 | r = r600_dma_cs_next_reloc(p, &dst_reloc); | |
2498 | if (r) { | |
2499 | DRM_ERROR("bad DMA_PACKET_WRITE\n"); | |
2500 | return -EINVAL; | |
2501 | } | |
2502 | if (tiled) { | |
de0babd6 | 2503 | dst_offset = radeon_get_ib_value(p, idx+1); |
cf4ccd01 AD |
2504 | dst_offset <<= 8; |
2505 | ||
df0af440 | 2506 | ib[idx+1] += (u32)(dst_reloc->gpu_offset >> 8); |
cf4ccd01 AD |
2507 | p->idx += count + 5; |
2508 | } else { | |
de0babd6 JG |
2509 | dst_offset = radeon_get_ib_value(p, idx+1); |
2510 | dst_offset |= ((u64)(radeon_get_ib_value(p, idx+2) & 0xff)) << 32; | |
cf4ccd01 | 2511 | |
df0af440 CK |
2512 | ib[idx+1] += (u32)(dst_reloc->gpu_offset & 0xfffffffc); |
2513 | ib[idx+2] += upper_32_bits(dst_reloc->gpu_offset) & 0xff; | |
cf4ccd01 AD |
2514 | p->idx += count + 3; |
2515 | } | |
2516 | if ((dst_offset + (count * 4)) > radeon_bo_size(dst_reloc->robj)) { | |
2517 | dev_warn(p->dev, "DMA write buffer too small (%llu %lu)\n", | |
2518 | dst_offset + (count * 4), radeon_bo_size(dst_reloc->robj)); | |
2519 | return -EINVAL; | |
2520 | } | |
2521 | break; | |
2522 | case DMA_PACKET_COPY: | |
2523 | r = r600_dma_cs_next_reloc(p, &src_reloc); | |
2524 | if (r) { | |
2525 | DRM_ERROR("bad DMA_PACKET_COPY\n"); | |
2526 | return -EINVAL; | |
2527 | } | |
2528 | r = r600_dma_cs_next_reloc(p, &dst_reloc); | |
2529 | if (r) { | |
2530 | DRM_ERROR("bad DMA_PACKET_COPY\n"); | |
2531 | return -EINVAL; | |
2532 | } | |
2533 | if (tiled) { | |
2534 | idx_value = radeon_get_ib_value(p, idx + 2); | |
2535 | /* detile bit */ | |
2536 | if (idx_value & (1 << 31)) { | |
2537 | /* tiled src, linear dst */ | |
de0babd6 | 2538 | src_offset = radeon_get_ib_value(p, idx+1); |
cf4ccd01 | 2539 | src_offset <<= 8; |
df0af440 | 2540 | ib[idx+1] += (u32)(src_reloc->gpu_offset >> 8); |
cf4ccd01 | 2541 | |
de0babd6 JG |
2542 | dst_offset = radeon_get_ib_value(p, idx+5); |
2543 | dst_offset |= ((u64)(radeon_get_ib_value(p, idx+6) & 0xff)) << 32; | |
df0af440 CK |
2544 | ib[idx+5] += (u32)(dst_reloc->gpu_offset & 0xfffffffc); |
2545 | ib[idx+6] += upper_32_bits(dst_reloc->gpu_offset) & 0xff; | |
cf4ccd01 AD |
2546 | } else { |
2547 | /* linear src, tiled dst */ | |
de0babd6 JG |
2548 | src_offset = radeon_get_ib_value(p, idx+5); |
2549 | src_offset |= ((u64)(radeon_get_ib_value(p, idx+6) & 0xff)) << 32; | |
df0af440 CK |
2550 | ib[idx+5] += (u32)(src_reloc->gpu_offset & 0xfffffffc); |
2551 | ib[idx+6] += upper_32_bits(src_reloc->gpu_offset) & 0xff; | |
cf4ccd01 | 2552 | |
de0babd6 | 2553 | dst_offset = radeon_get_ib_value(p, idx+1); |
cf4ccd01 | 2554 | dst_offset <<= 8; |
df0af440 | 2555 | ib[idx+1] += (u32)(dst_reloc->gpu_offset >> 8); |
cf4ccd01 AD |
2556 | } |
2557 | p->idx += 7; | |
2558 | } else { | |
a10fbb42 | 2559 | if (p->family >= CHIP_RV770) { |
de0babd6 JG |
2560 | src_offset = radeon_get_ib_value(p, idx+2); |
2561 | src_offset |= ((u64)(radeon_get_ib_value(p, idx+4) & 0xff)) << 32; | |
2562 | dst_offset = radeon_get_ib_value(p, idx+1); | |
2563 | dst_offset |= ((u64)(radeon_get_ib_value(p, idx+3) & 0xff)) << 32; | |
cf4ccd01 | 2564 | |
df0af440 CK |
2565 | ib[idx+1] += (u32)(dst_reloc->gpu_offset & 0xfffffffc); |
2566 | ib[idx+2] += (u32)(src_reloc->gpu_offset & 0xfffffffc); | |
2567 | ib[idx+3] += upper_32_bits(dst_reloc->gpu_offset) & 0xff; | |
2568 | ib[idx+4] += upper_32_bits(src_reloc->gpu_offset) & 0xff; | |
a10fbb42 AD |
2569 | p->idx += 5; |
2570 | } else { | |
de0babd6 JG |
2571 | src_offset = radeon_get_ib_value(p, idx+2); |
2572 | src_offset |= ((u64)(radeon_get_ib_value(p, idx+3) & 0xff)) << 32; | |
2573 | dst_offset = radeon_get_ib_value(p, idx+1); | |
2574 | dst_offset |= ((u64)(radeon_get_ib_value(p, idx+3) & 0xff0000)) << 16; | |
a10fbb42 | 2575 | |
df0af440 CK |
2576 | ib[idx+1] += (u32)(dst_reloc->gpu_offset & 0xfffffffc); |
2577 | ib[idx+2] += (u32)(src_reloc->gpu_offset & 0xfffffffc); | |
2578 | ib[idx+3] += upper_32_bits(src_reloc->gpu_offset) & 0xff; | |
2579 | ib[idx+3] += (upper_32_bits(dst_reloc->gpu_offset) & 0xff) << 16; | |
a10fbb42 AD |
2580 | p->idx += 4; |
2581 | } | |
cf4ccd01 AD |
2582 | } |
2583 | if ((src_offset + (count * 4)) > radeon_bo_size(src_reloc->robj)) { | |
2584 | dev_warn(p->dev, "DMA copy src buffer too small (%llu %lu)\n", | |
2585 | src_offset + (count * 4), radeon_bo_size(src_reloc->robj)); | |
2586 | return -EINVAL; | |
2587 | } | |
2588 | if ((dst_offset + (count * 4)) > radeon_bo_size(dst_reloc->robj)) { | |
2589 | dev_warn(p->dev, "DMA write dst buffer too small (%llu %lu)\n", | |
2590 | dst_offset + (count * 4), radeon_bo_size(dst_reloc->robj)); | |
2591 | return -EINVAL; | |
2592 | } | |
2593 | break; | |
2594 | case DMA_PACKET_CONSTANT_FILL: | |
2595 | if (p->family < CHIP_RV770) { | |
2596 | DRM_ERROR("Constant Fill is 7xx only !\n"); | |
2597 | return -EINVAL; | |
2598 | } | |
2599 | r = r600_dma_cs_next_reloc(p, &dst_reloc); | |
2600 | if (r) { | |
2601 | DRM_ERROR("bad DMA_PACKET_WRITE\n"); | |
2602 | return -EINVAL; | |
2603 | } | |
de0babd6 JG |
2604 | dst_offset = radeon_get_ib_value(p, idx+1); |
2605 | dst_offset |= ((u64)(radeon_get_ib_value(p, idx+3) & 0x00ff0000)) << 16; | |
cf4ccd01 AD |
2606 | if ((dst_offset + (count * 4)) > radeon_bo_size(dst_reloc->robj)) { |
2607 | dev_warn(p->dev, "DMA constant fill buffer too small (%llu %lu)\n", | |
2608 | dst_offset + (count * 4), radeon_bo_size(dst_reloc->robj)); | |
2609 | return -EINVAL; | |
2610 | } | |
df0af440 CK |
2611 | ib[idx+1] += (u32)(dst_reloc->gpu_offset & 0xfffffffc); |
2612 | ib[idx+3] += (upper_32_bits(dst_reloc->gpu_offset) << 16) & 0x00ff0000; | |
cf4ccd01 AD |
2613 | p->idx += 4; |
2614 | break; | |
2615 | case DMA_PACKET_NOP: | |
2616 | p->idx += 1; | |
2617 | break; | |
2618 | default: | |
2619 | DRM_ERROR("Unknown packet type %d at %d !\n", cmd, idx); | |
2620 | return -EINVAL; | |
2621 | } | |
2622 | } while (p->idx < p->chunks[p->chunk_ib_idx].length_dw); | |
2623 | #if 0 | |
2624 | for (r = 0; r < p->ib->length_dw; r++) { | |
2625 | printk(KERN_INFO "%05d 0x%08X\n", r, p->ib.ptr[r]); | |
2626 | mdelay(1); | |
2627 | } | |
2628 | #endif | |
2629 | return 0; | |
2630 | } |