]> git.proxmox.com Git - mirror_ubuntu-bionic-kernel.git/blame - drivers/gpu/drm/radeon/radeon.h
drm/radeon: implement common cs packet parse function
[mirror_ubuntu-bionic-kernel.git] / drivers / gpu / drm / radeon / radeon.h
CommitLineData
771fe6b9
JG
1/*
2 * Copyright 2008 Advanced Micro Devices, Inc.
3 * Copyright 2008 Red Hat Inc.
4 * Copyright 2009 Jerome Glisse.
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
20 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
22 * OTHER DEALINGS IN THE SOFTWARE.
23 *
24 * Authors: Dave Airlie
25 * Alex Deucher
26 * Jerome Glisse
27 */
28#ifndef __RADEON_H__
29#define __RADEON_H__
30
771fe6b9
JG
31/* TODO: Here are things that needs to be done :
32 * - surface allocator & initializer : (bit like scratch reg) should
33 * initialize HDP_ stuff on RS600, R600, R700 hw, well anythings
34 * related to surface
35 * - WB : write back stuff (do it bit like scratch reg things)
36 * - Vblank : look at Jesse's rework and what we should do
37 * - r600/r700: gart & cp
38 * - cs : clean cs ioctl use bitmap & things like that.
39 * - power management stuff
40 * - Barrier in gart code
41 * - Unmappabled vram ?
42 * - TESTING, TESTING, TESTING
43 */
44
d39c3b89
JG
45/* Initialization path:
46 * We expect that acceleration initialization might fail for various
47 * reasons even thought we work hard to make it works on most
48 * configurations. In order to still have a working userspace in such
49 * situation the init path must succeed up to the memory controller
50 * initialization point. Failure before this point are considered as
51 * fatal error. Here is the init callchain :
52 * radeon_device_init perform common structure, mutex initialization
53 * asic_init setup the GPU memory layout and perform all
54 * one time initialization (failure in this
55 * function are considered fatal)
56 * asic_startup setup the GPU acceleration, in order to
57 * follow guideline the first thing this
58 * function should do is setting the GPU
59 * memory controller (only MC setup failure
60 * are considered as fatal)
61 */
62
60063497 63#include <linux/atomic.h>
771fe6b9
JG
64#include <linux/wait.h>
65#include <linux/list.h>
66#include <linux/kref.h>
67
4c788679
JG
68#include <ttm/ttm_bo_api.h>
69#include <ttm/ttm_bo_driver.h>
70#include <ttm/ttm_placement.h>
71#include <ttm/ttm_module.h>
147666fb 72#include <ttm/ttm_execbuf_util.h>
4c788679 73
c2142715 74#include "radeon_family.h"
771fe6b9
JG
75#include "radeon_mode.h"
76#include "radeon_reg.h"
771fe6b9
JG
77
78/*
79 * Modules parameters.
80 */
81extern int radeon_no_wb;
82extern int radeon_modeset;
83extern int radeon_dynclks;
84extern int radeon_r4xx_atom;
85extern int radeon_agpmode;
86extern int radeon_vram_limit;
87extern int radeon_gart_size;
88extern int radeon_benchmarking;
ecc0b326 89extern int radeon_testing;
771fe6b9 90extern int radeon_connector_table;
4ce001ab 91extern int radeon_tv;
dafc3bd5 92extern int radeon_audio;
f46c0120 93extern int radeon_disp_priority;
e2b0a8e1 94extern int radeon_hw_i2c;
d42dd579 95extern int radeon_pcie_gen2;
a18cee15 96extern int radeon_msi;
3368ff0c 97extern int radeon_lockup_timeout;
771fe6b9
JG
98
99/*
100 * Copy from radeon_drv.h so we don't have to include both and have conflicting
101 * symbol;
102 */
bb635567
JG
103#define RADEON_MAX_USEC_TIMEOUT 100000 /* 100 ms */
104#define RADEON_FENCE_JIFFIES_TIMEOUT (HZ / 2)
e821767b 105/* RADEON_IB_POOL_SIZE must be a power of 2 */
bb635567
JG
106#define RADEON_IB_POOL_SIZE 16
107#define RADEON_DEBUGFS_MAX_COMPONENTS 32
108#define RADEONFB_CONN_LIMIT 4
109#define RADEON_BIOS_NUM_SCRATCH 8
771fe6b9 110
1b37078b 111/* max number of rings */
f60cbd11 112#define RADEON_NUM_RINGS 5
bb635567
JG
113
114/* fence seq are set to this number when signaled */
115#define RADEON_FENCE_SIGNALED_SEQ 0LL
1b37078b
AD
116
117/* internal ring indices */
118/* r1xx+ has gfx CP ring */
bb635567 119#define RADEON_RING_TYPE_GFX_INDEX 0
1b37078b
AD
120
121/* cayman has 2 compute CP rings */
bb635567
JG
122#define CAYMAN_RING_TYPE_CP1_INDEX 1
123#define CAYMAN_RING_TYPE_CP2_INDEX 2
1b37078b 124
4d75658b
AD
125/* R600+ has an async dma ring */
126#define R600_RING_TYPE_DMA_INDEX 3
f60cbd11
AD
127/* cayman add a second async dma ring */
128#define CAYMAN_RING_TYPE_DMA1_INDEX 4
4d75658b 129
721604a1 130/* hardcode those limit for now */
ca19f21e 131#define RADEON_VA_IB_OFFSET (1 << 20)
bb635567
JG
132#define RADEON_VA_RESERVED_SIZE (8 << 20)
133#define RADEON_IB_VM_MAX_SIZE (64 << 10)
721604a1 134
ec46c76d
AD
135/* reset flags */
136#define RADEON_RESET_GFX (1 << 0)
137#define RADEON_RESET_COMPUTE (1 << 1)
138#define RADEON_RESET_DMA (1 << 2)
139
771fe6b9
JG
140/*
141 * Errata workarounds.
142 */
143enum radeon_pll_errata {
144 CHIP_ERRATA_R300_CG = 0x00000001,
145 CHIP_ERRATA_PLL_DUMMYREADS = 0x00000002,
146 CHIP_ERRATA_PLL_DELAY = 0x00000004
147};
148
149
150struct radeon_device;
151
152
153/*
154 * BIOS.
155 */
156bool radeon_get_bios(struct radeon_device *rdev);
157
158/*
3ce0a23d 159 * Dummy page
771fe6b9 160 */
3ce0a23d
JG
161struct radeon_dummy_page {
162 struct page *page;
163 dma_addr_t addr;
164};
165int radeon_dummy_page_init(struct radeon_device *rdev);
166void radeon_dummy_page_fini(struct radeon_device *rdev);
167
771fe6b9 168
3ce0a23d
JG
169/*
170 * Clocks
171 */
771fe6b9
JG
172struct radeon_clock {
173 struct radeon_pll p1pll;
174 struct radeon_pll p2pll;
bcc1c2a1 175 struct radeon_pll dcpll;
771fe6b9
JG
176 struct radeon_pll spll;
177 struct radeon_pll mpll;
178 /* 10 Khz units */
179 uint32_t default_mclk;
180 uint32_t default_sclk;
bcc1c2a1
AD
181 uint32_t default_dispclk;
182 uint32_t dp_extclk;
b20f9bef 183 uint32_t max_pixel_clock;
771fe6b9
JG
184};
185
7433874e
RM
186/*
187 * Power management
188 */
189int radeon_pm_init(struct radeon_device *rdev);
29fb52ca 190void radeon_pm_fini(struct radeon_device *rdev);
c913e23a 191void radeon_pm_compute_clocks(struct radeon_device *rdev);
ce8f5370
AD
192void radeon_pm_suspend(struct radeon_device *rdev);
193void radeon_pm_resume(struct radeon_device *rdev);
56278a8e
AD
194void radeon_combios_get_power_modes(struct radeon_device *rdev);
195void radeon_atombios_get_power_modes(struct radeon_device *rdev);
8a83ec5e 196void radeon_atom_set_voltage(struct radeon_device *rdev, u16 voltage_level, u8 voltage_type);
f892034a 197void rs690_pm_info(struct radeon_device *rdev);
20d391d7
AD
198extern int rv6xx_get_temp(struct radeon_device *rdev);
199extern int rv770_get_temp(struct radeon_device *rdev);
200extern int evergreen_get_temp(struct radeon_device *rdev);
201extern int sumo_get_temp(struct radeon_device *rdev);
1bd47d2e 202extern int si_get_temp(struct radeon_device *rdev);
285484e2
JG
203extern void evergreen_tiling_fields(unsigned tiling_flags, unsigned *bankw,
204 unsigned *bankh, unsigned *mtaspect,
205 unsigned *tile_split);
3ce0a23d 206
771fe6b9
JG
207/*
208 * Fences.
209 */
210struct radeon_fence_driver {
211 uint32_t scratch_reg;
30eb77f4
JG
212 uint64_t gpu_addr;
213 volatile uint32_t *cpu_addr;
68e250b7
CK
214 /* sync_seq is protected by ring emission lock */
215 uint64_t sync_seq[RADEON_NUM_RINGS];
bb635567 216 atomic64_t last_seq;
36abacae 217 unsigned long last_activity;
0a0c7596 218 bool initialized;
771fe6b9
JG
219};
220
221struct radeon_fence {
222 struct radeon_device *rdev;
223 struct kref kref;
771fe6b9 224 /* protected by radeon_fence.lock */
bb635567 225 uint64_t seq;
7465280c 226 /* RB, DMA, etc. */
bb635567 227 unsigned ring;
771fe6b9
JG
228};
229
30eb77f4
JG
230int radeon_fence_driver_start_ring(struct radeon_device *rdev, int ring);
231int radeon_fence_driver_init(struct radeon_device *rdev);
771fe6b9 232void radeon_fence_driver_fini(struct radeon_device *rdev);
76903b96 233void radeon_fence_driver_force_completion(struct radeon_device *rdev);
876dc9f3 234int radeon_fence_emit(struct radeon_device *rdev, struct radeon_fence **fence, int ring);
7465280c 235void radeon_fence_process(struct radeon_device *rdev, int ring);
771fe6b9
JG
236bool radeon_fence_signaled(struct radeon_fence *fence);
237int radeon_fence_wait(struct radeon_fence *fence, bool interruptible);
8a47cc9e 238int radeon_fence_wait_next_locked(struct radeon_device *rdev, int ring);
5f8f635e 239int radeon_fence_wait_empty_locked(struct radeon_device *rdev, int ring);
0085c950
JG
240int radeon_fence_wait_any(struct radeon_device *rdev,
241 struct radeon_fence **fences,
242 bool intr);
771fe6b9
JG
243struct radeon_fence *radeon_fence_ref(struct radeon_fence *fence);
244void radeon_fence_unref(struct radeon_fence **fence);
3b7a2b24 245unsigned radeon_fence_count_emitted(struct radeon_device *rdev, int ring);
68e250b7
CK
246bool radeon_fence_need_sync(struct radeon_fence *fence, int ring);
247void radeon_fence_note_sync(struct radeon_fence *fence, int ring);
248static inline struct radeon_fence *radeon_fence_later(struct radeon_fence *a,
249 struct radeon_fence *b)
250{
251 if (!a) {
252 return b;
253 }
254
255 if (!b) {
256 return a;
257 }
258
259 BUG_ON(a->ring != b->ring);
260
261 if (a->seq > b->seq) {
262 return a;
263 } else {
264 return b;
265 }
266}
771fe6b9 267
ee60e29f
CK
268static inline bool radeon_fence_is_earlier(struct radeon_fence *a,
269 struct radeon_fence *b)
270{
271 if (!a) {
272 return false;
273 }
274
275 if (!b) {
276 return true;
277 }
278
279 BUG_ON(a->ring != b->ring);
280
281 return a->seq < b->seq;
282}
283
e024e110
DA
284/*
285 * Tiling registers
286 */
287struct radeon_surface_reg {
4c788679 288 struct radeon_bo *bo;
e024e110
DA
289};
290
291#define RADEON_GEM_MAX_SURFACES 8
771fe6b9
JG
292
293/*
4c788679 294 * TTM.
771fe6b9 295 */
4c788679
JG
296struct radeon_mman {
297 struct ttm_bo_global_ref bo_global_ref;
ba4420c2 298 struct drm_global_reference mem_global_ref;
4c788679 299 struct ttm_bo_device bdev;
0a0c7596
JG
300 bool mem_global_referenced;
301 bool initialized;
4c788679
JG
302};
303
721604a1
JG
304/* bo virtual address in a specific vm */
305struct radeon_bo_va {
e971bd5e 306 /* protected by bo being reserved */
721604a1 307 struct list_head bo_list;
721604a1
JG
308 uint64_t soffset;
309 uint64_t eoffset;
310 uint32_t flags;
311 bool valid;
e971bd5e
CK
312 unsigned ref_count;
313
314 /* protected by vm mutex */
315 struct list_head vm_list;
316
317 /* constant after initialization */
318 struct radeon_vm *vm;
319 struct radeon_bo *bo;
721604a1
JG
320};
321
4c788679
JG
322struct radeon_bo {
323 /* Protected by gem.mutex */
324 struct list_head list;
325 /* Protected by tbo.reserved */
312ea8da
JG
326 u32 placements[3];
327 struct ttm_placement placement;
4c788679
JG
328 struct ttm_buffer_object tbo;
329 struct ttm_bo_kmap_obj kmap;
330 unsigned pin_count;
331 void *kptr;
332 u32 tiling_flags;
333 u32 pitch;
334 int surface_reg;
721604a1
JG
335 /* list of all virtual address to which this bo
336 * is associated to
337 */
338 struct list_head va;
4c788679
JG
339 /* Constant after initialization */
340 struct radeon_device *rdev;
441921d5 341 struct drm_gem_object gem_base;
63bc620b
DA
342
343 struct ttm_bo_kmap_obj dma_buf_vmap;
344 int vmapping_count;
4c788679 345};
7e4d15d9 346#define gem_to_radeon_bo(gobj) container_of((gobj), struct radeon_bo, gem_base)
771fe6b9 347
4c788679 348struct radeon_bo_list {
147666fb 349 struct ttm_validate_buffer tv;
4c788679 350 struct radeon_bo *bo;
771fe6b9
JG
351 uint64_t gpu_offset;
352 unsigned rdomain;
353 unsigned wdomain;
4c788679 354 u32 tiling_flags;
771fe6b9
JG
355};
356
b15ba512
JG
357/* sub-allocation manager, it has to be protected by another lock.
358 * By conception this is an helper for other part of the driver
359 * like the indirect buffer or semaphore, which both have their
360 * locking.
361 *
362 * Principe is simple, we keep a list of sub allocation in offset
363 * order (first entry has offset == 0, last entry has the highest
364 * offset).
365 *
366 * When allocating new object we first check if there is room at
367 * the end total_size - (last_object_offset + last_object_size) >=
368 * alloc_size. If so we allocate new object there.
369 *
370 * When there is not enough room at the end, we start waiting for
371 * each sub object until we reach object_offset+object_size >=
372 * alloc_size, this object then become the sub object we return.
373 *
374 * Alignment can't be bigger than page size.
375 *
376 * Hole are not considered for allocation to keep things simple.
377 * Assumption is that there won't be hole (all object on same
378 * alignment).
379 */
380struct radeon_sa_manager {
bfb38d35 381 wait_queue_head_t wq;
b15ba512 382 struct radeon_bo *bo;
c3b7fe8b
CK
383 struct list_head *hole;
384 struct list_head flist[RADEON_NUM_RINGS];
385 struct list_head olist;
b15ba512
JG
386 unsigned size;
387 uint64_t gpu_addr;
388 void *cpu_ptr;
389 uint32_t domain;
390};
391
392struct radeon_sa_bo;
393
394/* sub-allocation buffer */
395struct radeon_sa_bo {
c3b7fe8b
CK
396 struct list_head olist;
397 struct list_head flist;
b15ba512 398 struct radeon_sa_manager *manager;
e6661a96
CK
399 unsigned soffset;
400 unsigned eoffset;
557017a0 401 struct radeon_fence *fence;
b15ba512
JG
402};
403
771fe6b9
JG
404/*
405 * GEM objects.
406 */
407struct radeon_gem {
4c788679 408 struct mutex mutex;
771fe6b9
JG
409 struct list_head objects;
410};
411
412int radeon_gem_init(struct radeon_device *rdev);
413void radeon_gem_fini(struct radeon_device *rdev);
414int radeon_gem_object_create(struct radeon_device *rdev, int size,
4c788679
JG
415 int alignment, int initial_domain,
416 bool discardable, bool kernel,
417 struct drm_gem_object **obj);
771fe6b9 418
ff72145b
DA
419int radeon_mode_dumb_create(struct drm_file *file_priv,
420 struct drm_device *dev,
421 struct drm_mode_create_dumb *args);
422int radeon_mode_dumb_mmap(struct drm_file *filp,
423 struct drm_device *dev,
424 uint32_t handle, uint64_t *offset_p);
425int radeon_mode_dumb_destroy(struct drm_file *file_priv,
426 struct drm_device *dev,
427 uint32_t handle);
771fe6b9 428
c1341e52
JG
429/*
430 * Semaphores.
431 */
c1341e52
JG
432/* everything here is constant */
433struct radeon_semaphore {
a8c05940
JG
434 struct radeon_sa_bo *sa_bo;
435 signed waiters;
c1341e52 436 uint64_t gpu_addr;
c1341e52
JG
437};
438
c1341e52
JG
439int radeon_semaphore_create(struct radeon_device *rdev,
440 struct radeon_semaphore **semaphore);
441void radeon_semaphore_emit_signal(struct radeon_device *rdev, int ring,
442 struct radeon_semaphore *semaphore);
443void radeon_semaphore_emit_wait(struct radeon_device *rdev, int ring,
444 struct radeon_semaphore *semaphore);
8f676c4c
CK
445int radeon_semaphore_sync_rings(struct radeon_device *rdev,
446 struct radeon_semaphore *semaphore,
220907d9 447 int signaler, int waiter);
c1341e52 448void radeon_semaphore_free(struct radeon_device *rdev,
220907d9 449 struct radeon_semaphore **semaphore,
a8c05940 450 struct radeon_fence *fence);
c1341e52 451
771fe6b9
JG
452/*
453 * GART structures, functions & helpers
454 */
455struct radeon_mc;
456
a77f1718 457#define RADEON_GPU_PAGE_SIZE 4096
d594e46a 458#define RADEON_GPU_PAGE_MASK (RADEON_GPU_PAGE_SIZE - 1)
003cefe0 459#define RADEON_GPU_PAGE_SHIFT 12
721604a1 460#define RADEON_GPU_PAGE_ALIGN(a) (((a) + RADEON_GPU_PAGE_MASK) & ~RADEON_GPU_PAGE_MASK)
a77f1718 461
771fe6b9
JG
462struct radeon_gart {
463 dma_addr_t table_addr;
c9a1be96
JG
464 struct radeon_bo *robj;
465 void *ptr;
771fe6b9
JG
466 unsigned num_gpu_pages;
467 unsigned num_cpu_pages;
468 unsigned table_size;
771fe6b9
JG
469 struct page **pages;
470 dma_addr_t *pages_addr;
471 bool ready;
472};
473
474int radeon_gart_table_ram_alloc(struct radeon_device *rdev);
475void radeon_gart_table_ram_free(struct radeon_device *rdev);
476int radeon_gart_table_vram_alloc(struct radeon_device *rdev);
477void radeon_gart_table_vram_free(struct radeon_device *rdev);
c9a1be96
JG
478int radeon_gart_table_vram_pin(struct radeon_device *rdev);
479void radeon_gart_table_vram_unpin(struct radeon_device *rdev);
771fe6b9
JG
480int radeon_gart_init(struct radeon_device *rdev);
481void radeon_gart_fini(struct radeon_device *rdev);
482void radeon_gart_unbind(struct radeon_device *rdev, unsigned offset,
483 int pages);
484int radeon_gart_bind(struct radeon_device *rdev, unsigned offset,
c39d3516
KRW
485 int pages, struct page **pagelist,
486 dma_addr_t *dma_addr);
c9a1be96 487void radeon_gart_restore(struct radeon_device *rdev);
771fe6b9
JG
488
489
490/*
491 * GPU MC structures, functions & helpers
492 */
493struct radeon_mc {
494 resource_size_t aper_size;
495 resource_size_t aper_base;
496 resource_size_t agp_base;
7a50f01a
DA
497 /* for some chips with <= 32MB we need to lie
498 * about vram size near mc fb location */
3ce0a23d 499 u64 mc_vram_size;
d594e46a 500 u64 visible_vram_size;
3ce0a23d
JG
501 u64 gtt_size;
502 u64 gtt_start;
503 u64 gtt_end;
3ce0a23d
JG
504 u64 vram_start;
505 u64 vram_end;
771fe6b9 506 unsigned vram_width;
3ce0a23d 507 u64 real_vram_size;
771fe6b9
JG
508 int vram_mtrr;
509 bool vram_is_ddr;
d594e46a 510 bool igp_sideport_enabled;
8d369bb1 511 u64 gtt_base_align;
771fe6b9
JG
512};
513
06b6476d
AD
514bool radeon_combios_sideport_present(struct radeon_device *rdev);
515bool radeon_atombios_sideport_present(struct radeon_device *rdev);
771fe6b9
JG
516
517/*
518 * GPU scratch registers structures, functions & helpers
519 */
520struct radeon_scratch {
521 unsigned num_reg;
724c80e1 522 uint32_t reg_base;
771fe6b9
JG
523 bool free[32];
524 uint32_t reg[32];
525};
526
527int radeon_scratch_get(struct radeon_device *rdev, uint32_t *reg);
528void radeon_scratch_free(struct radeon_device *rdev, uint32_t reg);
529
530
531/*
532 * IRQS.
533 */
6f34be50
AD
534
535struct radeon_unpin_work {
536 struct work_struct work;
537 struct radeon_device *rdev;
538 int crtc_id;
539 struct radeon_fence *fence;
540 struct drm_pending_vblank_event *event;
541 struct radeon_bo *old_rbo;
542 u64 new_crtc_base;
543};
544
545struct r500_irq_stat_regs {
546 u32 disp_int;
f122c610 547 u32 hdmi0_status;
6f34be50
AD
548};
549
550struct r600_irq_stat_regs {
551 u32 disp_int;
552 u32 disp_int_cont;
553 u32 disp_int_cont2;
554 u32 d1grph_int;
555 u32 d2grph_int;
f122c610
AD
556 u32 hdmi0_status;
557 u32 hdmi1_status;
6f34be50
AD
558};
559
560struct evergreen_irq_stat_regs {
561 u32 disp_int;
562 u32 disp_int_cont;
563 u32 disp_int_cont2;
564 u32 disp_int_cont3;
565 u32 disp_int_cont4;
566 u32 disp_int_cont5;
567 u32 d1grph_int;
568 u32 d2grph_int;
569 u32 d3grph_int;
570 u32 d4grph_int;
571 u32 d5grph_int;
572 u32 d6grph_int;
f122c610
AD
573 u32 afmt_status1;
574 u32 afmt_status2;
575 u32 afmt_status3;
576 u32 afmt_status4;
577 u32 afmt_status5;
578 u32 afmt_status6;
6f34be50
AD
579};
580
581union radeon_irq_stat_regs {
582 struct r500_irq_stat_regs r500;
583 struct r600_irq_stat_regs r600;
584 struct evergreen_irq_stat_regs evergreen;
585};
586
54bd5206
IH
587#define RADEON_MAX_HPD_PINS 6
588#define RADEON_MAX_CRTCS 6
f122c610 589#define RADEON_MAX_AFMT_BLOCKS 6
54bd5206 590
771fe6b9 591struct radeon_irq {
fb98257a
CK
592 bool installed;
593 spinlock_t lock;
736fc37f 594 atomic_t ring_int[RADEON_NUM_RINGS];
fb98257a 595 bool crtc_vblank_int[RADEON_MAX_CRTCS];
736fc37f 596 atomic_t pflip[RADEON_MAX_CRTCS];
fb98257a
CK
597 wait_queue_head_t vblank_queue;
598 bool hpd[RADEON_MAX_HPD_PINS];
fb98257a
CK
599 bool afmt[RADEON_MAX_AFMT_BLOCKS];
600 union radeon_irq_stat_regs stat_regs;
771fe6b9
JG
601};
602
603int radeon_irq_kms_init(struct radeon_device *rdev);
604void radeon_irq_kms_fini(struct radeon_device *rdev);
1b37078b
AD
605void radeon_irq_kms_sw_irq_get(struct radeon_device *rdev, int ring);
606void radeon_irq_kms_sw_irq_put(struct radeon_device *rdev, int ring);
6f34be50
AD
607void radeon_irq_kms_pflip_irq_get(struct radeon_device *rdev, int crtc);
608void radeon_irq_kms_pflip_irq_put(struct radeon_device *rdev, int crtc);
fb98257a
CK
609void radeon_irq_kms_enable_afmt(struct radeon_device *rdev, int block);
610void radeon_irq_kms_disable_afmt(struct radeon_device *rdev, int block);
611void radeon_irq_kms_enable_hpd(struct radeon_device *rdev, unsigned hpd_mask);
612void radeon_irq_kms_disable_hpd(struct radeon_device *rdev, unsigned hpd_mask);
771fe6b9
JG
613
614/*
e32eb50d 615 * CP & rings.
771fe6b9 616 */
7465280c 617
771fe6b9 618struct radeon_ib {
68470ae7
JG
619 struct radeon_sa_bo *sa_bo;
620 uint32_t length_dw;
621 uint64_t gpu_addr;
622 uint32_t *ptr;
876dc9f3 623 int ring;
68470ae7 624 struct radeon_fence *fence;
4bf3dd92 625 struct radeon_vm *vm;
68470ae7 626 bool is_const_ib;
220907d9 627 struct radeon_fence *sync_to[RADEON_NUM_RINGS];
68470ae7 628 struct radeon_semaphore *semaphore;
771fe6b9
JG
629};
630
e32eb50d 631struct radeon_ring {
4c788679 632 struct radeon_bo *ring_obj;
771fe6b9
JG
633 volatile uint32_t *ring;
634 unsigned rptr;
5596a9db
CK
635 unsigned rptr_offs;
636 unsigned rptr_reg;
45df6803 637 unsigned rptr_save_reg;
89d35807
AD
638 u64 next_rptr_gpu_addr;
639 volatile u32 *next_rptr_cpu_addr;
771fe6b9
JG
640 unsigned wptr;
641 unsigned wptr_old;
5596a9db 642 unsigned wptr_reg;
771fe6b9
JG
643 unsigned ring_size;
644 unsigned ring_free_dw;
645 int count_dw;
069211e5
CK
646 unsigned long last_activity;
647 unsigned last_rptr;
771fe6b9
JG
648 uint64_t gpu_addr;
649 uint32_t align_mask;
650 uint32_t ptr_mask;
771fe6b9 651 bool ready;
78c5560a
AD
652 u32 ptr_reg_shift;
653 u32 ptr_reg_mask;
654 u32 nop;
8b25ed34 655 u32 idx;
5f0839c1
JG
656 u64 last_semaphore_signal_addr;
657 u64 last_semaphore_wait_addr;
771fe6b9
JG
658};
659
721604a1
JG
660/*
661 * VM
662 */
ee60e29f 663
fa87e62d 664/* maximum number of VMIDs */
ee60e29f
CK
665#define RADEON_NUM_VM 16
666
fa87e62d
DC
667/* defines number of bits in page table versus page directory,
668 * a page is 4KB so we have 12 bits offset, 9 bits in the page
669 * table and the remaining 19 bits are in the page directory */
670#define RADEON_VM_BLOCK_SIZE 9
671
672/* number of entries in page table */
673#define RADEON_VM_PTE_COUNT (1 << RADEON_VM_BLOCK_SIZE)
674
721604a1
JG
675struct radeon_vm {
676 struct list_head list;
677 struct list_head va;
ee60e29f 678 unsigned id;
90a51a32
CK
679
680 /* contains the page directory */
681 struct radeon_sa_bo *page_directory;
682 uint64_t pd_gpu_addr;
683
684 /* array of page tables, one for each page directory entry */
685 struct radeon_sa_bo **page_tables;
686
721604a1
JG
687 struct mutex mutex;
688 /* last fence for cs using this vm */
689 struct radeon_fence *fence;
9b40e5d8
CK
690 /* last flush or NULL if we still need to flush */
691 struct radeon_fence *last_flush;
721604a1
JG
692};
693
721604a1 694struct radeon_vm_manager {
36ff39c4 695 struct mutex lock;
721604a1 696 struct list_head lru_vm;
ee60e29f 697 struct radeon_fence *active[RADEON_NUM_VM];
721604a1
JG
698 struct radeon_sa_manager sa_manager;
699 uint32_t max_pfn;
721604a1
JG
700 /* number of VMIDs */
701 unsigned nvm;
702 /* vram base address for page table entry */
703 u64 vram_base_offset;
67e915e4
AD
704 /* is vm enabled? */
705 bool enabled;
721604a1
JG
706};
707
708/*
709 * file private structure
710 */
711struct radeon_fpriv {
712 struct radeon_vm vm;
713};
714
d8f60cfc
AD
715/*
716 * R6xx+ IH ring
717 */
718struct r600_ih {
4c788679 719 struct radeon_bo *ring_obj;
d8f60cfc
AD
720 volatile uint32_t *ring;
721 unsigned rptr;
d8f60cfc
AD
722 unsigned ring_size;
723 uint64_t gpu_addr;
d8f60cfc 724 uint32_t ptr_mask;
c20dc369 725 atomic_t lock;
d8f60cfc
AD
726 bool enabled;
727};
728
8eec9d6f
IH
729struct r600_blit_cp_primitives {
730 void (*set_render_target)(struct radeon_device *rdev, int format,
731 int w, int h, u64 gpu_addr);
732 void (*cp_set_surface_sync)(struct radeon_device *rdev,
733 u32 sync_type, u32 size,
734 u64 mc_addr);
735 void (*set_shaders)(struct radeon_device *rdev);
736 void (*set_vtx_resource)(struct radeon_device *rdev, u64 gpu_addr);
737 void (*set_tex_resource)(struct radeon_device *rdev,
738 int format, int w, int h, int pitch,
9bb7703c 739 u64 gpu_addr, u32 size);
8eec9d6f
IH
740 void (*set_scissors)(struct radeon_device *rdev, int x1, int y1,
741 int x2, int y2);
742 void (*draw_auto)(struct radeon_device *rdev);
743 void (*set_default_state)(struct radeon_device *rdev);
744};
745
3ce0a23d 746struct r600_blit {
4c788679 747 struct radeon_bo *shader_obj;
8eec9d6f
IH
748 struct r600_blit_cp_primitives primitives;
749 int max_dim;
750 int ring_size_common;
751 int ring_size_per_loop;
3ce0a23d
JG
752 u64 shader_gpu_addr;
753 u32 vs_offset, ps_offset;
754 u32 state_offset;
755 u32 state_len;
3ce0a23d
JG
756};
757
347e7592
AD
758/*
759 * SI RLC stuff
760 */
761struct si_rlc {
762 /* for power gating */
763 struct radeon_bo *save_restore_obj;
764 uint64_t save_restore_gpu_addr;
765 /* for clear state */
766 struct radeon_bo *clear_state_obj;
767 uint64_t clear_state_gpu_addr;
768};
769
69e130a6 770int radeon_ib_get(struct radeon_device *rdev, int ring,
4bf3dd92
CK
771 struct radeon_ib *ib, struct radeon_vm *vm,
772 unsigned size);
f2e39221 773void radeon_ib_free(struct radeon_device *rdev, struct radeon_ib *ib);
4ef72566
CK
774int radeon_ib_schedule(struct radeon_device *rdev, struct radeon_ib *ib,
775 struct radeon_ib *const_ib);
771fe6b9
JG
776int radeon_ib_pool_init(struct radeon_device *rdev);
777void radeon_ib_pool_fini(struct radeon_device *rdev);
7bd560e8 778int radeon_ib_ring_tests(struct radeon_device *rdev);
771fe6b9 779/* Ring access between begin & end cannot sleep */
89d35807
AD
780bool radeon_ring_supports_scratch_reg(struct radeon_device *rdev,
781 struct radeon_ring *ring);
e32eb50d
CK
782void radeon_ring_free_size(struct radeon_device *rdev, struct radeon_ring *cp);
783int radeon_ring_alloc(struct radeon_device *rdev, struct radeon_ring *cp, unsigned ndw);
784int radeon_ring_lock(struct radeon_device *rdev, struct radeon_ring *cp, unsigned ndw);
785void radeon_ring_commit(struct radeon_device *rdev, struct radeon_ring *cp);
786void radeon_ring_unlock_commit(struct radeon_device *rdev, struct radeon_ring *cp);
d6999bc7 787void radeon_ring_undo(struct radeon_ring *ring);
e32eb50d
CK
788void radeon_ring_unlock_undo(struct radeon_device *rdev, struct radeon_ring *cp);
789int radeon_ring_test(struct radeon_device *rdev, struct radeon_ring *cp);
7b9ef16b 790void radeon_ring_force_activity(struct radeon_device *rdev, struct radeon_ring *ring);
069211e5
CK
791void radeon_ring_lockup_update(struct radeon_ring *ring);
792bool radeon_ring_test_lockup(struct radeon_device *rdev, struct radeon_ring *ring);
55d7c221
CK
793unsigned radeon_ring_backup(struct radeon_device *rdev, struct radeon_ring *ring,
794 uint32_t **data);
795int radeon_ring_restore(struct radeon_device *rdev, struct radeon_ring *ring,
796 unsigned size, uint32_t *data);
e32eb50d 797int radeon_ring_init(struct radeon_device *rdev, struct radeon_ring *cp, unsigned ring_size,
78c5560a
AD
798 unsigned rptr_offs, unsigned rptr_reg, unsigned wptr_reg,
799 u32 ptr_reg_shift, u32 ptr_reg_mask, u32 nop);
e32eb50d 800void radeon_ring_fini(struct radeon_device *rdev, struct radeon_ring *cp);
771fe6b9
JG
801
802
4d75658b
AD
803/* r600 async dma */
804void r600_dma_stop(struct radeon_device *rdev);
805int r600_dma_resume(struct radeon_device *rdev);
806void r600_dma_fini(struct radeon_device *rdev);
807
8c5fd7ef
AD
808void cayman_dma_stop(struct radeon_device *rdev);
809int cayman_dma_resume(struct radeon_device *rdev);
810void cayman_dma_fini(struct radeon_device *rdev);
811
771fe6b9
JG
812/*
813 * CS.
814 */
815struct radeon_cs_reloc {
816 struct drm_gem_object *gobj;
4c788679
JG
817 struct radeon_bo *robj;
818 struct radeon_bo_list lobj;
771fe6b9
JG
819 uint32_t handle;
820 uint32_t flags;
821};
822
823struct radeon_cs_chunk {
824 uint32_t chunk_id;
825 uint32_t length_dw;
721604a1
JG
826 int kpage_idx[2];
827 uint32_t *kpage[2];
771fe6b9 828 uint32_t *kdata;
721604a1
JG
829 void __user *user_ptr;
830 int last_copied_page;
831 int last_page_index;
771fe6b9
JG
832};
833
834struct radeon_cs_parser {
c8c15ff1 835 struct device *dev;
771fe6b9
JG
836 struct radeon_device *rdev;
837 struct drm_file *filp;
838 /* chunks */
839 unsigned nchunks;
840 struct radeon_cs_chunk *chunks;
841 uint64_t *chunks_array;
842 /* IB */
843 unsigned idx;
844 /* relocations */
845 unsigned nrelocs;
846 struct radeon_cs_reloc *relocs;
847 struct radeon_cs_reloc **relocs_ptr;
848 struct list_head validated;
cf4ccd01 849 unsigned dma_reloc_idx;
771fe6b9
JG
850 /* indices of various chunks */
851 int chunk_ib_idx;
852 int chunk_relocs_idx;
721604a1 853 int chunk_flags_idx;
dfcf5f36 854 int chunk_const_ib_idx;
f2e39221
JG
855 struct radeon_ib ib;
856 struct radeon_ib const_ib;
771fe6b9 857 void *track;
3ce0a23d 858 unsigned family;
e70f224c 859 int parser_error;
721604a1
JG
860 u32 cs_flags;
861 u32 ring;
862 s32 priority;
771fe6b9
JG
863};
864
513bcb46 865extern int radeon_cs_finish_pages(struct radeon_cs_parser *p);
ce580fab 866extern u32 radeon_get_ib_value(struct radeon_cs_parser *p, int idx);
513bcb46 867
771fe6b9
JG
868struct radeon_cs_packet {
869 unsigned idx;
870 unsigned type;
871 unsigned reg;
872 unsigned opcode;
873 int count;
874 unsigned one_reg_wr;
875};
876
877typedef int (*radeon_packet0_check_t)(struct radeon_cs_parser *p,
878 struct radeon_cs_packet *pkt,
879 unsigned idx, unsigned reg);
880typedef int (*radeon_packet3_check_t)(struct radeon_cs_parser *p,
881 struct radeon_cs_packet *pkt);
882
883
884/*
885 * AGP
886 */
887int radeon_agp_init(struct radeon_device *rdev);
0ebf1717 888void radeon_agp_resume(struct radeon_device *rdev);
10b06122 889void radeon_agp_suspend(struct radeon_device *rdev);
771fe6b9
JG
890void radeon_agp_fini(struct radeon_device *rdev);
891
892
893/*
894 * Writeback
895 */
896struct radeon_wb {
4c788679 897 struct radeon_bo *wb_obj;
771fe6b9
JG
898 volatile uint32_t *wb;
899 uint64_t gpu_addr;
724c80e1 900 bool enabled;
d0f8a854 901 bool use_event;
771fe6b9
JG
902};
903
724c80e1 904#define RADEON_WB_SCRATCH_OFFSET 0
89d35807 905#define RADEON_WB_RING0_NEXT_RPTR 256
724c80e1 906#define RADEON_WB_CP_RPTR_OFFSET 1024
0c88a02e
AD
907#define RADEON_WB_CP1_RPTR_OFFSET 1280
908#define RADEON_WB_CP2_RPTR_OFFSET 1536
4d75658b 909#define R600_WB_DMA_RPTR_OFFSET 1792
724c80e1 910#define R600_WB_IH_WPTR_OFFSET 2048
f60cbd11 911#define CAYMAN_WB_DMA1_RPTR_OFFSET 2304
d0f8a854 912#define R600_WB_EVENT_OFFSET 3072
724c80e1 913
c93bb85b
JG
914/**
915 * struct radeon_pm - power management datas
916 * @max_bandwidth: maximum bandwidth the gpu has (MByte/s)
917 * @igp_sideport_mclk: sideport memory clock Mhz (rs690,rs740,rs780,rs880)
918 * @igp_system_mclk: system clock Mhz (rs690,rs740,rs780,rs880)
919 * @igp_ht_link_clk: ht link clock Mhz (rs690,rs740,rs780,rs880)
920 * @igp_ht_link_width: ht link width in bits (rs690,rs740,rs780,rs880)
921 * @k8_bandwidth: k8 bandwidth the gpu has (MByte/s) (IGP)
922 * @sideport_bandwidth: sideport bandwidth the gpu has (MByte/s) (IGP)
923 * @ht_bandwidth: ht bandwidth the gpu has (MByte/s) (IGP)
924 * @core_bandwidth: core GPU bandwidth the gpu has (MByte/s) (IGP)
25985edc 925 * @sclk: GPU clock Mhz (core bandwidth depends of this clock)
c93bb85b
JG
926 * @needed_bandwidth: current bandwidth needs
927 *
928 * It keeps track of various data needed to take powermanagement decision.
25985edc 929 * Bandwidth need is used to determine minimun clock of the GPU and memory.
c93bb85b
JG
930 * Equation between gpu/memory clock and available bandwidth is hw dependent
931 * (type of memory, bus size, efficiency, ...)
932 */
ce8f5370
AD
933
934enum radeon_pm_method {
935 PM_METHOD_PROFILE,
936 PM_METHOD_DYNPM,
937};
938
939enum radeon_dynpm_state {
940 DYNPM_STATE_DISABLED,
941 DYNPM_STATE_MINIMUM,
942 DYNPM_STATE_PAUSED,
3f53eb6f
RW
943 DYNPM_STATE_ACTIVE,
944 DYNPM_STATE_SUSPENDED,
c913e23a 945};
ce8f5370
AD
946enum radeon_dynpm_action {
947 DYNPM_ACTION_NONE,
948 DYNPM_ACTION_MINIMUM,
949 DYNPM_ACTION_DOWNCLOCK,
950 DYNPM_ACTION_UPCLOCK,
951 DYNPM_ACTION_DEFAULT
c913e23a 952};
56278a8e
AD
953
954enum radeon_voltage_type {
955 VOLTAGE_NONE = 0,
956 VOLTAGE_GPIO,
957 VOLTAGE_VDDC,
958 VOLTAGE_SW
959};
960
0ec0e74f
AD
961enum radeon_pm_state_type {
962 POWER_STATE_TYPE_DEFAULT,
963 POWER_STATE_TYPE_POWERSAVE,
964 POWER_STATE_TYPE_BATTERY,
965 POWER_STATE_TYPE_BALANCED,
966 POWER_STATE_TYPE_PERFORMANCE,
967};
968
ce8f5370
AD
969enum radeon_pm_profile_type {
970 PM_PROFILE_DEFAULT,
971 PM_PROFILE_AUTO,
972 PM_PROFILE_LOW,
c9e75b21 973 PM_PROFILE_MID,
ce8f5370
AD
974 PM_PROFILE_HIGH,
975};
976
977#define PM_PROFILE_DEFAULT_IDX 0
978#define PM_PROFILE_LOW_SH_IDX 1
c9e75b21
AD
979#define PM_PROFILE_MID_SH_IDX 2
980#define PM_PROFILE_HIGH_SH_IDX 3
981#define PM_PROFILE_LOW_MH_IDX 4
982#define PM_PROFILE_MID_MH_IDX 5
983#define PM_PROFILE_HIGH_MH_IDX 6
984#define PM_PROFILE_MAX 7
ce8f5370
AD
985
986struct radeon_pm_profile {
987 int dpms_off_ps_idx;
988 int dpms_on_ps_idx;
989 int dpms_off_cm_idx;
990 int dpms_on_cm_idx;
516d0e46
AD
991};
992
21a8122a
AD
993enum radeon_int_thermal_type {
994 THERMAL_TYPE_NONE,
995 THERMAL_TYPE_RV6XX,
996 THERMAL_TYPE_RV770,
997 THERMAL_TYPE_EVERGREEN,
e33df25f 998 THERMAL_TYPE_SUMO,
4fddba1f 999 THERMAL_TYPE_NI,
14607d08 1000 THERMAL_TYPE_SI,
21a8122a
AD
1001};
1002
56278a8e
AD
1003struct radeon_voltage {
1004 enum radeon_voltage_type type;
1005 /* gpio voltage */
1006 struct radeon_gpio_rec gpio;
1007 u32 delay; /* delay in usec from voltage drop to sclk change */
1008 bool active_high; /* voltage drop is active when bit is high */
1009 /* VDDC voltage */
1010 u8 vddc_id; /* index into vddc voltage table */
1011 u8 vddci_id; /* index into vddci voltage table */
1012 bool vddci_enabled;
1013 /* r6xx+ sw */
2feea49a
AD
1014 u16 voltage;
1015 /* evergreen+ vddci */
1016 u16 vddci;
56278a8e
AD
1017};
1018
d7311171
AD
1019/* clock mode flags */
1020#define RADEON_PM_MODE_NO_DISPLAY (1 << 0)
1021
56278a8e
AD
1022struct radeon_pm_clock_info {
1023 /* memory clock */
1024 u32 mclk;
1025 /* engine clock */
1026 u32 sclk;
1027 /* voltage info */
1028 struct radeon_voltage voltage;
d7311171 1029 /* standardized clock flags */
56278a8e
AD
1030 u32 flags;
1031};
1032
a48b9b4e 1033/* state flags */
d7311171 1034#define RADEON_PM_STATE_SINGLE_DISPLAY_ONLY (1 << 0)
a48b9b4e 1035
56278a8e 1036struct radeon_power_state {
0ec0e74f 1037 enum radeon_pm_state_type type;
8f3f1c9a 1038 struct radeon_pm_clock_info *clock_info;
56278a8e
AD
1039 /* number of valid clock modes in this power state */
1040 int num_clock_modes;
56278a8e 1041 struct radeon_pm_clock_info *default_clock_mode;
a48b9b4e
AD
1042 /* standardized state flags */
1043 u32 flags;
79daedc9
AD
1044 u32 misc; /* vbios specific flags */
1045 u32 misc2; /* vbios specific flags */
1046 int pcie_lanes; /* pcie lanes */
56278a8e
AD
1047};
1048
27459324
RM
1049/*
1050 * Some modes are overclocked by very low value, accept them
1051 */
1052#define RADEON_MODE_OVERCLOCK_MARGIN 500 /* 5 MHz */
1053
c93bb85b 1054struct radeon_pm {
c913e23a 1055 struct mutex mutex;
db7fce39
CK
1056 /* write locked while reprogramming mclk */
1057 struct rw_semaphore mclk_lock;
a48b9b4e
AD
1058 u32 active_crtcs;
1059 int active_crtc_count;
c913e23a 1060 int req_vblank;
839461d3 1061 bool vblank_sync;
c93bb85b
JG
1062 fixed20_12 max_bandwidth;
1063 fixed20_12 igp_sideport_mclk;
1064 fixed20_12 igp_system_mclk;
1065 fixed20_12 igp_ht_link_clk;
1066 fixed20_12 igp_ht_link_width;
1067 fixed20_12 k8_bandwidth;
1068 fixed20_12 sideport_bandwidth;
1069 fixed20_12 ht_bandwidth;
1070 fixed20_12 core_bandwidth;
1071 fixed20_12 sclk;
f47299c5 1072 fixed20_12 mclk;
c93bb85b 1073 fixed20_12 needed_bandwidth;
0975b162 1074 struct radeon_power_state *power_state;
56278a8e
AD
1075 /* number of valid power states */
1076 int num_power_states;
a48b9b4e
AD
1077 int current_power_state_index;
1078 int current_clock_mode_index;
1079 int requested_power_state_index;
1080 int requested_clock_mode_index;
1081 int default_power_state_index;
1082 u32 current_sclk;
1083 u32 current_mclk;
2feea49a
AD
1084 u16 current_vddc;
1085 u16 current_vddci;
9ace9f7b
AD
1086 u32 default_sclk;
1087 u32 default_mclk;
2feea49a
AD
1088 u16 default_vddc;
1089 u16 default_vddci;
29fb52ca 1090 struct radeon_i2c_chan *i2c_bus;
ce8f5370
AD
1091 /* selected pm method */
1092 enum radeon_pm_method pm_method;
1093 /* dynpm power management */
1094 struct delayed_work dynpm_idle_work;
1095 enum radeon_dynpm_state dynpm_state;
1096 enum radeon_dynpm_action dynpm_planned_action;
1097 unsigned long dynpm_action_timeout;
1098 bool dynpm_can_upclock;
1099 bool dynpm_can_downclock;
1100 /* profile-based power management */
1101 enum radeon_pm_profile_type profile;
1102 int profile_index;
1103 struct radeon_pm_profile profiles[PM_PROFILE_MAX];
21a8122a
AD
1104 /* internal thermal controller on rv6xx+ */
1105 enum radeon_int_thermal_type int_thermal_type;
1106 struct device *int_hwmon_dev;
c93bb85b
JG
1107};
1108
a4c9e2ee
AD
1109int radeon_pm_get_type_index(struct radeon_device *rdev,
1110 enum radeon_pm_state_type ps_type,
1111 int instance);
771fe6b9 1112
a92553ab 1113struct r600_audio {
a92553ab
RM
1114 int channels;
1115 int rate;
1116 int bits_per_sample;
1117 u8 status_bits;
1118 u8 category_code;
1119};
1120
771fe6b9
JG
1121/*
1122 * Benchmarking
1123 */
638dd7db 1124void radeon_benchmark(struct radeon_device *rdev, int test_number);
771fe6b9
JG
1125
1126
ecc0b326
MD
1127/*
1128 * Testing
1129 */
1130void radeon_test_moves(struct radeon_device *rdev);
60a7e396 1131void radeon_test_ring_sync(struct radeon_device *rdev,
e32eb50d
CK
1132 struct radeon_ring *cpA,
1133 struct radeon_ring *cpB);
60a7e396 1134void radeon_test_syncing(struct radeon_device *rdev);
ecc0b326
MD
1135
1136
771fe6b9
JG
1137/*
1138 * Debugfs
1139 */
4d8bf9ae
CK
1140struct radeon_debugfs {
1141 struct drm_info_list *files;
1142 unsigned num_files;
1143};
1144
771fe6b9
JG
1145int radeon_debugfs_add_files(struct radeon_device *rdev,
1146 struct drm_info_list *files,
1147 unsigned nfiles);
1148int radeon_debugfs_fence_init(struct radeon_device *rdev);
771fe6b9
JG
1149
1150
1151/*
1152 * ASIC specific functions.
1153 */
1154struct radeon_asic {
068a117c 1155 int (*init)(struct radeon_device *rdev);
3ce0a23d
JG
1156 void (*fini)(struct radeon_device *rdev);
1157 int (*resume)(struct radeon_device *rdev);
1158 int (*suspend)(struct radeon_device *rdev);
28d52043 1159 void (*vga_set_state)(struct radeon_device *rdev, bool state);
a2d07b74 1160 int (*asic_reset)(struct radeon_device *rdev);
54e88e06
AD
1161 /* ioctl hw specific callback. Some hw might want to perform special
1162 * operation on specific ioctl. For instance on wait idle some hw
1163 * might want to perform and HDP flush through MMIO as it seems that
1164 * some R6XX/R7XX hw doesn't take HDP flush into account if programmed
1165 * through ring.
1166 */
1167 void (*ioctl_wait_idle)(struct radeon_device *rdev, struct radeon_bo *bo);
1168 /* check if 3D engine is idle */
1169 bool (*gui_idle)(struct radeon_device *rdev);
1170 /* wait for mc_idle */
1171 int (*mc_wait_for_idle)(struct radeon_device *rdev);
1172 /* gart */
c5b3b850
AD
1173 struct {
1174 void (*tlb_flush)(struct radeon_device *rdev);
1175 int (*set_page)(struct radeon_device *rdev, int i, uint64_t addr);
1176 } gart;
05b07147
CK
1177 struct {
1178 int (*init)(struct radeon_device *rdev);
1179 void (*fini)(struct radeon_device *rdev);
2a6f1abb
CK
1180
1181 u32 pt_ring_index;
dce34bfd
CK
1182 void (*set_page)(struct radeon_device *rdev, uint64_t pe,
1183 uint64_t addr, unsigned count,
1184 uint32_t incr, uint32_t flags);
05b07147 1185 } vm;
54e88e06 1186 /* ring specific callbacks */
4c87bc26
CK
1187 struct {
1188 void (*ib_execute)(struct radeon_device *rdev, struct radeon_ib *ib);
721604a1 1189 int (*ib_parse)(struct radeon_device *rdev, struct radeon_ib *ib);
4c87bc26 1190 void (*emit_fence)(struct radeon_device *rdev, struct radeon_fence *fence);
e32eb50d 1191 void (*emit_semaphore)(struct radeon_device *rdev, struct radeon_ring *cp,
4c87bc26 1192 struct radeon_semaphore *semaphore, bool emit_wait);
eb0c19c5 1193 int (*cs_parse)(struct radeon_cs_parser *p);
f712812e
AD
1194 void (*ring_start)(struct radeon_device *rdev, struct radeon_ring *cp);
1195 int (*ring_test)(struct radeon_device *rdev, struct radeon_ring *cp);
1196 int (*ib_test)(struct radeon_device *rdev, struct radeon_ring *cp);
312c4a8c 1197 bool (*is_lockup)(struct radeon_device *rdev, struct radeon_ring *cp);
498522b4 1198 void (*vm_flush)(struct radeon_device *rdev, int ridx, struct radeon_vm *vm);
4c87bc26 1199 } ring[RADEON_NUM_RINGS];
54e88e06 1200 /* irqs */
b35ea4ab
AD
1201 struct {
1202 int (*set)(struct radeon_device *rdev);
1203 int (*process)(struct radeon_device *rdev);
1204 } irq;
54e88e06 1205 /* displays */
c79a49ca
AD
1206 struct {
1207 /* display watermarks */
1208 void (*bandwidth_update)(struct radeon_device *rdev);
1209 /* get frame count */
1210 u32 (*get_vblank_counter)(struct radeon_device *rdev, int crtc);
1211 /* wait for vblank */
1212 void (*wait_for_vblank)(struct radeon_device *rdev, int crtc);
37e9b6a6
AD
1213 /* set backlight level */
1214 void (*set_backlight_level)(struct radeon_encoder *radeon_encoder, u8 level);
6d92f81d
AD
1215 /* get backlight level */
1216 u8 (*get_backlight_level)(struct radeon_encoder *radeon_encoder);
c79a49ca 1217 } display;
54e88e06 1218 /* copy functions for bo handling */
27cd7769
AD
1219 struct {
1220 int (*blit)(struct radeon_device *rdev,
1221 uint64_t src_offset,
1222 uint64_t dst_offset,
1223 unsigned num_gpu_pages,
876dc9f3 1224 struct radeon_fence **fence);
27cd7769
AD
1225 u32 blit_ring_index;
1226 int (*dma)(struct radeon_device *rdev,
1227 uint64_t src_offset,
1228 uint64_t dst_offset,
1229 unsigned num_gpu_pages,
876dc9f3 1230 struct radeon_fence **fence);
27cd7769
AD
1231 u32 dma_ring_index;
1232 /* method used for bo copy */
1233 int (*copy)(struct radeon_device *rdev,
1234 uint64_t src_offset,
1235 uint64_t dst_offset,
1236 unsigned num_gpu_pages,
876dc9f3 1237 struct radeon_fence **fence);
27cd7769
AD
1238 /* ring used for bo copies */
1239 u32 copy_ring_index;
1240 } copy;
54e88e06 1241 /* surfaces */
9e6f3d02
AD
1242 struct {
1243 int (*set_reg)(struct radeon_device *rdev, int reg,
1244 uint32_t tiling_flags, uint32_t pitch,
1245 uint32_t offset, uint32_t obj_size);
1246 void (*clear_reg)(struct radeon_device *rdev, int reg);
1247 } surface;
54e88e06 1248 /* hotplug detect */
901ea57d
AD
1249 struct {
1250 void (*init)(struct radeon_device *rdev);
1251 void (*fini)(struct radeon_device *rdev);
1252 bool (*sense)(struct radeon_device *rdev, enum radeon_hpd_id hpd);
1253 void (*set_polarity)(struct radeon_device *rdev, enum radeon_hpd_id hpd);
1254 } hpd;
ce8f5370 1255 /* power management */
a02fa397
AD
1256 struct {
1257 void (*misc)(struct radeon_device *rdev);
1258 void (*prepare)(struct radeon_device *rdev);
1259 void (*finish)(struct radeon_device *rdev);
1260 void (*init_profile)(struct radeon_device *rdev);
1261 void (*get_dynpm_state)(struct radeon_device *rdev);
798bcf73
AD
1262 uint32_t (*get_engine_clock)(struct radeon_device *rdev);
1263 void (*set_engine_clock)(struct radeon_device *rdev, uint32_t eng_clock);
1264 uint32_t (*get_memory_clock)(struct radeon_device *rdev);
1265 void (*set_memory_clock)(struct radeon_device *rdev, uint32_t mem_clock);
1266 int (*get_pcie_lanes)(struct radeon_device *rdev);
1267 void (*set_pcie_lanes)(struct radeon_device *rdev, int lanes);
1268 void (*set_clock_gating)(struct radeon_device *rdev, int enable);
a02fa397 1269 } pm;
6f34be50 1270 /* pageflipping */
0f9e006c
AD
1271 struct {
1272 void (*pre_page_flip)(struct radeon_device *rdev, int crtc);
1273 u32 (*page_flip)(struct radeon_device *rdev, int crtc, u64 crtc_base);
1274 void (*post_page_flip)(struct radeon_device *rdev, int crtc);
1275 } pflip;
771fe6b9
JG
1276};
1277
21f9a437
JG
1278/*
1279 * Asic structures
1280 */
551ebd83 1281struct r100_asic {
225758d8
JG
1282 const unsigned *reg_safe_bm;
1283 unsigned reg_safe_bm_size;
1284 u32 hdp_cntl;
551ebd83
DA
1285};
1286
21f9a437 1287struct r300_asic {
225758d8
JG
1288 const unsigned *reg_safe_bm;
1289 unsigned reg_safe_bm_size;
1290 u32 resync_scratch;
1291 u32 hdp_cntl;
21f9a437
JG
1292};
1293
1294struct r600_asic {
225758d8
JG
1295 unsigned max_pipes;
1296 unsigned max_tile_pipes;
1297 unsigned max_simds;
1298 unsigned max_backends;
1299 unsigned max_gprs;
1300 unsigned max_threads;
1301 unsigned max_stack_entries;
1302 unsigned max_hw_contexts;
1303 unsigned max_gs_threads;
1304 unsigned sx_max_export_size;
1305 unsigned sx_max_export_pos_size;
1306 unsigned sx_max_export_smx_size;
1307 unsigned sq_num_cf_insts;
1308 unsigned tiling_nbanks;
1309 unsigned tiling_npipes;
1310 unsigned tiling_group_size;
e7aeeba6 1311 unsigned tile_config;
e55b9422 1312 unsigned backend_map;
21f9a437
JG
1313};
1314
1315struct rv770_asic {
225758d8
JG
1316 unsigned max_pipes;
1317 unsigned max_tile_pipes;
1318 unsigned max_simds;
1319 unsigned max_backends;
1320 unsigned max_gprs;
1321 unsigned max_threads;
1322 unsigned max_stack_entries;
1323 unsigned max_hw_contexts;
1324 unsigned max_gs_threads;
1325 unsigned sx_max_export_size;
1326 unsigned sx_max_export_pos_size;
1327 unsigned sx_max_export_smx_size;
1328 unsigned sq_num_cf_insts;
1329 unsigned sx_num_of_sets;
1330 unsigned sc_prim_fifo_size;
1331 unsigned sc_hiz_tile_fifo_size;
1332 unsigned sc_earlyz_tile_fifo_fize;
1333 unsigned tiling_nbanks;
1334 unsigned tiling_npipes;
1335 unsigned tiling_group_size;
e7aeeba6 1336 unsigned tile_config;
e55b9422 1337 unsigned backend_map;
21f9a437
JG
1338};
1339
32fcdbf4
AD
1340struct evergreen_asic {
1341 unsigned num_ses;
1342 unsigned max_pipes;
1343 unsigned max_tile_pipes;
1344 unsigned max_simds;
1345 unsigned max_backends;
1346 unsigned max_gprs;
1347 unsigned max_threads;
1348 unsigned max_stack_entries;
1349 unsigned max_hw_contexts;
1350 unsigned max_gs_threads;
1351 unsigned sx_max_export_size;
1352 unsigned sx_max_export_pos_size;
1353 unsigned sx_max_export_smx_size;
1354 unsigned sq_num_cf_insts;
1355 unsigned sx_num_of_sets;
1356 unsigned sc_prim_fifo_size;
1357 unsigned sc_hiz_tile_fifo_size;
1358 unsigned sc_earlyz_tile_fifo_size;
1359 unsigned tiling_nbanks;
1360 unsigned tiling_npipes;
1361 unsigned tiling_group_size;
e7aeeba6 1362 unsigned tile_config;
e55b9422 1363 unsigned backend_map;
32fcdbf4
AD
1364};
1365
fecf1d07
AD
1366struct cayman_asic {
1367 unsigned max_shader_engines;
1368 unsigned max_pipes_per_simd;
1369 unsigned max_tile_pipes;
1370 unsigned max_simds_per_se;
1371 unsigned max_backends_per_se;
1372 unsigned max_texture_channel_caches;
1373 unsigned max_gprs;
1374 unsigned max_threads;
1375 unsigned max_gs_threads;
1376 unsigned max_stack_entries;
1377 unsigned sx_num_of_sets;
1378 unsigned sx_max_export_size;
1379 unsigned sx_max_export_pos_size;
1380 unsigned sx_max_export_smx_size;
1381 unsigned max_hw_contexts;
1382 unsigned sq_num_cf_insts;
1383 unsigned sc_prim_fifo_size;
1384 unsigned sc_hiz_tile_fifo_size;
1385 unsigned sc_earlyz_tile_fifo_size;
1386
1387 unsigned num_shader_engines;
1388 unsigned num_shader_pipes_per_simd;
1389 unsigned num_tile_pipes;
1390 unsigned num_simds_per_se;
1391 unsigned num_backends_per_se;
1392 unsigned backend_disable_mask_per_asic;
1393 unsigned backend_map;
1394 unsigned num_texture_channel_caches;
1395 unsigned mem_max_burst_length_bytes;
1396 unsigned mem_row_size_in_kb;
1397 unsigned shader_engine_tile_size;
1398 unsigned num_gpus;
1399 unsigned multi_gpu_tile_size;
1400
1401 unsigned tile_config;
fecf1d07
AD
1402};
1403
0a96d72b
AD
1404struct si_asic {
1405 unsigned max_shader_engines;
0a96d72b 1406 unsigned max_tile_pipes;
1a8ca750
AD
1407 unsigned max_cu_per_sh;
1408 unsigned max_sh_per_se;
0a96d72b
AD
1409 unsigned max_backends_per_se;
1410 unsigned max_texture_channel_caches;
1411 unsigned max_gprs;
1412 unsigned max_gs_threads;
1413 unsigned max_hw_contexts;
1414 unsigned sc_prim_fifo_size_frontend;
1415 unsigned sc_prim_fifo_size_backend;
1416 unsigned sc_hiz_tile_fifo_size;
1417 unsigned sc_earlyz_tile_fifo_size;
1418
0a96d72b
AD
1419 unsigned num_tile_pipes;
1420 unsigned num_backends_per_se;
1421 unsigned backend_disable_mask_per_asic;
1422 unsigned backend_map;
1423 unsigned num_texture_channel_caches;
1424 unsigned mem_max_burst_length_bytes;
1425 unsigned mem_row_size_in_kb;
1426 unsigned shader_engine_tile_size;
1427 unsigned num_gpus;
1428 unsigned multi_gpu_tile_size;
1429
1430 unsigned tile_config;
0a96d72b
AD
1431};
1432
068a117c
JG
1433union radeon_asic_config {
1434 struct r300_asic r300;
551ebd83 1435 struct r100_asic r100;
3ce0a23d
JG
1436 struct r600_asic r600;
1437 struct rv770_asic rv770;
32fcdbf4 1438 struct evergreen_asic evergreen;
fecf1d07 1439 struct cayman_asic cayman;
0a96d72b 1440 struct si_asic si;
068a117c
JG
1441};
1442
0a10c851
DV
1443/*
1444 * asic initizalization from radeon_asic.c
1445 */
1446void radeon_agp_disable(struct radeon_device *rdev);
1447int radeon_asic_init(struct radeon_device *rdev);
1448
771fe6b9
JG
1449
1450/*
1451 * IOCTL.
1452 */
1453int radeon_gem_info_ioctl(struct drm_device *dev, void *data,
1454 struct drm_file *filp);
1455int radeon_gem_create_ioctl(struct drm_device *dev, void *data,
1456 struct drm_file *filp);
1457int radeon_gem_pin_ioctl(struct drm_device *dev, void *data,
1458 struct drm_file *file_priv);
1459int radeon_gem_unpin_ioctl(struct drm_device *dev, void *data,
1460 struct drm_file *file_priv);
1461int radeon_gem_pwrite_ioctl(struct drm_device *dev, void *data,
1462 struct drm_file *file_priv);
1463int radeon_gem_pread_ioctl(struct drm_device *dev, void *data,
1464 struct drm_file *file_priv);
1465int radeon_gem_set_domain_ioctl(struct drm_device *dev, void *data,
1466 struct drm_file *filp);
1467int radeon_gem_mmap_ioctl(struct drm_device *dev, void *data,
1468 struct drm_file *filp);
1469int radeon_gem_busy_ioctl(struct drm_device *dev, void *data,
1470 struct drm_file *filp);
1471int radeon_gem_wait_idle_ioctl(struct drm_device *dev, void *data,
1472 struct drm_file *filp);
721604a1
JG
1473int radeon_gem_va_ioctl(struct drm_device *dev, void *data,
1474 struct drm_file *filp);
771fe6b9 1475int radeon_cs_ioctl(struct drm_device *dev, void *data, struct drm_file *filp);
e024e110
DA
1476int radeon_gem_set_tiling_ioctl(struct drm_device *dev, void *data,
1477 struct drm_file *filp);
1478int radeon_gem_get_tiling_ioctl(struct drm_device *dev, void *data,
1479 struct drm_file *filp);
771fe6b9 1480
16cdf04d
AD
1481/* VRAM scratch page for HDP bug, default vram page */
1482struct r600_vram_scratch {
87cbf8f2
AD
1483 struct radeon_bo *robj;
1484 volatile uint32_t *ptr;
16cdf04d 1485 u64 gpu_addr;
87cbf8f2 1486};
771fe6b9 1487
fd64ca8a
LT
1488/*
1489 * ACPI
1490 */
1491struct radeon_atif_notification_cfg {
1492 bool enabled;
1493 int command_code;
1494};
1495
1496struct radeon_atif_notifications {
1497 bool display_switch;
1498 bool expansion_mode_change;
1499 bool thermal_state;
1500 bool forced_power_state;
1501 bool system_power_state;
1502 bool display_conf_change;
1503 bool px_gfx_switch;
1504 bool brightness_change;
1505 bool dgpu_display_event;
1506};
1507
1508struct radeon_atif_functions {
1509 bool system_params;
1510 bool sbios_requests;
1511 bool select_active_disp;
1512 bool lid_state;
1513 bool get_tv_standard;
1514 bool set_tv_standard;
1515 bool get_panel_expansion_mode;
1516 bool set_panel_expansion_mode;
1517 bool temperature_change;
1518 bool graphics_device_types;
1519};
1520
1521struct radeon_atif {
1522 struct radeon_atif_notifications notifications;
1523 struct radeon_atif_functions functions;
1524 struct radeon_atif_notification_cfg notification_cfg;
37e9b6a6 1525 struct radeon_encoder *encoder_for_bl;
fd64ca8a 1526};
7a1619b9 1527
e3a15920
AD
1528struct radeon_atcs_functions {
1529 bool get_ext_state;
1530 bool pcie_perf_req;
1531 bool pcie_dev_rdy;
1532 bool pcie_bus_width;
1533};
1534
1535struct radeon_atcs {
1536 struct radeon_atcs_functions functions;
1537};
1538
771fe6b9
JG
1539/*
1540 * Core structure, functions and helpers.
1541 */
1542typedef uint32_t (*radeon_rreg_t)(struct radeon_device*, uint32_t);
1543typedef void (*radeon_wreg_t)(struct radeon_device*, uint32_t, uint32_t);
1544
1545struct radeon_device {
9f022ddf 1546 struct device *dev;
771fe6b9
JG
1547 struct drm_device *ddev;
1548 struct pci_dev *pdev;
dee53e7f 1549 struct rw_semaphore exclusive_lock;
771fe6b9 1550 /* ASIC */
068a117c 1551 union radeon_asic_config config;
771fe6b9
JG
1552 enum radeon_family family;
1553 unsigned long flags;
1554 int usec_timeout;
1555 enum radeon_pll_errata pll_errata;
1556 int num_gb_pipes;
f779b3e5 1557 int num_z_pipes;
771fe6b9
JG
1558 int disp_priority;
1559 /* BIOS */
1560 uint8_t *bios;
1561 bool is_atom_bios;
1562 uint16_t bios_header_start;
4c788679 1563 struct radeon_bo *stollen_vga_memory;
771fe6b9 1564 /* Register mmio */
4c9bc75c
DA
1565 resource_size_t rmmio_base;
1566 resource_size_t rmmio_size;
2c385151
DV
1567 /* protects concurrent MM_INDEX/DATA based register access */
1568 spinlock_t mmio_idx_lock;
a0533fbf 1569 void __iomem *rmmio;
771fe6b9
JG
1570 radeon_rreg_t mc_rreg;
1571 radeon_wreg_t mc_wreg;
1572 radeon_rreg_t pll_rreg;
1573 radeon_wreg_t pll_wreg;
de1b2898 1574 uint32_t pcie_reg_mask;
771fe6b9
JG
1575 radeon_rreg_t pciep_rreg;
1576 radeon_wreg_t pciep_wreg;
351a52a2
AD
1577 /* io port */
1578 void __iomem *rio_mem;
1579 resource_size_t rio_mem_size;
771fe6b9
JG
1580 struct radeon_clock clock;
1581 struct radeon_mc mc;
1582 struct radeon_gart gart;
1583 struct radeon_mode_info mode_info;
1584 struct radeon_scratch scratch;
1585 struct radeon_mman mman;
7465280c 1586 struct radeon_fence_driver fence_drv[RADEON_NUM_RINGS];
0085c950 1587 wait_queue_head_t fence_queue;
d6999bc7 1588 struct mutex ring_lock;
e32eb50d 1589 struct radeon_ring ring[RADEON_NUM_RINGS];
c507f7ef
JG
1590 bool ib_pool_ready;
1591 struct radeon_sa_manager ring_tmp_bo;
771fe6b9
JG
1592 struct radeon_irq irq;
1593 struct radeon_asic *asic;
1594 struct radeon_gem gem;
c93bb85b 1595 struct radeon_pm pm;
f657c2a7 1596 uint32_t bios_scratch[RADEON_BIOS_NUM_SCRATCH];
771fe6b9 1597 struct radeon_wb wb;
3ce0a23d 1598 struct radeon_dummy_page dummy_page;
771fe6b9
JG
1599 bool shutdown;
1600 bool suspend;
ad49f501 1601 bool need_dma32;
733289c2 1602 bool accel_working;
e024e110 1603 struct radeon_surface_reg surface_regs[RADEON_GEM_MAX_SURFACES];
3ce0a23d
JG
1604 const struct firmware *me_fw; /* all family ME firmware */
1605 const struct firmware *pfp_fw; /* r6/700 PFP firmware */
d8f60cfc 1606 const struct firmware *rlc_fw; /* r6/700 RLC firmware */
0af62b01 1607 const struct firmware *mc_fw; /* NI MC firmware */
0f0de06c 1608 const struct firmware *ce_fw; /* SI CE firmware */
3ce0a23d 1609 struct r600_blit r600_blit;
16cdf04d 1610 struct r600_vram_scratch vram_scratch;
3e5cb98d 1611 int msi_enabled; /* msi enabled */
d8f60cfc 1612 struct r600_ih ih; /* r6/700 interrupt ring */
347e7592 1613 struct si_rlc rlc;
d4877cf2 1614 struct work_struct hotplug_work;
f122c610 1615 struct work_struct audio_work;
18917b60 1616 int num_crtc; /* number of crtcs */
40bacf16 1617 struct mutex dc_hw_i2c_mutex; /* display controller hw i2c mutex */
3299de95
RM
1618 bool audio_enabled;
1619 struct r600_audio audio_status; /* audio stuff */
ce8f5370 1620 struct notifier_block acpi_nb;
9eba4a93 1621 /* only one userspace can use Hyperz features or CMASK at a time */
ab9e1f59 1622 struct drm_file *hyperz_filp;
9eba4a93 1623 struct drm_file *cmask_filp;
f376b94f
AD
1624 /* i2c buses */
1625 struct radeon_i2c_chan *i2c_bus[RADEON_MAX_I2C_BUS];
4d8bf9ae
CK
1626 /* debugfs */
1627 struct radeon_debugfs debugfs[RADEON_DEBUGFS_MAX_COMPONENTS];
1628 unsigned debugfs_count;
721604a1
JG
1629 /* virtual memory */
1630 struct radeon_vm_manager vm_manager;
6759a0a7 1631 struct mutex gpu_clock_mutex;
fd64ca8a
LT
1632 /* ACPI interface */
1633 struct radeon_atif atif;
e3a15920 1634 struct radeon_atcs atcs;
771fe6b9
JG
1635};
1636
1637int radeon_device_init(struct radeon_device *rdev,
1638 struct drm_device *ddev,
1639 struct pci_dev *pdev,
1640 uint32_t flags);
1641void radeon_device_fini(struct radeon_device *rdev);
1642int radeon_gpu_wait_for_idle(struct radeon_device *rdev);
1643
2ef9bdfe
DV
1644uint32_t r100_mm_rreg(struct radeon_device *rdev, uint32_t reg,
1645 bool always_indirect);
1646void r100_mm_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v,
1647 bool always_indirect);
6fcbef7a
AK
1648u32 r100_io_rreg(struct radeon_device *rdev, u32 reg);
1649void r100_io_wreg(struct radeon_device *rdev, u32 reg, u32 v);
351a52a2 1650
4c788679
JG
1651/*
1652 * Cast helper
1653 */
1654#define to_radeon_fence(p) ((struct radeon_fence *)(p))
771fe6b9
JG
1655
1656/*
1657 * Registers read & write functions.
1658 */
a0533fbf
BH
1659#define RREG8(reg) readb((rdev->rmmio) + (reg))
1660#define WREG8(reg, v) writeb(v, (rdev->rmmio) + (reg))
1661#define RREG16(reg) readw((rdev->rmmio) + (reg))
1662#define WREG16(reg, v) writew(v, (rdev->rmmio) + (reg))
2ef9bdfe
DV
1663#define RREG32(reg) r100_mm_rreg(rdev, (reg), false)
1664#define RREG32_IDX(reg) r100_mm_rreg(rdev, (reg), true)
1665#define DREG32(reg) printk(KERN_INFO "REGISTER: " #reg " : 0x%08X\n", r100_mm_rreg(rdev, (reg), false))
1666#define WREG32(reg, v) r100_mm_wreg(rdev, (reg), (v), false)
1667#define WREG32_IDX(reg, v) r100_mm_wreg(rdev, (reg), (v), true)
771fe6b9
JG
1668#define REG_SET(FIELD, v) (((v) << FIELD##_SHIFT) & FIELD##_MASK)
1669#define REG_GET(FIELD, v) (((v) << FIELD##_SHIFT) & FIELD##_MASK)
1670#define RREG32_PLL(reg) rdev->pll_rreg(rdev, (reg))
1671#define WREG32_PLL(reg, v) rdev->pll_wreg(rdev, (reg), (v))
1672#define RREG32_MC(reg) rdev->mc_rreg(rdev, (reg))
1673#define WREG32_MC(reg, v) rdev->mc_wreg(rdev, (reg), (v))
de1b2898
DA
1674#define RREG32_PCIE(reg) rv370_pcie_rreg(rdev, (reg))
1675#define WREG32_PCIE(reg, v) rv370_pcie_wreg(rdev, (reg), (v))
aa5120d2
RM
1676#define RREG32_PCIE_P(reg) rdev->pciep_rreg(rdev, (reg))
1677#define WREG32_PCIE_P(reg, v) rdev->pciep_wreg(rdev, (reg), (v))
771fe6b9
JG
1678#define WREG32_P(reg, val, mask) \
1679 do { \
1680 uint32_t tmp_ = RREG32(reg); \
1681 tmp_ &= (mask); \
1682 tmp_ |= ((val) & ~(mask)); \
1683 WREG32(reg, tmp_); \
1684 } while (0)
1685#define WREG32_PLL_P(reg, val, mask) \
1686 do { \
1687 uint32_t tmp_ = RREG32_PLL(reg); \
1688 tmp_ &= (mask); \
1689 tmp_ |= ((val) & ~(mask)); \
1690 WREG32_PLL(reg, tmp_); \
1691 } while (0)
2ef9bdfe 1692#define DREG32_SYS(sqf, rdev, reg) seq_printf((sqf), #reg " : 0x%08X\n", r100_mm_rreg((rdev), (reg), false))
351a52a2
AD
1693#define RREG32_IO(reg) r100_io_rreg(rdev, (reg))
1694#define WREG32_IO(reg, v) r100_io_wreg(rdev, (reg), (v))
771fe6b9 1695
de1b2898
DA
1696/*
1697 * Indirect registers accessor
1698 */
1699static inline uint32_t rv370_pcie_rreg(struct radeon_device *rdev, uint32_t reg)
1700{
1701 uint32_t r;
1702
1703 WREG32(RADEON_PCIE_INDEX, ((reg) & rdev->pcie_reg_mask));
1704 r = RREG32(RADEON_PCIE_DATA);
1705 return r;
1706}
1707
1708static inline void rv370_pcie_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v)
1709{
1710 WREG32(RADEON_PCIE_INDEX, ((reg) & rdev->pcie_reg_mask));
1711 WREG32(RADEON_PCIE_DATA, (v));
1712}
1713
771fe6b9
JG
1714void r100_pll_errata_after_index(struct radeon_device *rdev);
1715
1716
1717/*
1718 * ASICs helpers.
1719 */
b995e433
DA
1720#define ASIC_IS_RN50(rdev) ((rdev->pdev->device == 0x515e) || \
1721 (rdev->pdev->device == 0x5969))
771fe6b9
JG
1722#define ASIC_IS_RV100(rdev) ((rdev->family == CHIP_RV100) || \
1723 (rdev->family == CHIP_RV200) || \
1724 (rdev->family == CHIP_RS100) || \
1725 (rdev->family == CHIP_RS200) || \
1726 (rdev->family == CHIP_RV250) || \
1727 (rdev->family == CHIP_RV280) || \
1728 (rdev->family == CHIP_RS300))
1729#define ASIC_IS_R300(rdev) ((rdev->family == CHIP_R300) || \
1730 (rdev->family == CHIP_RV350) || \
1731 (rdev->family == CHIP_R350) || \
1732 (rdev->family == CHIP_RV380) || \
1733 (rdev->family == CHIP_R420) || \
1734 (rdev->family == CHIP_R423) || \
1735 (rdev->family == CHIP_RV410) || \
1736 (rdev->family == CHIP_RS400) || \
1737 (rdev->family == CHIP_RS480))
3313e3d4
AD
1738#define ASIC_IS_X2(rdev) ((rdev->ddev->pdev->device == 0x9441) || \
1739 (rdev->ddev->pdev->device == 0x9443) || \
1740 (rdev->ddev->pdev->device == 0x944B) || \
1741 (rdev->ddev->pdev->device == 0x9506) || \
1742 (rdev->ddev->pdev->device == 0x9509) || \
1743 (rdev->ddev->pdev->device == 0x950F) || \
1744 (rdev->ddev->pdev->device == 0x689C) || \
1745 (rdev->ddev->pdev->device == 0x689D))
771fe6b9 1746#define ASIC_IS_AVIVO(rdev) ((rdev->family >= CHIP_RS600))
99999aaa
AD
1747#define ASIC_IS_DCE2(rdev) ((rdev->family == CHIP_RS600) || \
1748 (rdev->family == CHIP_RS690) || \
1749 (rdev->family == CHIP_RS740) || \
1750 (rdev->family >= CHIP_R600))
771fe6b9
JG
1751#define ASIC_IS_DCE3(rdev) ((rdev->family >= CHIP_RV620))
1752#define ASIC_IS_DCE32(rdev) ((rdev->family >= CHIP_RV730))
bcc1c2a1 1753#define ASIC_IS_DCE4(rdev) ((rdev->family >= CHIP_CEDAR))
633b9164
AD
1754#define ASIC_IS_DCE41(rdev) ((rdev->family >= CHIP_PALM) && \
1755 (rdev->flags & RADEON_IS_IGP))
1fe18305 1756#define ASIC_IS_DCE5(rdev) ((rdev->family >= CHIP_BARTS))
8848f759
AD
1757#define ASIC_IS_DCE6(rdev) ((rdev->family >= CHIP_ARUBA))
1758#define ASIC_IS_DCE61(rdev) ((rdev->family >= CHIP_ARUBA) && \
1759 (rdev->flags & RADEON_IS_IGP))
771fe6b9
JG
1760
1761/*
1762 * BIOS helpers.
1763 */
1764#define RBIOS8(i) (rdev->bios[i])
1765#define RBIOS16(i) (RBIOS8(i) | (RBIOS8((i)+1) << 8))
1766#define RBIOS32(i) ((RBIOS16(i)) | (RBIOS16((i)+2) << 16))
1767
1768int radeon_combios_init(struct radeon_device *rdev);
1769void radeon_combios_fini(struct radeon_device *rdev);
1770int radeon_atombios_init(struct radeon_device *rdev);
1771void radeon_atombios_fini(struct radeon_device *rdev);
1772
1773
1774/*
1775 * RING helpers.
1776 */
ce580fab 1777#if DRM_DEBUG_CODE == 0
e32eb50d 1778static inline void radeon_ring_write(struct radeon_ring *ring, uint32_t v)
771fe6b9 1779{
e32eb50d
CK
1780 ring->ring[ring->wptr++] = v;
1781 ring->wptr &= ring->ptr_mask;
1782 ring->count_dw--;
1783 ring->ring_free_dw--;
771fe6b9 1784}
ce580fab
AK
1785#else
1786/* With debugging this is just too big to inline */
e32eb50d 1787void radeon_ring_write(struct radeon_ring *ring, uint32_t v);
ce580fab 1788#endif
771fe6b9
JG
1789
1790/*
1791 * ASICs macro.
1792 */
068a117c 1793#define radeon_init(rdev) (rdev)->asic->init((rdev))
3ce0a23d
JG
1794#define radeon_fini(rdev) (rdev)->asic->fini((rdev))
1795#define radeon_resume(rdev) (rdev)->asic->resume((rdev))
1796#define radeon_suspend(rdev) (rdev)->asic->suspend((rdev))
eb0c19c5 1797#define radeon_cs_parse(rdev, r, p) (rdev)->asic->ring[(r)].cs_parse((p))
28d52043 1798#define radeon_vga_set_state(rdev, state) (rdev)->asic->vga_set_state((rdev), (state))
a2d07b74 1799#define radeon_asic_reset(rdev) (rdev)->asic->asic_reset((rdev))
c5b3b850
AD
1800#define radeon_gart_tlb_flush(rdev) (rdev)->asic->gart.tlb_flush((rdev))
1801#define radeon_gart_set_page(rdev, i, p) (rdev)->asic->gart.set_page((rdev), (i), (p))
05b07147
CK
1802#define radeon_asic_vm_init(rdev) (rdev)->asic->vm.init((rdev))
1803#define radeon_asic_vm_fini(rdev) (rdev)->asic->vm.fini((rdev))
dce34bfd 1804#define radeon_asic_vm_set_page(rdev, pe, addr, count, incr, flags) ((rdev)->asic->vm.set_page((rdev), (pe), (addr), (count), (incr), (flags)))
f712812e
AD
1805#define radeon_ring_start(rdev, r, cp) (rdev)->asic->ring[(r)].ring_start((rdev), (cp))
1806#define radeon_ring_test(rdev, r, cp) (rdev)->asic->ring[(r)].ring_test((rdev), (cp))
1807#define radeon_ib_test(rdev, r, cp) (rdev)->asic->ring[(r)].ib_test((rdev), (cp))
4c87bc26 1808#define radeon_ring_ib_execute(rdev, r, ib) (rdev)->asic->ring[(r)].ib_execute((rdev), (ib))
721604a1 1809#define radeon_ring_ib_parse(rdev, r, ib) (rdev)->asic->ring[(r)].ib_parse((rdev), (ib))
312c4a8c 1810#define radeon_ring_is_lockup(rdev, r, cp) (rdev)->asic->ring[(r)].is_lockup((rdev), (cp))
498522b4 1811#define radeon_ring_vm_flush(rdev, r, vm) (rdev)->asic->ring[(r)].vm_flush((rdev), (r), (vm))
b35ea4ab
AD
1812#define radeon_irq_set(rdev) (rdev)->asic->irq.set((rdev))
1813#define radeon_irq_process(rdev) (rdev)->asic->irq.process((rdev))
c79a49ca 1814#define radeon_get_vblank_counter(rdev, crtc) (rdev)->asic->display.get_vblank_counter((rdev), (crtc))
37e9b6a6 1815#define radeon_set_backlight_level(rdev, e, l) (rdev)->asic->display.set_backlight_level((e), (l))
6d92f81d 1816#define radeon_get_backlight_level(rdev, e) (rdev)->asic->display.get_backlight_level((e))
4c87bc26
CK
1817#define radeon_fence_ring_emit(rdev, r, fence) (rdev)->asic->ring[(r)].emit_fence((rdev), (fence))
1818#define radeon_semaphore_ring_emit(rdev, r, cp, semaphore, emit_wait) (rdev)->asic->ring[(r)].emit_semaphore((rdev), (cp), (semaphore), (emit_wait))
27cd7769
AD
1819#define radeon_copy_blit(rdev, s, d, np, f) (rdev)->asic->copy.blit((rdev), (s), (d), (np), (f))
1820#define radeon_copy_dma(rdev, s, d, np, f) (rdev)->asic->copy.dma((rdev), (s), (d), (np), (f))
1821#define radeon_copy(rdev, s, d, np, f) (rdev)->asic->copy.copy((rdev), (s), (d), (np), (f))
1822#define radeon_copy_blit_ring_index(rdev) (rdev)->asic->copy.blit_ring_index
1823#define radeon_copy_dma_ring_index(rdev) (rdev)->asic->copy.dma_ring_index
1824#define radeon_copy_ring_index(rdev) (rdev)->asic->copy.copy_ring_index
798bcf73
AD
1825#define radeon_get_engine_clock(rdev) (rdev)->asic->pm.get_engine_clock((rdev))
1826#define radeon_set_engine_clock(rdev, e) (rdev)->asic->pm.set_engine_clock((rdev), (e))
1827#define radeon_get_memory_clock(rdev) (rdev)->asic->pm.get_memory_clock((rdev))
1828#define radeon_set_memory_clock(rdev, e) (rdev)->asic->pm.set_memory_clock((rdev), (e))
1829#define radeon_get_pcie_lanes(rdev) (rdev)->asic->pm.get_pcie_lanes((rdev))
1830#define radeon_set_pcie_lanes(rdev, l) (rdev)->asic->pm.set_pcie_lanes((rdev), (l))
1831#define radeon_set_clock_gating(rdev, e) (rdev)->asic->pm.set_clock_gating((rdev), (e))
9e6f3d02
AD
1832#define radeon_set_surface_reg(rdev, r, f, p, o, s) ((rdev)->asic->surface.set_reg((rdev), (r), (f), (p), (o), (s)))
1833#define radeon_clear_surface_reg(rdev, r) ((rdev)->asic->surface.clear_reg((rdev), (r)))
c79a49ca 1834#define radeon_bandwidth_update(rdev) (rdev)->asic->display.bandwidth_update((rdev))
901ea57d
AD
1835#define radeon_hpd_init(rdev) (rdev)->asic->hpd.init((rdev))
1836#define radeon_hpd_fini(rdev) (rdev)->asic->hpd.fini((rdev))
1837#define radeon_hpd_sense(rdev, h) (rdev)->asic->hpd.sense((rdev), (h))
1838#define radeon_hpd_set_polarity(rdev, h) (rdev)->asic->hpd.set_polarity((rdev), (h))
def9ba9c 1839#define radeon_gui_idle(rdev) (rdev)->asic->gui_idle((rdev))
a02fa397
AD
1840#define radeon_pm_misc(rdev) (rdev)->asic->pm.misc((rdev))
1841#define radeon_pm_prepare(rdev) (rdev)->asic->pm.prepare((rdev))
1842#define radeon_pm_finish(rdev) (rdev)->asic->pm.finish((rdev))
1843#define radeon_pm_init_profile(rdev) (rdev)->asic->pm.init_profile((rdev))
1844#define radeon_pm_get_dynpm_state(rdev) (rdev)->asic->pm.get_dynpm_state((rdev))
69b62ad8
AD
1845#define radeon_pre_page_flip(rdev, crtc) (rdev)->asic->pflip.pre_page_flip((rdev), (crtc))
1846#define radeon_page_flip(rdev, crtc, base) (rdev)->asic->pflip.page_flip((rdev), (crtc), (base))
1847#define radeon_post_page_flip(rdev, crtc) (rdev)->asic->pflip.post_page_flip((rdev), (crtc))
1848#define radeon_wait_for_vblank(rdev, crtc) (rdev)->asic->display.wait_for_vblank((rdev), (crtc))
1849#define radeon_mc_wait_for_idle(rdev) (rdev)->asic->mc_wait_for_idle((rdev))
771fe6b9 1850
6cf8a3f5 1851/* Common functions */
700a0cc0 1852/* AGP */
90aca4d2 1853extern int radeon_gpu_reset(struct radeon_device *rdev);
700a0cc0 1854extern void radeon_agp_disable(struct radeon_device *rdev);
21f9a437
JG
1855extern int radeon_modeset_init(struct radeon_device *rdev);
1856extern void radeon_modeset_fini(struct radeon_device *rdev);
9f022ddf 1857extern bool radeon_card_posted(struct radeon_device *rdev);
f47299c5 1858extern void radeon_update_bandwidth_info(struct radeon_device *rdev);
f46c0120 1859extern void radeon_update_display_priority(struct radeon_device *rdev);
72542d77 1860extern bool radeon_boot_test_post_card(struct radeon_device *rdev);
21f9a437 1861extern void radeon_scratch_init(struct radeon_device *rdev);
724c80e1
AD
1862extern void radeon_wb_fini(struct radeon_device *rdev);
1863extern int radeon_wb_init(struct radeon_device *rdev);
1864extern void radeon_wb_disable(struct radeon_device *rdev);
21f9a437
JG
1865extern void radeon_surface_init(struct radeon_device *rdev);
1866extern int radeon_cs_parser_init(struct radeon_cs_parser *p, void *data);
ca6ffc64 1867extern void radeon_legacy_set_clock_gating(struct radeon_device *rdev, int enable);
d39c3b89 1868extern void radeon_atom_set_clock_gating(struct radeon_device *rdev, int enable);
312ea8da 1869extern void radeon_ttm_placement_from_domain(struct radeon_bo *rbo, u32 domain);
d03d8589 1870extern bool radeon_ttm_bo_is_radeon_bo(struct ttm_buffer_object *bo);
d594e46a
JG
1871extern void radeon_vram_location(struct radeon_device *rdev, struct radeon_mc *mc, u64 base);
1872extern void radeon_gtt_location(struct radeon_device *rdev, struct radeon_mc *mc);
6a9ee8af
DA
1873extern int radeon_resume_kms(struct drm_device *dev);
1874extern int radeon_suspend_kms(struct drm_device *dev, pm_message_t state);
53595338 1875extern void radeon_ttm_set_active_vram_size(struct radeon_device *rdev, u64 size);
6cf8a3f5 1876
721604a1
JG
1877/*
1878 * vm
1879 */
1880int radeon_vm_manager_init(struct radeon_device *rdev);
1881void radeon_vm_manager_fini(struct radeon_device *rdev);
d72d43cf 1882void radeon_vm_init(struct radeon_device *rdev, struct radeon_vm *vm);
721604a1 1883void radeon_vm_fini(struct radeon_device *rdev, struct radeon_vm *vm);
ddf03f5c 1884int radeon_vm_alloc_pt(struct radeon_device *rdev, struct radeon_vm *vm);
13e55c38 1885void radeon_vm_add_to_lru(struct radeon_device *rdev, struct radeon_vm *vm);
ee60e29f
CK
1886struct radeon_fence *radeon_vm_grab_id(struct radeon_device *rdev,
1887 struct radeon_vm *vm, int ring);
1888void radeon_vm_fence(struct radeon_device *rdev,
1889 struct radeon_vm *vm,
1890 struct radeon_fence *fence);
dce34bfd 1891uint64_t radeon_vm_map_gart(struct radeon_device *rdev, uint64_t addr);
721604a1
JG
1892int radeon_vm_bo_update_pte(struct radeon_device *rdev,
1893 struct radeon_vm *vm,
1894 struct radeon_bo *bo,
1895 struct ttm_mem_reg *mem);
1896void radeon_vm_bo_invalidate(struct radeon_device *rdev,
1897 struct radeon_bo *bo);
421ca7ab
CK
1898struct radeon_bo_va *radeon_vm_bo_find(struct radeon_vm *vm,
1899 struct radeon_bo *bo);
e971bd5e
CK
1900struct radeon_bo_va *radeon_vm_bo_add(struct radeon_device *rdev,
1901 struct radeon_vm *vm,
1902 struct radeon_bo *bo);
1903int radeon_vm_bo_set_addr(struct radeon_device *rdev,
1904 struct radeon_bo_va *bo_va,
1905 uint64_t offset,
1906 uint32_t flags);
721604a1 1907int radeon_vm_bo_rmv(struct radeon_device *rdev,
e971bd5e 1908 struct radeon_bo_va *bo_va);
721604a1 1909
f122c610
AD
1910/* audio */
1911void r600_audio_update_hdmi(struct work_struct *work);
721604a1 1912
16cdf04d
AD
1913/*
1914 * R600 vram scratch functions
1915 */
1916int r600_vram_scratch_init(struct radeon_device *rdev);
1917void r600_vram_scratch_fini(struct radeon_device *rdev);
1918
285484e2
JG
1919/*
1920 * r600 cs checking helper
1921 */
1922unsigned r600_mip_minify(unsigned size, unsigned level);
1923bool r600_fmt_is_valid_color(u32 format);
1924bool r600_fmt_is_valid_texture(u32 format, enum radeon_family family);
1925int r600_fmt_get_blocksize(u32 format);
1926int r600_fmt_get_nblocksx(u32 format, u32 w);
1927int r600_fmt_get_nblocksy(u32 format, u32 h);
1928
3574dda4
DV
1929/*
1930 * r600 functions used by radeon_encoder.c
1931 */
1b688d08
RM
1932struct radeon_hdmi_acr {
1933 u32 clock;
1934
1935 int n_32khz;
1936 int cts_32khz;
1937
1938 int n_44_1khz;
1939 int cts_44_1khz;
1940
1941 int n_48khz;
1942 int cts_48khz;
1943
1944};
1945
e55d3e6c
RM
1946extern struct radeon_hdmi_acr r600_hdmi_acr(uint32_t clock);
1947
2cd6218c
RM
1948extern void r600_hdmi_enable(struct drm_encoder *encoder);
1949extern void r600_hdmi_disable(struct drm_encoder *encoder);
dafc3bd5 1950extern void r600_hdmi_setmode(struct drm_encoder *encoder, struct drm_display_mode *mode);
416a2bd2
AD
1951extern u32 r6xx_remap_render_backend(struct radeon_device *rdev,
1952 u32 tiling_pipe_num,
1953 u32 max_rb_num,
1954 u32 total_max_rb_num,
1955 u32 enabled_rb_mask);
fe251e2f 1956
e55d3e6c
RM
1957/*
1958 * evergreen functions used by radeon_encoder.c
1959 */
1960
1961extern void evergreen_hdmi_setmode(struct drm_encoder *encoder, struct drm_display_mode *mode);
1962
0af62b01 1963extern int ni_init_microcode(struct radeon_device *rdev);
755d819e 1964extern int ni_mc_load_microcode(struct radeon_device *rdev);
0af62b01 1965
c4917074
AD
1966/* radeon_acpi.c */
1967#if defined(CONFIG_ACPI)
1968extern int radeon_acpi_init(struct radeon_device *rdev);
1969extern void radeon_acpi_fini(struct radeon_device *rdev);
1970#else
1971static inline int radeon_acpi_init(struct radeon_device *rdev) { return 0; }
1972static inline void radeon_acpi_fini(struct radeon_device *rdev) { }
1973#endif
d7a2952f 1974
4c788679
JG
1975#include "radeon_object.h"
1976
771fe6b9 1977#endif