]> git.proxmox.com Git - mirror_ubuntu-artful-kernel.git/blame - drivers/gpu/drm/radeon/radeon.h
drm/radeon/kms: enable misc pm power state features on r1xx-r4xx
[mirror_ubuntu-artful-kernel.git] / drivers / gpu / drm / radeon / radeon.h
CommitLineData
771fe6b9
JG
1/*
2 * Copyright 2008 Advanced Micro Devices, Inc.
3 * Copyright 2008 Red Hat Inc.
4 * Copyright 2009 Jerome Glisse.
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
20 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
22 * OTHER DEALINGS IN THE SOFTWARE.
23 *
24 * Authors: Dave Airlie
25 * Alex Deucher
26 * Jerome Glisse
27 */
28#ifndef __RADEON_H__
29#define __RADEON_H__
30
771fe6b9
JG
31/* TODO: Here are things that needs to be done :
32 * - surface allocator & initializer : (bit like scratch reg) should
33 * initialize HDP_ stuff on RS600, R600, R700 hw, well anythings
34 * related to surface
35 * - WB : write back stuff (do it bit like scratch reg things)
36 * - Vblank : look at Jesse's rework and what we should do
37 * - r600/r700: gart & cp
38 * - cs : clean cs ioctl use bitmap & things like that.
39 * - power management stuff
40 * - Barrier in gart code
41 * - Unmappabled vram ?
42 * - TESTING, TESTING, TESTING
43 */
44
d39c3b89
JG
45/* Initialization path:
46 * We expect that acceleration initialization might fail for various
47 * reasons even thought we work hard to make it works on most
48 * configurations. In order to still have a working userspace in such
49 * situation the init path must succeed up to the memory controller
50 * initialization point. Failure before this point are considered as
51 * fatal error. Here is the init callchain :
52 * radeon_device_init perform common structure, mutex initialization
53 * asic_init setup the GPU memory layout and perform all
54 * one time initialization (failure in this
55 * function are considered fatal)
56 * asic_startup setup the GPU acceleration, in order to
57 * follow guideline the first thing this
58 * function should do is setting the GPU
59 * memory controller (only MC setup failure
60 * are considered as fatal)
61 */
62
771fe6b9
JG
63#include <asm/atomic.h>
64#include <linux/wait.h>
65#include <linux/list.h>
66#include <linux/kref.h>
67
4c788679
JG
68#include <ttm/ttm_bo_api.h>
69#include <ttm/ttm_bo_driver.h>
70#include <ttm/ttm_placement.h>
71#include <ttm/ttm_module.h>
72
c2142715 73#include "radeon_family.h"
771fe6b9
JG
74#include "radeon_mode.h"
75#include "radeon_reg.h"
771fe6b9
JG
76
77/*
78 * Modules parameters.
79 */
80extern int radeon_no_wb;
81extern int radeon_modeset;
82extern int radeon_dynclks;
83extern int radeon_r4xx_atom;
84extern int radeon_agpmode;
85extern int radeon_vram_limit;
86extern int radeon_gart_size;
87extern int radeon_benchmarking;
ecc0b326 88extern int radeon_testing;
771fe6b9 89extern int radeon_connector_table;
4ce001ab 90extern int radeon_tv;
b27b6375 91extern int radeon_new_pll;
c913e23a 92extern int radeon_dynpm;
dafc3bd5 93extern int radeon_audio;
f46c0120 94extern int radeon_disp_priority;
e2b0a8e1 95extern int radeon_hw_i2c;
771fe6b9
JG
96
97/*
98 * Copy from radeon_drv.h so we don't have to include both and have conflicting
99 * symbol;
100 */
101#define RADEON_MAX_USEC_TIMEOUT 100000 /* 100 ms */
225758d8 102#define RADEON_FENCE_JIFFIES_TIMEOUT (HZ / 2)
e821767b 103/* RADEON_IB_POOL_SIZE must be a power of 2 */
771fe6b9
JG
104#define RADEON_IB_POOL_SIZE 16
105#define RADEON_DEBUGFS_MAX_NUM_FILES 32
106#define RADEONFB_CONN_LIMIT 4
f657c2a7 107#define RADEON_BIOS_NUM_SCRATCH 8
771fe6b9 108
771fe6b9
JG
109/*
110 * Errata workarounds.
111 */
112enum radeon_pll_errata {
113 CHIP_ERRATA_R300_CG = 0x00000001,
114 CHIP_ERRATA_PLL_DUMMYREADS = 0x00000002,
115 CHIP_ERRATA_PLL_DELAY = 0x00000004
116};
117
118
119struct radeon_device;
120
121
122/*
123 * BIOS.
124 */
6a9ee8af
DA
125#define ATRM_BIOS_PAGE 4096
126
8edb381d 127#if defined(CONFIG_VGA_SWITCHEROO)
6a9ee8af
DA
128bool radeon_atrm_supported(struct pci_dev *pdev);
129int radeon_atrm_get_bios_chunk(uint8_t *bios, int offset, int len);
8edb381d
DA
130#else
131static inline bool radeon_atrm_supported(struct pci_dev *pdev)
132{
133 return false;
134}
135
136static inline int radeon_atrm_get_bios_chunk(uint8_t *bios, int offset, int len){
137 return -EINVAL;
138}
139#endif
771fe6b9
JG
140bool radeon_get_bios(struct radeon_device *rdev);
141
3ce0a23d 142
771fe6b9 143/*
3ce0a23d 144 * Dummy page
771fe6b9 145 */
3ce0a23d
JG
146struct radeon_dummy_page {
147 struct page *page;
148 dma_addr_t addr;
149};
150int radeon_dummy_page_init(struct radeon_device *rdev);
151void radeon_dummy_page_fini(struct radeon_device *rdev);
152
771fe6b9 153
3ce0a23d
JG
154/*
155 * Clocks
156 */
771fe6b9
JG
157struct radeon_clock {
158 struct radeon_pll p1pll;
159 struct radeon_pll p2pll;
bcc1c2a1 160 struct radeon_pll dcpll;
771fe6b9
JG
161 struct radeon_pll spll;
162 struct radeon_pll mpll;
163 /* 10 Khz units */
164 uint32_t default_mclk;
165 uint32_t default_sclk;
bcc1c2a1
AD
166 uint32_t default_dispclk;
167 uint32_t dp_extclk;
771fe6b9
JG
168};
169
7433874e
RM
170/*
171 * Power management
172 */
173int radeon_pm_init(struct radeon_device *rdev);
29fb52ca 174void radeon_pm_fini(struct radeon_device *rdev);
c913e23a 175void radeon_pm_compute_clocks(struct radeon_device *rdev);
56278a8e
AD
176void radeon_combios_get_power_modes(struct radeon_device *rdev);
177void radeon_atombios_get_power_modes(struct radeon_device *rdev);
f81f2024 178bool radeon_pm_in_vbl(struct radeon_device *rdev);
bae6b562
AD
179bool radeon_pm_debug_check_in_vbl(struct radeon_device *rdev, bool finish);
180void radeon_sync_with_vblank(struct radeon_device *rdev);
3ce0a23d 181
771fe6b9
JG
182/*
183 * Fences.
184 */
185struct radeon_fence_driver {
186 uint32_t scratch_reg;
187 atomic_t seq;
188 uint32_t last_seq;
225758d8
JG
189 unsigned long last_jiffies;
190 unsigned long last_timeout;
771fe6b9
JG
191 wait_queue_head_t queue;
192 rwlock_t lock;
193 struct list_head created;
194 struct list_head emited;
195 struct list_head signaled;
0a0c7596 196 bool initialized;
771fe6b9
JG
197};
198
199struct radeon_fence {
200 struct radeon_device *rdev;
201 struct kref kref;
202 struct list_head list;
203 /* protected by radeon_fence.lock */
204 uint32_t seq;
771fe6b9
JG
205 bool emited;
206 bool signaled;
207};
208
209int radeon_fence_driver_init(struct radeon_device *rdev);
210void radeon_fence_driver_fini(struct radeon_device *rdev);
211int radeon_fence_create(struct radeon_device *rdev, struct radeon_fence **fence);
212int radeon_fence_emit(struct radeon_device *rdev, struct radeon_fence *fence);
213void radeon_fence_process(struct radeon_device *rdev);
214bool radeon_fence_signaled(struct radeon_fence *fence);
215int radeon_fence_wait(struct radeon_fence *fence, bool interruptible);
216int radeon_fence_wait_next(struct radeon_device *rdev);
217int radeon_fence_wait_last(struct radeon_device *rdev);
218struct radeon_fence *radeon_fence_ref(struct radeon_fence *fence);
219void radeon_fence_unref(struct radeon_fence **fence);
220
e024e110
DA
221/*
222 * Tiling registers
223 */
224struct radeon_surface_reg {
4c788679 225 struct radeon_bo *bo;
e024e110
DA
226};
227
228#define RADEON_GEM_MAX_SURFACES 8
771fe6b9
JG
229
230/*
4c788679 231 * TTM.
771fe6b9 232 */
4c788679
JG
233struct radeon_mman {
234 struct ttm_bo_global_ref bo_global_ref;
235 struct ttm_global_reference mem_global_ref;
4c788679 236 struct ttm_bo_device bdev;
0a0c7596
JG
237 bool mem_global_referenced;
238 bool initialized;
4c788679
JG
239};
240
241struct radeon_bo {
242 /* Protected by gem.mutex */
243 struct list_head list;
244 /* Protected by tbo.reserved */
312ea8da
JG
245 u32 placements[3];
246 struct ttm_placement placement;
4c788679
JG
247 struct ttm_buffer_object tbo;
248 struct ttm_bo_kmap_obj kmap;
249 unsigned pin_count;
250 void *kptr;
251 u32 tiling_flags;
252 u32 pitch;
253 int surface_reg;
254 /* Constant after initialization */
255 struct radeon_device *rdev;
256 struct drm_gem_object *gobj;
257};
771fe6b9 258
4c788679 259struct radeon_bo_list {
771fe6b9 260 struct list_head list;
4c788679 261 struct radeon_bo *bo;
771fe6b9
JG
262 uint64_t gpu_offset;
263 unsigned rdomain;
264 unsigned wdomain;
4c788679 265 u32 tiling_flags;
771fe6b9
JG
266};
267
771fe6b9
JG
268/*
269 * GEM objects.
270 */
271struct radeon_gem {
4c788679 272 struct mutex mutex;
771fe6b9
JG
273 struct list_head objects;
274};
275
276int radeon_gem_init(struct radeon_device *rdev);
277void radeon_gem_fini(struct radeon_device *rdev);
278int radeon_gem_object_create(struct radeon_device *rdev, int size,
4c788679
JG
279 int alignment, int initial_domain,
280 bool discardable, bool kernel,
281 struct drm_gem_object **obj);
771fe6b9
JG
282int radeon_gem_object_pin(struct drm_gem_object *obj, uint32_t pin_domain,
283 uint64_t *gpu_addr);
284void radeon_gem_object_unpin(struct drm_gem_object *obj);
285
286
287/*
288 * GART structures, functions & helpers
289 */
290struct radeon_mc;
291
292struct radeon_gart_table_ram {
293 volatile uint32_t *ptr;
294};
295
296struct radeon_gart_table_vram {
4c788679 297 struct radeon_bo *robj;
771fe6b9
JG
298 volatile uint32_t *ptr;
299};
300
301union radeon_gart_table {
302 struct radeon_gart_table_ram ram;
303 struct radeon_gart_table_vram vram;
304};
305
a77f1718 306#define RADEON_GPU_PAGE_SIZE 4096
d594e46a 307#define RADEON_GPU_PAGE_MASK (RADEON_GPU_PAGE_SIZE - 1)
a77f1718 308
771fe6b9
JG
309struct radeon_gart {
310 dma_addr_t table_addr;
311 unsigned num_gpu_pages;
312 unsigned num_cpu_pages;
313 unsigned table_size;
314 union radeon_gart_table table;
315 struct page **pages;
316 dma_addr_t *pages_addr;
317 bool ready;
318};
319
320int radeon_gart_table_ram_alloc(struct radeon_device *rdev);
321void radeon_gart_table_ram_free(struct radeon_device *rdev);
322int radeon_gart_table_vram_alloc(struct radeon_device *rdev);
323void radeon_gart_table_vram_free(struct radeon_device *rdev);
324int radeon_gart_init(struct radeon_device *rdev);
325void radeon_gart_fini(struct radeon_device *rdev);
326void radeon_gart_unbind(struct radeon_device *rdev, unsigned offset,
327 int pages);
328int radeon_gart_bind(struct radeon_device *rdev, unsigned offset,
329 int pages, struct page **pagelist);
330
331
332/*
333 * GPU MC structures, functions & helpers
334 */
335struct radeon_mc {
336 resource_size_t aper_size;
337 resource_size_t aper_base;
338 resource_size_t agp_base;
7a50f01a
DA
339 /* for some chips with <= 32MB we need to lie
340 * about vram size near mc fb location */
3ce0a23d 341 u64 mc_vram_size;
d594e46a 342 u64 visible_vram_size;
3ce0a23d
JG
343 u64 gtt_size;
344 u64 gtt_start;
345 u64 gtt_end;
3ce0a23d
JG
346 u64 vram_start;
347 u64 vram_end;
771fe6b9 348 unsigned vram_width;
3ce0a23d 349 u64 real_vram_size;
771fe6b9
JG
350 int vram_mtrr;
351 bool vram_is_ddr;
d594e46a 352 bool igp_sideport_enabled;
771fe6b9
JG
353};
354
06b6476d
AD
355bool radeon_combios_sideport_present(struct radeon_device *rdev);
356bool radeon_atombios_sideport_present(struct radeon_device *rdev);
771fe6b9
JG
357
358/*
359 * GPU scratch registers structures, functions & helpers
360 */
361struct radeon_scratch {
362 unsigned num_reg;
363 bool free[32];
364 uint32_t reg[32];
365};
366
367int radeon_scratch_get(struct radeon_device *rdev, uint32_t *reg);
368void radeon_scratch_free(struct radeon_device *rdev, uint32_t reg);
369
370
371/*
372 * IRQS.
373 */
374struct radeon_irq {
375 bool installed;
376 bool sw_int;
377 /* FIXME: use a define max crtc rather than hardcode it */
45f9a39b 378 bool crtc_vblank_int[6];
73a6d3fc 379 wait_queue_head_t vblank_queue;
b500f680
AD
380 /* FIXME: use defines for max hpd/dacs */
381 bool hpd[6];
2031f77c
AD
382 bool gui_idle;
383 bool gui_idle_acked;
384 wait_queue_head_t idle_queue;
f2594933
CK
385 /* FIXME: use defines for max HDMI blocks */
386 bool hdmi[2];
1614f8b1
DA
387 spinlock_t sw_lock;
388 int sw_refcount;
771fe6b9
JG
389};
390
391int radeon_irq_kms_init(struct radeon_device *rdev);
392void radeon_irq_kms_fini(struct radeon_device *rdev);
1614f8b1
DA
393void radeon_irq_kms_sw_irq_get(struct radeon_device *rdev);
394void radeon_irq_kms_sw_irq_put(struct radeon_device *rdev);
771fe6b9
JG
395
396/*
397 * CP & ring.
398 */
399struct radeon_ib {
400 struct list_head list;
e821767b 401 unsigned idx;
771fe6b9
JG
402 uint64_t gpu_addr;
403 struct radeon_fence *fence;
e821767b 404 uint32_t *ptr;
771fe6b9 405 uint32_t length_dw;
e821767b 406 bool free;
771fe6b9
JG
407};
408
ecb114a1
DA
409/*
410 * locking -
411 * mutex protects scheduled_ibs, ready, alloc_bm
412 */
771fe6b9
JG
413struct radeon_ib_pool {
414 struct mutex mutex;
4c788679 415 struct radeon_bo *robj;
9f93ed39 416 struct list_head bogus_ib;
771fe6b9
JG
417 struct radeon_ib ibs[RADEON_IB_POOL_SIZE];
418 bool ready;
e821767b 419 unsigned head_id;
771fe6b9
JG
420};
421
422struct radeon_cp {
4c788679 423 struct radeon_bo *ring_obj;
771fe6b9
JG
424 volatile uint32_t *ring;
425 unsigned rptr;
426 unsigned wptr;
427 unsigned wptr_old;
428 unsigned ring_size;
429 unsigned ring_free_dw;
430 int count_dw;
431 uint64_t gpu_addr;
432 uint32_t align_mask;
433 uint32_t ptr_mask;
434 struct mutex mutex;
435 bool ready;
436};
437
d8f60cfc
AD
438/*
439 * R6xx+ IH ring
440 */
441struct r600_ih {
4c788679 442 struct radeon_bo *ring_obj;
d8f60cfc
AD
443 volatile uint32_t *ring;
444 unsigned rptr;
445 unsigned wptr;
446 unsigned wptr_old;
447 unsigned ring_size;
448 uint64_t gpu_addr;
d8f60cfc
AD
449 uint32_t ptr_mask;
450 spinlock_t lock;
451 bool enabled;
452};
453
3ce0a23d 454struct r600_blit {
ff82f052 455 struct mutex mutex;
4c788679 456 struct radeon_bo *shader_obj;
3ce0a23d
JG
457 u64 shader_gpu_addr;
458 u32 vs_offset, ps_offset;
459 u32 state_offset;
460 u32 state_len;
461 u32 vb_used, vb_total;
462 struct radeon_ib *vb_ib;
463};
464
771fe6b9
JG
465int radeon_ib_get(struct radeon_device *rdev, struct radeon_ib **ib);
466void radeon_ib_free(struct radeon_device *rdev, struct radeon_ib **ib);
467int radeon_ib_schedule(struct radeon_device *rdev, struct radeon_ib *ib);
468int radeon_ib_pool_init(struct radeon_device *rdev);
469void radeon_ib_pool_fini(struct radeon_device *rdev);
470int radeon_ib_test(struct radeon_device *rdev);
9f93ed39 471extern void radeon_ib_bogus_add(struct radeon_device *rdev, struct radeon_ib *ib);
771fe6b9
JG
472/* Ring access between begin & end cannot sleep */
473void radeon_ring_free_size(struct radeon_device *rdev);
474int radeon_ring_lock(struct radeon_device *rdev, unsigned ndw);
475void radeon_ring_unlock_commit(struct radeon_device *rdev);
476void radeon_ring_unlock_undo(struct radeon_device *rdev);
477int radeon_ring_test(struct radeon_device *rdev);
478int radeon_ring_init(struct radeon_device *rdev, unsigned ring_size);
479void radeon_ring_fini(struct radeon_device *rdev);
480
481
482/*
483 * CS.
484 */
485struct radeon_cs_reloc {
486 struct drm_gem_object *gobj;
4c788679
JG
487 struct radeon_bo *robj;
488 struct radeon_bo_list lobj;
771fe6b9
JG
489 uint32_t handle;
490 uint32_t flags;
491};
492
493struct radeon_cs_chunk {
494 uint32_t chunk_id;
495 uint32_t length_dw;
513bcb46
DA
496 int kpage_idx[2];
497 uint32_t *kpage[2];
771fe6b9 498 uint32_t *kdata;
513bcb46
DA
499 void __user *user_ptr;
500 int last_copied_page;
501 int last_page_index;
771fe6b9
JG
502};
503
504struct radeon_cs_parser {
c8c15ff1 505 struct device *dev;
771fe6b9
JG
506 struct radeon_device *rdev;
507 struct drm_file *filp;
508 /* chunks */
509 unsigned nchunks;
510 struct radeon_cs_chunk *chunks;
511 uint64_t *chunks_array;
512 /* IB */
513 unsigned idx;
514 /* relocations */
515 unsigned nrelocs;
516 struct radeon_cs_reloc *relocs;
517 struct radeon_cs_reloc **relocs_ptr;
518 struct list_head validated;
519 /* indices of various chunks */
520 int chunk_ib_idx;
521 int chunk_relocs_idx;
522 struct radeon_ib *ib;
523 void *track;
3ce0a23d 524 unsigned family;
513bcb46 525 int parser_error;
771fe6b9
JG
526};
527
513bcb46
DA
528extern int radeon_cs_update_pages(struct radeon_cs_parser *p, int pg_idx);
529extern int radeon_cs_finish_pages(struct radeon_cs_parser *p);
530
531
532static inline u32 radeon_get_ib_value(struct radeon_cs_parser *p, int idx)
533{
534 struct radeon_cs_chunk *ibc = &p->chunks[p->chunk_ib_idx];
535 u32 pg_idx, pg_offset;
536 u32 idx_value = 0;
537 int new_page;
538
539 pg_idx = (idx * 4) / PAGE_SIZE;
540 pg_offset = (idx * 4) % PAGE_SIZE;
541
542 if (ibc->kpage_idx[0] == pg_idx)
543 return ibc->kpage[0][pg_offset/4];
544 if (ibc->kpage_idx[1] == pg_idx)
545 return ibc->kpage[1][pg_offset/4];
546
547 new_page = radeon_cs_update_pages(p, pg_idx);
548 if (new_page < 0) {
549 p->parser_error = new_page;
550 return 0;
551 }
552
553 idx_value = ibc->kpage[new_page][pg_offset/4];
554 return idx_value;
555}
556
771fe6b9
JG
557struct radeon_cs_packet {
558 unsigned idx;
559 unsigned type;
560 unsigned reg;
561 unsigned opcode;
562 int count;
563 unsigned one_reg_wr;
564};
565
566typedef int (*radeon_packet0_check_t)(struct radeon_cs_parser *p,
567 struct radeon_cs_packet *pkt,
568 unsigned idx, unsigned reg);
569typedef int (*radeon_packet3_check_t)(struct radeon_cs_parser *p,
570 struct radeon_cs_packet *pkt);
571
572
573/*
574 * AGP
575 */
576int radeon_agp_init(struct radeon_device *rdev);
0ebf1717 577void radeon_agp_resume(struct radeon_device *rdev);
771fe6b9
JG
578void radeon_agp_fini(struct radeon_device *rdev);
579
580
581/*
582 * Writeback
583 */
584struct radeon_wb {
4c788679 585 struct radeon_bo *wb_obj;
771fe6b9
JG
586 volatile uint32_t *wb;
587 uint64_t gpu_addr;
588};
589
c93bb85b
JG
590/**
591 * struct radeon_pm - power management datas
592 * @max_bandwidth: maximum bandwidth the gpu has (MByte/s)
593 * @igp_sideport_mclk: sideport memory clock Mhz (rs690,rs740,rs780,rs880)
594 * @igp_system_mclk: system clock Mhz (rs690,rs740,rs780,rs880)
595 * @igp_ht_link_clk: ht link clock Mhz (rs690,rs740,rs780,rs880)
596 * @igp_ht_link_width: ht link width in bits (rs690,rs740,rs780,rs880)
597 * @k8_bandwidth: k8 bandwidth the gpu has (MByte/s) (IGP)
598 * @sideport_bandwidth: sideport bandwidth the gpu has (MByte/s) (IGP)
599 * @ht_bandwidth: ht bandwidth the gpu has (MByte/s) (IGP)
600 * @core_bandwidth: core GPU bandwidth the gpu has (MByte/s) (IGP)
601 * @sclk: GPU clock Mhz (core bandwith depends of this clock)
602 * @needed_bandwidth: current bandwidth needs
603 *
604 * It keeps track of various data needed to take powermanagement decision.
605 * Bandwith need is used to determine minimun clock of the GPU and memory.
606 * Equation between gpu/memory clock and available bandwidth is hw dependent
607 * (type of memory, bus size, efficiency, ...)
608 */
c913e23a
RM
609enum radeon_pm_state {
610 PM_STATE_DISABLED,
611 PM_STATE_MINIMUM,
612 PM_STATE_PAUSED,
613 PM_STATE_ACTIVE
614};
615enum radeon_pm_action {
616 PM_ACTION_NONE,
617 PM_ACTION_MINIMUM,
618 PM_ACTION_DOWNCLOCK,
58e21dff
AD
619 PM_ACTION_UPCLOCK,
620 PM_ACTION_DEFAULT
c913e23a 621};
56278a8e
AD
622
623enum radeon_voltage_type {
624 VOLTAGE_NONE = 0,
625 VOLTAGE_GPIO,
626 VOLTAGE_VDDC,
627 VOLTAGE_SW
628};
629
0ec0e74f
AD
630enum radeon_pm_state_type {
631 POWER_STATE_TYPE_DEFAULT,
632 POWER_STATE_TYPE_POWERSAVE,
633 POWER_STATE_TYPE_BATTERY,
634 POWER_STATE_TYPE_BALANCED,
635 POWER_STATE_TYPE_PERFORMANCE,
636};
637
516d0e46
AD
638enum radeon_pm_clock_mode_type {
639 POWER_MODE_TYPE_DEFAULT,
640 POWER_MODE_TYPE_LOW,
641 POWER_MODE_TYPE_MID,
642 POWER_MODE_TYPE_HIGH,
643};
644
56278a8e
AD
645struct radeon_voltage {
646 enum radeon_voltage_type type;
647 /* gpio voltage */
648 struct radeon_gpio_rec gpio;
649 u32 delay; /* delay in usec from voltage drop to sclk change */
650 bool active_high; /* voltage drop is active when bit is high */
651 /* VDDC voltage */
652 u8 vddc_id; /* index into vddc voltage table */
653 u8 vddci_id; /* index into vddci voltage table */
654 bool vddci_enabled;
655 /* r6xx+ sw */
656 u32 voltage;
657};
658
56278a8e
AD
659struct radeon_pm_clock_info {
660 /* memory clock */
661 u32 mclk;
662 /* engine clock */
663 u32 sclk;
664 /* voltage info */
665 struct radeon_voltage voltage;
666 /* standardized clock flags - not sure we'll need these */
667 u32 flags;
668};
669
a48b9b4e
AD
670/* state flags */
671#define RADEON_PM_SINGLE_DISPLAY_ONLY (1 << 0)
672
56278a8e 673struct radeon_power_state {
0ec0e74f 674 enum radeon_pm_state_type type;
56278a8e
AD
675 /* XXX: use a define for num clock modes */
676 struct radeon_pm_clock_info clock_info[8];
677 /* number of valid clock modes in this power state */
678 int num_clock_modes;
56278a8e 679 struct radeon_pm_clock_info *default_clock_mode;
a48b9b4e
AD
680 /* standardized state flags */
681 u32 flags;
79daedc9
AD
682 u32 misc; /* vbios specific flags */
683 u32 misc2; /* vbios specific flags */
684 int pcie_lanes; /* pcie lanes */
56278a8e
AD
685};
686
27459324
RM
687/*
688 * Some modes are overclocked by very low value, accept them
689 */
690#define RADEON_MODE_OVERCLOCK_MARGIN 500 /* 5 MHz */
691
c93bb85b 692struct radeon_pm {
c913e23a 693 struct mutex mutex;
c913e23a
RM
694 struct delayed_work idle_work;
695 enum radeon_pm_state state;
696 enum radeon_pm_action planned_action;
697 unsigned long action_timeout;
a48b9b4e
AD
698 bool can_upclock;
699 bool can_downclock;
700 u32 active_crtcs;
701 int active_crtc_count;
c913e23a 702 int req_vblank;
839461d3 703 bool vblank_sync;
2031f77c 704 bool gui_idle;
c93bb85b
JG
705 fixed20_12 max_bandwidth;
706 fixed20_12 igp_sideport_mclk;
707 fixed20_12 igp_system_mclk;
708 fixed20_12 igp_ht_link_clk;
709 fixed20_12 igp_ht_link_width;
710 fixed20_12 k8_bandwidth;
711 fixed20_12 sideport_bandwidth;
712 fixed20_12 ht_bandwidth;
713 fixed20_12 core_bandwidth;
714 fixed20_12 sclk;
f47299c5 715 fixed20_12 mclk;
c93bb85b 716 fixed20_12 needed_bandwidth;
56278a8e
AD
717 /* XXX: use a define for num power modes */
718 struct radeon_power_state power_state[8];
719 /* number of valid power states */
720 int num_power_states;
a48b9b4e
AD
721 int current_power_state_index;
722 int current_clock_mode_index;
723 int requested_power_state_index;
724 int requested_clock_mode_index;
725 int default_power_state_index;
726 u32 current_sclk;
727 u32 current_mclk;
29fb52ca 728 struct radeon_i2c_chan *i2c_bus;
c93bb85b
JG
729};
730
771fe6b9
JG
731
732/*
733 * Benchmarking
734 */
735void radeon_benchmark(struct radeon_device *rdev);
736
737
ecc0b326
MD
738/*
739 * Testing
740 */
741void radeon_test_moves(struct radeon_device *rdev);
742
743
771fe6b9
JG
744/*
745 * Debugfs
746 */
747int radeon_debugfs_add_files(struct radeon_device *rdev,
748 struct drm_info_list *files,
749 unsigned nfiles);
750int radeon_debugfs_fence_init(struct radeon_device *rdev);
771fe6b9
JG
751
752
753/*
754 * ASIC specific functions.
755 */
756struct radeon_asic {
068a117c 757 int (*init)(struct radeon_device *rdev);
3ce0a23d
JG
758 void (*fini)(struct radeon_device *rdev);
759 int (*resume)(struct radeon_device *rdev);
760 int (*suspend)(struct radeon_device *rdev);
28d52043 761 void (*vga_set_state)(struct radeon_device *rdev, bool state);
225758d8 762 bool (*gpu_is_lockup)(struct radeon_device *rdev);
a2d07b74 763 int (*asic_reset)(struct radeon_device *rdev);
771fe6b9
JG
764 void (*gart_tlb_flush)(struct radeon_device *rdev);
765 int (*gart_set_page)(struct radeon_device *rdev, int i, uint64_t addr);
766 int (*cp_init)(struct radeon_device *rdev, unsigned ring_size);
767 void (*cp_fini)(struct radeon_device *rdev);
768 void (*cp_disable)(struct radeon_device *rdev);
3ce0a23d 769 void (*cp_commit)(struct radeon_device *rdev);
771fe6b9 770 void (*ring_start)(struct radeon_device *rdev);
3ce0a23d
JG
771 int (*ring_test)(struct radeon_device *rdev);
772 void (*ring_ib_execute)(struct radeon_device *rdev, struct radeon_ib *ib);
771fe6b9
JG
773 int (*irq_set)(struct radeon_device *rdev);
774 int (*irq_process)(struct radeon_device *rdev);
7ed220d7 775 u32 (*get_vblank_counter)(struct radeon_device *rdev, int crtc);
771fe6b9
JG
776 void (*fence_ring_emit)(struct radeon_device *rdev, struct radeon_fence *fence);
777 int (*cs_parse)(struct radeon_cs_parser *p);
778 int (*copy_blit)(struct radeon_device *rdev,
779 uint64_t src_offset,
780 uint64_t dst_offset,
781 unsigned num_pages,
782 struct radeon_fence *fence);
783 int (*copy_dma)(struct radeon_device *rdev,
784 uint64_t src_offset,
785 uint64_t dst_offset,
786 unsigned num_pages,
787 struct radeon_fence *fence);
788 int (*copy)(struct radeon_device *rdev,
789 uint64_t src_offset,
790 uint64_t dst_offset,
791 unsigned num_pages,
792 struct radeon_fence *fence);
7433874e 793 uint32_t (*get_engine_clock)(struct radeon_device *rdev);
771fe6b9 794 void (*set_engine_clock)(struct radeon_device *rdev, uint32_t eng_clock);
7433874e 795 uint32_t (*get_memory_clock)(struct radeon_device *rdev);
771fe6b9 796 void (*set_memory_clock)(struct radeon_device *rdev, uint32_t mem_clock);
c836a412 797 int (*get_pcie_lanes)(struct radeon_device *rdev);
771fe6b9
JG
798 void (*set_pcie_lanes)(struct radeon_device *rdev, int lanes);
799 void (*set_clock_gating)(struct radeon_device *rdev, int enable);
e024e110
DA
800 int (*set_surface_reg)(struct radeon_device *rdev, int reg,
801 uint32_t tiling_flags, uint32_t pitch,
802 uint32_t offset, uint32_t obj_size);
9479c54f 803 void (*clear_surface_reg)(struct radeon_device *rdev, int reg);
c93bb85b 804 void (*bandwidth_update)(struct radeon_device *rdev);
429770b3
AD
805 void (*hpd_init)(struct radeon_device *rdev);
806 void (*hpd_fini)(struct radeon_device *rdev);
807 bool (*hpd_sense)(struct radeon_device *rdev, enum radeon_hpd_id hpd);
808 void (*hpd_set_polarity)(struct radeon_device *rdev, enum radeon_hpd_id hpd);
062b389c
JG
809 /* ioctl hw specific callback. Some hw might want to perform special
810 * operation on specific ioctl. For instance on wait idle some hw
811 * might want to perform and HDP flush through MMIO as it seems that
812 * some R6XX/R7XX hw doesn't take HDP flush into account if programmed
813 * through ring.
814 */
815 void (*ioctl_wait_idle)(struct radeon_device *rdev, struct radeon_bo *bo);
def9ba9c 816 bool (*gui_idle)(struct radeon_device *rdev);
a48b9b4e 817 void (*get_power_state)(struct radeon_device *rdev, enum radeon_pm_action action);
a424816f 818 void (*set_power_state)(struct radeon_device *rdev, bool static_switch);
49e02b73
AD
819 void (*pm_misc)(struct radeon_device *rdev);
820 void (*pm_prepare)(struct radeon_device *rdev);
821 void (*pm_finish)(struct radeon_device *rdev);
771fe6b9
JG
822};
823
21f9a437
JG
824/*
825 * Asic structures
826 */
225758d8
JG
827struct r100_gpu_lockup {
828 unsigned long last_jiffies;
829 u32 last_cp_rptr;
830};
831
551ebd83 832struct r100_asic {
225758d8
JG
833 const unsigned *reg_safe_bm;
834 unsigned reg_safe_bm_size;
835 u32 hdp_cntl;
836 struct r100_gpu_lockup lockup;
551ebd83
DA
837};
838
21f9a437 839struct r300_asic {
225758d8
JG
840 const unsigned *reg_safe_bm;
841 unsigned reg_safe_bm_size;
842 u32 resync_scratch;
843 u32 hdp_cntl;
844 struct r100_gpu_lockup lockup;
21f9a437
JG
845};
846
847struct r600_asic {
225758d8
JG
848 unsigned max_pipes;
849 unsigned max_tile_pipes;
850 unsigned max_simds;
851 unsigned max_backends;
852 unsigned max_gprs;
853 unsigned max_threads;
854 unsigned max_stack_entries;
855 unsigned max_hw_contexts;
856 unsigned max_gs_threads;
857 unsigned sx_max_export_size;
858 unsigned sx_max_export_pos_size;
859 unsigned sx_max_export_smx_size;
860 unsigned sq_num_cf_insts;
861 unsigned tiling_nbanks;
862 unsigned tiling_npipes;
863 unsigned tiling_group_size;
864 struct r100_gpu_lockup lockup;
21f9a437
JG
865};
866
867struct rv770_asic {
225758d8
JG
868 unsigned max_pipes;
869 unsigned max_tile_pipes;
870 unsigned max_simds;
871 unsigned max_backends;
872 unsigned max_gprs;
873 unsigned max_threads;
874 unsigned max_stack_entries;
875 unsigned max_hw_contexts;
876 unsigned max_gs_threads;
877 unsigned sx_max_export_size;
878 unsigned sx_max_export_pos_size;
879 unsigned sx_max_export_smx_size;
880 unsigned sq_num_cf_insts;
881 unsigned sx_num_of_sets;
882 unsigned sc_prim_fifo_size;
883 unsigned sc_hiz_tile_fifo_size;
884 unsigned sc_earlyz_tile_fifo_fize;
885 unsigned tiling_nbanks;
886 unsigned tiling_npipes;
887 unsigned tiling_group_size;
888 struct r100_gpu_lockup lockup;
21f9a437
JG
889};
890
32fcdbf4
AD
891struct evergreen_asic {
892 unsigned num_ses;
893 unsigned max_pipes;
894 unsigned max_tile_pipes;
895 unsigned max_simds;
896 unsigned max_backends;
897 unsigned max_gprs;
898 unsigned max_threads;
899 unsigned max_stack_entries;
900 unsigned max_hw_contexts;
901 unsigned max_gs_threads;
902 unsigned sx_max_export_size;
903 unsigned sx_max_export_pos_size;
904 unsigned sx_max_export_smx_size;
905 unsigned sq_num_cf_insts;
906 unsigned sx_num_of_sets;
907 unsigned sc_prim_fifo_size;
908 unsigned sc_hiz_tile_fifo_size;
909 unsigned sc_earlyz_tile_fifo_size;
910 unsigned tiling_nbanks;
911 unsigned tiling_npipes;
912 unsigned tiling_group_size;
913};
914
068a117c
JG
915union radeon_asic_config {
916 struct r300_asic r300;
551ebd83 917 struct r100_asic r100;
3ce0a23d
JG
918 struct r600_asic r600;
919 struct rv770_asic rv770;
32fcdbf4 920 struct evergreen_asic evergreen;
068a117c
JG
921};
922
0a10c851
DV
923/*
924 * asic initizalization from radeon_asic.c
925 */
926void radeon_agp_disable(struct radeon_device *rdev);
927int radeon_asic_init(struct radeon_device *rdev);
928
771fe6b9
JG
929
930/*
931 * IOCTL.
932 */
933int radeon_gem_info_ioctl(struct drm_device *dev, void *data,
934 struct drm_file *filp);
935int radeon_gem_create_ioctl(struct drm_device *dev, void *data,
936 struct drm_file *filp);
937int radeon_gem_pin_ioctl(struct drm_device *dev, void *data,
938 struct drm_file *file_priv);
939int radeon_gem_unpin_ioctl(struct drm_device *dev, void *data,
940 struct drm_file *file_priv);
941int radeon_gem_pwrite_ioctl(struct drm_device *dev, void *data,
942 struct drm_file *file_priv);
943int radeon_gem_pread_ioctl(struct drm_device *dev, void *data,
944 struct drm_file *file_priv);
945int radeon_gem_set_domain_ioctl(struct drm_device *dev, void *data,
946 struct drm_file *filp);
947int radeon_gem_mmap_ioctl(struct drm_device *dev, void *data,
948 struct drm_file *filp);
949int radeon_gem_busy_ioctl(struct drm_device *dev, void *data,
950 struct drm_file *filp);
951int radeon_gem_wait_idle_ioctl(struct drm_device *dev, void *data,
952 struct drm_file *filp);
953int radeon_cs_ioctl(struct drm_device *dev, void *data, struct drm_file *filp);
e024e110
DA
954int radeon_gem_set_tiling_ioctl(struct drm_device *dev, void *data,
955 struct drm_file *filp);
956int radeon_gem_get_tiling_ioctl(struct drm_device *dev, void *data,
957 struct drm_file *filp);
771fe6b9
JG
958
959
960/*
961 * Core structure, functions and helpers.
962 */
963typedef uint32_t (*radeon_rreg_t)(struct radeon_device*, uint32_t);
964typedef void (*radeon_wreg_t)(struct radeon_device*, uint32_t, uint32_t);
965
966struct radeon_device {
9f022ddf 967 struct device *dev;
771fe6b9
JG
968 struct drm_device *ddev;
969 struct pci_dev *pdev;
970 /* ASIC */
068a117c 971 union radeon_asic_config config;
771fe6b9
JG
972 enum radeon_family family;
973 unsigned long flags;
974 int usec_timeout;
975 enum radeon_pll_errata pll_errata;
976 int num_gb_pipes;
f779b3e5 977 int num_z_pipes;
771fe6b9
JG
978 int disp_priority;
979 /* BIOS */
980 uint8_t *bios;
981 bool is_atom_bios;
982 uint16_t bios_header_start;
4c788679 983 struct radeon_bo *stollen_vga_memory;
771fe6b9 984 /* Register mmio */
4c9bc75c
DA
985 resource_size_t rmmio_base;
986 resource_size_t rmmio_size;
771fe6b9 987 void *rmmio;
771fe6b9
JG
988 radeon_rreg_t mc_rreg;
989 radeon_wreg_t mc_wreg;
990 radeon_rreg_t pll_rreg;
991 radeon_wreg_t pll_wreg;
de1b2898 992 uint32_t pcie_reg_mask;
771fe6b9
JG
993 radeon_rreg_t pciep_rreg;
994 radeon_wreg_t pciep_wreg;
995 struct radeon_clock clock;
996 struct radeon_mc mc;
997 struct radeon_gart gart;
998 struct radeon_mode_info mode_info;
999 struct radeon_scratch scratch;
1000 struct radeon_mman mman;
1001 struct radeon_fence_driver fence_drv;
1002 struct radeon_cp cp;
1003 struct radeon_ib_pool ib_pool;
1004 struct radeon_irq irq;
1005 struct radeon_asic *asic;
1006 struct radeon_gem gem;
c93bb85b 1007 struct radeon_pm pm;
f657c2a7 1008 uint32_t bios_scratch[RADEON_BIOS_NUM_SCRATCH];
771fe6b9
JG
1009 struct mutex cs_mutex;
1010 struct radeon_wb wb;
3ce0a23d 1011 struct radeon_dummy_page dummy_page;
771fe6b9
JG
1012 bool gpu_lockup;
1013 bool shutdown;
1014 bool suspend;
ad49f501 1015 bool need_dma32;
733289c2 1016 bool accel_working;
e024e110 1017 struct radeon_surface_reg surface_regs[RADEON_GEM_MAX_SURFACES];
3ce0a23d
JG
1018 const struct firmware *me_fw; /* all family ME firmware */
1019 const struct firmware *pfp_fw; /* r6/700 PFP firmware */
d8f60cfc 1020 const struct firmware *rlc_fw; /* r6/700 RLC firmware */
3ce0a23d 1021 struct r600_blit r600_blit;
3e5cb98d 1022 int msi_enabled; /* msi enabled */
d8f60cfc 1023 struct r600_ih ih; /* r6/700 interrupt ring */
d4877cf2
AD
1024 struct workqueue_struct *wq;
1025 struct work_struct hotplug_work;
18917b60 1026 int num_crtc; /* number of crtcs */
40bacf16 1027 struct mutex dc_hw_i2c_mutex; /* display controller hw i2c mutex */
5876dd24 1028 struct mutex vram_mutex;
dafc3bd5
CK
1029
1030 /* audio stuff */
1031 struct timer_list audio_timer;
1032 int audio_channels;
1033 int audio_rate;
1034 int audio_bits_per_sample;
1035 uint8_t audio_status_bits;
1036 uint8_t audio_category_code;
6a9ee8af
DA
1037
1038 bool powered_down;
771fe6b9
JG
1039};
1040
1041int radeon_device_init(struct radeon_device *rdev,
1042 struct drm_device *ddev,
1043 struct pci_dev *pdev,
1044 uint32_t flags);
1045void radeon_device_fini(struct radeon_device *rdev);
1046int radeon_gpu_wait_for_idle(struct radeon_device *rdev);
1047
3ce0a23d
JG
1048/* r600 blit */
1049int r600_blit_prepare_copy(struct radeon_device *rdev, int size_bytes);
1050void r600_blit_done_copy(struct radeon_device *rdev, struct radeon_fence *fence);
1051void r600_kms_blit_copy(struct radeon_device *rdev,
1052 u64 src_gpu_addr, u64 dst_gpu_addr,
1053 int size_bytes);
1054
de1b2898
DA
1055static inline uint32_t r100_mm_rreg(struct radeon_device *rdev, uint32_t reg)
1056{
07bec2df 1057 if (reg < rdev->rmmio_size)
de1b2898
DA
1058 return readl(((void __iomem *)rdev->rmmio) + reg);
1059 else {
1060 writel(reg, ((void __iomem *)rdev->rmmio) + RADEON_MM_INDEX);
1061 return readl(((void __iomem *)rdev->rmmio) + RADEON_MM_DATA);
1062 }
1063}
1064
1065static inline void r100_mm_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v)
1066{
07bec2df 1067 if (reg < rdev->rmmio_size)
de1b2898
DA
1068 writel(v, ((void __iomem *)rdev->rmmio) + reg);
1069 else {
1070 writel(reg, ((void __iomem *)rdev->rmmio) + RADEON_MM_INDEX);
1071 writel(v, ((void __iomem *)rdev->rmmio) + RADEON_MM_DATA);
1072 }
1073}
1074
4c788679
JG
1075/*
1076 * Cast helper
1077 */
1078#define to_radeon_fence(p) ((struct radeon_fence *)(p))
771fe6b9
JG
1079
1080/*
1081 * Registers read & write functions.
1082 */
1083#define RREG8(reg) readb(((void __iomem *)rdev->rmmio) + (reg))
1084#define WREG8(reg, v) writeb(v, ((void __iomem *)rdev->rmmio) + (reg))
de1b2898 1085#define RREG32(reg) r100_mm_rreg(rdev, (reg))
3ce0a23d 1086#define DREG32(reg) printk(KERN_INFO "REGISTER: " #reg " : 0x%08X\n", r100_mm_rreg(rdev, (reg)))
de1b2898 1087#define WREG32(reg, v) r100_mm_wreg(rdev, (reg), (v))
771fe6b9
JG
1088#define REG_SET(FIELD, v) (((v) << FIELD##_SHIFT) & FIELD##_MASK)
1089#define REG_GET(FIELD, v) (((v) << FIELD##_SHIFT) & FIELD##_MASK)
1090#define RREG32_PLL(reg) rdev->pll_rreg(rdev, (reg))
1091#define WREG32_PLL(reg, v) rdev->pll_wreg(rdev, (reg), (v))
1092#define RREG32_MC(reg) rdev->mc_rreg(rdev, (reg))
1093#define WREG32_MC(reg, v) rdev->mc_wreg(rdev, (reg), (v))
de1b2898
DA
1094#define RREG32_PCIE(reg) rv370_pcie_rreg(rdev, (reg))
1095#define WREG32_PCIE(reg, v) rv370_pcie_wreg(rdev, (reg), (v))
aa5120d2
RM
1096#define RREG32_PCIE_P(reg) rdev->pciep_rreg(rdev, (reg))
1097#define WREG32_PCIE_P(reg, v) rdev->pciep_wreg(rdev, (reg), (v))
771fe6b9
JG
1098#define WREG32_P(reg, val, mask) \
1099 do { \
1100 uint32_t tmp_ = RREG32(reg); \
1101 tmp_ &= (mask); \
1102 tmp_ |= ((val) & ~(mask)); \
1103 WREG32(reg, tmp_); \
1104 } while (0)
1105#define WREG32_PLL_P(reg, val, mask) \
1106 do { \
1107 uint32_t tmp_ = RREG32_PLL(reg); \
1108 tmp_ &= (mask); \
1109 tmp_ |= ((val) & ~(mask)); \
1110 WREG32_PLL(reg, tmp_); \
1111 } while (0)
3ce0a23d 1112#define DREG32_SYS(sqf, rdev, reg) seq_printf((sqf), #reg " : 0x%08X\n", r100_mm_rreg((rdev), (reg)))
771fe6b9 1113
de1b2898
DA
1114/*
1115 * Indirect registers accessor
1116 */
1117static inline uint32_t rv370_pcie_rreg(struct radeon_device *rdev, uint32_t reg)
1118{
1119 uint32_t r;
1120
1121 WREG32(RADEON_PCIE_INDEX, ((reg) & rdev->pcie_reg_mask));
1122 r = RREG32(RADEON_PCIE_DATA);
1123 return r;
1124}
1125
1126static inline void rv370_pcie_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v)
1127{
1128 WREG32(RADEON_PCIE_INDEX, ((reg) & rdev->pcie_reg_mask));
1129 WREG32(RADEON_PCIE_DATA, (v));
1130}
1131
771fe6b9
JG
1132void r100_pll_errata_after_index(struct radeon_device *rdev);
1133
1134
1135/*
1136 * ASICs helpers.
1137 */
b995e433
DA
1138#define ASIC_IS_RN50(rdev) ((rdev->pdev->device == 0x515e) || \
1139 (rdev->pdev->device == 0x5969))
771fe6b9
JG
1140#define ASIC_IS_RV100(rdev) ((rdev->family == CHIP_RV100) || \
1141 (rdev->family == CHIP_RV200) || \
1142 (rdev->family == CHIP_RS100) || \
1143 (rdev->family == CHIP_RS200) || \
1144 (rdev->family == CHIP_RV250) || \
1145 (rdev->family == CHIP_RV280) || \
1146 (rdev->family == CHIP_RS300))
1147#define ASIC_IS_R300(rdev) ((rdev->family == CHIP_R300) || \
1148 (rdev->family == CHIP_RV350) || \
1149 (rdev->family == CHIP_R350) || \
1150 (rdev->family == CHIP_RV380) || \
1151 (rdev->family == CHIP_R420) || \
1152 (rdev->family == CHIP_R423) || \
1153 (rdev->family == CHIP_RV410) || \
1154 (rdev->family == CHIP_RS400) || \
1155 (rdev->family == CHIP_RS480))
1156#define ASIC_IS_AVIVO(rdev) ((rdev->family >= CHIP_RS600))
1157#define ASIC_IS_DCE3(rdev) ((rdev->family >= CHIP_RV620))
1158#define ASIC_IS_DCE32(rdev) ((rdev->family >= CHIP_RV730))
bcc1c2a1 1159#define ASIC_IS_DCE4(rdev) ((rdev->family >= CHIP_CEDAR))
771fe6b9
JG
1160
1161/*
1162 * BIOS helpers.
1163 */
1164#define RBIOS8(i) (rdev->bios[i])
1165#define RBIOS16(i) (RBIOS8(i) | (RBIOS8((i)+1) << 8))
1166#define RBIOS32(i) ((RBIOS16(i)) | (RBIOS16((i)+2) << 16))
1167
1168int radeon_combios_init(struct radeon_device *rdev);
1169void radeon_combios_fini(struct radeon_device *rdev);
1170int radeon_atombios_init(struct radeon_device *rdev);
1171void radeon_atombios_fini(struct radeon_device *rdev);
1172
1173
1174/*
1175 * RING helpers.
1176 */
771fe6b9
JG
1177static inline void radeon_ring_write(struct radeon_device *rdev, uint32_t v)
1178{
1179#if DRM_DEBUG_CODE
1180 if (rdev->cp.count_dw <= 0) {
1181 DRM_ERROR("radeon: writting more dword to ring than expected !\n");
1182 }
1183#endif
1184 rdev->cp.ring[rdev->cp.wptr++] = v;
1185 rdev->cp.wptr &= rdev->cp.ptr_mask;
1186 rdev->cp.count_dw--;
1187 rdev->cp.ring_free_dw--;
1188}
1189
1190
1191/*
1192 * ASICs macro.
1193 */
068a117c 1194#define radeon_init(rdev) (rdev)->asic->init((rdev))
3ce0a23d
JG
1195#define radeon_fini(rdev) (rdev)->asic->fini((rdev))
1196#define radeon_resume(rdev) (rdev)->asic->resume((rdev))
1197#define radeon_suspend(rdev) (rdev)->asic->suspend((rdev))
771fe6b9 1198#define radeon_cs_parse(p) rdev->asic->cs_parse((p))
28d52043 1199#define radeon_vga_set_state(rdev, state) (rdev)->asic->vga_set_state((rdev), (state))
225758d8 1200#define radeon_gpu_is_lockup(rdev) (rdev)->asic->gpu_is_lockup((rdev))
a2d07b74 1201#define radeon_asic_reset(rdev) (rdev)->asic->asic_reset((rdev))
771fe6b9
JG
1202#define radeon_gart_tlb_flush(rdev) (rdev)->asic->gart_tlb_flush((rdev))
1203#define radeon_gart_set_page(rdev, i, p) (rdev)->asic->gart_set_page((rdev), (i), (p))
3ce0a23d 1204#define radeon_cp_commit(rdev) (rdev)->asic->cp_commit((rdev))
771fe6b9 1205#define radeon_ring_start(rdev) (rdev)->asic->ring_start((rdev))
3ce0a23d
JG
1206#define radeon_ring_test(rdev) (rdev)->asic->ring_test((rdev))
1207#define radeon_ring_ib_execute(rdev, ib) (rdev)->asic->ring_ib_execute((rdev), (ib))
771fe6b9
JG
1208#define radeon_irq_set(rdev) (rdev)->asic->irq_set((rdev))
1209#define radeon_irq_process(rdev) (rdev)->asic->irq_process((rdev))
7ed220d7 1210#define radeon_get_vblank_counter(rdev, crtc) (rdev)->asic->get_vblank_counter((rdev), (crtc))
771fe6b9
JG
1211#define radeon_fence_ring_emit(rdev, fence) (rdev)->asic->fence_ring_emit((rdev), (fence))
1212#define radeon_copy_blit(rdev, s, d, np, f) (rdev)->asic->copy_blit((rdev), (s), (d), (np), (f))
1213#define radeon_copy_dma(rdev, s, d, np, f) (rdev)->asic->copy_dma((rdev), (s), (d), (np), (f))
1214#define radeon_copy(rdev, s, d, np, f) (rdev)->asic->copy((rdev), (s), (d), (np), (f))
7433874e 1215#define radeon_get_engine_clock(rdev) (rdev)->asic->get_engine_clock((rdev))
771fe6b9 1216#define radeon_set_engine_clock(rdev, e) (rdev)->asic->set_engine_clock((rdev), (e))
7433874e 1217#define radeon_get_memory_clock(rdev) (rdev)->asic->get_memory_clock((rdev))
93e7de7b 1218#define radeon_set_memory_clock(rdev, e) (rdev)->asic->set_memory_clock((rdev), (e))
c836a412 1219#define radeon_get_pcie_lanes(rdev) (rdev)->asic->get_pcie_lanes((rdev))
771fe6b9
JG
1220#define radeon_set_pcie_lanes(rdev, l) (rdev)->asic->set_pcie_lanes((rdev), (l))
1221#define radeon_set_clock_gating(rdev, e) (rdev)->asic->set_clock_gating((rdev), (e))
e024e110
DA
1222#define radeon_set_surface_reg(rdev, r, f, p, o, s) ((rdev)->asic->set_surface_reg((rdev), (r), (f), (p), (o), (s)))
1223#define radeon_clear_surface_reg(rdev, r) ((rdev)->asic->clear_surface_reg((rdev), (r)))
c93bb85b 1224#define radeon_bandwidth_update(rdev) (rdev)->asic->bandwidth_update((rdev))
429770b3
AD
1225#define radeon_hpd_init(rdev) (rdev)->asic->hpd_init((rdev))
1226#define radeon_hpd_fini(rdev) (rdev)->asic->hpd_fini((rdev))
1227#define radeon_hpd_sense(rdev, hpd) (rdev)->asic->hpd_sense((rdev), (hpd))
1228#define radeon_hpd_set_polarity(rdev, hpd) (rdev)->asic->hpd_set_polarity((rdev), (hpd))
def9ba9c 1229#define radeon_gui_idle(rdev) (rdev)->asic->gui_idle((rdev))
a48b9b4e 1230#define radeon_get_power_state(rdev, a) (rdev)->asic->get_power_state((rdev), (a))
a424816f
AD
1231#define radeon_set_power_state(rdev, s) (rdev)->asic->set_power_state((rdev), (s))
1232#define radeon_pm_misc(rdev) (rdev)->asic->pm_misc((rdev))
1233#define radeon_pm_prepare(rdev) (rdev)->asic->pm_prepare((rdev))
1234#define radeon_pm_finish(rdev) (rdev)->asic->pm_finish((rdev))
771fe6b9 1235
6cf8a3f5 1236/* Common functions */
700a0cc0 1237/* AGP */
90aca4d2 1238extern int radeon_gpu_reset(struct radeon_device *rdev);
700a0cc0 1239extern void radeon_agp_disable(struct radeon_device *rdev);
4aac0473 1240extern int radeon_gart_table_vram_pin(struct radeon_device *rdev);
82568565 1241extern void radeon_gart_restore(struct radeon_device *rdev);
21f9a437
JG
1242extern int radeon_modeset_init(struct radeon_device *rdev);
1243extern void radeon_modeset_fini(struct radeon_device *rdev);
9f022ddf 1244extern bool radeon_card_posted(struct radeon_device *rdev);
f47299c5 1245extern void radeon_update_bandwidth_info(struct radeon_device *rdev);
f46c0120 1246extern void radeon_update_display_priority(struct radeon_device *rdev);
72542d77 1247extern bool radeon_boot_test_post_card(struct radeon_device *rdev);
21f9a437
JG
1248extern int radeon_clocks_init(struct radeon_device *rdev);
1249extern void radeon_clocks_fini(struct radeon_device *rdev);
1250extern void radeon_scratch_init(struct radeon_device *rdev);
1251extern void radeon_surface_init(struct radeon_device *rdev);
1252extern int radeon_cs_parser_init(struct radeon_cs_parser *p, void *data);
ca6ffc64 1253extern void radeon_legacy_set_clock_gating(struct radeon_device *rdev, int enable);
d39c3b89 1254extern void radeon_atom_set_clock_gating(struct radeon_device *rdev, int enable);
312ea8da 1255extern void radeon_ttm_placement_from_domain(struct radeon_bo *rbo, u32 domain);
d03d8589 1256extern bool radeon_ttm_bo_is_radeon_bo(struct ttm_buffer_object *bo);
d594e46a
JG
1257extern void radeon_vram_location(struct radeon_device *rdev, struct radeon_mc *mc, u64 base);
1258extern void radeon_gtt_location(struct radeon_device *rdev, struct radeon_mc *mc);
6a9ee8af
DA
1259extern int radeon_resume_kms(struct drm_device *dev);
1260extern int radeon_suspend_kms(struct drm_device *dev, pm_message_t state);
6cf8a3f5 1261
a18d7ea1 1262/* r100,rv100,rs100,rv200,rs200,r200,rv250,rs300,rv280 */
225758d8
JG
1263extern void r100_gpu_lockup_update(struct r100_gpu_lockup *lockup, struct radeon_cp *cp);
1264extern bool r100_gpu_cp_is_lockup(struct radeon_device *rdev, struct r100_gpu_lockup *lockup, struct radeon_cp *cp);
9f022ddf 1265
d4550907
JG
1266/* rv200,rv250,rv280 */
1267extern void r200_set_safe_registers(struct radeon_device *rdev);
9f022ddf
JG
1268
1269/* r300,r350,rv350,rv370,rv380 */
1270extern void r300_set_reg_safe(struct radeon_device *rdev);
1271extern void r300_mc_program(struct radeon_device *rdev);
d594e46a 1272extern void r300_mc_init(struct radeon_device *rdev);
ca6ffc64
JG
1273extern void r300_clock_startup(struct radeon_device *rdev);
1274extern int r300_mc_wait_for_idle(struct radeon_device *rdev);
4aac0473
JG
1275extern int rv370_pcie_gart_init(struct radeon_device *rdev);
1276extern void rv370_pcie_gart_fini(struct radeon_device *rdev);
1277extern int rv370_pcie_gart_enable(struct radeon_device *rdev);
9f022ddf 1278extern void rv370_pcie_gart_disable(struct radeon_device *rdev);
a18d7ea1 1279
905b6822 1280/* r420,r423,rv410 */
21f9a437
JG
1281extern u32 r420_mc_rreg(struct radeon_device *rdev, u32 reg);
1282extern void r420_mc_wreg(struct radeon_device *rdev, u32 reg, u32 v);
9f022ddf 1283extern int r420_debugfs_pipes_info_init(struct radeon_device *rdev);
d39c3b89 1284extern void r420_pipes_init(struct radeon_device *rdev);
905b6822 1285
21f9a437 1286/* rv515 */
d39c3b89
JG
1287struct rv515_mc_save {
1288 u32 d1vga_control;
1289 u32 d2vga_control;
1290 u32 vga_render_control;
1291 u32 vga_hdp_control;
1292 u32 d1crtc_control;
1293 u32 d2crtc_control;
1294};
21f9a437 1295extern void rv515_bandwidth_avivo_update(struct radeon_device *rdev);
d39c3b89
JG
1296extern void rv515_vga_render_disable(struct radeon_device *rdev);
1297extern void rv515_set_safe_registers(struct radeon_device *rdev);
f0ed1f65
JG
1298extern void rv515_mc_stop(struct radeon_device *rdev, struct rv515_mc_save *save);
1299extern void rv515_mc_resume(struct radeon_device *rdev, struct rv515_mc_save *save);
1300extern void rv515_clock_startup(struct radeon_device *rdev);
1301extern void rv515_debugfs(struct radeon_device *rdev);
1302extern int rv515_suspend(struct radeon_device *rdev);
21f9a437 1303
3bc68535
JG
1304/* rs400 */
1305extern int rs400_gart_init(struct radeon_device *rdev);
1306extern int rs400_gart_enable(struct radeon_device *rdev);
1307extern void rs400_gart_adjust_size(struct radeon_device *rdev);
1308extern void rs400_gart_disable(struct radeon_device *rdev);
1309extern void rs400_gart_fini(struct radeon_device *rdev);
1310
1311/* rs600 */
1312extern void rs600_set_safe_registers(struct radeon_device *rdev);
ac447df4
JG
1313extern int rs600_irq_set(struct radeon_device *rdev);
1314extern void rs600_irq_disable(struct radeon_device *rdev);
3bc68535 1315
21f9a437
JG
1316/* rs690, rs740 */
1317extern void rs690_line_buffer_adjust(struct radeon_device *rdev,
1318 struct drm_display_mode *mode1,
1319 struct drm_display_mode *mode2);
1320
1321/* r600, rv610, rv630, rv620, rv635, rv670, rs780, rs880 */
d594e46a 1322extern void r600_vram_gtt_location(struct radeon_device *rdev, struct radeon_mc *mc);
21f9a437
JG
1323extern bool r600_card_posted(struct radeon_device *rdev);
1324extern void r600_cp_stop(struct radeon_device *rdev);
fe251e2f 1325extern int r600_cp_start(struct radeon_device *rdev);
21f9a437
JG
1326extern void r600_ring_init(struct radeon_device *rdev, unsigned ring_size);
1327extern int r600_cp_resume(struct radeon_device *rdev);
655efd3d 1328extern void r600_cp_fini(struct radeon_device *rdev);
21f9a437 1329extern int r600_count_pipe_bits(uint32_t val);
21f9a437 1330extern int r600_mc_wait_for_idle(struct radeon_device *rdev);
4aac0473 1331extern int r600_pcie_gart_init(struct radeon_device *rdev);
21f9a437
JG
1332extern void r600_pcie_gart_tlb_flush(struct radeon_device *rdev);
1333extern int r600_ib_test(struct radeon_device *rdev);
1334extern int r600_ring_test(struct radeon_device *rdev);
21f9a437 1335extern void r600_wb_fini(struct radeon_device *rdev);
81cc35bf
JG
1336extern int r600_wb_enable(struct radeon_device *rdev);
1337extern void r600_wb_disable(struct radeon_device *rdev);
21f9a437
JG
1338extern void r600_scratch_init(struct radeon_device *rdev);
1339extern int r600_blit_init(struct radeon_device *rdev);
1340extern void r600_blit_fini(struct radeon_device *rdev);
d8f60cfc 1341extern int r600_init_microcode(struct radeon_device *rdev);
a2d07b74 1342extern int r600_asic_reset(struct radeon_device *rdev);
d8f60cfc
AD
1343/* r600 irq */
1344extern int r600_irq_init(struct radeon_device *rdev);
1345extern void r600_irq_fini(struct radeon_device *rdev);
1346extern void r600_ih_ring_init(struct radeon_device *rdev, unsigned ring_size);
1347extern int r600_irq_set(struct radeon_device *rdev);
0c45249f 1348extern void r600_irq_suspend(struct radeon_device *rdev);
45f9a39b
AD
1349extern void r600_disable_interrupts(struct radeon_device *rdev);
1350extern void r600_rlc_stop(struct radeon_device *rdev);
0c45249f 1351/* r600 audio */
dafc3bd5
CK
1352extern int r600_audio_init(struct radeon_device *rdev);
1353extern int r600_audio_tmds_index(struct drm_encoder *encoder);
1354extern void r600_audio_set_clock(struct drm_encoder *encoder, int clock);
58bd0863
CK
1355extern int r600_audio_channels(struct radeon_device *rdev);
1356extern int r600_audio_bits_per_sample(struct radeon_device *rdev);
1357extern int r600_audio_rate(struct radeon_device *rdev);
1358extern uint8_t r600_audio_status_bits(struct radeon_device *rdev);
1359extern uint8_t r600_audio_category_code(struct radeon_device *rdev);
f2594933 1360extern void r600_audio_schedule_polling(struct radeon_device *rdev);
58bd0863
CK
1361extern void r600_audio_enable_polling(struct drm_encoder *encoder);
1362extern void r600_audio_disable_polling(struct drm_encoder *encoder);
dafc3bd5
CK
1363extern void r600_audio_fini(struct radeon_device *rdev);
1364extern void r600_hdmi_init(struct drm_encoder *encoder);
2cd6218c
RM
1365extern void r600_hdmi_enable(struct drm_encoder *encoder);
1366extern void r600_hdmi_disable(struct drm_encoder *encoder);
dafc3bd5
CK
1367extern void r600_hdmi_setmode(struct drm_encoder *encoder, struct drm_display_mode *mode);
1368extern int r600_hdmi_buffer_status_changed(struct drm_encoder *encoder);
58bd0863 1369extern void r600_hdmi_update_audio_settings(struct drm_encoder *encoder);
dafc3bd5 1370
fe251e2f
AD
1371extern void r700_cp_stop(struct radeon_device *rdev);
1372extern void r700_cp_fini(struct radeon_device *rdev);
0ca2ab52
AD
1373extern void evergreen_disable_interrupt_state(struct radeon_device *rdev);
1374extern int evergreen_irq_set(struct radeon_device *rdev);
fe251e2f 1375
bcc1c2a1
AD
1376/* evergreen */
1377struct evergreen_mc_save {
1378 u32 vga_control[6];
1379 u32 vga_render_control;
1380 u32 vga_hdp_control;
1381 u32 crtc_control[6];
1382};
1383
4c788679
JG
1384#include "radeon_object.h"
1385
771fe6b9 1386#endif