]> git.proxmox.com Git - mirror_ubuntu-bionic-kernel.git/blame - drivers/gpu/drm/radeon/radeon.h
drm/radeon: move IB pool to 1MB offset
[mirror_ubuntu-bionic-kernel.git] / drivers / gpu / drm / radeon / radeon.h
CommitLineData
771fe6b9
JG
1/*
2 * Copyright 2008 Advanced Micro Devices, Inc.
3 * Copyright 2008 Red Hat Inc.
4 * Copyright 2009 Jerome Glisse.
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
20 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
22 * OTHER DEALINGS IN THE SOFTWARE.
23 *
24 * Authors: Dave Airlie
25 * Alex Deucher
26 * Jerome Glisse
27 */
28#ifndef __RADEON_H__
29#define __RADEON_H__
30
771fe6b9
JG
31/* TODO: Here are things that needs to be done :
32 * - surface allocator & initializer : (bit like scratch reg) should
33 * initialize HDP_ stuff on RS600, R600, R700 hw, well anythings
34 * related to surface
35 * - WB : write back stuff (do it bit like scratch reg things)
36 * - Vblank : look at Jesse's rework and what we should do
37 * - r600/r700: gart & cp
38 * - cs : clean cs ioctl use bitmap & things like that.
39 * - power management stuff
40 * - Barrier in gart code
41 * - Unmappabled vram ?
42 * - TESTING, TESTING, TESTING
43 */
44
d39c3b89
JG
45/* Initialization path:
46 * We expect that acceleration initialization might fail for various
47 * reasons even thought we work hard to make it works on most
48 * configurations. In order to still have a working userspace in such
49 * situation the init path must succeed up to the memory controller
50 * initialization point. Failure before this point are considered as
51 * fatal error. Here is the init callchain :
52 * radeon_device_init perform common structure, mutex initialization
53 * asic_init setup the GPU memory layout and perform all
54 * one time initialization (failure in this
55 * function are considered fatal)
56 * asic_startup setup the GPU acceleration, in order to
57 * follow guideline the first thing this
58 * function should do is setting the GPU
59 * memory controller (only MC setup failure
60 * are considered as fatal)
61 */
62
60063497 63#include <linux/atomic.h>
771fe6b9
JG
64#include <linux/wait.h>
65#include <linux/list.h>
66#include <linux/kref.h>
67
4c788679
JG
68#include <ttm/ttm_bo_api.h>
69#include <ttm/ttm_bo_driver.h>
70#include <ttm/ttm_placement.h>
71#include <ttm/ttm_module.h>
147666fb 72#include <ttm/ttm_execbuf_util.h>
4c788679 73
c2142715 74#include "radeon_family.h"
771fe6b9
JG
75#include "radeon_mode.h"
76#include "radeon_reg.h"
771fe6b9
JG
77
78/*
79 * Modules parameters.
80 */
81extern int radeon_no_wb;
82extern int radeon_modeset;
83extern int radeon_dynclks;
84extern int radeon_r4xx_atom;
85extern int radeon_agpmode;
86extern int radeon_vram_limit;
87extern int radeon_gart_size;
88extern int radeon_benchmarking;
ecc0b326 89extern int radeon_testing;
771fe6b9 90extern int radeon_connector_table;
4ce001ab 91extern int radeon_tv;
dafc3bd5 92extern int radeon_audio;
f46c0120 93extern int radeon_disp_priority;
e2b0a8e1 94extern int radeon_hw_i2c;
d42dd579 95extern int radeon_pcie_gen2;
a18cee15 96extern int radeon_msi;
3368ff0c 97extern int radeon_lockup_timeout;
771fe6b9
JG
98
99/*
100 * Copy from radeon_drv.h so we don't have to include both and have conflicting
101 * symbol;
102 */
bb635567
JG
103#define RADEON_MAX_USEC_TIMEOUT 100000 /* 100 ms */
104#define RADEON_FENCE_JIFFIES_TIMEOUT (HZ / 2)
e821767b 105/* RADEON_IB_POOL_SIZE must be a power of 2 */
bb635567
JG
106#define RADEON_IB_POOL_SIZE 16
107#define RADEON_DEBUGFS_MAX_COMPONENTS 32
108#define RADEONFB_CONN_LIMIT 4
109#define RADEON_BIOS_NUM_SCRATCH 8
771fe6b9 110
1b37078b 111/* max number of rings */
bb635567
JG
112#define RADEON_NUM_RINGS 3
113
114/* fence seq are set to this number when signaled */
115#define RADEON_FENCE_SIGNALED_SEQ 0LL
1b37078b
AD
116
117/* internal ring indices */
118/* r1xx+ has gfx CP ring */
bb635567 119#define RADEON_RING_TYPE_GFX_INDEX 0
1b37078b
AD
120
121/* cayman has 2 compute CP rings */
bb635567
JG
122#define CAYMAN_RING_TYPE_CP1_INDEX 1
123#define CAYMAN_RING_TYPE_CP2_INDEX 2
1b37078b 124
721604a1 125/* hardcode those limit for now */
ca19f21e 126#define RADEON_VA_IB_OFFSET (1 << 20)
bb635567
JG
127#define RADEON_VA_RESERVED_SIZE (8 << 20)
128#define RADEON_IB_VM_MAX_SIZE (64 << 10)
721604a1 129
771fe6b9
JG
130/*
131 * Errata workarounds.
132 */
133enum radeon_pll_errata {
134 CHIP_ERRATA_R300_CG = 0x00000001,
135 CHIP_ERRATA_PLL_DUMMYREADS = 0x00000002,
136 CHIP_ERRATA_PLL_DELAY = 0x00000004
137};
138
139
140struct radeon_device;
141
142
143/*
144 * BIOS.
145 */
146bool radeon_get_bios(struct radeon_device *rdev);
147
148/*
3ce0a23d 149 * Dummy page
771fe6b9 150 */
3ce0a23d
JG
151struct radeon_dummy_page {
152 struct page *page;
153 dma_addr_t addr;
154};
155int radeon_dummy_page_init(struct radeon_device *rdev);
156void radeon_dummy_page_fini(struct radeon_device *rdev);
157
771fe6b9 158
3ce0a23d
JG
159/*
160 * Clocks
161 */
771fe6b9
JG
162struct radeon_clock {
163 struct radeon_pll p1pll;
164 struct radeon_pll p2pll;
bcc1c2a1 165 struct radeon_pll dcpll;
771fe6b9
JG
166 struct radeon_pll spll;
167 struct radeon_pll mpll;
168 /* 10 Khz units */
169 uint32_t default_mclk;
170 uint32_t default_sclk;
bcc1c2a1
AD
171 uint32_t default_dispclk;
172 uint32_t dp_extclk;
b20f9bef 173 uint32_t max_pixel_clock;
771fe6b9
JG
174};
175
7433874e
RM
176/*
177 * Power management
178 */
179int radeon_pm_init(struct radeon_device *rdev);
29fb52ca 180void radeon_pm_fini(struct radeon_device *rdev);
c913e23a 181void radeon_pm_compute_clocks(struct radeon_device *rdev);
ce8f5370
AD
182void radeon_pm_suspend(struct radeon_device *rdev);
183void radeon_pm_resume(struct radeon_device *rdev);
56278a8e
AD
184void radeon_combios_get_power_modes(struct radeon_device *rdev);
185void radeon_atombios_get_power_modes(struct radeon_device *rdev);
8a83ec5e 186void radeon_atom_set_voltage(struct radeon_device *rdev, u16 voltage_level, u8 voltage_type);
f892034a 187void rs690_pm_info(struct radeon_device *rdev);
20d391d7
AD
188extern int rv6xx_get_temp(struct radeon_device *rdev);
189extern int rv770_get_temp(struct radeon_device *rdev);
190extern int evergreen_get_temp(struct radeon_device *rdev);
191extern int sumo_get_temp(struct radeon_device *rdev);
1bd47d2e 192extern int si_get_temp(struct radeon_device *rdev);
285484e2
JG
193extern void evergreen_tiling_fields(unsigned tiling_flags, unsigned *bankw,
194 unsigned *bankh, unsigned *mtaspect,
195 unsigned *tile_split);
3ce0a23d 196
771fe6b9
JG
197/*
198 * Fences.
199 */
200struct radeon_fence_driver {
201 uint32_t scratch_reg;
30eb77f4
JG
202 uint64_t gpu_addr;
203 volatile uint32_t *cpu_addr;
68e250b7
CK
204 /* sync_seq is protected by ring emission lock */
205 uint64_t sync_seq[RADEON_NUM_RINGS];
bb635567 206 atomic64_t last_seq;
36abacae 207 unsigned long last_activity;
0a0c7596 208 bool initialized;
771fe6b9
JG
209};
210
211struct radeon_fence {
212 struct radeon_device *rdev;
213 struct kref kref;
771fe6b9 214 /* protected by radeon_fence.lock */
bb635567 215 uint64_t seq;
7465280c 216 /* RB, DMA, etc. */
bb635567 217 unsigned ring;
771fe6b9
JG
218};
219
30eb77f4
JG
220int radeon_fence_driver_start_ring(struct radeon_device *rdev, int ring);
221int radeon_fence_driver_init(struct radeon_device *rdev);
771fe6b9 222void radeon_fence_driver_fini(struct radeon_device *rdev);
876dc9f3 223int radeon_fence_emit(struct radeon_device *rdev, struct radeon_fence **fence, int ring);
7465280c 224void radeon_fence_process(struct radeon_device *rdev, int ring);
771fe6b9
JG
225bool radeon_fence_signaled(struct radeon_fence *fence);
226int radeon_fence_wait(struct radeon_fence *fence, bool interruptible);
8a47cc9e 227int radeon_fence_wait_next_locked(struct radeon_device *rdev, int ring);
7ecc45e3 228void radeon_fence_wait_empty_locked(struct radeon_device *rdev, int ring);
0085c950
JG
229int radeon_fence_wait_any(struct radeon_device *rdev,
230 struct radeon_fence **fences,
231 bool intr);
771fe6b9
JG
232struct radeon_fence *radeon_fence_ref(struct radeon_fence *fence);
233void radeon_fence_unref(struct radeon_fence **fence);
3b7a2b24 234unsigned radeon_fence_count_emitted(struct radeon_device *rdev, int ring);
68e250b7
CK
235bool radeon_fence_need_sync(struct radeon_fence *fence, int ring);
236void radeon_fence_note_sync(struct radeon_fence *fence, int ring);
237static inline struct radeon_fence *radeon_fence_later(struct radeon_fence *a,
238 struct radeon_fence *b)
239{
240 if (!a) {
241 return b;
242 }
243
244 if (!b) {
245 return a;
246 }
247
248 BUG_ON(a->ring != b->ring);
249
250 if (a->seq > b->seq) {
251 return a;
252 } else {
253 return b;
254 }
255}
771fe6b9 256
ee60e29f
CK
257static inline bool radeon_fence_is_earlier(struct radeon_fence *a,
258 struct radeon_fence *b)
259{
260 if (!a) {
261 return false;
262 }
263
264 if (!b) {
265 return true;
266 }
267
268 BUG_ON(a->ring != b->ring);
269
270 return a->seq < b->seq;
271}
272
e024e110
DA
273/*
274 * Tiling registers
275 */
276struct radeon_surface_reg {
4c788679 277 struct radeon_bo *bo;
e024e110
DA
278};
279
280#define RADEON_GEM_MAX_SURFACES 8
771fe6b9
JG
281
282/*
4c788679 283 * TTM.
771fe6b9 284 */
4c788679
JG
285struct radeon_mman {
286 struct ttm_bo_global_ref bo_global_ref;
ba4420c2 287 struct drm_global_reference mem_global_ref;
4c788679 288 struct ttm_bo_device bdev;
0a0c7596
JG
289 bool mem_global_referenced;
290 bool initialized;
4c788679
JG
291};
292
721604a1
JG
293/* bo virtual address in a specific vm */
294struct radeon_bo_va {
295 /* bo list is protected by bo being reserved */
296 struct list_head bo_list;
297 /* vm list is protected by vm mutex */
298 struct list_head vm_list;
299 /* constant after initialization */
300 struct radeon_vm *vm;
301 struct radeon_bo *bo;
302 uint64_t soffset;
303 uint64_t eoffset;
304 uint32_t flags;
305 bool valid;
306};
307
4c788679
JG
308struct radeon_bo {
309 /* Protected by gem.mutex */
310 struct list_head list;
311 /* Protected by tbo.reserved */
312ea8da
JG
312 u32 placements[3];
313 struct ttm_placement placement;
4c788679
JG
314 struct ttm_buffer_object tbo;
315 struct ttm_bo_kmap_obj kmap;
316 unsigned pin_count;
317 void *kptr;
318 u32 tiling_flags;
319 u32 pitch;
320 int surface_reg;
721604a1
JG
321 /* list of all virtual address to which this bo
322 * is associated to
323 */
324 struct list_head va;
4c788679
JG
325 /* Constant after initialization */
326 struct radeon_device *rdev;
441921d5 327 struct drm_gem_object gem_base;
63bc620b
DA
328
329 struct ttm_bo_kmap_obj dma_buf_vmap;
330 int vmapping_count;
4c788679 331};
7e4d15d9 332#define gem_to_radeon_bo(gobj) container_of((gobj), struct radeon_bo, gem_base)
771fe6b9 333
4c788679 334struct radeon_bo_list {
147666fb 335 struct ttm_validate_buffer tv;
4c788679 336 struct radeon_bo *bo;
771fe6b9
JG
337 uint64_t gpu_offset;
338 unsigned rdomain;
339 unsigned wdomain;
4c788679 340 u32 tiling_flags;
771fe6b9
JG
341};
342
b15ba512
JG
343/* sub-allocation manager, it has to be protected by another lock.
344 * By conception this is an helper for other part of the driver
345 * like the indirect buffer or semaphore, which both have their
346 * locking.
347 *
348 * Principe is simple, we keep a list of sub allocation in offset
349 * order (first entry has offset == 0, last entry has the highest
350 * offset).
351 *
352 * When allocating new object we first check if there is room at
353 * the end total_size - (last_object_offset + last_object_size) >=
354 * alloc_size. If so we allocate new object there.
355 *
356 * When there is not enough room at the end, we start waiting for
357 * each sub object until we reach object_offset+object_size >=
358 * alloc_size, this object then become the sub object we return.
359 *
360 * Alignment can't be bigger than page size.
361 *
362 * Hole are not considered for allocation to keep things simple.
363 * Assumption is that there won't be hole (all object on same
364 * alignment).
365 */
366struct radeon_sa_manager {
bfb38d35 367 wait_queue_head_t wq;
b15ba512 368 struct radeon_bo *bo;
c3b7fe8b
CK
369 struct list_head *hole;
370 struct list_head flist[RADEON_NUM_RINGS];
371 struct list_head olist;
b15ba512
JG
372 unsigned size;
373 uint64_t gpu_addr;
374 void *cpu_ptr;
375 uint32_t domain;
376};
377
378struct radeon_sa_bo;
379
380/* sub-allocation buffer */
381struct radeon_sa_bo {
c3b7fe8b
CK
382 struct list_head olist;
383 struct list_head flist;
b15ba512 384 struct radeon_sa_manager *manager;
e6661a96
CK
385 unsigned soffset;
386 unsigned eoffset;
557017a0 387 struct radeon_fence *fence;
b15ba512
JG
388};
389
771fe6b9
JG
390/*
391 * GEM objects.
392 */
393struct radeon_gem {
4c788679 394 struct mutex mutex;
771fe6b9
JG
395 struct list_head objects;
396};
397
398int radeon_gem_init(struct radeon_device *rdev);
399void radeon_gem_fini(struct radeon_device *rdev);
400int radeon_gem_object_create(struct radeon_device *rdev, int size,
4c788679
JG
401 int alignment, int initial_domain,
402 bool discardable, bool kernel,
403 struct drm_gem_object **obj);
771fe6b9 404
ff72145b
DA
405int radeon_mode_dumb_create(struct drm_file *file_priv,
406 struct drm_device *dev,
407 struct drm_mode_create_dumb *args);
408int radeon_mode_dumb_mmap(struct drm_file *filp,
409 struct drm_device *dev,
410 uint32_t handle, uint64_t *offset_p);
411int radeon_mode_dumb_destroy(struct drm_file *file_priv,
412 struct drm_device *dev,
413 uint32_t handle);
771fe6b9 414
c1341e52
JG
415/*
416 * Semaphores.
417 */
c1341e52
JG
418/* everything here is constant */
419struct radeon_semaphore {
a8c05940
JG
420 struct radeon_sa_bo *sa_bo;
421 signed waiters;
c1341e52 422 uint64_t gpu_addr;
c1341e52
JG
423};
424
c1341e52
JG
425int radeon_semaphore_create(struct radeon_device *rdev,
426 struct radeon_semaphore **semaphore);
427void radeon_semaphore_emit_signal(struct radeon_device *rdev, int ring,
428 struct radeon_semaphore *semaphore);
429void radeon_semaphore_emit_wait(struct radeon_device *rdev, int ring,
430 struct radeon_semaphore *semaphore);
8f676c4c
CK
431int radeon_semaphore_sync_rings(struct radeon_device *rdev,
432 struct radeon_semaphore *semaphore,
220907d9 433 int signaler, int waiter);
c1341e52 434void radeon_semaphore_free(struct radeon_device *rdev,
220907d9 435 struct radeon_semaphore **semaphore,
a8c05940 436 struct radeon_fence *fence);
c1341e52 437
771fe6b9
JG
438/*
439 * GART structures, functions & helpers
440 */
441struct radeon_mc;
442
a77f1718 443#define RADEON_GPU_PAGE_SIZE 4096
d594e46a 444#define RADEON_GPU_PAGE_MASK (RADEON_GPU_PAGE_SIZE - 1)
003cefe0 445#define RADEON_GPU_PAGE_SHIFT 12
721604a1 446#define RADEON_GPU_PAGE_ALIGN(a) (((a) + RADEON_GPU_PAGE_MASK) & ~RADEON_GPU_PAGE_MASK)
a77f1718 447
771fe6b9
JG
448struct radeon_gart {
449 dma_addr_t table_addr;
c9a1be96
JG
450 struct radeon_bo *robj;
451 void *ptr;
771fe6b9
JG
452 unsigned num_gpu_pages;
453 unsigned num_cpu_pages;
454 unsigned table_size;
771fe6b9
JG
455 struct page **pages;
456 dma_addr_t *pages_addr;
457 bool ready;
458};
459
460int radeon_gart_table_ram_alloc(struct radeon_device *rdev);
461void radeon_gart_table_ram_free(struct radeon_device *rdev);
462int radeon_gart_table_vram_alloc(struct radeon_device *rdev);
463void radeon_gart_table_vram_free(struct radeon_device *rdev);
c9a1be96
JG
464int radeon_gart_table_vram_pin(struct radeon_device *rdev);
465void radeon_gart_table_vram_unpin(struct radeon_device *rdev);
771fe6b9
JG
466int radeon_gart_init(struct radeon_device *rdev);
467void radeon_gart_fini(struct radeon_device *rdev);
468void radeon_gart_unbind(struct radeon_device *rdev, unsigned offset,
469 int pages);
470int radeon_gart_bind(struct radeon_device *rdev, unsigned offset,
c39d3516
KRW
471 int pages, struct page **pagelist,
472 dma_addr_t *dma_addr);
c9a1be96 473void radeon_gart_restore(struct radeon_device *rdev);
771fe6b9
JG
474
475
476/*
477 * GPU MC structures, functions & helpers
478 */
479struct radeon_mc {
480 resource_size_t aper_size;
481 resource_size_t aper_base;
482 resource_size_t agp_base;
7a50f01a
DA
483 /* for some chips with <= 32MB we need to lie
484 * about vram size near mc fb location */
3ce0a23d 485 u64 mc_vram_size;
d594e46a 486 u64 visible_vram_size;
3ce0a23d
JG
487 u64 gtt_size;
488 u64 gtt_start;
489 u64 gtt_end;
3ce0a23d
JG
490 u64 vram_start;
491 u64 vram_end;
771fe6b9 492 unsigned vram_width;
3ce0a23d 493 u64 real_vram_size;
771fe6b9
JG
494 int vram_mtrr;
495 bool vram_is_ddr;
d594e46a 496 bool igp_sideport_enabled;
8d369bb1 497 u64 gtt_base_align;
771fe6b9
JG
498};
499
06b6476d
AD
500bool radeon_combios_sideport_present(struct radeon_device *rdev);
501bool radeon_atombios_sideport_present(struct radeon_device *rdev);
771fe6b9
JG
502
503/*
504 * GPU scratch registers structures, functions & helpers
505 */
506struct radeon_scratch {
507 unsigned num_reg;
724c80e1 508 uint32_t reg_base;
771fe6b9
JG
509 bool free[32];
510 uint32_t reg[32];
511};
512
513int radeon_scratch_get(struct radeon_device *rdev, uint32_t *reg);
514void radeon_scratch_free(struct radeon_device *rdev, uint32_t reg);
515
516
517/*
518 * IRQS.
519 */
6f34be50
AD
520
521struct radeon_unpin_work {
522 struct work_struct work;
523 struct radeon_device *rdev;
524 int crtc_id;
525 struct radeon_fence *fence;
526 struct drm_pending_vblank_event *event;
527 struct radeon_bo *old_rbo;
528 u64 new_crtc_base;
529};
530
531struct r500_irq_stat_regs {
532 u32 disp_int;
f122c610 533 u32 hdmi0_status;
6f34be50
AD
534};
535
536struct r600_irq_stat_regs {
537 u32 disp_int;
538 u32 disp_int_cont;
539 u32 disp_int_cont2;
540 u32 d1grph_int;
541 u32 d2grph_int;
f122c610
AD
542 u32 hdmi0_status;
543 u32 hdmi1_status;
6f34be50
AD
544};
545
546struct evergreen_irq_stat_regs {
547 u32 disp_int;
548 u32 disp_int_cont;
549 u32 disp_int_cont2;
550 u32 disp_int_cont3;
551 u32 disp_int_cont4;
552 u32 disp_int_cont5;
553 u32 d1grph_int;
554 u32 d2grph_int;
555 u32 d3grph_int;
556 u32 d4grph_int;
557 u32 d5grph_int;
558 u32 d6grph_int;
f122c610
AD
559 u32 afmt_status1;
560 u32 afmt_status2;
561 u32 afmt_status3;
562 u32 afmt_status4;
563 u32 afmt_status5;
564 u32 afmt_status6;
6f34be50
AD
565};
566
567union radeon_irq_stat_regs {
568 struct r500_irq_stat_regs r500;
569 struct r600_irq_stat_regs r600;
570 struct evergreen_irq_stat_regs evergreen;
571};
572
54bd5206
IH
573#define RADEON_MAX_HPD_PINS 6
574#define RADEON_MAX_CRTCS 6
f122c610 575#define RADEON_MAX_AFMT_BLOCKS 6
54bd5206 576
771fe6b9 577struct radeon_irq {
fb98257a
CK
578 bool installed;
579 spinlock_t lock;
736fc37f 580 atomic_t ring_int[RADEON_NUM_RINGS];
fb98257a 581 bool crtc_vblank_int[RADEON_MAX_CRTCS];
736fc37f 582 atomic_t pflip[RADEON_MAX_CRTCS];
fb98257a
CK
583 wait_queue_head_t vblank_queue;
584 bool hpd[RADEON_MAX_HPD_PINS];
fb98257a
CK
585 bool afmt[RADEON_MAX_AFMT_BLOCKS];
586 union radeon_irq_stat_regs stat_regs;
771fe6b9
JG
587};
588
589int radeon_irq_kms_init(struct radeon_device *rdev);
590void radeon_irq_kms_fini(struct radeon_device *rdev);
1b37078b
AD
591void radeon_irq_kms_sw_irq_get(struct radeon_device *rdev, int ring);
592void radeon_irq_kms_sw_irq_put(struct radeon_device *rdev, int ring);
6f34be50
AD
593void radeon_irq_kms_pflip_irq_get(struct radeon_device *rdev, int crtc);
594void radeon_irq_kms_pflip_irq_put(struct radeon_device *rdev, int crtc);
fb98257a
CK
595void radeon_irq_kms_enable_afmt(struct radeon_device *rdev, int block);
596void radeon_irq_kms_disable_afmt(struct radeon_device *rdev, int block);
597void radeon_irq_kms_enable_hpd(struct radeon_device *rdev, unsigned hpd_mask);
598void radeon_irq_kms_disable_hpd(struct radeon_device *rdev, unsigned hpd_mask);
771fe6b9
JG
599
600/*
e32eb50d 601 * CP & rings.
771fe6b9 602 */
7465280c 603
771fe6b9 604struct radeon_ib {
68470ae7
JG
605 struct radeon_sa_bo *sa_bo;
606 uint32_t length_dw;
607 uint64_t gpu_addr;
608 uint32_t *ptr;
876dc9f3 609 int ring;
68470ae7 610 struct radeon_fence *fence;
4bf3dd92 611 struct radeon_vm *vm;
68470ae7 612 bool is_const_ib;
220907d9 613 struct radeon_fence *sync_to[RADEON_NUM_RINGS];
68470ae7 614 struct radeon_semaphore *semaphore;
771fe6b9
JG
615};
616
e32eb50d 617struct radeon_ring {
4c788679 618 struct radeon_bo *ring_obj;
771fe6b9
JG
619 volatile uint32_t *ring;
620 unsigned rptr;
5596a9db
CK
621 unsigned rptr_offs;
622 unsigned rptr_reg;
45df6803 623 unsigned rptr_save_reg;
89d35807
AD
624 u64 next_rptr_gpu_addr;
625 volatile u32 *next_rptr_cpu_addr;
771fe6b9
JG
626 unsigned wptr;
627 unsigned wptr_old;
5596a9db 628 unsigned wptr_reg;
771fe6b9
JG
629 unsigned ring_size;
630 unsigned ring_free_dw;
631 int count_dw;
069211e5
CK
632 unsigned long last_activity;
633 unsigned last_rptr;
771fe6b9
JG
634 uint64_t gpu_addr;
635 uint32_t align_mask;
636 uint32_t ptr_mask;
771fe6b9 637 bool ready;
78c5560a
AD
638 u32 ptr_reg_shift;
639 u32 ptr_reg_mask;
640 u32 nop;
8b25ed34 641 u32 idx;
771fe6b9
JG
642};
643
721604a1
JG
644/*
645 * VM
646 */
ee60e29f
CK
647
648#define RADEON_NUM_VM 16
649
721604a1
JG
650struct radeon_vm {
651 struct list_head list;
652 struct list_head va;
ee60e29f 653 unsigned id;
721604a1
JG
654 unsigned last_pfn;
655 u64 pt_gpu_addr;
656 u64 *pt;
2e0d9910 657 struct radeon_sa_bo *sa_bo;
721604a1
JG
658 struct mutex mutex;
659 /* last fence for cs using this vm */
660 struct radeon_fence *fence;
9b40e5d8
CK
661 /* last flush or NULL if we still need to flush */
662 struct radeon_fence *last_flush;
721604a1
JG
663};
664
721604a1 665struct radeon_vm_manager {
36ff39c4 666 struct mutex lock;
721604a1 667 struct list_head lru_vm;
ee60e29f 668 struct radeon_fence *active[RADEON_NUM_VM];
721604a1
JG
669 struct radeon_sa_manager sa_manager;
670 uint32_t max_pfn;
721604a1
JG
671 /* number of VMIDs */
672 unsigned nvm;
673 /* vram base address for page table entry */
674 u64 vram_base_offset;
67e915e4
AD
675 /* is vm enabled? */
676 bool enabled;
721604a1
JG
677};
678
679/*
680 * file private structure
681 */
682struct radeon_fpriv {
683 struct radeon_vm vm;
684};
685
d8f60cfc
AD
686/*
687 * R6xx+ IH ring
688 */
689struct r600_ih {
4c788679 690 struct radeon_bo *ring_obj;
d8f60cfc
AD
691 volatile uint32_t *ring;
692 unsigned rptr;
d8f60cfc
AD
693 unsigned ring_size;
694 uint64_t gpu_addr;
d8f60cfc 695 uint32_t ptr_mask;
c20dc369 696 atomic_t lock;
d8f60cfc
AD
697 bool enabled;
698};
699
8eec9d6f
IH
700struct r600_blit_cp_primitives {
701 void (*set_render_target)(struct radeon_device *rdev, int format,
702 int w, int h, u64 gpu_addr);
703 void (*cp_set_surface_sync)(struct radeon_device *rdev,
704 u32 sync_type, u32 size,
705 u64 mc_addr);
706 void (*set_shaders)(struct radeon_device *rdev);
707 void (*set_vtx_resource)(struct radeon_device *rdev, u64 gpu_addr);
708 void (*set_tex_resource)(struct radeon_device *rdev,
709 int format, int w, int h, int pitch,
9bb7703c 710 u64 gpu_addr, u32 size);
8eec9d6f
IH
711 void (*set_scissors)(struct radeon_device *rdev, int x1, int y1,
712 int x2, int y2);
713 void (*draw_auto)(struct radeon_device *rdev);
714 void (*set_default_state)(struct radeon_device *rdev);
715};
716
3ce0a23d 717struct r600_blit {
4c788679 718 struct radeon_bo *shader_obj;
8eec9d6f
IH
719 struct r600_blit_cp_primitives primitives;
720 int max_dim;
721 int ring_size_common;
722 int ring_size_per_loop;
3ce0a23d
JG
723 u64 shader_gpu_addr;
724 u32 vs_offset, ps_offset;
725 u32 state_offset;
726 u32 state_len;
3ce0a23d
JG
727};
728
347e7592
AD
729/*
730 * SI RLC stuff
731 */
732struct si_rlc {
733 /* for power gating */
734 struct radeon_bo *save_restore_obj;
735 uint64_t save_restore_gpu_addr;
736 /* for clear state */
737 struct radeon_bo *clear_state_obj;
738 uint64_t clear_state_gpu_addr;
739};
740
69e130a6 741int radeon_ib_get(struct radeon_device *rdev, int ring,
4bf3dd92
CK
742 struct radeon_ib *ib, struct radeon_vm *vm,
743 unsigned size);
f2e39221 744void radeon_ib_free(struct radeon_device *rdev, struct radeon_ib *ib);
4ef72566
CK
745int radeon_ib_schedule(struct radeon_device *rdev, struct radeon_ib *ib,
746 struct radeon_ib *const_ib);
771fe6b9
JG
747int radeon_ib_pool_init(struct radeon_device *rdev);
748void radeon_ib_pool_fini(struct radeon_device *rdev);
7bd560e8 749int radeon_ib_ring_tests(struct radeon_device *rdev);
771fe6b9 750/* Ring access between begin & end cannot sleep */
89d35807
AD
751bool radeon_ring_supports_scratch_reg(struct radeon_device *rdev,
752 struct radeon_ring *ring);
e32eb50d
CK
753void radeon_ring_free_size(struct radeon_device *rdev, struct radeon_ring *cp);
754int radeon_ring_alloc(struct radeon_device *rdev, struct radeon_ring *cp, unsigned ndw);
755int radeon_ring_lock(struct radeon_device *rdev, struct radeon_ring *cp, unsigned ndw);
756void radeon_ring_commit(struct radeon_device *rdev, struct radeon_ring *cp);
757void radeon_ring_unlock_commit(struct radeon_device *rdev, struct radeon_ring *cp);
d6999bc7 758void radeon_ring_undo(struct radeon_ring *ring);
e32eb50d
CK
759void radeon_ring_unlock_undo(struct radeon_device *rdev, struct radeon_ring *cp);
760int radeon_ring_test(struct radeon_device *rdev, struct radeon_ring *cp);
7b9ef16b 761void radeon_ring_force_activity(struct radeon_device *rdev, struct radeon_ring *ring);
069211e5
CK
762void radeon_ring_lockup_update(struct radeon_ring *ring);
763bool radeon_ring_test_lockup(struct radeon_device *rdev, struct radeon_ring *ring);
55d7c221
CK
764unsigned radeon_ring_backup(struct radeon_device *rdev, struct radeon_ring *ring,
765 uint32_t **data);
766int radeon_ring_restore(struct radeon_device *rdev, struct radeon_ring *ring,
767 unsigned size, uint32_t *data);
e32eb50d 768int radeon_ring_init(struct radeon_device *rdev, struct radeon_ring *cp, unsigned ring_size,
78c5560a
AD
769 unsigned rptr_offs, unsigned rptr_reg, unsigned wptr_reg,
770 u32 ptr_reg_shift, u32 ptr_reg_mask, u32 nop);
e32eb50d 771void radeon_ring_fini(struct radeon_device *rdev, struct radeon_ring *cp);
771fe6b9
JG
772
773
774/*
775 * CS.
776 */
777struct radeon_cs_reloc {
778 struct drm_gem_object *gobj;
4c788679
JG
779 struct radeon_bo *robj;
780 struct radeon_bo_list lobj;
771fe6b9
JG
781 uint32_t handle;
782 uint32_t flags;
783};
784
785struct radeon_cs_chunk {
786 uint32_t chunk_id;
787 uint32_t length_dw;
721604a1
JG
788 int kpage_idx[2];
789 uint32_t *kpage[2];
771fe6b9 790 uint32_t *kdata;
721604a1
JG
791 void __user *user_ptr;
792 int last_copied_page;
793 int last_page_index;
771fe6b9
JG
794};
795
796struct radeon_cs_parser {
c8c15ff1 797 struct device *dev;
771fe6b9
JG
798 struct radeon_device *rdev;
799 struct drm_file *filp;
800 /* chunks */
801 unsigned nchunks;
802 struct radeon_cs_chunk *chunks;
803 uint64_t *chunks_array;
804 /* IB */
805 unsigned idx;
806 /* relocations */
807 unsigned nrelocs;
808 struct radeon_cs_reloc *relocs;
809 struct radeon_cs_reloc **relocs_ptr;
810 struct list_head validated;
811 /* indices of various chunks */
812 int chunk_ib_idx;
813 int chunk_relocs_idx;
721604a1 814 int chunk_flags_idx;
dfcf5f36 815 int chunk_const_ib_idx;
f2e39221
JG
816 struct radeon_ib ib;
817 struct radeon_ib const_ib;
771fe6b9 818 void *track;
3ce0a23d 819 unsigned family;
e70f224c 820 int parser_error;
721604a1
JG
821 u32 cs_flags;
822 u32 ring;
823 s32 priority;
771fe6b9
JG
824};
825
513bcb46 826extern int radeon_cs_finish_pages(struct radeon_cs_parser *p);
ce580fab 827extern u32 radeon_get_ib_value(struct radeon_cs_parser *p, int idx);
513bcb46 828
771fe6b9
JG
829struct radeon_cs_packet {
830 unsigned idx;
831 unsigned type;
832 unsigned reg;
833 unsigned opcode;
834 int count;
835 unsigned one_reg_wr;
836};
837
838typedef int (*radeon_packet0_check_t)(struct radeon_cs_parser *p,
839 struct radeon_cs_packet *pkt,
840 unsigned idx, unsigned reg);
841typedef int (*radeon_packet3_check_t)(struct radeon_cs_parser *p,
842 struct radeon_cs_packet *pkt);
843
844
845/*
846 * AGP
847 */
848int radeon_agp_init(struct radeon_device *rdev);
0ebf1717 849void radeon_agp_resume(struct radeon_device *rdev);
10b06122 850void radeon_agp_suspend(struct radeon_device *rdev);
771fe6b9
JG
851void radeon_agp_fini(struct radeon_device *rdev);
852
853
854/*
855 * Writeback
856 */
857struct radeon_wb {
4c788679 858 struct radeon_bo *wb_obj;
771fe6b9
JG
859 volatile uint32_t *wb;
860 uint64_t gpu_addr;
724c80e1 861 bool enabled;
d0f8a854 862 bool use_event;
771fe6b9
JG
863};
864
724c80e1 865#define RADEON_WB_SCRATCH_OFFSET 0
89d35807 866#define RADEON_WB_RING0_NEXT_RPTR 256
724c80e1 867#define RADEON_WB_CP_RPTR_OFFSET 1024
0c88a02e
AD
868#define RADEON_WB_CP1_RPTR_OFFSET 1280
869#define RADEON_WB_CP2_RPTR_OFFSET 1536
724c80e1 870#define R600_WB_IH_WPTR_OFFSET 2048
d0f8a854 871#define R600_WB_EVENT_OFFSET 3072
724c80e1 872
c93bb85b
JG
873/**
874 * struct radeon_pm - power management datas
875 * @max_bandwidth: maximum bandwidth the gpu has (MByte/s)
876 * @igp_sideport_mclk: sideport memory clock Mhz (rs690,rs740,rs780,rs880)
877 * @igp_system_mclk: system clock Mhz (rs690,rs740,rs780,rs880)
878 * @igp_ht_link_clk: ht link clock Mhz (rs690,rs740,rs780,rs880)
879 * @igp_ht_link_width: ht link width in bits (rs690,rs740,rs780,rs880)
880 * @k8_bandwidth: k8 bandwidth the gpu has (MByte/s) (IGP)
881 * @sideport_bandwidth: sideport bandwidth the gpu has (MByte/s) (IGP)
882 * @ht_bandwidth: ht bandwidth the gpu has (MByte/s) (IGP)
883 * @core_bandwidth: core GPU bandwidth the gpu has (MByte/s) (IGP)
25985edc 884 * @sclk: GPU clock Mhz (core bandwidth depends of this clock)
c93bb85b
JG
885 * @needed_bandwidth: current bandwidth needs
886 *
887 * It keeps track of various data needed to take powermanagement decision.
25985edc 888 * Bandwidth need is used to determine minimun clock of the GPU and memory.
c93bb85b
JG
889 * Equation between gpu/memory clock and available bandwidth is hw dependent
890 * (type of memory, bus size, efficiency, ...)
891 */
ce8f5370
AD
892
893enum radeon_pm_method {
894 PM_METHOD_PROFILE,
895 PM_METHOD_DYNPM,
896};
897
898enum radeon_dynpm_state {
899 DYNPM_STATE_DISABLED,
900 DYNPM_STATE_MINIMUM,
901 DYNPM_STATE_PAUSED,
3f53eb6f
RW
902 DYNPM_STATE_ACTIVE,
903 DYNPM_STATE_SUSPENDED,
c913e23a 904};
ce8f5370
AD
905enum radeon_dynpm_action {
906 DYNPM_ACTION_NONE,
907 DYNPM_ACTION_MINIMUM,
908 DYNPM_ACTION_DOWNCLOCK,
909 DYNPM_ACTION_UPCLOCK,
910 DYNPM_ACTION_DEFAULT
c913e23a 911};
56278a8e
AD
912
913enum radeon_voltage_type {
914 VOLTAGE_NONE = 0,
915 VOLTAGE_GPIO,
916 VOLTAGE_VDDC,
917 VOLTAGE_SW
918};
919
0ec0e74f
AD
920enum radeon_pm_state_type {
921 POWER_STATE_TYPE_DEFAULT,
922 POWER_STATE_TYPE_POWERSAVE,
923 POWER_STATE_TYPE_BATTERY,
924 POWER_STATE_TYPE_BALANCED,
925 POWER_STATE_TYPE_PERFORMANCE,
926};
927
ce8f5370
AD
928enum radeon_pm_profile_type {
929 PM_PROFILE_DEFAULT,
930 PM_PROFILE_AUTO,
931 PM_PROFILE_LOW,
c9e75b21 932 PM_PROFILE_MID,
ce8f5370
AD
933 PM_PROFILE_HIGH,
934};
935
936#define PM_PROFILE_DEFAULT_IDX 0
937#define PM_PROFILE_LOW_SH_IDX 1
c9e75b21
AD
938#define PM_PROFILE_MID_SH_IDX 2
939#define PM_PROFILE_HIGH_SH_IDX 3
940#define PM_PROFILE_LOW_MH_IDX 4
941#define PM_PROFILE_MID_MH_IDX 5
942#define PM_PROFILE_HIGH_MH_IDX 6
943#define PM_PROFILE_MAX 7
ce8f5370
AD
944
945struct radeon_pm_profile {
946 int dpms_off_ps_idx;
947 int dpms_on_ps_idx;
948 int dpms_off_cm_idx;
949 int dpms_on_cm_idx;
516d0e46
AD
950};
951
21a8122a
AD
952enum radeon_int_thermal_type {
953 THERMAL_TYPE_NONE,
954 THERMAL_TYPE_RV6XX,
955 THERMAL_TYPE_RV770,
956 THERMAL_TYPE_EVERGREEN,
e33df25f 957 THERMAL_TYPE_SUMO,
4fddba1f 958 THERMAL_TYPE_NI,
14607d08 959 THERMAL_TYPE_SI,
21a8122a
AD
960};
961
56278a8e
AD
962struct radeon_voltage {
963 enum radeon_voltage_type type;
964 /* gpio voltage */
965 struct radeon_gpio_rec gpio;
966 u32 delay; /* delay in usec from voltage drop to sclk change */
967 bool active_high; /* voltage drop is active when bit is high */
968 /* VDDC voltage */
969 u8 vddc_id; /* index into vddc voltage table */
970 u8 vddci_id; /* index into vddci voltage table */
971 bool vddci_enabled;
972 /* r6xx+ sw */
2feea49a
AD
973 u16 voltage;
974 /* evergreen+ vddci */
975 u16 vddci;
56278a8e
AD
976};
977
d7311171
AD
978/* clock mode flags */
979#define RADEON_PM_MODE_NO_DISPLAY (1 << 0)
980
56278a8e
AD
981struct radeon_pm_clock_info {
982 /* memory clock */
983 u32 mclk;
984 /* engine clock */
985 u32 sclk;
986 /* voltage info */
987 struct radeon_voltage voltage;
d7311171 988 /* standardized clock flags */
56278a8e
AD
989 u32 flags;
990};
991
a48b9b4e 992/* state flags */
d7311171 993#define RADEON_PM_STATE_SINGLE_DISPLAY_ONLY (1 << 0)
a48b9b4e 994
56278a8e 995struct radeon_power_state {
0ec0e74f 996 enum radeon_pm_state_type type;
8f3f1c9a 997 struct radeon_pm_clock_info *clock_info;
56278a8e
AD
998 /* number of valid clock modes in this power state */
999 int num_clock_modes;
56278a8e 1000 struct radeon_pm_clock_info *default_clock_mode;
a48b9b4e
AD
1001 /* standardized state flags */
1002 u32 flags;
79daedc9
AD
1003 u32 misc; /* vbios specific flags */
1004 u32 misc2; /* vbios specific flags */
1005 int pcie_lanes; /* pcie lanes */
56278a8e
AD
1006};
1007
27459324
RM
1008/*
1009 * Some modes are overclocked by very low value, accept them
1010 */
1011#define RADEON_MODE_OVERCLOCK_MARGIN 500 /* 5 MHz */
1012
c93bb85b 1013struct radeon_pm {
c913e23a 1014 struct mutex mutex;
db7fce39
CK
1015 /* write locked while reprogramming mclk */
1016 struct rw_semaphore mclk_lock;
a48b9b4e
AD
1017 u32 active_crtcs;
1018 int active_crtc_count;
c913e23a 1019 int req_vblank;
839461d3 1020 bool vblank_sync;
c93bb85b
JG
1021 fixed20_12 max_bandwidth;
1022 fixed20_12 igp_sideport_mclk;
1023 fixed20_12 igp_system_mclk;
1024 fixed20_12 igp_ht_link_clk;
1025 fixed20_12 igp_ht_link_width;
1026 fixed20_12 k8_bandwidth;
1027 fixed20_12 sideport_bandwidth;
1028 fixed20_12 ht_bandwidth;
1029 fixed20_12 core_bandwidth;
1030 fixed20_12 sclk;
f47299c5 1031 fixed20_12 mclk;
c93bb85b 1032 fixed20_12 needed_bandwidth;
0975b162 1033 struct radeon_power_state *power_state;
56278a8e
AD
1034 /* number of valid power states */
1035 int num_power_states;
a48b9b4e
AD
1036 int current_power_state_index;
1037 int current_clock_mode_index;
1038 int requested_power_state_index;
1039 int requested_clock_mode_index;
1040 int default_power_state_index;
1041 u32 current_sclk;
1042 u32 current_mclk;
2feea49a
AD
1043 u16 current_vddc;
1044 u16 current_vddci;
9ace9f7b
AD
1045 u32 default_sclk;
1046 u32 default_mclk;
2feea49a
AD
1047 u16 default_vddc;
1048 u16 default_vddci;
29fb52ca 1049 struct radeon_i2c_chan *i2c_bus;
ce8f5370
AD
1050 /* selected pm method */
1051 enum radeon_pm_method pm_method;
1052 /* dynpm power management */
1053 struct delayed_work dynpm_idle_work;
1054 enum radeon_dynpm_state dynpm_state;
1055 enum radeon_dynpm_action dynpm_planned_action;
1056 unsigned long dynpm_action_timeout;
1057 bool dynpm_can_upclock;
1058 bool dynpm_can_downclock;
1059 /* profile-based power management */
1060 enum radeon_pm_profile_type profile;
1061 int profile_index;
1062 struct radeon_pm_profile profiles[PM_PROFILE_MAX];
21a8122a
AD
1063 /* internal thermal controller on rv6xx+ */
1064 enum radeon_int_thermal_type int_thermal_type;
1065 struct device *int_hwmon_dev;
c93bb85b
JG
1066};
1067
a4c9e2ee
AD
1068int radeon_pm_get_type_index(struct radeon_device *rdev,
1069 enum radeon_pm_state_type ps_type,
1070 int instance);
771fe6b9 1071
a92553ab 1072struct r600_audio {
a92553ab
RM
1073 int channels;
1074 int rate;
1075 int bits_per_sample;
1076 u8 status_bits;
1077 u8 category_code;
1078};
1079
771fe6b9
JG
1080/*
1081 * Benchmarking
1082 */
638dd7db 1083void radeon_benchmark(struct radeon_device *rdev, int test_number);
771fe6b9
JG
1084
1085
ecc0b326
MD
1086/*
1087 * Testing
1088 */
1089void radeon_test_moves(struct radeon_device *rdev);
60a7e396 1090void radeon_test_ring_sync(struct radeon_device *rdev,
e32eb50d
CK
1091 struct radeon_ring *cpA,
1092 struct radeon_ring *cpB);
60a7e396 1093void radeon_test_syncing(struct radeon_device *rdev);
ecc0b326
MD
1094
1095
771fe6b9
JG
1096/*
1097 * Debugfs
1098 */
4d8bf9ae
CK
1099struct radeon_debugfs {
1100 struct drm_info_list *files;
1101 unsigned num_files;
1102};
1103
771fe6b9
JG
1104int radeon_debugfs_add_files(struct radeon_device *rdev,
1105 struct drm_info_list *files,
1106 unsigned nfiles);
1107int radeon_debugfs_fence_init(struct radeon_device *rdev);
771fe6b9
JG
1108
1109
1110/*
1111 * ASIC specific functions.
1112 */
1113struct radeon_asic {
068a117c 1114 int (*init)(struct radeon_device *rdev);
3ce0a23d
JG
1115 void (*fini)(struct radeon_device *rdev);
1116 int (*resume)(struct radeon_device *rdev);
1117 int (*suspend)(struct radeon_device *rdev);
28d52043 1118 void (*vga_set_state)(struct radeon_device *rdev, bool state);
a2d07b74 1119 int (*asic_reset)(struct radeon_device *rdev);
54e88e06
AD
1120 /* ioctl hw specific callback. Some hw might want to perform special
1121 * operation on specific ioctl. For instance on wait idle some hw
1122 * might want to perform and HDP flush through MMIO as it seems that
1123 * some R6XX/R7XX hw doesn't take HDP flush into account if programmed
1124 * through ring.
1125 */
1126 void (*ioctl_wait_idle)(struct radeon_device *rdev, struct radeon_bo *bo);
1127 /* check if 3D engine is idle */
1128 bool (*gui_idle)(struct radeon_device *rdev);
1129 /* wait for mc_idle */
1130 int (*mc_wait_for_idle)(struct radeon_device *rdev);
1131 /* gart */
c5b3b850
AD
1132 struct {
1133 void (*tlb_flush)(struct radeon_device *rdev);
1134 int (*set_page)(struct radeon_device *rdev, int i, uint64_t addr);
1135 } gart;
05b07147
CK
1136 struct {
1137 int (*init)(struct radeon_device *rdev);
1138 void (*fini)(struct radeon_device *rdev);
2a6f1abb
CK
1139
1140 u32 pt_ring_index;
05b07147 1141 void (*set_page)(struct radeon_device *rdev, struct radeon_vm *vm,
089a786e
CK
1142 unsigned pfn, struct ttm_mem_reg *mem,
1143 unsigned npages, uint32_t flags);
05b07147 1144 } vm;
54e88e06 1145 /* ring specific callbacks */
4c87bc26
CK
1146 struct {
1147 void (*ib_execute)(struct radeon_device *rdev, struct radeon_ib *ib);
721604a1 1148 int (*ib_parse)(struct radeon_device *rdev, struct radeon_ib *ib);
4c87bc26 1149 void (*emit_fence)(struct radeon_device *rdev, struct radeon_fence *fence);
e32eb50d 1150 void (*emit_semaphore)(struct radeon_device *rdev, struct radeon_ring *cp,
4c87bc26 1151 struct radeon_semaphore *semaphore, bool emit_wait);
eb0c19c5 1152 int (*cs_parse)(struct radeon_cs_parser *p);
f712812e
AD
1153 void (*ring_start)(struct radeon_device *rdev, struct radeon_ring *cp);
1154 int (*ring_test)(struct radeon_device *rdev, struct radeon_ring *cp);
1155 int (*ib_test)(struct radeon_device *rdev, struct radeon_ring *cp);
312c4a8c 1156 bool (*is_lockup)(struct radeon_device *rdev, struct radeon_ring *cp);
9b40e5d8 1157 void (*vm_flush)(struct radeon_device *rdev, struct radeon_ib *ib);
4c87bc26 1158 } ring[RADEON_NUM_RINGS];
54e88e06 1159 /* irqs */
b35ea4ab
AD
1160 struct {
1161 int (*set)(struct radeon_device *rdev);
1162 int (*process)(struct radeon_device *rdev);
1163 } irq;
54e88e06 1164 /* displays */
c79a49ca
AD
1165 struct {
1166 /* display watermarks */
1167 void (*bandwidth_update)(struct radeon_device *rdev);
1168 /* get frame count */
1169 u32 (*get_vblank_counter)(struct radeon_device *rdev, int crtc);
1170 /* wait for vblank */
1171 void (*wait_for_vblank)(struct radeon_device *rdev, int crtc);
37e9b6a6
AD
1172 /* set backlight level */
1173 void (*set_backlight_level)(struct radeon_encoder *radeon_encoder, u8 level);
c79a49ca 1174 } display;
54e88e06 1175 /* copy functions for bo handling */
27cd7769
AD
1176 struct {
1177 int (*blit)(struct radeon_device *rdev,
1178 uint64_t src_offset,
1179 uint64_t dst_offset,
1180 unsigned num_gpu_pages,
876dc9f3 1181 struct radeon_fence **fence);
27cd7769
AD
1182 u32 blit_ring_index;
1183 int (*dma)(struct radeon_device *rdev,
1184 uint64_t src_offset,
1185 uint64_t dst_offset,
1186 unsigned num_gpu_pages,
876dc9f3 1187 struct radeon_fence **fence);
27cd7769
AD
1188 u32 dma_ring_index;
1189 /* method used for bo copy */
1190 int (*copy)(struct radeon_device *rdev,
1191 uint64_t src_offset,
1192 uint64_t dst_offset,
1193 unsigned num_gpu_pages,
876dc9f3 1194 struct radeon_fence **fence);
27cd7769
AD
1195 /* ring used for bo copies */
1196 u32 copy_ring_index;
1197 } copy;
54e88e06 1198 /* surfaces */
9e6f3d02
AD
1199 struct {
1200 int (*set_reg)(struct radeon_device *rdev, int reg,
1201 uint32_t tiling_flags, uint32_t pitch,
1202 uint32_t offset, uint32_t obj_size);
1203 void (*clear_reg)(struct radeon_device *rdev, int reg);
1204 } surface;
54e88e06 1205 /* hotplug detect */
901ea57d
AD
1206 struct {
1207 void (*init)(struct radeon_device *rdev);
1208 void (*fini)(struct radeon_device *rdev);
1209 bool (*sense)(struct radeon_device *rdev, enum radeon_hpd_id hpd);
1210 void (*set_polarity)(struct radeon_device *rdev, enum radeon_hpd_id hpd);
1211 } hpd;
ce8f5370 1212 /* power management */
a02fa397
AD
1213 struct {
1214 void (*misc)(struct radeon_device *rdev);
1215 void (*prepare)(struct radeon_device *rdev);
1216 void (*finish)(struct radeon_device *rdev);
1217 void (*init_profile)(struct radeon_device *rdev);
1218 void (*get_dynpm_state)(struct radeon_device *rdev);
798bcf73
AD
1219 uint32_t (*get_engine_clock)(struct radeon_device *rdev);
1220 void (*set_engine_clock)(struct radeon_device *rdev, uint32_t eng_clock);
1221 uint32_t (*get_memory_clock)(struct radeon_device *rdev);
1222 void (*set_memory_clock)(struct radeon_device *rdev, uint32_t mem_clock);
1223 int (*get_pcie_lanes)(struct radeon_device *rdev);
1224 void (*set_pcie_lanes)(struct radeon_device *rdev, int lanes);
1225 void (*set_clock_gating)(struct radeon_device *rdev, int enable);
a02fa397 1226 } pm;
6f34be50 1227 /* pageflipping */
0f9e006c
AD
1228 struct {
1229 void (*pre_page_flip)(struct radeon_device *rdev, int crtc);
1230 u32 (*page_flip)(struct radeon_device *rdev, int crtc, u64 crtc_base);
1231 void (*post_page_flip)(struct radeon_device *rdev, int crtc);
1232 } pflip;
771fe6b9
JG
1233};
1234
21f9a437
JG
1235/*
1236 * Asic structures
1237 */
551ebd83 1238struct r100_asic {
225758d8
JG
1239 const unsigned *reg_safe_bm;
1240 unsigned reg_safe_bm_size;
1241 u32 hdp_cntl;
551ebd83
DA
1242};
1243
21f9a437 1244struct r300_asic {
225758d8
JG
1245 const unsigned *reg_safe_bm;
1246 unsigned reg_safe_bm_size;
1247 u32 resync_scratch;
1248 u32 hdp_cntl;
21f9a437
JG
1249};
1250
1251struct r600_asic {
225758d8
JG
1252 unsigned max_pipes;
1253 unsigned max_tile_pipes;
1254 unsigned max_simds;
1255 unsigned max_backends;
1256 unsigned max_gprs;
1257 unsigned max_threads;
1258 unsigned max_stack_entries;
1259 unsigned max_hw_contexts;
1260 unsigned max_gs_threads;
1261 unsigned sx_max_export_size;
1262 unsigned sx_max_export_pos_size;
1263 unsigned sx_max_export_smx_size;
1264 unsigned sq_num_cf_insts;
1265 unsigned tiling_nbanks;
1266 unsigned tiling_npipes;
1267 unsigned tiling_group_size;
e7aeeba6 1268 unsigned tile_config;
e55b9422 1269 unsigned backend_map;
21f9a437
JG
1270};
1271
1272struct rv770_asic {
225758d8
JG
1273 unsigned max_pipes;
1274 unsigned max_tile_pipes;
1275 unsigned max_simds;
1276 unsigned max_backends;
1277 unsigned max_gprs;
1278 unsigned max_threads;
1279 unsigned max_stack_entries;
1280 unsigned max_hw_contexts;
1281 unsigned max_gs_threads;
1282 unsigned sx_max_export_size;
1283 unsigned sx_max_export_pos_size;
1284 unsigned sx_max_export_smx_size;
1285 unsigned sq_num_cf_insts;
1286 unsigned sx_num_of_sets;
1287 unsigned sc_prim_fifo_size;
1288 unsigned sc_hiz_tile_fifo_size;
1289 unsigned sc_earlyz_tile_fifo_fize;
1290 unsigned tiling_nbanks;
1291 unsigned tiling_npipes;
1292 unsigned tiling_group_size;
e7aeeba6 1293 unsigned tile_config;
e55b9422 1294 unsigned backend_map;
21f9a437
JG
1295};
1296
32fcdbf4
AD
1297struct evergreen_asic {
1298 unsigned num_ses;
1299 unsigned max_pipes;
1300 unsigned max_tile_pipes;
1301 unsigned max_simds;
1302 unsigned max_backends;
1303 unsigned max_gprs;
1304 unsigned max_threads;
1305 unsigned max_stack_entries;
1306 unsigned max_hw_contexts;
1307 unsigned max_gs_threads;
1308 unsigned sx_max_export_size;
1309 unsigned sx_max_export_pos_size;
1310 unsigned sx_max_export_smx_size;
1311 unsigned sq_num_cf_insts;
1312 unsigned sx_num_of_sets;
1313 unsigned sc_prim_fifo_size;
1314 unsigned sc_hiz_tile_fifo_size;
1315 unsigned sc_earlyz_tile_fifo_size;
1316 unsigned tiling_nbanks;
1317 unsigned tiling_npipes;
1318 unsigned tiling_group_size;
e7aeeba6 1319 unsigned tile_config;
e55b9422 1320 unsigned backend_map;
32fcdbf4
AD
1321};
1322
fecf1d07
AD
1323struct cayman_asic {
1324 unsigned max_shader_engines;
1325 unsigned max_pipes_per_simd;
1326 unsigned max_tile_pipes;
1327 unsigned max_simds_per_se;
1328 unsigned max_backends_per_se;
1329 unsigned max_texture_channel_caches;
1330 unsigned max_gprs;
1331 unsigned max_threads;
1332 unsigned max_gs_threads;
1333 unsigned max_stack_entries;
1334 unsigned sx_num_of_sets;
1335 unsigned sx_max_export_size;
1336 unsigned sx_max_export_pos_size;
1337 unsigned sx_max_export_smx_size;
1338 unsigned max_hw_contexts;
1339 unsigned sq_num_cf_insts;
1340 unsigned sc_prim_fifo_size;
1341 unsigned sc_hiz_tile_fifo_size;
1342 unsigned sc_earlyz_tile_fifo_size;
1343
1344 unsigned num_shader_engines;
1345 unsigned num_shader_pipes_per_simd;
1346 unsigned num_tile_pipes;
1347 unsigned num_simds_per_se;
1348 unsigned num_backends_per_se;
1349 unsigned backend_disable_mask_per_asic;
1350 unsigned backend_map;
1351 unsigned num_texture_channel_caches;
1352 unsigned mem_max_burst_length_bytes;
1353 unsigned mem_row_size_in_kb;
1354 unsigned shader_engine_tile_size;
1355 unsigned num_gpus;
1356 unsigned multi_gpu_tile_size;
1357
1358 unsigned tile_config;
fecf1d07
AD
1359};
1360
0a96d72b
AD
1361struct si_asic {
1362 unsigned max_shader_engines;
0a96d72b 1363 unsigned max_tile_pipes;
1a8ca750
AD
1364 unsigned max_cu_per_sh;
1365 unsigned max_sh_per_se;
0a96d72b
AD
1366 unsigned max_backends_per_se;
1367 unsigned max_texture_channel_caches;
1368 unsigned max_gprs;
1369 unsigned max_gs_threads;
1370 unsigned max_hw_contexts;
1371 unsigned sc_prim_fifo_size_frontend;
1372 unsigned sc_prim_fifo_size_backend;
1373 unsigned sc_hiz_tile_fifo_size;
1374 unsigned sc_earlyz_tile_fifo_size;
1375
0a96d72b
AD
1376 unsigned num_tile_pipes;
1377 unsigned num_backends_per_se;
1378 unsigned backend_disable_mask_per_asic;
1379 unsigned backend_map;
1380 unsigned num_texture_channel_caches;
1381 unsigned mem_max_burst_length_bytes;
1382 unsigned mem_row_size_in_kb;
1383 unsigned shader_engine_tile_size;
1384 unsigned num_gpus;
1385 unsigned multi_gpu_tile_size;
1386
1387 unsigned tile_config;
0a96d72b
AD
1388};
1389
068a117c
JG
1390union radeon_asic_config {
1391 struct r300_asic r300;
551ebd83 1392 struct r100_asic r100;
3ce0a23d
JG
1393 struct r600_asic r600;
1394 struct rv770_asic rv770;
32fcdbf4 1395 struct evergreen_asic evergreen;
fecf1d07 1396 struct cayman_asic cayman;
0a96d72b 1397 struct si_asic si;
068a117c
JG
1398};
1399
0a10c851
DV
1400/*
1401 * asic initizalization from radeon_asic.c
1402 */
1403void radeon_agp_disable(struct radeon_device *rdev);
1404int radeon_asic_init(struct radeon_device *rdev);
1405
771fe6b9
JG
1406
1407/*
1408 * IOCTL.
1409 */
1410int radeon_gem_info_ioctl(struct drm_device *dev, void *data,
1411 struct drm_file *filp);
1412int radeon_gem_create_ioctl(struct drm_device *dev, void *data,
1413 struct drm_file *filp);
1414int radeon_gem_pin_ioctl(struct drm_device *dev, void *data,
1415 struct drm_file *file_priv);
1416int radeon_gem_unpin_ioctl(struct drm_device *dev, void *data,
1417 struct drm_file *file_priv);
1418int radeon_gem_pwrite_ioctl(struct drm_device *dev, void *data,
1419 struct drm_file *file_priv);
1420int radeon_gem_pread_ioctl(struct drm_device *dev, void *data,
1421 struct drm_file *file_priv);
1422int radeon_gem_set_domain_ioctl(struct drm_device *dev, void *data,
1423 struct drm_file *filp);
1424int radeon_gem_mmap_ioctl(struct drm_device *dev, void *data,
1425 struct drm_file *filp);
1426int radeon_gem_busy_ioctl(struct drm_device *dev, void *data,
1427 struct drm_file *filp);
1428int radeon_gem_wait_idle_ioctl(struct drm_device *dev, void *data,
1429 struct drm_file *filp);
721604a1
JG
1430int radeon_gem_va_ioctl(struct drm_device *dev, void *data,
1431 struct drm_file *filp);
771fe6b9 1432int radeon_cs_ioctl(struct drm_device *dev, void *data, struct drm_file *filp);
e024e110
DA
1433int radeon_gem_set_tiling_ioctl(struct drm_device *dev, void *data,
1434 struct drm_file *filp);
1435int radeon_gem_get_tiling_ioctl(struct drm_device *dev, void *data,
1436 struct drm_file *filp);
771fe6b9 1437
16cdf04d
AD
1438/* VRAM scratch page for HDP bug, default vram page */
1439struct r600_vram_scratch {
87cbf8f2
AD
1440 struct radeon_bo *robj;
1441 volatile uint32_t *ptr;
16cdf04d 1442 u64 gpu_addr;
87cbf8f2 1443};
771fe6b9 1444
fd64ca8a
LT
1445/*
1446 * ACPI
1447 */
1448struct radeon_atif_notification_cfg {
1449 bool enabled;
1450 int command_code;
1451};
1452
1453struct radeon_atif_notifications {
1454 bool display_switch;
1455 bool expansion_mode_change;
1456 bool thermal_state;
1457 bool forced_power_state;
1458 bool system_power_state;
1459 bool display_conf_change;
1460 bool px_gfx_switch;
1461 bool brightness_change;
1462 bool dgpu_display_event;
1463};
1464
1465struct radeon_atif_functions {
1466 bool system_params;
1467 bool sbios_requests;
1468 bool select_active_disp;
1469 bool lid_state;
1470 bool get_tv_standard;
1471 bool set_tv_standard;
1472 bool get_panel_expansion_mode;
1473 bool set_panel_expansion_mode;
1474 bool temperature_change;
1475 bool graphics_device_types;
1476};
1477
1478struct radeon_atif {
1479 struct radeon_atif_notifications notifications;
1480 struct radeon_atif_functions functions;
1481 struct radeon_atif_notification_cfg notification_cfg;
37e9b6a6 1482 struct radeon_encoder *encoder_for_bl;
fd64ca8a 1483};
7a1619b9 1484
e3a15920
AD
1485struct radeon_atcs_functions {
1486 bool get_ext_state;
1487 bool pcie_perf_req;
1488 bool pcie_dev_rdy;
1489 bool pcie_bus_width;
1490};
1491
1492struct radeon_atcs {
1493 struct radeon_atcs_functions functions;
1494};
1495
771fe6b9
JG
1496/*
1497 * Core structure, functions and helpers.
1498 */
1499typedef uint32_t (*radeon_rreg_t)(struct radeon_device*, uint32_t);
1500typedef void (*radeon_wreg_t)(struct radeon_device*, uint32_t, uint32_t);
1501
1502struct radeon_device {
9f022ddf 1503 struct device *dev;
771fe6b9
JG
1504 struct drm_device *ddev;
1505 struct pci_dev *pdev;
dee53e7f 1506 struct rw_semaphore exclusive_lock;
771fe6b9 1507 /* ASIC */
068a117c 1508 union radeon_asic_config config;
771fe6b9
JG
1509 enum radeon_family family;
1510 unsigned long flags;
1511 int usec_timeout;
1512 enum radeon_pll_errata pll_errata;
1513 int num_gb_pipes;
f779b3e5 1514 int num_z_pipes;
771fe6b9
JG
1515 int disp_priority;
1516 /* BIOS */
1517 uint8_t *bios;
1518 bool is_atom_bios;
1519 uint16_t bios_header_start;
4c788679 1520 struct radeon_bo *stollen_vga_memory;
771fe6b9 1521 /* Register mmio */
4c9bc75c
DA
1522 resource_size_t rmmio_base;
1523 resource_size_t rmmio_size;
a0533fbf 1524 void __iomem *rmmio;
771fe6b9
JG
1525 radeon_rreg_t mc_rreg;
1526 radeon_wreg_t mc_wreg;
1527 radeon_rreg_t pll_rreg;
1528 radeon_wreg_t pll_wreg;
de1b2898 1529 uint32_t pcie_reg_mask;
771fe6b9
JG
1530 radeon_rreg_t pciep_rreg;
1531 radeon_wreg_t pciep_wreg;
351a52a2
AD
1532 /* io port */
1533 void __iomem *rio_mem;
1534 resource_size_t rio_mem_size;
771fe6b9
JG
1535 struct radeon_clock clock;
1536 struct radeon_mc mc;
1537 struct radeon_gart gart;
1538 struct radeon_mode_info mode_info;
1539 struct radeon_scratch scratch;
1540 struct radeon_mman mman;
7465280c 1541 struct radeon_fence_driver fence_drv[RADEON_NUM_RINGS];
0085c950 1542 wait_queue_head_t fence_queue;
d6999bc7 1543 struct mutex ring_lock;
e32eb50d 1544 struct radeon_ring ring[RADEON_NUM_RINGS];
c507f7ef
JG
1545 bool ib_pool_ready;
1546 struct radeon_sa_manager ring_tmp_bo;
771fe6b9
JG
1547 struct radeon_irq irq;
1548 struct radeon_asic *asic;
1549 struct radeon_gem gem;
c93bb85b 1550 struct radeon_pm pm;
f657c2a7 1551 uint32_t bios_scratch[RADEON_BIOS_NUM_SCRATCH];
771fe6b9 1552 struct radeon_wb wb;
3ce0a23d 1553 struct radeon_dummy_page dummy_page;
771fe6b9
JG
1554 bool shutdown;
1555 bool suspend;
ad49f501 1556 bool need_dma32;
733289c2 1557 bool accel_working;
e024e110 1558 struct radeon_surface_reg surface_regs[RADEON_GEM_MAX_SURFACES];
3ce0a23d
JG
1559 const struct firmware *me_fw; /* all family ME firmware */
1560 const struct firmware *pfp_fw; /* r6/700 PFP firmware */
d8f60cfc 1561 const struct firmware *rlc_fw; /* r6/700 RLC firmware */
0af62b01 1562 const struct firmware *mc_fw; /* NI MC firmware */
0f0de06c 1563 const struct firmware *ce_fw; /* SI CE firmware */
3ce0a23d 1564 struct r600_blit r600_blit;
16cdf04d 1565 struct r600_vram_scratch vram_scratch;
3e5cb98d 1566 int msi_enabled; /* msi enabled */
d8f60cfc 1567 struct r600_ih ih; /* r6/700 interrupt ring */
347e7592 1568 struct si_rlc rlc;
d4877cf2 1569 struct work_struct hotplug_work;
f122c610 1570 struct work_struct audio_work;
18917b60 1571 int num_crtc; /* number of crtcs */
40bacf16 1572 struct mutex dc_hw_i2c_mutex; /* display controller hw i2c mutex */
3299de95
RM
1573 bool audio_enabled;
1574 struct r600_audio audio_status; /* audio stuff */
ce8f5370 1575 struct notifier_block acpi_nb;
9eba4a93 1576 /* only one userspace can use Hyperz features or CMASK at a time */
ab9e1f59 1577 struct drm_file *hyperz_filp;
9eba4a93 1578 struct drm_file *cmask_filp;
f376b94f
AD
1579 /* i2c buses */
1580 struct radeon_i2c_chan *i2c_bus[RADEON_MAX_I2C_BUS];
4d8bf9ae
CK
1581 /* debugfs */
1582 struct radeon_debugfs debugfs[RADEON_DEBUGFS_MAX_COMPONENTS];
1583 unsigned debugfs_count;
721604a1
JG
1584 /* virtual memory */
1585 struct radeon_vm_manager vm_manager;
6759a0a7 1586 struct mutex gpu_clock_mutex;
fd64ca8a
LT
1587 /* ACPI interface */
1588 struct radeon_atif atif;
e3a15920 1589 struct radeon_atcs atcs;
771fe6b9
JG
1590};
1591
1592int radeon_device_init(struct radeon_device *rdev,
1593 struct drm_device *ddev,
1594 struct pci_dev *pdev,
1595 uint32_t flags);
1596void radeon_device_fini(struct radeon_device *rdev);
1597int radeon_gpu_wait_for_idle(struct radeon_device *rdev);
1598
6fcbef7a
AK
1599uint32_t r100_mm_rreg(struct radeon_device *rdev, uint32_t reg);
1600void r100_mm_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v);
1601u32 r100_io_rreg(struct radeon_device *rdev, u32 reg);
1602void r100_io_wreg(struct radeon_device *rdev, u32 reg, u32 v);
351a52a2 1603
4c788679
JG
1604/*
1605 * Cast helper
1606 */
1607#define to_radeon_fence(p) ((struct radeon_fence *)(p))
771fe6b9
JG
1608
1609/*
1610 * Registers read & write functions.
1611 */
a0533fbf
BH
1612#define RREG8(reg) readb((rdev->rmmio) + (reg))
1613#define WREG8(reg, v) writeb(v, (rdev->rmmio) + (reg))
1614#define RREG16(reg) readw((rdev->rmmio) + (reg))
1615#define WREG16(reg, v) writew(v, (rdev->rmmio) + (reg))
de1b2898 1616#define RREG32(reg) r100_mm_rreg(rdev, (reg))
3ce0a23d 1617#define DREG32(reg) printk(KERN_INFO "REGISTER: " #reg " : 0x%08X\n", r100_mm_rreg(rdev, (reg)))
de1b2898 1618#define WREG32(reg, v) r100_mm_wreg(rdev, (reg), (v))
771fe6b9
JG
1619#define REG_SET(FIELD, v) (((v) << FIELD##_SHIFT) & FIELD##_MASK)
1620#define REG_GET(FIELD, v) (((v) << FIELD##_SHIFT) & FIELD##_MASK)
1621#define RREG32_PLL(reg) rdev->pll_rreg(rdev, (reg))
1622#define WREG32_PLL(reg, v) rdev->pll_wreg(rdev, (reg), (v))
1623#define RREG32_MC(reg) rdev->mc_rreg(rdev, (reg))
1624#define WREG32_MC(reg, v) rdev->mc_wreg(rdev, (reg), (v))
de1b2898
DA
1625#define RREG32_PCIE(reg) rv370_pcie_rreg(rdev, (reg))
1626#define WREG32_PCIE(reg, v) rv370_pcie_wreg(rdev, (reg), (v))
aa5120d2
RM
1627#define RREG32_PCIE_P(reg) rdev->pciep_rreg(rdev, (reg))
1628#define WREG32_PCIE_P(reg, v) rdev->pciep_wreg(rdev, (reg), (v))
771fe6b9
JG
1629#define WREG32_P(reg, val, mask) \
1630 do { \
1631 uint32_t tmp_ = RREG32(reg); \
1632 tmp_ &= (mask); \
1633 tmp_ |= ((val) & ~(mask)); \
1634 WREG32(reg, tmp_); \
1635 } while (0)
1636#define WREG32_PLL_P(reg, val, mask) \
1637 do { \
1638 uint32_t tmp_ = RREG32_PLL(reg); \
1639 tmp_ &= (mask); \
1640 tmp_ |= ((val) & ~(mask)); \
1641 WREG32_PLL(reg, tmp_); \
1642 } while (0)
3ce0a23d 1643#define DREG32_SYS(sqf, rdev, reg) seq_printf((sqf), #reg " : 0x%08X\n", r100_mm_rreg((rdev), (reg)))
351a52a2
AD
1644#define RREG32_IO(reg) r100_io_rreg(rdev, (reg))
1645#define WREG32_IO(reg, v) r100_io_wreg(rdev, (reg), (v))
771fe6b9 1646
de1b2898
DA
1647/*
1648 * Indirect registers accessor
1649 */
1650static inline uint32_t rv370_pcie_rreg(struct radeon_device *rdev, uint32_t reg)
1651{
1652 uint32_t r;
1653
1654 WREG32(RADEON_PCIE_INDEX, ((reg) & rdev->pcie_reg_mask));
1655 r = RREG32(RADEON_PCIE_DATA);
1656 return r;
1657}
1658
1659static inline void rv370_pcie_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v)
1660{
1661 WREG32(RADEON_PCIE_INDEX, ((reg) & rdev->pcie_reg_mask));
1662 WREG32(RADEON_PCIE_DATA, (v));
1663}
1664
771fe6b9
JG
1665void r100_pll_errata_after_index(struct radeon_device *rdev);
1666
1667
1668/*
1669 * ASICs helpers.
1670 */
b995e433
DA
1671#define ASIC_IS_RN50(rdev) ((rdev->pdev->device == 0x515e) || \
1672 (rdev->pdev->device == 0x5969))
771fe6b9
JG
1673#define ASIC_IS_RV100(rdev) ((rdev->family == CHIP_RV100) || \
1674 (rdev->family == CHIP_RV200) || \
1675 (rdev->family == CHIP_RS100) || \
1676 (rdev->family == CHIP_RS200) || \
1677 (rdev->family == CHIP_RV250) || \
1678 (rdev->family == CHIP_RV280) || \
1679 (rdev->family == CHIP_RS300))
1680#define ASIC_IS_R300(rdev) ((rdev->family == CHIP_R300) || \
1681 (rdev->family == CHIP_RV350) || \
1682 (rdev->family == CHIP_R350) || \
1683 (rdev->family == CHIP_RV380) || \
1684 (rdev->family == CHIP_R420) || \
1685 (rdev->family == CHIP_R423) || \
1686 (rdev->family == CHIP_RV410) || \
1687 (rdev->family == CHIP_RS400) || \
1688 (rdev->family == CHIP_RS480))
3313e3d4
AD
1689#define ASIC_IS_X2(rdev) ((rdev->ddev->pdev->device == 0x9441) || \
1690 (rdev->ddev->pdev->device == 0x9443) || \
1691 (rdev->ddev->pdev->device == 0x944B) || \
1692 (rdev->ddev->pdev->device == 0x9506) || \
1693 (rdev->ddev->pdev->device == 0x9509) || \
1694 (rdev->ddev->pdev->device == 0x950F) || \
1695 (rdev->ddev->pdev->device == 0x689C) || \
1696 (rdev->ddev->pdev->device == 0x689D))
771fe6b9 1697#define ASIC_IS_AVIVO(rdev) ((rdev->family >= CHIP_RS600))
99999aaa
AD
1698#define ASIC_IS_DCE2(rdev) ((rdev->family == CHIP_RS600) || \
1699 (rdev->family == CHIP_RS690) || \
1700 (rdev->family == CHIP_RS740) || \
1701 (rdev->family >= CHIP_R600))
771fe6b9
JG
1702#define ASIC_IS_DCE3(rdev) ((rdev->family >= CHIP_RV620))
1703#define ASIC_IS_DCE32(rdev) ((rdev->family >= CHIP_RV730))
bcc1c2a1 1704#define ASIC_IS_DCE4(rdev) ((rdev->family >= CHIP_CEDAR))
633b9164
AD
1705#define ASIC_IS_DCE41(rdev) ((rdev->family >= CHIP_PALM) && \
1706 (rdev->flags & RADEON_IS_IGP))
1fe18305 1707#define ASIC_IS_DCE5(rdev) ((rdev->family >= CHIP_BARTS))
8848f759
AD
1708#define ASIC_IS_DCE6(rdev) ((rdev->family >= CHIP_ARUBA))
1709#define ASIC_IS_DCE61(rdev) ((rdev->family >= CHIP_ARUBA) && \
1710 (rdev->flags & RADEON_IS_IGP))
771fe6b9
JG
1711
1712/*
1713 * BIOS helpers.
1714 */
1715#define RBIOS8(i) (rdev->bios[i])
1716#define RBIOS16(i) (RBIOS8(i) | (RBIOS8((i)+1) << 8))
1717#define RBIOS32(i) ((RBIOS16(i)) | (RBIOS16((i)+2) << 16))
1718
1719int radeon_combios_init(struct radeon_device *rdev);
1720void radeon_combios_fini(struct radeon_device *rdev);
1721int radeon_atombios_init(struct radeon_device *rdev);
1722void radeon_atombios_fini(struct radeon_device *rdev);
1723
1724
1725/*
1726 * RING helpers.
1727 */
ce580fab 1728#if DRM_DEBUG_CODE == 0
e32eb50d 1729static inline void radeon_ring_write(struct radeon_ring *ring, uint32_t v)
771fe6b9 1730{
e32eb50d
CK
1731 ring->ring[ring->wptr++] = v;
1732 ring->wptr &= ring->ptr_mask;
1733 ring->count_dw--;
1734 ring->ring_free_dw--;
771fe6b9 1735}
ce580fab
AK
1736#else
1737/* With debugging this is just too big to inline */
e32eb50d 1738void radeon_ring_write(struct radeon_ring *ring, uint32_t v);
ce580fab 1739#endif
771fe6b9
JG
1740
1741/*
1742 * ASICs macro.
1743 */
068a117c 1744#define radeon_init(rdev) (rdev)->asic->init((rdev))
3ce0a23d
JG
1745#define radeon_fini(rdev) (rdev)->asic->fini((rdev))
1746#define radeon_resume(rdev) (rdev)->asic->resume((rdev))
1747#define radeon_suspend(rdev) (rdev)->asic->suspend((rdev))
eb0c19c5 1748#define radeon_cs_parse(rdev, r, p) (rdev)->asic->ring[(r)].cs_parse((p))
28d52043 1749#define radeon_vga_set_state(rdev, state) (rdev)->asic->vga_set_state((rdev), (state))
a2d07b74 1750#define radeon_asic_reset(rdev) (rdev)->asic->asic_reset((rdev))
c5b3b850
AD
1751#define radeon_gart_tlb_flush(rdev) (rdev)->asic->gart.tlb_flush((rdev))
1752#define radeon_gart_set_page(rdev, i, p) (rdev)->asic->gart.set_page((rdev), (i), (p))
05b07147
CK
1753#define radeon_asic_vm_init(rdev) (rdev)->asic->vm.init((rdev))
1754#define radeon_asic_vm_fini(rdev) (rdev)->asic->vm.fini((rdev))
089a786e 1755#define radeon_asic_vm_set_page(rdev, v, pfn, mem, npages, flags) (rdev)->asic->vm.set_page((rdev), (v), (pfn), (mem), (npages), (flags))
f712812e
AD
1756#define radeon_ring_start(rdev, r, cp) (rdev)->asic->ring[(r)].ring_start((rdev), (cp))
1757#define radeon_ring_test(rdev, r, cp) (rdev)->asic->ring[(r)].ring_test((rdev), (cp))
1758#define radeon_ib_test(rdev, r, cp) (rdev)->asic->ring[(r)].ib_test((rdev), (cp))
4c87bc26 1759#define radeon_ring_ib_execute(rdev, r, ib) (rdev)->asic->ring[(r)].ib_execute((rdev), (ib))
721604a1 1760#define radeon_ring_ib_parse(rdev, r, ib) (rdev)->asic->ring[(r)].ib_parse((rdev), (ib))
312c4a8c 1761#define radeon_ring_is_lockup(rdev, r, cp) (rdev)->asic->ring[(r)].is_lockup((rdev), (cp))
9b40e5d8 1762#define radeon_ring_vm_flush(rdev, r, ib) (rdev)->asic->ring[(r)].vm_flush((rdev), (ib))
b35ea4ab
AD
1763#define radeon_irq_set(rdev) (rdev)->asic->irq.set((rdev))
1764#define radeon_irq_process(rdev) (rdev)->asic->irq.process((rdev))
c79a49ca 1765#define radeon_get_vblank_counter(rdev, crtc) (rdev)->asic->display.get_vblank_counter((rdev), (crtc))
37e9b6a6 1766#define radeon_set_backlight_level(rdev, e, l) (rdev)->asic->display.set_backlight_level((e), (l))
4c87bc26
CK
1767#define radeon_fence_ring_emit(rdev, r, fence) (rdev)->asic->ring[(r)].emit_fence((rdev), (fence))
1768#define radeon_semaphore_ring_emit(rdev, r, cp, semaphore, emit_wait) (rdev)->asic->ring[(r)].emit_semaphore((rdev), (cp), (semaphore), (emit_wait))
27cd7769
AD
1769#define radeon_copy_blit(rdev, s, d, np, f) (rdev)->asic->copy.blit((rdev), (s), (d), (np), (f))
1770#define radeon_copy_dma(rdev, s, d, np, f) (rdev)->asic->copy.dma((rdev), (s), (d), (np), (f))
1771#define radeon_copy(rdev, s, d, np, f) (rdev)->asic->copy.copy((rdev), (s), (d), (np), (f))
1772#define radeon_copy_blit_ring_index(rdev) (rdev)->asic->copy.blit_ring_index
1773#define radeon_copy_dma_ring_index(rdev) (rdev)->asic->copy.dma_ring_index
1774#define radeon_copy_ring_index(rdev) (rdev)->asic->copy.copy_ring_index
798bcf73
AD
1775#define radeon_get_engine_clock(rdev) (rdev)->asic->pm.get_engine_clock((rdev))
1776#define radeon_set_engine_clock(rdev, e) (rdev)->asic->pm.set_engine_clock((rdev), (e))
1777#define radeon_get_memory_clock(rdev) (rdev)->asic->pm.get_memory_clock((rdev))
1778#define radeon_set_memory_clock(rdev, e) (rdev)->asic->pm.set_memory_clock((rdev), (e))
1779#define radeon_get_pcie_lanes(rdev) (rdev)->asic->pm.get_pcie_lanes((rdev))
1780#define radeon_set_pcie_lanes(rdev, l) (rdev)->asic->pm.set_pcie_lanes((rdev), (l))
1781#define radeon_set_clock_gating(rdev, e) (rdev)->asic->pm.set_clock_gating((rdev), (e))
9e6f3d02
AD
1782#define radeon_set_surface_reg(rdev, r, f, p, o, s) ((rdev)->asic->surface.set_reg((rdev), (r), (f), (p), (o), (s)))
1783#define radeon_clear_surface_reg(rdev, r) ((rdev)->asic->surface.clear_reg((rdev), (r)))
c79a49ca 1784#define radeon_bandwidth_update(rdev) (rdev)->asic->display.bandwidth_update((rdev))
901ea57d
AD
1785#define radeon_hpd_init(rdev) (rdev)->asic->hpd.init((rdev))
1786#define radeon_hpd_fini(rdev) (rdev)->asic->hpd.fini((rdev))
1787#define radeon_hpd_sense(rdev, h) (rdev)->asic->hpd.sense((rdev), (h))
1788#define radeon_hpd_set_polarity(rdev, h) (rdev)->asic->hpd.set_polarity((rdev), (h))
def9ba9c 1789#define radeon_gui_idle(rdev) (rdev)->asic->gui_idle((rdev))
a02fa397
AD
1790#define radeon_pm_misc(rdev) (rdev)->asic->pm.misc((rdev))
1791#define radeon_pm_prepare(rdev) (rdev)->asic->pm.prepare((rdev))
1792#define radeon_pm_finish(rdev) (rdev)->asic->pm.finish((rdev))
1793#define radeon_pm_init_profile(rdev) (rdev)->asic->pm.init_profile((rdev))
1794#define radeon_pm_get_dynpm_state(rdev) (rdev)->asic->pm.get_dynpm_state((rdev))
69b62ad8
AD
1795#define radeon_pre_page_flip(rdev, crtc) (rdev)->asic->pflip.pre_page_flip((rdev), (crtc))
1796#define radeon_page_flip(rdev, crtc, base) (rdev)->asic->pflip.page_flip((rdev), (crtc), (base))
1797#define radeon_post_page_flip(rdev, crtc) (rdev)->asic->pflip.post_page_flip((rdev), (crtc))
1798#define radeon_wait_for_vblank(rdev, crtc) (rdev)->asic->display.wait_for_vblank((rdev), (crtc))
1799#define radeon_mc_wait_for_idle(rdev) (rdev)->asic->mc_wait_for_idle((rdev))
771fe6b9 1800
6cf8a3f5 1801/* Common functions */
700a0cc0 1802/* AGP */
90aca4d2 1803extern int radeon_gpu_reset(struct radeon_device *rdev);
700a0cc0 1804extern void radeon_agp_disable(struct radeon_device *rdev);
21f9a437
JG
1805extern int radeon_modeset_init(struct radeon_device *rdev);
1806extern void radeon_modeset_fini(struct radeon_device *rdev);
9f022ddf 1807extern bool radeon_card_posted(struct radeon_device *rdev);
f47299c5 1808extern void radeon_update_bandwidth_info(struct radeon_device *rdev);
f46c0120 1809extern void radeon_update_display_priority(struct radeon_device *rdev);
72542d77 1810extern bool radeon_boot_test_post_card(struct radeon_device *rdev);
21f9a437 1811extern void radeon_scratch_init(struct radeon_device *rdev);
724c80e1
AD
1812extern void radeon_wb_fini(struct radeon_device *rdev);
1813extern int radeon_wb_init(struct radeon_device *rdev);
1814extern void radeon_wb_disable(struct radeon_device *rdev);
21f9a437
JG
1815extern void radeon_surface_init(struct radeon_device *rdev);
1816extern int radeon_cs_parser_init(struct radeon_cs_parser *p, void *data);
ca6ffc64 1817extern void radeon_legacy_set_clock_gating(struct radeon_device *rdev, int enable);
d39c3b89 1818extern void radeon_atom_set_clock_gating(struct radeon_device *rdev, int enable);
312ea8da 1819extern void radeon_ttm_placement_from_domain(struct radeon_bo *rbo, u32 domain);
d03d8589 1820extern bool radeon_ttm_bo_is_radeon_bo(struct ttm_buffer_object *bo);
d594e46a
JG
1821extern void radeon_vram_location(struct radeon_device *rdev, struct radeon_mc *mc, u64 base);
1822extern void radeon_gtt_location(struct radeon_device *rdev, struct radeon_mc *mc);
6a9ee8af
DA
1823extern int radeon_resume_kms(struct drm_device *dev);
1824extern int radeon_suspend_kms(struct drm_device *dev, pm_message_t state);
53595338 1825extern void radeon_ttm_set_active_vram_size(struct radeon_device *rdev, u64 size);
6cf8a3f5 1826
721604a1
JG
1827/*
1828 * vm
1829 */
1830int radeon_vm_manager_init(struct radeon_device *rdev);
1831void radeon_vm_manager_fini(struct radeon_device *rdev);
721604a1
JG
1832int radeon_vm_init(struct radeon_device *rdev, struct radeon_vm *vm);
1833void radeon_vm_fini(struct radeon_device *rdev, struct radeon_vm *vm);
ddf03f5c 1834int radeon_vm_alloc_pt(struct radeon_device *rdev, struct radeon_vm *vm);
ee60e29f
CK
1835struct radeon_fence *radeon_vm_grab_id(struct radeon_device *rdev,
1836 struct radeon_vm *vm, int ring);
1837void radeon_vm_fence(struct radeon_device *rdev,
1838 struct radeon_vm *vm,
1839 struct radeon_fence *fence);
089a786e
CK
1840u64 radeon_vm_get_addr(struct radeon_device *rdev,
1841 struct ttm_mem_reg *mem,
1842 unsigned pfn);
721604a1
JG
1843int radeon_vm_bo_update_pte(struct radeon_device *rdev,
1844 struct radeon_vm *vm,
1845 struct radeon_bo *bo,
1846 struct ttm_mem_reg *mem);
1847void radeon_vm_bo_invalidate(struct radeon_device *rdev,
1848 struct radeon_bo *bo);
1849int radeon_vm_bo_add(struct radeon_device *rdev,
1850 struct radeon_vm *vm,
1851 struct radeon_bo *bo,
1852 uint64_t offset,
1853 uint32_t flags);
1854int radeon_vm_bo_rmv(struct radeon_device *rdev,
1855 struct radeon_vm *vm,
1856 struct radeon_bo *bo);
1857
f122c610
AD
1858/* audio */
1859void r600_audio_update_hdmi(struct work_struct *work);
721604a1 1860
16cdf04d
AD
1861/*
1862 * R600 vram scratch functions
1863 */
1864int r600_vram_scratch_init(struct radeon_device *rdev);
1865void r600_vram_scratch_fini(struct radeon_device *rdev);
1866
285484e2
JG
1867/*
1868 * r600 cs checking helper
1869 */
1870unsigned r600_mip_minify(unsigned size, unsigned level);
1871bool r600_fmt_is_valid_color(u32 format);
1872bool r600_fmt_is_valid_texture(u32 format, enum radeon_family family);
1873int r600_fmt_get_blocksize(u32 format);
1874int r600_fmt_get_nblocksx(u32 format, u32 w);
1875int r600_fmt_get_nblocksy(u32 format, u32 h);
1876
3574dda4
DV
1877/*
1878 * r600 functions used by radeon_encoder.c
1879 */
1b688d08
RM
1880struct radeon_hdmi_acr {
1881 u32 clock;
1882
1883 int n_32khz;
1884 int cts_32khz;
1885
1886 int n_44_1khz;
1887 int cts_44_1khz;
1888
1889 int n_48khz;
1890 int cts_48khz;
1891
1892};
1893
e55d3e6c
RM
1894extern struct radeon_hdmi_acr r600_hdmi_acr(uint32_t clock);
1895
2cd6218c
RM
1896extern void r600_hdmi_enable(struct drm_encoder *encoder);
1897extern void r600_hdmi_disable(struct drm_encoder *encoder);
dafc3bd5 1898extern void r600_hdmi_setmode(struct drm_encoder *encoder, struct drm_display_mode *mode);
416a2bd2
AD
1899extern u32 r6xx_remap_render_backend(struct radeon_device *rdev,
1900 u32 tiling_pipe_num,
1901 u32 max_rb_num,
1902 u32 total_max_rb_num,
1903 u32 enabled_rb_mask);
fe251e2f 1904
e55d3e6c
RM
1905/*
1906 * evergreen functions used by radeon_encoder.c
1907 */
1908
1909extern void evergreen_hdmi_setmode(struct drm_encoder *encoder, struct drm_display_mode *mode);
1910
0af62b01 1911extern int ni_init_microcode(struct radeon_device *rdev);
755d819e 1912extern int ni_mc_load_microcode(struct radeon_device *rdev);
0af62b01 1913
c4917074
AD
1914/* radeon_acpi.c */
1915#if defined(CONFIG_ACPI)
1916extern int radeon_acpi_init(struct radeon_device *rdev);
1917extern void radeon_acpi_fini(struct radeon_device *rdev);
1918#else
1919static inline int radeon_acpi_init(struct radeon_device *rdev) { return 0; }
1920static inline void radeon_acpi_fini(struct radeon_device *rdev) { }
1921#endif
d7a2952f 1922
4c788679
JG
1923#include "radeon_object.h"
1924
771fe6b9 1925#endif