]> git.proxmox.com Git - mirror_ubuntu-bionic-kernel.git/blame - drivers/gpu/drm/radeon/radeon.h
drm/radeon/kms: cleanup benchmark code
[mirror_ubuntu-bionic-kernel.git] / drivers / gpu / drm / radeon / radeon.h
CommitLineData
771fe6b9
JG
1/*
2 * Copyright 2008 Advanced Micro Devices, Inc.
3 * Copyright 2008 Red Hat Inc.
4 * Copyright 2009 Jerome Glisse.
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
20 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
22 * OTHER DEALINGS IN THE SOFTWARE.
23 *
24 * Authors: Dave Airlie
25 * Alex Deucher
26 * Jerome Glisse
27 */
28#ifndef __RADEON_H__
29#define __RADEON_H__
30
771fe6b9
JG
31/* TODO: Here are things that needs to be done :
32 * - surface allocator & initializer : (bit like scratch reg) should
33 * initialize HDP_ stuff on RS600, R600, R700 hw, well anythings
34 * related to surface
35 * - WB : write back stuff (do it bit like scratch reg things)
36 * - Vblank : look at Jesse's rework and what we should do
37 * - r600/r700: gart & cp
38 * - cs : clean cs ioctl use bitmap & things like that.
39 * - power management stuff
40 * - Barrier in gart code
41 * - Unmappabled vram ?
42 * - TESTING, TESTING, TESTING
43 */
44
d39c3b89
JG
45/* Initialization path:
46 * We expect that acceleration initialization might fail for various
47 * reasons even thought we work hard to make it works on most
48 * configurations. In order to still have a working userspace in such
49 * situation the init path must succeed up to the memory controller
50 * initialization point. Failure before this point are considered as
51 * fatal error. Here is the init callchain :
52 * radeon_device_init perform common structure, mutex initialization
53 * asic_init setup the GPU memory layout and perform all
54 * one time initialization (failure in this
55 * function are considered fatal)
56 * asic_startup setup the GPU acceleration, in order to
57 * follow guideline the first thing this
58 * function should do is setting the GPU
59 * memory controller (only MC setup failure
60 * are considered as fatal)
61 */
62
60063497 63#include <linux/atomic.h>
771fe6b9
JG
64#include <linux/wait.h>
65#include <linux/list.h>
66#include <linux/kref.h>
67
4c788679
JG
68#include <ttm/ttm_bo_api.h>
69#include <ttm/ttm_bo_driver.h>
70#include <ttm/ttm_placement.h>
71#include <ttm/ttm_module.h>
147666fb 72#include <ttm/ttm_execbuf_util.h>
4c788679 73
c2142715 74#include "radeon_family.h"
771fe6b9
JG
75#include "radeon_mode.h"
76#include "radeon_reg.h"
771fe6b9
JG
77
78/*
79 * Modules parameters.
80 */
81extern int radeon_no_wb;
82extern int radeon_modeset;
83extern int radeon_dynclks;
84extern int radeon_r4xx_atom;
85extern int radeon_agpmode;
86extern int radeon_vram_limit;
87extern int radeon_gart_size;
88extern int radeon_benchmarking;
ecc0b326 89extern int radeon_testing;
771fe6b9 90extern int radeon_connector_table;
4ce001ab 91extern int radeon_tv;
dafc3bd5 92extern int radeon_audio;
f46c0120 93extern int radeon_disp_priority;
e2b0a8e1 94extern int radeon_hw_i2c;
d42dd579 95extern int radeon_pcie_gen2;
771fe6b9
JG
96
97/*
98 * Copy from radeon_drv.h so we don't have to include both and have conflicting
99 * symbol;
100 */
101#define RADEON_MAX_USEC_TIMEOUT 100000 /* 100 ms */
225758d8 102#define RADEON_FENCE_JIFFIES_TIMEOUT (HZ / 2)
e821767b 103/* RADEON_IB_POOL_SIZE must be a power of 2 */
771fe6b9 104#define RADEON_IB_POOL_SIZE 16
c245cb9e 105#define RADEON_DEBUGFS_MAX_COMPONENTS 32
771fe6b9 106#define RADEONFB_CONN_LIMIT 4
f657c2a7 107#define RADEON_BIOS_NUM_SCRATCH 8
771fe6b9 108
771fe6b9
JG
109/*
110 * Errata workarounds.
111 */
112enum radeon_pll_errata {
113 CHIP_ERRATA_R300_CG = 0x00000001,
114 CHIP_ERRATA_PLL_DUMMYREADS = 0x00000002,
115 CHIP_ERRATA_PLL_DELAY = 0x00000004
116};
117
118
119struct radeon_device;
120
121
122/*
123 * BIOS.
124 */
6a9ee8af
DA
125#define ATRM_BIOS_PAGE 4096
126
8edb381d 127#if defined(CONFIG_VGA_SWITCHEROO)
6a9ee8af
DA
128bool radeon_atrm_supported(struct pci_dev *pdev);
129int radeon_atrm_get_bios_chunk(uint8_t *bios, int offset, int len);
8edb381d
DA
130#else
131static inline bool radeon_atrm_supported(struct pci_dev *pdev)
132{
133 return false;
134}
135
136static inline int radeon_atrm_get_bios_chunk(uint8_t *bios, int offset, int len){
137 return -EINVAL;
138}
139#endif
771fe6b9
JG
140bool radeon_get_bios(struct radeon_device *rdev);
141
3ce0a23d 142
771fe6b9 143/*
3ce0a23d 144 * Dummy page
771fe6b9 145 */
3ce0a23d
JG
146struct radeon_dummy_page {
147 struct page *page;
148 dma_addr_t addr;
149};
150int radeon_dummy_page_init(struct radeon_device *rdev);
151void radeon_dummy_page_fini(struct radeon_device *rdev);
152
771fe6b9 153
3ce0a23d
JG
154/*
155 * Clocks
156 */
771fe6b9
JG
157struct radeon_clock {
158 struct radeon_pll p1pll;
159 struct radeon_pll p2pll;
bcc1c2a1 160 struct radeon_pll dcpll;
771fe6b9
JG
161 struct radeon_pll spll;
162 struct radeon_pll mpll;
163 /* 10 Khz units */
164 uint32_t default_mclk;
165 uint32_t default_sclk;
bcc1c2a1
AD
166 uint32_t default_dispclk;
167 uint32_t dp_extclk;
b20f9bef 168 uint32_t max_pixel_clock;
771fe6b9
JG
169};
170
7433874e
RM
171/*
172 * Power management
173 */
174int radeon_pm_init(struct radeon_device *rdev);
29fb52ca 175void radeon_pm_fini(struct radeon_device *rdev);
c913e23a 176void radeon_pm_compute_clocks(struct radeon_device *rdev);
ce8f5370
AD
177void radeon_pm_suspend(struct radeon_device *rdev);
178void radeon_pm_resume(struct radeon_device *rdev);
56278a8e
AD
179void radeon_combios_get_power_modes(struct radeon_device *rdev);
180void radeon_atombios_get_power_modes(struct radeon_device *rdev);
8a83ec5e 181void radeon_atom_set_voltage(struct radeon_device *rdev, u16 voltage_level, u8 voltage_type);
ee4017f4 182int radeon_atom_get_max_vddc(struct radeon_device *rdev, u16 *voltage);
f892034a 183void rs690_pm_info(struct radeon_device *rdev);
20d391d7
AD
184extern int rv6xx_get_temp(struct radeon_device *rdev);
185extern int rv770_get_temp(struct radeon_device *rdev);
186extern int evergreen_get_temp(struct radeon_device *rdev);
187extern int sumo_get_temp(struct radeon_device *rdev);
3ce0a23d 188
771fe6b9
JG
189/*
190 * Fences.
191 */
192struct radeon_fence_driver {
193 uint32_t scratch_reg;
194 atomic_t seq;
195 uint32_t last_seq;
225758d8
JG
196 unsigned long last_jiffies;
197 unsigned long last_timeout;
771fe6b9
JG
198 wait_queue_head_t queue;
199 rwlock_t lock;
200 struct list_head created;
201 struct list_head emited;
202 struct list_head signaled;
0a0c7596 203 bool initialized;
771fe6b9
JG
204};
205
206struct radeon_fence {
207 struct radeon_device *rdev;
208 struct kref kref;
209 struct list_head list;
210 /* protected by radeon_fence.lock */
211 uint32_t seq;
771fe6b9
JG
212 bool emited;
213 bool signaled;
214};
215
216int radeon_fence_driver_init(struct radeon_device *rdev);
217void radeon_fence_driver_fini(struct radeon_device *rdev);
218int radeon_fence_create(struct radeon_device *rdev, struct radeon_fence **fence);
219int radeon_fence_emit(struct radeon_device *rdev, struct radeon_fence *fence);
220void radeon_fence_process(struct radeon_device *rdev);
221bool radeon_fence_signaled(struct radeon_fence *fence);
222int radeon_fence_wait(struct radeon_fence *fence, bool interruptible);
223int radeon_fence_wait_next(struct radeon_device *rdev);
224int radeon_fence_wait_last(struct radeon_device *rdev);
225struct radeon_fence *radeon_fence_ref(struct radeon_fence *fence);
226void radeon_fence_unref(struct radeon_fence **fence);
227
e024e110
DA
228/*
229 * Tiling registers
230 */
231struct radeon_surface_reg {
4c788679 232 struct radeon_bo *bo;
e024e110
DA
233};
234
235#define RADEON_GEM_MAX_SURFACES 8
771fe6b9
JG
236
237/*
4c788679 238 * TTM.
771fe6b9 239 */
4c788679
JG
240struct radeon_mman {
241 struct ttm_bo_global_ref bo_global_ref;
ba4420c2 242 struct drm_global_reference mem_global_ref;
4c788679 243 struct ttm_bo_device bdev;
0a0c7596
JG
244 bool mem_global_referenced;
245 bool initialized;
4c788679
JG
246};
247
248struct radeon_bo {
249 /* Protected by gem.mutex */
250 struct list_head list;
251 /* Protected by tbo.reserved */
312ea8da
JG
252 u32 placements[3];
253 struct ttm_placement placement;
4c788679
JG
254 struct ttm_buffer_object tbo;
255 struct ttm_bo_kmap_obj kmap;
256 unsigned pin_count;
257 void *kptr;
258 u32 tiling_flags;
259 u32 pitch;
260 int surface_reg;
261 /* Constant after initialization */
262 struct radeon_device *rdev;
441921d5 263 struct drm_gem_object gem_base;
4c788679 264};
7e4d15d9 265#define gem_to_radeon_bo(gobj) container_of((gobj), struct radeon_bo, gem_base)
771fe6b9 266
4c788679 267struct radeon_bo_list {
147666fb 268 struct ttm_validate_buffer tv;
4c788679 269 struct radeon_bo *bo;
771fe6b9
JG
270 uint64_t gpu_offset;
271 unsigned rdomain;
272 unsigned wdomain;
4c788679 273 u32 tiling_flags;
771fe6b9
JG
274};
275
771fe6b9
JG
276/*
277 * GEM objects.
278 */
279struct radeon_gem {
4c788679 280 struct mutex mutex;
771fe6b9
JG
281 struct list_head objects;
282};
283
284int radeon_gem_init(struct radeon_device *rdev);
285void radeon_gem_fini(struct radeon_device *rdev);
286int radeon_gem_object_create(struct radeon_device *rdev, int size,
4c788679
JG
287 int alignment, int initial_domain,
288 bool discardable, bool kernel,
289 struct drm_gem_object **obj);
771fe6b9
JG
290int radeon_gem_object_pin(struct drm_gem_object *obj, uint32_t pin_domain,
291 uint64_t *gpu_addr);
292void radeon_gem_object_unpin(struct drm_gem_object *obj);
293
ff72145b
DA
294int radeon_mode_dumb_create(struct drm_file *file_priv,
295 struct drm_device *dev,
296 struct drm_mode_create_dumb *args);
297int radeon_mode_dumb_mmap(struct drm_file *filp,
298 struct drm_device *dev,
299 uint32_t handle, uint64_t *offset_p);
300int radeon_mode_dumb_destroy(struct drm_file *file_priv,
301 struct drm_device *dev,
302 uint32_t handle);
771fe6b9
JG
303
304/*
305 * GART structures, functions & helpers
306 */
307struct radeon_mc;
308
309struct radeon_gart_table_ram {
310 volatile uint32_t *ptr;
311};
312
313struct radeon_gart_table_vram {
4c788679 314 struct radeon_bo *robj;
771fe6b9
JG
315 volatile uint32_t *ptr;
316};
317
318union radeon_gart_table {
319 struct radeon_gart_table_ram ram;
320 struct radeon_gart_table_vram vram;
321};
322
a77f1718 323#define RADEON_GPU_PAGE_SIZE 4096
d594e46a 324#define RADEON_GPU_PAGE_MASK (RADEON_GPU_PAGE_SIZE - 1)
a77f1718 325
771fe6b9
JG
326struct radeon_gart {
327 dma_addr_t table_addr;
328 unsigned num_gpu_pages;
329 unsigned num_cpu_pages;
330 unsigned table_size;
331 union radeon_gart_table table;
332 struct page **pages;
333 dma_addr_t *pages_addr;
c39d3516 334 bool *ttm_alloced;
771fe6b9
JG
335 bool ready;
336};
337
338int radeon_gart_table_ram_alloc(struct radeon_device *rdev);
339void radeon_gart_table_ram_free(struct radeon_device *rdev);
340int radeon_gart_table_vram_alloc(struct radeon_device *rdev);
341void radeon_gart_table_vram_free(struct radeon_device *rdev);
342int radeon_gart_init(struct radeon_device *rdev);
343void radeon_gart_fini(struct radeon_device *rdev);
344void radeon_gart_unbind(struct radeon_device *rdev, unsigned offset,
345 int pages);
346int radeon_gart_bind(struct radeon_device *rdev, unsigned offset,
c39d3516
KRW
347 int pages, struct page **pagelist,
348 dma_addr_t *dma_addr);
771fe6b9
JG
349
350
351/*
352 * GPU MC structures, functions & helpers
353 */
354struct radeon_mc {
355 resource_size_t aper_size;
356 resource_size_t aper_base;
357 resource_size_t agp_base;
7a50f01a
DA
358 /* for some chips with <= 32MB we need to lie
359 * about vram size near mc fb location */
3ce0a23d 360 u64 mc_vram_size;
d594e46a 361 u64 visible_vram_size;
3ce0a23d
JG
362 u64 gtt_size;
363 u64 gtt_start;
364 u64 gtt_end;
3ce0a23d
JG
365 u64 vram_start;
366 u64 vram_end;
771fe6b9 367 unsigned vram_width;
3ce0a23d 368 u64 real_vram_size;
771fe6b9
JG
369 int vram_mtrr;
370 bool vram_is_ddr;
d594e46a 371 bool igp_sideport_enabled;
8d369bb1 372 u64 gtt_base_align;
771fe6b9
JG
373};
374
06b6476d
AD
375bool radeon_combios_sideport_present(struct radeon_device *rdev);
376bool radeon_atombios_sideport_present(struct radeon_device *rdev);
771fe6b9
JG
377
378/*
379 * GPU scratch registers structures, functions & helpers
380 */
381struct radeon_scratch {
382 unsigned num_reg;
724c80e1 383 uint32_t reg_base;
771fe6b9
JG
384 bool free[32];
385 uint32_t reg[32];
386};
387
388int radeon_scratch_get(struct radeon_device *rdev, uint32_t *reg);
389void radeon_scratch_free(struct radeon_device *rdev, uint32_t reg);
390
391
392/*
393 * IRQS.
394 */
6f34be50
AD
395
396struct radeon_unpin_work {
397 struct work_struct work;
398 struct radeon_device *rdev;
399 int crtc_id;
400 struct radeon_fence *fence;
401 struct drm_pending_vblank_event *event;
402 struct radeon_bo *old_rbo;
403 u64 new_crtc_base;
404};
405
406struct r500_irq_stat_regs {
407 u32 disp_int;
408};
409
410struct r600_irq_stat_regs {
411 u32 disp_int;
412 u32 disp_int_cont;
413 u32 disp_int_cont2;
414 u32 d1grph_int;
415 u32 d2grph_int;
416};
417
418struct evergreen_irq_stat_regs {
419 u32 disp_int;
420 u32 disp_int_cont;
421 u32 disp_int_cont2;
422 u32 disp_int_cont3;
423 u32 disp_int_cont4;
424 u32 disp_int_cont5;
425 u32 d1grph_int;
426 u32 d2grph_int;
427 u32 d3grph_int;
428 u32 d4grph_int;
429 u32 d5grph_int;
430 u32 d6grph_int;
431};
432
433union radeon_irq_stat_regs {
434 struct r500_irq_stat_regs r500;
435 struct r600_irq_stat_regs r600;
436 struct evergreen_irq_stat_regs evergreen;
437};
438
771fe6b9
JG
439struct radeon_irq {
440 bool installed;
441 bool sw_int;
442 /* FIXME: use a define max crtc rather than hardcode it */
45f9a39b 443 bool crtc_vblank_int[6];
6f34be50 444 bool pflip[6];
73a6d3fc 445 wait_queue_head_t vblank_queue;
b500f680
AD
446 /* FIXME: use defines for max hpd/dacs */
447 bool hpd[6];
2031f77c
AD
448 bool gui_idle;
449 bool gui_idle_acked;
450 wait_queue_head_t idle_queue;
f2594933
CK
451 /* FIXME: use defines for max HDMI blocks */
452 bool hdmi[2];
1614f8b1
DA
453 spinlock_t sw_lock;
454 int sw_refcount;
6f34be50
AD
455 union radeon_irq_stat_regs stat_regs;
456 spinlock_t pflip_lock[6];
457 int pflip_refcount[6];
771fe6b9
JG
458};
459
460int radeon_irq_kms_init(struct radeon_device *rdev);
461void radeon_irq_kms_fini(struct radeon_device *rdev);
1614f8b1
DA
462void radeon_irq_kms_sw_irq_get(struct radeon_device *rdev);
463void radeon_irq_kms_sw_irq_put(struct radeon_device *rdev);
6f34be50
AD
464void radeon_irq_kms_pflip_irq_get(struct radeon_device *rdev, int crtc);
465void radeon_irq_kms_pflip_irq_put(struct radeon_device *rdev, int crtc);
771fe6b9
JG
466
467/*
468 * CP & ring.
469 */
470struct radeon_ib {
471 struct list_head list;
e821767b 472 unsigned idx;
771fe6b9
JG
473 uint64_t gpu_addr;
474 struct radeon_fence *fence;
e821767b 475 uint32_t *ptr;
771fe6b9 476 uint32_t length_dw;
e821767b 477 bool free;
771fe6b9
JG
478};
479
ecb114a1
DA
480/*
481 * locking -
482 * mutex protects scheduled_ibs, ready, alloc_bm
483 */
771fe6b9
JG
484struct radeon_ib_pool {
485 struct mutex mutex;
4c788679 486 struct radeon_bo *robj;
9f93ed39 487 struct list_head bogus_ib;
771fe6b9
JG
488 struct radeon_ib ibs[RADEON_IB_POOL_SIZE];
489 bool ready;
e821767b 490 unsigned head_id;
771fe6b9
JG
491};
492
493struct radeon_cp {
4c788679 494 struct radeon_bo *ring_obj;
771fe6b9
JG
495 volatile uint32_t *ring;
496 unsigned rptr;
497 unsigned wptr;
498 unsigned wptr_old;
499 unsigned ring_size;
500 unsigned ring_free_dw;
501 int count_dw;
502 uint64_t gpu_addr;
503 uint32_t align_mask;
504 uint32_t ptr_mask;
505 struct mutex mutex;
506 bool ready;
507};
508
d8f60cfc
AD
509/*
510 * R6xx+ IH ring
511 */
512struct r600_ih {
4c788679 513 struct radeon_bo *ring_obj;
d8f60cfc
AD
514 volatile uint32_t *ring;
515 unsigned rptr;
516 unsigned wptr;
517 unsigned wptr_old;
518 unsigned ring_size;
519 uint64_t gpu_addr;
d8f60cfc
AD
520 uint32_t ptr_mask;
521 spinlock_t lock;
522 bool enabled;
523};
524
3ce0a23d 525struct r600_blit {
ff82f052 526 struct mutex mutex;
4c788679 527 struct radeon_bo *shader_obj;
3ce0a23d
JG
528 u64 shader_gpu_addr;
529 u32 vs_offset, ps_offset;
530 u32 state_offset;
531 u32 state_len;
532 u32 vb_used, vb_total;
533 struct radeon_ib *vb_ib;
534};
535
771fe6b9
JG
536int radeon_ib_get(struct radeon_device *rdev, struct radeon_ib **ib);
537void radeon_ib_free(struct radeon_device *rdev, struct radeon_ib **ib);
538int radeon_ib_schedule(struct radeon_device *rdev, struct radeon_ib *ib);
539int radeon_ib_pool_init(struct radeon_device *rdev);
540void radeon_ib_pool_fini(struct radeon_device *rdev);
541int radeon_ib_test(struct radeon_device *rdev);
9f93ed39 542extern void radeon_ib_bogus_add(struct radeon_device *rdev, struct radeon_ib *ib);
771fe6b9
JG
543/* Ring access between begin & end cannot sleep */
544void radeon_ring_free_size(struct radeon_device *rdev);
91700f3c 545int radeon_ring_alloc(struct radeon_device *rdev, unsigned ndw);
771fe6b9 546int radeon_ring_lock(struct radeon_device *rdev, unsigned ndw);
91700f3c 547void radeon_ring_commit(struct radeon_device *rdev);
771fe6b9
JG
548void radeon_ring_unlock_commit(struct radeon_device *rdev);
549void radeon_ring_unlock_undo(struct radeon_device *rdev);
550int radeon_ring_test(struct radeon_device *rdev);
551int radeon_ring_init(struct radeon_device *rdev, unsigned ring_size);
552void radeon_ring_fini(struct radeon_device *rdev);
553
554
555/*
556 * CS.
557 */
558struct radeon_cs_reloc {
559 struct drm_gem_object *gobj;
4c788679
JG
560 struct radeon_bo *robj;
561 struct radeon_bo_list lobj;
771fe6b9
JG
562 uint32_t handle;
563 uint32_t flags;
564};
565
566struct radeon_cs_chunk {
567 uint32_t chunk_id;
568 uint32_t length_dw;
513bcb46
DA
569 int kpage_idx[2];
570 uint32_t *kpage[2];
771fe6b9 571 uint32_t *kdata;
513bcb46
DA
572 void __user *user_ptr;
573 int last_copied_page;
574 int last_page_index;
771fe6b9
JG
575};
576
577struct radeon_cs_parser {
c8c15ff1 578 struct device *dev;
771fe6b9
JG
579 struct radeon_device *rdev;
580 struct drm_file *filp;
581 /* chunks */
582 unsigned nchunks;
583 struct radeon_cs_chunk *chunks;
584 uint64_t *chunks_array;
585 /* IB */
586 unsigned idx;
587 /* relocations */
588 unsigned nrelocs;
589 struct radeon_cs_reloc *relocs;
590 struct radeon_cs_reloc **relocs_ptr;
591 struct list_head validated;
592 /* indices of various chunks */
593 int chunk_ib_idx;
594 int chunk_relocs_idx;
595 struct radeon_ib *ib;
596 void *track;
3ce0a23d 597 unsigned family;
513bcb46 598 int parser_error;
771fe6b9
JG
599};
600
513bcb46
DA
601extern int radeon_cs_update_pages(struct radeon_cs_parser *p, int pg_idx);
602extern int radeon_cs_finish_pages(struct radeon_cs_parser *p);
ce580fab 603extern u32 radeon_get_ib_value(struct radeon_cs_parser *p, int idx);
513bcb46 604
771fe6b9
JG
605struct radeon_cs_packet {
606 unsigned idx;
607 unsigned type;
608 unsigned reg;
609 unsigned opcode;
610 int count;
611 unsigned one_reg_wr;
612};
613
614typedef int (*radeon_packet0_check_t)(struct radeon_cs_parser *p,
615 struct radeon_cs_packet *pkt,
616 unsigned idx, unsigned reg);
617typedef int (*radeon_packet3_check_t)(struct radeon_cs_parser *p,
618 struct radeon_cs_packet *pkt);
619
620
621/*
622 * AGP
623 */
624int radeon_agp_init(struct radeon_device *rdev);
0ebf1717 625void radeon_agp_resume(struct radeon_device *rdev);
10b06122 626void radeon_agp_suspend(struct radeon_device *rdev);
771fe6b9
JG
627void radeon_agp_fini(struct radeon_device *rdev);
628
629
630/*
631 * Writeback
632 */
633struct radeon_wb {
4c788679 634 struct radeon_bo *wb_obj;
771fe6b9
JG
635 volatile uint32_t *wb;
636 uint64_t gpu_addr;
724c80e1 637 bool enabled;
d0f8a854 638 bool use_event;
771fe6b9
JG
639};
640
724c80e1
AD
641#define RADEON_WB_SCRATCH_OFFSET 0
642#define RADEON_WB_CP_RPTR_OFFSET 1024
0c88a02e
AD
643#define RADEON_WB_CP1_RPTR_OFFSET 1280
644#define RADEON_WB_CP2_RPTR_OFFSET 1536
724c80e1 645#define R600_WB_IH_WPTR_OFFSET 2048
d0f8a854 646#define R600_WB_EVENT_OFFSET 3072
724c80e1 647
c93bb85b
JG
648/**
649 * struct radeon_pm - power management datas
650 * @max_bandwidth: maximum bandwidth the gpu has (MByte/s)
651 * @igp_sideport_mclk: sideport memory clock Mhz (rs690,rs740,rs780,rs880)
652 * @igp_system_mclk: system clock Mhz (rs690,rs740,rs780,rs880)
653 * @igp_ht_link_clk: ht link clock Mhz (rs690,rs740,rs780,rs880)
654 * @igp_ht_link_width: ht link width in bits (rs690,rs740,rs780,rs880)
655 * @k8_bandwidth: k8 bandwidth the gpu has (MByte/s) (IGP)
656 * @sideport_bandwidth: sideport bandwidth the gpu has (MByte/s) (IGP)
657 * @ht_bandwidth: ht bandwidth the gpu has (MByte/s) (IGP)
658 * @core_bandwidth: core GPU bandwidth the gpu has (MByte/s) (IGP)
25985edc 659 * @sclk: GPU clock Mhz (core bandwidth depends of this clock)
c93bb85b
JG
660 * @needed_bandwidth: current bandwidth needs
661 *
662 * It keeps track of various data needed to take powermanagement decision.
25985edc 663 * Bandwidth need is used to determine minimun clock of the GPU and memory.
c93bb85b
JG
664 * Equation between gpu/memory clock and available bandwidth is hw dependent
665 * (type of memory, bus size, efficiency, ...)
666 */
ce8f5370
AD
667
668enum radeon_pm_method {
669 PM_METHOD_PROFILE,
670 PM_METHOD_DYNPM,
671};
672
673enum radeon_dynpm_state {
674 DYNPM_STATE_DISABLED,
675 DYNPM_STATE_MINIMUM,
676 DYNPM_STATE_PAUSED,
3f53eb6f
RW
677 DYNPM_STATE_ACTIVE,
678 DYNPM_STATE_SUSPENDED,
c913e23a 679};
ce8f5370
AD
680enum radeon_dynpm_action {
681 DYNPM_ACTION_NONE,
682 DYNPM_ACTION_MINIMUM,
683 DYNPM_ACTION_DOWNCLOCK,
684 DYNPM_ACTION_UPCLOCK,
685 DYNPM_ACTION_DEFAULT
c913e23a 686};
56278a8e
AD
687
688enum radeon_voltage_type {
689 VOLTAGE_NONE = 0,
690 VOLTAGE_GPIO,
691 VOLTAGE_VDDC,
692 VOLTAGE_SW
693};
694
0ec0e74f
AD
695enum radeon_pm_state_type {
696 POWER_STATE_TYPE_DEFAULT,
697 POWER_STATE_TYPE_POWERSAVE,
698 POWER_STATE_TYPE_BATTERY,
699 POWER_STATE_TYPE_BALANCED,
700 POWER_STATE_TYPE_PERFORMANCE,
701};
702
ce8f5370
AD
703enum radeon_pm_profile_type {
704 PM_PROFILE_DEFAULT,
705 PM_PROFILE_AUTO,
706 PM_PROFILE_LOW,
c9e75b21 707 PM_PROFILE_MID,
ce8f5370
AD
708 PM_PROFILE_HIGH,
709};
710
711#define PM_PROFILE_DEFAULT_IDX 0
712#define PM_PROFILE_LOW_SH_IDX 1
c9e75b21
AD
713#define PM_PROFILE_MID_SH_IDX 2
714#define PM_PROFILE_HIGH_SH_IDX 3
715#define PM_PROFILE_LOW_MH_IDX 4
716#define PM_PROFILE_MID_MH_IDX 5
717#define PM_PROFILE_HIGH_MH_IDX 6
718#define PM_PROFILE_MAX 7
ce8f5370
AD
719
720struct radeon_pm_profile {
721 int dpms_off_ps_idx;
722 int dpms_on_ps_idx;
723 int dpms_off_cm_idx;
724 int dpms_on_cm_idx;
516d0e46
AD
725};
726
21a8122a
AD
727enum radeon_int_thermal_type {
728 THERMAL_TYPE_NONE,
729 THERMAL_TYPE_RV6XX,
730 THERMAL_TYPE_RV770,
731 THERMAL_TYPE_EVERGREEN,
e33df25f 732 THERMAL_TYPE_SUMO,
4fddba1f 733 THERMAL_TYPE_NI,
21a8122a
AD
734};
735
56278a8e
AD
736struct radeon_voltage {
737 enum radeon_voltage_type type;
738 /* gpio voltage */
739 struct radeon_gpio_rec gpio;
740 u32 delay; /* delay in usec from voltage drop to sclk change */
741 bool active_high; /* voltage drop is active when bit is high */
742 /* VDDC voltage */
743 u8 vddc_id; /* index into vddc voltage table */
744 u8 vddci_id; /* index into vddci voltage table */
745 bool vddci_enabled;
746 /* r6xx+ sw */
2feea49a
AD
747 u16 voltage;
748 /* evergreen+ vddci */
749 u16 vddci;
56278a8e
AD
750};
751
d7311171
AD
752/* clock mode flags */
753#define RADEON_PM_MODE_NO_DISPLAY (1 << 0)
754
56278a8e
AD
755struct radeon_pm_clock_info {
756 /* memory clock */
757 u32 mclk;
758 /* engine clock */
759 u32 sclk;
760 /* voltage info */
761 struct radeon_voltage voltage;
d7311171 762 /* standardized clock flags */
56278a8e
AD
763 u32 flags;
764};
765
a48b9b4e 766/* state flags */
d7311171 767#define RADEON_PM_STATE_SINGLE_DISPLAY_ONLY (1 << 0)
a48b9b4e 768
56278a8e 769struct radeon_power_state {
0ec0e74f 770 enum radeon_pm_state_type type;
56278a8e
AD
771 /* XXX: use a define for num clock modes */
772 struct radeon_pm_clock_info clock_info[8];
773 /* number of valid clock modes in this power state */
774 int num_clock_modes;
56278a8e 775 struct radeon_pm_clock_info *default_clock_mode;
a48b9b4e
AD
776 /* standardized state flags */
777 u32 flags;
79daedc9
AD
778 u32 misc; /* vbios specific flags */
779 u32 misc2; /* vbios specific flags */
780 int pcie_lanes; /* pcie lanes */
56278a8e
AD
781};
782
27459324
RM
783/*
784 * Some modes are overclocked by very low value, accept them
785 */
786#define RADEON_MODE_OVERCLOCK_MARGIN 500 /* 5 MHz */
787
c93bb85b 788struct radeon_pm {
c913e23a 789 struct mutex mutex;
a48b9b4e
AD
790 u32 active_crtcs;
791 int active_crtc_count;
c913e23a 792 int req_vblank;
839461d3 793 bool vblank_sync;
2031f77c 794 bool gui_idle;
c93bb85b
JG
795 fixed20_12 max_bandwidth;
796 fixed20_12 igp_sideport_mclk;
797 fixed20_12 igp_system_mclk;
798 fixed20_12 igp_ht_link_clk;
799 fixed20_12 igp_ht_link_width;
800 fixed20_12 k8_bandwidth;
801 fixed20_12 sideport_bandwidth;
802 fixed20_12 ht_bandwidth;
803 fixed20_12 core_bandwidth;
804 fixed20_12 sclk;
f47299c5 805 fixed20_12 mclk;
c93bb85b 806 fixed20_12 needed_bandwidth;
0975b162 807 struct radeon_power_state *power_state;
56278a8e
AD
808 /* number of valid power states */
809 int num_power_states;
a48b9b4e
AD
810 int current_power_state_index;
811 int current_clock_mode_index;
812 int requested_power_state_index;
813 int requested_clock_mode_index;
814 int default_power_state_index;
815 u32 current_sclk;
816 u32 current_mclk;
2feea49a
AD
817 u16 current_vddc;
818 u16 current_vddci;
9ace9f7b
AD
819 u32 default_sclk;
820 u32 default_mclk;
2feea49a
AD
821 u16 default_vddc;
822 u16 default_vddci;
29fb52ca 823 struct radeon_i2c_chan *i2c_bus;
ce8f5370
AD
824 /* selected pm method */
825 enum radeon_pm_method pm_method;
826 /* dynpm power management */
827 struct delayed_work dynpm_idle_work;
828 enum radeon_dynpm_state dynpm_state;
829 enum radeon_dynpm_action dynpm_planned_action;
830 unsigned long dynpm_action_timeout;
831 bool dynpm_can_upclock;
832 bool dynpm_can_downclock;
833 /* profile-based power management */
834 enum radeon_pm_profile_type profile;
835 int profile_index;
836 struct radeon_pm_profile profiles[PM_PROFILE_MAX];
21a8122a
AD
837 /* internal thermal controller on rv6xx+ */
838 enum radeon_int_thermal_type int_thermal_type;
839 struct device *int_hwmon_dev;
c93bb85b
JG
840};
841
771fe6b9
JG
842
843/*
844 * Benchmarking
845 */
846void radeon_benchmark(struct radeon_device *rdev);
847
848
ecc0b326
MD
849/*
850 * Testing
851 */
852void radeon_test_moves(struct radeon_device *rdev);
853
854
771fe6b9
JG
855/*
856 * Debugfs
857 */
858int radeon_debugfs_add_files(struct radeon_device *rdev,
859 struct drm_info_list *files,
860 unsigned nfiles);
861int radeon_debugfs_fence_init(struct radeon_device *rdev);
771fe6b9
JG
862
863
864/*
865 * ASIC specific functions.
866 */
867struct radeon_asic {
068a117c 868 int (*init)(struct radeon_device *rdev);
3ce0a23d
JG
869 void (*fini)(struct radeon_device *rdev);
870 int (*resume)(struct radeon_device *rdev);
871 int (*suspend)(struct radeon_device *rdev);
28d52043 872 void (*vga_set_state)(struct radeon_device *rdev, bool state);
225758d8 873 bool (*gpu_is_lockup)(struct radeon_device *rdev);
a2d07b74 874 int (*asic_reset)(struct radeon_device *rdev);
771fe6b9
JG
875 void (*gart_tlb_flush)(struct radeon_device *rdev);
876 int (*gart_set_page)(struct radeon_device *rdev, int i, uint64_t addr);
877 int (*cp_init)(struct radeon_device *rdev, unsigned ring_size);
878 void (*cp_fini)(struct radeon_device *rdev);
879 void (*cp_disable)(struct radeon_device *rdev);
3ce0a23d 880 void (*cp_commit)(struct radeon_device *rdev);
771fe6b9 881 void (*ring_start)(struct radeon_device *rdev);
3ce0a23d
JG
882 int (*ring_test)(struct radeon_device *rdev);
883 void (*ring_ib_execute)(struct radeon_device *rdev, struct radeon_ib *ib);
771fe6b9
JG
884 int (*irq_set)(struct radeon_device *rdev);
885 int (*irq_process)(struct radeon_device *rdev);
7ed220d7 886 u32 (*get_vblank_counter)(struct radeon_device *rdev, int crtc);
771fe6b9
JG
887 void (*fence_ring_emit)(struct radeon_device *rdev, struct radeon_fence *fence);
888 int (*cs_parse)(struct radeon_cs_parser *p);
889 int (*copy_blit)(struct radeon_device *rdev,
890 uint64_t src_offset,
891 uint64_t dst_offset,
892 unsigned num_pages,
893 struct radeon_fence *fence);
894 int (*copy_dma)(struct radeon_device *rdev,
895 uint64_t src_offset,
896 uint64_t dst_offset,
897 unsigned num_pages,
898 struct radeon_fence *fence);
899 int (*copy)(struct radeon_device *rdev,
900 uint64_t src_offset,
901 uint64_t dst_offset,
902 unsigned num_pages,
903 struct radeon_fence *fence);
7433874e 904 uint32_t (*get_engine_clock)(struct radeon_device *rdev);
771fe6b9 905 void (*set_engine_clock)(struct radeon_device *rdev, uint32_t eng_clock);
7433874e 906 uint32_t (*get_memory_clock)(struct radeon_device *rdev);
771fe6b9 907 void (*set_memory_clock)(struct radeon_device *rdev, uint32_t mem_clock);
c836a412 908 int (*get_pcie_lanes)(struct radeon_device *rdev);
771fe6b9
JG
909 void (*set_pcie_lanes)(struct radeon_device *rdev, int lanes);
910 void (*set_clock_gating)(struct radeon_device *rdev, int enable);
e024e110
DA
911 int (*set_surface_reg)(struct radeon_device *rdev, int reg,
912 uint32_t tiling_flags, uint32_t pitch,
913 uint32_t offset, uint32_t obj_size);
9479c54f 914 void (*clear_surface_reg)(struct radeon_device *rdev, int reg);
c93bb85b 915 void (*bandwidth_update)(struct radeon_device *rdev);
429770b3
AD
916 void (*hpd_init)(struct radeon_device *rdev);
917 void (*hpd_fini)(struct radeon_device *rdev);
918 bool (*hpd_sense)(struct radeon_device *rdev, enum radeon_hpd_id hpd);
919 void (*hpd_set_polarity)(struct radeon_device *rdev, enum radeon_hpd_id hpd);
062b389c
JG
920 /* ioctl hw specific callback. Some hw might want to perform special
921 * operation on specific ioctl. For instance on wait idle some hw
922 * might want to perform and HDP flush through MMIO as it seems that
923 * some R6XX/R7XX hw doesn't take HDP flush into account if programmed
924 * through ring.
925 */
926 void (*ioctl_wait_idle)(struct radeon_device *rdev, struct radeon_bo *bo);
def9ba9c 927 bool (*gui_idle)(struct radeon_device *rdev);
ce8f5370 928 /* power management */
49e02b73
AD
929 void (*pm_misc)(struct radeon_device *rdev);
930 void (*pm_prepare)(struct radeon_device *rdev);
931 void (*pm_finish)(struct radeon_device *rdev);
ce8f5370
AD
932 void (*pm_init_profile)(struct radeon_device *rdev);
933 void (*pm_get_dynpm_state)(struct radeon_device *rdev);
6f34be50
AD
934 /* pageflipping */
935 void (*pre_page_flip)(struct radeon_device *rdev, int crtc);
936 u32 (*page_flip)(struct radeon_device *rdev, int crtc, u64 crtc_base);
937 void (*post_page_flip)(struct radeon_device *rdev, int crtc);
771fe6b9
JG
938};
939
21f9a437
JG
940/*
941 * Asic structures
942 */
225758d8
JG
943struct r100_gpu_lockup {
944 unsigned long last_jiffies;
945 u32 last_cp_rptr;
946};
947
551ebd83 948struct r100_asic {
225758d8
JG
949 const unsigned *reg_safe_bm;
950 unsigned reg_safe_bm_size;
951 u32 hdp_cntl;
952 struct r100_gpu_lockup lockup;
551ebd83
DA
953};
954
21f9a437 955struct r300_asic {
225758d8
JG
956 const unsigned *reg_safe_bm;
957 unsigned reg_safe_bm_size;
958 u32 resync_scratch;
959 u32 hdp_cntl;
960 struct r100_gpu_lockup lockup;
21f9a437
JG
961};
962
963struct r600_asic {
225758d8
JG
964 unsigned max_pipes;
965 unsigned max_tile_pipes;
966 unsigned max_simds;
967 unsigned max_backends;
968 unsigned max_gprs;
969 unsigned max_threads;
970 unsigned max_stack_entries;
971 unsigned max_hw_contexts;
972 unsigned max_gs_threads;
973 unsigned sx_max_export_size;
974 unsigned sx_max_export_pos_size;
975 unsigned sx_max_export_smx_size;
976 unsigned sq_num_cf_insts;
977 unsigned tiling_nbanks;
978 unsigned tiling_npipes;
979 unsigned tiling_group_size;
e7aeeba6 980 unsigned tile_config;
e55b9422 981 unsigned backend_map;
225758d8 982 struct r100_gpu_lockup lockup;
21f9a437
JG
983};
984
985struct rv770_asic {
225758d8
JG
986 unsigned max_pipes;
987 unsigned max_tile_pipes;
988 unsigned max_simds;
989 unsigned max_backends;
990 unsigned max_gprs;
991 unsigned max_threads;
992 unsigned max_stack_entries;
993 unsigned max_hw_contexts;
994 unsigned max_gs_threads;
995 unsigned sx_max_export_size;
996 unsigned sx_max_export_pos_size;
997 unsigned sx_max_export_smx_size;
998 unsigned sq_num_cf_insts;
999 unsigned sx_num_of_sets;
1000 unsigned sc_prim_fifo_size;
1001 unsigned sc_hiz_tile_fifo_size;
1002 unsigned sc_earlyz_tile_fifo_fize;
1003 unsigned tiling_nbanks;
1004 unsigned tiling_npipes;
1005 unsigned tiling_group_size;
e7aeeba6 1006 unsigned tile_config;
e55b9422 1007 unsigned backend_map;
225758d8 1008 struct r100_gpu_lockup lockup;
21f9a437
JG
1009};
1010
32fcdbf4
AD
1011struct evergreen_asic {
1012 unsigned num_ses;
1013 unsigned max_pipes;
1014 unsigned max_tile_pipes;
1015 unsigned max_simds;
1016 unsigned max_backends;
1017 unsigned max_gprs;
1018 unsigned max_threads;
1019 unsigned max_stack_entries;
1020 unsigned max_hw_contexts;
1021 unsigned max_gs_threads;
1022 unsigned sx_max_export_size;
1023 unsigned sx_max_export_pos_size;
1024 unsigned sx_max_export_smx_size;
1025 unsigned sq_num_cf_insts;
1026 unsigned sx_num_of_sets;
1027 unsigned sc_prim_fifo_size;
1028 unsigned sc_hiz_tile_fifo_size;
1029 unsigned sc_earlyz_tile_fifo_size;
1030 unsigned tiling_nbanks;
1031 unsigned tiling_npipes;
1032 unsigned tiling_group_size;
e7aeeba6 1033 unsigned tile_config;
e55b9422 1034 unsigned backend_map;
17db7042 1035 struct r100_gpu_lockup lockup;
32fcdbf4
AD
1036};
1037
fecf1d07
AD
1038struct cayman_asic {
1039 unsigned max_shader_engines;
1040 unsigned max_pipes_per_simd;
1041 unsigned max_tile_pipes;
1042 unsigned max_simds_per_se;
1043 unsigned max_backends_per_se;
1044 unsigned max_texture_channel_caches;
1045 unsigned max_gprs;
1046 unsigned max_threads;
1047 unsigned max_gs_threads;
1048 unsigned max_stack_entries;
1049 unsigned sx_num_of_sets;
1050 unsigned sx_max_export_size;
1051 unsigned sx_max_export_pos_size;
1052 unsigned sx_max_export_smx_size;
1053 unsigned max_hw_contexts;
1054 unsigned sq_num_cf_insts;
1055 unsigned sc_prim_fifo_size;
1056 unsigned sc_hiz_tile_fifo_size;
1057 unsigned sc_earlyz_tile_fifo_size;
1058
1059 unsigned num_shader_engines;
1060 unsigned num_shader_pipes_per_simd;
1061 unsigned num_tile_pipes;
1062 unsigned num_simds_per_se;
1063 unsigned num_backends_per_se;
1064 unsigned backend_disable_mask_per_asic;
1065 unsigned backend_map;
1066 unsigned num_texture_channel_caches;
1067 unsigned mem_max_burst_length_bytes;
1068 unsigned mem_row_size_in_kb;
1069 unsigned shader_engine_tile_size;
1070 unsigned num_gpus;
1071 unsigned multi_gpu_tile_size;
1072
1073 unsigned tile_config;
1074 struct r100_gpu_lockup lockup;
1075};
1076
068a117c
JG
1077union radeon_asic_config {
1078 struct r300_asic r300;
551ebd83 1079 struct r100_asic r100;
3ce0a23d
JG
1080 struct r600_asic r600;
1081 struct rv770_asic rv770;
32fcdbf4 1082 struct evergreen_asic evergreen;
fecf1d07 1083 struct cayman_asic cayman;
068a117c
JG
1084};
1085
0a10c851
DV
1086/*
1087 * asic initizalization from radeon_asic.c
1088 */
1089void radeon_agp_disable(struct radeon_device *rdev);
1090int radeon_asic_init(struct radeon_device *rdev);
1091
771fe6b9
JG
1092
1093/*
1094 * IOCTL.
1095 */
1096int radeon_gem_info_ioctl(struct drm_device *dev, void *data,
1097 struct drm_file *filp);
1098int radeon_gem_create_ioctl(struct drm_device *dev, void *data,
1099 struct drm_file *filp);
1100int radeon_gem_pin_ioctl(struct drm_device *dev, void *data,
1101 struct drm_file *file_priv);
1102int radeon_gem_unpin_ioctl(struct drm_device *dev, void *data,
1103 struct drm_file *file_priv);
1104int radeon_gem_pwrite_ioctl(struct drm_device *dev, void *data,
1105 struct drm_file *file_priv);
1106int radeon_gem_pread_ioctl(struct drm_device *dev, void *data,
1107 struct drm_file *file_priv);
1108int radeon_gem_set_domain_ioctl(struct drm_device *dev, void *data,
1109 struct drm_file *filp);
1110int radeon_gem_mmap_ioctl(struct drm_device *dev, void *data,
1111 struct drm_file *filp);
1112int radeon_gem_busy_ioctl(struct drm_device *dev, void *data,
1113 struct drm_file *filp);
1114int radeon_gem_wait_idle_ioctl(struct drm_device *dev, void *data,
1115 struct drm_file *filp);
1116int radeon_cs_ioctl(struct drm_device *dev, void *data, struct drm_file *filp);
e024e110
DA
1117int radeon_gem_set_tiling_ioctl(struct drm_device *dev, void *data,
1118 struct drm_file *filp);
1119int radeon_gem_get_tiling_ioctl(struct drm_device *dev, void *data,
1120 struct drm_file *filp);
d3ed7402
MO
1121int radeon_gem_wait_ioctl(struct drm_device *dev, void *data,
1122 struct drm_file *filp);
771fe6b9 1123
87cbf8f2
AD
1124/* VRAM scratch page for HDP bug */
1125struct r700_vram_scratch {
1126 struct radeon_bo *robj;
1127 volatile uint32_t *ptr;
1128};
771fe6b9
JG
1129
1130/*
1131 * Core structure, functions and helpers.
1132 */
1133typedef uint32_t (*radeon_rreg_t)(struct radeon_device*, uint32_t);
1134typedef void (*radeon_wreg_t)(struct radeon_device*, uint32_t, uint32_t);
1135
1136struct radeon_device {
9f022ddf 1137 struct device *dev;
771fe6b9
JG
1138 struct drm_device *ddev;
1139 struct pci_dev *pdev;
1140 /* ASIC */
068a117c 1141 union radeon_asic_config config;
771fe6b9
JG
1142 enum radeon_family family;
1143 unsigned long flags;
1144 int usec_timeout;
1145 enum radeon_pll_errata pll_errata;
1146 int num_gb_pipes;
f779b3e5 1147 int num_z_pipes;
771fe6b9
JG
1148 int disp_priority;
1149 /* BIOS */
1150 uint8_t *bios;
1151 bool is_atom_bios;
1152 uint16_t bios_header_start;
4c788679 1153 struct radeon_bo *stollen_vga_memory;
771fe6b9 1154 /* Register mmio */
4c9bc75c
DA
1155 resource_size_t rmmio_base;
1156 resource_size_t rmmio_size;
a0533fbf 1157 void __iomem *rmmio;
771fe6b9
JG
1158 radeon_rreg_t mc_rreg;
1159 radeon_wreg_t mc_wreg;
1160 radeon_rreg_t pll_rreg;
1161 radeon_wreg_t pll_wreg;
de1b2898 1162 uint32_t pcie_reg_mask;
771fe6b9
JG
1163 radeon_rreg_t pciep_rreg;
1164 radeon_wreg_t pciep_wreg;
351a52a2
AD
1165 /* io port */
1166 void __iomem *rio_mem;
1167 resource_size_t rio_mem_size;
771fe6b9
JG
1168 struct radeon_clock clock;
1169 struct radeon_mc mc;
1170 struct radeon_gart gart;
1171 struct radeon_mode_info mode_info;
1172 struct radeon_scratch scratch;
1173 struct radeon_mman mman;
1174 struct radeon_fence_driver fence_drv;
1175 struct radeon_cp cp;
0c88a02e
AD
1176 /* cayman compute rings */
1177 struct radeon_cp cp1;
1178 struct radeon_cp cp2;
771fe6b9
JG
1179 struct radeon_ib_pool ib_pool;
1180 struct radeon_irq irq;
1181 struct radeon_asic *asic;
1182 struct radeon_gem gem;
c93bb85b 1183 struct radeon_pm pm;
f657c2a7 1184 uint32_t bios_scratch[RADEON_BIOS_NUM_SCRATCH];
771fe6b9
JG
1185 struct mutex cs_mutex;
1186 struct radeon_wb wb;
3ce0a23d 1187 struct radeon_dummy_page dummy_page;
771fe6b9
JG
1188 bool gpu_lockup;
1189 bool shutdown;
1190 bool suspend;
ad49f501 1191 bool need_dma32;
733289c2 1192 bool accel_working;
e024e110 1193 struct radeon_surface_reg surface_regs[RADEON_GEM_MAX_SURFACES];
3ce0a23d
JG
1194 const struct firmware *me_fw; /* all family ME firmware */
1195 const struct firmware *pfp_fw; /* r6/700 PFP firmware */
d8f60cfc 1196 const struct firmware *rlc_fw; /* r6/700 RLC firmware */
0af62b01 1197 const struct firmware *mc_fw; /* NI MC firmware */
3ce0a23d 1198 struct r600_blit r600_blit;
87cbf8f2 1199 struct r700_vram_scratch vram_scratch;
3e5cb98d 1200 int msi_enabled; /* msi enabled */
d8f60cfc 1201 struct r600_ih ih; /* r6/700 interrupt ring */
d4877cf2 1202 struct work_struct hotplug_work;
18917b60 1203 int num_crtc; /* number of crtcs */
40bacf16 1204 struct mutex dc_hw_i2c_mutex; /* display controller hw i2c mutex */
5876dd24 1205 struct mutex vram_mutex;
dafc3bd5
CK
1206
1207 /* audio stuff */
7eea7e9e 1208 bool audio_enabled;
dafc3bd5
CK
1209 struct timer_list audio_timer;
1210 int audio_channels;
1211 int audio_rate;
1212 int audio_bits_per_sample;
1213 uint8_t audio_status_bits;
1214 uint8_t audio_category_code;
6a9ee8af 1215
ce8f5370 1216 struct notifier_block acpi_nb;
9eba4a93 1217 /* only one userspace can use Hyperz features or CMASK at a time */
ab9e1f59 1218 struct drm_file *hyperz_filp;
9eba4a93 1219 struct drm_file *cmask_filp;
f376b94f
AD
1220 /* i2c buses */
1221 struct radeon_i2c_chan *i2c_bus[RADEON_MAX_I2C_BUS];
771fe6b9
JG
1222};
1223
1224int radeon_device_init(struct radeon_device *rdev,
1225 struct drm_device *ddev,
1226 struct pci_dev *pdev,
1227 uint32_t flags);
1228void radeon_device_fini(struct radeon_device *rdev);
1229int radeon_gpu_wait_for_idle(struct radeon_device *rdev);
1230
6fcbef7a
AK
1231uint32_t r100_mm_rreg(struct radeon_device *rdev, uint32_t reg);
1232void r100_mm_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v);
1233u32 r100_io_rreg(struct radeon_device *rdev, u32 reg);
1234void r100_io_wreg(struct radeon_device *rdev, u32 reg, u32 v);
351a52a2 1235
4c788679
JG
1236/*
1237 * Cast helper
1238 */
1239#define to_radeon_fence(p) ((struct radeon_fence *)(p))
771fe6b9
JG
1240
1241/*
1242 * Registers read & write functions.
1243 */
a0533fbf
BH
1244#define RREG8(reg) readb((rdev->rmmio) + (reg))
1245#define WREG8(reg, v) writeb(v, (rdev->rmmio) + (reg))
1246#define RREG16(reg) readw((rdev->rmmio) + (reg))
1247#define WREG16(reg, v) writew(v, (rdev->rmmio) + (reg))
de1b2898 1248#define RREG32(reg) r100_mm_rreg(rdev, (reg))
3ce0a23d 1249#define DREG32(reg) printk(KERN_INFO "REGISTER: " #reg " : 0x%08X\n", r100_mm_rreg(rdev, (reg)))
de1b2898 1250#define WREG32(reg, v) r100_mm_wreg(rdev, (reg), (v))
771fe6b9
JG
1251#define REG_SET(FIELD, v) (((v) << FIELD##_SHIFT) & FIELD##_MASK)
1252#define REG_GET(FIELD, v) (((v) << FIELD##_SHIFT) & FIELD##_MASK)
1253#define RREG32_PLL(reg) rdev->pll_rreg(rdev, (reg))
1254#define WREG32_PLL(reg, v) rdev->pll_wreg(rdev, (reg), (v))
1255#define RREG32_MC(reg) rdev->mc_rreg(rdev, (reg))
1256#define WREG32_MC(reg, v) rdev->mc_wreg(rdev, (reg), (v))
de1b2898
DA
1257#define RREG32_PCIE(reg) rv370_pcie_rreg(rdev, (reg))
1258#define WREG32_PCIE(reg, v) rv370_pcie_wreg(rdev, (reg), (v))
aa5120d2
RM
1259#define RREG32_PCIE_P(reg) rdev->pciep_rreg(rdev, (reg))
1260#define WREG32_PCIE_P(reg, v) rdev->pciep_wreg(rdev, (reg), (v))
771fe6b9
JG
1261#define WREG32_P(reg, val, mask) \
1262 do { \
1263 uint32_t tmp_ = RREG32(reg); \
1264 tmp_ &= (mask); \
1265 tmp_ |= ((val) & ~(mask)); \
1266 WREG32(reg, tmp_); \
1267 } while (0)
1268#define WREG32_PLL_P(reg, val, mask) \
1269 do { \
1270 uint32_t tmp_ = RREG32_PLL(reg); \
1271 tmp_ &= (mask); \
1272 tmp_ |= ((val) & ~(mask)); \
1273 WREG32_PLL(reg, tmp_); \
1274 } while (0)
3ce0a23d 1275#define DREG32_SYS(sqf, rdev, reg) seq_printf((sqf), #reg " : 0x%08X\n", r100_mm_rreg((rdev), (reg)))
351a52a2
AD
1276#define RREG32_IO(reg) r100_io_rreg(rdev, (reg))
1277#define WREG32_IO(reg, v) r100_io_wreg(rdev, (reg), (v))
771fe6b9 1278
de1b2898
DA
1279/*
1280 * Indirect registers accessor
1281 */
1282static inline uint32_t rv370_pcie_rreg(struct radeon_device *rdev, uint32_t reg)
1283{
1284 uint32_t r;
1285
1286 WREG32(RADEON_PCIE_INDEX, ((reg) & rdev->pcie_reg_mask));
1287 r = RREG32(RADEON_PCIE_DATA);
1288 return r;
1289}
1290
1291static inline void rv370_pcie_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v)
1292{
1293 WREG32(RADEON_PCIE_INDEX, ((reg) & rdev->pcie_reg_mask));
1294 WREG32(RADEON_PCIE_DATA, (v));
1295}
1296
771fe6b9
JG
1297void r100_pll_errata_after_index(struct radeon_device *rdev);
1298
1299
1300/*
1301 * ASICs helpers.
1302 */
b995e433
DA
1303#define ASIC_IS_RN50(rdev) ((rdev->pdev->device == 0x515e) || \
1304 (rdev->pdev->device == 0x5969))
771fe6b9
JG
1305#define ASIC_IS_RV100(rdev) ((rdev->family == CHIP_RV100) || \
1306 (rdev->family == CHIP_RV200) || \
1307 (rdev->family == CHIP_RS100) || \
1308 (rdev->family == CHIP_RS200) || \
1309 (rdev->family == CHIP_RV250) || \
1310 (rdev->family == CHIP_RV280) || \
1311 (rdev->family == CHIP_RS300))
1312#define ASIC_IS_R300(rdev) ((rdev->family == CHIP_R300) || \
1313 (rdev->family == CHIP_RV350) || \
1314 (rdev->family == CHIP_R350) || \
1315 (rdev->family == CHIP_RV380) || \
1316 (rdev->family == CHIP_R420) || \
1317 (rdev->family == CHIP_R423) || \
1318 (rdev->family == CHIP_RV410) || \
1319 (rdev->family == CHIP_RS400) || \
1320 (rdev->family == CHIP_RS480))
3313e3d4
AD
1321#define ASIC_IS_X2(rdev) ((rdev->ddev->pdev->device == 0x9441) || \
1322 (rdev->ddev->pdev->device == 0x9443) || \
1323 (rdev->ddev->pdev->device == 0x944B) || \
1324 (rdev->ddev->pdev->device == 0x9506) || \
1325 (rdev->ddev->pdev->device == 0x9509) || \
1326 (rdev->ddev->pdev->device == 0x950F) || \
1327 (rdev->ddev->pdev->device == 0x689C) || \
1328 (rdev->ddev->pdev->device == 0x689D))
771fe6b9 1329#define ASIC_IS_AVIVO(rdev) ((rdev->family >= CHIP_RS600))
99999aaa
AD
1330#define ASIC_IS_DCE2(rdev) ((rdev->family == CHIP_RS600) || \
1331 (rdev->family == CHIP_RS690) || \
1332 (rdev->family == CHIP_RS740) || \
1333 (rdev->family >= CHIP_R600))
771fe6b9
JG
1334#define ASIC_IS_DCE3(rdev) ((rdev->family >= CHIP_RV620))
1335#define ASIC_IS_DCE32(rdev) ((rdev->family >= CHIP_RV730))
bcc1c2a1 1336#define ASIC_IS_DCE4(rdev) ((rdev->family >= CHIP_CEDAR))
633b9164
AD
1337#define ASIC_IS_DCE41(rdev) ((rdev->family >= CHIP_PALM) && \
1338 (rdev->flags & RADEON_IS_IGP))
1fe18305 1339#define ASIC_IS_DCE5(rdev) ((rdev->family >= CHIP_BARTS))
771fe6b9
JG
1340
1341/*
1342 * BIOS helpers.
1343 */
1344#define RBIOS8(i) (rdev->bios[i])
1345#define RBIOS16(i) (RBIOS8(i) | (RBIOS8((i)+1) << 8))
1346#define RBIOS32(i) ((RBIOS16(i)) | (RBIOS16((i)+2) << 16))
1347
1348int radeon_combios_init(struct radeon_device *rdev);
1349void radeon_combios_fini(struct radeon_device *rdev);
1350int radeon_atombios_init(struct radeon_device *rdev);
1351void radeon_atombios_fini(struct radeon_device *rdev);
1352
1353
1354/*
1355 * RING helpers.
1356 */
ce580fab
AK
1357
1358#if DRM_DEBUG_CODE == 0
771fe6b9
JG
1359static inline void radeon_ring_write(struct radeon_device *rdev, uint32_t v)
1360{
771fe6b9
JG
1361 rdev->cp.ring[rdev->cp.wptr++] = v;
1362 rdev->cp.wptr &= rdev->cp.ptr_mask;
1363 rdev->cp.count_dw--;
1364 rdev->cp.ring_free_dw--;
1365}
ce580fab
AK
1366#else
1367/* With debugging this is just too big to inline */
1368void radeon_ring_write(struct radeon_device *rdev, uint32_t v);
1369#endif
771fe6b9
JG
1370
1371/*
1372 * ASICs macro.
1373 */
068a117c 1374#define radeon_init(rdev) (rdev)->asic->init((rdev))
3ce0a23d
JG
1375#define radeon_fini(rdev) (rdev)->asic->fini((rdev))
1376#define radeon_resume(rdev) (rdev)->asic->resume((rdev))
1377#define radeon_suspend(rdev) (rdev)->asic->suspend((rdev))
771fe6b9 1378#define radeon_cs_parse(p) rdev->asic->cs_parse((p))
28d52043 1379#define radeon_vga_set_state(rdev, state) (rdev)->asic->vga_set_state((rdev), (state))
225758d8 1380#define radeon_gpu_is_lockup(rdev) (rdev)->asic->gpu_is_lockup((rdev))
a2d07b74 1381#define radeon_asic_reset(rdev) (rdev)->asic->asic_reset((rdev))
771fe6b9
JG
1382#define radeon_gart_tlb_flush(rdev) (rdev)->asic->gart_tlb_flush((rdev))
1383#define radeon_gart_set_page(rdev, i, p) (rdev)->asic->gart_set_page((rdev), (i), (p))
3ce0a23d 1384#define radeon_cp_commit(rdev) (rdev)->asic->cp_commit((rdev))
771fe6b9 1385#define radeon_ring_start(rdev) (rdev)->asic->ring_start((rdev))
3ce0a23d
JG
1386#define radeon_ring_test(rdev) (rdev)->asic->ring_test((rdev))
1387#define radeon_ring_ib_execute(rdev, ib) (rdev)->asic->ring_ib_execute((rdev), (ib))
771fe6b9
JG
1388#define radeon_irq_set(rdev) (rdev)->asic->irq_set((rdev))
1389#define radeon_irq_process(rdev) (rdev)->asic->irq_process((rdev))
7ed220d7 1390#define radeon_get_vblank_counter(rdev, crtc) (rdev)->asic->get_vblank_counter((rdev), (crtc))
771fe6b9
JG
1391#define radeon_fence_ring_emit(rdev, fence) (rdev)->asic->fence_ring_emit((rdev), (fence))
1392#define radeon_copy_blit(rdev, s, d, np, f) (rdev)->asic->copy_blit((rdev), (s), (d), (np), (f))
1393#define radeon_copy_dma(rdev, s, d, np, f) (rdev)->asic->copy_dma((rdev), (s), (d), (np), (f))
1394#define radeon_copy(rdev, s, d, np, f) (rdev)->asic->copy((rdev), (s), (d), (np), (f))
7433874e 1395#define radeon_get_engine_clock(rdev) (rdev)->asic->get_engine_clock((rdev))
771fe6b9 1396#define radeon_set_engine_clock(rdev, e) (rdev)->asic->set_engine_clock((rdev), (e))
7433874e 1397#define radeon_get_memory_clock(rdev) (rdev)->asic->get_memory_clock((rdev))
93e7de7b 1398#define radeon_set_memory_clock(rdev, e) (rdev)->asic->set_memory_clock((rdev), (e))
c836a412 1399#define radeon_get_pcie_lanes(rdev) (rdev)->asic->get_pcie_lanes((rdev))
771fe6b9
JG
1400#define radeon_set_pcie_lanes(rdev, l) (rdev)->asic->set_pcie_lanes((rdev), (l))
1401#define radeon_set_clock_gating(rdev, e) (rdev)->asic->set_clock_gating((rdev), (e))
e024e110
DA
1402#define radeon_set_surface_reg(rdev, r, f, p, o, s) ((rdev)->asic->set_surface_reg((rdev), (r), (f), (p), (o), (s)))
1403#define radeon_clear_surface_reg(rdev, r) ((rdev)->asic->clear_surface_reg((rdev), (r)))
c93bb85b 1404#define radeon_bandwidth_update(rdev) (rdev)->asic->bandwidth_update((rdev))
429770b3
AD
1405#define radeon_hpd_init(rdev) (rdev)->asic->hpd_init((rdev))
1406#define radeon_hpd_fini(rdev) (rdev)->asic->hpd_fini((rdev))
1407#define radeon_hpd_sense(rdev, hpd) (rdev)->asic->hpd_sense((rdev), (hpd))
1408#define radeon_hpd_set_polarity(rdev, hpd) (rdev)->asic->hpd_set_polarity((rdev), (hpd))
def9ba9c 1409#define radeon_gui_idle(rdev) (rdev)->asic->gui_idle((rdev))
a424816f
AD
1410#define radeon_pm_misc(rdev) (rdev)->asic->pm_misc((rdev))
1411#define radeon_pm_prepare(rdev) (rdev)->asic->pm_prepare((rdev))
1412#define radeon_pm_finish(rdev) (rdev)->asic->pm_finish((rdev))
ce8f5370
AD
1413#define radeon_pm_init_profile(rdev) (rdev)->asic->pm_init_profile((rdev))
1414#define radeon_pm_get_dynpm_state(rdev) (rdev)->asic->pm_get_dynpm_state((rdev))
6f34be50
AD
1415#define radeon_pre_page_flip(rdev, crtc) rdev->asic->pre_page_flip((rdev), (crtc))
1416#define radeon_page_flip(rdev, crtc, base) rdev->asic->page_flip((rdev), (crtc), (base))
1417#define radeon_post_page_flip(rdev, crtc) rdev->asic->post_page_flip((rdev), (crtc))
771fe6b9 1418
6cf8a3f5 1419/* Common functions */
700a0cc0 1420/* AGP */
90aca4d2 1421extern int radeon_gpu_reset(struct radeon_device *rdev);
700a0cc0 1422extern void radeon_agp_disable(struct radeon_device *rdev);
4aac0473 1423extern int radeon_gart_table_vram_pin(struct radeon_device *rdev);
82568565 1424extern void radeon_gart_restore(struct radeon_device *rdev);
21f9a437
JG
1425extern int radeon_modeset_init(struct radeon_device *rdev);
1426extern void radeon_modeset_fini(struct radeon_device *rdev);
9f022ddf 1427extern bool radeon_card_posted(struct radeon_device *rdev);
f47299c5 1428extern void radeon_update_bandwidth_info(struct radeon_device *rdev);
f46c0120 1429extern void radeon_update_display_priority(struct radeon_device *rdev);
72542d77 1430extern bool radeon_boot_test_post_card(struct radeon_device *rdev);
21f9a437 1431extern void radeon_scratch_init(struct radeon_device *rdev);
724c80e1
AD
1432extern void radeon_wb_fini(struct radeon_device *rdev);
1433extern int radeon_wb_init(struct radeon_device *rdev);
1434extern void radeon_wb_disable(struct radeon_device *rdev);
21f9a437
JG
1435extern void radeon_surface_init(struct radeon_device *rdev);
1436extern int radeon_cs_parser_init(struct radeon_cs_parser *p, void *data);
ca6ffc64 1437extern void radeon_legacy_set_clock_gating(struct radeon_device *rdev, int enable);
d39c3b89 1438extern void radeon_atom_set_clock_gating(struct radeon_device *rdev, int enable);
312ea8da 1439extern void radeon_ttm_placement_from_domain(struct radeon_bo *rbo, u32 domain);
d03d8589 1440extern bool radeon_ttm_bo_is_radeon_bo(struct ttm_buffer_object *bo);
d594e46a
JG
1441extern void radeon_vram_location(struct radeon_device *rdev, struct radeon_mc *mc, u64 base);
1442extern void radeon_gtt_location(struct radeon_device *rdev, struct radeon_mc *mc);
6a9ee8af
DA
1443extern int radeon_resume_kms(struct drm_device *dev);
1444extern int radeon_suspend_kms(struct drm_device *dev, pm_message_t state);
53595338 1445extern void radeon_ttm_set_active_vram_size(struct radeon_device *rdev, u64 size);
6cf8a3f5 1446
3574dda4
DV
1447/*
1448 * r600 functions used by radeon_encoder.c
1449 */
2cd6218c
RM
1450extern void r600_hdmi_enable(struct drm_encoder *encoder);
1451extern void r600_hdmi_disable(struct drm_encoder *encoder);
dafc3bd5 1452extern void r600_hdmi_setmode(struct drm_encoder *encoder, struct drm_display_mode *mode);
fe251e2f 1453
0af62b01 1454extern int ni_init_microcode(struct radeon_device *rdev);
755d819e 1455extern int ni_mc_load_microcode(struct radeon_device *rdev);
0af62b01 1456
d7a2952f
AM
1457/* radeon_acpi.c */
1458#if defined(CONFIG_ACPI)
1459extern int radeon_acpi_init(struct radeon_device *rdev);
1460#else
1461static inline int radeon_acpi_init(struct radeon_device *rdev) { return 0; }
1462#endif
1463
4c788679
JG
1464#include "radeon_object.h"
1465
771fe6b9 1466#endif