]> git.proxmox.com Git - mirror_ubuntu-bionic-kernel.git/blame - drivers/gpu/drm/radeon/radeon.h
drm/radeon/kms: remove unused cp callbacks from radeon_asic
[mirror_ubuntu-bionic-kernel.git] / drivers / gpu / drm / radeon / radeon.h
CommitLineData
771fe6b9
JG
1/*
2 * Copyright 2008 Advanced Micro Devices, Inc.
3 * Copyright 2008 Red Hat Inc.
4 * Copyright 2009 Jerome Glisse.
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
20 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
22 * OTHER DEALINGS IN THE SOFTWARE.
23 *
24 * Authors: Dave Airlie
25 * Alex Deucher
26 * Jerome Glisse
27 */
28#ifndef __RADEON_H__
29#define __RADEON_H__
30
771fe6b9
JG
31/* TODO: Here are things that needs to be done :
32 * - surface allocator & initializer : (bit like scratch reg) should
33 * initialize HDP_ stuff on RS600, R600, R700 hw, well anythings
34 * related to surface
35 * - WB : write back stuff (do it bit like scratch reg things)
36 * - Vblank : look at Jesse's rework and what we should do
37 * - r600/r700: gart & cp
38 * - cs : clean cs ioctl use bitmap & things like that.
39 * - power management stuff
40 * - Barrier in gart code
41 * - Unmappabled vram ?
42 * - TESTING, TESTING, TESTING
43 */
44
d39c3b89
JG
45/* Initialization path:
46 * We expect that acceleration initialization might fail for various
47 * reasons even thought we work hard to make it works on most
48 * configurations. In order to still have a working userspace in such
49 * situation the init path must succeed up to the memory controller
50 * initialization point. Failure before this point are considered as
51 * fatal error. Here is the init callchain :
52 * radeon_device_init perform common structure, mutex initialization
53 * asic_init setup the GPU memory layout and perform all
54 * one time initialization (failure in this
55 * function are considered fatal)
56 * asic_startup setup the GPU acceleration, in order to
57 * follow guideline the first thing this
58 * function should do is setting the GPU
59 * memory controller (only MC setup failure
60 * are considered as fatal)
61 */
62
60063497 63#include <linux/atomic.h>
771fe6b9
JG
64#include <linux/wait.h>
65#include <linux/list.h>
66#include <linux/kref.h>
67
4c788679
JG
68#include <ttm/ttm_bo_api.h>
69#include <ttm/ttm_bo_driver.h>
70#include <ttm/ttm_placement.h>
71#include <ttm/ttm_module.h>
147666fb 72#include <ttm/ttm_execbuf_util.h>
4c788679 73
c2142715 74#include "radeon_family.h"
771fe6b9
JG
75#include "radeon_mode.h"
76#include "radeon_reg.h"
771fe6b9
JG
77
78/*
79 * Modules parameters.
80 */
81extern int radeon_no_wb;
82extern int radeon_modeset;
83extern int radeon_dynclks;
84extern int radeon_r4xx_atom;
85extern int radeon_agpmode;
86extern int radeon_vram_limit;
87extern int radeon_gart_size;
88extern int radeon_benchmarking;
ecc0b326 89extern int radeon_testing;
771fe6b9 90extern int radeon_connector_table;
4ce001ab 91extern int radeon_tv;
dafc3bd5 92extern int radeon_audio;
f46c0120 93extern int radeon_disp_priority;
e2b0a8e1 94extern int radeon_hw_i2c;
d42dd579 95extern int radeon_pcie_gen2;
a18cee15 96extern int radeon_msi;
771fe6b9
JG
97
98/*
99 * Copy from radeon_drv.h so we don't have to include both and have conflicting
100 * symbol;
101 */
102#define RADEON_MAX_USEC_TIMEOUT 100000 /* 100 ms */
225758d8 103#define RADEON_FENCE_JIFFIES_TIMEOUT (HZ / 2)
e821767b 104/* RADEON_IB_POOL_SIZE must be a power of 2 */
771fe6b9 105#define RADEON_IB_POOL_SIZE 16
c245cb9e 106#define RADEON_DEBUGFS_MAX_COMPONENTS 32
771fe6b9 107#define RADEONFB_CONN_LIMIT 4
f657c2a7 108#define RADEON_BIOS_NUM_SCRATCH 8
771fe6b9 109
1b37078b
AD
110/* max number of rings */
111#define RADEON_NUM_RINGS 3
112
113/* internal ring indices */
114/* r1xx+ has gfx CP ring */
115#define RADEON_RING_TYPE_GFX_INDEX 0
116
117/* cayman has 2 compute CP rings */
118#define CAYMAN_RING_TYPE_CP1_INDEX 1
119#define CAYMAN_RING_TYPE_CP2_INDEX 2
120
721604a1
JG
121/* hardcode those limit for now */
122#define RADEON_VA_RESERVED_SIZE (8 << 20)
123#define RADEON_IB_VM_MAX_SIZE (64 << 10)
124
771fe6b9
JG
125/*
126 * Errata workarounds.
127 */
128enum radeon_pll_errata {
129 CHIP_ERRATA_R300_CG = 0x00000001,
130 CHIP_ERRATA_PLL_DUMMYREADS = 0x00000002,
131 CHIP_ERRATA_PLL_DELAY = 0x00000004
132};
133
134
135struct radeon_device;
136
137
138/*
139 * BIOS.
140 */
6a9ee8af
DA
141#define ATRM_BIOS_PAGE 4096
142
8edb381d 143#if defined(CONFIG_VGA_SWITCHEROO)
6a9ee8af
DA
144bool radeon_atrm_supported(struct pci_dev *pdev);
145int radeon_atrm_get_bios_chunk(uint8_t *bios, int offset, int len);
8edb381d
DA
146#else
147static inline bool radeon_atrm_supported(struct pci_dev *pdev)
148{
149 return false;
150}
151
152static inline int radeon_atrm_get_bios_chunk(uint8_t *bios, int offset, int len){
153 return -EINVAL;
154}
155#endif
771fe6b9
JG
156bool radeon_get_bios(struct radeon_device *rdev);
157
3ce0a23d 158
9fc04b50
JG
159/*
160 * Mutex which allows recursive locking from the same process.
161 */
162struct radeon_mutex {
163 struct mutex mutex;
164 struct task_struct *owner;
165 int level;
166};
167
168static inline void radeon_mutex_init(struct radeon_mutex *mutex)
169{
170 mutex_init(&mutex->mutex);
171 mutex->owner = NULL;
172 mutex->level = 0;
173}
174
175static inline void radeon_mutex_lock(struct radeon_mutex *mutex)
176{
177 if (mutex_trylock(&mutex->mutex)) {
178 /* The mutex was unlocked before, so it's ours now */
179 mutex->owner = current;
180 } else if (mutex->owner != current) {
181 /* Another process locked the mutex, take it */
182 mutex_lock(&mutex->mutex);
183 mutex->owner = current;
184 }
185 /* Otherwise the mutex was already locked by this process */
186
187 mutex->level++;
188}
189
190static inline void radeon_mutex_unlock(struct radeon_mutex *mutex)
191{
192 if (--mutex->level > 0)
193 return;
194
195 mutex->owner = NULL;
196 mutex_unlock(&mutex->mutex);
197}
198
199
771fe6b9 200/*
3ce0a23d 201 * Dummy page
771fe6b9 202 */
3ce0a23d
JG
203struct radeon_dummy_page {
204 struct page *page;
205 dma_addr_t addr;
206};
207int radeon_dummy_page_init(struct radeon_device *rdev);
208void radeon_dummy_page_fini(struct radeon_device *rdev);
209
771fe6b9 210
3ce0a23d
JG
211/*
212 * Clocks
213 */
771fe6b9
JG
214struct radeon_clock {
215 struct radeon_pll p1pll;
216 struct radeon_pll p2pll;
bcc1c2a1 217 struct radeon_pll dcpll;
771fe6b9
JG
218 struct radeon_pll spll;
219 struct radeon_pll mpll;
220 /* 10 Khz units */
221 uint32_t default_mclk;
222 uint32_t default_sclk;
bcc1c2a1
AD
223 uint32_t default_dispclk;
224 uint32_t dp_extclk;
b20f9bef 225 uint32_t max_pixel_clock;
771fe6b9
JG
226};
227
7433874e
RM
228/*
229 * Power management
230 */
231int radeon_pm_init(struct radeon_device *rdev);
29fb52ca 232void radeon_pm_fini(struct radeon_device *rdev);
c913e23a 233void radeon_pm_compute_clocks(struct radeon_device *rdev);
ce8f5370
AD
234void radeon_pm_suspend(struct radeon_device *rdev);
235void radeon_pm_resume(struct radeon_device *rdev);
56278a8e
AD
236void radeon_combios_get_power_modes(struct radeon_device *rdev);
237void radeon_atombios_get_power_modes(struct radeon_device *rdev);
8a83ec5e 238void radeon_atom_set_voltage(struct radeon_device *rdev, u16 voltage_level, u8 voltage_type);
ee4017f4 239int radeon_atom_get_max_vddc(struct radeon_device *rdev, u16 *voltage);
f892034a 240void rs690_pm_info(struct radeon_device *rdev);
20d391d7
AD
241extern int rv6xx_get_temp(struct radeon_device *rdev);
242extern int rv770_get_temp(struct radeon_device *rdev);
243extern int evergreen_get_temp(struct radeon_device *rdev);
244extern int sumo_get_temp(struct radeon_device *rdev);
285484e2
JG
245extern void evergreen_tiling_fields(unsigned tiling_flags, unsigned *bankw,
246 unsigned *bankh, unsigned *mtaspect,
247 unsigned *tile_split);
3ce0a23d 248
771fe6b9
JG
249/*
250 * Fences.
251 */
252struct radeon_fence_driver {
253 uint32_t scratch_reg;
30eb77f4
JG
254 uint64_t gpu_addr;
255 volatile uint32_t *cpu_addr;
771fe6b9
JG
256 atomic_t seq;
257 uint32_t last_seq;
225758d8
JG
258 unsigned long last_jiffies;
259 unsigned long last_timeout;
771fe6b9 260 wait_queue_head_t queue;
771fe6b9 261 struct list_head created;
851a6bd9 262 struct list_head emitted;
771fe6b9 263 struct list_head signaled;
0a0c7596 264 bool initialized;
771fe6b9
JG
265};
266
267struct radeon_fence {
268 struct radeon_device *rdev;
269 struct kref kref;
270 struct list_head list;
271 /* protected by radeon_fence.lock */
272 uint32_t seq;
851a6bd9 273 bool emitted;
771fe6b9 274 bool signaled;
7465280c
AD
275 /* RB, DMA, etc. */
276 int ring;
93504fce 277 struct radeon_semaphore *semaphore;
771fe6b9
JG
278};
279
30eb77f4
JG
280int radeon_fence_driver_start_ring(struct radeon_device *rdev, int ring);
281int radeon_fence_driver_init(struct radeon_device *rdev);
771fe6b9 282void radeon_fence_driver_fini(struct radeon_device *rdev);
7465280c 283int radeon_fence_create(struct radeon_device *rdev, struct radeon_fence **fence, int ring);
771fe6b9 284int radeon_fence_emit(struct radeon_device *rdev, struct radeon_fence *fence);
7465280c 285void radeon_fence_process(struct radeon_device *rdev, int ring);
771fe6b9
JG
286bool radeon_fence_signaled(struct radeon_fence *fence);
287int radeon_fence_wait(struct radeon_fence *fence, bool interruptible);
7465280c
AD
288int radeon_fence_wait_next(struct radeon_device *rdev, int ring);
289int radeon_fence_wait_last(struct radeon_device *rdev, int ring);
771fe6b9
JG
290struct radeon_fence *radeon_fence_ref(struct radeon_fence *fence);
291void radeon_fence_unref(struct radeon_fence **fence);
47492a23 292int radeon_fence_count_emitted(struct radeon_device *rdev, int ring);
771fe6b9 293
e024e110
DA
294/*
295 * Tiling registers
296 */
297struct radeon_surface_reg {
4c788679 298 struct radeon_bo *bo;
e024e110
DA
299};
300
301#define RADEON_GEM_MAX_SURFACES 8
771fe6b9
JG
302
303/*
4c788679 304 * TTM.
771fe6b9 305 */
4c788679
JG
306struct radeon_mman {
307 struct ttm_bo_global_ref bo_global_ref;
ba4420c2 308 struct drm_global_reference mem_global_ref;
4c788679 309 struct ttm_bo_device bdev;
0a0c7596
JG
310 bool mem_global_referenced;
311 bool initialized;
4c788679
JG
312};
313
721604a1
JG
314/* bo virtual address in a specific vm */
315struct radeon_bo_va {
316 /* bo list is protected by bo being reserved */
317 struct list_head bo_list;
318 /* vm list is protected by vm mutex */
319 struct list_head vm_list;
320 /* constant after initialization */
321 struct radeon_vm *vm;
322 struct radeon_bo *bo;
323 uint64_t soffset;
324 uint64_t eoffset;
325 uint32_t flags;
326 bool valid;
327};
328
4c788679
JG
329struct radeon_bo {
330 /* Protected by gem.mutex */
331 struct list_head list;
332 /* Protected by tbo.reserved */
312ea8da
JG
333 u32 placements[3];
334 struct ttm_placement placement;
4c788679
JG
335 struct ttm_buffer_object tbo;
336 struct ttm_bo_kmap_obj kmap;
337 unsigned pin_count;
338 void *kptr;
339 u32 tiling_flags;
340 u32 pitch;
341 int surface_reg;
721604a1
JG
342 /* list of all virtual address to which this bo
343 * is associated to
344 */
345 struct list_head va;
4c788679
JG
346 /* Constant after initialization */
347 struct radeon_device *rdev;
441921d5 348 struct drm_gem_object gem_base;
4c788679 349};
7e4d15d9 350#define gem_to_radeon_bo(gobj) container_of((gobj), struct radeon_bo, gem_base)
771fe6b9 351
4c788679 352struct radeon_bo_list {
147666fb 353 struct ttm_validate_buffer tv;
4c788679 354 struct radeon_bo *bo;
771fe6b9
JG
355 uint64_t gpu_offset;
356 unsigned rdomain;
357 unsigned wdomain;
4c788679 358 u32 tiling_flags;
771fe6b9
JG
359};
360
b15ba512
JG
361/* sub-allocation manager, it has to be protected by another lock.
362 * By conception this is an helper for other part of the driver
363 * like the indirect buffer or semaphore, which both have their
364 * locking.
365 *
366 * Principe is simple, we keep a list of sub allocation in offset
367 * order (first entry has offset == 0, last entry has the highest
368 * offset).
369 *
370 * When allocating new object we first check if there is room at
371 * the end total_size - (last_object_offset + last_object_size) >=
372 * alloc_size. If so we allocate new object there.
373 *
374 * When there is not enough room at the end, we start waiting for
375 * each sub object until we reach object_offset+object_size >=
376 * alloc_size, this object then become the sub object we return.
377 *
378 * Alignment can't be bigger than page size.
379 *
380 * Hole are not considered for allocation to keep things simple.
381 * Assumption is that there won't be hole (all object on same
382 * alignment).
383 */
384struct radeon_sa_manager {
385 struct radeon_bo *bo;
386 struct list_head sa_bo;
387 unsigned size;
388 uint64_t gpu_addr;
389 void *cpu_ptr;
390 uint32_t domain;
391};
392
393struct radeon_sa_bo;
394
395/* sub-allocation buffer */
396struct radeon_sa_bo {
397 struct list_head list;
398 struct radeon_sa_manager *manager;
399 unsigned offset;
400 unsigned size;
401};
402
771fe6b9
JG
403/*
404 * GEM objects.
405 */
406struct radeon_gem {
4c788679 407 struct mutex mutex;
771fe6b9
JG
408 struct list_head objects;
409};
410
411int radeon_gem_init(struct radeon_device *rdev);
412void radeon_gem_fini(struct radeon_device *rdev);
413int radeon_gem_object_create(struct radeon_device *rdev, int size,
4c788679
JG
414 int alignment, int initial_domain,
415 bool discardable, bool kernel,
416 struct drm_gem_object **obj);
771fe6b9
JG
417int radeon_gem_object_pin(struct drm_gem_object *obj, uint32_t pin_domain,
418 uint64_t *gpu_addr);
419void radeon_gem_object_unpin(struct drm_gem_object *obj);
420
ff72145b
DA
421int radeon_mode_dumb_create(struct drm_file *file_priv,
422 struct drm_device *dev,
423 struct drm_mode_create_dumb *args);
424int radeon_mode_dumb_mmap(struct drm_file *filp,
425 struct drm_device *dev,
426 uint32_t handle, uint64_t *offset_p);
427int radeon_mode_dumb_destroy(struct drm_file *file_priv,
428 struct drm_device *dev,
429 uint32_t handle);
771fe6b9 430
c1341e52
JG
431/*
432 * Semaphores.
433 */
434struct radeon_ring;
435
436#define RADEON_SEMAPHORE_BO_SIZE 256
437
438struct radeon_semaphore_driver {
439 rwlock_t lock;
440 struct list_head bo;
441};
442
443struct radeon_semaphore_bo;
444
445/* everything here is constant */
446struct radeon_semaphore {
447 struct list_head list;
448 uint64_t gpu_addr;
449 uint32_t *cpu_ptr;
450 struct radeon_semaphore_bo *bo;
451};
452
453struct radeon_semaphore_bo {
454 struct list_head list;
455 struct radeon_ib *ib;
456 struct list_head free;
457 struct radeon_semaphore semaphores[RADEON_SEMAPHORE_BO_SIZE/8];
458 unsigned nused;
459};
460
461void radeon_semaphore_driver_fini(struct radeon_device *rdev);
462int radeon_semaphore_create(struct radeon_device *rdev,
463 struct radeon_semaphore **semaphore);
464void radeon_semaphore_emit_signal(struct radeon_device *rdev, int ring,
465 struct radeon_semaphore *semaphore);
466void radeon_semaphore_emit_wait(struct radeon_device *rdev, int ring,
467 struct radeon_semaphore *semaphore);
468void radeon_semaphore_free(struct radeon_device *rdev,
469 struct radeon_semaphore *semaphore);
470
771fe6b9
JG
471/*
472 * GART structures, functions & helpers
473 */
474struct radeon_mc;
475
a77f1718 476#define RADEON_GPU_PAGE_SIZE 4096
d594e46a 477#define RADEON_GPU_PAGE_MASK (RADEON_GPU_PAGE_SIZE - 1)
003cefe0 478#define RADEON_GPU_PAGE_SHIFT 12
721604a1 479#define RADEON_GPU_PAGE_ALIGN(a) (((a) + RADEON_GPU_PAGE_MASK) & ~RADEON_GPU_PAGE_MASK)
a77f1718 480
771fe6b9
JG
481struct radeon_gart {
482 dma_addr_t table_addr;
c9a1be96
JG
483 struct radeon_bo *robj;
484 void *ptr;
771fe6b9
JG
485 unsigned num_gpu_pages;
486 unsigned num_cpu_pages;
487 unsigned table_size;
771fe6b9
JG
488 struct page **pages;
489 dma_addr_t *pages_addr;
490 bool ready;
491};
492
493int radeon_gart_table_ram_alloc(struct radeon_device *rdev);
494void radeon_gart_table_ram_free(struct radeon_device *rdev);
495int radeon_gart_table_vram_alloc(struct radeon_device *rdev);
496void radeon_gart_table_vram_free(struct radeon_device *rdev);
c9a1be96
JG
497int radeon_gart_table_vram_pin(struct radeon_device *rdev);
498void radeon_gart_table_vram_unpin(struct radeon_device *rdev);
771fe6b9
JG
499int radeon_gart_init(struct radeon_device *rdev);
500void radeon_gart_fini(struct radeon_device *rdev);
501void radeon_gart_unbind(struct radeon_device *rdev, unsigned offset,
502 int pages);
503int radeon_gart_bind(struct radeon_device *rdev, unsigned offset,
c39d3516
KRW
504 int pages, struct page **pagelist,
505 dma_addr_t *dma_addr);
c9a1be96 506void radeon_gart_restore(struct radeon_device *rdev);
771fe6b9
JG
507
508
509/*
510 * GPU MC structures, functions & helpers
511 */
512struct radeon_mc {
513 resource_size_t aper_size;
514 resource_size_t aper_base;
515 resource_size_t agp_base;
7a50f01a
DA
516 /* for some chips with <= 32MB we need to lie
517 * about vram size near mc fb location */
3ce0a23d 518 u64 mc_vram_size;
d594e46a 519 u64 visible_vram_size;
3ce0a23d
JG
520 u64 gtt_size;
521 u64 gtt_start;
522 u64 gtt_end;
3ce0a23d
JG
523 u64 vram_start;
524 u64 vram_end;
771fe6b9 525 unsigned vram_width;
3ce0a23d 526 u64 real_vram_size;
771fe6b9
JG
527 int vram_mtrr;
528 bool vram_is_ddr;
d594e46a 529 bool igp_sideport_enabled;
8d369bb1 530 u64 gtt_base_align;
771fe6b9
JG
531};
532
06b6476d
AD
533bool radeon_combios_sideport_present(struct radeon_device *rdev);
534bool radeon_atombios_sideport_present(struct radeon_device *rdev);
771fe6b9
JG
535
536/*
537 * GPU scratch registers structures, functions & helpers
538 */
539struct radeon_scratch {
540 unsigned num_reg;
724c80e1 541 uint32_t reg_base;
771fe6b9
JG
542 bool free[32];
543 uint32_t reg[32];
544};
545
546int radeon_scratch_get(struct radeon_device *rdev, uint32_t *reg);
547void radeon_scratch_free(struct radeon_device *rdev, uint32_t reg);
548
549
550/*
551 * IRQS.
552 */
6f34be50
AD
553
554struct radeon_unpin_work {
555 struct work_struct work;
556 struct radeon_device *rdev;
557 int crtc_id;
558 struct radeon_fence *fence;
559 struct drm_pending_vblank_event *event;
560 struct radeon_bo *old_rbo;
561 u64 new_crtc_base;
562};
563
564struct r500_irq_stat_regs {
565 u32 disp_int;
566};
567
568struct r600_irq_stat_regs {
569 u32 disp_int;
570 u32 disp_int_cont;
571 u32 disp_int_cont2;
572 u32 d1grph_int;
573 u32 d2grph_int;
574};
575
576struct evergreen_irq_stat_regs {
577 u32 disp_int;
578 u32 disp_int_cont;
579 u32 disp_int_cont2;
580 u32 disp_int_cont3;
581 u32 disp_int_cont4;
582 u32 disp_int_cont5;
583 u32 d1grph_int;
584 u32 d2grph_int;
585 u32 d3grph_int;
586 u32 d4grph_int;
587 u32 d5grph_int;
588 u32 d6grph_int;
589};
590
591union radeon_irq_stat_regs {
592 struct r500_irq_stat_regs r500;
593 struct r600_irq_stat_regs r600;
594 struct evergreen_irq_stat_regs evergreen;
595};
596
54bd5206
IH
597#define RADEON_MAX_HPD_PINS 6
598#define RADEON_MAX_CRTCS 6
599#define RADEON_MAX_HDMI_BLOCKS 2
600
771fe6b9
JG
601struct radeon_irq {
602 bool installed;
1b37078b 603 bool sw_int[RADEON_NUM_RINGS];
54bd5206
IH
604 bool crtc_vblank_int[RADEON_MAX_CRTCS];
605 bool pflip[RADEON_MAX_CRTCS];
73a6d3fc 606 wait_queue_head_t vblank_queue;
54bd5206 607 bool hpd[RADEON_MAX_HPD_PINS];
2031f77c
AD
608 bool gui_idle;
609 bool gui_idle_acked;
610 wait_queue_head_t idle_queue;
54bd5206 611 bool hdmi[RADEON_MAX_HDMI_BLOCKS];
1614f8b1 612 spinlock_t sw_lock;
1b37078b 613 int sw_refcount[RADEON_NUM_RINGS];
6f34be50 614 union radeon_irq_stat_regs stat_regs;
54bd5206
IH
615 spinlock_t pflip_lock[RADEON_MAX_CRTCS];
616 int pflip_refcount[RADEON_MAX_CRTCS];
771fe6b9
JG
617};
618
619int radeon_irq_kms_init(struct radeon_device *rdev);
620void radeon_irq_kms_fini(struct radeon_device *rdev);
1b37078b
AD
621void radeon_irq_kms_sw_irq_get(struct radeon_device *rdev, int ring);
622void radeon_irq_kms_sw_irq_put(struct radeon_device *rdev, int ring);
6f34be50
AD
623void radeon_irq_kms_pflip_irq_get(struct radeon_device *rdev, int crtc);
624void radeon_irq_kms_pflip_irq_put(struct radeon_device *rdev, int crtc);
771fe6b9
JG
625
626/*
e32eb50d 627 * CP & rings.
771fe6b9 628 */
7465280c 629
771fe6b9 630struct radeon_ib {
b15ba512 631 struct radeon_sa_bo sa_bo;
e821767b 632 unsigned idx;
b15ba512 633 uint32_t length_dw;
771fe6b9 634 uint64_t gpu_addr;
e821767b 635 uint32_t *ptr;
b15ba512 636 struct radeon_fence *fence;
721604a1 637 unsigned vm_id;
771fe6b9
JG
638};
639
ecb114a1
DA
640/*
641 * locking -
642 * mutex protects scheduled_ibs, ready, alloc_bm
643 */
771fe6b9 644struct radeon_ib_pool {
9fc04b50 645 struct radeon_mutex mutex;
b15ba512
JG
646 struct radeon_sa_manager sa_manager;
647 struct radeon_ib ibs[RADEON_IB_POOL_SIZE];
648 bool ready;
649 unsigned head_id;
771fe6b9
JG
650};
651
e32eb50d 652struct radeon_ring {
4c788679 653 struct radeon_bo *ring_obj;
771fe6b9
JG
654 volatile uint32_t *ring;
655 unsigned rptr;
5596a9db
CK
656 unsigned rptr_offs;
657 unsigned rptr_reg;
771fe6b9
JG
658 unsigned wptr;
659 unsigned wptr_old;
5596a9db 660 unsigned wptr_reg;
771fe6b9
JG
661 unsigned ring_size;
662 unsigned ring_free_dw;
663 int count_dw;
664 uint64_t gpu_addr;
665 uint32_t align_mask;
666 uint32_t ptr_mask;
667 struct mutex mutex;
668 bool ready;
78c5560a
AD
669 u32 ptr_reg_shift;
670 u32 ptr_reg_mask;
671 u32 nop;
771fe6b9
JG
672};
673
721604a1
JG
674/*
675 * VM
676 */
677struct radeon_vm {
678 struct list_head list;
679 struct list_head va;
680 int id;
681 unsigned last_pfn;
682 u64 pt_gpu_addr;
683 u64 *pt;
684 struct radeon_sa_bo sa_bo;
685 struct mutex mutex;
686 /* last fence for cs using this vm */
687 struct radeon_fence *fence;
688};
689
690struct radeon_vm_funcs {
691 int (*init)(struct radeon_device *rdev);
692 void (*fini)(struct radeon_device *rdev);
693 /* cs mutex must be lock for schedule_ib */
694 int (*bind)(struct radeon_device *rdev, struct radeon_vm *vm, int id);
695 void (*unbind)(struct radeon_device *rdev, struct radeon_vm *vm);
696 void (*tlb_flush)(struct radeon_device *rdev, struct radeon_vm *vm);
697 uint32_t (*page_flags)(struct radeon_device *rdev,
698 struct radeon_vm *vm,
699 uint32_t flags);
700 void (*set_page)(struct radeon_device *rdev, struct radeon_vm *vm,
701 unsigned pfn, uint64_t addr, uint32_t flags);
702};
703
704struct radeon_vm_manager {
705 struct list_head lru_vm;
706 uint32_t use_bitmap;
707 struct radeon_sa_manager sa_manager;
708 uint32_t max_pfn;
709 /* fields constant after init */
710 const struct radeon_vm_funcs *funcs;
711 /* number of VMIDs */
712 unsigned nvm;
713 /* vram base address for page table entry */
714 u64 vram_base_offset;
67e915e4
AD
715 /* is vm enabled? */
716 bool enabled;
721604a1
JG
717};
718
719/*
720 * file private structure
721 */
722struct radeon_fpriv {
723 struct radeon_vm vm;
724};
725
d8f60cfc
AD
726/*
727 * R6xx+ IH ring
728 */
729struct r600_ih {
4c788679 730 struct radeon_bo *ring_obj;
d8f60cfc
AD
731 volatile uint32_t *ring;
732 unsigned rptr;
bf852799 733 unsigned rptr_offs;
d8f60cfc
AD
734 unsigned wptr;
735 unsigned wptr_old;
736 unsigned ring_size;
737 uint64_t gpu_addr;
d8f60cfc
AD
738 uint32_t ptr_mask;
739 spinlock_t lock;
740 bool enabled;
741};
742
8eec9d6f
IH
743struct r600_blit_cp_primitives {
744 void (*set_render_target)(struct radeon_device *rdev, int format,
745 int w, int h, u64 gpu_addr);
746 void (*cp_set_surface_sync)(struct radeon_device *rdev,
747 u32 sync_type, u32 size,
748 u64 mc_addr);
749 void (*set_shaders)(struct radeon_device *rdev);
750 void (*set_vtx_resource)(struct radeon_device *rdev, u64 gpu_addr);
751 void (*set_tex_resource)(struct radeon_device *rdev,
752 int format, int w, int h, int pitch,
9bb7703c 753 u64 gpu_addr, u32 size);
8eec9d6f
IH
754 void (*set_scissors)(struct radeon_device *rdev, int x1, int y1,
755 int x2, int y2);
756 void (*draw_auto)(struct radeon_device *rdev);
757 void (*set_default_state)(struct radeon_device *rdev);
758};
759
3ce0a23d 760struct r600_blit {
ff82f052 761 struct mutex mutex;
4c788679 762 struct radeon_bo *shader_obj;
8eec9d6f
IH
763 struct r600_blit_cp_primitives primitives;
764 int max_dim;
765 int ring_size_common;
766 int ring_size_per_loop;
3ce0a23d
JG
767 u64 shader_gpu_addr;
768 u32 vs_offset, ps_offset;
769 u32 state_offset;
770 u32 state_len;
771 u32 vb_used, vb_total;
772 struct radeon_ib *vb_ib;
773};
774
6ddddfe7
AD
775void r600_blit_suspend(struct radeon_device *rdev);
776
69e130a6
JG
777int radeon_ib_get(struct radeon_device *rdev, int ring,
778 struct radeon_ib **ib, unsigned size);
771fe6b9 779void radeon_ib_free(struct radeon_device *rdev, struct radeon_ib **ib);
c1341e52 780bool radeon_ib_try_free(struct radeon_device *rdev, struct radeon_ib *ib);
771fe6b9
JG
781int radeon_ib_schedule(struct radeon_device *rdev, struct radeon_ib *ib);
782int radeon_ib_pool_init(struct radeon_device *rdev);
783void radeon_ib_pool_fini(struct radeon_device *rdev);
b15ba512
JG
784int radeon_ib_pool_start(struct radeon_device *rdev);
785int radeon_ib_pool_suspend(struct radeon_device *rdev);
771fe6b9
JG
786int radeon_ib_test(struct radeon_device *rdev);
787/* Ring access between begin & end cannot sleep */
e32eb50d
CK
788int radeon_ring_index(struct radeon_device *rdev, struct radeon_ring *cp);
789void radeon_ring_free_size(struct radeon_device *rdev, struct radeon_ring *cp);
790int radeon_ring_alloc(struct radeon_device *rdev, struct radeon_ring *cp, unsigned ndw);
791int radeon_ring_lock(struct radeon_device *rdev, struct radeon_ring *cp, unsigned ndw);
792void radeon_ring_commit(struct radeon_device *rdev, struct radeon_ring *cp);
793void radeon_ring_unlock_commit(struct radeon_device *rdev, struct radeon_ring *cp);
794void radeon_ring_unlock_undo(struct radeon_device *rdev, struct radeon_ring *cp);
795int radeon_ring_test(struct radeon_device *rdev, struct radeon_ring *cp);
796int radeon_ring_init(struct radeon_device *rdev, struct radeon_ring *cp, unsigned ring_size,
78c5560a
AD
797 unsigned rptr_offs, unsigned rptr_reg, unsigned wptr_reg,
798 u32 ptr_reg_shift, u32 ptr_reg_mask, u32 nop);
e32eb50d 799void radeon_ring_fini(struct radeon_device *rdev, struct radeon_ring *cp);
771fe6b9
JG
800
801
802/*
803 * CS.
804 */
805struct radeon_cs_reloc {
806 struct drm_gem_object *gobj;
4c788679
JG
807 struct radeon_bo *robj;
808 struct radeon_bo_list lobj;
771fe6b9
JG
809 uint32_t handle;
810 uint32_t flags;
811};
812
813struct radeon_cs_chunk {
814 uint32_t chunk_id;
815 uint32_t length_dw;
721604a1
JG
816 int kpage_idx[2];
817 uint32_t *kpage[2];
771fe6b9 818 uint32_t *kdata;
721604a1
JG
819 void __user *user_ptr;
820 int last_copied_page;
821 int last_page_index;
771fe6b9
JG
822};
823
824struct radeon_cs_parser {
c8c15ff1 825 struct device *dev;
771fe6b9
JG
826 struct radeon_device *rdev;
827 struct drm_file *filp;
828 /* chunks */
829 unsigned nchunks;
830 struct radeon_cs_chunk *chunks;
831 uint64_t *chunks_array;
832 /* IB */
833 unsigned idx;
834 /* relocations */
835 unsigned nrelocs;
836 struct radeon_cs_reloc *relocs;
837 struct radeon_cs_reloc **relocs_ptr;
838 struct list_head validated;
839 /* indices of various chunks */
840 int chunk_ib_idx;
841 int chunk_relocs_idx;
721604a1 842 int chunk_flags_idx;
771fe6b9
JG
843 struct radeon_ib *ib;
844 void *track;
3ce0a23d 845 unsigned family;
e70f224c 846 int parser_error;
721604a1
JG
847 u32 cs_flags;
848 u32 ring;
849 s32 priority;
771fe6b9
JG
850};
851
513bcb46
DA
852extern int radeon_cs_update_pages(struct radeon_cs_parser *p, int pg_idx);
853extern int radeon_cs_finish_pages(struct radeon_cs_parser *p);
ce580fab 854extern u32 radeon_get_ib_value(struct radeon_cs_parser *p, int idx);
513bcb46 855
771fe6b9
JG
856struct radeon_cs_packet {
857 unsigned idx;
858 unsigned type;
859 unsigned reg;
860 unsigned opcode;
861 int count;
862 unsigned one_reg_wr;
863};
864
865typedef int (*radeon_packet0_check_t)(struct radeon_cs_parser *p,
866 struct radeon_cs_packet *pkt,
867 unsigned idx, unsigned reg);
868typedef int (*radeon_packet3_check_t)(struct radeon_cs_parser *p,
869 struct radeon_cs_packet *pkt);
870
871
872/*
873 * AGP
874 */
875int radeon_agp_init(struct radeon_device *rdev);
0ebf1717 876void radeon_agp_resume(struct radeon_device *rdev);
10b06122 877void radeon_agp_suspend(struct radeon_device *rdev);
771fe6b9
JG
878void radeon_agp_fini(struct radeon_device *rdev);
879
880
881/*
882 * Writeback
883 */
884struct radeon_wb {
4c788679 885 struct radeon_bo *wb_obj;
771fe6b9
JG
886 volatile uint32_t *wb;
887 uint64_t gpu_addr;
724c80e1 888 bool enabled;
d0f8a854 889 bool use_event;
771fe6b9
JG
890};
891
724c80e1
AD
892#define RADEON_WB_SCRATCH_OFFSET 0
893#define RADEON_WB_CP_RPTR_OFFSET 1024
0c88a02e
AD
894#define RADEON_WB_CP1_RPTR_OFFSET 1280
895#define RADEON_WB_CP2_RPTR_OFFSET 1536
724c80e1 896#define R600_WB_IH_WPTR_OFFSET 2048
d0f8a854 897#define R600_WB_EVENT_OFFSET 3072
724c80e1 898
c93bb85b
JG
899/**
900 * struct radeon_pm - power management datas
901 * @max_bandwidth: maximum bandwidth the gpu has (MByte/s)
902 * @igp_sideport_mclk: sideport memory clock Mhz (rs690,rs740,rs780,rs880)
903 * @igp_system_mclk: system clock Mhz (rs690,rs740,rs780,rs880)
904 * @igp_ht_link_clk: ht link clock Mhz (rs690,rs740,rs780,rs880)
905 * @igp_ht_link_width: ht link width in bits (rs690,rs740,rs780,rs880)
906 * @k8_bandwidth: k8 bandwidth the gpu has (MByte/s) (IGP)
907 * @sideport_bandwidth: sideport bandwidth the gpu has (MByte/s) (IGP)
908 * @ht_bandwidth: ht bandwidth the gpu has (MByte/s) (IGP)
909 * @core_bandwidth: core GPU bandwidth the gpu has (MByte/s) (IGP)
25985edc 910 * @sclk: GPU clock Mhz (core bandwidth depends of this clock)
c93bb85b
JG
911 * @needed_bandwidth: current bandwidth needs
912 *
913 * It keeps track of various data needed to take powermanagement decision.
25985edc 914 * Bandwidth need is used to determine minimun clock of the GPU and memory.
c93bb85b
JG
915 * Equation between gpu/memory clock and available bandwidth is hw dependent
916 * (type of memory, bus size, efficiency, ...)
917 */
ce8f5370
AD
918
919enum radeon_pm_method {
920 PM_METHOD_PROFILE,
921 PM_METHOD_DYNPM,
922};
923
924enum radeon_dynpm_state {
925 DYNPM_STATE_DISABLED,
926 DYNPM_STATE_MINIMUM,
927 DYNPM_STATE_PAUSED,
3f53eb6f
RW
928 DYNPM_STATE_ACTIVE,
929 DYNPM_STATE_SUSPENDED,
c913e23a 930};
ce8f5370
AD
931enum radeon_dynpm_action {
932 DYNPM_ACTION_NONE,
933 DYNPM_ACTION_MINIMUM,
934 DYNPM_ACTION_DOWNCLOCK,
935 DYNPM_ACTION_UPCLOCK,
936 DYNPM_ACTION_DEFAULT
c913e23a 937};
56278a8e
AD
938
939enum radeon_voltage_type {
940 VOLTAGE_NONE = 0,
941 VOLTAGE_GPIO,
942 VOLTAGE_VDDC,
943 VOLTAGE_SW
944};
945
0ec0e74f
AD
946enum radeon_pm_state_type {
947 POWER_STATE_TYPE_DEFAULT,
948 POWER_STATE_TYPE_POWERSAVE,
949 POWER_STATE_TYPE_BATTERY,
950 POWER_STATE_TYPE_BALANCED,
951 POWER_STATE_TYPE_PERFORMANCE,
952};
953
ce8f5370
AD
954enum radeon_pm_profile_type {
955 PM_PROFILE_DEFAULT,
956 PM_PROFILE_AUTO,
957 PM_PROFILE_LOW,
c9e75b21 958 PM_PROFILE_MID,
ce8f5370
AD
959 PM_PROFILE_HIGH,
960};
961
962#define PM_PROFILE_DEFAULT_IDX 0
963#define PM_PROFILE_LOW_SH_IDX 1
c9e75b21
AD
964#define PM_PROFILE_MID_SH_IDX 2
965#define PM_PROFILE_HIGH_SH_IDX 3
966#define PM_PROFILE_LOW_MH_IDX 4
967#define PM_PROFILE_MID_MH_IDX 5
968#define PM_PROFILE_HIGH_MH_IDX 6
969#define PM_PROFILE_MAX 7
ce8f5370
AD
970
971struct radeon_pm_profile {
972 int dpms_off_ps_idx;
973 int dpms_on_ps_idx;
974 int dpms_off_cm_idx;
975 int dpms_on_cm_idx;
516d0e46
AD
976};
977
21a8122a
AD
978enum radeon_int_thermal_type {
979 THERMAL_TYPE_NONE,
980 THERMAL_TYPE_RV6XX,
981 THERMAL_TYPE_RV770,
982 THERMAL_TYPE_EVERGREEN,
e33df25f 983 THERMAL_TYPE_SUMO,
4fddba1f 984 THERMAL_TYPE_NI,
21a8122a
AD
985};
986
56278a8e
AD
987struct radeon_voltage {
988 enum radeon_voltage_type type;
989 /* gpio voltage */
990 struct radeon_gpio_rec gpio;
991 u32 delay; /* delay in usec from voltage drop to sclk change */
992 bool active_high; /* voltage drop is active when bit is high */
993 /* VDDC voltage */
994 u8 vddc_id; /* index into vddc voltage table */
995 u8 vddci_id; /* index into vddci voltage table */
996 bool vddci_enabled;
997 /* r6xx+ sw */
2feea49a
AD
998 u16 voltage;
999 /* evergreen+ vddci */
1000 u16 vddci;
56278a8e
AD
1001};
1002
d7311171
AD
1003/* clock mode flags */
1004#define RADEON_PM_MODE_NO_DISPLAY (1 << 0)
1005
56278a8e
AD
1006struct radeon_pm_clock_info {
1007 /* memory clock */
1008 u32 mclk;
1009 /* engine clock */
1010 u32 sclk;
1011 /* voltage info */
1012 struct radeon_voltage voltage;
d7311171 1013 /* standardized clock flags */
56278a8e
AD
1014 u32 flags;
1015};
1016
a48b9b4e 1017/* state flags */
d7311171 1018#define RADEON_PM_STATE_SINGLE_DISPLAY_ONLY (1 << 0)
a48b9b4e 1019
56278a8e 1020struct radeon_power_state {
0ec0e74f 1021 enum radeon_pm_state_type type;
8f3f1c9a 1022 struct radeon_pm_clock_info *clock_info;
56278a8e
AD
1023 /* number of valid clock modes in this power state */
1024 int num_clock_modes;
56278a8e 1025 struct radeon_pm_clock_info *default_clock_mode;
a48b9b4e
AD
1026 /* standardized state flags */
1027 u32 flags;
79daedc9
AD
1028 u32 misc; /* vbios specific flags */
1029 u32 misc2; /* vbios specific flags */
1030 int pcie_lanes; /* pcie lanes */
56278a8e
AD
1031};
1032
27459324
RM
1033/*
1034 * Some modes are overclocked by very low value, accept them
1035 */
1036#define RADEON_MODE_OVERCLOCK_MARGIN 500 /* 5 MHz */
1037
c93bb85b 1038struct radeon_pm {
c913e23a 1039 struct mutex mutex;
a48b9b4e
AD
1040 u32 active_crtcs;
1041 int active_crtc_count;
c913e23a 1042 int req_vblank;
839461d3 1043 bool vblank_sync;
2031f77c 1044 bool gui_idle;
c93bb85b
JG
1045 fixed20_12 max_bandwidth;
1046 fixed20_12 igp_sideport_mclk;
1047 fixed20_12 igp_system_mclk;
1048 fixed20_12 igp_ht_link_clk;
1049 fixed20_12 igp_ht_link_width;
1050 fixed20_12 k8_bandwidth;
1051 fixed20_12 sideport_bandwidth;
1052 fixed20_12 ht_bandwidth;
1053 fixed20_12 core_bandwidth;
1054 fixed20_12 sclk;
f47299c5 1055 fixed20_12 mclk;
c93bb85b 1056 fixed20_12 needed_bandwidth;
0975b162 1057 struct radeon_power_state *power_state;
56278a8e
AD
1058 /* number of valid power states */
1059 int num_power_states;
a48b9b4e
AD
1060 int current_power_state_index;
1061 int current_clock_mode_index;
1062 int requested_power_state_index;
1063 int requested_clock_mode_index;
1064 int default_power_state_index;
1065 u32 current_sclk;
1066 u32 current_mclk;
2feea49a
AD
1067 u16 current_vddc;
1068 u16 current_vddci;
9ace9f7b
AD
1069 u32 default_sclk;
1070 u32 default_mclk;
2feea49a
AD
1071 u16 default_vddc;
1072 u16 default_vddci;
29fb52ca 1073 struct radeon_i2c_chan *i2c_bus;
ce8f5370
AD
1074 /* selected pm method */
1075 enum radeon_pm_method pm_method;
1076 /* dynpm power management */
1077 struct delayed_work dynpm_idle_work;
1078 enum radeon_dynpm_state dynpm_state;
1079 enum radeon_dynpm_action dynpm_planned_action;
1080 unsigned long dynpm_action_timeout;
1081 bool dynpm_can_upclock;
1082 bool dynpm_can_downclock;
1083 /* profile-based power management */
1084 enum radeon_pm_profile_type profile;
1085 int profile_index;
1086 struct radeon_pm_profile profiles[PM_PROFILE_MAX];
21a8122a
AD
1087 /* internal thermal controller on rv6xx+ */
1088 enum radeon_int_thermal_type int_thermal_type;
1089 struct device *int_hwmon_dev;
c93bb85b
JG
1090};
1091
a4c9e2ee
AD
1092int radeon_pm_get_type_index(struct radeon_device *rdev,
1093 enum radeon_pm_state_type ps_type,
1094 int instance);
771fe6b9
JG
1095
1096/*
1097 * Benchmarking
1098 */
638dd7db 1099void radeon_benchmark(struct radeon_device *rdev, int test_number);
771fe6b9
JG
1100
1101
ecc0b326
MD
1102/*
1103 * Testing
1104 */
1105void radeon_test_moves(struct radeon_device *rdev);
60a7e396 1106void radeon_test_ring_sync(struct radeon_device *rdev,
e32eb50d
CK
1107 struct radeon_ring *cpA,
1108 struct radeon_ring *cpB);
60a7e396 1109void radeon_test_syncing(struct radeon_device *rdev);
ecc0b326
MD
1110
1111
771fe6b9
JG
1112/*
1113 * Debugfs
1114 */
4d8bf9ae
CK
1115struct radeon_debugfs {
1116 struct drm_info_list *files;
1117 unsigned num_files;
1118};
1119
771fe6b9
JG
1120int radeon_debugfs_add_files(struct radeon_device *rdev,
1121 struct drm_info_list *files,
1122 unsigned nfiles);
1123int radeon_debugfs_fence_init(struct radeon_device *rdev);
771fe6b9
JG
1124
1125
1126/*
1127 * ASIC specific functions.
1128 */
1129struct radeon_asic {
068a117c 1130 int (*init)(struct radeon_device *rdev);
3ce0a23d
JG
1131 void (*fini)(struct radeon_device *rdev);
1132 int (*resume)(struct radeon_device *rdev);
1133 int (*suspend)(struct radeon_device *rdev);
28d52043 1134 void (*vga_set_state)(struct radeon_device *rdev, bool state);
e32eb50d 1135 bool (*gpu_is_lockup)(struct radeon_device *rdev, struct radeon_ring *cp);
a2d07b74 1136 int (*asic_reset)(struct radeon_device *rdev);
771fe6b9
JG
1137 void (*gart_tlb_flush)(struct radeon_device *rdev);
1138 int (*gart_set_page)(struct radeon_device *rdev, int i, uint64_t addr);
771fe6b9 1139 void (*ring_start)(struct radeon_device *rdev);
4c87bc26
CK
1140
1141 struct {
1142 void (*ib_execute)(struct radeon_device *rdev, struct radeon_ib *ib);
721604a1 1143 int (*ib_parse)(struct radeon_device *rdev, struct radeon_ib *ib);
4c87bc26 1144 void (*emit_fence)(struct radeon_device *rdev, struct radeon_fence *fence);
e32eb50d 1145 void (*emit_semaphore)(struct radeon_device *rdev, struct radeon_ring *cp,
4c87bc26 1146 struct radeon_semaphore *semaphore, bool emit_wait);
eb0c19c5 1147 int (*cs_parse)(struct radeon_cs_parser *p);
4c87bc26
CK
1148 } ring[RADEON_NUM_RINGS];
1149
e32eb50d 1150 int (*ring_test)(struct radeon_device *rdev, struct radeon_ring *cp);
b35ea4ab
AD
1151
1152 struct {
1153 int (*set)(struct radeon_device *rdev);
1154 int (*process)(struct radeon_device *rdev);
1155 } irq;
1156
7ed220d7 1157 u32 (*get_vblank_counter)(struct radeon_device *rdev, int crtc);
27cd7769
AD
1158
1159 struct {
1160 int (*blit)(struct radeon_device *rdev,
1161 uint64_t src_offset,
1162 uint64_t dst_offset,
1163 unsigned num_gpu_pages,
1164 struct radeon_fence *fence);
1165 u32 blit_ring_index;
1166 int (*dma)(struct radeon_device *rdev,
1167 uint64_t src_offset,
1168 uint64_t dst_offset,
1169 unsigned num_gpu_pages,
1170 struct radeon_fence *fence);
1171 u32 dma_ring_index;
1172 /* method used for bo copy */
1173 int (*copy)(struct radeon_device *rdev,
1174 uint64_t src_offset,
1175 uint64_t dst_offset,
1176 unsigned num_gpu_pages,
1177 struct radeon_fence *fence);
1178 /* ring used for bo copies */
1179 u32 copy_ring_index;
1180 } copy;
1181
7433874e 1182 uint32_t (*get_engine_clock)(struct radeon_device *rdev);
771fe6b9 1183 void (*set_engine_clock)(struct radeon_device *rdev, uint32_t eng_clock);
7433874e 1184 uint32_t (*get_memory_clock)(struct radeon_device *rdev);
771fe6b9 1185 void (*set_memory_clock)(struct radeon_device *rdev, uint32_t mem_clock);
c836a412 1186 int (*get_pcie_lanes)(struct radeon_device *rdev);
771fe6b9
JG
1187 void (*set_pcie_lanes)(struct radeon_device *rdev, int lanes);
1188 void (*set_clock_gating)(struct radeon_device *rdev, int enable);
e024e110
DA
1189 int (*set_surface_reg)(struct radeon_device *rdev, int reg,
1190 uint32_t tiling_flags, uint32_t pitch,
1191 uint32_t offset, uint32_t obj_size);
9479c54f 1192 void (*clear_surface_reg)(struct radeon_device *rdev, int reg);
c93bb85b 1193 void (*bandwidth_update)(struct radeon_device *rdev);
901ea57d
AD
1194
1195 struct {
1196 void (*init)(struct radeon_device *rdev);
1197 void (*fini)(struct radeon_device *rdev);
1198 bool (*sense)(struct radeon_device *rdev, enum radeon_hpd_id hpd);
1199 void (*set_polarity)(struct radeon_device *rdev, enum radeon_hpd_id hpd);
1200 } hpd;
1201
062b389c
JG
1202 /* ioctl hw specific callback. Some hw might want to perform special
1203 * operation on specific ioctl. For instance on wait idle some hw
1204 * might want to perform and HDP flush through MMIO as it seems that
1205 * some R6XX/R7XX hw doesn't take HDP flush into account if programmed
1206 * through ring.
1207 */
1208 void (*ioctl_wait_idle)(struct radeon_device *rdev, struct radeon_bo *bo);
b35ea4ab 1209 /* check if 3D engine is idle */
def9ba9c 1210 bool (*gui_idle)(struct radeon_device *rdev);
ce8f5370 1211 /* power management */
a02fa397
AD
1212 struct {
1213 void (*misc)(struct radeon_device *rdev);
1214 void (*prepare)(struct radeon_device *rdev);
1215 void (*finish)(struct radeon_device *rdev);
1216 void (*init_profile)(struct radeon_device *rdev);
1217 void (*get_dynpm_state)(struct radeon_device *rdev);
1218 } pm;
6f34be50 1219 /* pageflipping */
0f9e006c
AD
1220 struct {
1221 void (*pre_page_flip)(struct radeon_device *rdev, int crtc);
1222 u32 (*page_flip)(struct radeon_device *rdev, int crtc, u64 crtc_base);
1223 void (*post_page_flip)(struct radeon_device *rdev, int crtc);
1224 } pflip;
3ae19b75
AD
1225 /* wait for vblank */
1226 void (*wait_for_vblank)(struct radeon_device *rdev, int crtc);
89e5181f
AD
1227 /* wait for mc_idle */
1228 int (*mc_wait_for_idle)(struct radeon_device *rdev);
771fe6b9
JG
1229};
1230
21f9a437
JG
1231/*
1232 * Asic structures
1233 */
225758d8
JG
1234struct r100_gpu_lockup {
1235 unsigned long last_jiffies;
1236 u32 last_cp_rptr;
1237};
1238
551ebd83 1239struct r100_asic {
225758d8
JG
1240 const unsigned *reg_safe_bm;
1241 unsigned reg_safe_bm_size;
1242 u32 hdp_cntl;
1243 struct r100_gpu_lockup lockup;
551ebd83
DA
1244};
1245
21f9a437 1246struct r300_asic {
225758d8
JG
1247 const unsigned *reg_safe_bm;
1248 unsigned reg_safe_bm_size;
1249 u32 resync_scratch;
1250 u32 hdp_cntl;
1251 struct r100_gpu_lockup lockup;
21f9a437
JG
1252};
1253
1254struct r600_asic {
225758d8
JG
1255 unsigned max_pipes;
1256 unsigned max_tile_pipes;
1257 unsigned max_simds;
1258 unsigned max_backends;
1259 unsigned max_gprs;
1260 unsigned max_threads;
1261 unsigned max_stack_entries;
1262 unsigned max_hw_contexts;
1263 unsigned max_gs_threads;
1264 unsigned sx_max_export_size;
1265 unsigned sx_max_export_pos_size;
1266 unsigned sx_max_export_smx_size;
1267 unsigned sq_num_cf_insts;
1268 unsigned tiling_nbanks;
1269 unsigned tiling_npipes;
1270 unsigned tiling_group_size;
e7aeeba6 1271 unsigned tile_config;
e55b9422 1272 unsigned backend_map;
225758d8 1273 struct r100_gpu_lockup lockup;
21f9a437
JG
1274};
1275
1276struct rv770_asic {
225758d8
JG
1277 unsigned max_pipes;
1278 unsigned max_tile_pipes;
1279 unsigned max_simds;
1280 unsigned max_backends;
1281 unsigned max_gprs;
1282 unsigned max_threads;
1283 unsigned max_stack_entries;
1284 unsigned max_hw_contexts;
1285 unsigned max_gs_threads;
1286 unsigned sx_max_export_size;
1287 unsigned sx_max_export_pos_size;
1288 unsigned sx_max_export_smx_size;
1289 unsigned sq_num_cf_insts;
1290 unsigned sx_num_of_sets;
1291 unsigned sc_prim_fifo_size;
1292 unsigned sc_hiz_tile_fifo_size;
1293 unsigned sc_earlyz_tile_fifo_fize;
1294 unsigned tiling_nbanks;
1295 unsigned tiling_npipes;
1296 unsigned tiling_group_size;
e7aeeba6 1297 unsigned tile_config;
e55b9422 1298 unsigned backend_map;
225758d8 1299 struct r100_gpu_lockup lockup;
21f9a437
JG
1300};
1301
32fcdbf4
AD
1302struct evergreen_asic {
1303 unsigned num_ses;
1304 unsigned max_pipes;
1305 unsigned max_tile_pipes;
1306 unsigned max_simds;
1307 unsigned max_backends;
1308 unsigned max_gprs;
1309 unsigned max_threads;
1310 unsigned max_stack_entries;
1311 unsigned max_hw_contexts;
1312 unsigned max_gs_threads;
1313 unsigned sx_max_export_size;
1314 unsigned sx_max_export_pos_size;
1315 unsigned sx_max_export_smx_size;
1316 unsigned sq_num_cf_insts;
1317 unsigned sx_num_of_sets;
1318 unsigned sc_prim_fifo_size;
1319 unsigned sc_hiz_tile_fifo_size;
1320 unsigned sc_earlyz_tile_fifo_size;
1321 unsigned tiling_nbanks;
1322 unsigned tiling_npipes;
1323 unsigned tiling_group_size;
e7aeeba6 1324 unsigned tile_config;
e55b9422 1325 unsigned backend_map;
17db7042 1326 struct r100_gpu_lockup lockup;
32fcdbf4
AD
1327};
1328
fecf1d07
AD
1329struct cayman_asic {
1330 unsigned max_shader_engines;
1331 unsigned max_pipes_per_simd;
1332 unsigned max_tile_pipes;
1333 unsigned max_simds_per_se;
1334 unsigned max_backends_per_se;
1335 unsigned max_texture_channel_caches;
1336 unsigned max_gprs;
1337 unsigned max_threads;
1338 unsigned max_gs_threads;
1339 unsigned max_stack_entries;
1340 unsigned sx_num_of_sets;
1341 unsigned sx_max_export_size;
1342 unsigned sx_max_export_pos_size;
1343 unsigned sx_max_export_smx_size;
1344 unsigned max_hw_contexts;
1345 unsigned sq_num_cf_insts;
1346 unsigned sc_prim_fifo_size;
1347 unsigned sc_hiz_tile_fifo_size;
1348 unsigned sc_earlyz_tile_fifo_size;
1349
1350 unsigned num_shader_engines;
1351 unsigned num_shader_pipes_per_simd;
1352 unsigned num_tile_pipes;
1353 unsigned num_simds_per_se;
1354 unsigned num_backends_per_se;
1355 unsigned backend_disable_mask_per_asic;
1356 unsigned backend_map;
1357 unsigned num_texture_channel_caches;
1358 unsigned mem_max_burst_length_bytes;
1359 unsigned mem_row_size_in_kb;
1360 unsigned shader_engine_tile_size;
1361 unsigned num_gpus;
1362 unsigned multi_gpu_tile_size;
1363
1364 unsigned tile_config;
1365 struct r100_gpu_lockup lockup;
1366};
1367
068a117c
JG
1368union radeon_asic_config {
1369 struct r300_asic r300;
551ebd83 1370 struct r100_asic r100;
3ce0a23d
JG
1371 struct r600_asic r600;
1372 struct rv770_asic rv770;
32fcdbf4 1373 struct evergreen_asic evergreen;
fecf1d07 1374 struct cayman_asic cayman;
068a117c
JG
1375};
1376
0a10c851
DV
1377/*
1378 * asic initizalization from radeon_asic.c
1379 */
1380void radeon_agp_disable(struct radeon_device *rdev);
1381int radeon_asic_init(struct radeon_device *rdev);
1382
771fe6b9
JG
1383
1384/*
1385 * IOCTL.
1386 */
1387int radeon_gem_info_ioctl(struct drm_device *dev, void *data,
1388 struct drm_file *filp);
1389int radeon_gem_create_ioctl(struct drm_device *dev, void *data,
1390 struct drm_file *filp);
1391int radeon_gem_pin_ioctl(struct drm_device *dev, void *data,
1392 struct drm_file *file_priv);
1393int radeon_gem_unpin_ioctl(struct drm_device *dev, void *data,
1394 struct drm_file *file_priv);
1395int radeon_gem_pwrite_ioctl(struct drm_device *dev, void *data,
1396 struct drm_file *file_priv);
1397int radeon_gem_pread_ioctl(struct drm_device *dev, void *data,
1398 struct drm_file *file_priv);
1399int radeon_gem_set_domain_ioctl(struct drm_device *dev, void *data,
1400 struct drm_file *filp);
1401int radeon_gem_mmap_ioctl(struct drm_device *dev, void *data,
1402 struct drm_file *filp);
1403int radeon_gem_busy_ioctl(struct drm_device *dev, void *data,
1404 struct drm_file *filp);
1405int radeon_gem_wait_idle_ioctl(struct drm_device *dev, void *data,
1406 struct drm_file *filp);
721604a1
JG
1407int radeon_gem_va_ioctl(struct drm_device *dev, void *data,
1408 struct drm_file *filp);
771fe6b9 1409int radeon_cs_ioctl(struct drm_device *dev, void *data, struct drm_file *filp);
e024e110
DA
1410int radeon_gem_set_tiling_ioctl(struct drm_device *dev, void *data,
1411 struct drm_file *filp);
1412int radeon_gem_get_tiling_ioctl(struct drm_device *dev, void *data,
1413 struct drm_file *filp);
771fe6b9 1414
16cdf04d
AD
1415/* VRAM scratch page for HDP bug, default vram page */
1416struct r600_vram_scratch {
87cbf8f2
AD
1417 struct radeon_bo *robj;
1418 volatile uint32_t *ptr;
16cdf04d 1419 u64 gpu_addr;
87cbf8f2 1420};
771fe6b9 1421
7a1619b9 1422
771fe6b9
JG
1423/*
1424 * Core structure, functions and helpers.
1425 */
1426typedef uint32_t (*radeon_rreg_t)(struct radeon_device*, uint32_t);
1427typedef void (*radeon_wreg_t)(struct radeon_device*, uint32_t, uint32_t);
1428
1429struct radeon_device {
9f022ddf 1430 struct device *dev;
771fe6b9
JG
1431 struct drm_device *ddev;
1432 struct pci_dev *pdev;
1433 /* ASIC */
068a117c 1434 union radeon_asic_config config;
771fe6b9
JG
1435 enum radeon_family family;
1436 unsigned long flags;
1437 int usec_timeout;
1438 enum radeon_pll_errata pll_errata;
1439 int num_gb_pipes;
f779b3e5 1440 int num_z_pipes;
771fe6b9
JG
1441 int disp_priority;
1442 /* BIOS */
1443 uint8_t *bios;
1444 bool is_atom_bios;
1445 uint16_t bios_header_start;
4c788679 1446 struct radeon_bo *stollen_vga_memory;
771fe6b9 1447 /* Register mmio */
4c9bc75c
DA
1448 resource_size_t rmmio_base;
1449 resource_size_t rmmio_size;
a0533fbf 1450 void __iomem *rmmio;
771fe6b9
JG
1451 radeon_rreg_t mc_rreg;
1452 radeon_wreg_t mc_wreg;
1453 radeon_rreg_t pll_rreg;
1454 radeon_wreg_t pll_wreg;
de1b2898 1455 uint32_t pcie_reg_mask;
771fe6b9
JG
1456 radeon_rreg_t pciep_rreg;
1457 radeon_wreg_t pciep_wreg;
351a52a2
AD
1458 /* io port */
1459 void __iomem *rio_mem;
1460 resource_size_t rio_mem_size;
771fe6b9
JG
1461 struct radeon_clock clock;
1462 struct radeon_mc mc;
1463 struct radeon_gart gart;
1464 struct radeon_mode_info mode_info;
1465 struct radeon_scratch scratch;
1466 struct radeon_mman mman;
7465280c
AD
1467 rwlock_t fence_lock;
1468 struct radeon_fence_driver fence_drv[RADEON_NUM_RINGS];
15d3332f 1469 struct radeon_semaphore_driver semaphore_drv;
e32eb50d 1470 struct radeon_ring ring[RADEON_NUM_RINGS];
771fe6b9
JG
1471 struct radeon_ib_pool ib_pool;
1472 struct radeon_irq irq;
1473 struct radeon_asic *asic;
1474 struct radeon_gem gem;
c93bb85b 1475 struct radeon_pm pm;
f657c2a7 1476 uint32_t bios_scratch[RADEON_BIOS_NUM_SCRATCH];
7a1619b9 1477 struct radeon_mutex cs_mutex;
771fe6b9 1478 struct radeon_wb wb;
3ce0a23d 1479 struct radeon_dummy_page dummy_page;
771fe6b9
JG
1480 bool gpu_lockup;
1481 bool shutdown;
1482 bool suspend;
ad49f501 1483 bool need_dma32;
733289c2 1484 bool accel_working;
e024e110 1485 struct radeon_surface_reg surface_regs[RADEON_GEM_MAX_SURFACES];
3ce0a23d
JG
1486 const struct firmware *me_fw; /* all family ME firmware */
1487 const struct firmware *pfp_fw; /* r6/700 PFP firmware */
d8f60cfc 1488 const struct firmware *rlc_fw; /* r6/700 RLC firmware */
0af62b01 1489 const struct firmware *mc_fw; /* NI MC firmware */
3ce0a23d 1490 struct r600_blit r600_blit;
16cdf04d 1491 struct r600_vram_scratch vram_scratch;
3e5cb98d 1492 int msi_enabled; /* msi enabled */
d8f60cfc 1493 struct r600_ih ih; /* r6/700 interrupt ring */
d4877cf2 1494 struct work_struct hotplug_work;
18917b60 1495 int num_crtc; /* number of crtcs */
40bacf16 1496 struct mutex dc_hw_i2c_mutex; /* display controller hw i2c mutex */
5876dd24 1497 struct mutex vram_mutex;
dafc3bd5
CK
1498
1499 /* audio stuff */
7eea7e9e 1500 bool audio_enabled;
dafc3bd5
CK
1501 struct timer_list audio_timer;
1502 int audio_channels;
1503 int audio_rate;
1504 int audio_bits_per_sample;
1505 uint8_t audio_status_bits;
1506 uint8_t audio_category_code;
6a9ee8af 1507
ce8f5370 1508 struct notifier_block acpi_nb;
9eba4a93 1509 /* only one userspace can use Hyperz features or CMASK at a time */
ab9e1f59 1510 struct drm_file *hyperz_filp;
9eba4a93 1511 struct drm_file *cmask_filp;
f376b94f
AD
1512 /* i2c buses */
1513 struct radeon_i2c_chan *i2c_bus[RADEON_MAX_I2C_BUS];
4d8bf9ae
CK
1514 /* debugfs */
1515 struct radeon_debugfs debugfs[RADEON_DEBUGFS_MAX_COMPONENTS];
1516 unsigned debugfs_count;
721604a1
JG
1517 /* virtual memory */
1518 struct radeon_vm_manager vm_manager;
771fe6b9
JG
1519};
1520
1521int radeon_device_init(struct radeon_device *rdev,
1522 struct drm_device *ddev,
1523 struct pci_dev *pdev,
1524 uint32_t flags);
1525void radeon_device_fini(struct radeon_device *rdev);
1526int radeon_gpu_wait_for_idle(struct radeon_device *rdev);
1527
6fcbef7a
AK
1528uint32_t r100_mm_rreg(struct radeon_device *rdev, uint32_t reg);
1529void r100_mm_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v);
1530u32 r100_io_rreg(struct radeon_device *rdev, u32 reg);
1531void r100_io_wreg(struct radeon_device *rdev, u32 reg, u32 v);
351a52a2 1532
4c788679
JG
1533/*
1534 * Cast helper
1535 */
1536#define to_radeon_fence(p) ((struct radeon_fence *)(p))
771fe6b9
JG
1537
1538/*
1539 * Registers read & write functions.
1540 */
a0533fbf
BH
1541#define RREG8(reg) readb((rdev->rmmio) + (reg))
1542#define WREG8(reg, v) writeb(v, (rdev->rmmio) + (reg))
1543#define RREG16(reg) readw((rdev->rmmio) + (reg))
1544#define WREG16(reg, v) writew(v, (rdev->rmmio) + (reg))
de1b2898 1545#define RREG32(reg) r100_mm_rreg(rdev, (reg))
3ce0a23d 1546#define DREG32(reg) printk(KERN_INFO "REGISTER: " #reg " : 0x%08X\n", r100_mm_rreg(rdev, (reg)))
de1b2898 1547#define WREG32(reg, v) r100_mm_wreg(rdev, (reg), (v))
771fe6b9
JG
1548#define REG_SET(FIELD, v) (((v) << FIELD##_SHIFT) & FIELD##_MASK)
1549#define REG_GET(FIELD, v) (((v) << FIELD##_SHIFT) & FIELD##_MASK)
1550#define RREG32_PLL(reg) rdev->pll_rreg(rdev, (reg))
1551#define WREG32_PLL(reg, v) rdev->pll_wreg(rdev, (reg), (v))
1552#define RREG32_MC(reg) rdev->mc_rreg(rdev, (reg))
1553#define WREG32_MC(reg, v) rdev->mc_wreg(rdev, (reg), (v))
de1b2898
DA
1554#define RREG32_PCIE(reg) rv370_pcie_rreg(rdev, (reg))
1555#define WREG32_PCIE(reg, v) rv370_pcie_wreg(rdev, (reg), (v))
aa5120d2
RM
1556#define RREG32_PCIE_P(reg) rdev->pciep_rreg(rdev, (reg))
1557#define WREG32_PCIE_P(reg, v) rdev->pciep_wreg(rdev, (reg), (v))
771fe6b9
JG
1558#define WREG32_P(reg, val, mask) \
1559 do { \
1560 uint32_t tmp_ = RREG32(reg); \
1561 tmp_ &= (mask); \
1562 tmp_ |= ((val) & ~(mask)); \
1563 WREG32(reg, tmp_); \
1564 } while (0)
1565#define WREG32_PLL_P(reg, val, mask) \
1566 do { \
1567 uint32_t tmp_ = RREG32_PLL(reg); \
1568 tmp_ &= (mask); \
1569 tmp_ |= ((val) & ~(mask)); \
1570 WREG32_PLL(reg, tmp_); \
1571 } while (0)
3ce0a23d 1572#define DREG32_SYS(sqf, rdev, reg) seq_printf((sqf), #reg " : 0x%08X\n", r100_mm_rreg((rdev), (reg)))
351a52a2
AD
1573#define RREG32_IO(reg) r100_io_rreg(rdev, (reg))
1574#define WREG32_IO(reg, v) r100_io_wreg(rdev, (reg), (v))
771fe6b9 1575
de1b2898
DA
1576/*
1577 * Indirect registers accessor
1578 */
1579static inline uint32_t rv370_pcie_rreg(struct radeon_device *rdev, uint32_t reg)
1580{
1581 uint32_t r;
1582
1583 WREG32(RADEON_PCIE_INDEX, ((reg) & rdev->pcie_reg_mask));
1584 r = RREG32(RADEON_PCIE_DATA);
1585 return r;
1586}
1587
1588static inline void rv370_pcie_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v)
1589{
1590 WREG32(RADEON_PCIE_INDEX, ((reg) & rdev->pcie_reg_mask));
1591 WREG32(RADEON_PCIE_DATA, (v));
1592}
1593
771fe6b9
JG
1594void r100_pll_errata_after_index(struct radeon_device *rdev);
1595
1596
1597/*
1598 * ASICs helpers.
1599 */
b995e433
DA
1600#define ASIC_IS_RN50(rdev) ((rdev->pdev->device == 0x515e) || \
1601 (rdev->pdev->device == 0x5969))
771fe6b9
JG
1602#define ASIC_IS_RV100(rdev) ((rdev->family == CHIP_RV100) || \
1603 (rdev->family == CHIP_RV200) || \
1604 (rdev->family == CHIP_RS100) || \
1605 (rdev->family == CHIP_RS200) || \
1606 (rdev->family == CHIP_RV250) || \
1607 (rdev->family == CHIP_RV280) || \
1608 (rdev->family == CHIP_RS300))
1609#define ASIC_IS_R300(rdev) ((rdev->family == CHIP_R300) || \
1610 (rdev->family == CHIP_RV350) || \
1611 (rdev->family == CHIP_R350) || \
1612 (rdev->family == CHIP_RV380) || \
1613 (rdev->family == CHIP_R420) || \
1614 (rdev->family == CHIP_R423) || \
1615 (rdev->family == CHIP_RV410) || \
1616 (rdev->family == CHIP_RS400) || \
1617 (rdev->family == CHIP_RS480))
3313e3d4
AD
1618#define ASIC_IS_X2(rdev) ((rdev->ddev->pdev->device == 0x9441) || \
1619 (rdev->ddev->pdev->device == 0x9443) || \
1620 (rdev->ddev->pdev->device == 0x944B) || \
1621 (rdev->ddev->pdev->device == 0x9506) || \
1622 (rdev->ddev->pdev->device == 0x9509) || \
1623 (rdev->ddev->pdev->device == 0x950F) || \
1624 (rdev->ddev->pdev->device == 0x689C) || \
1625 (rdev->ddev->pdev->device == 0x689D))
771fe6b9 1626#define ASIC_IS_AVIVO(rdev) ((rdev->family >= CHIP_RS600))
99999aaa
AD
1627#define ASIC_IS_DCE2(rdev) ((rdev->family == CHIP_RS600) || \
1628 (rdev->family == CHIP_RS690) || \
1629 (rdev->family == CHIP_RS740) || \
1630 (rdev->family >= CHIP_R600))
771fe6b9
JG
1631#define ASIC_IS_DCE3(rdev) ((rdev->family >= CHIP_RV620))
1632#define ASIC_IS_DCE32(rdev) ((rdev->family >= CHIP_RV730))
bcc1c2a1 1633#define ASIC_IS_DCE4(rdev) ((rdev->family >= CHIP_CEDAR))
633b9164
AD
1634#define ASIC_IS_DCE41(rdev) ((rdev->family >= CHIP_PALM) && \
1635 (rdev->flags & RADEON_IS_IGP))
1fe18305 1636#define ASIC_IS_DCE5(rdev) ((rdev->family >= CHIP_BARTS))
771fe6b9
JG
1637
1638/*
1639 * BIOS helpers.
1640 */
1641#define RBIOS8(i) (rdev->bios[i])
1642#define RBIOS16(i) (RBIOS8(i) | (RBIOS8((i)+1) << 8))
1643#define RBIOS32(i) ((RBIOS16(i)) | (RBIOS16((i)+2) << 16))
1644
1645int radeon_combios_init(struct radeon_device *rdev);
1646void radeon_combios_fini(struct radeon_device *rdev);
1647int radeon_atombios_init(struct radeon_device *rdev);
1648void radeon_atombios_fini(struct radeon_device *rdev);
1649
1650
1651/*
1652 * RING helpers.
1653 */
ce580fab 1654#if DRM_DEBUG_CODE == 0
e32eb50d 1655static inline void radeon_ring_write(struct radeon_ring *ring, uint32_t v)
771fe6b9 1656{
e32eb50d
CK
1657 ring->ring[ring->wptr++] = v;
1658 ring->wptr &= ring->ptr_mask;
1659 ring->count_dw--;
1660 ring->ring_free_dw--;
771fe6b9 1661}
ce580fab
AK
1662#else
1663/* With debugging this is just too big to inline */
e32eb50d 1664void radeon_ring_write(struct radeon_ring *ring, uint32_t v);
ce580fab 1665#endif
771fe6b9
JG
1666
1667/*
1668 * ASICs macro.
1669 */
068a117c 1670#define radeon_init(rdev) (rdev)->asic->init((rdev))
3ce0a23d
JG
1671#define radeon_fini(rdev) (rdev)->asic->fini((rdev))
1672#define radeon_resume(rdev) (rdev)->asic->resume((rdev))
1673#define radeon_suspend(rdev) (rdev)->asic->suspend((rdev))
eb0c19c5 1674#define radeon_cs_parse(rdev, r, p) (rdev)->asic->ring[(r)].cs_parse((p))
28d52043 1675#define radeon_vga_set_state(rdev, state) (rdev)->asic->vga_set_state((rdev), (state))
7b1f2485 1676#define radeon_gpu_is_lockup(rdev, cp) (rdev)->asic->gpu_is_lockup((rdev), (cp))
a2d07b74 1677#define radeon_asic_reset(rdev) (rdev)->asic->asic_reset((rdev))
771fe6b9
JG
1678#define radeon_gart_tlb_flush(rdev) (rdev)->asic->gart_tlb_flush((rdev))
1679#define radeon_gart_set_page(rdev, i, p) (rdev)->asic->gart_set_page((rdev), (i), (p))
771fe6b9 1680#define radeon_ring_start(rdev) (rdev)->asic->ring_start((rdev))
7b1f2485 1681#define radeon_ring_test(rdev, cp) (rdev)->asic->ring_test((rdev), (cp))
4c87bc26 1682#define radeon_ring_ib_execute(rdev, r, ib) (rdev)->asic->ring[(r)].ib_execute((rdev), (ib))
721604a1 1683#define radeon_ring_ib_parse(rdev, r, ib) (rdev)->asic->ring[(r)].ib_parse((rdev), (ib))
b35ea4ab
AD
1684#define radeon_irq_set(rdev) (rdev)->asic->irq.set((rdev))
1685#define radeon_irq_process(rdev) (rdev)->asic->irq.process((rdev))
7ed220d7 1686#define radeon_get_vblank_counter(rdev, crtc) (rdev)->asic->get_vblank_counter((rdev), (crtc))
4c87bc26
CK
1687#define radeon_fence_ring_emit(rdev, r, fence) (rdev)->asic->ring[(r)].emit_fence((rdev), (fence))
1688#define radeon_semaphore_ring_emit(rdev, r, cp, semaphore, emit_wait) (rdev)->asic->ring[(r)].emit_semaphore((rdev), (cp), (semaphore), (emit_wait))
27cd7769
AD
1689#define radeon_copy_blit(rdev, s, d, np, f) (rdev)->asic->copy.blit((rdev), (s), (d), (np), (f))
1690#define radeon_copy_dma(rdev, s, d, np, f) (rdev)->asic->copy.dma((rdev), (s), (d), (np), (f))
1691#define radeon_copy(rdev, s, d, np, f) (rdev)->asic->copy.copy((rdev), (s), (d), (np), (f))
1692#define radeon_copy_blit_ring_index(rdev) (rdev)->asic->copy.blit_ring_index
1693#define radeon_copy_dma_ring_index(rdev) (rdev)->asic->copy.dma_ring_index
1694#define radeon_copy_ring_index(rdev) (rdev)->asic->copy.copy_ring_index
7433874e 1695#define radeon_get_engine_clock(rdev) (rdev)->asic->get_engine_clock((rdev))
771fe6b9 1696#define radeon_set_engine_clock(rdev, e) (rdev)->asic->set_engine_clock((rdev), (e))
7433874e 1697#define radeon_get_memory_clock(rdev) (rdev)->asic->get_memory_clock((rdev))
93e7de7b 1698#define radeon_set_memory_clock(rdev, e) (rdev)->asic->set_memory_clock((rdev), (e))
c836a412 1699#define radeon_get_pcie_lanes(rdev) (rdev)->asic->get_pcie_lanes((rdev))
771fe6b9
JG
1700#define radeon_set_pcie_lanes(rdev, l) (rdev)->asic->set_pcie_lanes((rdev), (l))
1701#define radeon_set_clock_gating(rdev, e) (rdev)->asic->set_clock_gating((rdev), (e))
e024e110
DA
1702#define radeon_set_surface_reg(rdev, r, f, p, o, s) ((rdev)->asic->set_surface_reg((rdev), (r), (f), (p), (o), (s)))
1703#define radeon_clear_surface_reg(rdev, r) ((rdev)->asic->clear_surface_reg((rdev), (r)))
c93bb85b 1704#define radeon_bandwidth_update(rdev) (rdev)->asic->bandwidth_update((rdev))
901ea57d
AD
1705#define radeon_hpd_init(rdev) (rdev)->asic->hpd.init((rdev))
1706#define radeon_hpd_fini(rdev) (rdev)->asic->hpd.fini((rdev))
1707#define radeon_hpd_sense(rdev, h) (rdev)->asic->hpd.sense((rdev), (h))
1708#define radeon_hpd_set_polarity(rdev, h) (rdev)->asic->hpd.set_polarity((rdev), (h))
def9ba9c 1709#define radeon_gui_idle(rdev) (rdev)->asic->gui_idle((rdev))
a02fa397
AD
1710#define radeon_pm_misc(rdev) (rdev)->asic->pm.misc((rdev))
1711#define radeon_pm_prepare(rdev) (rdev)->asic->pm.prepare((rdev))
1712#define radeon_pm_finish(rdev) (rdev)->asic->pm.finish((rdev))
1713#define radeon_pm_init_profile(rdev) (rdev)->asic->pm.init_profile((rdev))
1714#define radeon_pm_get_dynpm_state(rdev) (rdev)->asic->pm.get_dynpm_state((rdev))
0f9e006c
AD
1715#define radeon_pre_page_flip(rdev, crtc) rdev->asic->pflip.pre_page_flip((rdev), (crtc))
1716#define radeon_page_flip(rdev, crtc, base) rdev->asic->pflip.page_flip((rdev), (crtc), (base))
1717#define radeon_post_page_flip(rdev, crtc) rdev->asic->pflip.post_page_flip((rdev), (crtc))
3ae19b75 1718#define radeon_wait_for_vblank(rdev, crtc) rdev->asic->wait_for_vblank((rdev), (crtc))
89e5181f 1719#define radeon_mc_wait_for_idle(rdev) rdev->asic->mc_wait_for_idle((rdev))
771fe6b9 1720
6cf8a3f5 1721/* Common functions */
700a0cc0 1722/* AGP */
90aca4d2 1723extern int radeon_gpu_reset(struct radeon_device *rdev);
700a0cc0 1724extern void radeon_agp_disable(struct radeon_device *rdev);
21f9a437
JG
1725extern int radeon_modeset_init(struct radeon_device *rdev);
1726extern void radeon_modeset_fini(struct radeon_device *rdev);
9f022ddf 1727extern bool radeon_card_posted(struct radeon_device *rdev);
f47299c5 1728extern void radeon_update_bandwidth_info(struct radeon_device *rdev);
f46c0120 1729extern void radeon_update_display_priority(struct radeon_device *rdev);
72542d77 1730extern bool radeon_boot_test_post_card(struct radeon_device *rdev);
21f9a437 1731extern void radeon_scratch_init(struct radeon_device *rdev);
724c80e1
AD
1732extern void radeon_wb_fini(struct radeon_device *rdev);
1733extern int radeon_wb_init(struct radeon_device *rdev);
1734extern void radeon_wb_disable(struct radeon_device *rdev);
21f9a437
JG
1735extern void radeon_surface_init(struct radeon_device *rdev);
1736extern int radeon_cs_parser_init(struct radeon_cs_parser *p, void *data);
ca6ffc64 1737extern void radeon_legacy_set_clock_gating(struct radeon_device *rdev, int enable);
d39c3b89 1738extern void radeon_atom_set_clock_gating(struct radeon_device *rdev, int enable);
312ea8da 1739extern void radeon_ttm_placement_from_domain(struct radeon_bo *rbo, u32 domain);
d03d8589 1740extern bool radeon_ttm_bo_is_radeon_bo(struct ttm_buffer_object *bo);
d594e46a
JG
1741extern void radeon_vram_location(struct radeon_device *rdev, struct radeon_mc *mc, u64 base);
1742extern void radeon_gtt_location(struct radeon_device *rdev, struct radeon_mc *mc);
6a9ee8af
DA
1743extern int radeon_resume_kms(struct drm_device *dev);
1744extern int radeon_suspend_kms(struct drm_device *dev, pm_message_t state);
53595338 1745extern void radeon_ttm_set_active_vram_size(struct radeon_device *rdev, u64 size);
6cf8a3f5 1746
721604a1
JG
1747/*
1748 * vm
1749 */
1750int radeon_vm_manager_init(struct radeon_device *rdev);
1751void radeon_vm_manager_fini(struct radeon_device *rdev);
1752int radeon_vm_manager_start(struct radeon_device *rdev);
1753int radeon_vm_manager_suspend(struct radeon_device *rdev);
1754int radeon_vm_init(struct radeon_device *rdev, struct radeon_vm *vm);
1755void radeon_vm_fini(struct radeon_device *rdev, struct radeon_vm *vm);
1756int radeon_vm_bind(struct radeon_device *rdev, struct radeon_vm *vm);
1757void radeon_vm_unbind(struct radeon_device *rdev, struct radeon_vm *vm);
1758int radeon_vm_bo_update_pte(struct radeon_device *rdev,
1759 struct radeon_vm *vm,
1760 struct radeon_bo *bo,
1761 struct ttm_mem_reg *mem);
1762void radeon_vm_bo_invalidate(struct radeon_device *rdev,
1763 struct radeon_bo *bo);
1764int radeon_vm_bo_add(struct radeon_device *rdev,
1765 struct radeon_vm *vm,
1766 struct radeon_bo *bo,
1767 uint64_t offset,
1768 uint32_t flags);
1769int radeon_vm_bo_rmv(struct radeon_device *rdev,
1770 struct radeon_vm *vm,
1771 struct radeon_bo *bo);
1772
1773
16cdf04d
AD
1774/*
1775 * R600 vram scratch functions
1776 */
1777int r600_vram_scratch_init(struct radeon_device *rdev);
1778void r600_vram_scratch_fini(struct radeon_device *rdev);
1779
285484e2
JG
1780/*
1781 * r600 cs checking helper
1782 */
1783unsigned r600_mip_minify(unsigned size, unsigned level);
1784bool r600_fmt_is_valid_color(u32 format);
1785bool r600_fmt_is_valid_texture(u32 format, enum radeon_family family);
1786int r600_fmt_get_blocksize(u32 format);
1787int r600_fmt_get_nblocksx(u32 format, u32 w);
1788int r600_fmt_get_nblocksy(u32 format, u32 h);
1789
3574dda4
DV
1790/*
1791 * r600 functions used by radeon_encoder.c
1792 */
2cd6218c
RM
1793extern void r600_hdmi_enable(struct drm_encoder *encoder);
1794extern void r600_hdmi_disable(struct drm_encoder *encoder);
dafc3bd5 1795extern void r600_hdmi_setmode(struct drm_encoder *encoder, struct drm_display_mode *mode);
fe251e2f 1796
0af62b01 1797extern int ni_init_microcode(struct radeon_device *rdev);
755d819e 1798extern int ni_mc_load_microcode(struct radeon_device *rdev);
0af62b01 1799
d7a2952f
AM
1800/* radeon_acpi.c */
1801#if defined(CONFIG_ACPI)
1802extern int radeon_acpi_init(struct radeon_device *rdev);
1803#else
1804static inline int radeon_acpi_init(struct radeon_device *rdev) { return 0; }
1805#endif
1806
4c788679
JG
1807#include "radeon_object.h"
1808
771fe6b9 1809#endif