]> git.proxmox.com Git - mirror_ubuntu-jammy-kernel.git/blame - drivers/gpu/drm/radeon/radeon_asic.h
drm/radeon/kms: add wait_for_vblank asic callback
[mirror_ubuntu-jammy-kernel.git] / drivers / gpu / drm / radeon / radeon_asic.h
CommitLineData
771fe6b9
JG
1/*
2 * Copyright 2008 Advanced Micro Devices, Inc.
3 * Copyright 2008 Red Hat Inc.
4 * Copyright 2009 Jerome Glisse.
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
20 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
22 * OTHER DEALINGS IN THE SOFTWARE.
23 *
24 * Authors: Dave Airlie
25 * Alex Deucher
26 * Jerome Glisse
27 */
28#ifndef __RADEON_ASIC_H__
29#define __RADEON_ASIC_H__
30
31/*
32 * common functions
33 */
7433874e 34uint32_t radeon_legacy_get_engine_clock(struct radeon_device *rdev);
771fe6b9 35void radeon_legacy_set_engine_clock(struct radeon_device *rdev, uint32_t eng_clock);
5ea597f3 36uint32_t radeon_legacy_get_memory_clock(struct radeon_device *rdev);
771fe6b9
JG
37void radeon_legacy_set_clock_gating(struct radeon_device *rdev, int enable);
38
7433874e 39uint32_t radeon_atom_get_engine_clock(struct radeon_device *rdev);
771fe6b9 40void radeon_atom_set_engine_clock(struct radeon_device *rdev, uint32_t eng_clock);
7433874e 41uint32_t radeon_atom_get_memory_clock(struct radeon_device *rdev);
771fe6b9
JG
42void radeon_atom_set_memory_clock(struct radeon_device *rdev, uint32_t mem_clock);
43void radeon_atom_set_clock_gating(struct radeon_device *rdev, int enable);
44
45/*
44ca7478 46 * r100,rv100,rs100,rv200,rs200
771fe6b9 47 */
2b497502
DV
48struct r100_mc_save {
49 u32 GENMO_WT;
50 u32 CRTC_EXT_CNTL;
51 u32 CRTC_GEN_CNTL;
52 u32 CRTC2_GEN_CNTL;
53 u32 CUR_OFFSET;
54 u32 CUR2_OFFSET;
55};
56int r100_init(struct radeon_device *rdev);
57void r100_fini(struct radeon_device *rdev);
58int r100_suspend(struct radeon_device *rdev);
59int r100_resume(struct radeon_device *rdev);
28d52043 60void r100_vga_set_state(struct radeon_device *rdev, bool state);
e32eb50d 61bool r100_gpu_is_lockup(struct radeon_device *rdev, struct radeon_ring *cp);
a2d07b74 62int r100_asic_reset(struct radeon_device *rdev);
7ed220d7 63u32 r100_get_vblank_counter(struct radeon_device *rdev, int crtc);
771fe6b9
JG
64void r100_pci_gart_tlb_flush(struct radeon_device *rdev);
65int r100_pci_gart_set_page(struct radeon_device *rdev, int i, uint64_t addr);
771fe6b9
JG
66void r100_ring_start(struct radeon_device *rdev);
67int r100_irq_set(struct radeon_device *rdev);
68int r100_irq_process(struct radeon_device *rdev);
69void r100_fence_ring_emit(struct radeon_device *rdev,
70 struct radeon_fence *fence);
15d3332f 71void r100_semaphore_ring_emit(struct radeon_device *rdev,
e32eb50d 72 struct radeon_ring *cp,
15d3332f 73 struct radeon_semaphore *semaphore,
7b1f2485 74 bool emit_wait);
771fe6b9
JG
75int r100_cs_parse(struct radeon_cs_parser *p);
76void r100_pll_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v);
77uint32_t r100_pll_rreg(struct radeon_device *rdev, uint32_t reg);
78int r100_copy_blit(struct radeon_device *rdev,
79 uint64_t src_offset,
80 uint64_t dst_offset,
003cefe0 81 unsigned num_gpu_pages,
771fe6b9 82 struct radeon_fence *fence);
e024e110
DA
83int r100_set_surface_reg(struct radeon_device *rdev, int reg,
84 uint32_t tiling_flags, uint32_t pitch,
85 uint32_t offset, uint32_t obj_size);
9479c54f 86void r100_clear_surface_reg(struct radeon_device *rdev, int reg);
c93bb85b 87void r100_bandwidth_update(struct radeon_device *rdev);
3ce0a23d 88void r100_ring_ib_execute(struct radeon_device *rdev, struct radeon_ib *ib);
e32eb50d 89int r100_ring_test(struct radeon_device *rdev, struct radeon_ring *cp);
429770b3
AD
90void r100_hpd_init(struct radeon_device *rdev);
91void r100_hpd_fini(struct radeon_device *rdev);
92bool r100_hpd_sense(struct radeon_device *rdev, enum radeon_hpd_id hpd);
93void r100_hpd_set_polarity(struct radeon_device *rdev,
94 enum radeon_hpd_id hpd);
2b497502
DV
95int r100_debugfs_rbbm_init(struct radeon_device *rdev);
96int r100_debugfs_cp_init(struct radeon_device *rdev);
97void r100_cp_disable(struct radeon_device *rdev);
98int r100_cp_init(struct radeon_device *rdev, unsigned ring_size);
99void r100_cp_fini(struct radeon_device *rdev);
100int r100_pci_gart_init(struct radeon_device *rdev);
101void r100_pci_gart_fini(struct radeon_device *rdev);
102int r100_pci_gart_enable(struct radeon_device *rdev);
103void r100_pci_gart_disable(struct radeon_device *rdev);
104int r100_debugfs_mc_info_init(struct radeon_device *rdev);
105int r100_gui_wait_for_idle(struct radeon_device *rdev);
187f3da3 106void r100_gpu_lockup_update(struct r100_gpu_lockup *lockup,
e32eb50d 107 struct radeon_ring *cp);
187f3da3
DV
108bool r100_gpu_cp_is_lockup(struct radeon_device *rdev,
109 struct r100_gpu_lockup *lockup,
e32eb50d 110 struct radeon_ring *cp);
2b497502 111void r100_ib_fini(struct radeon_device *rdev);
b15ba512 112int r100_ib_test(struct radeon_device *rdev);
2b497502
DV
113void r100_irq_disable(struct radeon_device *rdev);
114void r100_mc_stop(struct radeon_device *rdev, struct r100_mc_save *save);
115void r100_mc_resume(struct radeon_device *rdev, struct r100_mc_save *save);
116void r100_vram_init_sizes(struct radeon_device *rdev);
2b497502
DV
117int r100_cp_reset(struct radeon_device *rdev);
118void r100_vga_render_disable(struct radeon_device *rdev);
4c712e6c 119void r100_restore_sanity(struct radeon_device *rdev);
2b497502
DV
120int r100_cs_track_check_pkt3_indx_buffer(struct radeon_cs_parser *p,
121 struct radeon_cs_packet *pkt,
122 struct radeon_bo *robj);
123int r100_cs_parse_packet0(struct radeon_cs_parser *p,
124 struct radeon_cs_packet *pkt,
125 const unsigned *auth, unsigned n,
126 radeon_packet0_check_t check);
127int r100_cs_packet_parse(struct radeon_cs_parser *p,
128 struct radeon_cs_packet *pkt,
129 unsigned idx);
130void r100_enable_bm(struct radeon_device *rdev);
131void r100_set_common_regs(struct radeon_device *rdev);
90aca4d2 132void r100_bm_disable(struct radeon_device *rdev);
def9ba9c 133extern bool r100_gui_idle(struct radeon_device *rdev);
49e02b73
AD
134extern void r100_pm_misc(struct radeon_device *rdev);
135extern void r100_pm_prepare(struct radeon_device *rdev);
136extern void r100_pm_finish(struct radeon_device *rdev);
ce8f5370
AD
137extern void r100_pm_init_profile(struct radeon_device *rdev);
138extern void r100_pm_get_dynpm_state(struct radeon_device *rdev);
6f34be50
AD
139extern void r100_pre_page_flip(struct radeon_device *rdev, int crtc);
140extern u32 r100_page_flip(struct radeon_device *rdev, int crtc, u64 crtc_base);
141extern void r100_post_page_flip(struct radeon_device *rdev, int crtc);
3ae19b75 142extern void r100_wait_for_vblank(struct radeon_device *rdev, int crtc);
bae6b562 143
44ca7478
PN
144/*
145 * r200,rv250,rs300,rv280
146 */
147extern int r200_copy_dma(struct radeon_device *rdev,
187f3da3
DV
148 uint64_t src_offset,
149 uint64_t dst_offset,
003cefe0 150 unsigned num_gpu_pages,
225758d8 151 struct radeon_fence *fence);
187f3da3 152void r200_set_safe_registers(struct radeon_device *rdev);
771fe6b9
JG
153
154/*
155 * r300,r350,rv350,rv380
156 */
207bf9e9
JG
157extern int r300_init(struct radeon_device *rdev);
158extern void r300_fini(struct radeon_device *rdev);
159extern int r300_suspend(struct radeon_device *rdev);
160extern int r300_resume(struct radeon_device *rdev);
e32eb50d 161extern bool r300_gpu_is_lockup(struct radeon_device *rdev, struct radeon_ring *cp);
a2d07b74 162extern int r300_asic_reset(struct radeon_device *rdev);
207bf9e9
JG
163extern void r300_ring_start(struct radeon_device *rdev);
164extern void r300_fence_ring_emit(struct radeon_device *rdev,
165 struct radeon_fence *fence);
166extern int r300_cs_parse(struct radeon_cs_parser *p);
167extern void rv370_pcie_gart_tlb_flush(struct radeon_device *rdev);
168extern int rv370_pcie_gart_set_page(struct radeon_device *rdev, int i, uint64_t addr);
207bf9e9 169extern void rv370_set_pcie_lanes(struct radeon_device *rdev, int lanes);
c836a412 170extern int rv370_get_pcie_lanes(struct radeon_device *rdev);
187f3da3
DV
171extern void r300_set_reg_safe(struct radeon_device *rdev);
172extern void r300_mc_program(struct radeon_device *rdev);
173extern void r300_mc_init(struct radeon_device *rdev);
174extern void r300_clock_startup(struct radeon_device *rdev);
175extern int r300_mc_wait_for_idle(struct radeon_device *rdev);
176extern int rv370_pcie_gart_init(struct radeon_device *rdev);
177extern void rv370_pcie_gart_fini(struct radeon_device *rdev);
178extern int rv370_pcie_gart_enable(struct radeon_device *rdev);
179extern void rv370_pcie_gart_disable(struct radeon_device *rdev);
44ca7478 180
771fe6b9
JG
181/*
182 * r420,r423,rv410
183 */
9f022ddf
JG
184extern int r420_init(struct radeon_device *rdev);
185extern void r420_fini(struct radeon_device *rdev);
186extern int r420_suspend(struct radeon_device *rdev);
187extern int r420_resume(struct radeon_device *rdev);
ce8f5370 188extern void r420_pm_init_profile(struct radeon_device *rdev);
187f3da3
DV
189extern u32 r420_mc_rreg(struct radeon_device *rdev, u32 reg);
190extern void r420_mc_wreg(struct radeon_device *rdev, u32 reg, u32 v);
191extern int r420_debugfs_pipes_info_init(struct radeon_device *rdev);
192extern void r420_pipes_init(struct radeon_device *rdev);
771fe6b9
JG
193
194/*
195 * rs400,rs480
196 */
ca6ffc64
JG
197extern int rs400_init(struct radeon_device *rdev);
198extern void rs400_fini(struct radeon_device *rdev);
199extern int rs400_suspend(struct radeon_device *rdev);
200extern int rs400_resume(struct radeon_device *rdev);
771fe6b9
JG
201void rs400_gart_tlb_flush(struct radeon_device *rdev);
202int rs400_gart_set_page(struct radeon_device *rdev, int i, uint64_t addr);
203uint32_t rs400_mc_rreg(struct radeon_device *rdev, uint32_t reg);
204void rs400_mc_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v);
187f3da3
DV
205int rs400_gart_init(struct radeon_device *rdev);
206int rs400_gart_enable(struct radeon_device *rdev);
207void rs400_gart_adjust_size(struct radeon_device *rdev);
208void rs400_gart_disable(struct radeon_device *rdev);
209void rs400_gart_fini(struct radeon_device *rdev);
210
771fe6b9
JG
211/*
212 * rs600.
213 */
90aca4d2 214extern int rs600_asic_reset(struct radeon_device *rdev);
c010f800
JG
215extern int rs600_init(struct radeon_device *rdev);
216extern void rs600_fini(struct radeon_device *rdev);
217extern int rs600_suspend(struct radeon_device *rdev);
218extern int rs600_resume(struct radeon_device *rdev);
771fe6b9 219int rs600_irq_set(struct radeon_device *rdev);
7ed220d7 220int rs600_irq_process(struct radeon_device *rdev);
187f3da3 221void rs600_irq_disable(struct radeon_device *rdev);
7ed220d7 222u32 rs600_get_vblank_counter(struct radeon_device *rdev, int crtc);
771fe6b9
JG
223void rs600_gart_tlb_flush(struct radeon_device *rdev);
224int rs600_gart_set_page(struct radeon_device *rdev, int i, uint64_t addr);
225uint32_t rs600_mc_rreg(struct radeon_device *rdev, uint32_t reg);
226void rs600_mc_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v);
c93bb85b 227void rs600_bandwidth_update(struct radeon_device *rdev);
429770b3
AD
228void rs600_hpd_init(struct radeon_device *rdev);
229void rs600_hpd_fini(struct radeon_device *rdev);
230bool rs600_hpd_sense(struct radeon_device *rdev, enum radeon_hpd_id hpd);
231void rs600_hpd_set_polarity(struct radeon_device *rdev,
232 enum radeon_hpd_id hpd);
49e02b73
AD
233extern void rs600_pm_misc(struct radeon_device *rdev);
234extern void rs600_pm_prepare(struct radeon_device *rdev);
235extern void rs600_pm_finish(struct radeon_device *rdev);
6f34be50
AD
236extern void rs600_pre_page_flip(struct radeon_device *rdev, int crtc);
237extern u32 rs600_page_flip(struct radeon_device *rdev, int crtc, u64 crtc_base);
238extern void rs600_post_page_flip(struct radeon_device *rdev, int crtc);
187f3da3 239void rs600_set_safe_registers(struct radeon_device *rdev);
3ae19b75 240extern void avivo_wait_for_vblank(struct radeon_device *rdev, int crtc);
429770b3 241
771fe6b9
JG
242/*
243 * rs690,rs740
244 */
3bc68535
JG
245int rs690_init(struct radeon_device *rdev);
246void rs690_fini(struct radeon_device *rdev);
247int rs690_resume(struct radeon_device *rdev);
248int rs690_suspend(struct radeon_device *rdev);
771fe6b9
JG
249uint32_t rs690_mc_rreg(struct radeon_device *rdev, uint32_t reg);
250void rs690_mc_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v);
c93bb85b 251void rs690_bandwidth_update(struct radeon_device *rdev);
187f3da3
DV
252void rs690_line_buffer_adjust(struct radeon_device *rdev,
253 struct drm_display_mode *mode1,
254 struct drm_display_mode *mode2);
771fe6b9
JG
255
256/*
257 * rv515
258 */
187f3da3
DV
259struct rv515_mc_save {
260 u32 d1vga_control;
261 u32 d2vga_control;
262 u32 vga_render_control;
263 u32 vga_hdp_control;
264 u32 d1crtc_control;
265 u32 d2crtc_control;
266};
068a117c 267int rv515_init(struct radeon_device *rdev);
d39c3b89 268void rv515_fini(struct radeon_device *rdev);
771fe6b9
JG
269uint32_t rv515_mc_rreg(struct radeon_device *rdev, uint32_t reg);
270void rv515_mc_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v);
271void rv515_ring_start(struct radeon_device *rdev);
c93bb85b 272void rv515_bandwidth_update(struct radeon_device *rdev);
d39c3b89
JG
273int rv515_resume(struct radeon_device *rdev);
274int rv515_suspend(struct radeon_device *rdev);
187f3da3
DV
275void rv515_bandwidth_avivo_update(struct radeon_device *rdev);
276void rv515_vga_render_disable(struct radeon_device *rdev);
277void rv515_set_safe_registers(struct radeon_device *rdev);
278void rv515_mc_stop(struct radeon_device *rdev, struct rv515_mc_save *save);
279void rv515_mc_resume(struct radeon_device *rdev, struct rv515_mc_save *save);
280void rv515_clock_startup(struct radeon_device *rdev);
281void rv515_debugfs(struct radeon_device *rdev);
282
771fe6b9
JG
283
284/*
285 * r520,rv530,rv560,rv570,r580
286 */
d39c3b89 287int r520_init(struct radeon_device *rdev);
f0ed1f65 288int r520_resume(struct radeon_device *rdev);
771fe6b9
JG
289
290/*
3ce0a23d 291 * r600,rv610,rv630,rv620,rv635,rv670,rs780,rs880
771fe6b9 292 */
3ce0a23d
JG
293int r600_init(struct radeon_device *rdev);
294void r600_fini(struct radeon_device *rdev);
295int r600_suspend(struct radeon_device *rdev);
296int r600_resume(struct radeon_device *rdev);
28d52043 297void r600_vga_set_state(struct radeon_device *rdev, bool state);
3ce0a23d
JG
298int r600_wb_init(struct radeon_device *rdev);
299void r600_wb_fini(struct radeon_device *rdev);
3ce0a23d 300void r600_pcie_gart_tlb_flush(struct radeon_device *rdev);
771fe6b9
JG
301uint32_t r600_pciep_rreg(struct radeon_device *rdev, uint32_t reg);
302void r600_pciep_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v);
3ce0a23d
JG
303int r600_cs_parse(struct radeon_cs_parser *p);
304void r600_fence_ring_emit(struct radeon_device *rdev,
305 struct radeon_fence *fence);
15d3332f 306void r600_semaphore_ring_emit(struct radeon_device *rdev,
e32eb50d 307 struct radeon_ring *cp,
15d3332f 308 struct radeon_semaphore *semaphore,
7b1f2485 309 bool emit_wait);
e32eb50d 310bool r600_gpu_is_lockup(struct radeon_device *rdev, struct radeon_ring *cp);
a2d07b74 311int r600_asic_reset(struct radeon_device *rdev);
3ce0a23d
JG
312int r600_set_surface_reg(struct radeon_device *rdev, int reg,
313 uint32_t tiling_flags, uint32_t pitch,
314 uint32_t offset, uint32_t obj_size);
9479c54f 315void r600_clear_surface_reg(struct radeon_device *rdev, int reg);
7b1f2485 316int r600_ib_test(struct radeon_device *rdev, int ring);
3ce0a23d 317void r600_ring_ib_execute(struct radeon_device *rdev, struct radeon_ib *ib);
e32eb50d 318int r600_ring_test(struct radeon_device *rdev, struct radeon_ring *cp);
3ce0a23d
JG
319int r600_copy_blit(struct radeon_device *rdev,
320 uint64_t src_offset, uint64_t dst_offset,
003cefe0 321 unsigned num_gpu_pages, struct radeon_fence *fence);
429770b3
AD
322void r600_hpd_init(struct radeon_device *rdev);
323void r600_hpd_fini(struct radeon_device *rdev);
324bool r600_hpd_sense(struct radeon_device *rdev, enum radeon_hpd_id hpd);
325void r600_hpd_set_polarity(struct radeon_device *rdev,
326 enum radeon_hpd_id hpd);
062b389c 327extern void r600_ioctl_wait_idle(struct radeon_device *rdev, struct radeon_bo *bo);
def9ba9c 328extern bool r600_gui_idle(struct radeon_device *rdev);
49e02b73 329extern void r600_pm_misc(struct radeon_device *rdev);
ce8f5370
AD
330extern void r600_pm_init_profile(struct radeon_device *rdev);
331extern void rs780_pm_init_profile(struct radeon_device *rdev);
332extern void r600_pm_get_dynpm_state(struct radeon_device *rdev);
3313e3d4
AD
333extern void r600_set_pcie_lanes(struct radeon_device *rdev, int lanes);
334extern int r600_get_pcie_lanes(struct radeon_device *rdev);
3574dda4
DV
335bool r600_card_posted(struct radeon_device *rdev);
336void r600_cp_stop(struct radeon_device *rdev);
337int r600_cp_start(struct radeon_device *rdev);
e32eb50d 338void r600_ring_init(struct radeon_device *rdev, struct radeon_ring *cp, unsigned ring_size);
3574dda4
DV
339int r600_cp_resume(struct radeon_device *rdev);
340void r600_cp_fini(struct radeon_device *rdev);
341int r600_count_pipe_bits(uint32_t val);
342int r600_mc_wait_for_idle(struct radeon_device *rdev);
343int r600_pcie_gart_init(struct radeon_device *rdev);
344void r600_scratch_init(struct radeon_device *rdev);
345int r600_blit_init(struct radeon_device *rdev);
346void r600_blit_fini(struct radeon_device *rdev);
347int r600_init_microcode(struct radeon_device *rdev);
348/* r600 irq */
349int r600_irq_process(struct radeon_device *rdev);
350int r600_irq_init(struct radeon_device *rdev);
351void r600_irq_fini(struct radeon_device *rdev);
352void r600_ih_ring_init(struct radeon_device *rdev, unsigned ring_size);
353int r600_irq_set(struct radeon_device *rdev);
354void r600_irq_suspend(struct radeon_device *rdev);
355void r600_disable_interrupts(struct radeon_device *rdev);
356void r600_rlc_stop(struct radeon_device *rdev);
357/* r600 audio */
358int r600_audio_init(struct radeon_device *rdev);
359int r600_audio_tmds_index(struct drm_encoder *encoder);
360void r600_audio_set_clock(struct drm_encoder *encoder, int clock);
361int r600_audio_channels(struct radeon_device *rdev);
362int r600_audio_bits_per_sample(struct radeon_device *rdev);
363int r600_audio_rate(struct radeon_device *rdev);
364uint8_t r600_audio_status_bits(struct radeon_device *rdev);
365uint8_t r600_audio_category_code(struct radeon_device *rdev);
366void r600_audio_schedule_polling(struct radeon_device *rdev);
367void r600_audio_enable_polling(struct drm_encoder *encoder);
368void r600_audio_disable_polling(struct drm_encoder *encoder);
369void r600_audio_fini(struct radeon_device *rdev);
370void r600_hdmi_init(struct drm_encoder *encoder);
371int r600_hdmi_buffer_status_changed(struct drm_encoder *encoder);
372void r600_hdmi_update_audio_settings(struct drm_encoder *encoder);
4546b2c1 373/* r600 blit */
b3530963 374int r600_blit_prepare_copy(struct radeon_device *rdev, unsigned num_gpu_pages);
4546b2c1
DV
375void r600_blit_done_copy(struct radeon_device *rdev, struct radeon_fence *fence);
376void r600_kms_blit_copy(struct radeon_device *rdev,
377 u64 src_gpu_addr, u64 dst_gpu_addr,
b3530963 378 unsigned num_gpu_pages);
3ce0a23d 379
3ce0a23d
JG
380/*
381 * rv770,rv730,rv710,rv740
382 */
383int rv770_init(struct radeon_device *rdev);
384void rv770_fini(struct radeon_device *rdev);
385int rv770_suspend(struct radeon_device *rdev);
386int rv770_resume(struct radeon_device *rdev);
3574dda4
DV
387void rv770_pm_misc(struct radeon_device *rdev);
388u32 rv770_page_flip(struct radeon_device *rdev, int crtc, u64 crtc_base);
389void r700_vram_gtt_location(struct radeon_device *rdev, struct radeon_mc *mc);
390void r700_cp_stop(struct radeon_device *rdev);
391void r700_cp_fini(struct radeon_device *rdev);
3ce0a23d 392
bcc1c2a1
AD
393/*
394 * evergreen
395 */
3574dda4
DV
396struct evergreen_mc_save {
397 u32 vga_control[6];
398 u32 vga_render_control;
399 u32 vga_hdp_control;
400 u32 crtc_control[6];
401};
0fcdb61e 402void evergreen_pcie_gart_tlb_flush(struct radeon_device *rdev);
bcc1c2a1
AD
403int evergreen_init(struct radeon_device *rdev);
404void evergreen_fini(struct radeon_device *rdev);
405int evergreen_suspend(struct radeon_device *rdev);
406int evergreen_resume(struct radeon_device *rdev);
e32eb50d 407bool evergreen_gpu_is_lockup(struct radeon_device *rdev, struct radeon_ring *cp);
a2d07b74 408int evergreen_asic_reset(struct radeon_device *rdev);
bcc1c2a1 409void evergreen_bandwidth_update(struct radeon_device *rdev);
12920591 410void evergreen_ring_ib_execute(struct radeon_device *rdev, struct radeon_ib *ib);
bcc1c2a1
AD
411void evergreen_hpd_init(struct radeon_device *rdev);
412void evergreen_hpd_fini(struct radeon_device *rdev);
413bool evergreen_hpd_sense(struct radeon_device *rdev, enum radeon_hpd_id hpd);
414void evergreen_hpd_set_polarity(struct radeon_device *rdev,
415 enum radeon_hpd_id hpd);
45f9a39b
AD
416u32 evergreen_get_vblank_counter(struct radeon_device *rdev, int crtc);
417int evergreen_irq_set(struct radeon_device *rdev);
418int evergreen_irq_process(struct radeon_device *rdev);
cb5fcbd5 419extern int evergreen_cs_parse(struct radeon_cs_parser *p);
49e02b73
AD
420extern void evergreen_pm_misc(struct radeon_device *rdev);
421extern void evergreen_pm_prepare(struct radeon_device *rdev);
422extern void evergreen_pm_finish(struct radeon_device *rdev);
a4c9e2ee 423extern void sumo_pm_init_profile(struct radeon_device *rdev);
6f34be50
AD
424extern void evergreen_pre_page_flip(struct radeon_device *rdev, int crtc);
425extern u32 evergreen_page_flip(struct radeon_device *rdev, int crtc, u64 crtc_base);
426extern void evergreen_post_page_flip(struct radeon_device *rdev, int crtc);
3ae19b75 427extern void dce4_wait_for_vblank(struct radeon_device *rdev, int crtc);
3574dda4
DV
428void evergreen_disable_interrupt_state(struct radeon_device *rdev);
429int evergreen_blit_init(struct radeon_device *rdev);
4546b2c1 430
e3487629
AD
431/*
432 * cayman
433 */
b40e7e16
AD
434void cayman_fence_ring_emit(struct radeon_device *rdev,
435 struct radeon_fence *fence);
e3487629
AD
436void cayman_pcie_gart_tlb_flush(struct radeon_device *rdev);
437int cayman_init(struct radeon_device *rdev);
438void cayman_fini(struct radeon_device *rdev);
439int cayman_suspend(struct radeon_device *rdev);
440int cayman_resume(struct radeon_device *rdev);
e32eb50d 441bool cayman_gpu_is_lockup(struct radeon_device *rdev, struct radeon_ring *cp);
e3487629 442int cayman_asic_reset(struct radeon_device *rdev);
721604a1
JG
443void cayman_ring_ib_execute(struct radeon_device *rdev, struct radeon_ib *ib);
444int cayman_vm_init(struct radeon_device *rdev);
445void cayman_vm_fini(struct radeon_device *rdev);
446int cayman_vm_bind(struct radeon_device *rdev, struct radeon_vm *vm, int id);
447void cayman_vm_unbind(struct radeon_device *rdev, struct radeon_vm *vm);
448void cayman_vm_tlb_flush(struct radeon_device *rdev, struct radeon_vm *vm);
449uint32_t cayman_vm_page_flags(struct radeon_device *rdev,
450 struct radeon_vm *vm,
451 uint32_t flags);
452void cayman_vm_set_page(struct radeon_device *rdev, struct radeon_vm *vm,
453 unsigned pfn, uint64_t addr, uint32_t flags);
454int evergreen_ib_parse(struct radeon_device *rdev, struct radeon_ib *ib);
45f9a39b 455
771fe6b9 456#endif