]> git.proxmox.com Git - mirror_ubuntu-artful-kernel.git/blame - drivers/gpu/drm/radeon/radeon_drv.c
drm/radeon: restore modeset late in GPU reset path
[mirror_ubuntu-artful-kernel.git] / drivers / gpu / drm / radeon / radeon_drv.c
CommitLineData
1da177e4
LT
1/**
2 * \file radeon_drv.c
3 * ATI Radeon driver
4 *
5 * \author Gareth Hughes <gareth@valinux.com>
6 */
7
8/*
9 * Copyright 2000 VA Linux Systems, Inc., Sunnyvale, California.
10 * All Rights Reserved.
11 *
12 * Permission is hereby granted, free of charge, to any person obtaining a
13 * copy of this software and associated documentation files (the "Software"),
14 * to deal in the Software without restriction, including without limitation
15 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
16 * and/or sell copies of the Software, and to permit persons to whom the
17 * Software is furnished to do so, subject to the following conditions:
18 *
19 * The above copyright notice and this permission notice (including the next
20 * paragraph) shall be included in all copies or substantial portions of the
21 * Software.
22 *
23 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
24 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
25 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
26 * VA LINUX SYSTEMS AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM, DAMAGES OR
27 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
28 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
29 * OTHER DEALINGS IN THE SOFTWARE.
30 */
31
760285e7
DH
32#include <drm/drmP.h>
33#include <drm/radeon_drm.h>
1da177e4
LT
34#include "radeon_drv.h"
35
760285e7 36#include <drm/drm_pciids.h>
771fe6b9 37#include <linux/console.h>
e0cd3608 38#include <linux/module.h>
771fe6b9
JG
39
40
771fe6b9
JG
41/*
42 * KMS wrapper.
0de1a57b
DA
43 * - 2.0.0 - initial interface
44 * - 2.1.0 - add square tiling interface
fdb43528 45 * - 2.2.0 - add r6xx/r7xx const buffer support
cae94b0a 46 * - 2.3.0 - add MSPOS + 3D texture + r500 VAP regs
bc35afdb 47 * - 2.4.0 - add crtc id query
148a03bc 48 * - 2.5.0 - add get accel 2 to work around ddx breakage for evergreen
ab9e1f59 49 * - 2.6.0 - add tiling config query (r6xx+), add initial HiZ support (r300->r500)
71901cc4 50 * 2.7.0 - fixups for r600 2D tiling support. (no external ABI change), add eg dyn gpr regs
58bbf018 51 * 2.8.0 - pageflip support, r500 US_FORMAT regs. r500 ARGB2101010 colorbuf, r300->r500 CMASK, clock crystal query
486af189 52 * 2.9.0 - r600 tiling (s3tc,rgtc) working, SET_PREDICATION packet 3 on r600 + eg, backend query
b8709894
AD
53 * 2.10.0 - fusion 2D tiling
54 * 2.11.0 - backend map, initial compute support for the CS checker
e70f224c 55 * 2.12.0 - RADEON_CS_KEEP_TILING_FLAGS
dd220a00 56 * 2.13.0 - virtual memory support, streamout
285484e2 57 * 2.14.0 - add evergreen tiling informations
609c1e15 58 * 2.15.0 - add max_pipes query
d2609875 59 * 2.16.0 - fix evergreen 2D tiled surface calculation
7c77bf2a 60 * 2.17.0 - add STRMOUT_BASE_UPDATE for r7xx
0f457e48 61 * 2.18.0 - r600-eg: allow "invalid" DB formats
b51ad12a 62 * 2.19.0 - r600-eg: MSAA textures
6759a0a7 63 * 2.20.0 - r600-si: RADEON_INFO_TIMESTAMP query
c116cc94 64 * 2.21.0 - r600-r700: FMASK and CMASK
523885de 65 * 2.22.0 - r600 only: RESOLVE_BOX allowed
46fc8781 66 * 2.23.0 - allow STRMOUT_BASE_UPDATE on RS780 and RS880
61051afd 67 * 2.24.0 - eg only: allow MIP_ADDRESS=0 for MSAA textures
71bfe916 68 * 2.25.0 - eg+: new info request for num SE and num SH
4ac0533a 69 * 2.26.0 - r600-eg: fix htile size computation
8696e33f 70 * 2.27.0 - r600-SI: Add CS ioctl support for async DMA
771fe6b9
JG
71 */
72#define KMS_DRIVER_MAJOR 2
8696e33f 73#define KMS_DRIVER_MINOR 27
771fe6b9
JG
74#define KMS_DRIVER_PATCHLEVEL 0
75int radeon_driver_load_kms(struct drm_device *dev, unsigned long flags);
76int radeon_driver_unload_kms(struct drm_device *dev);
77int radeon_driver_firstopen_kms(struct drm_device *dev);
78void radeon_driver_lastclose_kms(struct drm_device *dev);
79int radeon_driver_open_kms(struct drm_device *dev, struct drm_file *file_priv);
80void radeon_driver_postclose_kms(struct drm_device *dev,
81 struct drm_file *file_priv);
82void radeon_driver_preclose_kms(struct drm_device *dev,
83 struct drm_file *file_priv);
84int radeon_suspend_kms(struct drm_device *dev, pm_message_t state);
85int radeon_resume_kms(struct drm_device *dev);
86u32 radeon_get_vblank_counter_kms(struct drm_device *dev, int crtc);
87int radeon_enable_vblank_kms(struct drm_device *dev, int crtc);
88void radeon_disable_vblank_kms(struct drm_device *dev, int crtc);
f5a80209
MK
89int radeon_get_vblank_timestamp_kms(struct drm_device *dev, int crtc,
90 int *max_error,
91 struct timeval *vblank_time,
92 unsigned flags);
771fe6b9
JG
93void radeon_driver_irq_preinstall_kms(struct drm_device *dev);
94int radeon_driver_irq_postinstall_kms(struct drm_device *dev);
95void radeon_driver_irq_uninstall_kms(struct drm_device *dev);
96irqreturn_t radeon_driver_irq_handler_kms(DRM_IRQ_ARGS);
771fe6b9
JG
97int radeon_dma_ioctl_kms(struct drm_device *dev, void *data,
98 struct drm_file *file_priv);
99int radeon_gem_object_init(struct drm_gem_object *obj);
100void radeon_gem_object_free(struct drm_gem_object *obj);
721604a1
JG
101int radeon_gem_object_open(struct drm_gem_object *obj,
102 struct drm_file *file_priv);
103void radeon_gem_object_close(struct drm_gem_object *obj,
104 struct drm_file *file_priv);
f5a80209
MK
105extern int radeon_get_crtc_scanoutpos(struct drm_device *dev, int crtc,
106 int *vpos, int *hpos);
771fe6b9
JG
107extern struct drm_ioctl_desc radeon_ioctls_kms[];
108extern int radeon_max_kms_ioctl;
109int radeon_mmap(struct file *filp, struct vm_area_struct *vma);
ff72145b
DA
110int radeon_mode_dumb_mmap(struct drm_file *filp,
111 struct drm_device *dev,
112 uint32_t handle, uint64_t *offset_p);
113int radeon_mode_dumb_create(struct drm_file *file_priv,
114 struct drm_device *dev,
115 struct drm_mode_create_dumb *args);
116int radeon_mode_dumb_destroy(struct drm_file *file_priv,
117 struct drm_device *dev,
118 uint32_t handle);
40f5cf99
AD
119struct dma_buf *radeon_gem_prime_export(struct drm_device *dev,
120 struct drm_gem_object *obj,
121 int flags);
122struct drm_gem_object *radeon_gem_prime_import(struct drm_device *dev,
123 struct dma_buf *dma_buf);
ff72145b 124
771fe6b9
JG
125#if defined(CONFIG_DEBUG_FS)
126int radeon_debugfs_init(struct drm_minor *minor);
127void radeon_debugfs_cleanup(struct drm_minor *minor);
128#endif
771fe6b9 129
1da177e4 130
689b9d74 131int radeon_no_wb;
771fe6b9
JG
132int radeon_modeset = -1;
133int radeon_dynclks = -1;
134int radeon_r4xx_atom = 0;
135int radeon_agpmode = 0;
136int radeon_vram_limit = 0;
137int radeon_gart_size = 512; /* default gart size */
138int radeon_benchmarking = 0;
ecc0b326 139int radeon_testing = 0;
771fe6b9 140int radeon_connector_table = 0;
4ce001ab 141int radeon_tv = 1;
805c2216 142int radeon_audio = 0;
f46c0120 143int radeon_disp_priority = 0;
e2b0a8e1 144int radeon_hw_i2c = 0;
197bbb3d 145int radeon_pcie_gen2 = -1;
a18cee15 146int radeon_msi = -1;
3368ff0c 147int radeon_lockup_timeout = 10000;
689b9d74 148
61a2d07d 149MODULE_PARM_DESC(no_wb, "Disable AGP writeback for scratch registers");
689b9d74
DA
150module_param_named(no_wb, radeon_no_wb, int, 0444);
151
771fe6b9
JG
152MODULE_PARM_DESC(modeset, "Disable/Enable modesetting");
153module_param_named(modeset, radeon_modeset, int, 0400);
154
155MODULE_PARM_DESC(dynclks, "Disable/Enable dynamic clocks");
156module_param_named(dynclks, radeon_dynclks, int, 0444);
157
158MODULE_PARM_DESC(r4xx_atom, "Enable ATOMBIOS modesetting for R4xx");
159module_param_named(r4xx_atom, radeon_r4xx_atom, int, 0444);
160
161MODULE_PARM_DESC(vramlimit, "Restrict VRAM for testing");
162module_param_named(vramlimit, radeon_vram_limit, int, 0600);
163
164MODULE_PARM_DESC(agpmode, "AGP Mode (-1 == PCI)");
165module_param_named(agpmode, radeon_agpmode, int, 0444);
166
27d4d052 167MODULE_PARM_DESC(gartsize, "Size of PCIE/IGP gart to setup in megabytes (32, 64, etc)");
771fe6b9
JG
168module_param_named(gartsize, radeon_gart_size, int, 0600);
169
170MODULE_PARM_DESC(benchmark, "Run benchmark");
171module_param_named(benchmark, radeon_benchmarking, int, 0444);
172
ecc0b326
MD
173MODULE_PARM_DESC(test, "Run tests");
174module_param_named(test, radeon_testing, int, 0444);
175
771fe6b9
JG
176MODULE_PARM_DESC(connector_table, "Force connector table");
177module_param_named(connector_table, radeon_connector_table, int, 0444);
4ce001ab
DA
178
179MODULE_PARM_DESC(tv, "TV enable (0 = disable)");
180module_param_named(tv, radeon_tv, int, 0444);
771fe6b9 181
805c2216 182MODULE_PARM_DESC(audio, "Audio enable (1 = enable)");
dafc3bd5
CK
183module_param_named(audio, radeon_audio, int, 0444);
184
f46c0120
AD
185MODULE_PARM_DESC(disp_priority, "Display Priority (0 = auto, 1 = normal, 2 = high)");
186module_param_named(disp_priority, radeon_disp_priority, int, 0444);
187
e2b0a8e1
AD
188MODULE_PARM_DESC(hw_i2c, "hw i2c engine enable (0 = disable)");
189module_param_named(hw_i2c, radeon_hw_i2c, int, 0444);
190
197bbb3d 191MODULE_PARM_DESC(pcie_gen2, "PCIE Gen2 mode (-1 = auto, 0 = disable, 1 = enable)");
d42dd579
AD
192module_param_named(pcie_gen2, radeon_pcie_gen2, int, 0444);
193
a18cee15
AD
194MODULE_PARM_DESC(msi, "MSI support (1 = enable, 0 = disable, -1 = auto)");
195module_param_named(msi, radeon_msi, int, 0444);
196
3368ff0c
CK
197MODULE_PARM_DESC(lockup_timeout, "GPU lockup timeout in ms (defaul 10000 = 10 seconds, 0 = disable)");
198module_param_named(lockup_timeout, radeon_lockup_timeout, int, 0444);
199
0a3e67a4
JB
200static int radeon_suspend(struct drm_device *dev, pm_message_t state)
201{
202 drm_radeon_private_t *dev_priv = dev->dev_private;
203
03efb885
DA
204 if ((dev_priv->flags & RADEON_FAMILY_MASK) >= CHIP_R600)
205 return 0;
206
0a3e67a4 207 /* Disable *all* interrupts */
800b6995 208 if ((dev_priv->flags & RADEON_FAMILY_MASK) >= CHIP_RS600)
0a3e67a4
JB
209 RADEON_WRITE(R500_DxMODE_INT_MASK, 0);
210 RADEON_WRITE(RADEON_GEN_INT_CNTL, 0);
211 return 0;
212}
213
214static int radeon_resume(struct drm_device *dev)
215{
216 drm_radeon_private_t *dev_priv = dev->dev_private;
217
03efb885
DA
218 if ((dev_priv->flags & RADEON_FAMILY_MASK) >= CHIP_R600)
219 return 0;
220
0a3e67a4 221 /* Restore interrupt registers */
800b6995 222 if ((dev_priv->flags & RADEON_FAMILY_MASK) >= CHIP_RS600)
0a3e67a4
JB
223 RADEON_WRITE(R500_DxMODE_INT_MASK, dev_priv->r500_disp_irq_reg);
224 RADEON_WRITE(RADEON_GEN_INT_CNTL, dev_priv->irq_enable_reg);
225 return 0;
226}
227
1da177e4
LT
228static struct pci_device_id pciidlist[] = {
229 radeon_PCI_IDS
230};
231
771fe6b9
JG
232#if defined(CONFIG_DRM_RADEON_KMS)
233MODULE_DEVICE_TABLE(pci, pciidlist);
234#endif
235
e08e96de
AV
236static const struct file_operations radeon_driver_old_fops = {
237 .owner = THIS_MODULE,
238 .open = drm_open,
239 .release = drm_release,
240 .unlocked_ioctl = drm_ioctl,
241 .mmap = drm_mmap,
242 .poll = drm_poll,
243 .fasync = drm_fasync,
244 .read = drm_read,
245#ifdef CONFIG_COMPAT
246 .compat_ioctl = radeon_compat_ioctl,
247#endif
248 .llseek = noop_llseek,
249};
250
771fe6b9 251static struct drm_driver driver_old = {
b5e89ed5
DA
252 .driver_features =
253 DRIVER_USE_AGP | DRIVER_USE_MTRR | DRIVER_PCI_DMA | DRIVER_SG |
0a3e67a4 254 DRIVER_HAVE_IRQ | DRIVER_HAVE_DMA | DRIVER_IRQ_SHARED,
1da177e4 255 .dev_priv_size = sizeof(drm_radeon_buf_priv_t),
22eae947
DA
256 .load = radeon_driver_load,
257 .firstopen = radeon_driver_firstopen,
258 .open = radeon_driver_open,
259 .preclose = radeon_driver_preclose,
260 .postclose = radeon_driver_postclose,
261 .lastclose = radeon_driver_lastclose,
262 .unload = radeon_driver_unload,
0a3e67a4
JB
263 .suspend = radeon_suspend,
264 .resume = radeon_resume,
265 .get_vblank_counter = radeon_get_vblank_counter,
266 .enable_vblank = radeon_enable_vblank,
267 .disable_vblank = radeon_disable_vblank,
60f2ee0b
DA
268 .master_create = radeon_master_create,
269 .master_destroy = radeon_master_destroy,
1da177e4
LT
270 .irq_preinstall = radeon_driver_irq_preinstall,
271 .irq_postinstall = radeon_driver_irq_postinstall,
272 .irq_uninstall = radeon_driver_irq_uninstall,
273 .irq_handler = radeon_driver_irq_handler,
1da177e4
LT
274 .ioctls = radeon_ioctls,
275 .dma_ioctl = radeon_cp_buffers,
e08e96de 276 .fops = &radeon_driver_old_fops,
22eae947
DA
277 .name = DRIVER_NAME,
278 .desc = DRIVER_DESC,
279 .date = DRIVER_DATE,
280 .major = DRIVER_MAJOR,
281 .minor = DRIVER_MINOR,
282 .patchlevel = DRIVER_PATCHLEVEL,
1da177e4
LT
283};
284
771fe6b9
JG
285static struct drm_driver kms_driver;
286
30238151 287static int radeon_kick_out_firmware_fb(struct pci_dev *pdev)
a56f7428
BH
288{
289 struct apertures_struct *ap;
290 bool primary = false;
291
292 ap = alloc_apertures(1);
30238151
TR
293 if (!ap)
294 return -ENOMEM;
295
a56f7428
BH
296 ap->ranges[0].base = pci_resource_start(pdev, 0);
297 ap->ranges[0].size = pci_resource_len(pdev, 0);
298
299#ifdef CONFIG_X86
300 primary = pdev->resource[PCI_ROM_RESOURCE].flags & IORESOURCE_ROM_SHADOW;
301#endif
302 remove_conflicting_framebuffers(ap, "radeondrmfb", primary);
303 kfree(ap);
30238151
TR
304
305 return 0;
a56f7428
BH
306}
307
771fe6b9
JG
308static int __devinit
309radeon_pci_probe(struct pci_dev *pdev, const struct pci_device_id *ent)
310{
30238151
TR
311 int ret;
312
a56f7428 313 /* Get rid of things like offb */
30238151
TR
314 ret = radeon_kick_out_firmware_fb(pdev);
315 if (ret)
316 return ret;
a56f7428 317
dcdb1674 318 return drm_get_pci_dev(pdev, ent, &kms_driver);
771fe6b9
JG
319}
320
321static void
322radeon_pci_remove(struct pci_dev *pdev)
323{
324 struct drm_device *dev = pci_get_drvdata(pdev);
325
326 drm_put_dev(dev);
327}
328
329static int
330radeon_pci_suspend(struct pci_dev *pdev, pm_message_t state)
331{
332 struct drm_device *dev = pci_get_drvdata(pdev);
333 return radeon_suspend_kms(dev, state);
334}
335
336static int
337radeon_pci_resume(struct pci_dev *pdev)
338{
339 struct drm_device *dev = pci_get_drvdata(pdev);
340 return radeon_resume_kms(dev);
341}
342
e08e96de
AV
343static const struct file_operations radeon_driver_kms_fops = {
344 .owner = THIS_MODULE,
345 .open = drm_open,
346 .release = drm_release,
347 .unlocked_ioctl = drm_ioctl,
348 .mmap = radeon_mmap,
349 .poll = drm_poll,
350 .fasync = drm_fasync,
351 .read = drm_read,
352#ifdef CONFIG_COMPAT
353 .compat_ioctl = radeon_kms_compat_ioctl,
354#endif
355};
356
771fe6b9
JG
357static struct drm_driver kms_driver = {
358 .driver_features =
359 DRIVER_USE_AGP | DRIVER_USE_MTRR | DRIVER_PCI_DMA | DRIVER_SG |
40f5cf99
AD
360 DRIVER_HAVE_IRQ | DRIVER_HAVE_DMA | DRIVER_IRQ_SHARED | DRIVER_GEM |
361 DRIVER_PRIME,
771fe6b9
JG
362 .dev_priv_size = 0,
363 .load = radeon_driver_load_kms,
364 .firstopen = radeon_driver_firstopen_kms,
365 .open = radeon_driver_open_kms,
366 .preclose = radeon_driver_preclose_kms,
367 .postclose = radeon_driver_postclose_kms,
368 .lastclose = radeon_driver_lastclose_kms,
369 .unload = radeon_driver_unload_kms,
370 .suspend = radeon_suspend_kms,
371 .resume = radeon_resume_kms,
372 .get_vblank_counter = radeon_get_vblank_counter_kms,
373 .enable_vblank = radeon_enable_vblank_kms,
374 .disable_vblank = radeon_disable_vblank_kms,
f5a80209
MK
375 .get_vblank_timestamp = radeon_get_vblank_timestamp_kms,
376 .get_scanout_position = radeon_get_crtc_scanoutpos,
771fe6b9
JG
377#if defined(CONFIG_DEBUG_FS)
378 .debugfs_init = radeon_debugfs_init,
379 .debugfs_cleanup = radeon_debugfs_cleanup,
380#endif
381 .irq_preinstall = radeon_driver_irq_preinstall_kms,
382 .irq_postinstall = radeon_driver_irq_postinstall_kms,
383 .irq_uninstall = radeon_driver_irq_uninstall_kms,
384 .irq_handler = radeon_driver_irq_handler_kms,
771fe6b9
JG
385 .ioctls = radeon_ioctls_kms,
386 .gem_init_object = radeon_gem_object_init,
387 .gem_free_object = radeon_gem_object_free,
721604a1
JG
388 .gem_open_object = radeon_gem_object_open,
389 .gem_close_object = radeon_gem_object_close,
771fe6b9 390 .dma_ioctl = radeon_dma_ioctl_kms,
ff72145b
DA
391 .dumb_create = radeon_mode_dumb_create,
392 .dumb_map_offset = radeon_mode_dumb_mmap,
393 .dumb_destroy = radeon_mode_dumb_destroy,
e08e96de 394 .fops = &radeon_driver_kms_fops,
40f5cf99
AD
395
396 .prime_handle_to_fd = drm_gem_prime_handle_to_fd,
397 .prime_fd_to_handle = drm_gem_prime_fd_to_handle,
398 .gem_prime_export = radeon_gem_prime_export,
399 .gem_prime_import = radeon_gem_prime_import,
400
771fe6b9
JG
401 .name = DRIVER_NAME,
402 .desc = DRIVER_DESC,
403 .date = DRIVER_DATE,
404 .major = KMS_DRIVER_MAJOR,
405 .minor = KMS_DRIVER_MINOR,
406 .patchlevel = KMS_DRIVER_PATCHLEVEL,
407};
771fe6b9
JG
408
409static struct drm_driver *driver;
8410ea3b
DA
410static struct pci_driver *pdriver;
411
412static struct pci_driver radeon_pci_driver = {
413 .name = DRIVER_NAME,
414 .id_table = pciidlist,
415};
416
417static struct pci_driver radeon_kms_pci_driver = {
418 .name = DRIVER_NAME,
419 .id_table = pciidlist,
420 .probe = radeon_pci_probe,
421 .remove = radeon_pci_remove,
422 .suspend = radeon_pci_suspend,
423 .resume = radeon_pci_resume,
424};
771fe6b9 425
1da177e4
LT
426static int __init radeon_init(void)
427{
771fe6b9 428 driver = &driver_old;
8410ea3b 429 pdriver = &radeon_pci_driver;
771fe6b9 430 driver->num_ioctls = radeon_max_ioctl;
de05065f
DA
431#ifdef CONFIG_VGA_CONSOLE
432 if (vgacon_text_force() && radeon_modeset == -1) {
433 DRM_INFO("VGACON disable radeon kernel modesetting.\n");
434 driver = &driver_old;
8410ea3b 435 pdriver = &radeon_pci_driver;
de05065f
DA
436 driver->driver_features &= ~DRIVER_MODESET;
437 radeon_modeset = 0;
438 }
439#endif
771fe6b9
JG
440 /* if enabled by default */
441 if (radeon_modeset == -1) {
a0cdc649
DA
442#ifdef CONFIG_DRM_RADEON_KMS
443 DRM_INFO("radeon defaulting to kernel modesetting.\n");
771fe6b9 444 radeon_modeset = 1;
a0cdc649
DA
445#else
446 DRM_INFO("radeon defaulting to userspace modesetting.\n");
447 radeon_modeset = 0;
448#endif
771fe6b9
JG
449 }
450 if (radeon_modeset == 1) {
451 DRM_INFO("radeon kernel modesetting enabled.\n");
452 driver = &kms_driver;
8410ea3b 453 pdriver = &radeon_kms_pci_driver;
771fe6b9
JG
454 driver->driver_features |= DRIVER_MODESET;
455 driver->num_ioctls = radeon_max_kms_ioctl;
6a9ee8af 456 radeon_register_atpx_handler();
771fe6b9 457 }
771fe6b9
JG
458 /* if the vga console setting is enabled still
459 * let modprobe override it */
8410ea3b 460 return drm_pci_init(driver, pdriver);
1da177e4
LT
461}
462
463static void __exit radeon_exit(void)
464{
8410ea3b 465 drm_pci_exit(driver, pdriver);
6a9ee8af 466 radeon_unregister_atpx_handler();
1da177e4
LT
467}
468
176f613e 469module_init(radeon_init);
1da177e4
LT
470module_exit(radeon_exit);
471
b5e89ed5
DA
472MODULE_AUTHOR(DRIVER_AUTHOR);
473MODULE_DESCRIPTION(DRIVER_DESC);
1da177e4 474MODULE_LICENSE("GPL and additional rights");