]> git.proxmox.com Git - mirror_ubuntu-zesty-kernel.git/blame - drivers/gpu/drm/radeon/radeon_drv.c
drm/radeon/kms: add common dpm infrastructure
[mirror_ubuntu-zesty-kernel.git] / drivers / gpu / drm / radeon / radeon_drv.c
CommitLineData
1da177e4
LT
1/**
2 * \file radeon_drv.c
3 * ATI Radeon driver
4 *
5 * \author Gareth Hughes <gareth@valinux.com>
6 */
7
8/*
9 * Copyright 2000 VA Linux Systems, Inc., Sunnyvale, California.
10 * All Rights Reserved.
11 *
12 * Permission is hereby granted, free of charge, to any person obtaining a
13 * copy of this software and associated documentation files (the "Software"),
14 * to deal in the Software without restriction, including without limitation
15 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
16 * and/or sell copies of the Software, and to permit persons to whom the
17 * Software is furnished to do so, subject to the following conditions:
18 *
19 * The above copyright notice and this permission notice (including the next
20 * paragraph) shall be included in all copies or substantial portions of the
21 * Software.
22 *
23 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
24 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
25 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
26 * VA LINUX SYSTEMS AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM, DAMAGES OR
27 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
28 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
29 * OTHER DEALINGS IN THE SOFTWARE.
30 */
31
760285e7
DH
32#include <drm/drmP.h>
33#include <drm/radeon_drm.h>
1da177e4
LT
34#include "radeon_drv.h"
35
760285e7 36#include <drm/drm_pciids.h>
771fe6b9 37#include <linux/console.h>
e0cd3608 38#include <linux/module.h>
771fe6b9
JG
39
40
771fe6b9
JG
41/*
42 * KMS wrapper.
0de1a57b
DA
43 * - 2.0.0 - initial interface
44 * - 2.1.0 - add square tiling interface
fdb43528 45 * - 2.2.0 - add r6xx/r7xx const buffer support
cae94b0a 46 * - 2.3.0 - add MSPOS + 3D texture + r500 VAP regs
bc35afdb 47 * - 2.4.0 - add crtc id query
148a03bc 48 * - 2.5.0 - add get accel 2 to work around ddx breakage for evergreen
ab9e1f59 49 * - 2.6.0 - add tiling config query (r6xx+), add initial HiZ support (r300->r500)
71901cc4 50 * 2.7.0 - fixups for r600 2D tiling support. (no external ABI change), add eg dyn gpr regs
58bbf018 51 * 2.8.0 - pageflip support, r500 US_FORMAT regs. r500 ARGB2101010 colorbuf, r300->r500 CMASK, clock crystal query
486af189 52 * 2.9.0 - r600 tiling (s3tc,rgtc) working, SET_PREDICATION packet 3 on r600 + eg, backend query
b8709894
AD
53 * 2.10.0 - fusion 2D tiling
54 * 2.11.0 - backend map, initial compute support for the CS checker
e70f224c 55 * 2.12.0 - RADEON_CS_KEEP_TILING_FLAGS
dd220a00 56 * 2.13.0 - virtual memory support, streamout
285484e2 57 * 2.14.0 - add evergreen tiling informations
609c1e15 58 * 2.15.0 - add max_pipes query
d2609875 59 * 2.16.0 - fix evergreen 2D tiled surface calculation
7c77bf2a 60 * 2.17.0 - add STRMOUT_BASE_UPDATE for r7xx
0f457e48 61 * 2.18.0 - r600-eg: allow "invalid" DB formats
b51ad12a 62 * 2.19.0 - r600-eg: MSAA textures
6759a0a7 63 * 2.20.0 - r600-si: RADEON_INFO_TIMESTAMP query
c116cc94 64 * 2.21.0 - r600-r700: FMASK and CMASK
523885de 65 * 2.22.0 - r600 only: RESOLVE_BOX allowed
46fc8781 66 * 2.23.0 - allow STRMOUT_BASE_UPDATE on RS780 and RS880
61051afd 67 * 2.24.0 - eg only: allow MIP_ADDRESS=0 for MSAA textures
71bfe916 68 * 2.25.0 - eg+: new info request for num SE and num SH
4ac0533a 69 * 2.26.0 - r600-eg: fix htile size computation
8696e33f 70 * 2.27.0 - r600-SI: Add CS ioctl support for async DMA
4613ca14 71 * 2.28.0 - r600-eg: Add MEM_WRITE packet support
c18b1170 72 * 2.29.0 - R500 FP16 color clear registers
774c389f 73 * 2.30.0 - fix for FMASK texturing
a0a53aa8 74 * 2.31.0 - Add fastfb support for rs690
902aaef6 75 * 2.32.0 - new info request for rings working
64d7b8be 76 * 2.33.0 - Add SI tiling mode array query
39aee490 77 * 2.34.0 - Add CIK tiling mode array query
771fe6b9
JG
78 */
79#define KMS_DRIVER_MAJOR 2
39aee490 80#define KMS_DRIVER_MINOR 34
771fe6b9
JG
81#define KMS_DRIVER_PATCHLEVEL 0
82int radeon_driver_load_kms(struct drm_device *dev, unsigned long flags);
83int radeon_driver_unload_kms(struct drm_device *dev);
84int radeon_driver_firstopen_kms(struct drm_device *dev);
85void radeon_driver_lastclose_kms(struct drm_device *dev);
86int radeon_driver_open_kms(struct drm_device *dev, struct drm_file *file_priv);
87void radeon_driver_postclose_kms(struct drm_device *dev,
88 struct drm_file *file_priv);
89void radeon_driver_preclose_kms(struct drm_device *dev,
90 struct drm_file *file_priv);
91int radeon_suspend_kms(struct drm_device *dev, pm_message_t state);
92int radeon_resume_kms(struct drm_device *dev);
93u32 radeon_get_vblank_counter_kms(struct drm_device *dev, int crtc);
94int radeon_enable_vblank_kms(struct drm_device *dev, int crtc);
95void radeon_disable_vblank_kms(struct drm_device *dev, int crtc);
f5a80209
MK
96int radeon_get_vblank_timestamp_kms(struct drm_device *dev, int crtc,
97 int *max_error,
98 struct timeval *vblank_time,
99 unsigned flags);
771fe6b9
JG
100void radeon_driver_irq_preinstall_kms(struct drm_device *dev);
101int radeon_driver_irq_postinstall_kms(struct drm_device *dev);
102void radeon_driver_irq_uninstall_kms(struct drm_device *dev);
103irqreturn_t radeon_driver_irq_handler_kms(DRM_IRQ_ARGS);
771fe6b9
JG
104int radeon_dma_ioctl_kms(struct drm_device *dev, void *data,
105 struct drm_file *file_priv);
106int radeon_gem_object_init(struct drm_gem_object *obj);
107void radeon_gem_object_free(struct drm_gem_object *obj);
721604a1
JG
108int radeon_gem_object_open(struct drm_gem_object *obj,
109 struct drm_file *file_priv);
110void radeon_gem_object_close(struct drm_gem_object *obj,
111 struct drm_file *file_priv);
f5a80209
MK
112extern int radeon_get_crtc_scanoutpos(struct drm_device *dev, int crtc,
113 int *vpos, int *hpos);
771fe6b9
JG
114extern struct drm_ioctl_desc radeon_ioctls_kms[];
115extern int radeon_max_kms_ioctl;
116int radeon_mmap(struct file *filp, struct vm_area_struct *vma);
ff72145b
DA
117int radeon_mode_dumb_mmap(struct drm_file *filp,
118 struct drm_device *dev,
119 uint32_t handle, uint64_t *offset_p);
120int radeon_mode_dumb_create(struct drm_file *file_priv,
121 struct drm_device *dev,
122 struct drm_mode_create_dumb *args);
123int radeon_mode_dumb_destroy(struct drm_file *file_priv,
124 struct drm_device *dev,
125 uint32_t handle);
1e6d17a5
AP
126struct sg_table *radeon_gem_prime_get_sg_table(struct drm_gem_object *obj);
127struct drm_gem_object *radeon_gem_prime_import_sg_table(struct drm_device *dev,
128 size_t size,
129 struct sg_table *sg);
130int radeon_gem_prime_pin(struct drm_gem_object *obj);
131void *radeon_gem_prime_vmap(struct drm_gem_object *obj);
132void radeon_gem_prime_vunmap(struct drm_gem_object *obj, void *vaddr);
14adc892
CK
133extern long radeon_kms_compat_ioctl(struct file *filp, unsigned int cmd,
134 unsigned long arg);
ff72145b 135
771fe6b9
JG
136#if defined(CONFIG_DEBUG_FS)
137int radeon_debugfs_init(struct drm_minor *minor);
138void radeon_debugfs_cleanup(struct drm_minor *minor);
139#endif
771fe6b9 140
14adc892
CK
141/* atpx handler */
142#if defined(CONFIG_VGA_SWITCHEROO)
143void radeon_register_atpx_handler(void);
144void radeon_unregister_atpx_handler(void);
145#else
146static inline void radeon_register_atpx_handler(void) {}
147static inline void radeon_unregister_atpx_handler(void) {}
148#endif
1da177e4 149
689b9d74 150int radeon_no_wb;
e9ced8e0 151int radeon_modeset = -1;
771fe6b9
JG
152int radeon_dynclks = -1;
153int radeon_r4xx_atom = 0;
154int radeon_agpmode = 0;
155int radeon_vram_limit = 0;
156int radeon_gart_size = 512; /* default gart size */
157int radeon_benchmarking = 0;
ecc0b326 158int radeon_testing = 0;
771fe6b9 159int radeon_connector_table = 0;
4ce001ab 160int radeon_tv = 1;
805c2216 161int radeon_audio = 0;
f46c0120 162int radeon_disp_priority = 0;
e2b0a8e1 163int radeon_hw_i2c = 0;
197bbb3d 164int radeon_pcie_gen2 = -1;
a18cee15 165int radeon_msi = -1;
3368ff0c 166int radeon_lockup_timeout = 10000;
a0a53aa8 167int radeon_fastfb = 0;
da321c8a 168int radeon_dpm = -1;
689b9d74 169
61a2d07d 170MODULE_PARM_DESC(no_wb, "Disable AGP writeback for scratch registers");
689b9d74
DA
171module_param_named(no_wb, radeon_no_wb, int, 0444);
172
771fe6b9
JG
173MODULE_PARM_DESC(modeset, "Disable/Enable modesetting");
174module_param_named(modeset, radeon_modeset, int, 0400);
175
176MODULE_PARM_DESC(dynclks, "Disable/Enable dynamic clocks");
177module_param_named(dynclks, radeon_dynclks, int, 0444);
178
179MODULE_PARM_DESC(r4xx_atom, "Enable ATOMBIOS modesetting for R4xx");
180module_param_named(r4xx_atom, radeon_r4xx_atom, int, 0444);
181
182MODULE_PARM_DESC(vramlimit, "Restrict VRAM for testing");
183module_param_named(vramlimit, radeon_vram_limit, int, 0600);
184
185MODULE_PARM_DESC(agpmode, "AGP Mode (-1 == PCI)");
186module_param_named(agpmode, radeon_agpmode, int, 0444);
187
27d4d052 188MODULE_PARM_DESC(gartsize, "Size of PCIE/IGP gart to setup in megabytes (32, 64, etc)");
771fe6b9
JG
189module_param_named(gartsize, radeon_gart_size, int, 0600);
190
191MODULE_PARM_DESC(benchmark, "Run benchmark");
192module_param_named(benchmark, radeon_benchmarking, int, 0444);
193
ecc0b326
MD
194MODULE_PARM_DESC(test, "Run tests");
195module_param_named(test, radeon_testing, int, 0444);
196
771fe6b9
JG
197MODULE_PARM_DESC(connector_table, "Force connector table");
198module_param_named(connector_table, radeon_connector_table, int, 0444);
4ce001ab
DA
199
200MODULE_PARM_DESC(tv, "TV enable (0 = disable)");
201module_param_named(tv, radeon_tv, int, 0444);
771fe6b9 202
805c2216 203MODULE_PARM_DESC(audio, "Audio enable (1 = enable)");
dafc3bd5
CK
204module_param_named(audio, radeon_audio, int, 0444);
205
f46c0120
AD
206MODULE_PARM_DESC(disp_priority, "Display Priority (0 = auto, 1 = normal, 2 = high)");
207module_param_named(disp_priority, radeon_disp_priority, int, 0444);
208
e2b0a8e1
AD
209MODULE_PARM_DESC(hw_i2c, "hw i2c engine enable (0 = disable)");
210module_param_named(hw_i2c, radeon_hw_i2c, int, 0444);
211
197bbb3d 212MODULE_PARM_DESC(pcie_gen2, "PCIE Gen2 mode (-1 = auto, 0 = disable, 1 = enable)");
d42dd579
AD
213module_param_named(pcie_gen2, radeon_pcie_gen2, int, 0444);
214
a18cee15
AD
215MODULE_PARM_DESC(msi, "MSI support (1 = enable, 0 = disable, -1 = auto)");
216module_param_named(msi, radeon_msi, int, 0444);
217
3368ff0c
CK
218MODULE_PARM_DESC(lockup_timeout, "GPU lockup timeout in ms (defaul 10000 = 10 seconds, 0 = disable)");
219module_param_named(lockup_timeout, radeon_lockup_timeout, int, 0444);
220
a0a53aa8
SL
221MODULE_PARM_DESC(fastfb, "Direct FB access for IGP chips (0 = disable, 1 = enable)");
222module_param_named(fastfb, radeon_fastfb, int, 0444);
223
da321c8a
AD
224MODULE_PARM_DESC(dpm, "DPM support (1 = enable, 0 = disable, -1 = auto)");
225module_param_named(dpm, radeon_dpm, int, 0444);
226
14adc892
CK
227static struct pci_device_id pciidlist[] = {
228 radeon_PCI_IDS
229};
230
231MODULE_DEVICE_TABLE(pci, pciidlist);
232
233#ifdef CONFIG_DRM_RADEON_UMS
234
0a3e67a4
JB
235static int radeon_suspend(struct drm_device *dev, pm_message_t state)
236{
237 drm_radeon_private_t *dev_priv = dev->dev_private;
238
03efb885
DA
239 if ((dev_priv->flags & RADEON_FAMILY_MASK) >= CHIP_R600)
240 return 0;
241
0a3e67a4 242 /* Disable *all* interrupts */
800b6995 243 if ((dev_priv->flags & RADEON_FAMILY_MASK) >= CHIP_RS600)
0a3e67a4
JB
244 RADEON_WRITE(R500_DxMODE_INT_MASK, 0);
245 RADEON_WRITE(RADEON_GEN_INT_CNTL, 0);
246 return 0;
247}
248
249static int radeon_resume(struct drm_device *dev)
250{
251 drm_radeon_private_t *dev_priv = dev->dev_private;
252
03efb885
DA
253 if ((dev_priv->flags & RADEON_FAMILY_MASK) >= CHIP_R600)
254 return 0;
255
0a3e67a4 256 /* Restore interrupt registers */
800b6995 257 if ((dev_priv->flags & RADEON_FAMILY_MASK) >= CHIP_RS600)
0a3e67a4
JB
258 RADEON_WRITE(R500_DxMODE_INT_MASK, dev_priv->r500_disp_irq_reg);
259 RADEON_WRITE(RADEON_GEN_INT_CNTL, dev_priv->irq_enable_reg);
260 return 0;
261}
262
e08e96de
AV
263static const struct file_operations radeon_driver_old_fops = {
264 .owner = THIS_MODULE,
265 .open = drm_open,
266 .release = drm_release,
267 .unlocked_ioctl = drm_ioctl,
268 .mmap = drm_mmap,
269 .poll = drm_poll,
270 .fasync = drm_fasync,
271 .read = drm_read,
272#ifdef CONFIG_COMPAT
273 .compat_ioctl = radeon_compat_ioctl,
274#endif
275 .llseek = noop_llseek,
276};
277
771fe6b9 278static struct drm_driver driver_old = {
b5e89ed5
DA
279 .driver_features =
280 DRIVER_USE_AGP | DRIVER_USE_MTRR | DRIVER_PCI_DMA | DRIVER_SG |
0a3e67a4 281 DRIVER_HAVE_IRQ | DRIVER_HAVE_DMA | DRIVER_IRQ_SHARED,
1da177e4 282 .dev_priv_size = sizeof(drm_radeon_buf_priv_t),
22eae947
DA
283 .load = radeon_driver_load,
284 .firstopen = radeon_driver_firstopen,
285 .open = radeon_driver_open,
286 .preclose = radeon_driver_preclose,
287 .postclose = radeon_driver_postclose,
288 .lastclose = radeon_driver_lastclose,
289 .unload = radeon_driver_unload,
0a3e67a4
JB
290 .suspend = radeon_suspend,
291 .resume = radeon_resume,
292 .get_vblank_counter = radeon_get_vblank_counter,
293 .enable_vblank = radeon_enable_vblank,
294 .disable_vblank = radeon_disable_vblank,
60f2ee0b
DA
295 .master_create = radeon_master_create,
296 .master_destroy = radeon_master_destroy,
1da177e4
LT
297 .irq_preinstall = radeon_driver_irq_preinstall,
298 .irq_postinstall = radeon_driver_irq_postinstall,
299 .irq_uninstall = radeon_driver_irq_uninstall,
300 .irq_handler = radeon_driver_irq_handler,
1da177e4
LT
301 .ioctls = radeon_ioctls,
302 .dma_ioctl = radeon_cp_buffers,
e08e96de 303 .fops = &radeon_driver_old_fops,
22eae947
DA
304 .name = DRIVER_NAME,
305 .desc = DRIVER_DESC,
306 .date = DRIVER_DATE,
307 .major = DRIVER_MAJOR,
308 .minor = DRIVER_MINOR,
309 .patchlevel = DRIVER_PATCHLEVEL,
1da177e4
LT
310};
311
14adc892
CK
312#endif
313
771fe6b9
JG
314static struct drm_driver kms_driver;
315
30238151 316static int radeon_kick_out_firmware_fb(struct pci_dev *pdev)
a56f7428
BH
317{
318 struct apertures_struct *ap;
319 bool primary = false;
320
321 ap = alloc_apertures(1);
30238151
TR
322 if (!ap)
323 return -ENOMEM;
324
a56f7428
BH
325 ap->ranges[0].base = pci_resource_start(pdev, 0);
326 ap->ranges[0].size = pci_resource_len(pdev, 0);
327
328#ifdef CONFIG_X86
329 primary = pdev->resource[PCI_ROM_RESOURCE].flags & IORESOURCE_ROM_SHADOW;
330#endif
331 remove_conflicting_framebuffers(ap, "radeondrmfb", primary);
332 kfree(ap);
30238151
TR
333
334 return 0;
a56f7428
BH
335}
336
56550d94
GKH
337static int radeon_pci_probe(struct pci_dev *pdev,
338 const struct pci_device_id *ent)
771fe6b9 339{
30238151
TR
340 int ret;
341
a56f7428 342 /* Get rid of things like offb */
30238151
TR
343 ret = radeon_kick_out_firmware_fb(pdev);
344 if (ret)
345 return ret;
a56f7428 346
dcdb1674 347 return drm_get_pci_dev(pdev, ent, &kms_driver);
771fe6b9
JG
348}
349
350static void
351radeon_pci_remove(struct pci_dev *pdev)
352{
353 struct drm_device *dev = pci_get_drvdata(pdev);
354
355 drm_put_dev(dev);
356}
357
358static int
359radeon_pci_suspend(struct pci_dev *pdev, pm_message_t state)
360{
361 struct drm_device *dev = pci_get_drvdata(pdev);
362 return radeon_suspend_kms(dev, state);
363}
364
365static int
366radeon_pci_resume(struct pci_dev *pdev)
367{
368 struct drm_device *dev = pci_get_drvdata(pdev);
369 return radeon_resume_kms(dev);
370}
371
e08e96de
AV
372static const struct file_operations radeon_driver_kms_fops = {
373 .owner = THIS_MODULE,
374 .open = drm_open,
375 .release = drm_release,
376 .unlocked_ioctl = drm_ioctl,
377 .mmap = radeon_mmap,
378 .poll = drm_poll,
379 .fasync = drm_fasync,
380 .read = drm_read,
381#ifdef CONFIG_COMPAT
382 .compat_ioctl = radeon_kms_compat_ioctl,
383#endif
384};
385
771fe6b9
JG
386static struct drm_driver kms_driver = {
387 .driver_features =
388 DRIVER_USE_AGP | DRIVER_USE_MTRR | DRIVER_PCI_DMA | DRIVER_SG |
40f5cf99
AD
389 DRIVER_HAVE_IRQ | DRIVER_HAVE_DMA | DRIVER_IRQ_SHARED | DRIVER_GEM |
390 DRIVER_PRIME,
771fe6b9
JG
391 .dev_priv_size = 0,
392 .load = radeon_driver_load_kms,
393 .firstopen = radeon_driver_firstopen_kms,
394 .open = radeon_driver_open_kms,
395 .preclose = radeon_driver_preclose_kms,
396 .postclose = radeon_driver_postclose_kms,
397 .lastclose = radeon_driver_lastclose_kms,
398 .unload = radeon_driver_unload_kms,
399 .suspend = radeon_suspend_kms,
400 .resume = radeon_resume_kms,
401 .get_vblank_counter = radeon_get_vblank_counter_kms,
402 .enable_vblank = radeon_enable_vblank_kms,
403 .disable_vblank = radeon_disable_vblank_kms,
f5a80209
MK
404 .get_vblank_timestamp = radeon_get_vblank_timestamp_kms,
405 .get_scanout_position = radeon_get_crtc_scanoutpos,
771fe6b9
JG
406#if defined(CONFIG_DEBUG_FS)
407 .debugfs_init = radeon_debugfs_init,
408 .debugfs_cleanup = radeon_debugfs_cleanup,
409#endif
410 .irq_preinstall = radeon_driver_irq_preinstall_kms,
411 .irq_postinstall = radeon_driver_irq_postinstall_kms,
412 .irq_uninstall = radeon_driver_irq_uninstall_kms,
413 .irq_handler = radeon_driver_irq_handler_kms,
771fe6b9
JG
414 .ioctls = radeon_ioctls_kms,
415 .gem_init_object = radeon_gem_object_init,
416 .gem_free_object = radeon_gem_object_free,
721604a1
JG
417 .gem_open_object = radeon_gem_object_open,
418 .gem_close_object = radeon_gem_object_close,
771fe6b9 419 .dma_ioctl = radeon_dma_ioctl_kms,
ff72145b
DA
420 .dumb_create = radeon_mode_dumb_create,
421 .dumb_map_offset = radeon_mode_dumb_mmap,
422 .dumb_destroy = radeon_mode_dumb_destroy,
e08e96de 423 .fops = &radeon_driver_kms_fops,
40f5cf99
AD
424
425 .prime_handle_to_fd = drm_gem_prime_handle_to_fd,
426 .prime_fd_to_handle = drm_gem_prime_fd_to_handle,
1e6d17a5
AP
427 .gem_prime_export = drm_gem_prime_export,
428 .gem_prime_import = drm_gem_prime_import,
429 .gem_prime_pin = radeon_gem_prime_pin,
430 .gem_prime_get_sg_table = radeon_gem_prime_get_sg_table,
431 .gem_prime_import_sg_table = radeon_gem_prime_import_sg_table,
432 .gem_prime_vmap = radeon_gem_prime_vmap,
433 .gem_prime_vunmap = radeon_gem_prime_vunmap,
40f5cf99 434
771fe6b9
JG
435 .name = DRIVER_NAME,
436 .desc = DRIVER_DESC,
437 .date = DRIVER_DATE,
438 .major = KMS_DRIVER_MAJOR,
439 .minor = KMS_DRIVER_MINOR,
440 .patchlevel = KMS_DRIVER_PATCHLEVEL,
441};
771fe6b9
JG
442
443static struct drm_driver *driver;
8410ea3b
DA
444static struct pci_driver *pdriver;
445
14adc892 446#ifdef CONFIG_DRM_RADEON_UMS
8410ea3b
DA
447static struct pci_driver radeon_pci_driver = {
448 .name = DRIVER_NAME,
449 .id_table = pciidlist,
450};
14adc892 451#endif
8410ea3b
DA
452
453static struct pci_driver radeon_kms_pci_driver = {
454 .name = DRIVER_NAME,
455 .id_table = pciidlist,
456 .probe = radeon_pci_probe,
457 .remove = radeon_pci_remove,
458 .suspend = radeon_pci_suspend,
459 .resume = radeon_pci_resume,
460};
771fe6b9 461
1da177e4
LT
462static int __init radeon_init(void)
463{
e9ced8e0
DA
464#ifdef CONFIG_VGA_CONSOLE
465 if (vgacon_text_force() && radeon_modeset == -1) {
466 DRM_INFO("VGACON disable radeon kernel modesetting.\n");
467 radeon_modeset = 0;
468 }
469#endif
470 /* set to modesetting by default if not nomodeset */
471 if (radeon_modeset == -1)
472 radeon_modeset = 1;
473
771fe6b9
JG
474 if (radeon_modeset == 1) {
475 DRM_INFO("radeon kernel modesetting enabled.\n");
476 driver = &kms_driver;
8410ea3b 477 pdriver = &radeon_kms_pci_driver;
771fe6b9
JG
478 driver->driver_features |= DRIVER_MODESET;
479 driver->num_ioctls = radeon_max_kms_ioctl;
6a9ee8af 480 radeon_register_atpx_handler();
14adc892
CK
481
482 } else {
483#ifdef CONFIG_DRM_RADEON_UMS
484 DRM_INFO("radeon userspace modesetting enabled.\n");
485 driver = &driver_old;
486 pdriver = &radeon_pci_driver;
487 driver->driver_features &= ~DRIVER_MODESET;
488 driver->num_ioctls = radeon_max_ioctl;
489#else
490 DRM_ERROR("No UMS support in radeon module!\n");
491 return -EINVAL;
492#endif
771fe6b9 493 }
14adc892
CK
494
495 /* let modprobe override vga console setting */
8410ea3b 496 return drm_pci_init(driver, pdriver);
1da177e4
LT
497}
498
499static void __exit radeon_exit(void)
500{
8410ea3b 501 drm_pci_exit(driver, pdriver);
6a9ee8af 502 radeon_unregister_atpx_handler();
1da177e4
LT
503}
504
176f613e 505module_init(radeon_init);
1da177e4
LT
506module_exit(radeon_exit);
507
b5e89ed5
DA
508MODULE_AUTHOR(DRIVER_AUTHOR);
509MODULE_DESCRIPTION(DRIVER_DESC);
1da177e4 510MODULE_LICENSE("GPL and additional rights");