]> git.proxmox.com Git - mirror_ubuntu-hirsute-kernel.git/blame - drivers/gpu/drm/radeon/radeon_irq_kms.c
drm/radeon/kms: split MSI check into a separate function
[mirror_ubuntu-hirsute-kernel.git] / drivers / gpu / drm / radeon / radeon_irq_kms.c
CommitLineData
771fe6b9
JG
1/*
2 * Copyright 2008 Advanced Micro Devices, Inc.
3 * Copyright 2008 Red Hat Inc.
4 * Copyright 2009 Jerome Glisse.
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
20 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
22 * OTHER DEALINGS IN THE SOFTWARE.
23 *
24 * Authors: Dave Airlie
25 * Alex Deucher
26 * Jerome Glisse
27 */
28#include "drmP.h"
eb1f8e4f 29#include "drm_crtc_helper.h"
771fe6b9
JG
30#include "radeon_drm.h"
31#include "radeon_reg.h"
771fe6b9
JG
32#include "radeon.h"
33#include "atom.h"
34
771fe6b9
JG
35irqreturn_t radeon_driver_irq_handler_kms(DRM_IRQ_ARGS)
36{
37 struct drm_device *dev = (struct drm_device *) arg;
38 struct radeon_device *rdev = dev->dev_private;
39
40 return radeon_irq_process(rdev);
41}
42
d4877cf2
AD
43/*
44 * Handle hotplug events outside the interrupt handler proper.
45 */
46static void radeon_hotplug_work_func(struct work_struct *work)
47{
48 struct radeon_device *rdev = container_of(work, struct radeon_device,
49 hotplug_work);
50 struct drm_device *dev = rdev->ddev;
51 struct drm_mode_config *mode_config = &dev->mode_config;
52 struct drm_connector *connector;
53
54 if (mode_config->num_connector) {
55 list_for_each_entry(connector, &mode_config->connector_list, head)
56 radeon_connector_hotplug(connector);
57 }
58 /* Just fire off a uevent and let userspace tell us what to do */
eb1f8e4f 59 drm_helper_hpd_irq_event(dev);
d4877cf2
AD
60}
61
771fe6b9
JG
62void radeon_driver_irq_preinstall_kms(struct drm_device *dev)
63{
64 struct radeon_device *rdev = dev->dev_private;
65 unsigned i;
66
67 /* Disable *all* interrupts */
68 rdev->irq.sw_int = false;
2031f77c 69 rdev->irq.gui_idle = false;
54bd5206 70 for (i = 0; i < RADEON_MAX_HPD_PINS; i++)
9e7b414e 71 rdev->irq.hpd[i] = false;
54bd5206
IH
72 for (i = 0; i < RADEON_MAX_CRTCS; i++) {
73 rdev->irq.crtc_vblank_int[i] = false;
6f34be50
AD
74 rdev->irq.pflip[i] = false;
75 }
771fe6b9
JG
76 radeon_irq_set(rdev);
77 /* Clear bits */
78 radeon_irq_process(rdev);
79}
80
81int radeon_driver_irq_postinstall_kms(struct drm_device *dev)
82{
83 struct radeon_device *rdev = dev->dev_private;
84
85 dev->max_vblank_count = 0x001fffff;
86 rdev->irq.sw_int = true;
87 radeon_irq_set(rdev);
88 return 0;
89}
90
91void radeon_driver_irq_uninstall_kms(struct drm_device *dev)
92{
93 struct radeon_device *rdev = dev->dev_private;
94 unsigned i;
95
96 if (rdev == NULL) {
97 return;
98 }
99 /* Disable *all* interrupts */
100 rdev->irq.sw_int = false;
2031f77c 101 rdev->irq.gui_idle = false;
54bd5206 102 for (i = 0; i < RADEON_MAX_HPD_PINS; i++)
003e69f9 103 rdev->irq.hpd[i] = false;
54bd5206
IH
104 for (i = 0; i < RADEON_MAX_CRTCS; i++) {
105 rdev->irq.crtc_vblank_int[i] = false;
6f34be50
AD
106 rdev->irq.pflip[i] = false;
107 }
771fe6b9
JG
108 radeon_irq_set(rdev);
109}
110
8f6c25c5
AD
111static bool radeon_msi_ok(struct radeon_device *rdev)
112{
113 /* RV370/RV380 was first asic with MSI support */
114 if (rdev->family < CHIP_RV380)
115 return false;
116
117 /* MSIs don't work on AGP */
118 if (rdev->flags & RADEON_IS_AGP)
119 return false;
120
121 if (rdev->flags & RADEON_IS_IGP) {
122 /* APUs work fine with MSIs */
123 if (rdev->family >= CHIP_PALM)
124 return true;
125 /* lots of IGPs have problems with MSIs */
126 return false;
127 }
128
129 return true;
130}
131
771fe6b9
JG
132int radeon_irq_kms_init(struct radeon_device *rdev)
133{
29d9ebc4 134 int i;
771fe6b9
JG
135 int r = 0;
136
32c87fca
TH
137 INIT_WORK(&rdev->hotplug_work, radeon_hotplug_work_func);
138
1614f8b1 139 spin_lock_init(&rdev->irq.sw_lock);
29d9ebc4
MD
140 for (i = 0; i < rdev->num_crtc; i++)
141 spin_lock_init(&rdev->irq.pflip_lock[i]);
9e7b414e 142 r = drm_vblank_init(rdev->ddev, rdev->num_crtc);
771fe6b9
JG
143 if (r) {
144 return r;
145 }
3e5cb98d
AD
146 /* enable msi */
147 rdev->msi_enabled = 0;
8f6c25c5
AD
148
149 if (radeon_msi_ok(rdev)) {
3e5cb98d 150 int ret = pci_enable_msi(rdev->pdev);
d8f60cfc 151 if (!ret) {
3e5cb98d 152 rdev->msi_enabled = 1;
da7be684 153 dev_info(rdev->dev, "radeon: using MSI.\n");
d8f60cfc 154 }
3e5cb98d 155 }
771fe6b9 156 rdev->irq.installed = true;
003e69f9
JG
157 r = drm_irq_install(rdev->ddev);
158 if (r) {
159 rdev->irq.installed = false;
160 return r;
161 }
771fe6b9
JG
162 DRM_INFO("radeon: irq initialized.\n");
163 return 0;
164}
165
166void radeon_irq_kms_fini(struct radeon_device *rdev)
167{
003e69f9 168 drm_vblank_cleanup(rdev->ddev);
771fe6b9 169 if (rdev->irq.installed) {
771fe6b9 170 drm_irq_uninstall(rdev->ddev);
003e69f9 171 rdev->irq.installed = false;
3e5cb98d
AD
172 if (rdev->msi_enabled)
173 pci_disable_msi(rdev->pdev);
771fe6b9 174 }
32c87fca 175 flush_work_sync(&rdev->hotplug_work);
771fe6b9 176}
1614f8b1
DA
177
178void radeon_irq_kms_sw_irq_get(struct radeon_device *rdev)
179{
180 unsigned long irqflags;
181
182 spin_lock_irqsave(&rdev->irq.sw_lock, irqflags);
183 if (rdev->ddev->irq_enabled && (++rdev->irq.sw_refcount == 1)) {
184 rdev->irq.sw_int = true;
185 radeon_irq_set(rdev);
186 }
187 spin_unlock_irqrestore(&rdev->irq.sw_lock, irqflags);
188}
189
190void radeon_irq_kms_sw_irq_put(struct radeon_device *rdev)
191{
192 unsigned long irqflags;
193
194 spin_lock_irqsave(&rdev->irq.sw_lock, irqflags);
195 BUG_ON(rdev->ddev->irq_enabled && rdev->irq.sw_refcount <= 0);
196 if (rdev->ddev->irq_enabled && (--rdev->irq.sw_refcount == 0)) {
197 rdev->irq.sw_int = false;
198 radeon_irq_set(rdev);
199 }
200 spin_unlock_irqrestore(&rdev->irq.sw_lock, irqflags);
201}
202
6f34be50
AD
203void radeon_irq_kms_pflip_irq_get(struct radeon_device *rdev, int crtc)
204{
205 unsigned long irqflags;
206
207 if (crtc < 0 || crtc >= rdev->num_crtc)
208 return;
209
210 spin_lock_irqsave(&rdev->irq.pflip_lock[crtc], irqflags);
211 if (rdev->ddev->irq_enabled && (++rdev->irq.pflip_refcount[crtc] == 1)) {
212 rdev->irq.pflip[crtc] = true;
213 radeon_irq_set(rdev);
214 }
215 spin_unlock_irqrestore(&rdev->irq.pflip_lock[crtc], irqflags);
216}
217
218void radeon_irq_kms_pflip_irq_put(struct radeon_device *rdev, int crtc)
219{
220 unsigned long irqflags;
221
222 if (crtc < 0 || crtc >= rdev->num_crtc)
223 return;
224
225 spin_lock_irqsave(&rdev->irq.pflip_lock[crtc], irqflags);
226 BUG_ON(rdev->ddev->irq_enabled && rdev->irq.pflip_refcount[crtc] <= 0);
227 if (rdev->ddev->irq_enabled && (--rdev->irq.pflip_refcount[crtc] == 0)) {
228 rdev->irq.pflip[crtc] = false;
229 radeon_irq_set(rdev);
230 }
231 spin_unlock_irqrestore(&rdev->irq.pflip_lock[crtc], irqflags);
232}
233