]> git.proxmox.com Git - mirror_ubuntu-artful-kernel.git/blame - drivers/gpu/drm/radeon/sid.h
drm/radeon/kms: Add support for RLC init on SI
[mirror_ubuntu-artful-kernel.git] / drivers / gpu / drm / radeon / sid.h
CommitLineData
43b3cd99
AD
1/*
2 * Copyright 2011 Advanced Micro Devices, Inc.
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice shall be included in
12 * all copies or substantial portions of the Software.
13 *
14 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
17 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
18 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20 * OTHER DEALINGS IN THE SOFTWARE.
21 *
22 * Authors: Alex Deucher
23 */
24#ifndef SI_H
25#define SI_H
26
1bd47d2e
AD
27#define CG_MULT_THERMAL_STATUS 0x714
28#define ASIC_MAX_TEMP(x) ((x) << 0)
29#define ASIC_MAX_TEMP_MASK 0x000001ff
30#define ASIC_MAX_TEMP_SHIFT 0
31#define CTF_TEMP(x) ((x) << 9)
32#define CTF_TEMP_MASK 0x0003fe00
33#define CTF_TEMP_SHIFT 9
34
0a96d72b
AD
35#define SI_MAX_SH_GPRS 256
36#define SI_MAX_TEMP_GPRS 16
37#define SI_MAX_SH_THREADS 256
38#define SI_MAX_SH_STACK_ENTRIES 4096
39#define SI_MAX_FRC_EOV_CNT 16384
40#define SI_MAX_BACKENDS 8
41#define SI_MAX_BACKENDS_MASK 0xFF
42#define SI_MAX_BACKENDS_PER_SE_MASK 0x0F
43#define SI_MAX_SIMDS 12
44#define SI_MAX_SIMDS_MASK 0x0FFF
45#define SI_MAX_SIMDS_PER_SE_MASK 0x00FF
46#define SI_MAX_PIPES 8
47#define SI_MAX_PIPES_MASK 0xFF
48#define SI_MAX_PIPES_PER_SIMD_MASK 0x3F
49#define SI_MAX_LDS_NUM 0xFFFF
50#define SI_MAX_TCC 16
51#define SI_MAX_TCC_MASK 0xFFFF
52
d2800ee5
AD
53#define VGA_HDP_CONTROL 0x328
54#define VGA_MEMORY_DISABLE (1 << 4)
55
0a96d72b
AD
56#define DMIF_ADDR_CONFIG 0xBD4
57
c476dde2
AD
58#define SRBM_STATUS 0xE50
59
0a96d72b
AD
60#define CC_SYS_RB_BACKEND_DISABLE 0xe80
61#define GC_USER_SYS_RB_BACKEND_DISABLE 0xe84
62
d2800ee5
AD
63#define VM_L2_CNTL 0x1400
64#define ENABLE_L2_CACHE (1 << 0)
65#define ENABLE_L2_FRAGMENT_PROCESSING (1 << 1)
66#define L2_CACHE_PTE_ENDIAN_SWAP_MODE(x) ((x) << 2)
67#define L2_CACHE_PDE_ENDIAN_SWAP_MODE(x) ((x) << 4)
68#define ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE (1 << 9)
69#define ENABLE_L2_PDE0_CACHE_LRU_UPDATE_BY_WRITE (1 << 10)
70#define EFFECTIVE_L2_QUEUE_SIZE(x) (((x) & 7) << 15)
71#define CONTEXT1_IDENTITY_ACCESS_MODE(x) (((x) & 3) << 19)
72#define VM_L2_CNTL2 0x1404
73#define INVALIDATE_ALL_L1_TLBS (1 << 0)
74#define INVALIDATE_L2_CACHE (1 << 1)
75#define INVALIDATE_CACHE_MODE(x) ((x) << 26)
76#define INVALIDATE_PTE_AND_PDE_CACHES 0
77#define INVALIDATE_ONLY_PTE_CACHES 1
78#define INVALIDATE_ONLY_PDE_CACHES 2
79#define VM_L2_CNTL3 0x1408
80#define BANK_SELECT(x) ((x) << 0)
81#define L2_CACHE_UPDATE_MODE(x) ((x) << 6)
82#define L2_CACHE_BIGK_FRAGMENT_SIZE(x) ((x) << 15)
83#define L2_CACHE_BIGK_ASSOCIATIVITY (1 << 20)
84#define VM_L2_STATUS 0x140C
85#define L2_BUSY (1 << 0)
86#define VM_CONTEXT0_CNTL 0x1410
87#define ENABLE_CONTEXT (1 << 0)
88#define PAGE_TABLE_DEPTH(x) (((x) & 3) << 1)
89#define RANGE_PROTECTION_FAULT_ENABLE_DEFAULT (1 << 4)
90#define VM_CONTEXT1_CNTL 0x1414
91#define VM_CONTEXT0_CNTL2 0x1430
92#define VM_CONTEXT1_CNTL2 0x1434
93#define VM_CONTEXT8_PAGE_TABLE_BASE_ADDR 0x1438
94#define VM_CONTEXT9_PAGE_TABLE_BASE_ADDR 0x143c
95#define VM_CONTEXT10_PAGE_TABLE_BASE_ADDR 0x1440
96#define VM_CONTEXT11_PAGE_TABLE_BASE_ADDR 0x1444
97#define VM_CONTEXT12_PAGE_TABLE_BASE_ADDR 0x1448
98#define VM_CONTEXT13_PAGE_TABLE_BASE_ADDR 0x144c
99#define VM_CONTEXT14_PAGE_TABLE_BASE_ADDR 0x1450
100#define VM_CONTEXT15_PAGE_TABLE_BASE_ADDR 0x1454
101
102#define VM_INVALIDATE_REQUEST 0x1478
103#define VM_INVALIDATE_RESPONSE 0x147c
104
105#define VM_CONTEXT0_PROTECTION_FAULT_DEFAULT_ADDR 0x1518
106#define VM_CONTEXT1_PROTECTION_FAULT_DEFAULT_ADDR 0x151c
107
108#define VM_CONTEXT0_PAGE_TABLE_BASE_ADDR 0x153c
109#define VM_CONTEXT1_PAGE_TABLE_BASE_ADDR 0x1540
110#define VM_CONTEXT2_PAGE_TABLE_BASE_ADDR 0x1544
111#define VM_CONTEXT3_PAGE_TABLE_BASE_ADDR 0x1548
112#define VM_CONTEXT4_PAGE_TABLE_BASE_ADDR 0x154c
113#define VM_CONTEXT5_PAGE_TABLE_BASE_ADDR 0x1550
114#define VM_CONTEXT6_PAGE_TABLE_BASE_ADDR 0x1554
115#define VM_CONTEXT7_PAGE_TABLE_BASE_ADDR 0x1558
116#define VM_CONTEXT0_PAGE_TABLE_START_ADDR 0x155c
117#define VM_CONTEXT1_PAGE_TABLE_START_ADDR 0x1560
118
119#define VM_CONTEXT0_PAGE_TABLE_END_ADDR 0x157C
120#define VM_CONTEXT1_PAGE_TABLE_END_ADDR 0x1580
121
43b3cd99
AD
122#define MC_SHARED_CHMAP 0x2004
123#define NOOFCHAN_SHIFT 12
124#define NOOFCHAN_MASK 0x0000f000
0a96d72b
AD
125#define MC_SHARED_CHREMAP 0x2008
126
d2800ee5
AD
127#define MC_VM_FB_LOCATION 0x2024
128#define MC_VM_AGP_TOP 0x2028
129#define MC_VM_AGP_BOT 0x202C
130#define MC_VM_AGP_BASE 0x2030
131#define MC_VM_SYSTEM_APERTURE_LOW_ADDR 0x2034
132#define MC_VM_SYSTEM_APERTURE_HIGH_ADDR 0x2038
133#define MC_VM_SYSTEM_APERTURE_DEFAULT_ADDR 0x203C
134
135#define MC_VM_MX_L1_TLB_CNTL 0x2064
136#define ENABLE_L1_TLB (1 << 0)
137#define ENABLE_L1_FRAGMENT_PROCESSING (1 << 1)
138#define SYSTEM_ACCESS_MODE_PA_ONLY (0 << 3)
139#define SYSTEM_ACCESS_MODE_USE_SYS_MAP (1 << 3)
140#define SYSTEM_ACCESS_MODE_IN_SYS (2 << 3)
141#define SYSTEM_ACCESS_MODE_NOT_IN_SYS (3 << 3)
142#define SYSTEM_APERTURE_UNMAPPED_ACCESS_PASS_THRU (0 << 5)
143#define ENABLE_ADVANCED_DRIVER_MODEL (1 << 6)
144
8b074dd6
AD
145#define MC_SHARED_BLACKOUT_CNTL 0x20ac
146
0a96d72b
AD
147#define MC_ARB_RAMCFG 0x2760
148#define NOOFBANK_SHIFT 0
149#define NOOFBANK_MASK 0x00000003
150#define NOOFRANK_SHIFT 2
151#define NOOFRANK_MASK 0x00000004
152#define NOOFROWS_SHIFT 3
153#define NOOFROWS_MASK 0x00000038
154#define NOOFCOLS_SHIFT 6
155#define NOOFCOLS_MASK 0x000000C0
156#define CHANSIZE_SHIFT 8
157#define CHANSIZE_MASK 0x00000100
d2800ee5 158#define CHANSIZE_OVERRIDE (1 << 11)
0a96d72b
AD
159#define NOOFGROUPS_SHIFT 12
160#define NOOFGROUPS_MASK 0x00001000
161
8b074dd6
AD
162#define MC_SEQ_TRAIN_WAKEUP_CNTL 0x2808
163#define TRAIN_DONE_D0 (1 << 30)
164#define TRAIN_DONE_D1 (1 << 31)
165
166#define MC_SEQ_SUP_CNTL 0x28c8
167#define RUN_MASK (1 << 0)
168#define MC_SEQ_SUP_PGM 0x28cc
169
170#define MC_IO_PAD_CNTL_D0 0x29d0
171#define MEM_FALL_OUT_CMD (1 << 8)
172
173#define MC_SEQ_IO_DEBUG_INDEX 0x2a44
174#define MC_SEQ_IO_DEBUG_DATA 0x2a48
175
0a96d72b 176#define HDP_HOST_PATH_CNTL 0x2C00
d2800ee5
AD
177#define HDP_NONSURFACE_BASE 0x2C04
178#define HDP_NONSURFACE_INFO 0x2C08
179#define HDP_NONSURFACE_SIZE 0x2C0C
0a96d72b
AD
180
181#define HDP_ADDR_CONFIG 0x2F48
182#define HDP_MISC_CNTL 0x2F4C
183#define HDP_FLUSH_INVALIDATE_CACHE (1 << 0)
184
d2800ee5
AD
185#define CONFIG_MEMSIZE 0x5428
186
187#define HDP_MEM_COHERENCY_FLUSH_CNTL 0x5480
188
0a96d72b
AD
189#define BIF_FB_EN 0x5490
190#define FB_READ_EN (1 << 0)
191#define FB_WRITE_EN (1 << 1)
43b3cd99 192
d2800ee5
AD
193#define HDP_REG_COHERENCY_FLUSH_CNTL 0x54A0
194
43b3cd99
AD
195#define DC_LB_MEMORY_SPLIT 0x6b0c
196#define DC_LB_MEMORY_CONFIG(x) ((x) << 20)
197
198#define PRIORITY_A_CNT 0x6b18
199#define PRIORITY_MARK_MASK 0x7fff
200#define PRIORITY_OFF (1 << 16)
201#define PRIORITY_ALWAYS_ON (1 << 20)
202#define PRIORITY_B_CNT 0x6b1c
203
204#define DPG_PIPE_ARBITRATION_CONTROL3 0x6cc8
205# define LATENCY_WATERMARK_MASK(x) ((x) << 16)
206#define DPG_PIPE_LATENCY_CONTROL 0x6ccc
207# define LATENCY_LOW_WATERMARK(x) ((x) << 0)
208# define LATENCY_HIGH_WATERMARK(x) ((x) << 16)
209
0a96d72b
AD
210#define GRBM_CNTL 0x8000
211#define GRBM_READ_TIMEOUT(x) ((x) << 0)
212
c476dde2
AD
213#define GRBM_STATUS2 0x8008
214#define RLC_RQ_PENDING (1 << 0)
215#define RLC_BUSY (1 << 8)
216#define TC_BUSY (1 << 9)
217
218#define GRBM_STATUS 0x8010
219#define CMDFIFO_AVAIL_MASK 0x0000000F
220#define RING2_RQ_PENDING (1 << 4)
221#define SRBM_RQ_PENDING (1 << 5)
222#define RING1_RQ_PENDING (1 << 6)
223#define CF_RQ_PENDING (1 << 7)
224#define PF_RQ_PENDING (1 << 8)
225#define GDS_DMA_RQ_PENDING (1 << 9)
226#define GRBM_EE_BUSY (1 << 10)
227#define DB_CLEAN (1 << 12)
228#define CB_CLEAN (1 << 13)
229#define TA_BUSY (1 << 14)
230#define GDS_BUSY (1 << 15)
231#define VGT_BUSY (1 << 17)
232#define IA_BUSY_NO_DMA (1 << 18)
233#define IA_BUSY (1 << 19)
234#define SX_BUSY (1 << 20)
235#define SPI_BUSY (1 << 22)
236#define BCI_BUSY (1 << 23)
237#define SC_BUSY (1 << 24)
238#define PA_BUSY (1 << 25)
239#define DB_BUSY (1 << 26)
240#define CP_COHERENCY_BUSY (1 << 28)
241#define CP_BUSY (1 << 29)
242#define CB_BUSY (1 << 30)
243#define GUI_ACTIVE (1 << 31)
244#define GRBM_STATUS_SE0 0x8014
245#define GRBM_STATUS_SE1 0x8018
246#define SE_DB_CLEAN (1 << 1)
247#define SE_CB_CLEAN (1 << 2)
248#define SE_BCI_BUSY (1 << 22)
249#define SE_VGT_BUSY (1 << 23)
250#define SE_PA_BUSY (1 << 24)
251#define SE_TA_BUSY (1 << 25)
252#define SE_SX_BUSY (1 << 26)
253#define SE_SPI_BUSY (1 << 27)
254#define SE_SC_BUSY (1 << 29)
255#define SE_DB_BUSY (1 << 30)
256#define SE_CB_BUSY (1 << 31)
257
258#define GRBM_SOFT_RESET 0x8020
259#define SOFT_RESET_CP (1 << 0)
260#define SOFT_RESET_CB (1 << 1)
261#define SOFT_RESET_RLC (1 << 2)
262#define SOFT_RESET_DB (1 << 3)
263#define SOFT_RESET_GDS (1 << 4)
264#define SOFT_RESET_PA (1 << 5)
265#define SOFT_RESET_SC (1 << 6)
266#define SOFT_RESET_BCI (1 << 7)
267#define SOFT_RESET_SPI (1 << 8)
268#define SOFT_RESET_SX (1 << 10)
269#define SOFT_RESET_TC (1 << 11)
270#define SOFT_RESET_TA (1 << 12)
271#define SOFT_RESET_VGT (1 << 14)
272#define SOFT_RESET_IA (1 << 15)
273
498dd8b3
AD
274#define GRBM_GFX_INDEX 0x802C
275
48c0c902
AD
276#define SCRATCH_REG0 0x8500
277#define SCRATCH_REG1 0x8504
278#define SCRATCH_REG2 0x8508
279#define SCRATCH_REG3 0x850C
280#define SCRATCH_REG4 0x8510
281#define SCRATCH_REG5 0x8514
282#define SCRATCH_REG6 0x8518
283#define SCRATCH_REG7 0x851C
284
285#define SCRATCH_UMSK 0x8540
286#define SCRATCH_ADDR 0x8544
287
288#define CP_SEM_WAIT_TIMER 0x85BC
289
290#define CP_SEM_INCOMPLETE_TIMER_CNTL 0x85C8
291
c476dde2
AD
292#define CP_ME_CNTL 0x86D8
293#define CP_CE_HALT (1 << 24)
294#define CP_PFP_HALT (1 << 26)
295#define CP_ME_HALT (1 << 28)
296
2ece2e8b
AD
297#define CP_COHER_CNTL2 0x85E8
298
48c0c902
AD
299#define CP_RB2_RPTR 0x86f8
300#define CP_RB1_RPTR 0x86fc
c476dde2 301#define CP_RB0_RPTR 0x8700
48c0c902 302#define CP_RB_WPTR_DELAY 0x8704
c476dde2 303
0a96d72b
AD
304#define CP_QUEUE_THRESHOLDS 0x8760
305#define ROQ_IB1_START(x) ((x) << 0)
306#define ROQ_IB2_START(x) ((x) << 8)
307#define CP_MEQ_THRESHOLDS 0x8764
308#define MEQ1_START(x) ((x) << 0)
309#define MEQ2_START(x) ((x) << 8)
310
311#define CP_PERFMON_CNTL 0x87FC
312
498dd8b3
AD
313#define VGT_VTX_VECT_EJECT_REG 0x88B0
314
0a96d72b
AD
315#define VGT_CACHE_INVALIDATION 0x88C4
316#define CACHE_INVALIDATION(x) ((x) << 0)
317#define VC_ONLY 0
318#define TC_ONLY 1
319#define VC_AND_TC 2
320#define AUTO_INVLD_EN(x) ((x) << 6)
321#define NO_AUTO 0
322#define ES_AUTO 1
323#define GS_AUTO 2
324#define ES_AND_GS_AUTO 3
498dd8b3
AD
325#define VGT_ESGS_RING_SIZE 0x88C8
326#define VGT_GSVS_RING_SIZE 0x88CC
0a96d72b
AD
327
328#define VGT_GS_VERTEX_REUSE 0x88D4
329
498dd8b3
AD
330#define VGT_PRIMITIVE_TYPE 0x8958
331#define VGT_INDEX_TYPE 0x895C
332
333#define VGT_NUM_INDICES 0x8970
0a96d72b
AD
334#define VGT_NUM_INSTANCES 0x8974
335
498dd8b3
AD
336#define VGT_TF_RING_SIZE 0x8988
337
338#define VGT_HS_OFFCHIP_PARAM 0x89B0
339
340#define VGT_TF_MEMORY_BASE 0x89B8
341
0a96d72b
AD
342#define CC_GC_SHADER_ARRAY_CONFIG 0x89bc
343#define GC_USER_SHADER_ARRAY_CONFIG 0x89c0
344
345#define PA_CL_ENHANCE 0x8A14
346#define CLIP_VTX_REORDER_ENA (1 << 0)
347#define NUM_CLIP_SEQ(x) ((x) << 1)
348
498dd8b3
AD
349#define PA_SU_LINE_STIPPLE_VALUE 0x8A60
350
0a96d72b
AD
351#define PA_SC_LINE_STIPPLE_STATE 0x8B10
352
353#define PA_SC_FORCE_EOV_MAX_CNTS 0x8B24
354#define FORCE_EOV_MAX_CLK_CNT(x) ((x) << 0)
355#define FORCE_EOV_MAX_REZ_CNT(x) ((x) << 16)
356
357#define PA_SC_FIFO_SIZE 0x8BCC
358#define SC_FRONTEND_PRIM_FIFO_SIZE(x) ((x) << 0)
359#define SC_BACKEND_PRIM_FIFO_SIZE(x) ((x) << 6)
360#define SC_HIZ_TILE_FIFO_SIZE(x) ((x) << 15)
361#define SC_EARLYZ_TILE_FIFO_SIZE(x) ((x) << 23)
362
498dd8b3
AD
363#define PA_SC_ENHANCE 0x8BF0
364
0a96d72b
AD
365#define SQ_CONFIG 0x8C00
366
498dd8b3
AD
367#define SQC_CACHES 0x8C08
368
0a96d72b
AD
369#define SX_DEBUG_1 0x9060
370
498dd8b3
AD
371#define SPI_STATIC_THREAD_MGMT_1 0x90E0
372#define SPI_STATIC_THREAD_MGMT_2 0x90E4
373#define SPI_STATIC_THREAD_MGMT_3 0x90E8
374#define SPI_PS_MAX_WAVE_ID 0x90EC
375
376#define SPI_CONFIG_CNTL 0x9100
377
0a96d72b
AD
378#define SPI_CONFIG_CNTL_1 0x913C
379#define VTX_DONE_DELAY(x) ((x) << 0)
380#define INTERP_ONE_PRIM_PER_ROW (1 << 4)
381
382#define CGTS_TCC_DISABLE 0x9148
383#define CGTS_USER_TCC_DISABLE 0x914C
384#define TCC_DISABLE_MASK 0xFFFF0000
385#define TCC_DISABLE_SHIFT 16
386
498dd8b3
AD
387#define TA_CNTL_AUX 0x9508
388
0a96d72b
AD
389#define CC_RB_BACKEND_DISABLE 0x98F4
390#define BACKEND_DISABLE(x) ((x) << 16)
391#define GB_ADDR_CONFIG 0x98F8
392#define NUM_PIPES(x) ((x) << 0)
393#define NUM_PIPES_MASK 0x00000007
394#define NUM_PIPES_SHIFT 0
395#define PIPE_INTERLEAVE_SIZE(x) ((x) << 4)
396#define PIPE_INTERLEAVE_SIZE_MASK 0x00000070
397#define PIPE_INTERLEAVE_SIZE_SHIFT 4
398#define NUM_SHADER_ENGINES(x) ((x) << 12)
399#define NUM_SHADER_ENGINES_MASK 0x00003000
400#define NUM_SHADER_ENGINES_SHIFT 12
401#define SHADER_ENGINE_TILE_SIZE(x) ((x) << 16)
402#define SHADER_ENGINE_TILE_SIZE_MASK 0x00070000
403#define SHADER_ENGINE_TILE_SIZE_SHIFT 16
404#define NUM_GPUS(x) ((x) << 20)
405#define NUM_GPUS_MASK 0x00700000
406#define NUM_GPUS_SHIFT 20
407#define MULTI_GPU_TILE_SIZE(x) ((x) << 24)
408#define MULTI_GPU_TILE_SIZE_MASK 0x03000000
409#define MULTI_GPU_TILE_SIZE_SHIFT 24
410#define ROW_SIZE(x) ((x) << 28)
411#define ROW_SIZE_MASK 0x30000000
412#define ROW_SIZE_SHIFT 28
413
414#define GB_TILE_MODE0 0x9910
415# define MICRO_TILE_MODE(x) ((x) << 0)
416# define ADDR_SURF_DISPLAY_MICRO_TILING 0
417# define ADDR_SURF_THIN_MICRO_TILING 1
418# define ADDR_SURF_DEPTH_MICRO_TILING 2
419# define ARRAY_MODE(x) ((x) << 2)
420# define ARRAY_LINEAR_GENERAL 0
421# define ARRAY_LINEAR_ALIGNED 1
422# define ARRAY_1D_TILED_THIN1 2
423# define ARRAY_2D_TILED_THIN1 4
424# define PIPE_CONFIG(x) ((x) << 6)
425# define ADDR_SURF_P2 0
426# define ADDR_SURF_P4_8x16 4
427# define ADDR_SURF_P4_16x16 5
428# define ADDR_SURF_P4_16x32 6
429# define ADDR_SURF_P4_32x32 7
430# define ADDR_SURF_P8_16x16_8x16 8
431# define ADDR_SURF_P8_16x32_8x16 9
432# define ADDR_SURF_P8_32x32_8x16 10
433# define ADDR_SURF_P8_16x32_16x16 11
434# define ADDR_SURF_P8_32x32_16x16 12
435# define ADDR_SURF_P8_32x32_16x32 13
436# define ADDR_SURF_P8_32x64_32x32 14
437# define TILE_SPLIT(x) ((x) << 11)
438# define ADDR_SURF_TILE_SPLIT_64B 0
439# define ADDR_SURF_TILE_SPLIT_128B 1
440# define ADDR_SURF_TILE_SPLIT_256B 2
441# define ADDR_SURF_TILE_SPLIT_512B 3
442# define ADDR_SURF_TILE_SPLIT_1KB 4
443# define ADDR_SURF_TILE_SPLIT_2KB 5
444# define ADDR_SURF_TILE_SPLIT_4KB 6
445# define BANK_WIDTH(x) ((x) << 14)
446# define ADDR_SURF_BANK_WIDTH_1 0
447# define ADDR_SURF_BANK_WIDTH_2 1
448# define ADDR_SURF_BANK_WIDTH_4 2
449# define ADDR_SURF_BANK_WIDTH_8 3
450# define BANK_HEIGHT(x) ((x) << 16)
451# define ADDR_SURF_BANK_HEIGHT_1 0
452# define ADDR_SURF_BANK_HEIGHT_2 1
453# define ADDR_SURF_BANK_HEIGHT_4 2
454# define ADDR_SURF_BANK_HEIGHT_8 3
455# define MACRO_TILE_ASPECT(x) ((x) << 18)
456# define ADDR_SURF_MACRO_ASPECT_1 0
457# define ADDR_SURF_MACRO_ASPECT_2 1
458# define ADDR_SURF_MACRO_ASPECT_4 2
459# define ADDR_SURF_MACRO_ASPECT_8 3
460# define NUM_BANKS(x) ((x) << 20)
461# define ADDR_SURF_2_BANK 0
462# define ADDR_SURF_4_BANK 1
463# define ADDR_SURF_8_BANK 2
464# define ADDR_SURF_16_BANK 3
465
466#define CB_PERFCOUNTER0_SELECT0 0x9a20
467#define CB_PERFCOUNTER0_SELECT1 0x9a24
468#define CB_PERFCOUNTER1_SELECT0 0x9a28
469#define CB_PERFCOUNTER1_SELECT1 0x9a2c
470#define CB_PERFCOUNTER2_SELECT0 0x9a30
471#define CB_PERFCOUNTER2_SELECT1 0x9a34
472#define CB_PERFCOUNTER3_SELECT0 0x9a38
473#define CB_PERFCOUNTER3_SELECT1 0x9a3c
474
475#define GC_USER_RB_BACKEND_DISABLE 0x9B7C
476#define BACKEND_DISABLE_MASK 0x00FF0000
477#define BACKEND_DISABLE_SHIFT 16
478
479#define TCP_CHAN_STEER_LO 0xac0c
480#define TCP_CHAN_STEER_HI 0xac10
481
48c0c902
AD
482#define CP_RB0_BASE 0xC100
483#define CP_RB0_CNTL 0xC104
484#define RB_BUFSZ(x) ((x) << 0)
485#define RB_BLKSZ(x) ((x) << 8)
486#define BUF_SWAP_32BIT (2 << 16)
487#define RB_NO_UPDATE (1 << 27)
488#define RB_RPTR_WR_ENA (1 << 31)
489
490#define CP_RB0_RPTR_ADDR 0xC10C
491#define CP_RB0_RPTR_ADDR_HI 0xC110
492#define CP_RB0_WPTR 0xC114
493
494#define CP_PFP_UCODE_ADDR 0xC150
495#define CP_PFP_UCODE_DATA 0xC154
496#define CP_ME_RAM_RADDR 0xC158
497#define CP_ME_RAM_WADDR 0xC15C
498#define CP_ME_RAM_DATA 0xC160
499
500#define CP_CE_UCODE_ADDR 0xC168
501#define CP_CE_UCODE_DATA 0xC16C
502
503#define CP_RB1_BASE 0xC180
504#define CP_RB1_CNTL 0xC184
505#define CP_RB1_RPTR_ADDR 0xC188
506#define CP_RB1_RPTR_ADDR_HI 0xC18C
507#define CP_RB1_WPTR 0xC190
508#define CP_RB2_BASE 0xC194
509#define CP_RB2_CNTL 0xC198
510#define CP_RB2_RPTR_ADDR 0xC19C
511#define CP_RB2_RPTR_ADDR_HI 0xC1A0
512#define CP_RB2_WPTR 0xC1A4
513
514#define CP_DEBUG 0xC1FC
515
347e7592
AD
516#define RLC_CNTL 0xC300
517# define RLC_ENABLE (1 << 0)
518#define RLC_RL_BASE 0xC304
519#define RLC_RL_SIZE 0xC308
520#define RLC_LB_CNTL 0xC30C
521#define RLC_SAVE_AND_RESTORE_BASE 0xC310
522#define RLC_LB_CNTR_MAX 0xC314
523#define RLC_LB_CNTR_INIT 0xC318
524
525#define RLC_CLEAR_STATE_RESTORE_BASE 0xC320
526
527#define RLC_UCODE_ADDR 0xC32C
528#define RLC_UCODE_DATA 0xC330
529
530#define RLC_MC_CNTL 0xC344
531#define RLC_UCODE_CNTL 0xC348
532
2ece2e8b
AD
533#define VGT_EVENT_INITIATOR 0x28a90
534# define SAMPLE_STREAMOUTSTATS1 (1 << 0)
535# define SAMPLE_STREAMOUTSTATS2 (2 << 0)
536# define SAMPLE_STREAMOUTSTATS3 (3 << 0)
537# define CACHE_FLUSH_TS (4 << 0)
538# define CACHE_FLUSH (6 << 0)
539# define CS_PARTIAL_FLUSH (7 << 0)
540# define VGT_STREAMOUT_RESET (10 << 0)
541# define END_OF_PIPE_INCR_DE (11 << 0)
542# define END_OF_PIPE_IB_END (12 << 0)
543# define RST_PIX_CNT (13 << 0)
544# define VS_PARTIAL_FLUSH (15 << 0)
545# define PS_PARTIAL_FLUSH (16 << 0)
546# define CACHE_FLUSH_AND_INV_TS_EVENT (20 << 0)
547# define ZPASS_DONE (21 << 0)
548# define CACHE_FLUSH_AND_INV_EVENT (22 << 0)
549# define PERFCOUNTER_START (23 << 0)
550# define PERFCOUNTER_STOP (24 << 0)
551# define PIPELINESTAT_START (25 << 0)
552# define PIPELINESTAT_STOP (26 << 0)
553# define PERFCOUNTER_SAMPLE (27 << 0)
554# define SAMPLE_PIPELINESTAT (30 << 0)
555# define SAMPLE_STREAMOUTSTATS (32 << 0)
556# define RESET_VTX_CNT (33 << 0)
557# define VGT_FLUSH (36 << 0)
558# define BOTTOM_OF_PIPE_TS (40 << 0)
559# define DB_CACHE_FLUSH_AND_INV (42 << 0)
560# define FLUSH_AND_INV_DB_DATA_TS (43 << 0)
561# define FLUSH_AND_INV_DB_META (44 << 0)
562# define FLUSH_AND_INV_CB_DATA_TS (45 << 0)
563# define FLUSH_AND_INV_CB_META (46 << 0)
564# define CS_DONE (47 << 0)
565# define PS_DONE (48 << 0)
566# define FLUSH_AND_INV_CB_PIXEL_DATA (49 << 0)
567# define THREAD_TRACE_START (51 << 0)
568# define THREAD_TRACE_STOP (52 << 0)
569# define THREAD_TRACE_FLUSH (54 << 0)
570# define THREAD_TRACE_FINISH (55 << 0)
571
d2800ee5
AD
572/*
573 * PM4
574 */
575#define PACKET_TYPE0 0
576#define PACKET_TYPE1 1
577#define PACKET_TYPE2 2
578#define PACKET_TYPE3 3
579
580#define CP_PACKET_GET_TYPE(h) (((h) >> 30) & 3)
581#define CP_PACKET_GET_COUNT(h) (((h) >> 16) & 0x3FFF)
582#define CP_PACKET0_GET_REG(h) (((h) & 0xFFFF) << 2)
583#define CP_PACKET3_GET_OPCODE(h) (((h) >> 8) & 0xFF)
584#define PACKET0(reg, n) ((PACKET_TYPE0 << 30) | \
585 (((reg) >> 2) & 0xFFFF) | \
586 ((n) & 0x3FFF) << 16)
587#define CP_PACKET2 0x80000000
588#define PACKET2_PAD_SHIFT 0
589#define PACKET2_PAD_MASK (0x3fffffff << 0)
590
591#define PACKET2(v) (CP_PACKET2 | REG_SET(PACKET2_PAD, (v)))
592
593#define PACKET3(op, n) ((PACKET_TYPE3 << 30) | \
594 (((op) & 0xFF) << 8) | \
595 ((n) & 0x3FFF) << 16)
596
48c0c902
AD
597#define PACKET3_COMPUTE(op, n) (PACKET3(op, n) | 1 << 1)
598
d2800ee5
AD
599/* Packet 3 types */
600#define PACKET3_NOP 0x10
601#define PACKET3_SET_BASE 0x11
602#define PACKET3_BASE_INDEX(x) ((x) << 0)
603#define GDS_PARTITION_BASE 2
604#define CE_PARTITION_BASE 3
605#define PACKET3_CLEAR_STATE 0x12
606#define PACKET3_INDEX_BUFFER_SIZE 0x13
607#define PACKET3_DISPATCH_DIRECT 0x15
608#define PACKET3_DISPATCH_INDIRECT 0x16
609#define PACKET3_ALLOC_GDS 0x1B
610#define PACKET3_WRITE_GDS_RAM 0x1C
611#define PACKET3_ATOMIC_GDS 0x1D
612#define PACKET3_ATOMIC 0x1E
613#define PACKET3_OCCLUSION_QUERY 0x1F
614#define PACKET3_SET_PREDICATION 0x20
615#define PACKET3_REG_RMW 0x21
616#define PACKET3_COND_EXEC 0x22
617#define PACKET3_PRED_EXEC 0x23
618#define PACKET3_DRAW_INDIRECT 0x24
619#define PACKET3_DRAW_INDEX_INDIRECT 0x25
620#define PACKET3_INDEX_BASE 0x26
621#define PACKET3_DRAW_INDEX_2 0x27
622#define PACKET3_CONTEXT_CONTROL 0x28
623#define PACKET3_INDEX_TYPE 0x2A
624#define PACKET3_DRAW_INDIRECT_MULTI 0x2C
625#define PACKET3_DRAW_INDEX_AUTO 0x2D
626#define PACKET3_DRAW_INDEX_IMMD 0x2E
627#define PACKET3_NUM_INSTANCES 0x2F
628#define PACKET3_DRAW_INDEX_MULTI_AUTO 0x30
629#define PACKET3_INDIRECT_BUFFER_CONST 0x31
630#define PACKET3_INDIRECT_BUFFER 0x32
631#define PACKET3_STRMOUT_BUFFER_UPDATE 0x34
632#define PACKET3_DRAW_INDEX_OFFSET_2 0x35
633#define PACKET3_DRAW_INDEX_MULTI_ELEMENT 0x36
634#define PACKET3_WRITE_DATA 0x37
635#define PACKET3_DRAW_INDEX_INDIRECT_MULTI 0x38
636#define PACKET3_MEM_SEMAPHORE 0x39
637#define PACKET3_MPEG_INDEX 0x3A
638#define PACKET3_COPY_DW 0x3B
639#define PACKET3_WAIT_REG_MEM 0x3C
640#define PACKET3_MEM_WRITE 0x3D
641#define PACKET3_COPY_DATA 0x40
642#define PACKET3_PFP_SYNC_ME 0x42
643#define PACKET3_SURFACE_SYNC 0x43
644# define PACKET3_DEST_BASE_0_ENA (1 << 0)
645# define PACKET3_DEST_BASE_1_ENA (1 << 1)
646# define PACKET3_CB0_DEST_BASE_ENA (1 << 6)
647# define PACKET3_CB1_DEST_BASE_ENA (1 << 7)
648# define PACKET3_CB2_DEST_BASE_ENA (1 << 8)
649# define PACKET3_CB3_DEST_BASE_ENA (1 << 9)
650# define PACKET3_CB4_DEST_BASE_ENA (1 << 10)
651# define PACKET3_CB5_DEST_BASE_ENA (1 << 11)
652# define PACKET3_CB6_DEST_BASE_ENA (1 << 12)
653# define PACKET3_CB7_DEST_BASE_ENA (1 << 13)
654# define PACKET3_DB_DEST_BASE_ENA (1 << 14)
655# define PACKET3_DEST_BASE_2_ENA (1 << 19)
656# define PACKET3_DEST_BASE_3_ENA (1 << 21)
657# define PACKET3_TCL1_ACTION_ENA (1 << 22)
658# define PACKET3_TC_ACTION_ENA (1 << 23)
659# define PACKET3_CB_ACTION_ENA (1 << 25)
660# define PACKET3_DB_ACTION_ENA (1 << 26)
661# define PACKET3_SH_KCACHE_ACTION_ENA (1 << 27)
662# define PACKET3_SH_ICACHE_ACTION_ENA (1 << 29)
663#define PACKET3_ME_INITIALIZE 0x44
664#define PACKET3_ME_INITIALIZE_DEVICE_ID(x) ((x) << 16)
665#define PACKET3_COND_WRITE 0x45
666#define PACKET3_EVENT_WRITE 0x46
2ece2e8b
AD
667#define EVENT_TYPE(x) ((x) << 0)
668#define EVENT_INDEX(x) ((x) << 8)
669 /* 0 - any non-TS event
670 * 1 - ZPASS_DONE
671 * 2 - SAMPLE_PIPELINESTAT
672 * 3 - SAMPLE_STREAMOUTSTAT*
673 * 4 - *S_PARTIAL_FLUSH
674 * 5 - EOP events
675 * 6 - EOS events
676 * 7 - CACHE_FLUSH, CACHE_FLUSH_AND_INV_EVENT
677 */
678#define INV_L2 (1 << 20)
679 /* INV TC L2 cache when EVENT_INDEX = 7 */
d2800ee5 680#define PACKET3_EVENT_WRITE_EOP 0x47
2ece2e8b
AD
681#define DATA_SEL(x) ((x) << 29)
682 /* 0 - discard
683 * 1 - send low 32bit data
684 * 2 - send 64bit data
685 * 3 - send 64bit counter value
686 */
687#define INT_SEL(x) ((x) << 24)
688 /* 0 - none
689 * 1 - interrupt only (DATA_SEL = 0)
690 * 2 - interrupt when data write is confirmed
691 */
d2800ee5
AD
692#define PACKET3_EVENT_WRITE_EOS 0x48
693#define PACKET3_PREAMBLE_CNTL 0x4A
694# define PACKET3_PREAMBLE_BEGIN_CLEAR_STATE (2 << 28)
695# define PACKET3_PREAMBLE_END_CLEAR_STATE (3 << 28)
696#define PACKET3_ONE_REG_WRITE 0x57
697#define PACKET3_LOAD_CONFIG_REG 0x5F
698#define PACKET3_LOAD_CONTEXT_REG 0x60
699#define PACKET3_LOAD_SH_REG 0x61
700#define PACKET3_SET_CONFIG_REG 0x68
701#define PACKET3_SET_CONFIG_REG_START 0x00008000
702#define PACKET3_SET_CONFIG_REG_END 0x0000b000
703#define PACKET3_SET_CONTEXT_REG 0x69
704#define PACKET3_SET_CONTEXT_REG_START 0x00028000
705#define PACKET3_SET_CONTEXT_REG_END 0x00029000
706#define PACKET3_SET_CONTEXT_REG_INDIRECT 0x73
707#define PACKET3_SET_RESOURCE_INDIRECT 0x74
708#define PACKET3_SET_SH_REG 0x76
709#define PACKET3_SET_SH_REG_START 0x0000b000
710#define PACKET3_SET_SH_REG_END 0x0000c000
711#define PACKET3_SET_SH_REG_OFFSET 0x77
712#define PACKET3_ME_WRITE 0x7A
713#define PACKET3_SCRATCH_RAM_WRITE 0x7D
714#define PACKET3_SCRATCH_RAM_READ 0x7E
715#define PACKET3_CE_WRITE 0x7F
716#define PACKET3_LOAD_CONST_RAM 0x80
717#define PACKET3_WRITE_CONST_RAM 0x81
718#define PACKET3_WRITE_CONST_RAM_OFFSET 0x82
719#define PACKET3_DUMP_CONST_RAM 0x83
720#define PACKET3_INCREMENT_CE_COUNTER 0x84
721#define PACKET3_INCREMENT_DE_COUNTER 0x85
722#define PACKET3_WAIT_ON_CE_COUNTER 0x86
723#define PACKET3_WAIT_ON_DE_COUNTER 0x87
724#define PACKET3_WAIT_ON_DE_COUNTER_DIFF 0x88
725#define PACKET3_SET_CE_DE_COUNTERS 0x89
726#define PACKET3_WAIT_ON_AVAIL_BUFFER 0x8A
0a96d72b 727
43b3cd99 728#endif