]> git.proxmox.com Git - mirror_ubuntu-artful-kernel.git/blame - drivers/gpu/drm/radeon/sid.h
drm/radeon: add fault decode function for cayman/TN (v2)
[mirror_ubuntu-artful-kernel.git] / drivers / gpu / drm / radeon / sid.h
CommitLineData
43b3cd99
AD
1/*
2 * Copyright 2011 Advanced Micro Devices, Inc.
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice shall be included in
12 * all copies or substantial portions of the Software.
13 *
14 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
17 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
18 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20 * OTHER DEALINGS IN THE SOFTWARE.
21 *
22 * Authors: Alex Deucher
23 */
24#ifndef SI_H
25#define SI_H
26
1a8ca750
AD
27#define TAHITI_RB_BITMAP_WIDTH_PER_SH 2
28
29#define TAHITI_GB_ADDR_CONFIG_GOLDEN 0x12011003
30#define VERDE_GB_ADDR_CONFIG_GOLDEN 0x12010002
8b02859d 31#define HAINAN_GB_ADDR_CONFIG_GOLDEN 0x02010001
1a8ca750 32
9ed36f75
AD
33#define SI_MAX_SH_GPRS 256
34#define SI_MAX_TEMP_GPRS 16
35#define SI_MAX_SH_THREADS 256
36#define SI_MAX_SH_STACK_ENTRIES 4096
37#define SI_MAX_FRC_EOV_CNT 16384
38#define SI_MAX_BACKENDS 8
39#define SI_MAX_BACKENDS_MASK 0xFF
40#define SI_MAX_BACKENDS_PER_SE_MASK 0x0F
41#define SI_MAX_SIMDS 12
42#define SI_MAX_SIMDS_MASK 0x0FFF
43#define SI_MAX_SIMDS_PER_SE_MASK 0x00FF
44#define SI_MAX_PIPES 8
45#define SI_MAX_PIPES_MASK 0xFF
46#define SI_MAX_PIPES_PER_SIMD_MASK 0x3F
47#define SI_MAX_LDS_NUM 0xFFFF
48#define SI_MAX_TCC 16
49#define SI_MAX_TCC_MASK 0xFFFF
50
a9e61410
AD
51/* SMC IND accessor regs */
52#define SMC_IND_INDEX_0 0x200
53#define SMC_IND_DATA_0 0x204
54
55#define SMC_IND_ACCESS_CNTL 0x228
56# define AUTO_INCREMENT_IND_0 (1 << 0)
57#define SMC_MESSAGE_0 0x22c
58#define SMC_RESP_0 0x230
59
f8f84ac5
AD
60/* CG IND registers are accessed via SMC indirect space + SMC_CG_IND_START */
61#define SMC_CG_IND_START 0xc0030000
a9e61410 62#define SMC_CG_IND_END 0xc0040000
f8f84ac5
AD
63
64#define CG_CGTT_LOCAL_0 0x400
65#define CG_CGTT_LOCAL_1 0x401
66
a9e61410
AD
67/* SMC IND registers */
68#define SMC_SYSCON_RESET_CNTL 0x80000000
69# define RST_REG (1 << 0)
70#define SMC_SYSCON_CLOCK_CNTL_0 0x80000004
71# define CK_DISABLE (1 << 0)
72# define CKEN (1 << 24)
73
74#define VGA_HDP_CONTROL 0x328
75#define VGA_MEMORY_DISABLE (1 << 4)
76
77#define DCCG_DISP_SLOW_SELECT_REG 0x4fc
78#define DCCG_DISP1_SLOW_SELECT(x) ((x) << 0)
79#define DCCG_DISP1_SLOW_SELECT_MASK (7 << 0)
80#define DCCG_DISP1_SLOW_SELECT_SHIFT 0
81#define DCCG_DISP2_SLOW_SELECT(x) ((x) << 4)
82#define DCCG_DISP2_SLOW_SELECT_MASK (7 << 4)
83#define DCCG_DISP2_SLOW_SELECT_SHIFT 4
84
85#define CG_SPLL_FUNC_CNTL 0x600
86#define SPLL_RESET (1 << 0)
87#define SPLL_SLEEP (1 << 1)
88#define SPLL_BYPASS_EN (1 << 3)
89#define SPLL_REF_DIV(x) ((x) << 4)
90#define SPLL_REF_DIV_MASK (0x3f << 4)
91#define SPLL_PDIV_A(x) ((x) << 20)
92#define SPLL_PDIV_A_MASK (0x7f << 20)
93#define SPLL_PDIV_A_SHIFT 20
94#define CG_SPLL_FUNC_CNTL_2 0x604
95#define SCLK_MUX_SEL(x) ((x) << 0)
96#define SCLK_MUX_SEL_MASK (0x1ff << 0)
97#define CG_SPLL_FUNC_CNTL_3 0x608
98#define SPLL_FB_DIV(x) ((x) << 0)
99#define SPLL_FB_DIV_MASK (0x3ffffff << 0)
100#define SPLL_FB_DIV_SHIFT 0
101#define SPLL_DITHEN (1 << 28)
102#define CG_SPLL_FUNC_CNTL_4 0x60c
103
104#define SPLL_CNTL_MODE 0x618
105# define SPLL_REFCLK_SEL(x) ((x) << 8)
106# define SPLL_REFCLK_SEL_MASK 0xFF00
107
108#define CG_SPLL_SPREAD_SPECTRUM 0x620
109#define SSEN (1 << 0)
110#define CLK_S(x) ((x) << 4)
111#define CLK_S_MASK (0xfff << 4)
112#define CLK_S_SHIFT 4
113#define CG_SPLL_SPREAD_SPECTRUM_2 0x624
114#define CLK_V(x) ((x) << 0)
115#define CLK_V_MASK (0x3ffffff << 0)
116#define CLK_V_SHIFT 0
117
118#define CG_SPLL_AUTOSCALE_CNTL 0x62c
119# define AUTOSCALE_ON_SS_CLEAR (1 << 9)
120
2539eb02
CK
121/* discrete uvd clocks */
122#define CG_UPLL_FUNC_CNTL 0x634
123# define UPLL_RESET_MASK 0x00000001
124# define UPLL_SLEEP_MASK 0x00000002
125# define UPLL_BYPASS_EN_MASK 0x00000004
126# define UPLL_CTLREQ_MASK 0x00000008
127# define UPLL_VCO_MODE_MASK 0x00000600
092fbc4c 128# define UPLL_REF_DIV_MASK 0x003F0000
2539eb02
CK
129# define UPLL_CTLACK_MASK 0x40000000
130# define UPLL_CTLACK2_MASK 0x80000000
131#define CG_UPLL_FUNC_CNTL_2 0x638
132# define UPLL_PDIV_A(x) ((x) << 0)
133# define UPLL_PDIV_A_MASK 0x0000007F
134# define UPLL_PDIV_B(x) ((x) << 8)
135# define UPLL_PDIV_B_MASK 0x00007F00
136# define VCLK_SRC_SEL(x) ((x) << 20)
137# define VCLK_SRC_SEL_MASK 0x01F00000
138# define DCLK_SRC_SEL(x) ((x) << 25)
139# define DCLK_SRC_SEL_MASK 0x3E000000
140#define CG_UPLL_FUNC_CNTL_3 0x63C
141# define UPLL_FB_DIV(x) ((x) << 0)
142# define UPLL_FB_DIV_MASK 0x01FFFFFF
143#define CG_UPLL_FUNC_CNTL_4 0x644
144# define UPLL_SPARE_ISPARE9 0x00020000
145#define CG_UPLL_FUNC_CNTL_5 0x648
146# define RESET_ANTI_MUX_MASK 0x00000200
147#define CG_UPLL_SPREAD_SPECTRUM 0x650
148# define SSEN_MASK 0x00000001
149
e0bcf165
AD
150#define MPLL_BYPASSCLK_SEL 0x65c
151# define MPLL_CLKOUT_SEL(x) ((x) << 8)
152# define MPLL_CLKOUT_SEL_MASK 0xFF00
153
454d2e2a
AD
154#define CG_CLKPIN_CNTL 0x660
155# define XTALIN_DIVIDE (1 << 1)
e0bcf165 156# define BCLK_AS_XCLK (1 << 2)
454d2e2a 157#define CG_CLKPIN_CNTL_2 0x664
e0bcf165 158# define FORCE_BIF_REFCLK_EN (1 << 3)
454d2e2a
AD
159# define MUX_TCLK_TO_XCLK (1 << 8)
160
e0bcf165
AD
161#define THM_CLK_CNTL 0x66c
162# define CMON_CLK_SEL(x) ((x) << 0)
163# define CMON_CLK_SEL_MASK 0xFF
164# define TMON_CLK_SEL(x) ((x) << 8)
165# define TMON_CLK_SEL_MASK 0xFF00
166#define MISC_CLK_CNTL 0x670
167# define DEEP_SLEEP_CLK_SEL(x) ((x) << 0)
168# define DEEP_SLEEP_CLK_SEL_MASK 0xFF
169# define ZCLK_SEL(x) ((x) << 8)
170# define ZCLK_SEL_MASK 0xFF00
171
a9e61410
AD
172#define CG_THERMAL_CTRL 0x700
173#define DPM_EVENT_SRC(x) ((x) << 0)
174#define DPM_EVENT_SRC_MASK (7 << 0)
175#define DIG_THERM_DPM(x) ((x) << 14)
176#define DIG_THERM_DPM_MASK 0x003FC000
177#define DIG_THERM_DPM_SHIFT 14
178
179#define CG_THERMAL_INT 0x708
180#define DIG_THERM_INTH(x) ((x) << 8)
181#define DIG_THERM_INTH_MASK 0x0000FF00
182#define DIG_THERM_INTH_SHIFT 8
183#define DIG_THERM_INTL(x) ((x) << 16)
184#define DIG_THERM_INTL_MASK 0x00FF0000
185#define DIG_THERM_INTL_SHIFT 16
186#define THERM_INT_MASK_HIGH (1 << 24)
187#define THERM_INT_MASK_LOW (1 << 25)
188
189#define CG_MULT_THERMAL_STATUS 0x714
190#define ASIC_MAX_TEMP(x) ((x) << 0)
191#define ASIC_MAX_TEMP_MASK 0x000001ff
192#define ASIC_MAX_TEMP_SHIFT 0
193#define CTF_TEMP(x) ((x) << 9)
194#define CTF_TEMP_MASK 0x0003fe00
195#define CTF_TEMP_SHIFT 9
196
197#define GENERAL_PWRMGT 0x780
198# define GLOBAL_PWRMGT_EN (1 << 0)
199# define STATIC_PM_EN (1 << 1)
200# define THERMAL_PROTECTION_DIS (1 << 2)
201# define THERMAL_PROTECTION_TYPE (1 << 3)
202# define SW_SMIO_INDEX(x) ((x) << 6)
203# define SW_SMIO_INDEX_MASK (1 << 6)
204# define SW_SMIO_INDEX_SHIFT 6
205# define VOLT_PWRMGT_EN (1 << 10)
206# define DYN_SPREAD_SPECTRUM_EN (1 << 23)
207#define CG_TPC 0x784
208#define SCLK_PWRMGT_CNTL 0x788
209# define SCLK_PWRMGT_OFF (1 << 0)
210# define SCLK_LOW_D1 (1 << 1)
211# define FIR_RESET (1 << 4)
212# define FIR_FORCE_TREND_SEL (1 << 5)
213# define FIR_TREND_MODE (1 << 6)
214# define DYN_GFX_CLK_OFF_EN (1 << 7)
215# define GFX_CLK_FORCE_ON (1 << 8)
216# define GFX_CLK_REQUEST_OFF (1 << 9)
217# define GFX_CLK_FORCE_OFF (1 << 10)
218# define GFX_CLK_OFF_ACPI_D1 (1 << 11)
219# define GFX_CLK_OFF_ACPI_D2 (1 << 12)
220# define GFX_CLK_OFF_ACPI_D3 (1 << 13)
221# define DYN_LIGHT_SLEEP_EN (1 << 14)
222
7982128c
AD
223#define TARGET_AND_CURRENT_PROFILE_INDEX 0x798
224# define CURRENT_STATE_INDEX_MASK (0xf << 4)
225# define CURRENT_STATE_INDEX_SHIFT 4
226
a9e61410
AD
227#define CG_FTV 0x7bc
228
229#define CG_FFCT_0 0x7c0
230# define UTC_0(x) ((x) << 0)
231# define UTC_0_MASK (0x3ff << 0)
232# define DTC_0(x) ((x) << 10)
233# define DTC_0_MASK (0x3ff << 10)
234
235#define CG_BSP 0x7fc
236# define BSP(x) ((x) << 0)
237# define BSP_MASK (0xffff << 0)
238# define BSU(x) ((x) << 16)
239# define BSU_MASK (0xf << 16)
240#define CG_AT 0x800
241# define CG_R(x) ((x) << 0)
242# define CG_R_MASK (0xffff << 0)
243# define CG_L(x) ((x) << 16)
244# define CG_L_MASK (0xffff << 16)
245
246#define CG_GIT 0x804
247# define CG_GICST(x) ((x) << 0)
248# define CG_GICST_MASK (0xffff << 0)
249# define CG_GIPOT(x) ((x) << 16)
250# define CG_GIPOT_MASK (0xffff << 16)
251
252#define CG_SSP 0x80c
253# define SST(x) ((x) << 0)
254# define SST_MASK (0xffff << 0)
255# define SSTU(x) ((x) << 16)
256# define SSTU_MASK (0xf << 16)
257
258#define CG_DISPLAY_GAP_CNTL 0x828
259# define DISP1_GAP(x) ((x) << 0)
260# define DISP1_GAP_MASK (3 << 0)
261# define DISP2_GAP(x) ((x) << 2)
262# define DISP2_GAP_MASK (3 << 2)
263# define VBI_TIMER_COUNT(x) ((x) << 4)
264# define VBI_TIMER_COUNT_MASK (0x3fff << 4)
265# define VBI_TIMER_UNIT(x) ((x) << 20)
266# define VBI_TIMER_UNIT_MASK (7 << 20)
267# define DISP1_GAP_MCHG(x) ((x) << 24)
268# define DISP1_GAP_MCHG_MASK (3 << 24)
269# define DISP2_GAP_MCHG(x) ((x) << 26)
270# define DISP2_GAP_MCHG_MASK (3 << 26)
271
272#define CG_ULV_CONTROL 0x878
273#define CG_ULV_PARAMETER 0x87c
274
275#define SMC_SCRATCH0 0x884
276
277#define CG_CAC_CTRL 0x8b8
278# define CAC_WINDOW(x) ((x) << 0)
279# define CAC_WINDOW_MASK 0x00ffffff
280
0a96d72b
AD
281#define DMIF_ADDR_CONFIG 0xBD4
282
7c1c7c18
AD
283#define DMIF_ADDR_CALC 0xC00
284
c476dde2 285#define SRBM_STATUS 0xE50
014bb209
AD
286#define GRBM_RQ_PENDING (1 << 5)
287#define VMC_BUSY (1 << 8)
288#define MCB_BUSY (1 << 9)
289#define MCB_NON_DISPLAY_BUSY (1 << 10)
290#define MCC_BUSY (1 << 11)
291#define MCD_BUSY (1 << 12)
292#define SEM_BUSY (1 << 14)
293#define IH_BUSY (1 << 17)
c476dde2 294
64c56e8c
JG
295#define SRBM_SOFT_RESET 0x0E60
296#define SOFT_RESET_BIF (1 << 1)
297#define SOFT_RESET_DC (1 << 5)
298#define SOFT_RESET_DMA1 (1 << 6)
299#define SOFT_RESET_GRBM (1 << 8)
300#define SOFT_RESET_HDP (1 << 9)
301#define SOFT_RESET_IH (1 << 10)
302#define SOFT_RESET_MC (1 << 11)
303#define SOFT_RESET_ROM (1 << 14)
304#define SOFT_RESET_SEM (1 << 15)
305#define SOFT_RESET_VMC (1 << 17)
306#define SOFT_RESET_DMA (1 << 20)
307#define SOFT_RESET_TST (1 << 21)
308#define SOFT_RESET_REGBB (1 << 22)
309#define SOFT_RESET_ORB (1 << 23)
310
0a96d72b
AD
311#define CC_SYS_RB_BACKEND_DISABLE 0xe80
312#define GC_USER_SYS_RB_BACKEND_DISABLE 0xe84
313
014bb209
AD
314#define SRBM_STATUS2 0x0EC4
315#define DMA_BUSY (1 << 5)
316#define DMA1_BUSY (1 << 6)
317
d2800ee5
AD
318#define VM_L2_CNTL 0x1400
319#define ENABLE_L2_CACHE (1 << 0)
320#define ENABLE_L2_FRAGMENT_PROCESSING (1 << 1)
321#define L2_CACHE_PTE_ENDIAN_SWAP_MODE(x) ((x) << 2)
322#define L2_CACHE_PDE_ENDIAN_SWAP_MODE(x) ((x) << 4)
323#define ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE (1 << 9)
324#define ENABLE_L2_PDE0_CACHE_LRU_UPDATE_BY_WRITE (1 << 10)
325#define EFFECTIVE_L2_QUEUE_SIZE(x) (((x) & 7) << 15)
326#define CONTEXT1_IDENTITY_ACCESS_MODE(x) (((x) & 3) << 19)
327#define VM_L2_CNTL2 0x1404
328#define INVALIDATE_ALL_L1_TLBS (1 << 0)
329#define INVALIDATE_L2_CACHE (1 << 1)
330#define INVALIDATE_CACHE_MODE(x) ((x) << 26)
331#define INVALIDATE_PTE_AND_PDE_CACHES 0
332#define INVALIDATE_ONLY_PTE_CACHES 1
333#define INVALIDATE_ONLY_PDE_CACHES 2
334#define VM_L2_CNTL3 0x1408
335#define BANK_SELECT(x) ((x) << 0)
336#define L2_CACHE_UPDATE_MODE(x) ((x) << 6)
337#define L2_CACHE_BIGK_FRAGMENT_SIZE(x) ((x) << 15)
338#define L2_CACHE_BIGK_ASSOCIATIVITY (1 << 20)
339#define VM_L2_STATUS 0x140C
340#define L2_BUSY (1 << 0)
341#define VM_CONTEXT0_CNTL 0x1410
342#define ENABLE_CONTEXT (1 << 0)
343#define PAGE_TABLE_DEPTH(x) (((x) & 3) << 1)
ae133a11 344#define RANGE_PROTECTION_FAULT_ENABLE_INTERRUPT (1 << 3)
d2800ee5 345#define RANGE_PROTECTION_FAULT_ENABLE_DEFAULT (1 << 4)
ae133a11
CK
346#define DUMMY_PAGE_PROTECTION_FAULT_ENABLE_INTERRUPT (1 << 6)
347#define DUMMY_PAGE_PROTECTION_FAULT_ENABLE_DEFAULT (1 << 7)
348#define PDE0_PROTECTION_FAULT_ENABLE_INTERRUPT (1 << 9)
349#define PDE0_PROTECTION_FAULT_ENABLE_DEFAULT (1 << 10)
350#define VALID_PROTECTION_FAULT_ENABLE_INTERRUPT (1 << 12)
351#define VALID_PROTECTION_FAULT_ENABLE_DEFAULT (1 << 13)
352#define READ_PROTECTION_FAULT_ENABLE_INTERRUPT (1 << 15)
353#define READ_PROTECTION_FAULT_ENABLE_DEFAULT (1 << 16)
354#define WRITE_PROTECTION_FAULT_ENABLE_INTERRUPT (1 << 18)
355#define WRITE_PROTECTION_FAULT_ENABLE_DEFAULT (1 << 19)
d2800ee5
AD
356#define VM_CONTEXT1_CNTL 0x1414
357#define VM_CONTEXT0_CNTL2 0x1430
358#define VM_CONTEXT1_CNTL2 0x1434
359#define VM_CONTEXT8_PAGE_TABLE_BASE_ADDR 0x1438
360#define VM_CONTEXT9_PAGE_TABLE_BASE_ADDR 0x143c
361#define VM_CONTEXT10_PAGE_TABLE_BASE_ADDR 0x1440
362#define VM_CONTEXT11_PAGE_TABLE_BASE_ADDR 0x1444
363#define VM_CONTEXT12_PAGE_TABLE_BASE_ADDR 0x1448
364#define VM_CONTEXT13_PAGE_TABLE_BASE_ADDR 0x144c
365#define VM_CONTEXT14_PAGE_TABLE_BASE_ADDR 0x1450
366#define VM_CONTEXT15_PAGE_TABLE_BASE_ADDR 0x1454
367
ae133a11
CK
368#define VM_CONTEXT1_PROTECTION_FAULT_ADDR 0x14FC
369#define VM_CONTEXT1_PROTECTION_FAULT_STATUS 0x14DC
370
d2800ee5
AD
371#define VM_INVALIDATE_REQUEST 0x1478
372#define VM_INVALIDATE_RESPONSE 0x147c
373
374#define VM_CONTEXT0_PROTECTION_FAULT_DEFAULT_ADDR 0x1518
375#define VM_CONTEXT1_PROTECTION_FAULT_DEFAULT_ADDR 0x151c
376
377#define VM_CONTEXT0_PAGE_TABLE_BASE_ADDR 0x153c
378#define VM_CONTEXT1_PAGE_TABLE_BASE_ADDR 0x1540
379#define VM_CONTEXT2_PAGE_TABLE_BASE_ADDR 0x1544
380#define VM_CONTEXT3_PAGE_TABLE_BASE_ADDR 0x1548
381#define VM_CONTEXT4_PAGE_TABLE_BASE_ADDR 0x154c
382#define VM_CONTEXT5_PAGE_TABLE_BASE_ADDR 0x1550
383#define VM_CONTEXT6_PAGE_TABLE_BASE_ADDR 0x1554
384#define VM_CONTEXT7_PAGE_TABLE_BASE_ADDR 0x1558
385#define VM_CONTEXT0_PAGE_TABLE_START_ADDR 0x155c
386#define VM_CONTEXT1_PAGE_TABLE_START_ADDR 0x1560
387
388#define VM_CONTEXT0_PAGE_TABLE_END_ADDR 0x157C
389#define VM_CONTEXT1_PAGE_TABLE_END_ADDR 0x1580
390
f8f84ac5
AD
391#define VM_L2_CG 0x15c0
392#define MC_CG_ENABLE (1 << 18)
393#define MC_LS_ENABLE (1 << 19)
394
43b3cd99
AD
395#define MC_SHARED_CHMAP 0x2004
396#define NOOFCHAN_SHIFT 12
397#define NOOFCHAN_MASK 0x0000f000
0a96d72b
AD
398#define MC_SHARED_CHREMAP 0x2008
399
d2800ee5
AD
400#define MC_VM_FB_LOCATION 0x2024
401#define MC_VM_AGP_TOP 0x2028
402#define MC_VM_AGP_BOT 0x202C
403#define MC_VM_AGP_BASE 0x2030
404#define MC_VM_SYSTEM_APERTURE_LOW_ADDR 0x2034
405#define MC_VM_SYSTEM_APERTURE_HIGH_ADDR 0x2038
406#define MC_VM_SYSTEM_APERTURE_DEFAULT_ADDR 0x203C
407
408#define MC_VM_MX_L1_TLB_CNTL 0x2064
409#define ENABLE_L1_TLB (1 << 0)
410#define ENABLE_L1_FRAGMENT_PROCESSING (1 << 1)
411#define SYSTEM_ACCESS_MODE_PA_ONLY (0 << 3)
412#define SYSTEM_ACCESS_MODE_USE_SYS_MAP (1 << 3)
413#define SYSTEM_ACCESS_MODE_IN_SYS (2 << 3)
414#define SYSTEM_ACCESS_MODE_NOT_IN_SYS (3 << 3)
415#define SYSTEM_APERTURE_UNMAPPED_ACCESS_PASS_THRU (0 << 5)
416#define ENABLE_ADVANCED_DRIVER_MODEL (1 << 6)
417
8b074dd6
AD
418#define MC_SHARED_BLACKOUT_CNTL 0x20ac
419
f8f84ac5
AD
420#define MC_HUB_MISC_HUB_CG 0x20b8
421#define MC_HUB_MISC_VM_CG 0x20bc
422
423#define MC_HUB_MISC_SIP_CG 0x20c0
424
425#define MC_XPB_CLK_GAT 0x2478
426
427#define MC_CITF_MISC_RD_CG 0x2648
428#define MC_CITF_MISC_WR_CG 0x264c
429#define MC_CITF_MISC_VM_CG 0x2650
430
0a96d72b
AD
431#define MC_ARB_RAMCFG 0x2760
432#define NOOFBANK_SHIFT 0
433#define NOOFBANK_MASK 0x00000003
434#define NOOFRANK_SHIFT 2
435#define NOOFRANK_MASK 0x00000004
436#define NOOFROWS_SHIFT 3
437#define NOOFROWS_MASK 0x00000038
438#define NOOFCOLS_SHIFT 6
439#define NOOFCOLS_MASK 0x000000C0
440#define CHANSIZE_SHIFT 8
441#define CHANSIZE_MASK 0x00000100
d2800ee5 442#define CHANSIZE_OVERRIDE (1 << 11)
0a96d72b
AD
443#define NOOFGROUPS_SHIFT 12
444#define NOOFGROUPS_MASK 0x00001000
445
a9e61410
AD
446#define MC_ARB_DRAM_TIMING 0x2774
447#define MC_ARB_DRAM_TIMING2 0x2778
448
449#define MC_ARB_BURST_TIME 0x2808
450#define STATE0(x) ((x) << 0)
451#define STATE0_MASK (0x1f << 0)
452#define STATE0_SHIFT 0
453#define STATE1(x) ((x) << 5)
454#define STATE1_MASK (0x1f << 5)
455#define STATE1_SHIFT 5
456#define STATE2(x) ((x) << 10)
457#define STATE2_MASK (0x1f << 10)
458#define STATE2_SHIFT 10
459#define STATE3(x) ((x) << 15)
460#define STATE3_MASK (0x1f << 15)
461#define STATE3_SHIFT 15
462
8b074dd6
AD
463#define MC_SEQ_TRAIN_WAKEUP_CNTL 0x2808
464#define TRAIN_DONE_D0 (1 << 30)
465#define TRAIN_DONE_D1 (1 << 31)
466
467#define MC_SEQ_SUP_CNTL 0x28c8
468#define RUN_MASK (1 << 0)
469#define MC_SEQ_SUP_PGM 0x28cc
a9e61410 470#define MC_PMG_AUTO_CMD 0x28d0
8b074dd6
AD
471
472#define MC_IO_PAD_CNTL_D0 0x29d0
473#define MEM_FALL_OUT_CMD (1 << 8)
474
a9e61410
AD
475#define MC_SEQ_RAS_TIMING 0x28a0
476#define MC_SEQ_CAS_TIMING 0x28a4
477#define MC_SEQ_MISC_TIMING 0x28a8
478#define MC_SEQ_MISC_TIMING2 0x28ac
479#define MC_SEQ_PMG_TIMING 0x28b0
480#define MC_SEQ_RD_CTL_D0 0x28b4
481#define MC_SEQ_RD_CTL_D1 0x28b8
482#define MC_SEQ_WR_CTL_D0 0x28bc
483#define MC_SEQ_WR_CTL_D1 0x28c0
484
d719cef3 485#define MC_SEQ_MISC0 0x2a00
a9e61410
AD
486#define MC_SEQ_MISC0_VEN_ID_SHIFT 8
487#define MC_SEQ_MISC0_VEN_ID_MASK 0x00000f00
488#define MC_SEQ_MISC0_VEN_ID_VALUE 3
489#define MC_SEQ_MISC0_REV_ID_SHIFT 12
490#define MC_SEQ_MISC0_REV_ID_MASK 0x0000f000
491#define MC_SEQ_MISC0_REV_ID_VALUE 1
492#define MC_SEQ_MISC0_GDDR5_SHIFT 28
493#define MC_SEQ_MISC0_GDDR5_MASK 0xf0000000
494#define MC_SEQ_MISC0_GDDR5_VALUE 5
495#define MC_SEQ_MISC1 0x2a04
496#define MC_SEQ_RESERVE_M 0x2a08
497#define MC_PMG_CMD_EMRS 0x2a0c
d719cef3 498
8b074dd6
AD
499#define MC_SEQ_IO_DEBUG_INDEX 0x2a44
500#define MC_SEQ_IO_DEBUG_DATA 0x2a48
501
a9e61410
AD
502#define MC_SEQ_MISC5 0x2a54
503#define MC_SEQ_MISC6 0x2a58
504
505#define MC_SEQ_MISC7 0x2a64
506
507#define MC_SEQ_RAS_TIMING_LP 0x2a6c
508#define MC_SEQ_CAS_TIMING_LP 0x2a70
509#define MC_SEQ_MISC_TIMING_LP 0x2a74
510#define MC_SEQ_MISC_TIMING2_LP 0x2a78
511#define MC_SEQ_WR_CTL_D0_LP 0x2a7c
512#define MC_SEQ_WR_CTL_D1_LP 0x2a80
513#define MC_SEQ_PMG_CMD_EMRS_LP 0x2a84
514#define MC_SEQ_PMG_CMD_MRS_LP 0x2a88
515
516#define MC_PMG_CMD_MRS 0x2aac
517
518#define MC_SEQ_RD_CTL_D0_LP 0x2b1c
519#define MC_SEQ_RD_CTL_D1_LP 0x2b20
520
521#define MC_PMG_CMD_MRS1 0x2b44
522#define MC_SEQ_PMG_CMD_MRS1_LP 0x2b48
523#define MC_SEQ_PMG_TIMING_LP 0x2b4c
524
525#define MC_SEQ_WR_CTL_2 0x2b54
526#define MC_SEQ_WR_CTL_2_LP 0x2b58
527#define MC_PMG_CMD_MRS2 0x2b5c
528#define MC_SEQ_PMG_CMD_MRS2_LP 0x2b60
529
530#define MCLK_PWRMGT_CNTL 0x2ba0
531# define DLL_SPEED(x) ((x) << 0)
532# define DLL_SPEED_MASK (0x1f << 0)
533# define DLL_READY (1 << 6)
534# define MC_INT_CNTL (1 << 7)
535# define MRDCK0_PDNB (1 << 8)
536# define MRDCK1_PDNB (1 << 9)
537# define MRDCK0_RESET (1 << 16)
538# define MRDCK1_RESET (1 << 17)
539# define DLL_READY_READ (1 << 24)
540#define DLL_CNTL 0x2ba4
541# define MRDCK0_BYPASS (1 << 24)
542# define MRDCK1_BYPASS (1 << 25)
543
544#define MPLL_FUNC_CNTL 0x2bb4
545#define BWCTRL(x) ((x) << 20)
546#define BWCTRL_MASK (0xff << 20)
547#define MPLL_FUNC_CNTL_1 0x2bb8
548#define VCO_MODE(x) ((x) << 0)
549#define VCO_MODE_MASK (3 << 0)
550#define CLKFRAC(x) ((x) << 4)
551#define CLKFRAC_MASK (0xfff << 4)
552#define CLKF(x) ((x) << 16)
553#define CLKF_MASK (0xfff << 16)
554#define MPLL_FUNC_CNTL_2 0x2bbc
555#define MPLL_AD_FUNC_CNTL 0x2bc0
556#define YCLK_POST_DIV(x) ((x) << 0)
557#define YCLK_POST_DIV_MASK (7 << 0)
558#define MPLL_DQ_FUNC_CNTL 0x2bc4
559#define YCLK_SEL(x) ((x) << 4)
560#define YCLK_SEL_MASK (1 << 4)
561
562#define MPLL_SS1 0x2bcc
563#define CLKV(x) ((x) << 0)
564#define CLKV_MASK (0x3ffffff << 0)
565#define MPLL_SS2 0x2bd0
566#define CLKS(x) ((x) << 0)
567#define CLKS_MASK (0xfff << 0)
568
0a96d72b 569#define HDP_HOST_PATH_CNTL 0x2C00
d2800ee5
AD
570#define HDP_NONSURFACE_BASE 0x2C04
571#define HDP_NONSURFACE_INFO 0x2C08
572#define HDP_NONSURFACE_SIZE 0x2C0C
0a96d72b
AD
573
574#define HDP_ADDR_CONFIG 0x2F48
575#define HDP_MISC_CNTL 0x2F4C
576#define HDP_FLUSH_INVALIDATE_CACHE (1 << 0)
577
f8f84ac5
AD
578#define ATC_MISC_CG 0x3350
579
25a857fb
AD
580#define IH_RB_CNTL 0x3e00
581# define IH_RB_ENABLE (1 << 0)
582# define IH_IB_SIZE(x) ((x) << 1) /* log2 */
583# define IH_RB_FULL_DRAIN_ENABLE (1 << 6)
584# define IH_WPTR_WRITEBACK_ENABLE (1 << 8)
585# define IH_WPTR_WRITEBACK_TIMER(x) ((x) << 9) /* log2 */
586# define IH_WPTR_OVERFLOW_ENABLE (1 << 16)
587# define IH_WPTR_OVERFLOW_CLEAR (1 << 31)
588#define IH_RB_BASE 0x3e04
589#define IH_RB_RPTR 0x3e08
590#define IH_RB_WPTR 0x3e0c
591# define RB_OVERFLOW (1 << 0)
592# define WPTR_OFFSET_MASK 0x3fffc
593#define IH_RB_WPTR_ADDR_HI 0x3e10
594#define IH_RB_WPTR_ADDR_LO 0x3e14
595#define IH_CNTL 0x3e18
596# define ENABLE_INTR (1 << 0)
597# define IH_MC_SWAP(x) ((x) << 1)
598# define IH_MC_SWAP_NONE 0
599# define IH_MC_SWAP_16BIT 1
600# define IH_MC_SWAP_32BIT 2
601# define IH_MC_SWAP_64BIT 3
602# define RPTR_REARM (1 << 4)
603# define MC_WRREQ_CREDIT(x) ((x) << 15)
604# define MC_WR_CLEAN_CNT(x) ((x) << 20)
605# define MC_VMID(x) ((x) << 25)
606
d2800ee5
AD
607#define CONFIG_MEMSIZE 0x5428
608
25a857fb
AD
609#define INTERRUPT_CNTL 0x5468
610# define IH_DUMMY_RD_OVERRIDE (1 << 0)
611# define IH_DUMMY_RD_EN (1 << 1)
612# define IH_REQ_NONSNOOP_EN (1 << 3)
613# define GEN_IH_INT_EN (1 << 8)
614#define INTERRUPT_CNTL2 0x546c
615
d2800ee5
AD
616#define HDP_MEM_COHERENCY_FLUSH_CNTL 0x5480
617
0a96d72b
AD
618#define BIF_FB_EN 0x5490
619#define FB_READ_EN (1 << 0)
620#define FB_WRITE_EN (1 << 1)
43b3cd99 621
d2800ee5
AD
622#define HDP_REG_COHERENCY_FLUSH_CNTL 0x54A0
623
43b3cd99
AD
624#define DC_LB_MEMORY_SPLIT 0x6b0c
625#define DC_LB_MEMORY_CONFIG(x) ((x) << 20)
626
627#define PRIORITY_A_CNT 0x6b18
628#define PRIORITY_MARK_MASK 0x7fff
629#define PRIORITY_OFF (1 << 16)
630#define PRIORITY_ALWAYS_ON (1 << 20)
631#define PRIORITY_B_CNT 0x6b1c
632
633#define DPG_PIPE_ARBITRATION_CONTROL3 0x6cc8
634# define LATENCY_WATERMARK_MASK(x) ((x) << 16)
635#define DPG_PIPE_LATENCY_CONTROL 0x6ccc
636# define LATENCY_LOW_WATERMARK(x) ((x) << 0)
637# define LATENCY_HIGH_WATERMARK(x) ((x) << 16)
638
25a857fb
AD
639/* 0x6bb8, 0x77b8, 0x103b8, 0x10fb8, 0x11bb8, 0x127b8 */
640#define VLINE_STATUS 0x6bb8
641# define VLINE_OCCURRED (1 << 0)
642# define VLINE_ACK (1 << 4)
643# define VLINE_STAT (1 << 12)
644# define VLINE_INTERRUPT (1 << 16)
645# define VLINE_INTERRUPT_TYPE (1 << 17)
646/* 0x6bbc, 0x77bc, 0x103bc, 0x10fbc, 0x11bbc, 0x127bc */
647#define VBLANK_STATUS 0x6bbc
648# define VBLANK_OCCURRED (1 << 0)
649# define VBLANK_ACK (1 << 4)
650# define VBLANK_STAT (1 << 12)
651# define VBLANK_INTERRUPT (1 << 16)
652# define VBLANK_INTERRUPT_TYPE (1 << 17)
653
654/* 0x6b40, 0x7740, 0x10340, 0x10f40, 0x11b40, 0x12740 */
655#define INT_MASK 0x6b40
656# define VBLANK_INT_MASK (1 << 0)
657# define VLINE_INT_MASK (1 << 4)
658
659#define DISP_INTERRUPT_STATUS 0x60f4
660# define LB_D1_VLINE_INTERRUPT (1 << 2)
661# define LB_D1_VBLANK_INTERRUPT (1 << 3)
662# define DC_HPD1_INTERRUPT (1 << 17)
663# define DC_HPD1_RX_INTERRUPT (1 << 18)
664# define DACA_AUTODETECT_INTERRUPT (1 << 22)
665# define DACB_AUTODETECT_INTERRUPT (1 << 23)
666# define DC_I2C_SW_DONE_INTERRUPT (1 << 24)
667# define DC_I2C_HW_DONE_INTERRUPT (1 << 25)
668#define DISP_INTERRUPT_STATUS_CONTINUE 0x60f8
669# define LB_D2_VLINE_INTERRUPT (1 << 2)
670# define LB_D2_VBLANK_INTERRUPT (1 << 3)
671# define DC_HPD2_INTERRUPT (1 << 17)
672# define DC_HPD2_RX_INTERRUPT (1 << 18)
673# define DISP_TIMER_INTERRUPT (1 << 24)
674#define DISP_INTERRUPT_STATUS_CONTINUE2 0x60fc
675# define LB_D3_VLINE_INTERRUPT (1 << 2)
676# define LB_D3_VBLANK_INTERRUPT (1 << 3)
677# define DC_HPD3_INTERRUPT (1 << 17)
678# define DC_HPD3_RX_INTERRUPT (1 << 18)
679#define DISP_INTERRUPT_STATUS_CONTINUE3 0x6100
680# define LB_D4_VLINE_INTERRUPT (1 << 2)
681# define LB_D4_VBLANK_INTERRUPT (1 << 3)
682# define DC_HPD4_INTERRUPT (1 << 17)
683# define DC_HPD4_RX_INTERRUPT (1 << 18)
684#define DISP_INTERRUPT_STATUS_CONTINUE4 0x614c
685# define LB_D5_VLINE_INTERRUPT (1 << 2)
686# define LB_D5_VBLANK_INTERRUPT (1 << 3)
687# define DC_HPD5_INTERRUPT (1 << 17)
688# define DC_HPD5_RX_INTERRUPT (1 << 18)
689#define DISP_INTERRUPT_STATUS_CONTINUE5 0x6150
690# define LB_D6_VLINE_INTERRUPT (1 << 2)
691# define LB_D6_VBLANK_INTERRUPT (1 << 3)
692# define DC_HPD6_INTERRUPT (1 << 17)
693# define DC_HPD6_RX_INTERRUPT (1 << 18)
694
695/* 0x6858, 0x7458, 0x10058, 0x10c58, 0x11858, 0x12458 */
696#define GRPH_INT_STATUS 0x6858
697# define GRPH_PFLIP_INT_OCCURRED (1 << 0)
698# define GRPH_PFLIP_INT_CLEAR (1 << 8)
699/* 0x685c, 0x745c, 0x1005c, 0x10c5c, 0x1185c, 0x1245c */
700#define GRPH_INT_CONTROL 0x685c
701# define GRPH_PFLIP_INT_MASK (1 << 0)
702# define GRPH_PFLIP_INT_TYPE (1 << 8)
703
704#define DACA_AUTODETECT_INT_CONTROL 0x66c8
705
706#define DC_HPD1_INT_STATUS 0x601c
707#define DC_HPD2_INT_STATUS 0x6028
708#define DC_HPD3_INT_STATUS 0x6034
709#define DC_HPD4_INT_STATUS 0x6040
710#define DC_HPD5_INT_STATUS 0x604c
711#define DC_HPD6_INT_STATUS 0x6058
712# define DC_HPDx_INT_STATUS (1 << 0)
713# define DC_HPDx_SENSE (1 << 1)
714# define DC_HPDx_RX_INT_STATUS (1 << 8)
715
716#define DC_HPD1_INT_CONTROL 0x6020
717#define DC_HPD2_INT_CONTROL 0x602c
718#define DC_HPD3_INT_CONTROL 0x6038
719#define DC_HPD4_INT_CONTROL 0x6044
720#define DC_HPD5_INT_CONTROL 0x6050
721#define DC_HPD6_INT_CONTROL 0x605c
722# define DC_HPDx_INT_ACK (1 << 0)
723# define DC_HPDx_INT_POLARITY (1 << 8)
724# define DC_HPDx_INT_EN (1 << 16)
725# define DC_HPDx_RX_INT_ACK (1 << 20)
726# define DC_HPDx_RX_INT_EN (1 << 24)
727
728#define DC_HPD1_CONTROL 0x6024
729#define DC_HPD2_CONTROL 0x6030
730#define DC_HPD3_CONTROL 0x603c
731#define DC_HPD4_CONTROL 0x6048
732#define DC_HPD5_CONTROL 0x6054
733#define DC_HPD6_CONTROL 0x6060
734# define DC_HPDx_CONNECTION_TIMER(x) ((x) << 0)
735# define DC_HPDx_RX_INT_TIMER(x) ((x) << 16)
736# define DC_HPDx_EN (1 << 28)
737
a9e61410
AD
738#define DPG_PIPE_STUTTER_CONTROL 0x6cd4
739# define STUTTER_ENABLE (1 << 0)
740
25a857fb
AD
741/* 0x6e98, 0x7a98, 0x10698, 0x11298, 0x11e98, 0x12a98 */
742#define CRTC_STATUS_FRAME_COUNT 0x6e98
743
0a96d72b
AD
744#define GRBM_CNTL 0x8000
745#define GRBM_READ_TIMEOUT(x) ((x) << 0)
746
c476dde2
AD
747#define GRBM_STATUS2 0x8008
748#define RLC_RQ_PENDING (1 << 0)
749#define RLC_BUSY (1 << 8)
750#define TC_BUSY (1 << 9)
751
752#define GRBM_STATUS 0x8010
753#define CMDFIFO_AVAIL_MASK 0x0000000F
754#define RING2_RQ_PENDING (1 << 4)
755#define SRBM_RQ_PENDING (1 << 5)
756#define RING1_RQ_PENDING (1 << 6)
757#define CF_RQ_PENDING (1 << 7)
758#define PF_RQ_PENDING (1 << 8)
759#define GDS_DMA_RQ_PENDING (1 << 9)
760#define GRBM_EE_BUSY (1 << 10)
761#define DB_CLEAN (1 << 12)
762#define CB_CLEAN (1 << 13)
763#define TA_BUSY (1 << 14)
764#define GDS_BUSY (1 << 15)
765#define VGT_BUSY (1 << 17)
766#define IA_BUSY_NO_DMA (1 << 18)
767#define IA_BUSY (1 << 19)
768#define SX_BUSY (1 << 20)
769#define SPI_BUSY (1 << 22)
770#define BCI_BUSY (1 << 23)
771#define SC_BUSY (1 << 24)
772#define PA_BUSY (1 << 25)
773#define DB_BUSY (1 << 26)
774#define CP_COHERENCY_BUSY (1 << 28)
775#define CP_BUSY (1 << 29)
776#define CB_BUSY (1 << 30)
777#define GUI_ACTIVE (1 << 31)
778#define GRBM_STATUS_SE0 0x8014
779#define GRBM_STATUS_SE1 0x8018
780#define SE_DB_CLEAN (1 << 1)
781#define SE_CB_CLEAN (1 << 2)
782#define SE_BCI_BUSY (1 << 22)
783#define SE_VGT_BUSY (1 << 23)
784#define SE_PA_BUSY (1 << 24)
785#define SE_TA_BUSY (1 << 25)
786#define SE_SX_BUSY (1 << 26)
787#define SE_SPI_BUSY (1 << 27)
788#define SE_SC_BUSY (1 << 29)
789#define SE_DB_BUSY (1 << 30)
790#define SE_CB_BUSY (1 << 31)
791
792#define GRBM_SOFT_RESET 0x8020
793#define SOFT_RESET_CP (1 << 0)
794#define SOFT_RESET_CB (1 << 1)
795#define SOFT_RESET_RLC (1 << 2)
796#define SOFT_RESET_DB (1 << 3)
797#define SOFT_RESET_GDS (1 << 4)
798#define SOFT_RESET_PA (1 << 5)
799#define SOFT_RESET_SC (1 << 6)
800#define SOFT_RESET_BCI (1 << 7)
801#define SOFT_RESET_SPI (1 << 8)
802#define SOFT_RESET_SX (1 << 10)
803#define SOFT_RESET_TC (1 << 11)
804#define SOFT_RESET_TA (1 << 12)
805#define SOFT_RESET_VGT (1 << 14)
806#define SOFT_RESET_IA (1 << 15)
807
498dd8b3 808#define GRBM_GFX_INDEX 0x802C
1a8ca750
AD
809#define INSTANCE_INDEX(x) ((x) << 0)
810#define SH_INDEX(x) ((x) << 8)
811#define SE_INDEX(x) ((x) << 16)
812#define SH_BROADCAST_WRITES (1 << 29)
813#define INSTANCE_BROADCAST_WRITES (1 << 30)
814#define SE_BROADCAST_WRITES (1 << 31)
498dd8b3 815
25a857fb
AD
816#define GRBM_INT_CNTL 0x8060
817# define RDERR_INT_ENABLE (1 << 0)
818# define GUI_IDLE_INT_ENABLE (1 << 19)
819
f418b88a 820#define CP_STRMOUT_CNTL 0x84FC
48c0c902
AD
821#define SCRATCH_REG0 0x8500
822#define SCRATCH_REG1 0x8504
823#define SCRATCH_REG2 0x8508
824#define SCRATCH_REG3 0x850C
825#define SCRATCH_REG4 0x8510
826#define SCRATCH_REG5 0x8514
827#define SCRATCH_REG6 0x8518
828#define SCRATCH_REG7 0x851C
829
830#define SCRATCH_UMSK 0x8540
831#define SCRATCH_ADDR 0x8544
832
833#define CP_SEM_WAIT_TIMER 0x85BC
834
835#define CP_SEM_INCOMPLETE_TIMER_CNTL 0x85C8
836
c476dde2
AD
837#define CP_ME_CNTL 0x86D8
838#define CP_CE_HALT (1 << 24)
839#define CP_PFP_HALT (1 << 26)
840#define CP_ME_HALT (1 << 28)
841
2ece2e8b
AD
842#define CP_COHER_CNTL2 0x85E8
843
48c0c902
AD
844#define CP_RB2_RPTR 0x86f8
845#define CP_RB1_RPTR 0x86fc
c476dde2 846#define CP_RB0_RPTR 0x8700
48c0c902 847#define CP_RB_WPTR_DELAY 0x8704
c476dde2 848
0a96d72b
AD
849#define CP_QUEUE_THRESHOLDS 0x8760
850#define ROQ_IB1_START(x) ((x) << 0)
851#define ROQ_IB2_START(x) ((x) << 8)
852#define CP_MEQ_THRESHOLDS 0x8764
853#define MEQ1_START(x) ((x) << 0)
854#define MEQ2_START(x) ((x) << 8)
855
856#define CP_PERFMON_CNTL 0x87FC
857
498dd8b3
AD
858#define VGT_VTX_VECT_EJECT_REG 0x88B0
859
0a96d72b
AD
860#define VGT_CACHE_INVALIDATION 0x88C4
861#define CACHE_INVALIDATION(x) ((x) << 0)
862#define VC_ONLY 0
863#define TC_ONLY 1
864#define VC_AND_TC 2
865#define AUTO_INVLD_EN(x) ((x) << 6)
866#define NO_AUTO 0
867#define ES_AUTO 1
868#define GS_AUTO 2
869#define ES_AND_GS_AUTO 3
498dd8b3
AD
870#define VGT_ESGS_RING_SIZE 0x88C8
871#define VGT_GSVS_RING_SIZE 0x88CC
0a96d72b
AD
872
873#define VGT_GS_VERTEX_REUSE 0x88D4
874
498dd8b3
AD
875#define VGT_PRIMITIVE_TYPE 0x8958
876#define VGT_INDEX_TYPE 0x895C
877
878#define VGT_NUM_INDICES 0x8970
0a96d72b
AD
879#define VGT_NUM_INSTANCES 0x8974
880
498dd8b3
AD
881#define VGT_TF_RING_SIZE 0x8988
882
883#define VGT_HS_OFFCHIP_PARAM 0x89B0
884
885#define VGT_TF_MEMORY_BASE 0x89B8
886
0a96d72b 887#define CC_GC_SHADER_ARRAY_CONFIG 0x89bc
1a8ca750
AD
888#define INACTIVE_CUS_MASK 0xFFFF0000
889#define INACTIVE_CUS_SHIFT 16
0a96d72b
AD
890#define GC_USER_SHADER_ARRAY_CONFIG 0x89c0
891
892#define PA_CL_ENHANCE 0x8A14
893#define CLIP_VTX_REORDER_ENA (1 << 0)
894#define NUM_CLIP_SEQ(x) ((x) << 1)
895
498dd8b3
AD
896#define PA_SU_LINE_STIPPLE_VALUE 0x8A60
897
0a96d72b
AD
898#define PA_SC_LINE_STIPPLE_STATE 0x8B10
899
900#define PA_SC_FORCE_EOV_MAX_CNTS 0x8B24
901#define FORCE_EOV_MAX_CLK_CNT(x) ((x) << 0)
902#define FORCE_EOV_MAX_REZ_CNT(x) ((x) << 16)
903
904#define PA_SC_FIFO_SIZE 0x8BCC
905#define SC_FRONTEND_PRIM_FIFO_SIZE(x) ((x) << 0)
906#define SC_BACKEND_PRIM_FIFO_SIZE(x) ((x) << 6)
907#define SC_HIZ_TILE_FIFO_SIZE(x) ((x) << 15)
908#define SC_EARLYZ_TILE_FIFO_SIZE(x) ((x) << 23)
909
498dd8b3
AD
910#define PA_SC_ENHANCE 0x8BF0
911
0a96d72b
AD
912#define SQ_CONFIG 0x8C00
913
498dd8b3
AD
914#define SQC_CACHES 0x8C08
915
a9e61410
AD
916#define SQ_POWER_THROTTLE 0x8e58
917#define MIN_POWER(x) ((x) << 0)
918#define MIN_POWER_MASK (0x3fff << 0)
919#define MIN_POWER_SHIFT 0
920#define MAX_POWER(x) ((x) << 16)
921#define MAX_POWER_MASK (0x3fff << 16)
922#define MAX_POWER_SHIFT 0
923#define SQ_POWER_THROTTLE2 0x8e5c
924#define MAX_POWER_DELTA(x) ((x) << 0)
925#define MAX_POWER_DELTA_MASK (0x3fff << 0)
926#define MAX_POWER_DELTA_SHIFT 0
927#define STI_SIZE(x) ((x) << 16)
928#define STI_SIZE_MASK (0x3ff << 16)
929#define STI_SIZE_SHIFT 16
930#define LTI_RATIO(x) ((x) << 27)
931#define LTI_RATIO_MASK (0xf << 27)
932#define LTI_RATIO_SHIFT 27
933
0a96d72b
AD
934#define SX_DEBUG_1 0x9060
935
498dd8b3
AD
936#define SPI_STATIC_THREAD_MGMT_1 0x90E0
937#define SPI_STATIC_THREAD_MGMT_2 0x90E4
938#define SPI_STATIC_THREAD_MGMT_3 0x90E8
939#define SPI_PS_MAX_WAVE_ID 0x90EC
940
941#define SPI_CONFIG_CNTL 0x9100
942
0a96d72b
AD
943#define SPI_CONFIG_CNTL_1 0x913C
944#define VTX_DONE_DELAY(x) ((x) << 0)
945#define INTERP_ONE_PRIM_PER_ROW (1 << 4)
946
947#define CGTS_TCC_DISABLE 0x9148
948#define CGTS_USER_TCC_DISABLE 0x914C
949#define TCC_DISABLE_MASK 0xFFFF0000
950#define TCC_DISABLE_SHIFT 16
f8f84ac5
AD
951#define CGTS_SM_CTRL_REG 0x9150
952#define OVERRIDE (1 << 21)
953#define LS_OVERRIDE (1 << 22)
0a96d72b 954
d719cef3
AD
955#define SPI_LB_CU_MASK 0x9354
956
498dd8b3
AD
957#define TA_CNTL_AUX 0x9508
958
0a96d72b
AD
959#define CC_RB_BACKEND_DISABLE 0x98F4
960#define BACKEND_DISABLE(x) ((x) << 16)
961#define GB_ADDR_CONFIG 0x98F8
962#define NUM_PIPES(x) ((x) << 0)
963#define NUM_PIPES_MASK 0x00000007
964#define NUM_PIPES_SHIFT 0
965#define PIPE_INTERLEAVE_SIZE(x) ((x) << 4)
966#define PIPE_INTERLEAVE_SIZE_MASK 0x00000070
967#define PIPE_INTERLEAVE_SIZE_SHIFT 4
968#define NUM_SHADER_ENGINES(x) ((x) << 12)
969#define NUM_SHADER_ENGINES_MASK 0x00003000
970#define NUM_SHADER_ENGINES_SHIFT 12
971#define SHADER_ENGINE_TILE_SIZE(x) ((x) << 16)
972#define SHADER_ENGINE_TILE_SIZE_MASK 0x00070000
973#define SHADER_ENGINE_TILE_SIZE_SHIFT 16
974#define NUM_GPUS(x) ((x) << 20)
975#define NUM_GPUS_MASK 0x00700000
976#define NUM_GPUS_SHIFT 20
977#define MULTI_GPU_TILE_SIZE(x) ((x) << 24)
978#define MULTI_GPU_TILE_SIZE_MASK 0x03000000
979#define MULTI_GPU_TILE_SIZE_SHIFT 24
980#define ROW_SIZE(x) ((x) << 28)
981#define ROW_SIZE_MASK 0x30000000
982#define ROW_SIZE_SHIFT 28
983
984#define GB_TILE_MODE0 0x9910
985# define MICRO_TILE_MODE(x) ((x) << 0)
986# define ADDR_SURF_DISPLAY_MICRO_TILING 0
987# define ADDR_SURF_THIN_MICRO_TILING 1
988# define ADDR_SURF_DEPTH_MICRO_TILING 2
989# define ARRAY_MODE(x) ((x) << 2)
990# define ARRAY_LINEAR_GENERAL 0
991# define ARRAY_LINEAR_ALIGNED 1
992# define ARRAY_1D_TILED_THIN1 2
993# define ARRAY_2D_TILED_THIN1 4
994# define PIPE_CONFIG(x) ((x) << 6)
995# define ADDR_SURF_P2 0
996# define ADDR_SURF_P4_8x16 4
997# define ADDR_SURF_P4_16x16 5
998# define ADDR_SURF_P4_16x32 6
999# define ADDR_SURF_P4_32x32 7
1000# define ADDR_SURF_P8_16x16_8x16 8
1001# define ADDR_SURF_P8_16x32_8x16 9
1002# define ADDR_SURF_P8_32x32_8x16 10
1003# define ADDR_SURF_P8_16x32_16x16 11
1004# define ADDR_SURF_P8_32x32_16x16 12
1005# define ADDR_SURF_P8_32x32_16x32 13
1006# define ADDR_SURF_P8_32x64_32x32 14
1007# define TILE_SPLIT(x) ((x) << 11)
1008# define ADDR_SURF_TILE_SPLIT_64B 0
1009# define ADDR_SURF_TILE_SPLIT_128B 1
1010# define ADDR_SURF_TILE_SPLIT_256B 2
1011# define ADDR_SURF_TILE_SPLIT_512B 3
1012# define ADDR_SURF_TILE_SPLIT_1KB 4
1013# define ADDR_SURF_TILE_SPLIT_2KB 5
1014# define ADDR_SURF_TILE_SPLIT_4KB 6
1015# define BANK_WIDTH(x) ((x) << 14)
1016# define ADDR_SURF_BANK_WIDTH_1 0
1017# define ADDR_SURF_BANK_WIDTH_2 1
1018# define ADDR_SURF_BANK_WIDTH_4 2
1019# define ADDR_SURF_BANK_WIDTH_8 3
1020# define BANK_HEIGHT(x) ((x) << 16)
1021# define ADDR_SURF_BANK_HEIGHT_1 0
1022# define ADDR_SURF_BANK_HEIGHT_2 1
1023# define ADDR_SURF_BANK_HEIGHT_4 2
1024# define ADDR_SURF_BANK_HEIGHT_8 3
1025# define MACRO_TILE_ASPECT(x) ((x) << 18)
1026# define ADDR_SURF_MACRO_ASPECT_1 0
1027# define ADDR_SURF_MACRO_ASPECT_2 1
1028# define ADDR_SURF_MACRO_ASPECT_4 2
1029# define ADDR_SURF_MACRO_ASPECT_8 3
1030# define NUM_BANKS(x) ((x) << 20)
1031# define ADDR_SURF_2_BANK 0
1032# define ADDR_SURF_4_BANK 1
1033# define ADDR_SURF_8_BANK 2
1034# define ADDR_SURF_16_BANK 3
1035
1036#define CB_PERFCOUNTER0_SELECT0 0x9a20
1037#define CB_PERFCOUNTER0_SELECT1 0x9a24
1038#define CB_PERFCOUNTER1_SELECT0 0x9a28
1039#define CB_PERFCOUNTER1_SELECT1 0x9a2c
1040#define CB_PERFCOUNTER2_SELECT0 0x9a30
1041#define CB_PERFCOUNTER2_SELECT1 0x9a34
1042#define CB_PERFCOUNTER3_SELECT0 0x9a38
1043#define CB_PERFCOUNTER3_SELECT1 0x9a3c
1044
f8f84ac5
AD
1045#define CB_CGTT_SCLK_CTRL 0x9a60
1046
0a96d72b
AD
1047#define GC_USER_RB_BACKEND_DISABLE 0x9B7C
1048#define BACKEND_DISABLE_MASK 0x00FF0000
1049#define BACKEND_DISABLE_SHIFT 16
1050
1051#define TCP_CHAN_STEER_LO 0xac0c
1052#define TCP_CHAN_STEER_HI 0xac10
1053
48c0c902
AD
1054#define CP_RB0_BASE 0xC100
1055#define CP_RB0_CNTL 0xC104
1056#define RB_BUFSZ(x) ((x) << 0)
1057#define RB_BLKSZ(x) ((x) << 8)
1058#define BUF_SWAP_32BIT (2 << 16)
1059#define RB_NO_UPDATE (1 << 27)
1060#define RB_RPTR_WR_ENA (1 << 31)
1061
1062#define CP_RB0_RPTR_ADDR 0xC10C
1063#define CP_RB0_RPTR_ADDR_HI 0xC110
1064#define CP_RB0_WPTR 0xC114
1065
1066#define CP_PFP_UCODE_ADDR 0xC150
1067#define CP_PFP_UCODE_DATA 0xC154
1068#define CP_ME_RAM_RADDR 0xC158
1069#define CP_ME_RAM_WADDR 0xC15C
1070#define CP_ME_RAM_DATA 0xC160
1071
1072#define CP_CE_UCODE_ADDR 0xC168
1073#define CP_CE_UCODE_DATA 0xC16C
1074
1075#define CP_RB1_BASE 0xC180
1076#define CP_RB1_CNTL 0xC184
1077#define CP_RB1_RPTR_ADDR 0xC188
1078#define CP_RB1_RPTR_ADDR_HI 0xC18C
1079#define CP_RB1_WPTR 0xC190
1080#define CP_RB2_BASE 0xC194
1081#define CP_RB2_CNTL 0xC198
1082#define CP_RB2_RPTR_ADDR 0xC19C
1083#define CP_RB2_RPTR_ADDR_HI 0xC1A0
1084#define CP_RB2_WPTR 0xC1A4
25a857fb
AD
1085#define CP_INT_CNTL_RING0 0xC1A8
1086#define CP_INT_CNTL_RING1 0xC1AC
1087#define CP_INT_CNTL_RING2 0xC1B0
1088# define CNTX_BUSY_INT_ENABLE (1 << 19)
1089# define CNTX_EMPTY_INT_ENABLE (1 << 20)
1090# define WAIT_MEM_SEM_INT_ENABLE (1 << 21)
1091# define TIME_STAMP_INT_ENABLE (1 << 26)
1092# define CP_RINGID2_INT_ENABLE (1 << 29)
1093# define CP_RINGID1_INT_ENABLE (1 << 30)
1094# define CP_RINGID0_INT_ENABLE (1 << 31)
1095#define CP_INT_STATUS_RING0 0xC1B4
1096#define CP_INT_STATUS_RING1 0xC1B8
1097#define CP_INT_STATUS_RING2 0xC1BC
1098# define WAIT_MEM_SEM_INT_STAT (1 << 21)
1099# define TIME_STAMP_INT_STAT (1 << 26)
1100# define CP_RINGID2_INT_STAT (1 << 29)
1101# define CP_RINGID1_INT_STAT (1 << 30)
1102# define CP_RINGID0_INT_STAT (1 << 31)
48c0c902 1103
f8f84ac5
AD
1104#define CP_MEM_SLP_CNTL 0xC1E4
1105# define CP_MEM_LS_EN (1 << 0)
1106
48c0c902
AD
1107#define CP_DEBUG 0xC1FC
1108
347e7592
AD
1109#define RLC_CNTL 0xC300
1110# define RLC_ENABLE (1 << 0)
1111#define RLC_RL_BASE 0xC304
1112#define RLC_RL_SIZE 0xC308
1113#define RLC_LB_CNTL 0xC30C
d719cef3 1114# define LOAD_BALANCE_ENABLE (1 << 0)
347e7592
AD
1115#define RLC_SAVE_AND_RESTORE_BASE 0xC310
1116#define RLC_LB_CNTR_MAX 0xC314
1117#define RLC_LB_CNTR_INIT 0xC318
1118
1119#define RLC_CLEAR_STATE_RESTORE_BASE 0xC320
1120
1121#define RLC_UCODE_ADDR 0xC32C
1122#define RLC_UCODE_DATA 0xC330
1123
6759a0a7
MO
1124#define RLC_GPU_CLOCK_COUNT_LSB 0xC338
1125#define RLC_GPU_CLOCK_COUNT_MSB 0xC33C
1126#define RLC_CAPTURE_GPU_CLOCK_COUNT 0xC340
347e7592
AD
1127#define RLC_MC_CNTL 0xC344
1128#define RLC_UCODE_CNTL 0xC348
d719cef3
AD
1129#define RLC_STAT 0xC34C
1130# define RLC_BUSY_STATUS (1 << 0)
1131# define GFX_POWER_STATUS (1 << 1)
1132# define GFX_CLOCK_STATUS (1 << 2)
1133# define GFX_LS_STATUS (1 << 3)
1134
f8f84ac5
AD
1135#define RLC_PG_CNTL 0xC35C
1136# define GFX_PG_ENABLE (1 << 0)
1137# define GFX_PG_SRC (1 << 1)
1138
1139#define RLC_CGTT_MGCG_OVERRIDE 0xC400
1140#define RLC_CGCG_CGLS_CTRL 0xC404
1141# define CGCG_EN (1 << 0)
1142# define CGLS_EN (1 << 1)
1143
1144#define RLC_TTOP_D 0xC414
1145# define RLC_PUD(x) ((x) << 0)
1146# define RLC_PUD_MASK (0xff << 0)
1147# define RLC_PDD(x) ((x) << 8)
1148# define RLC_PDD_MASK (0xff << 8)
1149# define RLC_TTPD(x) ((x) << 16)
1150# define RLC_TTPD_MASK (0xff << 16)
1151# define RLC_MSD(x) ((x) << 24)
1152# define RLC_MSD_MASK (0xff << 24)
1153
d719cef3
AD
1154#define RLC_LB_INIT_CU_MASK 0xC41C
1155
f8f84ac5
AD
1156#define RLC_PG_AO_CU_MASK 0xC42C
1157#define RLC_MAX_PG_CU 0xC430
1158# define MAX_PU_CU(x) ((x) << 0)
1159# define MAX_PU_CU_MASK (0xff << 0)
1160#define RLC_AUTO_PG_CTRL 0xC434
1161# define AUTO_PG_EN (1 << 0)
1162# define GRBM_REG_SGIT(x) ((x) << 3)
1163# define GRBM_REG_SGIT_MASK (0xffff << 3)
1164# define PG_AFTER_GRBM_REG_ST(x) ((x) << 19)
1165# define PG_AFTER_GRBM_REG_ST_MASK (0x1fff << 19)
1166
1167#define RLC_SERDES_WR_MASTER_MASK_0 0xC454
1168#define RLC_SERDES_WR_MASTER_MASK_1 0xC458
1169#define RLC_SERDES_WR_CTRL 0xC45C
1170
d719cef3
AD
1171#define RLC_SERDES_MASTER_BUSY_0 0xC464
1172#define RLC_SERDES_MASTER_BUSY_1 0xC468
1173
f8f84ac5
AD
1174#define RLC_GCPM_GENERAL_3 0xC478
1175
1176#define DB_RENDER_CONTROL 0x28000
1177
d719cef3 1178#define DB_DEPTH_INFO 0x2803c
347e7592 1179
1a8ca750
AD
1180#define PA_SC_RASTER_CONFIG 0x28350
1181# define RASTER_CONFIG_RB_MAP_0 0
1182# define RASTER_CONFIG_RB_MAP_1 1
1183# define RASTER_CONFIG_RB_MAP_2 2
1184# define RASTER_CONFIG_RB_MAP_3 3
1185
2ece2e8b
AD
1186#define VGT_EVENT_INITIATOR 0x28a90
1187# define SAMPLE_STREAMOUTSTATS1 (1 << 0)
1188# define SAMPLE_STREAMOUTSTATS2 (2 << 0)
1189# define SAMPLE_STREAMOUTSTATS3 (3 << 0)
1190# define CACHE_FLUSH_TS (4 << 0)
1191# define CACHE_FLUSH (6 << 0)
1192# define CS_PARTIAL_FLUSH (7 << 0)
1193# define VGT_STREAMOUT_RESET (10 << 0)
1194# define END_OF_PIPE_INCR_DE (11 << 0)
1195# define END_OF_PIPE_IB_END (12 << 0)
1196# define RST_PIX_CNT (13 << 0)
1197# define VS_PARTIAL_FLUSH (15 << 0)
1198# define PS_PARTIAL_FLUSH (16 << 0)
1199# define CACHE_FLUSH_AND_INV_TS_EVENT (20 << 0)
1200# define ZPASS_DONE (21 << 0)
1201# define CACHE_FLUSH_AND_INV_EVENT (22 << 0)
1202# define PERFCOUNTER_START (23 << 0)
1203# define PERFCOUNTER_STOP (24 << 0)
1204# define PIPELINESTAT_START (25 << 0)
1205# define PIPELINESTAT_STOP (26 << 0)
1206# define PERFCOUNTER_SAMPLE (27 << 0)
1207# define SAMPLE_PIPELINESTAT (30 << 0)
1208# define SAMPLE_STREAMOUTSTATS (32 << 0)
1209# define RESET_VTX_CNT (33 << 0)
1210# define VGT_FLUSH (36 << 0)
1211# define BOTTOM_OF_PIPE_TS (40 << 0)
1212# define DB_CACHE_FLUSH_AND_INV (42 << 0)
1213# define FLUSH_AND_INV_DB_DATA_TS (43 << 0)
1214# define FLUSH_AND_INV_DB_META (44 << 0)
1215# define FLUSH_AND_INV_CB_DATA_TS (45 << 0)
1216# define FLUSH_AND_INV_CB_META (46 << 0)
1217# define CS_DONE (47 << 0)
1218# define PS_DONE (48 << 0)
1219# define FLUSH_AND_INV_CB_PIXEL_DATA (49 << 0)
1220# define THREAD_TRACE_START (51 << 0)
1221# define THREAD_TRACE_STOP (52 << 0)
1222# define THREAD_TRACE_FLUSH (54 << 0)
1223# define THREAD_TRACE_FINISH (55 << 0)
1224
e0bcf165
AD
1225/* PIF PHY0 registers idx/data 0x8/0xc */
1226#define PB0_PIF_CNTL 0x10
1227# define LS2_EXIT_TIME(x) ((x) << 17)
1228# define LS2_EXIT_TIME_MASK (0x7 << 17)
1229# define LS2_EXIT_TIME_SHIFT 17
1230#define PB0_PIF_PAIRING 0x11
1231# define MULTI_PIF (1 << 25)
1232#define PB0_PIF_PWRDOWN_0 0x12
1233# define PLL_POWER_STATE_IN_TXS2_0(x) ((x) << 7)
1234# define PLL_POWER_STATE_IN_TXS2_0_MASK (0x7 << 7)
1235# define PLL_POWER_STATE_IN_TXS2_0_SHIFT 7
1236# define PLL_POWER_STATE_IN_OFF_0(x) ((x) << 10)
1237# define PLL_POWER_STATE_IN_OFF_0_MASK (0x7 << 10)
1238# define PLL_POWER_STATE_IN_OFF_0_SHIFT 10
1239# define PLL_RAMP_UP_TIME_0(x) ((x) << 24)
1240# define PLL_RAMP_UP_TIME_0_MASK (0x7 << 24)
1241# define PLL_RAMP_UP_TIME_0_SHIFT 24
1242#define PB0_PIF_PWRDOWN_1 0x13
1243# define PLL_POWER_STATE_IN_TXS2_1(x) ((x) << 7)
1244# define PLL_POWER_STATE_IN_TXS2_1_MASK (0x7 << 7)
1245# define PLL_POWER_STATE_IN_TXS2_1_SHIFT 7
1246# define PLL_POWER_STATE_IN_OFF_1(x) ((x) << 10)
1247# define PLL_POWER_STATE_IN_OFF_1_MASK (0x7 << 10)
1248# define PLL_POWER_STATE_IN_OFF_1_SHIFT 10
1249# define PLL_RAMP_UP_TIME_1(x) ((x) << 24)
1250# define PLL_RAMP_UP_TIME_1_MASK (0x7 << 24)
1251# define PLL_RAMP_UP_TIME_1_SHIFT 24
1252
1253#define PB0_PIF_PWRDOWN_2 0x17
1254# define PLL_POWER_STATE_IN_TXS2_2(x) ((x) << 7)
1255# define PLL_POWER_STATE_IN_TXS2_2_MASK (0x7 << 7)
1256# define PLL_POWER_STATE_IN_TXS2_2_SHIFT 7
1257# define PLL_POWER_STATE_IN_OFF_2(x) ((x) << 10)
1258# define PLL_POWER_STATE_IN_OFF_2_MASK (0x7 << 10)
1259# define PLL_POWER_STATE_IN_OFF_2_SHIFT 10
1260# define PLL_RAMP_UP_TIME_2(x) ((x) << 24)
1261# define PLL_RAMP_UP_TIME_2_MASK (0x7 << 24)
1262# define PLL_RAMP_UP_TIME_2_SHIFT 24
1263#define PB0_PIF_PWRDOWN_3 0x18
1264# define PLL_POWER_STATE_IN_TXS2_3(x) ((x) << 7)
1265# define PLL_POWER_STATE_IN_TXS2_3_MASK (0x7 << 7)
1266# define PLL_POWER_STATE_IN_TXS2_3_SHIFT 7
1267# define PLL_POWER_STATE_IN_OFF_3(x) ((x) << 10)
1268# define PLL_POWER_STATE_IN_OFF_3_MASK (0x7 << 10)
1269# define PLL_POWER_STATE_IN_OFF_3_SHIFT 10
1270# define PLL_RAMP_UP_TIME_3(x) ((x) << 24)
1271# define PLL_RAMP_UP_TIME_3_MASK (0x7 << 24)
1272# define PLL_RAMP_UP_TIME_3_SHIFT 24
1273/* PIF PHY1 registers idx/data 0x10/0x14 */
1274#define PB1_PIF_CNTL 0x10
1275#define PB1_PIF_PAIRING 0x11
1276#define PB1_PIF_PWRDOWN_0 0x12
1277#define PB1_PIF_PWRDOWN_1 0x13
1278
1279#define PB1_PIF_PWRDOWN_2 0x17
1280#define PB1_PIF_PWRDOWN_3 0x18
b9d305df 1281/* PCIE registers idx/data 0x30/0x34 */
e0bcf165
AD
1282#define PCIE_CNTL2 0x1c /* PCIE */
1283# define SLV_MEM_LS_EN (1 << 16)
1284# define MST_MEM_LS_EN (1 << 18)
1285# define REPLAY_MEM_LS_EN (1 << 19)
b9d305df 1286#define PCIE_LC_STATUS1 0x28 /* PCIE */
e0bcf165
AD
1287# define LC_REVERSE_RCVR (1 << 0)
1288# define LC_REVERSE_XMIT (1 << 1)
b9d305df
AD
1289# define LC_OPERATING_LINK_WIDTH_MASK (0x7 << 2)
1290# define LC_OPERATING_LINK_WIDTH_SHIFT 2
1291# define LC_DETECTED_LINK_WIDTH_MASK (0x7 << 5)
1292# define LC_DETECTED_LINK_WIDTH_SHIFT 5
1293
e0bcf165
AD
1294#define PCIE_P_CNTL 0x40 /* PCIE */
1295# define P_IGNORE_EDB_ERR (1 << 6)
1296
b9d305df 1297/* PCIE PORT registers idx/data 0x38/0x3c */
e0bcf165
AD
1298#define PCIE_LC_CNTL 0xa0
1299# define LC_L0S_INACTIVITY(x) ((x) << 8)
1300# define LC_L0S_INACTIVITY_MASK (0xf << 8)
1301# define LC_L0S_INACTIVITY_SHIFT 8
1302# define LC_L1_INACTIVITY(x) ((x) << 12)
1303# define LC_L1_INACTIVITY_MASK (0xf << 12)
1304# define LC_L1_INACTIVITY_SHIFT 12
1305# define LC_PMI_TO_L1_DIS (1 << 16)
1306# define LC_ASPM_TO_L1_DIS (1 << 24)
b9d305df
AD
1307#define PCIE_LC_LINK_WIDTH_CNTL 0xa2 /* PCIE_P */
1308# define LC_LINK_WIDTH_SHIFT 0
1309# define LC_LINK_WIDTH_MASK 0x7
1310# define LC_LINK_WIDTH_X0 0
1311# define LC_LINK_WIDTH_X1 1
1312# define LC_LINK_WIDTH_X2 2
1313# define LC_LINK_WIDTH_X4 3
1314# define LC_LINK_WIDTH_X8 4
1315# define LC_LINK_WIDTH_X16 6
1316# define LC_LINK_WIDTH_RD_SHIFT 4
1317# define LC_LINK_WIDTH_RD_MASK 0x70
1318# define LC_RECONFIG_ARC_MISSING_ESCAPE (1 << 7)
1319# define LC_RECONFIG_NOW (1 << 8)
1320# define LC_RENEGOTIATION_SUPPORT (1 << 9)
1321# define LC_RENEGOTIATE_EN (1 << 10)
1322# define LC_SHORT_RECONFIG_EN (1 << 11)
1323# define LC_UPCONFIGURE_SUPPORT (1 << 12)
1324# define LC_UPCONFIGURE_DIS (1 << 13)
e0bcf165
AD
1325# define LC_DYN_LANES_PWR_STATE(x) ((x) << 21)
1326# define LC_DYN_LANES_PWR_STATE_MASK (0x3 << 21)
1327# define LC_DYN_LANES_PWR_STATE_SHIFT 21
1328#define PCIE_LC_N_FTS_CNTL 0xa3 /* PCIE_P */
1329# define LC_XMIT_N_FTS(x) ((x) << 0)
1330# define LC_XMIT_N_FTS_MASK (0xff << 0)
1331# define LC_XMIT_N_FTS_SHIFT 0
1332# define LC_XMIT_N_FTS_OVERRIDE_EN (1 << 8)
1333# define LC_N_FTS_MASK (0xff << 24)
b9d305df
AD
1334#define PCIE_LC_SPEED_CNTL 0xa4 /* PCIE_P */
1335# define LC_GEN2_EN_STRAP (1 << 0)
1336# define LC_GEN3_EN_STRAP (1 << 1)
1337# define LC_TARGET_LINK_SPEED_OVERRIDE_EN (1 << 2)
1338# define LC_TARGET_LINK_SPEED_OVERRIDE_MASK (0x3 << 3)
1339# define LC_TARGET_LINK_SPEED_OVERRIDE_SHIFT 3
1340# define LC_FORCE_EN_SW_SPEED_CHANGE (1 << 5)
1341# define LC_FORCE_DIS_SW_SPEED_CHANGE (1 << 6)
1342# define LC_FORCE_EN_HW_SPEED_CHANGE (1 << 7)
1343# define LC_FORCE_DIS_HW_SPEED_CHANGE (1 << 8)
1344# define LC_INITIATE_LINK_SPEED_CHANGE (1 << 9)
1345# define LC_SPEED_CHANGE_ATTEMPTS_ALLOWED_MASK (0x3 << 10)
1346# define LC_SPEED_CHANGE_ATTEMPTS_ALLOWED_SHIFT 10
1347# define LC_CURRENT_DATA_RATE_MASK (0x3 << 13) /* 0/1/2 = gen1/2/3 */
1348# define LC_CURRENT_DATA_RATE_SHIFT 13
1349# define LC_CLR_FAILED_SPD_CHANGE_CNT (1 << 16)
1350# define LC_OTHER_SIDE_EVER_SENT_GEN2 (1 << 18)
1351# define LC_OTHER_SIDE_SUPPORTS_GEN2 (1 << 19)
1352# define LC_OTHER_SIDE_EVER_SENT_GEN3 (1 << 20)
1353# define LC_OTHER_SIDE_SUPPORTS_GEN3 (1 << 21)
e0bcf165
AD
1354
1355#define PCIE_LC_CNTL2 0xb1
1356# define LC_ALLOW_PDWN_IN_L1 (1 << 17)
1357# define LC_ALLOW_PDWN_IN_L23 (1 << 18)
1358
1359#define PCIE_LC_CNTL3 0xb5 /* PCIE_P */
1360# define LC_GO_TO_RECOVERY (1 << 30)
b9d305df
AD
1361#define PCIE_LC_CNTL4 0xb6 /* PCIE_P */
1362# define LC_REDO_EQ (1 << 5)
1363# define LC_SET_QUIESCE (1 << 13)
1364
f2ba57b5
CK
1365/*
1366 * UVD
1367 */
9a21059d
CK
1368#define UVD_UDEC_ADDR_CONFIG 0xEF4C
1369#define UVD_UDEC_DB_ADDR_CONFIG 0xEF50
1370#define UVD_UDEC_DBW_ADDR_CONFIG 0xEF54
f2ba57b5
CK
1371#define UVD_RBC_RB_RPTR 0xF690
1372#define UVD_RBC_RB_WPTR 0xF694
1373
f8f84ac5
AD
1374#define UVD_CGC_CTRL 0xF4B0
1375# define DCM (1 << 0)
1376# define CG_DT(x) ((x) << 2)
1377# define CG_DT_MASK (0xf << 2)
1378# define CLK_OD(x) ((x) << 6)
1379# define CLK_OD_MASK (0x1f << 6)
1380
1381 /* UVD CTX indirect */
1382#define UVD_CGC_MEM_CTRL 0xC0
1383#define UVD_CGC_CTRL2 0xC1
1384# define DYN_OR_EN (1 << 0)
1385# define DYN_RR_EN (1 << 1)
1386# define G_DIV_ID(x) ((x) << 2)
1387# define G_DIV_ID_MASK (0x7 << 2)
1388
d2800ee5
AD
1389/*
1390 * PM4
1391 */
4e872ae2 1392#define PACKET0(reg, n) ((RADEON_PACKET_TYPE0 << 30) | \
d2800ee5
AD
1393 (((reg) >> 2) & 0xFFFF) | \
1394 ((n) & 0x3FFF) << 16)
1395#define CP_PACKET2 0x80000000
1396#define PACKET2_PAD_SHIFT 0
1397#define PACKET2_PAD_MASK (0x3fffffff << 0)
1398
1399#define PACKET2(v) (CP_PACKET2 | REG_SET(PACKET2_PAD, (v)))
1400
4e872ae2 1401#define PACKET3(op, n) ((RADEON_PACKET_TYPE3 << 30) | \
d2800ee5
AD
1402 (((op) & 0xFF) << 8) | \
1403 ((n) & 0x3FFF) << 16)
1404
48c0c902
AD
1405#define PACKET3_COMPUTE(op, n) (PACKET3(op, n) | 1 << 1)
1406
d2800ee5
AD
1407/* Packet 3 types */
1408#define PACKET3_NOP 0x10
1409#define PACKET3_SET_BASE 0x11
1410#define PACKET3_BASE_INDEX(x) ((x) << 0)
1411#define GDS_PARTITION_BASE 2
1412#define CE_PARTITION_BASE 3
1413#define PACKET3_CLEAR_STATE 0x12
1414#define PACKET3_INDEX_BUFFER_SIZE 0x13
1415#define PACKET3_DISPATCH_DIRECT 0x15
1416#define PACKET3_DISPATCH_INDIRECT 0x16
1417#define PACKET3_ALLOC_GDS 0x1B
1418#define PACKET3_WRITE_GDS_RAM 0x1C
1419#define PACKET3_ATOMIC_GDS 0x1D
1420#define PACKET3_ATOMIC 0x1E
1421#define PACKET3_OCCLUSION_QUERY 0x1F
1422#define PACKET3_SET_PREDICATION 0x20
1423#define PACKET3_REG_RMW 0x21
1424#define PACKET3_COND_EXEC 0x22
1425#define PACKET3_PRED_EXEC 0x23
1426#define PACKET3_DRAW_INDIRECT 0x24
1427#define PACKET3_DRAW_INDEX_INDIRECT 0x25
1428#define PACKET3_INDEX_BASE 0x26
1429#define PACKET3_DRAW_INDEX_2 0x27
1430#define PACKET3_CONTEXT_CONTROL 0x28
1431#define PACKET3_INDEX_TYPE 0x2A
1432#define PACKET3_DRAW_INDIRECT_MULTI 0x2C
1433#define PACKET3_DRAW_INDEX_AUTO 0x2D
1434#define PACKET3_DRAW_INDEX_IMMD 0x2E
1435#define PACKET3_NUM_INSTANCES 0x2F
1436#define PACKET3_DRAW_INDEX_MULTI_AUTO 0x30
1437#define PACKET3_INDIRECT_BUFFER_CONST 0x31
1438#define PACKET3_INDIRECT_BUFFER 0x32
1439#define PACKET3_STRMOUT_BUFFER_UPDATE 0x34
1440#define PACKET3_DRAW_INDEX_OFFSET_2 0x35
1441#define PACKET3_DRAW_INDEX_MULTI_ELEMENT 0x36
1442#define PACKET3_WRITE_DATA 0x37
76c44f2c
AD
1443#define WRITE_DATA_DST_SEL(x) ((x) << 8)
1444 /* 0 - register
1445 * 1 - memory (sync - via GRBM)
1446 * 2 - tc/l2
1447 * 3 - gds
1448 * 4 - reserved
1449 * 5 - memory (async - direct)
1450 */
1451#define WR_ONE_ADDR (1 << 16)
1452#define WR_CONFIRM (1 << 20)
1453#define WRITE_DATA_ENGINE_SEL(x) ((x) << 30)
1454 /* 0 - me
1455 * 1 - pfp
1456 * 2 - ce
1457 */
d2800ee5
AD
1458#define PACKET3_DRAW_INDEX_INDIRECT_MULTI 0x38
1459#define PACKET3_MEM_SEMAPHORE 0x39
1460#define PACKET3_MPEG_INDEX 0x3A
1461#define PACKET3_COPY_DW 0x3B
1462#define PACKET3_WAIT_REG_MEM 0x3C
1463#define PACKET3_MEM_WRITE 0x3D
1464#define PACKET3_COPY_DATA 0x40
b997a8ba
AD
1465#define PACKET3_CP_DMA 0x41
1466/* 1. header
1467 * 2. SRC_ADDR_LO or DATA [31:0]
1468 * 3. CP_SYNC [31] | SRC_SEL [30:29] | ENGINE [27] | DST_SEL [21:20] |
1469 * SRC_ADDR_HI [7:0]
1470 * 4. DST_ADDR_LO [31:0]
1471 * 5. DST_ADDR_HI [7:0]
1472 * 6. COMMAND [30:21] | BYTE_COUNT [20:0]
1473 */
1474# define PACKET3_CP_DMA_DST_SEL(x) ((x) << 20)
1475 /* 0 - SRC_ADDR
1476 * 1 - GDS
1477 */
1478# define PACKET3_CP_DMA_ENGINE(x) ((x) << 27)
1479 /* 0 - ME
1480 * 1 - PFP
1481 */
1482# define PACKET3_CP_DMA_SRC_SEL(x) ((x) << 29)
1483 /* 0 - SRC_ADDR
1484 * 1 - GDS
1485 * 2 - DATA
1486 */
1487# define PACKET3_CP_DMA_CP_SYNC (1 << 31)
1488/* COMMAND */
1489# define PACKET3_CP_DMA_DIS_WC (1 << 21)
1490# define PACKET3_CP_DMA_CMD_SRC_SWAP(x) ((x) << 23)
1491 /* 0 - none
1492 * 1 - 8 in 16
1493 * 2 - 8 in 32
1494 * 3 - 8 in 64
1495 */
1496# define PACKET3_CP_DMA_CMD_DST_SWAP(x) ((x) << 24)
1497 /* 0 - none
1498 * 1 - 8 in 16
1499 * 2 - 8 in 32
1500 * 3 - 8 in 64
1501 */
1502# define PACKET3_CP_DMA_CMD_SAS (1 << 26)
1503 /* 0 - memory
1504 * 1 - register
1505 */
1506# define PACKET3_CP_DMA_CMD_DAS (1 << 27)
1507 /* 0 - memory
1508 * 1 - register
1509 */
1510# define PACKET3_CP_DMA_CMD_SAIC (1 << 28)
1511# define PACKET3_CP_DMA_CMD_DAIC (1 << 29)
1512# define PACKET3_CP_DMA_CMD_RAW_WAIT (1 << 30)
d2800ee5
AD
1513#define PACKET3_PFP_SYNC_ME 0x42
1514#define PACKET3_SURFACE_SYNC 0x43
1515# define PACKET3_DEST_BASE_0_ENA (1 << 0)
1516# define PACKET3_DEST_BASE_1_ENA (1 << 1)
1517# define PACKET3_CB0_DEST_BASE_ENA (1 << 6)
1518# define PACKET3_CB1_DEST_BASE_ENA (1 << 7)
1519# define PACKET3_CB2_DEST_BASE_ENA (1 << 8)
1520# define PACKET3_CB3_DEST_BASE_ENA (1 << 9)
1521# define PACKET3_CB4_DEST_BASE_ENA (1 << 10)
1522# define PACKET3_CB5_DEST_BASE_ENA (1 << 11)
1523# define PACKET3_CB6_DEST_BASE_ENA (1 << 12)
1524# define PACKET3_CB7_DEST_BASE_ENA (1 << 13)
1525# define PACKET3_DB_DEST_BASE_ENA (1 << 14)
1526# define PACKET3_DEST_BASE_2_ENA (1 << 19)
1527# define PACKET3_DEST_BASE_3_ENA (1 << 21)
1528# define PACKET3_TCL1_ACTION_ENA (1 << 22)
1529# define PACKET3_TC_ACTION_ENA (1 << 23)
1530# define PACKET3_CB_ACTION_ENA (1 << 25)
1531# define PACKET3_DB_ACTION_ENA (1 << 26)
1532# define PACKET3_SH_KCACHE_ACTION_ENA (1 << 27)
1533# define PACKET3_SH_ICACHE_ACTION_ENA (1 << 29)
1534#define PACKET3_ME_INITIALIZE 0x44
1535#define PACKET3_ME_INITIALIZE_DEVICE_ID(x) ((x) << 16)
1536#define PACKET3_COND_WRITE 0x45
1537#define PACKET3_EVENT_WRITE 0x46
2ece2e8b
AD
1538#define EVENT_TYPE(x) ((x) << 0)
1539#define EVENT_INDEX(x) ((x) << 8)
1540 /* 0 - any non-TS event
1541 * 1 - ZPASS_DONE
1542 * 2 - SAMPLE_PIPELINESTAT
1543 * 3 - SAMPLE_STREAMOUTSTAT*
1544 * 4 - *S_PARTIAL_FLUSH
1545 * 5 - EOP events
1546 * 6 - EOS events
1547 * 7 - CACHE_FLUSH, CACHE_FLUSH_AND_INV_EVENT
1548 */
1549#define INV_L2 (1 << 20)
1550 /* INV TC L2 cache when EVENT_INDEX = 7 */
d2800ee5 1551#define PACKET3_EVENT_WRITE_EOP 0x47
2ece2e8b
AD
1552#define DATA_SEL(x) ((x) << 29)
1553 /* 0 - discard
1554 * 1 - send low 32bit data
1555 * 2 - send 64bit data
1556 * 3 - send 64bit counter value
1557 */
1558#define INT_SEL(x) ((x) << 24)
1559 /* 0 - none
1560 * 1 - interrupt only (DATA_SEL = 0)
1561 * 2 - interrupt when data write is confirmed
1562 */
d2800ee5
AD
1563#define PACKET3_EVENT_WRITE_EOS 0x48
1564#define PACKET3_PREAMBLE_CNTL 0x4A
1565# define PACKET3_PREAMBLE_BEGIN_CLEAR_STATE (2 << 28)
1566# define PACKET3_PREAMBLE_END_CLEAR_STATE (3 << 28)
1567#define PACKET3_ONE_REG_WRITE 0x57
1568#define PACKET3_LOAD_CONFIG_REG 0x5F
1569#define PACKET3_LOAD_CONTEXT_REG 0x60
1570#define PACKET3_LOAD_SH_REG 0x61
1571#define PACKET3_SET_CONFIG_REG 0x68
1572#define PACKET3_SET_CONFIG_REG_START 0x00008000
1573#define PACKET3_SET_CONFIG_REG_END 0x0000b000
1574#define PACKET3_SET_CONTEXT_REG 0x69
1575#define PACKET3_SET_CONTEXT_REG_START 0x00028000
1576#define PACKET3_SET_CONTEXT_REG_END 0x00029000
1577#define PACKET3_SET_CONTEXT_REG_INDIRECT 0x73
1578#define PACKET3_SET_RESOURCE_INDIRECT 0x74
1579#define PACKET3_SET_SH_REG 0x76
1580#define PACKET3_SET_SH_REG_START 0x0000b000
1581#define PACKET3_SET_SH_REG_END 0x0000c000
1582#define PACKET3_SET_SH_REG_OFFSET 0x77
1583#define PACKET3_ME_WRITE 0x7A
1584#define PACKET3_SCRATCH_RAM_WRITE 0x7D
1585#define PACKET3_SCRATCH_RAM_READ 0x7E
1586#define PACKET3_CE_WRITE 0x7F
1587#define PACKET3_LOAD_CONST_RAM 0x80
1588#define PACKET3_WRITE_CONST_RAM 0x81
1589#define PACKET3_WRITE_CONST_RAM_OFFSET 0x82
1590#define PACKET3_DUMP_CONST_RAM 0x83
1591#define PACKET3_INCREMENT_CE_COUNTER 0x84
1592#define PACKET3_INCREMENT_DE_COUNTER 0x85
1593#define PACKET3_WAIT_ON_CE_COUNTER 0x86
1594#define PACKET3_WAIT_ON_DE_COUNTER 0x87
1595#define PACKET3_WAIT_ON_DE_COUNTER_DIFF 0x88
1596#define PACKET3_SET_CE_DE_COUNTERS 0x89
1597#define PACKET3_WAIT_ON_AVAIL_BUFFER 0x8A
a85a7da4 1598#define PACKET3_SWITCH_BUFFER 0x8B
0a96d72b 1599
8c5fd7ef
AD
1600/* ASYNC DMA - first instance at 0xd000, second at 0xd800 */
1601#define DMA0_REGISTER_OFFSET 0x0 /* not a register */
1602#define DMA1_REGISTER_OFFSET 0x800 /* not a register */
1603
1604#define DMA_RB_CNTL 0xd000
1605# define DMA_RB_ENABLE (1 << 0)
1606# define DMA_RB_SIZE(x) ((x) << 1) /* log2 */
1607# define DMA_RB_SWAP_ENABLE (1 << 9) /* 8IN32 */
1608# define DMA_RPTR_WRITEBACK_ENABLE (1 << 12)
1609# define DMA_RPTR_WRITEBACK_SWAP_ENABLE (1 << 13) /* 8IN32 */
1610# define DMA_RPTR_WRITEBACK_TIMER(x) ((x) << 16) /* log2 */
1611#define DMA_RB_BASE 0xd004
1612#define DMA_RB_RPTR 0xd008
1613#define DMA_RB_WPTR 0xd00c
1614
1615#define DMA_RB_RPTR_ADDR_HI 0xd01c
1616#define DMA_RB_RPTR_ADDR_LO 0xd020
1617
1618#define DMA_IB_CNTL 0xd024
1619# define DMA_IB_ENABLE (1 << 0)
1620# define DMA_IB_SWAP_ENABLE (1 << 4)
1621#define DMA_IB_RPTR 0xd028
1622#define DMA_CNTL 0xd02c
1623# define TRAP_ENABLE (1 << 0)
1624# define SEM_INCOMPLETE_INT_ENABLE (1 << 1)
1625# define SEM_WAIT_INT_ENABLE (1 << 2)
1626# define DATA_SWAP_ENABLE (1 << 3)
1627# define FENCE_SWAP_ENABLE (1 << 4)
1628# define CTXEMPTY_INT_ENABLE (1 << 28)
eaaa6983
JG
1629#define DMA_STATUS_REG 0xd034
1630# define DMA_IDLE (1 << 0)
8c5fd7ef
AD
1631#define DMA_TILING_CONFIG 0xd0b8
1632
f8f84ac5
AD
1633#define DMA_PG 0xd0d4
1634# define PG_CNTL_ENABLE (1 << 0)
1635#define DMA_PGFSM_CONFIG 0xd0d8
1636#define DMA_PGFSM_WRITE 0xd0dc
1637
8c5fd7ef
AD
1638#define DMA_PACKET(cmd, b, t, s, n) ((((cmd) & 0xF) << 28) | \
1639 (((b) & 0x1) << 26) | \
1640 (((t) & 0x1) << 23) | \
1641 (((s) & 0x1) << 22) | \
1642 (((n) & 0xFFFFF) << 0))
deab48f1
AD
1643
1644#define DMA_IB_PACKET(cmd, vmid, n) ((((cmd) & 0xF) << 28) | \
1645 (((vmid) & 0xF) << 20) | \
1646 (((n) & 0xFFFFF) << 0))
1647
1648#define DMA_PTE_PDE_PACKET(n) ((2 << 28) | \
1649 (1 << 26) | \
1650 (1 << 21) | \
1651 (((n) & 0xFFFFF) << 0))
1652
8c5fd7ef
AD
1653/* async DMA Packet types */
1654#define DMA_PACKET_WRITE 0x2
1655#define DMA_PACKET_COPY 0x3
1656#define DMA_PACKET_INDIRECT_BUFFER 0x4
1657#define DMA_PACKET_SEMAPHORE 0x5
1658#define DMA_PACKET_FENCE 0x6
1659#define DMA_PACKET_TRAP 0x7
1660#define DMA_PACKET_SRBM_WRITE 0x9
1661#define DMA_PACKET_CONSTANT_FILL 0xd
1662#define DMA_PACKET_NOP 0xf
1663
43b3cd99 1664#endif