]> git.proxmox.com Git - mirror_ubuntu-eoan-kernel.git/blame - drivers/gpu/drm/via/via_dmablit.c
include cleanup: Update gfp.h and slab.h includes to prepare for breaking implicit...
[mirror_ubuntu-eoan-kernel.git] / drivers / gpu / drm / via / via_dmablit.c
CommitLineData
443448d0 1/* via_dmablit.c -- PCI DMA BitBlt support for the VIA Unichrome/Pro
bc5f4523 2 *
443448d0
DA
3 * Copyright (C) 2005 Thomas Hellstrom, All Rights Reserved.
4 *
5 * Permission is hereby granted, free of charge, to any person obtaining a
6 * copy of this software and associated documentation files (the "Software"),
7 * to deal in the Software without restriction, including without limitation
8 * the rights to use, copy, modify, merge, publish, distribute, sub license,
9 * and/or sell copies of the Software, and to permit persons to whom the
10 * Software is furnished to do so, subject to the following conditions:
11 *
12 * The above copyright notice and this permission notice (including the
13 * next paragraph) shall be included in all copies or substantial portions
14 * of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. IN NO EVENT SHALL
bc5f4523
DA
19 * THE COPYRIGHT HOLDERS, AUTHORS AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM,
20 * DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR
21 * OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE
443448d0
DA
22 * USE OR OTHER DEALINGS IN THE SOFTWARE.
23 *
bc5f4523 24 * Authors:
443448d0
DA
25 * Thomas Hellstrom.
26 * Partially based on code obtained from Digeo Inc.
27 */
28
29
30/*
bc5f4523
DA
31 * Unmaps the DMA mappings.
32 * FIXME: Is this a NoOp on x86? Also
33 * FIXME: What happens if this one is called and a pending blit has previously done
34 * the same DMA mappings?
443448d0
DA
35 */
36
37#include "drmP.h"
38#include "via_drm.h"
39#include "via_drv.h"
40#include "via_dmablit.h"
41
42#include <linux/pagemap.h>
5a0e3ad6 43#include <linux/slab.h>
443448d0 44
d40c8533
DA
45#define VIA_PGDN(x) (((unsigned long)(x)) & PAGE_MASK)
46#define VIA_PGOFF(x) (((unsigned long)(x)) & ~PAGE_MASK)
47#define VIA_PFN(x) ((unsigned long)(x) >> PAGE_SHIFT)
443448d0
DA
48
49typedef struct _drm_via_descriptor {
50 uint32_t mem_addr;
51 uint32_t dev_addr;
52 uint32_t size;
53 uint32_t next;
54} drm_via_descriptor_t;
55
56
57/*
58 * Unmap a DMA mapping.
59 */
60
61
62
63static void
64via_unmap_blit_from_device(struct pci_dev *pdev, drm_via_sg_info_t *vsg)
65{
66 int num_desc = vsg->num_desc;
67 unsigned cur_descriptor_page = num_desc / vsg->descriptors_per_page;
68 unsigned descriptor_this_page = num_desc % vsg->descriptors_per_page;
bc5f4523 69 drm_via_descriptor_t *desc_ptr = vsg->desc_pages[cur_descriptor_page] +
443448d0
DA
70 descriptor_this_page;
71 dma_addr_t next = vsg->chain_start;
72
73 while(num_desc--) {
74 if (descriptor_this_page-- == 0) {
75 cur_descriptor_page--;
76 descriptor_this_page = vsg->descriptors_per_page - 1;
bc5f4523 77 desc_ptr = vsg->desc_pages[cur_descriptor_page] +
443448d0
DA
78 descriptor_this_page;
79 }
80 dma_unmap_single(&pdev->dev, next, sizeof(*desc_ptr), DMA_TO_DEVICE);
81 dma_unmap_page(&pdev->dev, desc_ptr->mem_addr, desc_ptr->size, vsg->direction);
82 next = (dma_addr_t) desc_ptr->next;
83 desc_ptr--;
84 }
85}
86
87/*
88 * If mode = 0, count how many descriptors are needed.
89 * If mode = 1, Map the DMA pages for the device, put together and map also the descriptors.
90 * Descriptors are run in reverse order by the hardware because we are not allowed to update the
91 * 'next' field without syncing calls when the descriptor is already mapped.
92 */
93
94static void
95via_map_blit_for_device(struct pci_dev *pdev,
96 const drm_via_dmablit_t *xfer,
bc5f4523 97 drm_via_sg_info_t *vsg,
443448d0
DA
98 int mode)
99{
100 unsigned cur_descriptor_page = 0;
101 unsigned num_descriptors_this_page = 0;
102 unsigned char *mem_addr = xfer->mem_addr;
103 unsigned char *cur_mem;
104 unsigned char *first_addr = (unsigned char *)VIA_PGDN(mem_addr);
105 uint32_t fb_addr = xfer->fb_addr;
106 uint32_t cur_fb;
107 unsigned long line_len;
108 unsigned remaining_len;
109 int num_desc = 0;
110 int cur_line;
111 dma_addr_t next = 0 | VIA_DMA_DPR_EC;
339363c4 112 drm_via_descriptor_t *desc_ptr = NULL;
443448d0 113
bc5f4523 114 if (mode == 1)
443448d0
DA
115 desc_ptr = vsg->desc_pages[cur_descriptor_page];
116
117 for (cur_line = 0; cur_line < xfer->num_lines; ++cur_line) {
118
119 line_len = xfer->line_length;
120 cur_fb = fb_addr;
121 cur_mem = mem_addr;
bc5f4523 122
443448d0
DA
123 while (line_len > 0) {
124
d40c8533 125 remaining_len = min(PAGE_SIZE-VIA_PGOFF(cur_mem), line_len);
443448d0
DA
126 line_len -= remaining_len;
127
128 if (mode == 1) {
bc5f4523
DA
129 desc_ptr->mem_addr =
130 dma_map_page(&pdev->dev,
131 vsg->pages[VIA_PFN(cur_mem) -
443448d0 132 VIA_PFN(first_addr)],
bc5f4523 133 VIA_PGOFF(cur_mem), remaining_len,
443448d0 134 vsg->direction);
d40c8533 135 desc_ptr->dev_addr = cur_fb;
bc5f4523 136
d40c8533 137 desc_ptr->size = remaining_len;
443448d0 138 desc_ptr->next = (uint32_t) next;
bc5f4523 139 next = dma_map_single(&pdev->dev, desc_ptr, sizeof(*desc_ptr),
443448d0
DA
140 DMA_TO_DEVICE);
141 desc_ptr++;
142 if (++num_descriptors_this_page >= vsg->descriptors_per_page) {
143 num_descriptors_this_page = 0;
144 desc_ptr = vsg->desc_pages[++cur_descriptor_page];
145 }
146 }
bc5f4523 147
443448d0
DA
148 num_desc++;
149 cur_mem += remaining_len;
150 cur_fb += remaining_len;
151 }
bc5f4523 152
443448d0
DA
153 mem_addr += xfer->mem_stride;
154 fb_addr += xfer->fb_stride;
155 }
156
157 if (mode == 1) {
158 vsg->chain_start = next;
159 vsg->state = dr_via_device_mapped;
160 }
161 vsg->num_desc = num_desc;
162}
163
164/*
bc5f4523 165 * Function that frees up all resources for a blit. It is usable even if the
d40c8533 166 * blit info has only been partially built as long as the status enum is consistent
443448d0
DA
167 * with the actual status of the used resources.
168 */
169
170
ce60fe02 171static void
bc5f4523 172via_free_sg_info(struct pci_dev *pdev, drm_via_sg_info_t *vsg)
443448d0
DA
173{
174 struct page *page;
175 int i;
176
177 switch(vsg->state) {
178 case dr_via_device_mapped:
179 via_unmap_blit_from_device(pdev, vsg);
180 case dr_via_desc_pages_alloc:
181 for (i=0; i<vsg->num_desc_pages; ++i) {
182 if (vsg->desc_pages[i] != NULL)
183 free_page((unsigned long)vsg->desc_pages[i]);
184 }
185 kfree(vsg->desc_pages);
186 case dr_via_pages_locked:
187 for (i=0; i<vsg->num_pages; ++i) {
188 if ( NULL != (page = vsg->pages[i])) {
bc5f4523 189 if (! PageReserved(page) && (DMA_FROM_DEVICE == vsg->direction))
443448d0
DA
190 SetPageDirty(page);
191 page_cache_release(page);
192 }
193 }
194 case dr_via_pages_alloc:
195 vfree(vsg->pages);
196 default:
197 vsg->state = dr_via_sg_init;
198 }
c5c07550
F
199 vfree(vsg->bounce_buffer);
200 vsg->bounce_buffer = NULL;
443448d0 201 vsg->free_on_sequence = 0;
bc5f4523 202}
443448d0
DA
203
204/*
205 * Fire a blit engine.
206 */
207
208static void
84b1fd10 209via_fire_dmablit(struct drm_device *dev, drm_via_sg_info_t *vsg, int engine)
443448d0
DA
210{
211 drm_via_private_t *dev_priv = (drm_via_private_t *)dev->dev_private;
212
213 VIA_WRITE(VIA_PCI_DMA_MAR0 + engine*0x10, 0);
214 VIA_WRITE(VIA_PCI_DMA_DAR0 + engine*0x10, 0);
bc5f4523 215 VIA_WRITE(VIA_PCI_DMA_CSR0 + engine*0x04, VIA_DMA_CSR_DD | VIA_DMA_CSR_TD |
443448d0
DA
216 VIA_DMA_CSR_DE);
217 VIA_WRITE(VIA_PCI_DMA_MR0 + engine*0x04, VIA_DMA_MR_CM | VIA_DMA_MR_TDIE);
218 VIA_WRITE(VIA_PCI_DMA_BCR0 + engine*0x10, 0);
219 VIA_WRITE(VIA_PCI_DMA_DPR0 + engine*0x10, vsg->chain_start);
76f62551 220 DRM_WRITEMEMORYBARRIER();
443448d0 221 VIA_WRITE(VIA_PCI_DMA_CSR0 + engine*0x04, VIA_DMA_CSR_DE | VIA_DMA_CSR_TS);
76f62551 222 VIA_READ(VIA_PCI_DMA_CSR0 + engine*0x04);
443448d0
DA
223}
224
225/*
226 * Obtain a page pointer array and lock all pages into system memory. A segmentation violation will
227 * occur here if the calling user does not have access to the submitted address.
228 */
229
230static int
231via_lock_all_dma_pages(drm_via_sg_info_t *vsg, drm_via_dmablit_t *xfer)
232{
233 int ret;
234 unsigned long first_pfn = VIA_PFN(xfer->mem_addr);
bc5f4523 235 vsg->num_pages = VIA_PFN(xfer->mem_addr + (xfer->num_lines * xfer->mem_stride -1)) -
443448d0 236 first_pfn + 1;
bc5f4523 237
443448d0 238 if (NULL == (vsg->pages = vmalloc(sizeof(struct page *) * vsg->num_pages)))
20caafa6 239 return -ENOMEM;
443448d0
DA
240 memset(vsg->pages, 0, sizeof(struct page *) * vsg->num_pages);
241 down_read(&current->mm->mmap_sem);
d40c8533
DA
242 ret = get_user_pages(current, current->mm,
243 (unsigned long)xfer->mem_addr,
244 vsg->num_pages,
245 (vsg->direction == DMA_FROM_DEVICE),
246 0, vsg->pages, NULL);
443448d0
DA
247
248 up_read(&current->mm->mmap_sem);
249 if (ret != vsg->num_pages) {
bc5f4523 250 if (ret < 0)
443448d0
DA
251 return ret;
252 vsg->state = dr_via_pages_locked;
20caafa6 253 return -EINVAL;
443448d0
DA
254 }
255 vsg->state = dr_via_pages_locked;
256 DRM_DEBUG("DMA pages locked\n");
257 return 0;
258}
259
260/*
261 * Allocate DMA capable memory for the blit descriptor chain, and an array that keeps track of the
262 * pages we allocate. We don't want to use kmalloc for the descriptor chain because it may be
263 * quite large for some blits, and pages don't need to be contingous.
264 */
265
bc5f4523 266static int
443448d0
DA
267via_alloc_desc_pages(drm_via_sg_info_t *vsg)
268{
269 int i;
bc5f4523 270
443448d0 271 vsg->descriptors_per_page = PAGE_SIZE / sizeof( drm_via_descriptor_t);
bc5f4523 272 vsg->num_desc_pages = (vsg->num_desc + vsg->descriptors_per_page - 1) /
443448d0
DA
273 vsg->descriptors_per_page;
274
dd00cc48 275 if (NULL == (vsg->desc_pages = kcalloc(vsg->num_desc_pages, sizeof(void *), GFP_KERNEL)))
20caafa6 276 return -ENOMEM;
bc5f4523 277
443448d0
DA
278 vsg->state = dr_via_desc_pages_alloc;
279 for (i=0; i<vsg->num_desc_pages; ++i) {
bc5f4523 280 if (NULL == (vsg->desc_pages[i] =
443448d0 281 (drm_via_descriptor_t *) __get_free_page(GFP_KERNEL)))
20caafa6 282 return -ENOMEM;
443448d0
DA
283 }
284 DRM_DEBUG("Allocated %d pages for %d descriptors.\n", vsg->num_desc_pages,
285 vsg->num_desc);
286 return 0;
287}
bc5f4523 288
443448d0 289static void
84b1fd10 290via_abort_dmablit(struct drm_device *dev, int engine)
443448d0
DA
291{
292 drm_via_private_t *dev_priv = (drm_via_private_t *)dev->dev_private;
293
294 VIA_WRITE(VIA_PCI_DMA_CSR0 + engine*0x04, VIA_DMA_CSR_TA);
295}
296
297static void
84b1fd10 298via_dmablit_engine_off(struct drm_device *dev, int engine)
443448d0
DA
299{
300 drm_via_private_t *dev_priv = (drm_via_private_t *)dev->dev_private;
301
bc5f4523 302 VIA_WRITE(VIA_PCI_DMA_CSR0 + engine*0x04, VIA_DMA_CSR_TD | VIA_DMA_CSR_DD);
443448d0
DA
303}
304
305
306
307/*
308 * The dmablit part of the IRQ handler. Trying to do only reasonably fast things here.
309 * The rest, like unmapping and freeing memory for done blits is done in a separate workqueue
310 * task. Basically the task of the interrupt handler is to submit a new blit to the engine, while
311 * the workqueue task takes care of processing associated with the old blit.
312 */
bc5f4523 313
443448d0 314void
84b1fd10 315via_dmablit_handler(struct drm_device *dev, int engine, int from_irq)
443448d0
DA
316{
317 drm_via_private_t *dev_priv = (drm_via_private_t *)dev->dev_private;
318 drm_via_blitq_t *blitq = dev_priv->blit_queues + engine;
319 int cur;
320 int done_transfer;
321 unsigned long irqsave=0;
322 uint32_t status = 0;
323
324 DRM_DEBUG("DMA blit handler called. engine = %d, from_irq = %d, blitq = 0x%lx\n",
325 engine, from_irq, (unsigned long) blitq);
326
327 if (from_irq) {
328 spin_lock(&blitq->blit_lock);
329 } else {
330 spin_lock_irqsave(&blitq->blit_lock, irqsave);
331 }
332
bc5f4523 333 done_transfer = blitq->is_active &&
443448d0 334 (( status = VIA_READ(VIA_PCI_DMA_CSR0 + engine*0x04)) & VIA_DMA_CSR_TD);
bc5f4523 335 done_transfer = done_transfer || ( blitq->aborting && !(status & VIA_DMA_CSR_DE));
443448d0
DA
336
337 cur = blitq->cur;
338 if (done_transfer) {
339
340 blitq->blits[cur]->aborted = blitq->aborting;
341 blitq->done_blit_handle++;
bc5f4523 342 DRM_WAKEUP(blitq->blit_queue + cur);
443448d0
DA
343
344 cur++;
bc5f4523 345 if (cur >= VIA_NUM_BLIT_SLOTS)
443448d0
DA
346 cur = 0;
347 blitq->cur = cur;
348
349 /*
350 * Clear transfer done flag.
351 */
352
353 VIA_WRITE(VIA_PCI_DMA_CSR0 + engine*0x04, VIA_DMA_CSR_TD);
354
355 blitq->is_active = 0;
356 blitq->aborting = 0;
bc5f4523 357 schedule_work(&blitq->wq);
443448d0
DA
358
359 } else if (blitq->is_active && time_after_eq(jiffies, blitq->end)) {
360
361 /*
362 * Abort transfer after one second.
363 */
364
365 via_abort_dmablit(dev, engine);
366 blitq->aborting = 1;
367 blitq->end = jiffies + DRM_HZ;
368 }
bc5f4523 369
443448d0
DA
370 if (!blitq->is_active) {
371 if (blitq->num_outstanding) {
372 via_fire_dmablit(dev, blitq->blits[cur], engine);
373 blitq->is_active = 1;
374 blitq->cur = cur;
375 blitq->num_outstanding--;
376 blitq->end = jiffies + DRM_HZ;
40565f19
JS
377 if (!timer_pending(&blitq->poll_timer))
378 mod_timer(&blitq->poll_timer, jiffies + 1);
443448d0
DA
379 } else {
380 if (timer_pending(&blitq->poll_timer)) {
381 del_timer(&blitq->poll_timer);
382 }
383 via_dmablit_engine_off(dev, engine);
384 }
bc5f4523 385 }
443448d0
DA
386
387 if (from_irq) {
388 spin_unlock(&blitq->blit_lock);
389 } else {
390 spin_unlock_irqrestore(&blitq->blit_lock, irqsave);
391 }
bc5f4523 392}
443448d0
DA
393
394
395
396/*
397 * Check whether this blit is still active, performing necessary locking.
398 */
399
400static int
401via_dmablit_active(drm_via_blitq_t *blitq, int engine, uint32_t handle, wait_queue_head_t **queue)
402{
403 unsigned long irqsave;
404 uint32_t slot;
405 int active;
406
407 spin_lock_irqsave(&blitq->blit_lock, irqsave);
408
409 /*
410 * Allow for handle wraparounds.
411 */
412
413 active = ((blitq->done_blit_handle - handle) > (1 << 23)) &&
414 ((blitq->cur_blit_handle - handle) <= (1 << 23));
415
416 if (queue && active) {
417 slot = handle - blitq->done_blit_handle + blitq->cur -1;
418 if (slot >= VIA_NUM_BLIT_SLOTS) {
419 slot -= VIA_NUM_BLIT_SLOTS;
420 }
421 *queue = blitq->blit_queue + slot;
422 }
423
424 spin_unlock_irqrestore(&blitq->blit_lock, irqsave);
425
426 return active;
427}
bc5f4523 428
443448d0
DA
429/*
430 * Sync. Wait for at least three seconds for the blit to be performed.
431 */
432
433static int
bc5f4523 434via_dmablit_sync(struct drm_device *dev, uint32_t handle, int engine)
443448d0
DA
435{
436
437 drm_via_private_t *dev_priv = (drm_via_private_t *)dev->dev_private;
438 drm_via_blitq_t *blitq = dev_priv->blit_queues + engine;
439 wait_queue_head_t *queue;
440 int ret = 0;
441
442 if (via_dmablit_active(blitq, engine, handle, &queue)) {
bc5f4523 443 DRM_WAIT_ON(ret, *queue, 3 * DRM_HZ,
443448d0
DA
444 !via_dmablit_active(blitq, engine, handle, NULL));
445 }
446 DRM_DEBUG("DMA blit sync handle 0x%x engine %d returned %d\n",
447 handle, engine, ret);
bc5f4523 448
443448d0
DA
449 return ret;
450}
451
452
453/*
454 * A timer that regularly polls the blit engine in cases where we don't have interrupts:
455 * a) Broken hardware (typically those that don't have any video capture facility).
456 * b) Blit abort. The hardware doesn't send an interrupt when a blit is aborted.
457 * The timer and hardware IRQ's can and do work in parallel. If the hardware has
458 * irqs, it will shorten the latency somewhat.
459 */
460
461
462
463static void
464via_dmablit_timer(unsigned long data)
465{
466 drm_via_blitq_t *blitq = (drm_via_blitq_t *) data;
84b1fd10 467 struct drm_device *dev = blitq->dev;
443448d0
DA
468 int engine = (int)
469 (blitq - ((drm_via_private_t *)dev->dev_private)->blit_queues);
bc5f4523
DA
470
471 DRM_DEBUG("Polling timer called for engine %d, jiffies %lu\n", engine,
443448d0
DA
472 (unsigned long) jiffies);
473
474 via_dmablit_handler(dev, engine, 0);
bc5f4523 475
443448d0 476 if (!timer_pending(&blitq->poll_timer)) {
40565f19 477 mod_timer(&blitq->poll_timer, jiffies + 1);
443448d0 478
d40c8533
DA
479 /*
480 * Rerun handler to delete timer if engines are off, and
481 * to shorten abort latency. This is a little nasty.
482 */
483
484 via_dmablit_handler(dev, engine, 0);
485
486 }
443448d0
DA
487}
488
489
490
491
492/*
493 * Workqueue task that frees data and mappings associated with a blit.
494 * Also wakes up waiting processes. Each of these tasks handles one
495 * blit engine only and may not be called on each interrupt.
496 */
497
498
bc5f4523 499static void
c4028958 500via_dmablit_workqueue(struct work_struct *work)
443448d0 501{
c4028958 502 drm_via_blitq_t *blitq = container_of(work, drm_via_blitq_t, wq);
84b1fd10 503 struct drm_device *dev = blitq->dev;
443448d0
DA
504 unsigned long irqsave;
505 drm_via_sg_info_t *cur_sg;
506 int cur_released;
bc5f4523
DA
507
508
509 DRM_DEBUG("Workqueue task called for blit engine %ld\n",(unsigned long)
443448d0
DA
510 (blitq - ((drm_via_private_t *)dev->dev_private)->blit_queues));
511
512 spin_lock_irqsave(&blitq->blit_lock, irqsave);
bc5f4523 513
443448d0
DA
514 while(blitq->serviced != blitq->cur) {
515
516 cur_released = blitq->serviced++;
517
518 DRM_DEBUG("Releasing blit slot %d\n", cur_released);
519
bc5f4523 520 if (blitq->serviced >= VIA_NUM_BLIT_SLOTS)
443448d0 521 blitq->serviced = 0;
bc5f4523 522
443448d0
DA
523 cur_sg = blitq->blits[cur_released];
524 blitq->num_free++;
bc5f4523 525
443448d0 526 spin_unlock_irqrestore(&blitq->blit_lock, irqsave);
bc5f4523 527
443448d0 528 DRM_WAKEUP(&blitq->busy_queue);
bc5f4523 529
443448d0
DA
530 via_free_sg_info(dev->pdev, cur_sg);
531 kfree(cur_sg);
bc5f4523 532
443448d0
DA
533 spin_lock_irqsave(&blitq->blit_lock, irqsave);
534 }
535
536 spin_unlock_irqrestore(&blitq->blit_lock, irqsave);
537}
bc5f4523 538
443448d0
DA
539
540/*
541 * Init all blit engines. Currently we use two, but some hardware have 4.
542 */
543
544
545void
84b1fd10 546via_init_dmablit(struct drm_device *dev)
443448d0
DA
547{
548 int i,j;
549 drm_via_private_t *dev_priv = (drm_via_private_t *)dev->dev_private;
550 drm_via_blitq_t *blitq;
551
bc5f4523
DA
552 pci_set_master(dev->pdev);
553
443448d0
DA
554 for (i=0; i< VIA_NUM_BLIT_ENGINES; ++i) {
555 blitq = dev_priv->blit_queues + i;
556 blitq->dev = dev;
557 blitq->cur_blit_handle = 0;
558 blitq->done_blit_handle = 0;
559 blitq->head = 0;
560 blitq->cur = 0;
561 blitq->serviced = 0;
22c806c2 562 blitq->num_free = VIA_NUM_BLIT_SLOTS - 1;
443448d0
DA
563 blitq->num_outstanding = 0;
564 blitq->is_active = 0;
565 blitq->aborting = 0;
34af946a 566 spin_lock_init(&blitq->blit_lock);
443448d0
DA
567 for (j=0; j<VIA_NUM_BLIT_SLOTS; ++j) {
568 DRM_INIT_WAITQUEUE(blitq->blit_queue + j);
569 }
570 DRM_INIT_WAITQUEUE(&blitq->busy_queue);
c4028958 571 INIT_WORK(&blitq->wq, via_dmablit_workqueue);
40565f19
JS
572 setup_timer(&blitq->poll_timer, via_dmablit_timer,
573 (unsigned long)blitq);
bc5f4523 574 }
443448d0
DA
575}
576
577/*
578 * Build all info and do all mappings required for a blit.
579 */
bc5f4523 580
443448d0
DA
581
582static int
84b1fd10 583via_build_sg_info(struct drm_device *dev, drm_via_sg_info_t *vsg, drm_via_dmablit_t *xfer)
443448d0
DA
584{
585 int draw = xfer->to_fb;
586 int ret = 0;
bc5f4523 587
443448d0 588 vsg->direction = (draw) ? DMA_TO_DEVICE : DMA_FROM_DEVICE;
339363c4 589 vsg->bounce_buffer = NULL;
443448d0
DA
590
591 vsg->state = dr_via_sg_init;
592
593 if (xfer->num_lines <= 0 || xfer->line_length <= 0) {
594 DRM_ERROR("Zero size bitblt.\n");
20caafa6 595 return -EINVAL;
443448d0
DA
596 }
597
598 /*
599 * Below check is a driver limitation, not a hardware one. We
600 * don't want to lock unused pages, and don't want to incoporate the
bc5f4523 601 * extra logic of avoiding them. Make sure there are no.
443448d0
DA
602 * (Not a big limitation anyway.)
603 */
604
f0fb6d77 605 if ((xfer->mem_stride - xfer->line_length) > 2*PAGE_SIZE) {
443448d0
DA
606 DRM_ERROR("Too large system memory stride. Stride: %d, "
607 "Length: %d\n", xfer->mem_stride, xfer->line_length);
20caafa6 608 return -EINVAL;
443448d0
DA
609 }
610
d40c8533
DA
611 if ((xfer->mem_stride == xfer->line_length) &&
612 (xfer->fb_stride == xfer->line_length)) {
613 xfer->mem_stride *= xfer->num_lines;
614 xfer->line_length = xfer->mem_stride;
615 xfer->fb_stride = xfer->mem_stride;
616 xfer->num_lines = 1;
617 }
618
619 /*
620 * Don't lock an arbitrary large number of pages, since that causes a
621 * DOS security hole.
622 */
623
624 if (xfer->num_lines > 2048 || (xfer->num_lines*xfer->mem_stride > (2048*2048*4))) {
625 DRM_ERROR("Too large PCI DMA bitblt.\n");
20caafa6 626 return -EINVAL;
bc5f4523 627 }
443448d0 628
bc5f4523 629 /*
443448d0 630 * we allow a negative fb stride to allow flipping of images in
bc5f4523 631 * transfer.
443448d0
DA
632 */
633
634 if (xfer->mem_stride < xfer->line_length ||
635 abs(xfer->fb_stride) < xfer->line_length) {
636 DRM_ERROR("Invalid frame-buffer / memory stride.\n");
20caafa6 637 return -EINVAL;
443448d0
DA
638 }
639
640 /*
641 * A hardware bug seems to be worked around if system memory addresses start on
642 * 16 byte boundaries. This seems a bit restrictive however. VIA is contacted
643 * about this. Meanwhile, impose the following restrictions:
644 */
645
646#ifdef VIA_BUGFREE
647 if ((((unsigned long)xfer->mem_addr & 3) != ((unsigned long)xfer->fb_addr & 3)) ||
d40c8533 648 ((xfer->num_lines > 1) && ((xfer->mem_stride & 3) != (xfer->fb_stride & 3)))) {
443448d0 649 DRM_ERROR("Invalid DRM bitblt alignment.\n");
20caafa6 650 return -EINVAL;
443448d0
DA
651 }
652#else
653 if ((((unsigned long)xfer->mem_addr & 15) ||
d40c8533 654 ((unsigned long)xfer->fb_addr & 3)) ||
bc5f4523 655 ((xfer->num_lines > 1) &&
d40c8533 656 ((xfer->mem_stride & 15) || (xfer->fb_stride & 3)))) {
443448d0 657 DRM_ERROR("Invalid DRM bitblt alignment.\n");
20caafa6 658 return -EINVAL;
bc5f4523 659 }
443448d0
DA
660#endif
661
662 if (0 != (ret = via_lock_all_dma_pages(vsg, xfer))) {
663 DRM_ERROR("Could not lock DMA pages.\n");
664 via_free_sg_info(dev->pdev, vsg);
665 return ret;
666 }
667
668 via_map_blit_for_device(dev->pdev, xfer, vsg, 0);
669 if (0 != (ret = via_alloc_desc_pages(vsg))) {
670 DRM_ERROR("Could not allocate DMA descriptor pages.\n");
671 via_free_sg_info(dev->pdev, vsg);
672 return ret;
673 }
674 via_map_blit_for_device(dev->pdev, xfer, vsg, 1);
bc5f4523 675
443448d0
DA
676 return 0;
677}
bc5f4523 678
443448d0
DA
679
680/*
681 * Reserve one free slot in the blit queue. Will wait for one second for one
682 * to become available. Otherwise -EBUSY is returned.
683 */
684
bc5f4523 685static int
443448d0
DA
686via_dmablit_grab_slot(drm_via_blitq_t *blitq, int engine)
687{
688 int ret=0;
689 unsigned long irqsave;
690
691 DRM_DEBUG("Num free is %d\n", blitq->num_free);
692 spin_lock_irqsave(&blitq->blit_lock, irqsave);
693 while(blitq->num_free == 0) {
694 spin_unlock_irqrestore(&blitq->blit_lock, irqsave);
695
696 DRM_WAIT_ON(ret, blitq->busy_queue, DRM_HZ, blitq->num_free > 0);
697 if (ret) {
20caafa6 698 return (-EINTR == ret) ? -EAGAIN : ret;
443448d0 699 }
bc5f4523 700
443448d0
DA
701 spin_lock_irqsave(&blitq->blit_lock, irqsave);
702 }
bc5f4523 703
443448d0
DA
704 blitq->num_free--;
705 spin_unlock_irqrestore(&blitq->blit_lock, irqsave);
706
707 return 0;
708}
709
710/*
711 * Hand back a free slot if we changed our mind.
712 */
713
bc5f4523 714static void
443448d0
DA
715via_dmablit_release_slot(drm_via_blitq_t *blitq)
716{
717 unsigned long irqsave;
718
719 spin_lock_irqsave(&blitq->blit_lock, irqsave);
720 blitq->num_free++;
721 spin_unlock_irqrestore(&blitq->blit_lock, irqsave);
722 DRM_WAKEUP( &blitq->busy_queue );
723}
724
725/*
726 * Grab a free slot. Build blit info and queue a blit.
727 */
728
729
bc5f4523
DA
730static int
731via_dmablit(struct drm_device *dev, drm_via_dmablit_t *xfer)
443448d0
DA
732{
733 drm_via_private_t *dev_priv = (drm_via_private_t *)dev->dev_private;
734 drm_via_sg_info_t *vsg;
735 drm_via_blitq_t *blitq;
d40c8533 736 int ret;
443448d0
DA
737 int engine;
738 unsigned long irqsave;
739
740 if (dev_priv == NULL) {
741 DRM_ERROR("Called without initialization.\n");
20caafa6 742 return -EINVAL;
443448d0
DA
743 }
744
745 engine = (xfer->to_fb) ? 0 : 1;
746 blitq = dev_priv->blit_queues + engine;
747 if (0 != (ret = via_dmablit_grab_slot(blitq, engine))) {
748 return ret;
749 }
750 if (NULL == (vsg = kmalloc(sizeof(*vsg), GFP_KERNEL))) {
751 via_dmablit_release_slot(blitq);
20caafa6 752 return -ENOMEM;
443448d0
DA
753 }
754 if (0 != (ret = via_build_sg_info(dev, vsg, xfer))) {
755 via_dmablit_release_slot(blitq);
756 kfree(vsg);
757 return ret;
758 }
759 spin_lock_irqsave(&blitq->blit_lock, irqsave);
760
761 blitq->blits[blitq->head++] = vsg;
bc5f4523 762 if (blitq->head >= VIA_NUM_BLIT_SLOTS)
443448d0
DA
763 blitq->head = 0;
764 blitq->num_outstanding++;
bc5f4523 765 xfer->sync.sync_handle = ++blitq->cur_blit_handle;
443448d0
DA
766
767 spin_unlock_irqrestore(&blitq->blit_lock, irqsave);
768 xfer->sync.engine = engine;
769
bc5f4523 770 via_dmablit_handler(dev, engine, 0);
443448d0
DA
771
772 return 0;
773}
774
775/*
776 * Sync on a previously submitted blit. Note that the X server use signals extensively, and
d40c8533 777 * that there is a very big probability that this IOCTL will be interrupted by a signal. In that
bc5f4523 778 * case it returns with -EAGAIN for the signal to be delivered.
443448d0
DA
779 * The caller should then reissue the IOCTL. This is similar to what is being done for drmGetLock().
780 */
781
782int
c153f45f 783via_dma_blit_sync( struct drm_device *dev, void *data, struct drm_file *file_priv )
443448d0 784{
c153f45f 785 drm_via_blitsync_t *sync = data;
443448d0 786 int err;
443448d0 787
bc5f4523 788 if (sync->engine >= VIA_NUM_BLIT_ENGINES)
20caafa6 789 return -EINVAL;
443448d0 790
c153f45f 791 err = via_dmablit_sync(dev, sync->sync_handle, sync->engine);
443448d0 792
20caafa6
EA
793 if (-EINTR == err)
794 err = -EAGAIN;
443448d0
DA
795
796 return err;
797}
bc5f4523 798
443448d0
DA
799
800/*
801 * Queue a blit and hand back a handle to be used for sync. This IOCTL may be interrupted by a signal
bc5f4523 802 * while waiting for a free slot in the blit queue. In that case it returns with -EAGAIN and should
443448d0
DA
803 * be reissued. See the above IOCTL code.
804 */
805
bc5f4523 806int
c153f45f 807via_dma_blit( struct drm_device *dev, void *data, struct drm_file *file_priv )
443448d0 808{
c153f45f 809 drm_via_dmablit_t *xfer = data;
443448d0 810 int err;
443448d0 811
c153f45f 812 err = via_dmablit(dev, xfer);
443448d0
DA
813
814 return err;
815}