]>
Commit | Line | Data |
---|---|---|
fb1d9738 JB |
1 | /************************************************************************** |
2 | * | |
3 | * Copyright © 2009 VMware, Inc., Palo Alto, CA., USA | |
4 | * All Rights Reserved. | |
5 | * | |
6 | * Permission is hereby granted, free of charge, to any person obtaining a | |
7 | * copy of this software and associated documentation files (the | |
8 | * "Software"), to deal in the Software without restriction, including | |
9 | * without limitation the rights to use, copy, modify, merge, publish, | |
10 | * distribute, sub license, and/or sell copies of the Software, and to | |
11 | * permit persons to whom the Software is furnished to do so, subject to | |
12 | * the following conditions: | |
13 | * | |
14 | * The above copyright notice and this permission notice (including the | |
15 | * next paragraph) shall be included in all copies or substantial portions | |
16 | * of the Software. | |
17 | * | |
18 | * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR | |
19 | * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, | |
20 | * FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. IN NO EVENT SHALL | |
21 | * THE COPYRIGHT HOLDERS, AUTHORS AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM, | |
22 | * DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR | |
23 | * OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE | |
24 | * USE OR OTHER DEALINGS IN THE SOFTWARE. | |
25 | * | |
26 | **************************************************************************/ | |
e0cd3608 | 27 | #include <linux/module.h> |
fb1d9738 | 28 | |
760285e7 | 29 | #include <drm/drmP.h> |
fb1d9738 | 30 | #include "vmwgfx_drv.h" |
760285e7 DH |
31 | #include <drm/ttm/ttm_placement.h> |
32 | #include <drm/ttm/ttm_bo_driver.h> | |
33 | #include <drm/ttm/ttm_object.h> | |
34 | #include <drm/ttm/ttm_module.h> | |
d92d9851 | 35 | #include <linux/dma_remapping.h> |
fb1d9738 JB |
36 | |
37 | #define VMWGFX_DRIVER_NAME "vmwgfx" | |
38 | #define VMWGFX_DRIVER_DESC "Linux drm driver for VMware graphics devices" | |
39 | #define VMWGFX_CHIP_SVGAII 0 | |
40 | #define VMW_FB_RESERVATION 0 | |
41 | ||
eb4f923b JB |
42 | #define VMW_MIN_INITIAL_WIDTH 800 |
43 | #define VMW_MIN_INITIAL_HEIGHT 600 | |
44 | ||
45 | ||
fb1d9738 JB |
46 | /** |
47 | * Fully encoded drm commands. Might move to vmw_drm.h | |
48 | */ | |
49 | ||
50 | #define DRM_IOCTL_VMW_GET_PARAM \ | |
51 | DRM_IOWR(DRM_COMMAND_BASE + DRM_VMW_GET_PARAM, \ | |
52 | struct drm_vmw_getparam_arg) | |
53 | #define DRM_IOCTL_VMW_ALLOC_DMABUF \ | |
54 | DRM_IOWR(DRM_COMMAND_BASE + DRM_VMW_ALLOC_DMABUF, \ | |
55 | union drm_vmw_alloc_dmabuf_arg) | |
56 | #define DRM_IOCTL_VMW_UNREF_DMABUF \ | |
57 | DRM_IOW(DRM_COMMAND_BASE + DRM_VMW_UNREF_DMABUF, \ | |
58 | struct drm_vmw_unref_dmabuf_arg) | |
59 | #define DRM_IOCTL_VMW_CURSOR_BYPASS \ | |
60 | DRM_IOW(DRM_COMMAND_BASE + DRM_VMW_CURSOR_BYPASS, \ | |
61 | struct drm_vmw_cursor_bypass_arg) | |
62 | ||
63 | #define DRM_IOCTL_VMW_CONTROL_STREAM \ | |
64 | DRM_IOW(DRM_COMMAND_BASE + DRM_VMW_CONTROL_STREAM, \ | |
65 | struct drm_vmw_control_stream_arg) | |
66 | #define DRM_IOCTL_VMW_CLAIM_STREAM \ | |
67 | DRM_IOR(DRM_COMMAND_BASE + DRM_VMW_CLAIM_STREAM, \ | |
68 | struct drm_vmw_stream_arg) | |
69 | #define DRM_IOCTL_VMW_UNREF_STREAM \ | |
70 | DRM_IOW(DRM_COMMAND_BASE + DRM_VMW_UNREF_STREAM, \ | |
71 | struct drm_vmw_stream_arg) | |
72 | ||
73 | #define DRM_IOCTL_VMW_CREATE_CONTEXT \ | |
74 | DRM_IOR(DRM_COMMAND_BASE + DRM_VMW_CREATE_CONTEXT, \ | |
75 | struct drm_vmw_context_arg) | |
76 | #define DRM_IOCTL_VMW_UNREF_CONTEXT \ | |
77 | DRM_IOW(DRM_COMMAND_BASE + DRM_VMW_UNREF_CONTEXT, \ | |
78 | struct drm_vmw_context_arg) | |
79 | #define DRM_IOCTL_VMW_CREATE_SURFACE \ | |
80 | DRM_IOWR(DRM_COMMAND_BASE + DRM_VMW_CREATE_SURFACE, \ | |
81 | union drm_vmw_surface_create_arg) | |
82 | #define DRM_IOCTL_VMW_UNREF_SURFACE \ | |
83 | DRM_IOW(DRM_COMMAND_BASE + DRM_VMW_UNREF_SURFACE, \ | |
84 | struct drm_vmw_surface_arg) | |
85 | #define DRM_IOCTL_VMW_REF_SURFACE \ | |
86 | DRM_IOWR(DRM_COMMAND_BASE + DRM_VMW_REF_SURFACE, \ | |
87 | union drm_vmw_surface_reference_arg) | |
88 | #define DRM_IOCTL_VMW_EXECBUF \ | |
89 | DRM_IOW(DRM_COMMAND_BASE + DRM_VMW_EXECBUF, \ | |
90 | struct drm_vmw_execbuf_arg) | |
ae2a1040 TH |
91 | #define DRM_IOCTL_VMW_GET_3D_CAP \ |
92 | DRM_IOW(DRM_COMMAND_BASE + DRM_VMW_GET_3D_CAP, \ | |
93 | struct drm_vmw_get_3d_cap_arg) | |
fb1d9738 JB |
94 | #define DRM_IOCTL_VMW_FENCE_WAIT \ |
95 | DRM_IOWR(DRM_COMMAND_BASE + DRM_VMW_FENCE_WAIT, \ | |
96 | struct drm_vmw_fence_wait_arg) | |
ae2a1040 TH |
97 | #define DRM_IOCTL_VMW_FENCE_SIGNALED \ |
98 | DRM_IOWR(DRM_COMMAND_BASE + DRM_VMW_FENCE_SIGNALED, \ | |
99 | struct drm_vmw_fence_signaled_arg) | |
100 | #define DRM_IOCTL_VMW_FENCE_UNREF \ | |
101 | DRM_IOW(DRM_COMMAND_BASE + DRM_VMW_FENCE_UNREF, \ | |
102 | struct drm_vmw_fence_arg) | |
57c5ee79 TH |
103 | #define DRM_IOCTL_VMW_FENCE_EVENT \ |
104 | DRM_IOW(DRM_COMMAND_BASE + DRM_VMW_FENCE_EVENT, \ | |
105 | struct drm_vmw_fence_event_arg) | |
2fcd5a73 JB |
106 | #define DRM_IOCTL_VMW_PRESENT \ |
107 | DRM_IOW(DRM_COMMAND_BASE + DRM_VMW_PRESENT, \ | |
108 | struct drm_vmw_present_arg) | |
109 | #define DRM_IOCTL_VMW_PRESENT_READBACK \ | |
110 | DRM_IOW(DRM_COMMAND_BASE + DRM_VMW_PRESENT_READBACK, \ | |
111 | struct drm_vmw_present_readback_arg) | |
cd2b89e7 TH |
112 | #define DRM_IOCTL_VMW_UPDATE_LAYOUT \ |
113 | DRM_IOW(DRM_COMMAND_BASE + DRM_VMW_UPDATE_LAYOUT, \ | |
114 | struct drm_vmw_update_layout_arg) | |
c74c162f TH |
115 | #define DRM_IOCTL_VMW_CREATE_SHADER \ |
116 | DRM_IOWR(DRM_COMMAND_BASE + DRM_VMW_CREATE_SHADER, \ | |
117 | struct drm_vmw_shader_create_arg) | |
118 | #define DRM_IOCTL_VMW_UNREF_SHADER \ | |
119 | DRM_IOW(DRM_COMMAND_BASE + DRM_VMW_UNREF_SHADER, \ | |
120 | struct drm_vmw_shader_arg) | |
a97e2192 TH |
121 | #define DRM_IOCTL_VMW_GB_SURFACE_CREATE \ |
122 | DRM_IOWR(DRM_COMMAND_BASE + DRM_VMW_GB_SURFACE_CREATE, \ | |
123 | union drm_vmw_gb_surface_create_arg) | |
124 | #define DRM_IOCTL_VMW_GB_SURFACE_REF \ | |
125 | DRM_IOWR(DRM_COMMAND_BASE + DRM_VMW_GB_SURFACE_REF, \ | |
126 | union drm_vmw_gb_surface_reference_arg) | |
1d7a5cbf TH |
127 | #define DRM_IOCTL_VMW_SYNCCPU \ |
128 | DRM_IOW(DRM_COMMAND_BASE + DRM_VMW_SYNCCPU, \ | |
129 | struct drm_vmw_synccpu_arg) | |
fb1d9738 JB |
130 | |
131 | /** | |
132 | * The core DRM version of this macro doesn't account for | |
133 | * DRM_COMMAND_BASE. | |
134 | */ | |
135 | ||
136 | #define VMW_IOCTL_DEF(ioctl, func, flags) \ | |
7e7392a6 | 137 | [DRM_IOCTL_NR(DRM_IOCTL_##ioctl) - DRM_COMMAND_BASE] = {DRM_IOCTL_##ioctl, flags, func} |
fb1d9738 JB |
138 | |
139 | /** | |
140 | * Ioctl definitions. | |
141 | */ | |
142 | ||
baa70943 | 143 | static const struct drm_ioctl_desc vmw_ioctls[] = { |
1b2f1489 | 144 | VMW_IOCTL_DEF(VMW_GET_PARAM, vmw_getparam_ioctl, |
03f80263 | 145 | DRM_AUTH | DRM_UNLOCKED | DRM_RENDER_ALLOW), |
1b2f1489 | 146 | VMW_IOCTL_DEF(VMW_ALLOC_DMABUF, vmw_dmabuf_alloc_ioctl, |
03f80263 | 147 | DRM_AUTH | DRM_UNLOCKED | DRM_RENDER_ALLOW), |
1b2f1489 | 148 | VMW_IOCTL_DEF(VMW_UNREF_DMABUF, vmw_dmabuf_unref_ioctl, |
03f80263 | 149 | DRM_UNLOCKED | DRM_RENDER_ALLOW), |
1b2f1489 | 150 | VMW_IOCTL_DEF(VMW_CURSOR_BYPASS, |
e1f78003 TH |
151 | vmw_kms_cursor_bypass_ioctl, |
152 | DRM_MASTER | DRM_CONTROL_ALLOW | DRM_UNLOCKED), | |
fb1d9738 | 153 | |
1b2f1489 | 154 | VMW_IOCTL_DEF(VMW_CONTROL_STREAM, vmw_overlay_ioctl, |
e1f78003 | 155 | DRM_MASTER | DRM_CONTROL_ALLOW | DRM_UNLOCKED), |
1b2f1489 | 156 | VMW_IOCTL_DEF(VMW_CLAIM_STREAM, vmw_stream_claim_ioctl, |
e1f78003 | 157 | DRM_MASTER | DRM_CONTROL_ALLOW | DRM_UNLOCKED), |
1b2f1489 | 158 | VMW_IOCTL_DEF(VMW_UNREF_STREAM, vmw_stream_unref_ioctl, |
e1f78003 | 159 | DRM_MASTER | DRM_CONTROL_ALLOW | DRM_UNLOCKED), |
fb1d9738 | 160 | |
1b2f1489 | 161 | VMW_IOCTL_DEF(VMW_CREATE_CONTEXT, vmw_context_define_ioctl, |
03f80263 | 162 | DRM_AUTH | DRM_UNLOCKED | DRM_RENDER_ALLOW), |
1b2f1489 | 163 | VMW_IOCTL_DEF(VMW_UNREF_CONTEXT, vmw_context_destroy_ioctl, |
03f80263 | 164 | DRM_UNLOCKED | DRM_RENDER_ALLOW), |
1b2f1489 | 165 | VMW_IOCTL_DEF(VMW_CREATE_SURFACE, vmw_surface_define_ioctl, |
03f80263 | 166 | DRM_AUTH | DRM_UNLOCKED | DRM_RENDER_ALLOW), |
1b2f1489 | 167 | VMW_IOCTL_DEF(VMW_UNREF_SURFACE, vmw_surface_destroy_ioctl, |
03f80263 | 168 | DRM_UNLOCKED | DRM_RENDER_ALLOW), |
1b2f1489 | 169 | VMW_IOCTL_DEF(VMW_REF_SURFACE, vmw_surface_reference_ioctl, |
03f80263 | 170 | DRM_AUTH | DRM_UNLOCKED | DRM_RENDER_ALLOW), |
1b2f1489 | 171 | VMW_IOCTL_DEF(VMW_EXECBUF, vmw_execbuf_ioctl, |
03f80263 | 172 | DRM_AUTH | DRM_UNLOCKED | DRM_RENDER_ALLOW), |
ae2a1040 | 173 | VMW_IOCTL_DEF(VMW_FENCE_WAIT, vmw_fence_obj_wait_ioctl, |
89dcbda6 | 174 | DRM_UNLOCKED | DRM_RENDER_ALLOW), |
ae2a1040 TH |
175 | VMW_IOCTL_DEF(VMW_FENCE_SIGNALED, |
176 | vmw_fence_obj_signaled_ioctl, | |
89dcbda6 | 177 | DRM_UNLOCKED | DRM_RENDER_ALLOW), |
ae2a1040 | 178 | VMW_IOCTL_DEF(VMW_FENCE_UNREF, vmw_fence_obj_unref_ioctl, |
03f80263 TH |
179 | DRM_UNLOCKED | DRM_RENDER_ALLOW), |
180 | VMW_IOCTL_DEF(VMW_FENCE_EVENT, vmw_fence_event_ioctl, | |
181 | DRM_AUTH | DRM_UNLOCKED | DRM_RENDER_ALLOW), | |
f63f6a59 | 182 | VMW_IOCTL_DEF(VMW_GET_3D_CAP, vmw_get_cap_3d_ioctl, |
03f80263 | 183 | DRM_AUTH | DRM_UNLOCKED | DRM_RENDER_ALLOW), |
2fcd5a73 JB |
184 | |
185 | /* these allow direct access to the framebuffers mark as master only */ | |
186 | VMW_IOCTL_DEF(VMW_PRESENT, vmw_present_ioctl, | |
187 | DRM_MASTER | DRM_AUTH | DRM_UNLOCKED), | |
188 | VMW_IOCTL_DEF(VMW_PRESENT_READBACK, | |
189 | vmw_present_readback_ioctl, | |
190 | DRM_MASTER | DRM_AUTH | DRM_UNLOCKED), | |
cd2b89e7 TH |
191 | VMW_IOCTL_DEF(VMW_UPDATE_LAYOUT, |
192 | vmw_kms_update_layout_ioctl, | |
193 | DRM_MASTER | DRM_UNLOCKED), | |
c74c162f TH |
194 | VMW_IOCTL_DEF(VMW_CREATE_SHADER, |
195 | vmw_shader_define_ioctl, | |
03f80263 | 196 | DRM_AUTH | DRM_UNLOCKED | DRM_RENDER_ALLOW), |
c74c162f TH |
197 | VMW_IOCTL_DEF(VMW_UNREF_SHADER, |
198 | vmw_shader_destroy_ioctl, | |
03f80263 | 199 | DRM_UNLOCKED | DRM_RENDER_ALLOW), |
a97e2192 TH |
200 | VMW_IOCTL_DEF(VMW_GB_SURFACE_CREATE, |
201 | vmw_gb_surface_define_ioctl, | |
03f80263 | 202 | DRM_AUTH | DRM_UNLOCKED | DRM_RENDER_ALLOW), |
a97e2192 TH |
203 | VMW_IOCTL_DEF(VMW_GB_SURFACE_REF, |
204 | vmw_gb_surface_reference_ioctl, | |
03f80263 | 205 | DRM_AUTH | DRM_UNLOCKED | DRM_RENDER_ALLOW), |
1d7a5cbf TH |
206 | VMW_IOCTL_DEF(VMW_SYNCCPU, |
207 | vmw_user_dmabuf_synccpu_ioctl, | |
89dcbda6 | 208 | DRM_UNLOCKED | DRM_RENDER_ALLOW), |
fb1d9738 JB |
209 | }; |
210 | ||
211 | static struct pci_device_id vmw_pci_id_list[] = { | |
212 | {0x15ad, 0x0405, PCI_ANY_ID, PCI_ANY_ID, 0, 0, VMWGFX_CHIP_SVGAII}, | |
213 | {0, 0, 0} | |
214 | }; | |
c4903429 | 215 | MODULE_DEVICE_TABLE(pci, vmw_pci_id_list); |
fb1d9738 | 216 | |
5d2afab9 | 217 | static int enable_fbdev = IS_ENABLED(CONFIG_DRM_VMWGFX_FBCON); |
d92d9851 TH |
218 | static int vmw_force_iommu; |
219 | static int vmw_restrict_iommu; | |
220 | static int vmw_force_coherent; | |
0d00c488 | 221 | static int vmw_restrict_dma_mask; |
fb1d9738 JB |
222 | |
223 | static int vmw_probe(struct pci_dev *, const struct pci_device_id *); | |
224 | static void vmw_master_init(struct vmw_master *); | |
d9f36a00 TH |
225 | static int vmwgfx_pm_notifier(struct notifier_block *nb, unsigned long val, |
226 | void *ptr); | |
fb1d9738 | 227 | |
30c78bb8 TH |
228 | MODULE_PARM_DESC(enable_fbdev, "Enable vmwgfx fbdev"); |
229 | module_param_named(enable_fbdev, enable_fbdev, int, 0600); | |
d92d9851 TH |
230 | MODULE_PARM_DESC(force_dma_api, "Force using the DMA API for TTM pages"); |
231 | module_param_named(force_dma_api, vmw_force_iommu, int, 0600); | |
232 | MODULE_PARM_DESC(restrict_iommu, "Try to limit IOMMU usage for TTM pages"); | |
233 | module_param_named(restrict_iommu, vmw_restrict_iommu, int, 0600); | |
234 | MODULE_PARM_DESC(force_coherent, "Force coherent TTM pages"); | |
235 | module_param_named(force_coherent, vmw_force_coherent, int, 0600); | |
0d00c488 TH |
236 | MODULE_PARM_DESC(restrict_dma_mask, "Restrict DMA mask to 44 bits with IOMMU"); |
237 | module_param_named(restrict_dma_mask, vmw_restrict_dma_mask, int, 0600); | |
d92d9851 | 238 | |
30c78bb8 | 239 | |
fb1d9738 JB |
240 | static void vmw_print_capabilities(uint32_t capabilities) |
241 | { | |
242 | DRM_INFO("Capabilities:\n"); | |
243 | if (capabilities & SVGA_CAP_RECT_COPY) | |
244 | DRM_INFO(" Rect copy.\n"); | |
245 | if (capabilities & SVGA_CAP_CURSOR) | |
246 | DRM_INFO(" Cursor.\n"); | |
247 | if (capabilities & SVGA_CAP_CURSOR_BYPASS) | |
248 | DRM_INFO(" Cursor bypass.\n"); | |
249 | if (capabilities & SVGA_CAP_CURSOR_BYPASS_2) | |
250 | DRM_INFO(" Cursor bypass 2.\n"); | |
251 | if (capabilities & SVGA_CAP_8BIT_EMULATION) | |
252 | DRM_INFO(" 8bit emulation.\n"); | |
253 | if (capabilities & SVGA_CAP_ALPHA_CURSOR) | |
254 | DRM_INFO(" Alpha cursor.\n"); | |
255 | if (capabilities & SVGA_CAP_3D) | |
256 | DRM_INFO(" 3D.\n"); | |
257 | if (capabilities & SVGA_CAP_EXTENDED_FIFO) | |
258 | DRM_INFO(" Extended Fifo.\n"); | |
259 | if (capabilities & SVGA_CAP_MULTIMON) | |
260 | DRM_INFO(" Multimon.\n"); | |
261 | if (capabilities & SVGA_CAP_PITCHLOCK) | |
262 | DRM_INFO(" Pitchlock.\n"); | |
263 | if (capabilities & SVGA_CAP_IRQMASK) | |
264 | DRM_INFO(" Irq mask.\n"); | |
265 | if (capabilities & SVGA_CAP_DISPLAY_TOPOLOGY) | |
266 | DRM_INFO(" Display Topology.\n"); | |
267 | if (capabilities & SVGA_CAP_GMR) | |
268 | DRM_INFO(" GMR.\n"); | |
269 | if (capabilities & SVGA_CAP_TRACES) | |
270 | DRM_INFO(" Traces.\n"); | |
dcca2862 TH |
271 | if (capabilities & SVGA_CAP_GMR2) |
272 | DRM_INFO(" GMR2.\n"); | |
273 | if (capabilities & SVGA_CAP_SCREEN_OBJECT_2) | |
274 | DRM_INFO(" Screen Object 2.\n"); | |
c1234db7 TH |
275 | if (capabilities & SVGA_CAP_COMMAND_BUFFERS) |
276 | DRM_INFO(" Command Buffers.\n"); | |
277 | if (capabilities & SVGA_CAP_CMD_BUFFERS_2) | |
278 | DRM_INFO(" Command Buffers 2.\n"); | |
279 | if (capabilities & SVGA_CAP_GBOBJECTS) | |
280 | DRM_INFO(" Guest Backed Resources.\n"); | |
3eab3d9e TH |
281 | if (capabilities & SVGA_CAP_CMD_BUFFERS_3) |
282 | DRM_INFO(" Command Buffers 3.\n"); | |
fb1d9738 JB |
283 | } |
284 | ||
e2fa3a76 | 285 | /** |
4b9e45e6 | 286 | * vmw_dummy_query_bo_create - create a bo to hold a dummy query result |
e2fa3a76 | 287 | * |
4b9e45e6 | 288 | * @dev_priv: A device private structure. |
e2fa3a76 | 289 | * |
4b9e45e6 TH |
290 | * This function creates a small buffer object that holds the query |
291 | * result for dummy queries emitted as query barriers. | |
292 | * The function will then map the first page and initialize a pending | |
293 | * occlusion query result structure, Finally it will unmap the buffer. | |
294 | * No interruptible waits are done within this function. | |
e2fa3a76 | 295 | * |
4b9e45e6 | 296 | * Returns an error if bo creation or initialization fails. |
e2fa3a76 | 297 | */ |
4b9e45e6 | 298 | static int vmw_dummy_query_bo_create(struct vmw_private *dev_priv) |
e2fa3a76 | 299 | { |
4b9e45e6 TH |
300 | int ret; |
301 | struct ttm_buffer_object *bo; | |
e2fa3a76 TH |
302 | struct ttm_bo_kmap_obj map; |
303 | volatile SVGA3dQueryResult *result; | |
304 | bool dummy; | |
e2fa3a76 | 305 | |
4b9e45e6 TH |
306 | /* |
307 | * Create the bo as pinned, so that a tryreserve will | |
308 | * immediately succeed. This is because we're the only | |
309 | * user of the bo currently. | |
310 | */ | |
311 | ret = ttm_bo_create(&dev_priv->bdev, | |
312 | PAGE_SIZE, | |
313 | ttm_bo_type_device, | |
314 | &vmw_sys_ne_placement, | |
315 | 0, false, NULL, | |
316 | &bo); | |
317 | ||
e2fa3a76 | 318 | if (unlikely(ret != 0)) |
4b9e45e6 TH |
319 | return ret; |
320 | ||
ee3939e0 | 321 | ret = ttm_bo_reserve(bo, false, true, false, NULL); |
4b9e45e6 | 322 | BUG_ON(ret != 0); |
e2fa3a76 TH |
323 | |
324 | ret = ttm_bo_kmap(bo, 0, 1, &map); | |
325 | if (likely(ret == 0)) { | |
326 | result = ttm_kmap_obj_virtual(&map, &dummy); | |
327 | result->totalSize = sizeof(*result); | |
328 | result->state = SVGA3D_QUERYSTATE_PENDING; | |
329 | result->result32 = 0xff; | |
330 | ttm_bo_kunmap(&map); | |
4b9e45e6 TH |
331 | } |
332 | vmw_bo_pin(bo, false); | |
e2fa3a76 | 333 | ttm_bo_unreserve(bo); |
e2fa3a76 | 334 | |
4b9e45e6 TH |
335 | if (unlikely(ret != 0)) { |
336 | DRM_ERROR("Dummy query buffer map failed.\n"); | |
337 | ttm_bo_unref(&bo); | |
338 | } else | |
339 | dev_priv->dummy_query_bo = bo; | |
e2fa3a76 | 340 | |
4b9e45e6 | 341 | return ret; |
e2fa3a76 TH |
342 | } |
343 | ||
153b3d5b TH |
344 | /** |
345 | * vmw_request_device_late - Perform late device setup | |
346 | * | |
347 | * @dev_priv: Pointer to device private. | |
348 | * | |
349 | * This function performs setup of otables and enables large command | |
350 | * buffer submission. These tasks are split out to a separate function | |
351 | * because it reverts vmw_release_device_early and is intended to be used | |
352 | * by an error path in the hibernation code. | |
353 | */ | |
354 | static int vmw_request_device_late(struct vmw_private *dev_priv) | |
fb1d9738 JB |
355 | { |
356 | int ret; | |
357 | ||
3530bdc3 TH |
358 | if (dev_priv->has_mob) { |
359 | ret = vmw_otables_setup(dev_priv); | |
360 | if (unlikely(ret != 0)) { | |
361 | DRM_ERROR("Unable to initialize " | |
362 | "guest Memory OBjects.\n"); | |
153b3d5b | 363 | return ret; |
3530bdc3 TH |
364 | } |
365 | } | |
153b3d5b | 366 | |
3eab3d9e TH |
367 | if (dev_priv->cman) { |
368 | ret = vmw_cmdbuf_set_pool_size(dev_priv->cman, | |
369 | 256*4096, 2*4096); | |
370 | if (ret) { | |
371 | struct vmw_cmdbuf_man *man = dev_priv->cman; | |
372 | ||
373 | dev_priv->cman = NULL; | |
374 | vmw_cmdbuf_man_destroy(man); | |
375 | } | |
376 | } | |
377 | ||
153b3d5b TH |
378 | return 0; |
379 | } | |
380 | ||
381 | static int vmw_request_device(struct vmw_private *dev_priv) | |
382 | { | |
383 | int ret; | |
384 | ||
385 | ret = vmw_fifo_init(dev_priv, &dev_priv->fifo); | |
386 | if (unlikely(ret != 0)) { | |
387 | DRM_ERROR("Unable to initialize FIFO.\n"); | |
388 | return ret; | |
389 | } | |
390 | vmw_fence_fifo_up(dev_priv->fman); | |
3eab3d9e TH |
391 | dev_priv->cman = vmw_cmdbuf_man_create(dev_priv); |
392 | if (IS_ERR(dev_priv->cman)) | |
393 | dev_priv->cman = NULL; | |
153b3d5b TH |
394 | |
395 | ret = vmw_request_device_late(dev_priv); | |
396 | if (ret) | |
397 | goto out_no_mob; | |
398 | ||
e2fa3a76 TH |
399 | ret = vmw_dummy_query_bo_create(dev_priv); |
400 | if (unlikely(ret != 0)) | |
401 | goto out_no_query_bo; | |
fb1d9738 JB |
402 | |
403 | return 0; | |
e2fa3a76 TH |
404 | |
405 | out_no_query_bo: | |
3eab3d9e TH |
406 | if (dev_priv->cman) |
407 | vmw_cmdbuf_remove_pool(dev_priv->cman); | |
153b3d5b TH |
408 | if (dev_priv->has_mob) { |
409 | (void) ttm_bo_evict_mm(&dev_priv->bdev, VMW_PL_MOB); | |
3530bdc3 | 410 | vmw_otables_takedown(dev_priv); |
153b3d5b | 411 | } |
3eab3d9e TH |
412 | if (dev_priv->cman) |
413 | vmw_cmdbuf_man_destroy(dev_priv->cman); | |
3530bdc3 | 414 | out_no_mob: |
e2fa3a76 TH |
415 | vmw_fence_fifo_down(dev_priv->fman); |
416 | vmw_fifo_release(dev_priv, &dev_priv->fifo); | |
417 | return ret; | |
fb1d9738 JB |
418 | } |
419 | ||
153b3d5b TH |
420 | /** |
421 | * vmw_release_device_early - Early part of fifo takedown. | |
422 | * | |
423 | * @dev_priv: Pointer to device private struct. | |
424 | * | |
425 | * This is the first part of command submission takedown, to be called before | |
426 | * buffer management is taken down. | |
427 | */ | |
428 | static void vmw_release_device_early(struct vmw_private *dev_priv) | |
fb1d9738 | 429 | { |
e2fa3a76 TH |
430 | /* |
431 | * Previous destructions should've released | |
432 | * the pinned bo. | |
433 | */ | |
434 | ||
435 | BUG_ON(dev_priv->pinned_bo != NULL); | |
436 | ||
437 | ttm_bo_unref(&dev_priv->dummy_query_bo); | |
3eab3d9e TH |
438 | if (dev_priv->cman) |
439 | vmw_cmdbuf_remove_pool(dev_priv->cman); | |
440 | ||
153b3d5b TH |
441 | if (dev_priv->has_mob) { |
442 | ttm_bo_evict_mm(&dev_priv->bdev, VMW_PL_MOB); | |
3530bdc3 | 443 | vmw_otables_takedown(dev_priv); |
30c78bb8 | 444 | } |
fb1d9738 JB |
445 | } |
446 | ||
05730b32 | 447 | /** |
153b3d5b TH |
448 | * vmw_release_device_late - Late part of fifo takedown. |
449 | * | |
450 | * @dev_priv: Pointer to device private struct. | |
451 | * | |
452 | * This is the last part of the command submission takedown, to be called when | |
453 | * command submission is no longer needed. It may wait on pending fences. | |
05730b32 | 454 | */ |
153b3d5b | 455 | static void vmw_release_device_late(struct vmw_private *dev_priv) |
30c78bb8 | 456 | { |
153b3d5b | 457 | vmw_fence_fifo_down(dev_priv->fman); |
3eab3d9e TH |
458 | if (dev_priv->cman) |
459 | vmw_cmdbuf_man_destroy(dev_priv->cman); | |
460 | ||
153b3d5b | 461 | vmw_fifo_release(dev_priv, &dev_priv->fifo); |
30c78bb8 TH |
462 | } |
463 | ||
eb4f923b JB |
464 | /** |
465 | * Sets the initial_[width|height] fields on the given vmw_private. | |
466 | * | |
467 | * It does so by reading SVGA_REG_[WIDTH|HEIGHT] regs and then | |
67d4a87b TH |
468 | * clamping the value to fb_max_[width|height] fields and the |
469 | * VMW_MIN_INITIAL_[WIDTH|HEIGHT]. | |
470 | * If the values appear to be invalid, set them to | |
eb4f923b JB |
471 | * VMW_MIN_INITIAL_[WIDTH|HEIGHT]. |
472 | */ | |
473 | static void vmw_get_initial_size(struct vmw_private *dev_priv) | |
474 | { | |
475 | uint32_t width; | |
476 | uint32_t height; | |
477 | ||
478 | width = vmw_read(dev_priv, SVGA_REG_WIDTH); | |
479 | height = vmw_read(dev_priv, SVGA_REG_HEIGHT); | |
480 | ||
481 | width = max_t(uint32_t, width, VMW_MIN_INITIAL_WIDTH); | |
eb4f923b | 482 | height = max_t(uint32_t, height, VMW_MIN_INITIAL_HEIGHT); |
67d4a87b TH |
483 | |
484 | if (width > dev_priv->fb_max_width || | |
485 | height > dev_priv->fb_max_height) { | |
486 | ||
487 | /* | |
488 | * This is a host error and shouldn't occur. | |
489 | */ | |
490 | ||
491 | width = VMW_MIN_INITIAL_WIDTH; | |
492 | height = VMW_MIN_INITIAL_HEIGHT; | |
493 | } | |
eb4f923b JB |
494 | |
495 | dev_priv->initial_width = width; | |
496 | dev_priv->initial_height = height; | |
497 | } | |
498 | ||
d92d9851 TH |
499 | /** |
500 | * vmw_dma_select_mode - Determine how DMA mappings should be set up for this | |
501 | * system. | |
502 | * | |
503 | * @dev_priv: Pointer to a struct vmw_private | |
504 | * | |
505 | * This functions tries to determine the IOMMU setup and what actions | |
506 | * need to be taken by the driver to make system pages visible to the | |
507 | * device. | |
508 | * If this function decides that DMA is not possible, it returns -EINVAL. | |
509 | * The driver may then try to disable features of the device that require | |
510 | * DMA. | |
511 | */ | |
512 | static int vmw_dma_select_mode(struct vmw_private *dev_priv) | |
513 | { | |
d92d9851 TH |
514 | static const char *names[vmw_dma_map_max] = { |
515 | [vmw_dma_phys] = "Using physical TTM page addresses.", | |
516 | [vmw_dma_alloc_coherent] = "Using coherent TTM pages.", | |
517 | [vmw_dma_map_populate] = "Keeping DMA mappings.", | |
518 | [vmw_dma_map_bind] = "Giving up DMA mappings early."}; | |
e14cd953 TH |
519 | #ifdef CONFIG_X86 |
520 | const struct dma_map_ops *dma_ops = get_dma_ops(dev_priv->dev->dev); | |
d92d9851 TH |
521 | |
522 | #ifdef CONFIG_INTEL_IOMMU | |
523 | if (intel_iommu_enabled) { | |
524 | dev_priv->map_mode = vmw_dma_map_populate; | |
525 | goto out_fixup; | |
526 | } | |
527 | #endif | |
528 | ||
529 | if (!(vmw_force_iommu || vmw_force_coherent)) { | |
530 | dev_priv->map_mode = vmw_dma_phys; | |
531 | DRM_INFO("DMA map mode: %s\n", names[dev_priv->map_mode]); | |
532 | return 0; | |
533 | } | |
534 | ||
535 | dev_priv->map_mode = vmw_dma_map_populate; | |
536 | ||
537 | if (dma_ops->sync_single_for_cpu) | |
538 | dev_priv->map_mode = vmw_dma_alloc_coherent; | |
539 | #ifdef CONFIG_SWIOTLB | |
540 | if (swiotlb_nr_tbl() == 0) | |
541 | dev_priv->map_mode = vmw_dma_map_populate; | |
542 | #endif | |
543 | ||
21136946 | 544 | #ifdef CONFIG_INTEL_IOMMU |
d92d9851 | 545 | out_fixup: |
21136946 | 546 | #endif |
d92d9851 TH |
547 | if (dev_priv->map_mode == vmw_dma_map_populate && |
548 | vmw_restrict_iommu) | |
549 | dev_priv->map_mode = vmw_dma_map_bind; | |
550 | ||
551 | if (vmw_force_coherent) | |
552 | dev_priv->map_mode = vmw_dma_alloc_coherent; | |
553 | ||
554 | #if !defined(CONFIG_SWIOTLB) && !defined(CONFIG_INTEL_IOMMU) | |
555 | /* | |
556 | * No coherent page pool | |
557 | */ | |
558 | if (dev_priv->map_mode == vmw_dma_alloc_coherent) | |
559 | return -EINVAL; | |
560 | #endif | |
561 | ||
e14cd953 TH |
562 | #else /* CONFIG_X86 */ |
563 | dev_priv->map_mode = vmw_dma_map_populate; | |
564 | #endif /* CONFIG_X86 */ | |
565 | ||
d92d9851 TH |
566 | DRM_INFO("DMA map mode: %s\n", names[dev_priv->map_mode]); |
567 | ||
568 | return 0; | |
569 | } | |
570 | ||
0d00c488 TH |
571 | /** |
572 | * vmw_dma_masks - set required page- and dma masks | |
573 | * | |
574 | * @dev: Pointer to struct drm-device | |
575 | * | |
576 | * With 32-bit we can only handle 32 bit PFNs. Optionally set that | |
577 | * restriction also for 64-bit systems. | |
578 | */ | |
579 | #ifdef CONFIG_INTEL_IOMMU | |
580 | static int vmw_dma_masks(struct vmw_private *dev_priv) | |
581 | { | |
582 | struct drm_device *dev = dev_priv->dev; | |
583 | ||
584 | if (intel_iommu_enabled && | |
585 | (sizeof(unsigned long) == 4 || vmw_restrict_dma_mask)) { | |
586 | DRM_INFO("Restricting DMA addresses to 44 bits.\n"); | |
587 | return dma_set_mask(dev->dev, DMA_BIT_MASK(44)); | |
588 | } | |
589 | return 0; | |
590 | } | |
591 | #else | |
592 | static int vmw_dma_masks(struct vmw_private *dev_priv) | |
593 | { | |
594 | return 0; | |
595 | } | |
596 | #endif | |
597 | ||
fb1d9738 JB |
598 | static int vmw_driver_load(struct drm_device *dev, unsigned long chipset) |
599 | { | |
600 | struct vmw_private *dev_priv; | |
601 | int ret; | |
c188660f | 602 | uint32_t svga_id; |
c0951b79 | 603 | enum vmw_res_type i; |
d92d9851 | 604 | bool refuse_dma = false; |
fb1d9738 JB |
605 | |
606 | dev_priv = kzalloc(sizeof(*dev_priv), GFP_KERNEL); | |
607 | if (unlikely(dev_priv == NULL)) { | |
608 | DRM_ERROR("Failed allocating a device private struct.\n"); | |
609 | return -ENOMEM; | |
610 | } | |
fb1d9738 | 611 | |
466e69b8 DA |
612 | pci_set_master(dev->pdev); |
613 | ||
fb1d9738 JB |
614 | dev_priv->dev = dev; |
615 | dev_priv->vmw_chipset = chipset; | |
6bcd8d3c | 616 | dev_priv->last_read_seqno = (uint32_t) -100; |
fb1d9738 | 617 | mutex_init(&dev_priv->cmdbuf_mutex); |
30c78bb8 | 618 | mutex_init(&dev_priv->release_mutex); |
173fb7d4 | 619 | mutex_init(&dev_priv->binding_mutex); |
fb1d9738 | 620 | rwlock_init(&dev_priv->resource_lock); |
294adf7d | 621 | ttm_lock_init(&dev_priv->reservation_sem); |
496eb6fd TH |
622 | spin_lock_init(&dev_priv->hw_lock); |
623 | spin_lock_init(&dev_priv->waiter_lock); | |
624 | spin_lock_init(&dev_priv->cap_lock); | |
153b3d5b | 625 | spin_lock_init(&dev_priv->svga_lock); |
c0951b79 TH |
626 | |
627 | for (i = vmw_res_context; i < vmw_res_max; ++i) { | |
628 | idr_init(&dev_priv->res_idr[i]); | |
629 | INIT_LIST_HEAD(&dev_priv->res_lru[i]); | |
630 | } | |
631 | ||
fb1d9738 JB |
632 | mutex_init(&dev_priv->init_mutex); |
633 | init_waitqueue_head(&dev_priv->fence_queue); | |
634 | init_waitqueue_head(&dev_priv->fifo_queue); | |
4f73a96b | 635 | dev_priv->fence_queue_waiters = 0; |
fb1d9738 | 636 | atomic_set(&dev_priv->fifo_queue_waiters, 0); |
c0951b79 | 637 | |
5bb39e81 | 638 | dev_priv->used_memory_size = 0; |
fb1d9738 JB |
639 | |
640 | dev_priv->io_start = pci_resource_start(dev->pdev, 0); | |
641 | dev_priv->vram_start = pci_resource_start(dev->pdev, 1); | |
642 | dev_priv->mmio_start = pci_resource_start(dev->pdev, 2); | |
643 | ||
30c78bb8 TH |
644 | dev_priv->enable_fb = enable_fbdev; |
645 | ||
c188660f PH |
646 | vmw_write(dev_priv, SVGA_REG_ID, SVGA_ID_2); |
647 | svga_id = vmw_read(dev_priv, SVGA_REG_ID); | |
648 | if (svga_id != SVGA_ID_2) { | |
649 | ret = -ENOSYS; | |
49625904 | 650 | DRM_ERROR("Unsupported SVGA ID 0x%x\n", svga_id); |
c188660f PH |
651 | goto out_err0; |
652 | } | |
653 | ||
fb1d9738 | 654 | dev_priv->capabilities = vmw_read(dev_priv, SVGA_REG_CAPABILITIES); |
d92d9851 TH |
655 | ret = vmw_dma_select_mode(dev_priv); |
656 | if (unlikely(ret != 0)) { | |
657 | DRM_INFO("Restricting capabilities due to IOMMU setup.\n"); | |
658 | refuse_dma = true; | |
659 | } | |
fb1d9738 | 660 | |
5bb39e81 TH |
661 | dev_priv->vram_size = vmw_read(dev_priv, SVGA_REG_VRAM_SIZE); |
662 | dev_priv->mmio_size = vmw_read(dev_priv, SVGA_REG_MEM_SIZE); | |
663 | dev_priv->fb_max_width = vmw_read(dev_priv, SVGA_REG_MAX_WIDTH); | |
664 | dev_priv->fb_max_height = vmw_read(dev_priv, SVGA_REG_MAX_HEIGHT); | |
eb4f923b JB |
665 | |
666 | vmw_get_initial_size(dev_priv); | |
667 | ||
0d00c488 | 668 | if (dev_priv->capabilities & SVGA_CAP_GMR2) { |
fb1d9738 JB |
669 | dev_priv->max_gmr_ids = |
670 | vmw_read(dev_priv, SVGA_REG_GMR_MAX_IDS); | |
fb17f189 TH |
671 | dev_priv->max_gmr_pages = |
672 | vmw_read(dev_priv, SVGA_REG_GMRS_MAX_PAGES); | |
673 | dev_priv->memory_size = | |
674 | vmw_read(dev_priv, SVGA_REG_MEMORY_SIZE); | |
5bb39e81 TH |
675 | dev_priv->memory_size -= dev_priv->vram_size; |
676 | } else { | |
677 | /* | |
678 | * An arbitrary limit of 512MiB on surface | |
679 | * memory. But all HWV8 hardware supports GMR2. | |
680 | */ | |
681 | dev_priv->memory_size = 512*1024*1024; | |
fb17f189 | 682 | } |
6da768aa | 683 | dev_priv->max_mob_pages = 0; |
857aea1c | 684 | dev_priv->max_mob_size = 0; |
6da768aa TH |
685 | if (dev_priv->capabilities & SVGA_CAP_GBOBJECTS) { |
686 | uint64_t mem_size = | |
687 | vmw_read(dev_priv, | |
688 | SVGA_REG_SUGGESTED_GBOBJECT_MEM_SIZE_KB); | |
689 | ||
690 | dev_priv->max_mob_pages = mem_size * 1024 / PAGE_SIZE; | |
afb0e50f TH |
691 | dev_priv->prim_bb_mem = |
692 | vmw_read(dev_priv, | |
693 | SVGA_REG_MAX_PRIMARY_BOUNDING_BOX_MEM); | |
857aea1c CL |
694 | dev_priv->max_mob_size = |
695 | vmw_read(dev_priv, SVGA_REG_MOB_MAX_SIZE); | |
35c05125 SY |
696 | dev_priv->stdu_max_width = |
697 | vmw_read(dev_priv, SVGA_REG_SCREENTARGET_MAX_WIDTH); | |
698 | dev_priv->stdu_max_height = | |
699 | vmw_read(dev_priv, SVGA_REG_SCREENTARGET_MAX_HEIGHT); | |
700 | ||
701 | vmw_write(dev_priv, SVGA_REG_DEV_CAP, | |
702 | SVGA3D_DEVCAP_MAX_TEXTURE_WIDTH); | |
703 | dev_priv->texture_max_width = vmw_read(dev_priv, | |
704 | SVGA_REG_DEV_CAP); | |
705 | vmw_write(dev_priv, SVGA_REG_DEV_CAP, | |
706 | SVGA3D_DEVCAP_MAX_TEXTURE_HEIGHT); | |
707 | dev_priv->texture_max_height = vmw_read(dev_priv, | |
708 | SVGA_REG_DEV_CAP); | |
afb0e50f TH |
709 | } else |
710 | dev_priv->prim_bb_mem = dev_priv->vram_size; | |
35c05125 SY |
711 | |
712 | vmw_print_capabilities(dev_priv->capabilities); | |
fb1d9738 | 713 | |
0d00c488 | 714 | ret = vmw_dma_masks(dev_priv); |
496eb6fd | 715 | if (unlikely(ret != 0)) |
0d00c488 TH |
716 | goto out_err0; |
717 | ||
0d00c488 | 718 | if (dev_priv->capabilities & SVGA_CAP_GMR2) { |
fb1d9738 JB |
719 | DRM_INFO("Max GMR ids is %u\n", |
720 | (unsigned)dev_priv->max_gmr_ids); | |
fb17f189 TH |
721 | DRM_INFO("Max number of GMR pages is %u\n", |
722 | (unsigned)dev_priv->max_gmr_pages); | |
5bb39e81 TH |
723 | DRM_INFO("Max dedicated hypervisor surface memory is %u kiB\n", |
724 | (unsigned)dev_priv->memory_size / 1024); | |
fb17f189 | 725 | } |
bc2d6508 TH |
726 | DRM_INFO("Maximum display memory size is %u kiB\n", |
727 | dev_priv->prim_bb_mem / 1024); | |
fb1d9738 JB |
728 | DRM_INFO("VRAM at 0x%08x size is %u kiB\n", |
729 | dev_priv->vram_start, dev_priv->vram_size / 1024); | |
730 | DRM_INFO("MMIO at 0x%08x size is %u kiB\n", | |
731 | dev_priv->mmio_start, dev_priv->mmio_size / 1024); | |
732 | ||
733 | ret = vmw_ttm_global_init(dev_priv); | |
734 | if (unlikely(ret != 0)) | |
735 | goto out_err0; | |
736 | ||
737 | ||
738 | vmw_master_init(&dev_priv->fbdev_master); | |
739 | ttm_lock_set_kill(&dev_priv->fbdev_master.lock, false, SIGTERM); | |
740 | dev_priv->active_master = &dev_priv->fbdev_master; | |
741 | ||
a2c06ee2 | 742 | |
247d36d7 AL |
743 | dev_priv->mmio_mtrr = arch_phys_wc_add(dev_priv->mmio_start, |
744 | dev_priv->mmio_size); | |
fb1d9738 JB |
745 | |
746 | dev_priv->mmio_virt = ioremap_wc(dev_priv->mmio_start, | |
747 | dev_priv->mmio_size); | |
748 | ||
749 | if (unlikely(dev_priv->mmio_virt == NULL)) { | |
750 | ret = -ENOMEM; | |
751 | DRM_ERROR("Failed mapping MMIO.\n"); | |
752 | goto out_err3; | |
753 | } | |
754 | ||
d7e1958d JB |
755 | /* Need mmio memory to check for fifo pitchlock cap. */ |
756 | if (!(dev_priv->capabilities & SVGA_CAP_DISPLAY_TOPOLOGY) && | |
757 | !(dev_priv->capabilities & SVGA_CAP_PITCHLOCK) && | |
758 | !vmw_fifo_have_pitchlock(dev_priv)) { | |
759 | ret = -ENOSYS; | |
760 | DRM_ERROR("Hardware has no pitchlock\n"); | |
761 | goto out_err4; | |
762 | } | |
763 | ||
fb1d9738 | 764 | dev_priv->tdev = ttm_object_device_init |
69977ff5 | 765 | (dev_priv->mem_global_ref.object, 12, &vmw_prime_dmabuf_ops); |
fb1d9738 JB |
766 | |
767 | if (unlikely(dev_priv->tdev == NULL)) { | |
768 | DRM_ERROR("Unable to initialize TTM object management.\n"); | |
769 | ret = -ENOMEM; | |
770 | goto out_err4; | |
771 | } | |
772 | ||
773 | dev->dev_private = dev_priv; | |
774 | ||
fb1d9738 JB |
775 | ret = pci_request_regions(dev->pdev, "vmwgfx probe"); |
776 | dev_priv->stealth = (ret != 0); | |
777 | if (dev_priv->stealth) { | |
778 | /** | |
779 | * Request at least the mmio PCI resource. | |
780 | */ | |
781 | ||
782 | DRM_INFO("It appears like vesafb is loaded. " | |
f2d12b8e | 783 | "Ignore above error if any.\n"); |
fb1d9738 JB |
784 | ret = pci_request_region(dev->pdev, 2, "vmwgfx stealth probe"); |
785 | if (unlikely(ret != 0)) { | |
786 | DRM_ERROR("Failed reserving the SVGA MMIO resource.\n"); | |
787 | goto out_no_device; | |
788 | } | |
fb1d9738 | 789 | } |
ae2a1040 | 790 | |
506ff75c | 791 | if (dev_priv->capabilities & SVGA_CAP_IRQMASK) { |
bb0f1b5c | 792 | ret = drm_irq_install(dev, dev->pdev->irq); |
506ff75c TH |
793 | if (ret != 0) { |
794 | DRM_ERROR("Failed installing irq: %d\n", ret); | |
795 | goto out_no_irq; | |
796 | } | |
797 | } | |
798 | ||
ae2a1040 | 799 | dev_priv->fman = vmw_fence_manager_init(dev_priv); |
14bbf20c WY |
800 | if (unlikely(dev_priv->fman == NULL)) { |
801 | ret = -ENOMEM; | |
ae2a1040 | 802 | goto out_no_fman; |
14bbf20c | 803 | } |
56d1c78d | 804 | |
153b3d5b TH |
805 | ret = ttm_bo_device_init(&dev_priv->bdev, |
806 | dev_priv->bo_global_ref.ref.object, | |
807 | &vmw_bo_driver, | |
808 | dev->anon_inode->i_mapping, | |
809 | VMWGFX_FILE_PAGE_OFFSET, | |
810 | false); | |
811 | if (unlikely(ret != 0)) { | |
812 | DRM_ERROR("Failed initializing TTM buffer object driver.\n"); | |
813 | goto out_no_bdev; | |
814 | } | |
3458390b | 815 | |
153b3d5b TH |
816 | /* |
817 | * Enable VRAM, but initially don't use it until SVGA is enabled and | |
818 | * unhidden. | |
819 | */ | |
3458390b TH |
820 | ret = ttm_bo_init_mm(&dev_priv->bdev, TTM_PL_VRAM, |
821 | (dev_priv->vram_size >> PAGE_SHIFT)); | |
822 | if (unlikely(ret != 0)) { | |
823 | DRM_ERROR("Failed initializing memory manager for VRAM.\n"); | |
824 | goto out_no_vram; | |
825 | } | |
153b3d5b | 826 | dev_priv->bdev.man[TTM_PL_VRAM].use_type = false; |
3458390b TH |
827 | |
828 | dev_priv->has_gmr = true; | |
829 | if (((dev_priv->capabilities & (SVGA_CAP_GMR | SVGA_CAP_GMR2)) == 0) || | |
830 | refuse_dma || ttm_bo_init_mm(&dev_priv->bdev, VMW_PL_GMR, | |
831 | VMW_PL_GMR) != 0) { | |
832 | DRM_INFO("No GMR memory available. " | |
833 | "Graphics memory resources are very limited.\n"); | |
834 | dev_priv->has_gmr = false; | |
835 | } | |
836 | ||
837 | if (dev_priv->capabilities & SVGA_CAP_GBOBJECTS) { | |
838 | dev_priv->has_mob = true; | |
839 | if (ttm_bo_init_mm(&dev_priv->bdev, VMW_PL_MOB, | |
840 | VMW_PL_MOB) != 0) { | |
841 | DRM_INFO("No MOB memory available. " | |
842 | "3D will be disabled.\n"); | |
843 | dev_priv->has_mob = false; | |
844 | } | |
845 | } | |
846 | ||
7a1c2f6c TH |
847 | ret = vmw_kms_init(dev_priv); |
848 | if (unlikely(ret != 0)) | |
849 | goto out_no_kms; | |
f2d12b8e | 850 | vmw_overlay_init(dev_priv); |
56d1c78d | 851 | |
153b3d5b TH |
852 | ret = vmw_request_device(dev_priv); |
853 | if (ret) | |
854 | goto out_no_fifo; | |
855 | ||
30c78bb8 | 856 | if (dev_priv->enable_fb) { |
153b3d5b TH |
857 | vmw_fifo_resource_inc(dev_priv); |
858 | vmw_svga_enable(dev_priv); | |
30c78bb8 | 859 | vmw_fb_init(dev_priv); |
7a1c2f6c TH |
860 | } |
861 | ||
d9f36a00 TH |
862 | dev_priv->pm_nb.notifier_call = vmwgfx_pm_notifier; |
863 | register_pm_notifier(&dev_priv->pm_nb); | |
864 | ||
fb1d9738 JB |
865 | return 0; |
866 | ||
506ff75c | 867 | out_no_fifo: |
56d1c78d JB |
868 | vmw_overlay_close(dev_priv); |
869 | vmw_kms_close(dev_priv); | |
870 | out_no_kms: | |
3458390b TH |
871 | if (dev_priv->has_mob) |
872 | (void) ttm_bo_clean_mm(&dev_priv->bdev, VMW_PL_MOB); | |
873 | if (dev_priv->has_gmr) | |
874 | (void) ttm_bo_clean_mm(&dev_priv->bdev, VMW_PL_GMR); | |
875 | (void)ttm_bo_clean_mm(&dev_priv->bdev, TTM_PL_VRAM); | |
876 | out_no_vram: | |
153b3d5b TH |
877 | (void)ttm_bo_device_release(&dev_priv->bdev); |
878 | out_no_bdev: | |
ae2a1040 TH |
879 | vmw_fence_manager_takedown(dev_priv->fman); |
880 | out_no_fman: | |
506ff75c TH |
881 | if (dev_priv->capabilities & SVGA_CAP_IRQMASK) |
882 | drm_irq_uninstall(dev_priv->dev); | |
883 | out_no_irq: | |
30c78bb8 TH |
884 | if (dev_priv->stealth) |
885 | pci_release_region(dev->pdev, 2); | |
886 | else | |
887 | pci_release_regions(dev->pdev); | |
fb1d9738 | 888 | out_no_device: |
fb1d9738 JB |
889 | ttm_object_device_release(&dev_priv->tdev); |
890 | out_err4: | |
891 | iounmap(dev_priv->mmio_virt); | |
892 | out_err3: | |
247d36d7 | 893 | arch_phys_wc_del(dev_priv->mmio_mtrr); |
fb1d9738 JB |
894 | vmw_ttm_global_release(dev_priv); |
895 | out_err0: | |
c0951b79 TH |
896 | for (i = vmw_res_context; i < vmw_res_max; ++i) |
897 | idr_destroy(&dev_priv->res_idr[i]); | |
898 | ||
fb1d9738 JB |
899 | kfree(dev_priv); |
900 | return ret; | |
901 | } | |
902 | ||
903 | static int vmw_driver_unload(struct drm_device *dev) | |
904 | { | |
905 | struct vmw_private *dev_priv = vmw_priv(dev); | |
c0951b79 | 906 | enum vmw_res_type i; |
fb1d9738 | 907 | |
d9f36a00 TH |
908 | unregister_pm_notifier(&dev_priv->pm_nb); |
909 | ||
c0951b79 TH |
910 | if (dev_priv->ctx.res_ht_initialized) |
911 | drm_ht_remove(&dev_priv->ctx.res_ht); | |
a3a1a667 | 912 | vfree(dev_priv->ctx.cmd_bounce); |
30c78bb8 TH |
913 | if (dev_priv->enable_fb) { |
914 | vmw_fb_close(dev_priv); | |
153b3d5b TH |
915 | vmw_fifo_resource_dec(dev_priv); |
916 | vmw_svga_disable(dev_priv); | |
30c78bb8 | 917 | } |
153b3d5b | 918 | |
f2d12b8e TH |
919 | vmw_kms_close(dev_priv); |
920 | vmw_overlay_close(dev_priv); | |
3458390b | 921 | |
3458390b TH |
922 | if (dev_priv->has_gmr) |
923 | (void)ttm_bo_clean_mm(&dev_priv->bdev, VMW_PL_GMR); | |
924 | (void)ttm_bo_clean_mm(&dev_priv->bdev, TTM_PL_VRAM); | |
925 | ||
153b3d5b TH |
926 | vmw_release_device_early(dev_priv); |
927 | if (dev_priv->has_mob) | |
928 | (void) ttm_bo_clean_mm(&dev_priv->bdev, VMW_PL_MOB); | |
929 | (void) ttm_bo_device_release(&dev_priv->bdev); | |
930 | vmw_release_device_late(dev_priv); | |
ae2a1040 | 931 | vmw_fence_manager_takedown(dev_priv->fman); |
506ff75c TH |
932 | if (dev_priv->capabilities & SVGA_CAP_IRQMASK) |
933 | drm_irq_uninstall(dev_priv->dev); | |
f2d12b8e | 934 | if (dev_priv->stealth) |
fb1d9738 | 935 | pci_release_region(dev->pdev, 2); |
f2d12b8e TH |
936 | else |
937 | pci_release_regions(dev->pdev); | |
938 | ||
fb1d9738 JB |
939 | ttm_object_device_release(&dev_priv->tdev); |
940 | iounmap(dev_priv->mmio_virt); | |
247d36d7 | 941 | arch_phys_wc_del(dev_priv->mmio_mtrr); |
fb1d9738 JB |
942 | (void)ttm_bo_device_release(&dev_priv->bdev); |
943 | vmw_ttm_global_release(dev_priv); | |
c0951b79 TH |
944 | |
945 | for (i = vmw_res_context; i < vmw_res_max; ++i) | |
946 | idr_destroy(&dev_priv->res_idr[i]); | |
fb1d9738 JB |
947 | |
948 | kfree(dev_priv); | |
949 | ||
950 | return 0; | |
951 | } | |
952 | ||
6b82ef50 TH |
953 | static void vmw_preclose(struct drm_device *dev, |
954 | struct drm_file *file_priv) | |
955 | { | |
956 | struct vmw_fpriv *vmw_fp = vmw_fpriv(file_priv); | |
957 | struct vmw_private *dev_priv = vmw_priv(dev); | |
958 | ||
959 | vmw_event_fence_fpriv_gone(dev_priv->fman, &vmw_fp->fence_events); | |
960 | } | |
961 | ||
fb1d9738 JB |
962 | static void vmw_postclose(struct drm_device *dev, |
963 | struct drm_file *file_priv) | |
964 | { | |
965 | struct vmw_fpriv *vmw_fp; | |
966 | ||
967 | vmw_fp = vmw_fpriv(file_priv); | |
c4249855 TH |
968 | |
969 | if (vmw_fp->locked_master) { | |
970 | struct vmw_master *vmaster = | |
971 | vmw_master(vmw_fp->locked_master); | |
972 | ||
973 | ttm_lock_set_kill(&vmaster->lock, true, SIGTERM); | |
974 | ttm_vt_unlock(&vmaster->lock); | |
fb1d9738 | 975 | drm_master_put(&vmw_fp->locked_master); |
c4249855 TH |
976 | } |
977 | ||
978 | ttm_object_file_release(&vmw_fp->tfile); | |
fb1d9738 JB |
979 | kfree(vmw_fp); |
980 | } | |
981 | ||
982 | static int vmw_driver_open(struct drm_device *dev, struct drm_file *file_priv) | |
983 | { | |
984 | struct vmw_private *dev_priv = vmw_priv(dev); | |
985 | struct vmw_fpriv *vmw_fp; | |
986 | int ret = -ENOMEM; | |
987 | ||
988 | vmw_fp = kzalloc(sizeof(*vmw_fp), GFP_KERNEL); | |
989 | if (unlikely(vmw_fp == NULL)) | |
990 | return ret; | |
991 | ||
6b82ef50 | 992 | INIT_LIST_HEAD(&vmw_fp->fence_events); |
fb1d9738 JB |
993 | vmw_fp->tfile = ttm_object_file_init(dev_priv->tdev, 10); |
994 | if (unlikely(vmw_fp->tfile == NULL)) | |
995 | goto out_no_tfile; | |
996 | ||
997 | file_priv->driver_priv = vmw_fp; | |
fb1d9738 JB |
998 | |
999 | return 0; | |
1000 | ||
1001 | out_no_tfile: | |
1002 | kfree(vmw_fp); | |
1003 | return ret; | |
1004 | } | |
1005 | ||
64190bde TH |
1006 | static struct vmw_master *vmw_master_check(struct drm_device *dev, |
1007 | struct drm_file *file_priv, | |
1008 | unsigned int flags) | |
1009 | { | |
1010 | int ret; | |
1011 | struct vmw_fpriv *vmw_fp = vmw_fpriv(file_priv); | |
1012 | struct vmw_master *vmaster; | |
1013 | ||
1014 | if (file_priv->minor->type != DRM_MINOR_LEGACY || | |
1015 | !(flags & DRM_AUTH)) | |
1016 | return NULL; | |
1017 | ||
1018 | ret = mutex_lock_interruptible(&dev->master_mutex); | |
1019 | if (unlikely(ret != 0)) | |
1020 | return ERR_PTR(-ERESTARTSYS); | |
1021 | ||
7963e9db | 1022 | if (file_priv->is_master) { |
64190bde TH |
1023 | mutex_unlock(&dev->master_mutex); |
1024 | return NULL; | |
1025 | } | |
1026 | ||
1027 | /* | |
1028 | * Check if we were previously master, but now dropped. | |
1029 | */ | |
1030 | if (vmw_fp->locked_master) { | |
1031 | mutex_unlock(&dev->master_mutex); | |
1032 | DRM_ERROR("Dropped master trying to access ioctl that " | |
1033 | "requires authentication.\n"); | |
1034 | return ERR_PTR(-EACCES); | |
1035 | } | |
1036 | mutex_unlock(&dev->master_mutex); | |
1037 | ||
1038 | /* | |
1039 | * Taking the drm_global_mutex after the TTM lock might deadlock | |
1040 | */ | |
1041 | if (!(flags & DRM_UNLOCKED)) { | |
1042 | DRM_ERROR("Refusing locked ioctl access.\n"); | |
1043 | return ERR_PTR(-EDEADLK); | |
1044 | } | |
1045 | ||
1046 | /* | |
1047 | * Take the TTM lock. Possibly sleep waiting for the authenticating | |
1048 | * master to become master again, or for a SIGTERM if the | |
1049 | * authenticating master exits. | |
1050 | */ | |
1051 | vmaster = vmw_master(file_priv->master); | |
1052 | ret = ttm_read_lock(&vmaster->lock, true); | |
1053 | if (unlikely(ret != 0)) | |
1054 | vmaster = ERR_PTR(ret); | |
1055 | ||
1056 | return vmaster; | |
1057 | } | |
1058 | ||
1059 | static long vmw_generic_ioctl(struct file *filp, unsigned int cmd, | |
1060 | unsigned long arg, | |
1061 | long (*ioctl_func)(struct file *, unsigned int, | |
1062 | unsigned long)) | |
fb1d9738 JB |
1063 | { |
1064 | struct drm_file *file_priv = filp->private_data; | |
1065 | struct drm_device *dev = file_priv->minor->dev; | |
1066 | unsigned int nr = DRM_IOCTL_NR(cmd); | |
64190bde TH |
1067 | struct vmw_master *vmaster; |
1068 | unsigned int flags; | |
1069 | long ret; | |
fb1d9738 JB |
1070 | |
1071 | /* | |
e1f78003 | 1072 | * Do extra checking on driver private ioctls. |
fb1d9738 JB |
1073 | */ |
1074 | ||
1075 | if ((nr >= DRM_COMMAND_BASE) && (nr < DRM_COMMAND_END) | |
1076 | && (nr < DRM_COMMAND_BASE + dev->driver->num_ioctls)) { | |
baa70943 | 1077 | const struct drm_ioctl_desc *ioctl = |
64190bde | 1078 | &vmw_ioctls[nr - DRM_COMMAND_BASE]; |
fb1d9738 | 1079 | |
7e7392a6 | 1080 | if (unlikely(ioctl->cmd != cmd)) { |
fb1d9738 JB |
1081 | DRM_ERROR("Invalid command format, ioctl %d\n", |
1082 | nr - DRM_COMMAND_BASE); | |
1083 | return -EINVAL; | |
1084 | } | |
64190bde TH |
1085 | flags = ioctl->flags; |
1086 | } else if (!drm_ioctl_flags(nr, &flags)) | |
1087 | return -EINVAL; | |
1088 | ||
1089 | vmaster = vmw_master_check(dev, file_priv, flags); | |
1090 | if (unlikely(IS_ERR(vmaster))) { | |
e338c4c2 TH |
1091 | ret = PTR_ERR(vmaster); |
1092 | ||
1093 | if (ret != -ERESTARTSYS) | |
1094 | DRM_INFO("IOCTL ERROR Command %d, Error %ld.\n", | |
1095 | nr, ret); | |
1096 | return ret; | |
fb1d9738 JB |
1097 | } |
1098 | ||
64190bde TH |
1099 | ret = ioctl_func(filp, cmd, arg); |
1100 | if (vmaster) | |
1101 | ttm_read_unlock(&vmaster->lock); | |
1102 | ||
1103 | return ret; | |
1104 | } | |
1105 | ||
1106 | static long vmw_unlocked_ioctl(struct file *filp, unsigned int cmd, | |
1107 | unsigned long arg) | |
1108 | { | |
1109 | return vmw_generic_ioctl(filp, cmd, arg, &drm_ioctl); | |
fb1d9738 JB |
1110 | } |
1111 | ||
64190bde TH |
1112 | #ifdef CONFIG_COMPAT |
1113 | static long vmw_compat_ioctl(struct file *filp, unsigned int cmd, | |
1114 | unsigned long arg) | |
1115 | { | |
1116 | return vmw_generic_ioctl(filp, cmd, arg, &drm_compat_ioctl); | |
1117 | } | |
1118 | #endif | |
1119 | ||
fb1d9738 JB |
1120 | static void vmw_lastclose(struct drm_device *dev) |
1121 | { | |
fb1d9738 JB |
1122 | struct drm_crtc *crtc; |
1123 | struct drm_mode_set set; | |
1124 | int ret; | |
1125 | ||
fb1d9738 JB |
1126 | set.x = 0; |
1127 | set.y = 0; | |
1128 | set.fb = NULL; | |
1129 | set.mode = NULL; | |
1130 | set.connectors = NULL; | |
1131 | set.num_connectors = 0; | |
1132 | ||
1133 | list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) { | |
1134 | set.crtc = crtc; | |
2d13b679 | 1135 | ret = drm_mode_set_config_internal(&set); |
fb1d9738 JB |
1136 | WARN_ON(ret != 0); |
1137 | } | |
1138 | ||
1139 | } | |
1140 | ||
1141 | static void vmw_master_init(struct vmw_master *vmaster) | |
1142 | { | |
1143 | ttm_lock_init(&vmaster->lock); | |
3a939a5e TH |
1144 | INIT_LIST_HEAD(&vmaster->fb_surf); |
1145 | mutex_init(&vmaster->fb_surf_mutex); | |
fb1d9738 JB |
1146 | } |
1147 | ||
1148 | static int vmw_master_create(struct drm_device *dev, | |
1149 | struct drm_master *master) | |
1150 | { | |
1151 | struct vmw_master *vmaster; | |
1152 | ||
fb1d9738 JB |
1153 | vmaster = kzalloc(sizeof(*vmaster), GFP_KERNEL); |
1154 | if (unlikely(vmaster == NULL)) | |
1155 | return -ENOMEM; | |
1156 | ||
3a939a5e | 1157 | vmw_master_init(vmaster); |
fb1d9738 JB |
1158 | ttm_lock_set_kill(&vmaster->lock, true, SIGTERM); |
1159 | master->driver_priv = vmaster; | |
1160 | ||
1161 | return 0; | |
1162 | } | |
1163 | ||
1164 | static void vmw_master_destroy(struct drm_device *dev, | |
1165 | struct drm_master *master) | |
1166 | { | |
1167 | struct vmw_master *vmaster = vmw_master(master); | |
1168 | ||
fb1d9738 JB |
1169 | master->driver_priv = NULL; |
1170 | kfree(vmaster); | |
1171 | } | |
1172 | ||
1173 | ||
1174 | static int vmw_master_set(struct drm_device *dev, | |
1175 | struct drm_file *file_priv, | |
1176 | bool from_open) | |
1177 | { | |
1178 | struct vmw_private *dev_priv = vmw_priv(dev); | |
1179 | struct vmw_fpriv *vmw_fp = vmw_fpriv(file_priv); | |
1180 | struct vmw_master *active = dev_priv->active_master; | |
1181 | struct vmw_master *vmaster = vmw_master(file_priv->master); | |
1182 | int ret = 0; | |
1183 | ||
fb1d9738 JB |
1184 | if (active) { |
1185 | BUG_ON(active != &dev_priv->fbdev_master); | |
1186 | ret = ttm_vt_lock(&active->lock, false, vmw_fp->tfile); | |
1187 | if (unlikely(ret != 0)) | |
153b3d5b | 1188 | return ret; |
fb1d9738 JB |
1189 | |
1190 | ttm_lock_set_kill(&active->lock, true, SIGTERM); | |
fb1d9738 JB |
1191 | dev_priv->active_master = NULL; |
1192 | } | |
1193 | ||
1194 | ttm_lock_set_kill(&vmaster->lock, false, SIGTERM); | |
1195 | if (!from_open) { | |
1196 | ttm_vt_unlock(&vmaster->lock); | |
1197 | BUG_ON(vmw_fp->locked_master != file_priv->master); | |
1198 | drm_master_put(&vmw_fp->locked_master); | |
1199 | } | |
1200 | ||
1201 | dev_priv->active_master = vmaster; | |
1202 | ||
1203 | return 0; | |
fb1d9738 JB |
1204 | } |
1205 | ||
1206 | static void vmw_master_drop(struct drm_device *dev, | |
1207 | struct drm_file *file_priv, | |
1208 | bool from_release) | |
1209 | { | |
1210 | struct vmw_private *dev_priv = vmw_priv(dev); | |
1211 | struct vmw_fpriv *vmw_fp = vmw_fpriv(file_priv); | |
1212 | struct vmw_master *vmaster = vmw_master(file_priv->master); | |
1213 | int ret; | |
1214 | ||
fb1d9738 JB |
1215 | /** |
1216 | * Make sure the master doesn't disappear while we have | |
1217 | * it locked. | |
1218 | */ | |
1219 | ||
1220 | vmw_fp->locked_master = drm_master_get(file_priv->master); | |
1221 | ret = ttm_vt_lock(&vmaster->lock, false, vmw_fp->tfile); | |
fb1d9738 JB |
1222 | if (unlikely((ret != 0))) { |
1223 | DRM_ERROR("Unable to lock TTM at VT switch.\n"); | |
1224 | drm_master_put(&vmw_fp->locked_master); | |
1225 | } | |
1226 | ||
c4249855 | 1227 | ttm_lock_set_kill(&vmaster->lock, false, SIGTERM); |
fb1d9738 | 1228 | |
153b3d5b TH |
1229 | if (!dev_priv->enable_fb) |
1230 | vmw_svga_disable(dev_priv); | |
30c78bb8 | 1231 | |
fb1d9738 JB |
1232 | dev_priv->active_master = &dev_priv->fbdev_master; |
1233 | ttm_lock_set_kill(&dev_priv->fbdev_master.lock, false, SIGTERM); | |
1234 | ttm_vt_unlock(&dev_priv->fbdev_master.lock); | |
1235 | ||
30c78bb8 TH |
1236 | if (dev_priv->enable_fb) |
1237 | vmw_fb_on(dev_priv); | |
fb1d9738 JB |
1238 | } |
1239 | ||
153b3d5b TH |
1240 | /** |
1241 | * __vmw_svga_enable - Enable SVGA mode, FIFO and use of VRAM. | |
1242 | * | |
1243 | * @dev_priv: Pointer to device private struct. | |
1244 | * Needs the reservation sem to be held in non-exclusive mode. | |
1245 | */ | |
1246 | void __vmw_svga_enable(struct vmw_private *dev_priv) | |
1247 | { | |
1248 | spin_lock(&dev_priv->svga_lock); | |
1249 | if (!dev_priv->bdev.man[TTM_PL_VRAM].use_type) { | |
1250 | vmw_write(dev_priv, SVGA_REG_ENABLE, SVGA_REG_ENABLE); | |
1251 | dev_priv->bdev.man[TTM_PL_VRAM].use_type = true; | |
1252 | } | |
1253 | spin_unlock(&dev_priv->svga_lock); | |
1254 | } | |
1255 | ||
1256 | /** | |
1257 | * vmw_svga_enable - Enable SVGA mode, FIFO and use of VRAM. | |
1258 | * | |
1259 | * @dev_priv: Pointer to device private struct. | |
1260 | */ | |
1261 | void vmw_svga_enable(struct vmw_private *dev_priv) | |
1262 | { | |
1263 | ttm_read_lock(&dev_priv->reservation_sem, false); | |
1264 | __vmw_svga_enable(dev_priv); | |
1265 | ttm_read_unlock(&dev_priv->reservation_sem); | |
1266 | } | |
1267 | ||
1268 | /** | |
1269 | * __vmw_svga_disable - Disable SVGA mode and use of VRAM. | |
1270 | * | |
1271 | * @dev_priv: Pointer to device private struct. | |
1272 | * Needs the reservation sem to be held in exclusive mode. | |
1273 | * Will not empty VRAM. VRAM must be emptied by caller. | |
1274 | */ | |
1275 | void __vmw_svga_disable(struct vmw_private *dev_priv) | |
1276 | { | |
1277 | spin_lock(&dev_priv->svga_lock); | |
1278 | if (dev_priv->bdev.man[TTM_PL_VRAM].use_type) { | |
1279 | dev_priv->bdev.man[TTM_PL_VRAM].use_type = false; | |
1280 | vmw_write(dev_priv, SVGA_REG_ENABLE, | |
1281 | SVGA_REG_ENABLE_ENABLE_HIDE); | |
1282 | } | |
1283 | spin_unlock(&dev_priv->svga_lock); | |
1284 | } | |
1285 | ||
1286 | /** | |
1287 | * vmw_svga_disable - Disable SVGA_MODE, and use of VRAM. Keep the fifo | |
1288 | * running. | |
1289 | * | |
1290 | * @dev_priv: Pointer to device private struct. | |
1291 | * Will empty VRAM. | |
1292 | */ | |
1293 | void vmw_svga_disable(struct vmw_private *dev_priv) | |
1294 | { | |
1295 | ttm_write_lock(&dev_priv->reservation_sem, false); | |
1296 | spin_lock(&dev_priv->svga_lock); | |
1297 | if (dev_priv->bdev.man[TTM_PL_VRAM].use_type) { | |
1298 | dev_priv->bdev.man[TTM_PL_VRAM].use_type = false; | |
1299 | vmw_write(dev_priv, SVGA_REG_ENABLE, | |
1300 | SVGA_REG_ENABLE_ENABLE_HIDE); | |
1301 | spin_unlock(&dev_priv->svga_lock); | |
1302 | if (ttm_bo_evict_mm(&dev_priv->bdev, TTM_PL_VRAM)) | |
1303 | DRM_ERROR("Failed evicting VRAM buffers.\n"); | |
1304 | } else | |
1305 | spin_unlock(&dev_priv->svga_lock); | |
1306 | ttm_write_unlock(&dev_priv->reservation_sem); | |
1307 | } | |
fb1d9738 JB |
1308 | |
1309 | static void vmw_remove(struct pci_dev *pdev) | |
1310 | { | |
1311 | struct drm_device *dev = pci_get_drvdata(pdev); | |
1312 | ||
fd3e4d6e | 1313 | pci_disable_device(pdev); |
fb1d9738 JB |
1314 | drm_put_dev(dev); |
1315 | } | |
1316 | ||
d9f36a00 TH |
1317 | static int vmwgfx_pm_notifier(struct notifier_block *nb, unsigned long val, |
1318 | void *ptr) | |
1319 | { | |
1320 | struct vmw_private *dev_priv = | |
1321 | container_of(nb, struct vmw_private, pm_nb); | |
d9f36a00 TH |
1322 | |
1323 | switch (val) { | |
1324 | case PM_HIBERNATION_PREPARE: | |
294adf7d | 1325 | ttm_suspend_lock(&dev_priv->reservation_sem); |
d9f36a00 | 1326 | |
153b3d5b | 1327 | /* |
d9f36a00 TH |
1328 | * This empties VRAM and unbinds all GMR bindings. |
1329 | * Buffer contents is moved to swappable memory. | |
1330 | */ | |
c0951b79 TH |
1331 | vmw_execbuf_release_pinned_bo(dev_priv); |
1332 | vmw_resource_evict_all(dev_priv); | |
153b3d5b | 1333 | vmw_release_device_early(dev_priv); |
d9f36a00 | 1334 | ttm_bo_swapout_all(&dev_priv->bdev); |
153b3d5b | 1335 | vmw_fence_fifo_down(dev_priv->fman); |
d9f36a00 TH |
1336 | break; |
1337 | case PM_POST_HIBERNATION: | |
094e0fa8 | 1338 | case PM_POST_RESTORE: |
153b3d5b | 1339 | vmw_fence_fifo_up(dev_priv->fman); |
294adf7d | 1340 | ttm_suspend_unlock(&dev_priv->reservation_sem); |
094e0fa8 | 1341 | |
d9f36a00 TH |
1342 | break; |
1343 | case PM_RESTORE_PREPARE: | |
1344 | break; | |
d9f36a00 TH |
1345 | default: |
1346 | break; | |
1347 | } | |
1348 | return 0; | |
1349 | } | |
1350 | ||
7fbd721a | 1351 | static int vmw_pci_suspend(struct pci_dev *pdev, pm_message_t state) |
d9f36a00 | 1352 | { |
094e0fa8 TH |
1353 | struct drm_device *dev = pci_get_drvdata(pdev); |
1354 | struct vmw_private *dev_priv = vmw_priv(dev); | |
1355 | ||
153b3d5b | 1356 | if (dev_priv->refuse_hibernation) |
094e0fa8 | 1357 | return -EBUSY; |
094e0fa8 | 1358 | |
d9f36a00 TH |
1359 | pci_save_state(pdev); |
1360 | pci_disable_device(pdev); | |
1361 | pci_set_power_state(pdev, PCI_D3hot); | |
1362 | return 0; | |
1363 | } | |
1364 | ||
7fbd721a | 1365 | static int vmw_pci_resume(struct pci_dev *pdev) |
d9f36a00 TH |
1366 | { |
1367 | pci_set_power_state(pdev, PCI_D0); | |
1368 | pci_restore_state(pdev); | |
1369 | return pci_enable_device(pdev); | |
1370 | } | |
1371 | ||
7fbd721a TH |
1372 | static int vmw_pm_suspend(struct device *kdev) |
1373 | { | |
1374 | struct pci_dev *pdev = to_pci_dev(kdev); | |
1375 | struct pm_message dummy; | |
1376 | ||
1377 | dummy.event = 0; | |
1378 | ||
1379 | return vmw_pci_suspend(pdev, dummy); | |
1380 | } | |
1381 | ||
1382 | static int vmw_pm_resume(struct device *kdev) | |
1383 | { | |
1384 | struct pci_dev *pdev = to_pci_dev(kdev); | |
1385 | ||
1386 | return vmw_pci_resume(pdev); | |
1387 | } | |
1388 | ||
153b3d5b | 1389 | static int vmw_pm_freeze(struct device *kdev) |
7fbd721a TH |
1390 | { |
1391 | struct pci_dev *pdev = to_pci_dev(kdev); | |
1392 | struct drm_device *dev = pci_get_drvdata(pdev); | |
1393 | struct vmw_private *dev_priv = vmw_priv(dev); | |
1394 | ||
7fbd721a TH |
1395 | dev_priv->suspended = true; |
1396 | if (dev_priv->enable_fb) | |
153b3d5b | 1397 | vmw_fifo_resource_dec(dev_priv); |
7fbd721a | 1398 | |
153b3d5b TH |
1399 | if (atomic_read(&dev_priv->num_fifo_resources) != 0) { |
1400 | DRM_ERROR("Can't hibernate while 3D resources are active.\n"); | |
7fbd721a | 1401 | if (dev_priv->enable_fb) |
153b3d5b TH |
1402 | vmw_fifo_resource_inc(dev_priv); |
1403 | WARN_ON(vmw_request_device_late(dev_priv)); | |
7fbd721a TH |
1404 | dev_priv->suspended = false; |
1405 | return -EBUSY; | |
1406 | } | |
1407 | ||
153b3d5b TH |
1408 | if (dev_priv->enable_fb) |
1409 | __vmw_svga_disable(dev_priv); | |
1410 | ||
1411 | vmw_release_device_late(dev_priv); | |
1412 | ||
7fbd721a TH |
1413 | return 0; |
1414 | } | |
1415 | ||
153b3d5b | 1416 | static int vmw_pm_restore(struct device *kdev) |
7fbd721a TH |
1417 | { |
1418 | struct pci_dev *pdev = to_pci_dev(kdev); | |
1419 | struct drm_device *dev = pci_get_drvdata(pdev); | |
1420 | struct vmw_private *dev_priv = vmw_priv(dev); | |
153b3d5b | 1421 | int ret; |
7fbd721a | 1422 | |
95e8f6a2 TH |
1423 | vmw_write(dev_priv, SVGA_REG_ID, SVGA_ID_2); |
1424 | (void) vmw_read(dev_priv, SVGA_REG_ID); | |
95e8f6a2 | 1425 | |
7fbd721a | 1426 | if (dev_priv->enable_fb) |
153b3d5b TH |
1427 | vmw_fifo_resource_inc(dev_priv); |
1428 | ||
1429 | ret = vmw_request_device(dev_priv); | |
1430 | if (ret) | |
1431 | return ret; | |
1432 | ||
1433 | if (dev_priv->enable_fb) | |
1434 | __vmw_svga_enable(dev_priv); | |
7fbd721a TH |
1435 | |
1436 | dev_priv->suspended = false; | |
153b3d5b TH |
1437 | |
1438 | return 0; | |
7fbd721a TH |
1439 | } |
1440 | ||
1441 | static const struct dev_pm_ops vmw_pm_ops = { | |
153b3d5b TH |
1442 | .freeze = vmw_pm_freeze, |
1443 | .thaw = vmw_pm_restore, | |
1444 | .restore = vmw_pm_restore, | |
7fbd721a TH |
1445 | .suspend = vmw_pm_suspend, |
1446 | .resume = vmw_pm_resume, | |
1447 | }; | |
1448 | ||
e08e96de AV |
1449 | static const struct file_operations vmwgfx_driver_fops = { |
1450 | .owner = THIS_MODULE, | |
1451 | .open = drm_open, | |
1452 | .release = drm_release, | |
1453 | .unlocked_ioctl = vmw_unlocked_ioctl, | |
1454 | .mmap = vmw_mmap, | |
1455 | .poll = vmw_fops_poll, | |
1456 | .read = vmw_fops_read, | |
e08e96de | 1457 | #if defined(CONFIG_COMPAT) |
64190bde | 1458 | .compat_ioctl = vmw_compat_ioctl, |
e08e96de AV |
1459 | #endif |
1460 | .llseek = noop_llseek, | |
1461 | }; | |
1462 | ||
fb1d9738 JB |
1463 | static struct drm_driver driver = { |
1464 | .driver_features = DRIVER_HAVE_IRQ | DRIVER_IRQ_SHARED | | |
03f80263 | 1465 | DRIVER_MODESET | DRIVER_PRIME | DRIVER_RENDER, |
fb1d9738 JB |
1466 | .load = vmw_driver_load, |
1467 | .unload = vmw_driver_unload, | |
fb1d9738 JB |
1468 | .lastclose = vmw_lastclose, |
1469 | .irq_preinstall = vmw_irq_preinstall, | |
1470 | .irq_postinstall = vmw_irq_postinstall, | |
1471 | .irq_uninstall = vmw_irq_uninstall, | |
1472 | .irq_handler = vmw_irq_handler, | |
7a1c2f6c | 1473 | .get_vblank_counter = vmw_get_vblank_counter, |
1c482ab3 JB |
1474 | .enable_vblank = vmw_enable_vblank, |
1475 | .disable_vblank = vmw_disable_vblank, | |
fb1d9738 | 1476 | .ioctls = vmw_ioctls, |
f95aeb17 | 1477 | .num_ioctls = ARRAY_SIZE(vmw_ioctls), |
fb1d9738 JB |
1478 | .master_create = vmw_master_create, |
1479 | .master_destroy = vmw_master_destroy, | |
1480 | .master_set = vmw_master_set, | |
1481 | .master_drop = vmw_master_drop, | |
1482 | .open = vmw_driver_open, | |
6b82ef50 | 1483 | .preclose = vmw_preclose, |
fb1d9738 | 1484 | .postclose = vmw_postclose, |
915b4d11 | 1485 | .set_busid = drm_pci_set_busid, |
5e1782d2 DA |
1486 | |
1487 | .dumb_create = vmw_dumb_create, | |
1488 | .dumb_map_offset = vmw_dumb_map_offset, | |
1489 | .dumb_destroy = vmw_dumb_destroy, | |
1490 | ||
69977ff5 TH |
1491 | .prime_fd_to_handle = vmw_prime_fd_to_handle, |
1492 | .prime_handle_to_fd = vmw_prime_handle_to_fd, | |
1493 | ||
e08e96de | 1494 | .fops = &vmwgfx_driver_fops, |
fb1d9738 JB |
1495 | .name = VMWGFX_DRIVER_NAME, |
1496 | .desc = VMWGFX_DRIVER_DESC, | |
1497 | .date = VMWGFX_DRIVER_DATE, | |
1498 | .major = VMWGFX_DRIVER_MAJOR, | |
1499 | .minor = VMWGFX_DRIVER_MINOR, | |
1500 | .patchlevel = VMWGFX_DRIVER_PATCHLEVEL | |
1501 | }; | |
1502 | ||
8410ea3b DA |
1503 | static struct pci_driver vmw_pci_driver = { |
1504 | .name = VMWGFX_DRIVER_NAME, | |
1505 | .id_table = vmw_pci_id_list, | |
1506 | .probe = vmw_probe, | |
1507 | .remove = vmw_remove, | |
1508 | .driver = { | |
1509 | .pm = &vmw_pm_ops | |
1510 | } | |
1511 | }; | |
1512 | ||
fb1d9738 JB |
1513 | static int vmw_probe(struct pci_dev *pdev, const struct pci_device_id *ent) |
1514 | { | |
dcdb1674 | 1515 | return drm_get_pci_dev(pdev, ent, &driver); |
fb1d9738 JB |
1516 | } |
1517 | ||
1518 | static int __init vmwgfx_init(void) | |
1519 | { | |
1520 | int ret; | |
8410ea3b | 1521 | ret = drm_pci_init(&driver, &vmw_pci_driver); |
fb1d9738 JB |
1522 | if (ret) |
1523 | DRM_ERROR("Failed initializing DRM.\n"); | |
1524 | return ret; | |
1525 | } | |
1526 | ||
1527 | static void __exit vmwgfx_exit(void) | |
1528 | { | |
8410ea3b | 1529 | drm_pci_exit(&driver, &vmw_pci_driver); |
fb1d9738 JB |
1530 | } |
1531 | ||
1532 | module_init(vmwgfx_init); | |
1533 | module_exit(vmwgfx_exit); | |
1534 | ||
1535 | MODULE_AUTHOR("VMware Inc. and others"); | |
1536 | MODULE_DESCRIPTION("Standalone drm driver for the VMware SVGA device"); | |
1537 | MODULE_LICENSE("GPL and additional rights"); | |
73558ead TH |
1538 | MODULE_VERSION(__stringify(VMWGFX_DRIVER_MAJOR) "." |
1539 | __stringify(VMWGFX_DRIVER_MINOR) "." | |
1540 | __stringify(VMWGFX_DRIVER_PATCHLEVEL) "." | |
1541 | "0"); |