]> git.proxmox.com Git - mirror_ubuntu-eoan-kernel.git/blame - drivers/gpu/drm/vmwgfx/vmwgfx_drv.c
UBUNTU: Ubuntu-5.3.0-29.31
[mirror_ubuntu-eoan-kernel.git] / drivers / gpu / drm / vmwgfx / vmwgfx_drv.c
CommitLineData
dff96888 1// SPDX-License-Identifier: GPL-2.0 OR MIT
fb1d9738
JB
2/**************************************************************************
3 *
dff96888 4 * Copyright 2009-2016 VMware, Inc., Palo Alto, CA., USA
fb1d9738
JB
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the
8 * "Software"), to deal in the Software without restriction, including
9 * without limitation the rights to use, copy, modify, merge, publish,
10 * distribute, sub license, and/or sell copies of the Software, and to
11 * permit persons to whom the Software is furnished to do so, subject to
12 * the following conditions:
13 *
14 * The above copyright notice and this permission notice (including the
15 * next paragraph) shall be included in all copies or substantial portions
16 * of the Software.
17 *
18 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
19 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
20 * FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. IN NO EVENT SHALL
21 * THE COPYRIGHT HOLDERS, AUTHORS AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM,
22 * DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR
23 * OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE
24 * USE OR OTHER DEALINGS IN THE SOFTWARE.
25 *
26 **************************************************************************/
e0cd3608 27#include <linux/module.h>
96c5d076 28#include <linux/console.h>
9ddac734 29#include <linux/dma-mapping.h>
fb1d9738 30
760285e7 31#include <drm/drmP.h>
fb1d9738 32#include "vmwgfx_drv.h"
d80efd5c 33#include "vmwgfx_binding.h"
0b8762e9 34#include "ttm_object.h"
760285e7
DH
35#include <drm/ttm/ttm_placement.h>
36#include <drm/ttm/ttm_bo_driver.h>
760285e7 37#include <drm/ttm/ttm_module.h>
fb1d9738 38
fb1d9738
JB
39#define VMWGFX_DRIVER_DESC "Linux drm driver for VMware graphics devices"
40#define VMWGFX_CHIP_SVGAII 0
41#define VMW_FB_RESERVATION 0
42
eb4f923b
JB
43#define VMW_MIN_INITIAL_WIDTH 800
44#define VMW_MIN_INITIAL_HEIGHT 600
45
f9217913
SY
46#ifndef VMWGFX_GIT_VERSION
47#define VMWGFX_GIT_VERSION "Unknown"
48#endif
49
50#define VMWGFX_REPO "In Tree"
51
fd567467
TH
52#define VMWGFX_VALIDATION_MEM_GRAN (16*PAGE_SIZE)
53
eb4f923b 54
fb1d9738
JB
55/**
56 * Fully encoded drm commands. Might move to vmw_drm.h
57 */
58
59#define DRM_IOCTL_VMW_GET_PARAM \
60 DRM_IOWR(DRM_COMMAND_BASE + DRM_VMW_GET_PARAM, \
61 struct drm_vmw_getparam_arg)
62#define DRM_IOCTL_VMW_ALLOC_DMABUF \
63 DRM_IOWR(DRM_COMMAND_BASE + DRM_VMW_ALLOC_DMABUF, \
64 union drm_vmw_alloc_dmabuf_arg)
65#define DRM_IOCTL_VMW_UNREF_DMABUF \
66 DRM_IOW(DRM_COMMAND_BASE + DRM_VMW_UNREF_DMABUF, \
67 struct drm_vmw_unref_dmabuf_arg)
68#define DRM_IOCTL_VMW_CURSOR_BYPASS \
69 DRM_IOW(DRM_COMMAND_BASE + DRM_VMW_CURSOR_BYPASS, \
70 struct drm_vmw_cursor_bypass_arg)
71
72#define DRM_IOCTL_VMW_CONTROL_STREAM \
73 DRM_IOW(DRM_COMMAND_BASE + DRM_VMW_CONTROL_STREAM, \
74 struct drm_vmw_control_stream_arg)
75#define DRM_IOCTL_VMW_CLAIM_STREAM \
76 DRM_IOR(DRM_COMMAND_BASE + DRM_VMW_CLAIM_STREAM, \
77 struct drm_vmw_stream_arg)
78#define DRM_IOCTL_VMW_UNREF_STREAM \
79 DRM_IOW(DRM_COMMAND_BASE + DRM_VMW_UNREF_STREAM, \
80 struct drm_vmw_stream_arg)
81
82#define DRM_IOCTL_VMW_CREATE_CONTEXT \
83 DRM_IOR(DRM_COMMAND_BASE + DRM_VMW_CREATE_CONTEXT, \
84 struct drm_vmw_context_arg)
85#define DRM_IOCTL_VMW_UNREF_CONTEXT \
86 DRM_IOW(DRM_COMMAND_BASE + DRM_VMW_UNREF_CONTEXT, \
87 struct drm_vmw_context_arg)
88#define DRM_IOCTL_VMW_CREATE_SURFACE \
89 DRM_IOWR(DRM_COMMAND_BASE + DRM_VMW_CREATE_SURFACE, \
90 union drm_vmw_surface_create_arg)
91#define DRM_IOCTL_VMW_UNREF_SURFACE \
92 DRM_IOW(DRM_COMMAND_BASE + DRM_VMW_UNREF_SURFACE, \
93 struct drm_vmw_surface_arg)
94#define DRM_IOCTL_VMW_REF_SURFACE \
95 DRM_IOWR(DRM_COMMAND_BASE + DRM_VMW_REF_SURFACE, \
96 union drm_vmw_surface_reference_arg)
97#define DRM_IOCTL_VMW_EXECBUF \
98 DRM_IOW(DRM_COMMAND_BASE + DRM_VMW_EXECBUF, \
99 struct drm_vmw_execbuf_arg)
ae2a1040
TH
100#define DRM_IOCTL_VMW_GET_3D_CAP \
101 DRM_IOW(DRM_COMMAND_BASE + DRM_VMW_GET_3D_CAP, \
102 struct drm_vmw_get_3d_cap_arg)
fb1d9738
JB
103#define DRM_IOCTL_VMW_FENCE_WAIT \
104 DRM_IOWR(DRM_COMMAND_BASE + DRM_VMW_FENCE_WAIT, \
105 struct drm_vmw_fence_wait_arg)
ae2a1040
TH
106#define DRM_IOCTL_VMW_FENCE_SIGNALED \
107 DRM_IOWR(DRM_COMMAND_BASE + DRM_VMW_FENCE_SIGNALED, \
108 struct drm_vmw_fence_signaled_arg)
109#define DRM_IOCTL_VMW_FENCE_UNREF \
110 DRM_IOW(DRM_COMMAND_BASE + DRM_VMW_FENCE_UNREF, \
111 struct drm_vmw_fence_arg)
57c5ee79
TH
112#define DRM_IOCTL_VMW_FENCE_EVENT \
113 DRM_IOW(DRM_COMMAND_BASE + DRM_VMW_FENCE_EVENT, \
114 struct drm_vmw_fence_event_arg)
2fcd5a73
JB
115#define DRM_IOCTL_VMW_PRESENT \
116 DRM_IOW(DRM_COMMAND_BASE + DRM_VMW_PRESENT, \
117 struct drm_vmw_present_arg)
118#define DRM_IOCTL_VMW_PRESENT_READBACK \
119 DRM_IOW(DRM_COMMAND_BASE + DRM_VMW_PRESENT_READBACK, \
120 struct drm_vmw_present_readback_arg)
cd2b89e7
TH
121#define DRM_IOCTL_VMW_UPDATE_LAYOUT \
122 DRM_IOW(DRM_COMMAND_BASE + DRM_VMW_UPDATE_LAYOUT, \
123 struct drm_vmw_update_layout_arg)
c74c162f
TH
124#define DRM_IOCTL_VMW_CREATE_SHADER \
125 DRM_IOWR(DRM_COMMAND_BASE + DRM_VMW_CREATE_SHADER, \
126 struct drm_vmw_shader_create_arg)
127#define DRM_IOCTL_VMW_UNREF_SHADER \
128 DRM_IOW(DRM_COMMAND_BASE + DRM_VMW_UNREF_SHADER, \
129 struct drm_vmw_shader_arg)
a97e2192
TH
130#define DRM_IOCTL_VMW_GB_SURFACE_CREATE \
131 DRM_IOWR(DRM_COMMAND_BASE + DRM_VMW_GB_SURFACE_CREATE, \
132 union drm_vmw_gb_surface_create_arg)
133#define DRM_IOCTL_VMW_GB_SURFACE_REF \
134 DRM_IOWR(DRM_COMMAND_BASE + DRM_VMW_GB_SURFACE_REF, \
135 union drm_vmw_gb_surface_reference_arg)
1d7a5cbf
TH
136#define DRM_IOCTL_VMW_SYNCCPU \
137 DRM_IOW(DRM_COMMAND_BASE + DRM_VMW_SYNCCPU, \
138 struct drm_vmw_synccpu_arg)
d80efd5c
TH
139#define DRM_IOCTL_VMW_CREATE_EXTENDED_CONTEXT \
140 DRM_IOWR(DRM_COMMAND_BASE + DRM_VMW_CREATE_EXTENDED_CONTEXT, \
141 struct drm_vmw_context_arg)
14b1c33e
DR
142#define DRM_IOCTL_VMW_GB_SURFACE_CREATE_EXT \
143 DRM_IOWR(DRM_COMMAND_BASE + DRM_VMW_GB_SURFACE_CREATE_EXT, \
144 union drm_vmw_gb_surface_create_ext_arg)
145#define DRM_IOCTL_VMW_GB_SURFACE_REF_EXT \
146 DRM_IOWR(DRM_COMMAND_BASE + DRM_VMW_GB_SURFACE_REF_EXT, \
147 union drm_vmw_gb_surface_reference_ext_arg)
fb1d9738
JB
148
149/**
150 * The core DRM version of this macro doesn't account for
151 * DRM_COMMAND_BASE.
152 */
153
154#define VMW_IOCTL_DEF(ioctl, func, flags) \
7e7392a6 155 [DRM_IOCTL_NR(DRM_IOCTL_##ioctl) - DRM_COMMAND_BASE] = {DRM_IOCTL_##ioctl, flags, func}
fb1d9738
JB
156
157/**
158 * Ioctl definitions.
159 */
160
baa70943 161static const struct drm_ioctl_desc vmw_ioctls[] = {
1b2f1489 162 VMW_IOCTL_DEF(VMW_GET_PARAM, vmw_getparam_ioctl,
f8c47144 163 DRM_AUTH | DRM_RENDER_ALLOW),
f1d34bfd 164 VMW_IOCTL_DEF(VMW_ALLOC_DMABUF, vmw_bo_alloc_ioctl,
f8c47144 165 DRM_AUTH | DRM_RENDER_ALLOW),
f1d34bfd 166 VMW_IOCTL_DEF(VMW_UNREF_DMABUF, vmw_bo_unref_ioctl,
f8c47144 167 DRM_RENDER_ALLOW),
1b2f1489 168 VMW_IOCTL_DEF(VMW_CURSOR_BYPASS,
e1f78003 169 vmw_kms_cursor_bypass_ioctl,
190c462d 170 DRM_MASTER),
fb1d9738 171
1b2f1489 172 VMW_IOCTL_DEF(VMW_CONTROL_STREAM, vmw_overlay_ioctl,
190c462d 173 DRM_MASTER),
1b2f1489 174 VMW_IOCTL_DEF(VMW_CLAIM_STREAM, vmw_stream_claim_ioctl,
190c462d 175 DRM_MASTER),
1b2f1489 176 VMW_IOCTL_DEF(VMW_UNREF_STREAM, vmw_stream_unref_ioctl,
190c462d 177 DRM_MASTER),
fb1d9738 178
1b2f1489 179 VMW_IOCTL_DEF(VMW_CREATE_CONTEXT, vmw_context_define_ioctl,
f8c47144 180 DRM_AUTH | DRM_RENDER_ALLOW),
1b2f1489 181 VMW_IOCTL_DEF(VMW_UNREF_CONTEXT, vmw_context_destroy_ioctl,
f8c47144 182 DRM_RENDER_ALLOW),
1b2f1489 183 VMW_IOCTL_DEF(VMW_CREATE_SURFACE, vmw_surface_define_ioctl,
f8c47144 184 DRM_AUTH | DRM_RENDER_ALLOW),
1b2f1489 185 VMW_IOCTL_DEF(VMW_UNREF_SURFACE, vmw_surface_destroy_ioctl,
f8c47144 186 DRM_RENDER_ALLOW),
1b2f1489 187 VMW_IOCTL_DEF(VMW_REF_SURFACE, vmw_surface_reference_ioctl,
f8c47144
DV
188 DRM_AUTH | DRM_RENDER_ALLOW),
189 VMW_IOCTL_DEF(VMW_EXECBUF, NULL, DRM_AUTH |
d80efd5c 190 DRM_RENDER_ALLOW),
ae2a1040 191 VMW_IOCTL_DEF(VMW_FENCE_WAIT, vmw_fence_obj_wait_ioctl,
f8c47144 192 DRM_RENDER_ALLOW),
ae2a1040
TH
193 VMW_IOCTL_DEF(VMW_FENCE_SIGNALED,
194 vmw_fence_obj_signaled_ioctl,
f8c47144 195 DRM_RENDER_ALLOW),
ae2a1040 196 VMW_IOCTL_DEF(VMW_FENCE_UNREF, vmw_fence_obj_unref_ioctl,
f8c47144 197 DRM_RENDER_ALLOW),
03f80263 198 VMW_IOCTL_DEF(VMW_FENCE_EVENT, vmw_fence_event_ioctl,
f8c47144 199 DRM_AUTH | DRM_RENDER_ALLOW),
f63f6a59 200 VMW_IOCTL_DEF(VMW_GET_3D_CAP, vmw_get_cap_3d_ioctl,
f8c47144 201 DRM_AUTH | DRM_RENDER_ALLOW),
2fcd5a73
JB
202
203 /* these allow direct access to the framebuffers mark as master only */
204 VMW_IOCTL_DEF(VMW_PRESENT, vmw_present_ioctl,
f8c47144 205 DRM_MASTER | DRM_AUTH),
2fcd5a73
JB
206 VMW_IOCTL_DEF(VMW_PRESENT_READBACK,
207 vmw_present_readback_ioctl,
f8c47144 208 DRM_MASTER | DRM_AUTH),
31788ca8
TH
209 /*
210 * The permissions of the below ioctl are overridden in
211 * vmw_generic_ioctl(). We require either
212 * DRM_MASTER or capable(CAP_SYS_ADMIN).
213 */
cd2b89e7
TH
214 VMW_IOCTL_DEF(VMW_UPDATE_LAYOUT,
215 vmw_kms_update_layout_ioctl,
31788ca8 216 DRM_RENDER_ALLOW),
c74c162f
TH
217 VMW_IOCTL_DEF(VMW_CREATE_SHADER,
218 vmw_shader_define_ioctl,
f8c47144 219 DRM_AUTH | DRM_RENDER_ALLOW),
c74c162f
TH
220 VMW_IOCTL_DEF(VMW_UNREF_SHADER,
221 vmw_shader_destroy_ioctl,
f8c47144 222 DRM_RENDER_ALLOW),
a97e2192
TH
223 VMW_IOCTL_DEF(VMW_GB_SURFACE_CREATE,
224 vmw_gb_surface_define_ioctl,
f8c47144 225 DRM_AUTH | DRM_RENDER_ALLOW),
a97e2192
TH
226 VMW_IOCTL_DEF(VMW_GB_SURFACE_REF,
227 vmw_gb_surface_reference_ioctl,
f8c47144 228 DRM_AUTH | DRM_RENDER_ALLOW),
1d7a5cbf 229 VMW_IOCTL_DEF(VMW_SYNCCPU,
f1d34bfd 230 vmw_user_bo_synccpu_ioctl,
f8c47144 231 DRM_RENDER_ALLOW),
d80efd5c
TH
232 VMW_IOCTL_DEF(VMW_CREATE_EXTENDED_CONTEXT,
233 vmw_extended_context_define_ioctl,
f8c47144 234 DRM_AUTH | DRM_RENDER_ALLOW),
14b1c33e
DR
235 VMW_IOCTL_DEF(VMW_GB_SURFACE_CREATE_EXT,
236 vmw_gb_surface_define_ext_ioctl,
237 DRM_AUTH | DRM_RENDER_ALLOW),
238 VMW_IOCTL_DEF(VMW_GB_SURFACE_REF_EXT,
239 vmw_gb_surface_reference_ext_ioctl,
240 DRM_AUTH | DRM_RENDER_ALLOW),
fb1d9738
JB
241};
242
8046306f 243static const struct pci_device_id vmw_pci_id_list[] = {
fb1d9738
JB
244 {0x15ad, 0x0405, PCI_ANY_ID, PCI_ANY_ID, 0, 0, VMWGFX_CHIP_SVGAII},
245 {0, 0, 0}
246};
c4903429 247MODULE_DEVICE_TABLE(pci, vmw_pci_id_list);
fb1d9738 248
5d2afab9 249static int enable_fbdev = IS_ENABLED(CONFIG_DRM_VMWGFX_FBCON);
d92d9851
TH
250static int vmw_force_iommu;
251static int vmw_restrict_iommu;
252static int vmw_force_coherent;
0d00c488 253static int vmw_restrict_dma_mask;
04319d89 254static int vmw_assume_16bpp;
fb1d9738
JB
255
256static int vmw_probe(struct pci_dev *, const struct pci_device_id *);
257static void vmw_master_init(struct vmw_master *);
d9f36a00
TH
258static int vmwgfx_pm_notifier(struct notifier_block *nb, unsigned long val,
259 void *ptr);
fb1d9738 260
30c78bb8 261MODULE_PARM_DESC(enable_fbdev, "Enable vmwgfx fbdev");
50f83737 262module_param_named(enable_fbdev, enable_fbdev, int, 0600);
d92d9851 263MODULE_PARM_DESC(force_dma_api, "Force using the DMA API for TTM pages");
50f83737 264module_param_named(force_dma_api, vmw_force_iommu, int, 0600);
d92d9851 265MODULE_PARM_DESC(restrict_iommu, "Try to limit IOMMU usage for TTM pages");
50f83737 266module_param_named(restrict_iommu, vmw_restrict_iommu, int, 0600);
d92d9851 267MODULE_PARM_DESC(force_coherent, "Force coherent TTM pages");
50f83737 268module_param_named(force_coherent, vmw_force_coherent, int, 0600);
0d00c488 269MODULE_PARM_DESC(restrict_dma_mask, "Restrict DMA mask to 44 bits with IOMMU");
7a9d2001 270module_param_named(restrict_dma_mask, vmw_restrict_dma_mask, int, 0600);
04319d89
SY
271MODULE_PARM_DESC(assume_16bpp, "Assume 16-bpp when filtering modes");
272module_param_named(assume_16bpp, vmw_assume_16bpp, int, 0600);
d92d9851 273
30c78bb8 274
3b4c2511
NB
275static void vmw_print_capabilities2(uint32_t capabilities2)
276{
277 DRM_INFO("Capabilities2:\n");
278 if (capabilities2 & SVGA_CAP2_GROW_OTABLE)
279 DRM_INFO(" Grow oTable.\n");
280 if (capabilities2 & SVGA_CAP2_INTRA_SURFACE_COPY)
281 DRM_INFO(" IntraSurface copy.\n");
282}
283
fb1d9738
JB
284static void vmw_print_capabilities(uint32_t capabilities)
285{
286 DRM_INFO("Capabilities:\n");
287 if (capabilities & SVGA_CAP_RECT_COPY)
288 DRM_INFO(" Rect copy.\n");
289 if (capabilities & SVGA_CAP_CURSOR)
290 DRM_INFO(" Cursor.\n");
291 if (capabilities & SVGA_CAP_CURSOR_BYPASS)
292 DRM_INFO(" Cursor bypass.\n");
293 if (capabilities & SVGA_CAP_CURSOR_BYPASS_2)
294 DRM_INFO(" Cursor bypass 2.\n");
295 if (capabilities & SVGA_CAP_8BIT_EMULATION)
296 DRM_INFO(" 8bit emulation.\n");
297 if (capabilities & SVGA_CAP_ALPHA_CURSOR)
298 DRM_INFO(" Alpha cursor.\n");
299 if (capabilities & SVGA_CAP_3D)
300 DRM_INFO(" 3D.\n");
301 if (capabilities & SVGA_CAP_EXTENDED_FIFO)
302 DRM_INFO(" Extended Fifo.\n");
303 if (capabilities & SVGA_CAP_MULTIMON)
304 DRM_INFO(" Multimon.\n");
305 if (capabilities & SVGA_CAP_PITCHLOCK)
306 DRM_INFO(" Pitchlock.\n");
307 if (capabilities & SVGA_CAP_IRQMASK)
308 DRM_INFO(" Irq mask.\n");
309 if (capabilities & SVGA_CAP_DISPLAY_TOPOLOGY)
310 DRM_INFO(" Display Topology.\n");
311 if (capabilities & SVGA_CAP_GMR)
312 DRM_INFO(" GMR.\n");
313 if (capabilities & SVGA_CAP_TRACES)
314 DRM_INFO(" Traces.\n");
dcca2862
TH
315 if (capabilities & SVGA_CAP_GMR2)
316 DRM_INFO(" GMR2.\n");
317 if (capabilities & SVGA_CAP_SCREEN_OBJECT_2)
318 DRM_INFO(" Screen Object 2.\n");
c1234db7
TH
319 if (capabilities & SVGA_CAP_COMMAND_BUFFERS)
320 DRM_INFO(" Command Buffers.\n");
321 if (capabilities & SVGA_CAP_CMD_BUFFERS_2)
322 DRM_INFO(" Command Buffers 2.\n");
323 if (capabilities & SVGA_CAP_GBOBJECTS)
324 DRM_INFO(" Guest Backed Resources.\n");
8ce75f8a
SY
325 if (capabilities & SVGA_CAP_DX)
326 DRM_INFO(" DX Features.\n");
dc366364
TH
327 if (capabilities & SVGA_CAP_HP_CMD_QUEUE)
328 DRM_INFO(" HP Command Queue.\n");
fb1d9738
JB
329}
330
e2fa3a76 331/**
4b9e45e6 332 * vmw_dummy_query_bo_create - create a bo to hold a dummy query result
e2fa3a76 333 *
4b9e45e6 334 * @dev_priv: A device private structure.
e2fa3a76 335 *
4b9e45e6
TH
336 * This function creates a small buffer object that holds the query
337 * result for dummy queries emitted as query barriers.
338 * The function will then map the first page and initialize a pending
339 * occlusion query result structure, Finally it will unmap the buffer.
340 * No interruptible waits are done within this function.
e2fa3a76 341 *
4b9e45e6 342 * Returns an error if bo creation or initialization fails.
e2fa3a76 343 */
4b9e45e6 344static int vmw_dummy_query_bo_create(struct vmw_private *dev_priv)
e2fa3a76 345{
4b9e45e6 346 int ret;
f1d34bfd 347 struct vmw_buffer_object *vbo;
e2fa3a76
TH
348 struct ttm_bo_kmap_obj map;
349 volatile SVGA3dQueryResult *result;
350 bool dummy;
e2fa3a76 351
4b9e45e6 352 /*
459d0fa7 353 * Create the vbo as pinned, so that a tryreserve will
4b9e45e6
TH
354 * immediately succeed. This is because we're the only
355 * user of the bo currently.
356 */
459d0fa7
TH
357 vbo = kzalloc(sizeof(*vbo), GFP_KERNEL);
358 if (!vbo)
359 return -ENOMEM;
4b9e45e6 360
f1d34bfd
TH
361 ret = vmw_bo_init(dev_priv, vbo, PAGE_SIZE,
362 &vmw_sys_ne_placement, false,
363 &vmw_bo_bo_free);
e2fa3a76 364 if (unlikely(ret != 0))
4b9e45e6
TH
365 return ret;
366
dfd5e50e 367 ret = ttm_bo_reserve(&vbo->base, false, true, NULL);
4b9e45e6 368 BUG_ON(ret != 0);
459d0fa7 369 vmw_bo_pin_reserved(vbo, true);
e2fa3a76 370
459d0fa7 371 ret = ttm_bo_kmap(&vbo->base, 0, 1, &map);
e2fa3a76
TH
372 if (likely(ret == 0)) {
373 result = ttm_kmap_obj_virtual(&map, &dummy);
374 result->totalSize = sizeof(*result);
375 result->state = SVGA3D_QUERYSTATE_PENDING;
376 result->result32 = 0xff;
377 ttm_bo_kunmap(&map);
4b9e45e6 378 }
459d0fa7
TH
379 vmw_bo_pin_reserved(vbo, false);
380 ttm_bo_unreserve(&vbo->base);
e2fa3a76 381
4b9e45e6
TH
382 if (unlikely(ret != 0)) {
383 DRM_ERROR("Dummy query buffer map failed.\n");
f1d34bfd 384 vmw_bo_unreference(&vbo);
4b9e45e6 385 } else
459d0fa7 386 dev_priv->dummy_query_bo = vbo;
e2fa3a76 387
4b9e45e6 388 return ret;
e2fa3a76
TH
389}
390
153b3d5b
TH
391/**
392 * vmw_request_device_late - Perform late device setup
393 *
394 * @dev_priv: Pointer to device private.
395 *
396 * This function performs setup of otables and enables large command
397 * buffer submission. These tasks are split out to a separate function
398 * because it reverts vmw_release_device_early and is intended to be used
399 * by an error path in the hibernation code.
400 */
401static int vmw_request_device_late(struct vmw_private *dev_priv)
fb1d9738
JB
402{
403 int ret;
404
3530bdc3
TH
405 if (dev_priv->has_mob) {
406 ret = vmw_otables_setup(dev_priv);
407 if (unlikely(ret != 0)) {
408 DRM_ERROR("Unable to initialize "
409 "guest Memory OBjects.\n");
153b3d5b 410 return ret;
3530bdc3
TH
411 }
412 }
153b3d5b 413
3eab3d9e
TH
414 if (dev_priv->cman) {
415 ret = vmw_cmdbuf_set_pool_size(dev_priv->cman,
416 256*4096, 2*4096);
417 if (ret) {
418 struct vmw_cmdbuf_man *man = dev_priv->cman;
419
420 dev_priv->cman = NULL;
421 vmw_cmdbuf_man_destroy(man);
422 }
423 }
424
153b3d5b
TH
425 return 0;
426}
427
fb1d9738
JB
428static int vmw_request_device(struct vmw_private *dev_priv)
429{
430 int ret;
431
fb1d9738
JB
432 ret = vmw_fifo_init(dev_priv, &dev_priv->fifo);
433 if (unlikely(ret != 0)) {
434 DRM_ERROR("Unable to initialize FIFO.\n");
435 return ret;
436 }
ae2a1040 437 vmw_fence_fifo_up(dev_priv->fman);
3eab3d9e 438 dev_priv->cman = vmw_cmdbuf_man_create(dev_priv);
d80efd5c 439 if (IS_ERR(dev_priv->cman)) {
3eab3d9e 440 dev_priv->cman = NULL;
d80efd5c 441 dev_priv->has_dx = false;
3530bdc3 442 }
153b3d5b
TH
443
444 ret = vmw_request_device_late(dev_priv);
445 if (ret)
446 goto out_no_mob;
447
e2fa3a76
TH
448 ret = vmw_dummy_query_bo_create(dev_priv);
449 if (unlikely(ret != 0))
450 goto out_no_query_bo;
fb1d9738
JB
451
452 return 0;
e2fa3a76
TH
453
454out_no_query_bo:
3eab3d9e
TH
455 if (dev_priv->cman)
456 vmw_cmdbuf_remove_pool(dev_priv->cman);
153b3d5b
TH
457 if (dev_priv->has_mob) {
458 (void) ttm_bo_evict_mm(&dev_priv->bdev, VMW_PL_MOB);
3530bdc3 459 vmw_otables_takedown(dev_priv);
153b3d5b 460 }
3eab3d9e
TH
461 if (dev_priv->cman)
462 vmw_cmdbuf_man_destroy(dev_priv->cman);
3530bdc3 463out_no_mob:
e2fa3a76
TH
464 vmw_fence_fifo_down(dev_priv->fman);
465 vmw_fifo_release(dev_priv, &dev_priv->fifo);
466 return ret;
fb1d9738
JB
467}
468
153b3d5b
TH
469/**
470 * vmw_release_device_early - Early part of fifo takedown.
471 *
472 * @dev_priv: Pointer to device private struct.
473 *
474 * This is the first part of command submission takedown, to be called before
475 * buffer management is taken down.
476 */
477static void vmw_release_device_early(struct vmw_private *dev_priv)
fb1d9738 478{
e2fa3a76
TH
479 /*
480 * Previous destructions should've released
481 * the pinned bo.
482 */
483
484 BUG_ON(dev_priv->pinned_bo != NULL);
485
f1d34bfd 486 vmw_bo_unreference(&dev_priv->dummy_query_bo);
3eab3d9e
TH
487 if (dev_priv->cman)
488 vmw_cmdbuf_remove_pool(dev_priv->cman);
30c78bb8 489
153b3d5b
TH
490 if (dev_priv->has_mob) {
491 ttm_bo_evict_mm(&dev_priv->bdev, VMW_PL_MOB);
3530bdc3 492 vmw_otables_takedown(dev_priv);
30c78bb8 493 }
fb1d9738
JB
494}
495
05730b32 496/**
153b3d5b
TH
497 * vmw_release_device_late - Late part of fifo takedown.
498 *
499 * @dev_priv: Pointer to device private struct.
500 *
501 * This is the last part of the command submission takedown, to be called when
502 * command submission is no longer needed. It may wait on pending fences.
05730b32 503 */
153b3d5b 504static void vmw_release_device_late(struct vmw_private *dev_priv)
30c78bb8 505{
153b3d5b 506 vmw_fence_fifo_down(dev_priv->fman);
3eab3d9e
TH
507 if (dev_priv->cman)
508 vmw_cmdbuf_man_destroy(dev_priv->cman);
30c78bb8 509
153b3d5b 510 vmw_fifo_release(dev_priv, &dev_priv->fifo);
30c78bb8
TH
511}
512
eb4f923b
JB
513/**
514 * Sets the initial_[width|height] fields on the given vmw_private.
515 *
516 * It does so by reading SVGA_REG_[WIDTH|HEIGHT] regs and then
67d4a87b
TH
517 * clamping the value to fb_max_[width|height] fields and the
518 * VMW_MIN_INITIAL_[WIDTH|HEIGHT].
519 * If the values appear to be invalid, set them to
eb4f923b
JB
520 * VMW_MIN_INITIAL_[WIDTH|HEIGHT].
521 */
522static void vmw_get_initial_size(struct vmw_private *dev_priv)
523{
524 uint32_t width;
525 uint32_t height;
526
527 width = vmw_read(dev_priv, SVGA_REG_WIDTH);
528 height = vmw_read(dev_priv, SVGA_REG_HEIGHT);
529
530 width = max_t(uint32_t, width, VMW_MIN_INITIAL_WIDTH);
eb4f923b 531 height = max_t(uint32_t, height, VMW_MIN_INITIAL_HEIGHT);
67d4a87b
TH
532
533 if (width > dev_priv->fb_max_width ||
534 height > dev_priv->fb_max_height) {
535
536 /*
537 * This is a host error and shouldn't occur.
538 */
539
540 width = VMW_MIN_INITIAL_WIDTH;
541 height = VMW_MIN_INITIAL_HEIGHT;
542 }
eb4f923b
JB
543
544 dev_priv->initial_width = width;
545 dev_priv->initial_height = height;
546}
547
d92d9851
TH
548/**
549 * vmw_dma_select_mode - Determine how DMA mappings should be set up for this
550 * system.
551 *
552 * @dev_priv: Pointer to a struct vmw_private
553 *
81103355
TH
554 * This functions tries to determine what actions need to be taken by the
555 * driver to make system pages visible to the device.
d92d9851
TH
556 * If this function decides that DMA is not possible, it returns -EINVAL.
557 * The driver may then try to disable features of the device that require
558 * DMA.
559 */
560static int vmw_dma_select_mode(struct vmw_private *dev_priv)
561{
d92d9851
TH
562 static const char *names[vmw_dma_map_max] = {
563 [vmw_dma_phys] = "Using physical TTM page addresses.",
564 [vmw_dma_alloc_coherent] = "Using coherent TTM pages.",
81103355 565 [vmw_dma_map_populate] = "Caching DMA mappings.",
d92d9851
TH
566 [vmw_dma_map_bind] = "Giving up DMA mappings early."};
567
05f9467e
CH
568 if (vmw_force_coherent)
569 dev_priv->map_mode = vmw_dma_alloc_coherent;
81103355
TH
570 else if (vmw_restrict_iommu)
571 dev_priv->map_mode = vmw_dma_map_bind;
2b3cd624 572 else
d92d9851 573 dev_priv->map_mode = vmw_dma_map_populate;
d92d9851 574
9b5bf242
CH
575 /* No TTM coherent page pool? FIXME: Ask TTM instead! */
576 if (!(IS_ENABLED(CONFIG_SWIOTLB) || IS_ENABLED(CONFIG_INTEL_IOMMU)) &&
577 (dev_priv->map_mode == vmw_dma_alloc_coherent))
d92d9851 578 return -EINVAL;
e14cd953 579
d92d9851 580 DRM_INFO("DMA map mode: %s\n", names[dev_priv->map_mode]);
d92d9851
TH
581 return 0;
582}
583
0d00c488
TH
584/**
585 * vmw_dma_masks - set required page- and dma masks
586 *
587 * @dev: Pointer to struct drm-device
588 *
589 * With 32-bit we can only handle 32 bit PFNs. Optionally set that
590 * restriction also for 64-bit systems.
591 */
0d00c488
TH
592static int vmw_dma_masks(struct vmw_private *dev_priv)
593{
594 struct drm_device *dev = dev_priv->dev;
4cbfa1e6 595 int ret = 0;
0d00c488 596
4cbfa1e6
TH
597 ret = dma_set_mask_and_coherent(dev->dev, DMA_BIT_MASK(64));
598 if (dev_priv->map_mode != vmw_dma_phys &&
0d00c488
TH
599 (sizeof(unsigned long) == 4 || vmw_restrict_dma_mask)) {
600 DRM_INFO("Restricting DMA addresses to 44 bits.\n");
4cbfa1e6 601 return dma_set_mask_and_coherent(dev->dev, DMA_BIT_MASK(44));
0d00c488 602 }
4cbfa1e6
TH
603
604 return ret;
0d00c488 605}
0d00c488 606
fb1d9738
JB
607static int vmw_driver_load(struct drm_device *dev, unsigned long chipset)
608{
609 struct vmw_private *dev_priv;
610 int ret;
c188660f 611 uint32_t svga_id;
c0951b79 612 enum vmw_res_type i;
d92d9851 613 bool refuse_dma = false;
f9217913 614 char host_log[100] = {0};
fb1d9738
JB
615
616 dev_priv = kzalloc(sizeof(*dev_priv), GFP_KERNEL);
1a4adb05 617 if (unlikely(!dev_priv)) {
fb1d9738
JB
618 DRM_ERROR("Failed allocating a device private struct.\n");
619 return -ENOMEM;
620 }
fb1d9738 621
466e69b8
DA
622 pci_set_master(dev->pdev);
623
fb1d9738
JB
624 dev_priv->dev = dev;
625 dev_priv->vmw_chipset = chipset;
6bcd8d3c 626 dev_priv->last_read_seqno = (uint32_t) -100;
fb1d9738 627 mutex_init(&dev_priv->cmdbuf_mutex);
30c78bb8 628 mutex_init(&dev_priv->release_mutex);
173fb7d4 629 mutex_init(&dev_priv->binding_mutex);
93cd1681 630 mutex_init(&dev_priv->global_kms_state_mutex);
294adf7d 631 ttm_lock_init(&dev_priv->reservation_sem);
13289241 632 spin_lock_init(&dev_priv->resource_lock);
496eb6fd
TH
633 spin_lock_init(&dev_priv->hw_lock);
634 spin_lock_init(&dev_priv->waiter_lock);
635 spin_lock_init(&dev_priv->cap_lock);
153b3d5b 636 spin_lock_init(&dev_priv->svga_lock);
36cc79bc 637 spin_lock_init(&dev_priv->cursor_lock);
c0951b79
TH
638
639 for (i = vmw_res_context; i < vmw_res_max; ++i) {
640 idr_init(&dev_priv->res_idr[i]);
641 INIT_LIST_HEAD(&dev_priv->res_lru[i]);
642 }
643
fb1d9738
JB
644 mutex_init(&dev_priv->init_mutex);
645 init_waitqueue_head(&dev_priv->fence_queue);
646 init_waitqueue_head(&dev_priv->fifo_queue);
4f73a96b 647 dev_priv->fence_queue_waiters = 0;
d2e8851a 648 dev_priv->fifo_queue_waiters = 0;
c0951b79 649
5bb39e81 650 dev_priv->used_memory_size = 0;
fb1d9738
JB
651
652 dev_priv->io_start = pci_resource_start(dev->pdev, 0);
653 dev_priv->vram_start = pci_resource_start(dev->pdev, 1);
654 dev_priv->mmio_start = pci_resource_start(dev->pdev, 2);
655
04319d89
SY
656 dev_priv->assume_16bpp = !!vmw_assume_16bpp;
657
30c78bb8
TH
658 dev_priv->enable_fb = enable_fbdev;
659
c188660f
PH
660 vmw_write(dev_priv, SVGA_REG_ID, SVGA_ID_2);
661 svga_id = vmw_read(dev_priv, SVGA_REG_ID);
662 if (svga_id != SVGA_ID_2) {
663 ret = -ENOSYS;
49625904 664 DRM_ERROR("Unsupported SVGA ID 0x%x\n", svga_id);
c188660f
PH
665 goto out_err0;
666 }
667
fb1d9738 668 dev_priv->capabilities = vmw_read(dev_priv, SVGA_REG_CAPABILITIES);
3b4c2511
NB
669
670 if (dev_priv->capabilities & SVGA_CAP_CAP2_REGISTER) {
671 dev_priv->capabilities2 = vmw_read(dev_priv, SVGA_REG_CAP2);
672 }
673
674
d92d9851
TH
675 ret = vmw_dma_select_mode(dev_priv);
676 if (unlikely(ret != 0)) {
677 DRM_INFO("Restricting capabilities due to IOMMU setup.\n");
678 refuse_dma = true;
679 }
fb1d9738 680
5bb39e81
TH
681 dev_priv->vram_size = vmw_read(dev_priv, SVGA_REG_VRAM_SIZE);
682 dev_priv->mmio_size = vmw_read(dev_priv, SVGA_REG_MEM_SIZE);
683 dev_priv->fb_max_width = vmw_read(dev_priv, SVGA_REG_MAX_WIDTH);
684 dev_priv->fb_max_height = vmw_read(dev_priv, SVGA_REG_MAX_HEIGHT);
eb4f923b
JB
685
686 vmw_get_initial_size(dev_priv);
687
0d00c488 688 if (dev_priv->capabilities & SVGA_CAP_GMR2) {
fb1d9738
JB
689 dev_priv->max_gmr_ids =
690 vmw_read(dev_priv, SVGA_REG_GMR_MAX_IDS);
fb17f189
TH
691 dev_priv->max_gmr_pages =
692 vmw_read(dev_priv, SVGA_REG_GMRS_MAX_PAGES);
693 dev_priv->memory_size =
694 vmw_read(dev_priv, SVGA_REG_MEMORY_SIZE);
5bb39e81
TH
695 dev_priv->memory_size -= dev_priv->vram_size;
696 } else {
697 /*
698 * An arbitrary limit of 512MiB on surface
699 * memory. But all HWV8 hardware supports GMR2.
700 */
701 dev_priv->memory_size = 512*1024*1024;
fb17f189 702 }
6da768aa 703 dev_priv->max_mob_pages = 0;
857aea1c 704 dev_priv->max_mob_size = 0;
6da768aa
TH
705 if (dev_priv->capabilities & SVGA_CAP_GBOBJECTS) {
706 uint64_t mem_size =
707 vmw_read(dev_priv,
708 SVGA_REG_SUGGESTED_GBOBJECT_MEM_SIZE_KB);
709
7c20d213
SY
710 /*
711 * Workaround for low memory 2D VMs to compensate for the
712 * allocation taken by fbdev
713 */
714 if (!(dev_priv->capabilities & SVGA_CAP_3D))
cef75036 715 mem_size *= 3;
7c20d213 716
6da768aa 717 dev_priv->max_mob_pages = mem_size * 1024 / PAGE_SIZE;
afb0e50f
TH
718 dev_priv->prim_bb_mem =
719 vmw_read(dev_priv,
720 SVGA_REG_MAX_PRIMARY_BOUNDING_BOX_MEM);
857aea1c
CL
721 dev_priv->max_mob_size =
722 vmw_read(dev_priv, SVGA_REG_MOB_MAX_SIZE);
35c05125
SY
723 dev_priv->stdu_max_width =
724 vmw_read(dev_priv, SVGA_REG_SCREENTARGET_MAX_WIDTH);
725 dev_priv->stdu_max_height =
726 vmw_read(dev_priv, SVGA_REG_SCREENTARGET_MAX_HEIGHT);
727
728 vmw_write(dev_priv, SVGA_REG_DEV_CAP,
729 SVGA3D_DEVCAP_MAX_TEXTURE_WIDTH);
730 dev_priv->texture_max_width = vmw_read(dev_priv,
731 SVGA_REG_DEV_CAP);
732 vmw_write(dev_priv, SVGA_REG_DEV_CAP,
733 SVGA3D_DEVCAP_MAX_TEXTURE_HEIGHT);
734 dev_priv->texture_max_height = vmw_read(dev_priv,
735 SVGA_REG_DEV_CAP);
df45e9d4
TH
736 } else {
737 dev_priv->texture_max_width = 8192;
738 dev_priv->texture_max_height = 8192;
afb0e50f 739 dev_priv->prim_bb_mem = dev_priv->vram_size;
df45e9d4
TH
740 }
741
35c05125 742 vmw_print_capabilities(dev_priv->capabilities);
3b4c2511
NB
743 if (dev_priv->capabilities & SVGA_CAP_CAP2_REGISTER)
744 vmw_print_capabilities2(dev_priv->capabilities2);
fb1d9738 745
0d00c488 746 ret = vmw_dma_masks(dev_priv);
496eb6fd 747 if (unlikely(ret != 0))
0d00c488
TH
748 goto out_err0;
749
39916897
QC
750 dma_set_max_seg_size(dev->dev, min_t(unsigned int, U32_MAX & PAGE_MASK,
751 SCATTERLIST_MAX_SEGMENT));
752
0d00c488 753 if (dev_priv->capabilities & SVGA_CAP_GMR2) {
fb1d9738
JB
754 DRM_INFO("Max GMR ids is %u\n",
755 (unsigned)dev_priv->max_gmr_ids);
fb17f189
TH
756 DRM_INFO("Max number of GMR pages is %u\n",
757 (unsigned)dev_priv->max_gmr_pages);
5bb39e81
TH
758 DRM_INFO("Max dedicated hypervisor surface memory is %u kiB\n",
759 (unsigned)dev_priv->memory_size / 1024);
fb17f189 760 }
bc2d6508
TH
761 DRM_INFO("Maximum display memory size is %u kiB\n",
762 dev_priv->prim_bb_mem / 1024);
fb1d9738
JB
763 DRM_INFO("VRAM at 0x%08x size is %u kiB\n",
764 dev_priv->vram_start, dev_priv->vram_size / 1024);
765 DRM_INFO("MMIO at 0x%08x size is %u kiB\n",
766 dev_priv->mmio_start, dev_priv->mmio_size / 1024);
767
fb1d9738
JB
768 vmw_master_init(&dev_priv->fbdev_master);
769 ttm_lock_set_kill(&dev_priv->fbdev_master.lock, false, SIGTERM);
770 dev_priv->active_master = &dev_priv->fbdev_master;
771
b76ff5ea
TH
772 dev_priv->mmio_virt = memremap(dev_priv->mmio_start,
773 dev_priv->mmio_size, MEMREMAP_WB);
fb1d9738
JB
774
775 if (unlikely(dev_priv->mmio_virt == NULL)) {
776 ret = -ENOMEM;
777 DRM_ERROR("Failed mapping MMIO.\n");
a64f784b 778 goto out_err0;
fb1d9738
JB
779 }
780
d7e1958d
JB
781 /* Need mmio memory to check for fifo pitchlock cap. */
782 if (!(dev_priv->capabilities & SVGA_CAP_DISPLAY_TOPOLOGY) &&
783 !(dev_priv->capabilities & SVGA_CAP_PITCHLOCK) &&
784 !vmw_fifo_have_pitchlock(dev_priv)) {
785 ret = -ENOSYS;
786 DRM_ERROR("Hardware has no pitchlock\n");
787 goto out_err4;
788 }
789
27eb1fa9
CK
790 dev_priv->tdev = ttm_object_device_init(&ttm_mem_glob, 12,
791 &vmw_prime_dmabuf_ops);
fb1d9738
JB
792
793 if (unlikely(dev_priv->tdev == NULL)) {
794 DRM_ERROR("Unable to initialize TTM object management.\n");
795 ret = -ENOMEM;
796 goto out_err4;
797 }
798
799 dev->dev_private = dev_priv;
800
fb1d9738
JB
801 ret = pci_request_regions(dev->pdev, "vmwgfx probe");
802 dev_priv->stealth = (ret != 0);
803 if (dev_priv->stealth) {
804 /**
805 * Request at least the mmio PCI resource.
806 */
807
808 DRM_INFO("It appears like vesafb is loaded. "
f2d12b8e 809 "Ignore above error if any.\n");
fb1d9738
JB
810 ret = pci_request_region(dev->pdev, 2, "vmwgfx stealth probe");
811 if (unlikely(ret != 0)) {
812 DRM_ERROR("Failed reserving the SVGA MMIO resource.\n");
813 goto out_no_device;
814 }
fb1d9738 815 }
ae2a1040 816
506ff75c 817 if (dev_priv->capabilities & SVGA_CAP_IRQMASK) {
e300173f 818 ret = vmw_irq_install(dev, dev->pdev->irq);
506ff75c
TH
819 if (ret != 0) {
820 DRM_ERROR("Failed installing irq: %d\n", ret);
821 goto out_no_irq;
822 }
823 }
824
ae2a1040 825 dev_priv->fman = vmw_fence_manager_init(dev_priv);
14bbf20c
WY
826 if (unlikely(dev_priv->fman == NULL)) {
827 ret = -ENOMEM;
ae2a1040 828 goto out_no_fman;
14bbf20c 829 }
56d1c78d 830
153b3d5b 831 ret = ttm_bo_device_init(&dev_priv->bdev,
153b3d5b
TH
832 &vmw_bo_driver,
833 dev->anon_inode->i_mapping,
153b3d5b
TH
834 false);
835 if (unlikely(ret != 0)) {
836 DRM_ERROR("Failed initializing TTM buffer object driver.\n");
837 goto out_no_bdev;
838 }
3458390b 839
153b3d5b
TH
840 /*
841 * Enable VRAM, but initially don't use it until SVGA is enabled and
842 * unhidden.
843 */
3458390b
TH
844 ret = ttm_bo_init_mm(&dev_priv->bdev, TTM_PL_VRAM,
845 (dev_priv->vram_size >> PAGE_SHIFT));
846 if (unlikely(ret != 0)) {
847 DRM_ERROR("Failed initializing memory manager for VRAM.\n");
848 goto out_no_vram;
849 }
153b3d5b 850 dev_priv->bdev.man[TTM_PL_VRAM].use_type = false;
3458390b
TH
851
852 dev_priv->has_gmr = true;
853 if (((dev_priv->capabilities & (SVGA_CAP_GMR | SVGA_CAP_GMR2)) == 0) ||
854 refuse_dma || ttm_bo_init_mm(&dev_priv->bdev, VMW_PL_GMR,
855 VMW_PL_GMR) != 0) {
856 DRM_INFO("No GMR memory available. "
857 "Graphics memory resources are very limited.\n");
858 dev_priv->has_gmr = false;
859 }
860
861 if (dev_priv->capabilities & SVGA_CAP_GBOBJECTS) {
862 dev_priv->has_mob = true;
863 if (ttm_bo_init_mm(&dev_priv->bdev, VMW_PL_MOB,
864 VMW_PL_MOB) != 0) {
865 DRM_INFO("No MOB memory available. "
866 "3D will be disabled.\n");
867 dev_priv->has_mob = false;
868 }
869 }
870
d80efd5c
TH
871 if (dev_priv->has_mob) {
872 spin_lock(&dev_priv->cap_lock);
dc75e733 873 vmw_write(dev_priv, SVGA_REG_DEV_CAP, SVGA3D_DEVCAP_DXCONTEXT);
d80efd5c
TH
874 dev_priv->has_dx = !!vmw_read(dev_priv, SVGA_REG_DEV_CAP);
875 spin_unlock(&dev_priv->cap_lock);
876 }
877
fd567467 878 vmw_validation_mem_init_ttm(dev_priv, VMWGFX_VALIDATION_MEM_GRAN);
7a1c2f6c
TH
879 ret = vmw_kms_init(dev_priv);
880 if (unlikely(ret != 0))
881 goto out_no_kms;
f2d12b8e 882 vmw_overlay_init(dev_priv);
56d1c78d 883
153b3d5b
TH
884 ret = vmw_request_device(dev_priv);
885 if (ret)
886 goto out_no_fifo;
887
30aeee67
DR
888 if (dev_priv->has_dx) {
889 /*
890 * SVGA_CAP2_DX2 (DefineGBSurface_v3) is needed for SM4_1
891 * support
892 */
893 if ((dev_priv->capabilities2 & SVGA_CAP2_DX2) != 0) {
894 vmw_write(dev_priv, SVGA_REG_DEV_CAP,
895 SVGA3D_DEVCAP_SM41);
896 dev_priv->has_sm4_1 = vmw_read(dev_priv,
897 SVGA_REG_DEV_CAP);
898 }
899 }
900
d80efd5c 901 DRM_INFO("DX: %s\n", dev_priv->has_dx ? "yes." : "no.");
30aeee67
DR
902 DRM_INFO("Atomic: %s\n", (dev->driver->driver_features & DRIVER_ATOMIC)
903 ? "yes." : "no.");
904 DRM_INFO("SM4_1: %s\n", dev_priv->has_sm4_1 ? "yes." : "no.");
d80efd5c 905
f9217913
SY
906 snprintf(host_log, sizeof(host_log), "vmwgfx: %s-%s",
907 VMWGFX_REPO, VMWGFX_GIT_VERSION);
908 vmw_host_log(host_log);
909
910 memset(host_log, 0, sizeof(host_log));
911 snprintf(host_log, sizeof(host_log), "vmwgfx: Module Version: %d.%d.%d",
912 VMWGFX_DRIVER_MAJOR, VMWGFX_DRIVER_MINOR,
913 VMWGFX_DRIVER_PATCHLEVEL);
914 vmw_host_log(host_log);
915
30c78bb8 916 if (dev_priv->enable_fb) {
153b3d5b
TH
917 vmw_fifo_resource_inc(dev_priv);
918 vmw_svga_enable(dev_priv);
30c78bb8 919 vmw_fb_init(dev_priv);
7a1c2f6c
TH
920 }
921
d9f36a00
TH
922 dev_priv->pm_nb.notifier_call = vmwgfx_pm_notifier;
923 register_pm_notifier(&dev_priv->pm_nb);
924
fb1d9738
JB
925 return 0;
926
506ff75c 927out_no_fifo:
56d1c78d
JB
928 vmw_overlay_close(dev_priv);
929 vmw_kms_close(dev_priv);
930out_no_kms:
3458390b
TH
931 if (dev_priv->has_mob)
932 (void) ttm_bo_clean_mm(&dev_priv->bdev, VMW_PL_MOB);
933 if (dev_priv->has_gmr)
934 (void) ttm_bo_clean_mm(&dev_priv->bdev, VMW_PL_GMR);
935 (void)ttm_bo_clean_mm(&dev_priv->bdev, TTM_PL_VRAM);
936out_no_vram:
153b3d5b
TH
937 (void)ttm_bo_device_release(&dev_priv->bdev);
938out_no_bdev:
ae2a1040
TH
939 vmw_fence_manager_takedown(dev_priv->fman);
940out_no_fman:
506ff75c 941 if (dev_priv->capabilities & SVGA_CAP_IRQMASK)
e300173f 942 vmw_irq_uninstall(dev_priv->dev);
506ff75c 943out_no_irq:
30c78bb8
TH
944 if (dev_priv->stealth)
945 pci_release_region(dev->pdev, 2);
946 else
947 pci_release_regions(dev->pdev);
fb1d9738 948out_no_device:
fb1d9738
JB
949 ttm_object_device_release(&dev_priv->tdev);
950out_err4:
b76ff5ea 951 memunmap(dev_priv->mmio_virt);
fb1d9738 952out_err0:
c0951b79
TH
953 for (i = vmw_res_context; i < vmw_res_max; ++i)
954 idr_destroy(&dev_priv->res_idr[i]);
955
d80efd5c
TH
956 if (dev_priv->ctx.staged_bindings)
957 vmw_binding_state_free(dev_priv->ctx.staged_bindings);
fb1d9738
JB
958 kfree(dev_priv);
959 return ret;
960}
961
11b3c20b 962static void vmw_driver_unload(struct drm_device *dev)
fb1d9738
JB
963{
964 struct vmw_private *dev_priv = vmw_priv(dev);
c0951b79 965 enum vmw_res_type i;
fb1d9738 966
d9f36a00
TH
967 unregister_pm_notifier(&dev_priv->pm_nb);
968
c0951b79
TH
969 if (dev_priv->ctx.res_ht_initialized)
970 drm_ht_remove(&dev_priv->ctx.res_ht);
a3a1a667 971 vfree(dev_priv->ctx.cmd_bounce);
30c78bb8 972 if (dev_priv->enable_fb) {
05c95018 973 vmw_fb_off(dev_priv);
30c78bb8 974 vmw_fb_close(dev_priv);
153b3d5b
TH
975 vmw_fifo_resource_dec(dev_priv);
976 vmw_svga_disable(dev_priv);
30c78bb8 977 }
153b3d5b 978
f2d12b8e
TH
979 vmw_kms_close(dev_priv);
980 vmw_overlay_close(dev_priv);
3458390b 981
3458390b
TH
982 if (dev_priv->has_gmr)
983 (void)ttm_bo_clean_mm(&dev_priv->bdev, VMW_PL_GMR);
984 (void)ttm_bo_clean_mm(&dev_priv->bdev, TTM_PL_VRAM);
985
153b3d5b
TH
986 vmw_release_device_early(dev_priv);
987 if (dev_priv->has_mob)
988 (void) ttm_bo_clean_mm(&dev_priv->bdev, VMW_PL_MOB);
989 (void) ttm_bo_device_release(&dev_priv->bdev);
990 vmw_release_device_late(dev_priv);
ae2a1040 991 vmw_fence_manager_takedown(dev_priv->fman);
506ff75c 992 if (dev_priv->capabilities & SVGA_CAP_IRQMASK)
e300173f 993 vmw_irq_uninstall(dev_priv->dev);
f2d12b8e 994 if (dev_priv->stealth)
fb1d9738 995 pci_release_region(dev->pdev, 2);
f2d12b8e
TH
996 else
997 pci_release_regions(dev->pdev);
998
fb1d9738 999 ttm_object_device_release(&dev_priv->tdev);
b76ff5ea 1000 memunmap(dev_priv->mmio_virt);
d80efd5c
TH
1001 if (dev_priv->ctx.staged_bindings)
1002 vmw_binding_state_free(dev_priv->ctx.staged_bindings);
c0951b79
TH
1003
1004 for (i = vmw_res_context; i < vmw_res_max; ++i)
1005 idr_destroy(&dev_priv->res_idr[i]);
fb1d9738
JB
1006
1007 kfree(dev_priv);
fb1d9738
JB
1008}
1009
1010static void vmw_postclose(struct drm_device *dev,
1011 struct drm_file *file_priv)
1012{
1013 struct vmw_fpriv *vmw_fp;
1014
1015 vmw_fp = vmw_fpriv(file_priv);
c4249855
TH
1016
1017 if (vmw_fp->locked_master) {
1018 struct vmw_master *vmaster =
1019 vmw_master(vmw_fp->locked_master);
1020
1021 ttm_lock_set_kill(&vmaster->lock, true, SIGTERM);
1022 ttm_vt_unlock(&vmaster->lock);
fb1d9738 1023 drm_master_put(&vmw_fp->locked_master);
c4249855
TH
1024 }
1025
1026 ttm_object_file_release(&vmw_fp->tfile);
fb1d9738
JB
1027 kfree(vmw_fp);
1028}
1029
1030static int vmw_driver_open(struct drm_device *dev, struct drm_file *file_priv)
1031{
1032 struct vmw_private *dev_priv = vmw_priv(dev);
1033 struct vmw_fpriv *vmw_fp;
1034 int ret = -ENOMEM;
1035
1036 vmw_fp = kzalloc(sizeof(*vmw_fp), GFP_KERNEL);
1a4adb05 1037 if (unlikely(!vmw_fp))
fb1d9738
JB
1038 return ret;
1039
1040 vmw_fp->tfile = ttm_object_file_init(dev_priv->tdev, 10);
1041 if (unlikely(vmw_fp->tfile == NULL))
1042 goto out_no_tfile;
1043
1044 file_priv->driver_priv = vmw_fp;
fb1d9738
JB
1045
1046 return 0;
1047
1048out_no_tfile:
1049 kfree(vmw_fp);
1050 return ret;
1051}
1052
64190bde
TH
1053static struct vmw_master *vmw_master_check(struct drm_device *dev,
1054 struct drm_file *file_priv,
1055 unsigned int flags)
1056{
1057 int ret;
1058 struct vmw_fpriv *vmw_fp = vmw_fpriv(file_priv);
1059 struct vmw_master *vmaster;
1060
0d02c4a1 1061 if (!drm_is_primary_client(file_priv) || !(flags & DRM_AUTH))
64190bde
TH
1062 return NULL;
1063
1064 ret = mutex_lock_interruptible(&dev->master_mutex);
1065 if (unlikely(ret != 0))
1066 return ERR_PTR(-ERESTARTSYS);
1067
b3ac9f25 1068 if (drm_is_current_master(file_priv)) {
64190bde
TH
1069 mutex_unlock(&dev->master_mutex);
1070 return NULL;
1071 }
1072
1073 /*
aa3469ce
TH
1074 * Check if we were previously master, but now dropped. In that
1075 * case, allow at least render node functionality.
64190bde
TH
1076 */
1077 if (vmw_fp->locked_master) {
1078 mutex_unlock(&dev->master_mutex);
aa3469ce
TH
1079
1080 if (flags & DRM_RENDER_ALLOW)
1081 return NULL;
1082
64190bde
TH
1083 DRM_ERROR("Dropped master trying to access ioctl that "
1084 "requires authentication.\n");
1085 return ERR_PTR(-EACCES);
1086 }
1087 mutex_unlock(&dev->master_mutex);
1088
64190bde
TH
1089 /*
1090 * Take the TTM lock. Possibly sleep waiting for the authenticating
1091 * master to become master again, or for a SIGTERM if the
1092 * authenticating master exits.
1093 */
1094 vmaster = vmw_master(file_priv->master);
1095 ret = ttm_read_lock(&vmaster->lock, true);
1096 if (unlikely(ret != 0))
1097 vmaster = ERR_PTR(ret);
1098
1099 return vmaster;
1100}
1101
1102static long vmw_generic_ioctl(struct file *filp, unsigned int cmd,
1103 unsigned long arg,
1104 long (*ioctl_func)(struct file *, unsigned int,
1105 unsigned long))
fb1d9738
JB
1106{
1107 struct drm_file *file_priv = filp->private_data;
1108 struct drm_device *dev = file_priv->minor->dev;
1109 unsigned int nr = DRM_IOCTL_NR(cmd);
64190bde
TH
1110 struct vmw_master *vmaster;
1111 unsigned int flags;
1112 long ret;
fb1d9738
JB
1113
1114 /*
e1f78003 1115 * Do extra checking on driver private ioctls.
fb1d9738
JB
1116 */
1117
1118 if ((nr >= DRM_COMMAND_BASE) && (nr < DRM_COMMAND_END)
1119 && (nr < DRM_COMMAND_BASE + dev->driver->num_ioctls)) {
baa70943 1120 const struct drm_ioctl_desc *ioctl =
64190bde 1121 &vmw_ioctls[nr - DRM_COMMAND_BASE];
fb1d9738 1122
d80efd5c
TH
1123 if (nr == DRM_COMMAND_BASE + DRM_VMW_EXECBUF) {
1124 ret = (long) drm_ioctl_permit(ioctl->flags, file_priv);
1125 if (unlikely(ret != 0))
1126 return ret;
1127
1128 if (unlikely((cmd & (IOC_IN | IOC_OUT)) != IOC_IN))
1129 goto out_io_encoding;
1130
1131 return (long) vmw_execbuf_ioctl(dev, arg, file_priv,
1132 _IOC_SIZE(cmd));
31788ca8
TH
1133 } else if (nr == DRM_COMMAND_BASE + DRM_VMW_UPDATE_LAYOUT) {
1134 if (!drm_is_current_master(file_priv) &&
1135 !capable(CAP_SYS_ADMIN))
1136 return -EACCES;
fb1d9738 1137 }
d80efd5c
TH
1138
1139 if (unlikely(ioctl->cmd != cmd))
1140 goto out_io_encoding;
1141
64190bde
TH
1142 flags = ioctl->flags;
1143 } else if (!drm_ioctl_flags(nr, &flags))
1144 return -EINVAL;
1145
1146 vmaster = vmw_master_check(dev, file_priv, flags);
55579cfe 1147 if (IS_ERR(vmaster)) {
e338c4c2
TH
1148 ret = PTR_ERR(vmaster);
1149
1150 if (ret != -ERESTARTSYS)
1151 DRM_INFO("IOCTL ERROR Command %d, Error %ld.\n",
1152 nr, ret);
1153 return ret;
fb1d9738
JB
1154 }
1155
64190bde
TH
1156 ret = ioctl_func(filp, cmd, arg);
1157 if (vmaster)
1158 ttm_read_unlock(&vmaster->lock);
1159
1160 return ret;
d80efd5c
TH
1161
1162out_io_encoding:
1163 DRM_ERROR("Invalid command format, ioctl %d\n",
1164 nr - DRM_COMMAND_BASE);
1165
1166 return -EINVAL;
64190bde
TH
1167}
1168
1169static long vmw_unlocked_ioctl(struct file *filp, unsigned int cmd,
1170 unsigned long arg)
1171{
1172 return vmw_generic_ioctl(filp, cmd, arg, &drm_ioctl);
fb1d9738
JB
1173}
1174
64190bde
TH
1175#ifdef CONFIG_COMPAT
1176static long vmw_compat_ioctl(struct file *filp, unsigned int cmd,
1177 unsigned long arg)
1178{
1179 return vmw_generic_ioctl(filp, cmd, arg, &drm_compat_ioctl);
1180}
1181#endif
1182
fb1d9738
JB
1183static void vmw_lastclose(struct drm_device *dev)
1184{
fb1d9738
JB
1185}
1186
1187static void vmw_master_init(struct vmw_master *vmaster)
1188{
1189 ttm_lock_init(&vmaster->lock);
1190}
1191
1192static int vmw_master_create(struct drm_device *dev,
1193 struct drm_master *master)
1194{
1195 struct vmw_master *vmaster;
1196
fb1d9738 1197 vmaster = kzalloc(sizeof(*vmaster), GFP_KERNEL);
1a4adb05 1198 if (unlikely(!vmaster))
fb1d9738
JB
1199 return -ENOMEM;
1200
3a939a5e 1201 vmw_master_init(vmaster);
fb1d9738
JB
1202 ttm_lock_set_kill(&vmaster->lock, true, SIGTERM);
1203 master->driver_priv = vmaster;
1204
1205 return 0;
1206}
1207
1208static void vmw_master_destroy(struct drm_device *dev,
1209 struct drm_master *master)
1210{
1211 struct vmw_master *vmaster = vmw_master(master);
1212
fb1d9738
JB
1213 master->driver_priv = NULL;
1214 kfree(vmaster);
1215}
1216
fb1d9738
JB
1217static int vmw_master_set(struct drm_device *dev,
1218 struct drm_file *file_priv,
1219 bool from_open)
1220{
1221 struct vmw_private *dev_priv = vmw_priv(dev);
1222 struct vmw_fpriv *vmw_fp = vmw_fpriv(file_priv);
1223 struct vmw_master *active = dev_priv->active_master;
1224 struct vmw_master *vmaster = vmw_master(file_priv->master);
1225 int ret = 0;
1226
fb1d9738
JB
1227 if (active) {
1228 BUG_ON(active != &dev_priv->fbdev_master);
1229 ret = ttm_vt_lock(&active->lock, false, vmw_fp->tfile);
1230 if (unlikely(ret != 0))
153b3d5b 1231 return ret;
fb1d9738
JB
1232
1233 ttm_lock_set_kill(&active->lock, true, SIGTERM);
fb1d9738
JB
1234 dev_priv->active_master = NULL;
1235 }
1236
1237 ttm_lock_set_kill(&vmaster->lock, false, SIGTERM);
1238 if (!from_open) {
1239 ttm_vt_unlock(&vmaster->lock);
1240 BUG_ON(vmw_fp->locked_master != file_priv->master);
1241 drm_master_put(&vmw_fp->locked_master);
1242 }
1243
1244 dev_priv->active_master = vmaster;
63cb4444
TH
1245
1246 /*
1247 * Inform a new master that the layout may have changed while
1248 * it was gone.
1249 */
1250 if (!from_open)
1251 drm_sysfs_hotplug_event(dev);
fb1d9738
JB
1252
1253 return 0;
fb1d9738
JB
1254}
1255
1256static void vmw_master_drop(struct drm_device *dev,
d6ed682e 1257 struct drm_file *file_priv)
fb1d9738
JB
1258{
1259 struct vmw_private *dev_priv = vmw_priv(dev);
1260 struct vmw_fpriv *vmw_fp = vmw_fpriv(file_priv);
1261 struct vmw_master *vmaster = vmw_master(file_priv->master);
1262 int ret;
1263
fb1d9738
JB
1264 /**
1265 * Make sure the master doesn't disappear while we have
1266 * it locked.
1267 */
1268
1269 vmw_fp->locked_master = drm_master_get(file_priv->master);
1270 ret = ttm_vt_lock(&vmaster->lock, false, vmw_fp->tfile);
8fbf9d92 1271 vmw_kms_legacy_hotspot_clear(dev_priv);
fb1d9738
JB
1272 if (unlikely((ret != 0))) {
1273 DRM_ERROR("Unable to lock TTM at VT switch.\n");
1274 drm_master_put(&vmw_fp->locked_master);
1275 }
1276
c4249855 1277 ttm_lock_set_kill(&vmaster->lock, false, SIGTERM);
fb1d9738 1278
153b3d5b
TH
1279 if (!dev_priv->enable_fb)
1280 vmw_svga_disable(dev_priv);
30c78bb8 1281
fb1d9738
JB
1282 dev_priv->active_master = &dev_priv->fbdev_master;
1283 ttm_lock_set_kill(&dev_priv->fbdev_master.lock, false, SIGTERM);
1284 ttm_vt_unlock(&dev_priv->fbdev_master.lock);
fb1d9738
JB
1285}
1286
153b3d5b
TH
1287/**
1288 * __vmw_svga_enable - Enable SVGA mode, FIFO and use of VRAM.
1289 *
1290 * @dev_priv: Pointer to device private struct.
1291 * Needs the reservation sem to be held in non-exclusive mode.
1292 */
b9eb1a61 1293static void __vmw_svga_enable(struct vmw_private *dev_priv)
153b3d5b
TH
1294{
1295 spin_lock(&dev_priv->svga_lock);
1296 if (!dev_priv->bdev.man[TTM_PL_VRAM].use_type) {
1297 vmw_write(dev_priv, SVGA_REG_ENABLE, SVGA_REG_ENABLE);
1298 dev_priv->bdev.man[TTM_PL_VRAM].use_type = true;
1299 }
1300 spin_unlock(&dev_priv->svga_lock);
1301}
1302
1303/**
1304 * vmw_svga_enable - Enable SVGA mode, FIFO and use of VRAM.
1305 *
1306 * @dev_priv: Pointer to device private struct.
1307 */
1308void vmw_svga_enable(struct vmw_private *dev_priv)
1309{
f08c86c3 1310 (void) ttm_read_lock(&dev_priv->reservation_sem, false);
153b3d5b
TH
1311 __vmw_svga_enable(dev_priv);
1312 ttm_read_unlock(&dev_priv->reservation_sem);
1313}
1314
1315/**
1316 * __vmw_svga_disable - Disable SVGA mode and use of VRAM.
1317 *
1318 * @dev_priv: Pointer to device private struct.
1319 * Needs the reservation sem to be held in exclusive mode.
1320 * Will not empty VRAM. VRAM must be emptied by caller.
1321 */
b9eb1a61 1322static void __vmw_svga_disable(struct vmw_private *dev_priv)
153b3d5b
TH
1323{
1324 spin_lock(&dev_priv->svga_lock);
1325 if (dev_priv->bdev.man[TTM_PL_VRAM].use_type) {
1326 dev_priv->bdev.man[TTM_PL_VRAM].use_type = false;
1327 vmw_write(dev_priv, SVGA_REG_ENABLE,
8ce75f8a
SY
1328 SVGA_REG_ENABLE_HIDE |
1329 SVGA_REG_ENABLE_ENABLE);
153b3d5b
TH
1330 }
1331 spin_unlock(&dev_priv->svga_lock);
1332}
1333
1334/**
1335 * vmw_svga_disable - Disable SVGA_MODE, and use of VRAM. Keep the fifo
1336 * running.
1337 *
1338 * @dev_priv: Pointer to device private struct.
1339 * Will empty VRAM.
1340 */
1341void vmw_svga_disable(struct vmw_private *dev_priv)
1342{
140bcaa2
TH
1343 /*
1344 * Disabling SVGA will turn off device modesetting capabilities, so
1345 * notify KMS about that so that it doesn't cache atomic state that
1346 * isn't valid anymore, for example crtcs turned on.
1347 * Strictly we'd want to do this under the SVGA lock (or an SVGA mutex),
1348 * but vmw_kms_lost_device() takes the reservation sem and thus we'll
1349 * end up with lock order reversal. Thus, a master may actually perform
1350 * a new modeset just after we call vmw_kms_lost_device() and race with
1351 * vmw_svga_disable(), but that should at worst cause atomic KMS state
1352 * to be inconsistent with the device, causing modesetting problems.
1353 *
1354 */
1355 vmw_kms_lost_device(dev_priv->dev);
153b3d5b
TH
1356 ttm_write_lock(&dev_priv->reservation_sem, false);
1357 spin_lock(&dev_priv->svga_lock);
1358 if (dev_priv->bdev.man[TTM_PL_VRAM].use_type) {
1359 dev_priv->bdev.man[TTM_PL_VRAM].use_type = false;
153b3d5b
TH
1360 spin_unlock(&dev_priv->svga_lock);
1361 if (ttm_bo_evict_mm(&dev_priv->bdev, TTM_PL_VRAM))
1362 DRM_ERROR("Failed evicting VRAM buffers.\n");
8ce75f8a
SY
1363 vmw_write(dev_priv, SVGA_REG_ENABLE,
1364 SVGA_REG_ENABLE_HIDE |
1365 SVGA_REG_ENABLE_ENABLE);
153b3d5b
TH
1366 } else
1367 spin_unlock(&dev_priv->svga_lock);
1368 ttm_write_unlock(&dev_priv->reservation_sem);
1369}
fb1d9738
JB
1370
1371static void vmw_remove(struct pci_dev *pdev)
1372{
1373 struct drm_device *dev = pci_get_drvdata(pdev);
1374
fd3e4d6e 1375 pci_disable_device(pdev);
fb1d9738
JB
1376 drm_put_dev(dev);
1377}
1378
d9f36a00
TH
1379static int vmwgfx_pm_notifier(struct notifier_block *nb, unsigned long val,
1380 void *ptr)
1381{
1382 struct vmw_private *dev_priv =
1383 container_of(nb, struct vmw_private, pm_nb);
d9f36a00
TH
1384
1385 switch (val) {
1386 case PM_HIBERNATION_PREPARE:
153b3d5b 1387 /*
c3b9b165
TH
1388 * Take the reservation sem in write mode, which will make sure
1389 * there are no other processes holding a buffer object
1390 * reservation, meaning we should be able to evict all buffer
1391 * objects if needed.
1392 * Once user-space processes have been frozen, we can release
1393 * the lock again.
d9f36a00 1394 */
c3b9b165
TH
1395 ttm_suspend_lock(&dev_priv->reservation_sem);
1396 dev_priv->suspend_locked = true;
d9f36a00
TH
1397 break;
1398 case PM_POST_HIBERNATION:
094e0fa8 1399 case PM_POST_RESTORE:
c3b9b165
TH
1400 if (READ_ONCE(dev_priv->suspend_locked)) {
1401 dev_priv->suspend_locked = false;
1402 ttm_suspend_unlock(&dev_priv->reservation_sem);
1403 }
d9f36a00 1404 break;
d9f36a00
TH
1405 default:
1406 break;
1407 }
1408 return 0;
1409}
1410
7fbd721a 1411static int vmw_pci_suspend(struct pci_dev *pdev, pm_message_t state)
d9f36a00 1412{
094e0fa8
TH
1413 struct drm_device *dev = pci_get_drvdata(pdev);
1414 struct vmw_private *dev_priv = vmw_priv(dev);
1415
153b3d5b 1416 if (dev_priv->refuse_hibernation)
094e0fa8 1417 return -EBUSY;
094e0fa8 1418
d9f36a00
TH
1419 pci_save_state(pdev);
1420 pci_disable_device(pdev);
1421 pci_set_power_state(pdev, PCI_D3hot);
1422 return 0;
1423}
1424
7fbd721a 1425static int vmw_pci_resume(struct pci_dev *pdev)
d9f36a00
TH
1426{
1427 pci_set_power_state(pdev, PCI_D0);
1428 pci_restore_state(pdev);
1429 return pci_enable_device(pdev);
1430}
1431
7fbd721a
TH
1432static int vmw_pm_suspend(struct device *kdev)
1433{
1434 struct pci_dev *pdev = to_pci_dev(kdev);
1435 struct pm_message dummy;
1436
1437 dummy.event = 0;
1438
1439 return vmw_pci_suspend(pdev, dummy);
1440}
1441
1442static int vmw_pm_resume(struct device *kdev)
1443{
1444 struct pci_dev *pdev = to_pci_dev(kdev);
1445
1446 return vmw_pci_resume(pdev);
1447}
1448
153b3d5b 1449static int vmw_pm_freeze(struct device *kdev)
7fbd721a
TH
1450{
1451 struct pci_dev *pdev = to_pci_dev(kdev);
1452 struct drm_device *dev = pci_get_drvdata(pdev);
1453 struct vmw_private *dev_priv = vmw_priv(dev);
c3b9b165 1454 int ret;
7fbd721a 1455
c3b9b165
TH
1456 /*
1457 * Unlock for vmw_kms_suspend.
1458 * No user-space processes should be running now.
1459 */
1460 ttm_suspend_unlock(&dev_priv->reservation_sem);
1461 ret = vmw_kms_suspend(dev_priv->dev);
1462 if (ret) {
1463 ttm_suspend_lock(&dev_priv->reservation_sem);
1464 DRM_ERROR("Failed to freeze modesetting.\n");
1465 return ret;
1466 }
7fbd721a 1467 if (dev_priv->enable_fb)
c3b9b165 1468 vmw_fb_off(dev_priv);
7fbd721a 1469
c3b9b165
TH
1470 ttm_suspend_lock(&dev_priv->reservation_sem);
1471 vmw_execbuf_release_pinned_bo(dev_priv);
1472 vmw_resource_evict_all(dev_priv);
1473 vmw_release_device_early(dev_priv);
1474 ttm_bo_swapout_all(&dev_priv->bdev);
1475 if (dev_priv->enable_fb)
1476 vmw_fifo_resource_dec(dev_priv);
153b3d5b
TH
1477 if (atomic_read(&dev_priv->num_fifo_resources) != 0) {
1478 DRM_ERROR("Can't hibernate while 3D resources are active.\n");
7fbd721a 1479 if (dev_priv->enable_fb)
153b3d5b
TH
1480 vmw_fifo_resource_inc(dev_priv);
1481 WARN_ON(vmw_request_device_late(dev_priv));
c3b9b165
TH
1482 dev_priv->suspend_locked = false;
1483 ttm_suspend_unlock(&dev_priv->reservation_sem);
1484 if (dev_priv->suspend_state)
1485 vmw_kms_resume(dev);
1486 if (dev_priv->enable_fb)
1487 vmw_fb_on(dev_priv);
7fbd721a
TH
1488 return -EBUSY;
1489 }
1490
c3b9b165
TH
1491 vmw_fence_fifo_down(dev_priv->fman);
1492 __vmw_svga_disable(dev_priv);
153b3d5b
TH
1493
1494 vmw_release_device_late(dev_priv);
7fbd721a
TH
1495 return 0;
1496}
1497
153b3d5b 1498static int vmw_pm_restore(struct device *kdev)
7fbd721a
TH
1499{
1500 struct pci_dev *pdev = to_pci_dev(kdev);
1501 struct drm_device *dev = pci_get_drvdata(pdev);
1502 struct vmw_private *dev_priv = vmw_priv(dev);
153b3d5b 1503 int ret;
7fbd721a 1504
95e8f6a2
TH
1505 vmw_write(dev_priv, SVGA_REG_ID, SVGA_ID_2);
1506 (void) vmw_read(dev_priv, SVGA_REG_ID);
95e8f6a2 1507
7fbd721a 1508 if (dev_priv->enable_fb)
153b3d5b
TH
1509 vmw_fifo_resource_inc(dev_priv);
1510
1511 ret = vmw_request_device(dev_priv);
1512 if (ret)
1513 return ret;
1514
1515 if (dev_priv->enable_fb)
1516 __vmw_svga_enable(dev_priv);
7fbd721a 1517
c3b9b165
TH
1518 vmw_fence_fifo_up(dev_priv->fman);
1519 dev_priv->suspend_locked = false;
1520 ttm_suspend_unlock(&dev_priv->reservation_sem);
1521 if (dev_priv->suspend_state)
1522 vmw_kms_resume(dev_priv->dev);
1523
1524 if (dev_priv->enable_fb)
1525 vmw_fb_on(dev_priv);
1526
153b3d5b 1527 return 0;
7fbd721a
TH
1528}
1529
1530static const struct dev_pm_ops vmw_pm_ops = {
153b3d5b
TH
1531 .freeze = vmw_pm_freeze,
1532 .thaw = vmw_pm_restore,
1533 .restore = vmw_pm_restore,
7fbd721a
TH
1534 .suspend = vmw_pm_suspend,
1535 .resume = vmw_pm_resume,
1536};
1537
e08e96de
AV
1538static const struct file_operations vmwgfx_driver_fops = {
1539 .owner = THIS_MODULE,
1540 .open = drm_open,
1541 .release = drm_release,
1542 .unlocked_ioctl = vmw_unlocked_ioctl,
1543 .mmap = vmw_mmap,
1544 .poll = vmw_fops_poll,
1545 .read = vmw_fops_read,
e08e96de 1546#if defined(CONFIG_COMPAT)
64190bde 1547 .compat_ioctl = vmw_compat_ioctl,
e08e96de
AV
1548#endif
1549 .llseek = noop_llseek,
1550};
1551
fb1d9738 1552static struct drm_driver driver = {
1ff49481 1553 .driver_features =
f7c478be 1554 DRIVER_MODESET | DRIVER_PRIME | DRIVER_RENDER | DRIVER_ATOMIC,
fb1d9738
JB
1555 .load = vmw_driver_load,
1556 .unload = vmw_driver_unload,
fb1d9738 1557 .lastclose = vmw_lastclose,
7a1c2f6c 1558 .get_vblank_counter = vmw_get_vblank_counter,
1c482ab3
JB
1559 .enable_vblank = vmw_enable_vblank,
1560 .disable_vblank = vmw_disable_vblank,
fb1d9738 1561 .ioctls = vmw_ioctls,
f95aeb17 1562 .num_ioctls = ARRAY_SIZE(vmw_ioctls),
fb1d9738
JB
1563 .master_create = vmw_master_create,
1564 .master_destroy = vmw_master_destroy,
1565 .master_set = vmw_master_set,
1566 .master_drop = vmw_master_drop,
1567 .open = vmw_driver_open,
1568 .postclose = vmw_postclose,
5e1782d2
DA
1569
1570 .dumb_create = vmw_dumb_create,
1571 .dumb_map_offset = vmw_dumb_map_offset,
1572 .dumb_destroy = vmw_dumb_destroy,
1573
69977ff5
TH
1574 .prime_fd_to_handle = vmw_prime_fd_to_handle,
1575 .prime_handle_to_fd = vmw_prime_handle_to_fd,
1576
e08e96de 1577 .fops = &vmwgfx_driver_fops,
fb1d9738
JB
1578 .name = VMWGFX_DRIVER_NAME,
1579 .desc = VMWGFX_DRIVER_DESC,
1580 .date = VMWGFX_DRIVER_DATE,
1581 .major = VMWGFX_DRIVER_MAJOR,
1582 .minor = VMWGFX_DRIVER_MINOR,
1583 .patchlevel = VMWGFX_DRIVER_PATCHLEVEL
1584};
1585
8410ea3b
DA
1586static struct pci_driver vmw_pci_driver = {
1587 .name = VMWGFX_DRIVER_NAME,
1588 .id_table = vmw_pci_id_list,
1589 .probe = vmw_probe,
1590 .remove = vmw_remove,
1591 .driver = {
1592 .pm = &vmw_pm_ops
1593 }
1594};
1595
fb1d9738
JB
1596static int vmw_probe(struct pci_dev *pdev, const struct pci_device_id *ent)
1597{
dcdb1674 1598 return drm_get_pci_dev(pdev, ent, &driver);
fb1d9738
JB
1599}
1600
1601static int __init vmwgfx_init(void)
1602{
1603 int ret;
96c5d076 1604
96c5d076
RC
1605 if (vgacon_text_force())
1606 return -EINVAL;
96c5d076 1607
10631d72 1608 ret = pci_register_driver(&vmw_pci_driver);
fb1d9738
JB
1609 if (ret)
1610 DRM_ERROR("Failed initializing DRM.\n");
1611 return ret;
1612}
1613
1614static void __exit vmwgfx_exit(void)
1615{
10631d72 1616 pci_unregister_driver(&vmw_pci_driver);
fb1d9738
JB
1617}
1618
1619module_init(vmwgfx_init);
1620module_exit(vmwgfx_exit);
1621
1622MODULE_AUTHOR("VMware Inc. and others");
1623MODULE_DESCRIPTION("Standalone drm driver for the VMware SVGA device");
1624MODULE_LICENSE("GPL and additional rights");
73558ead
TH
1625MODULE_VERSION(__stringify(VMWGFX_DRIVER_MAJOR) "."
1626 __stringify(VMWGFX_DRIVER_MINOR) "."
1627 __stringify(VMWGFX_DRIVER_PATCHLEVEL) "."
1628 "0");