]> git.proxmox.com Git - mirror_ubuntu-bionic-kernel.git/blame - drivers/hwmon/it87.c
x86/msr-index: Cleanup bit defines
[mirror_ubuntu-bionic-kernel.git] / drivers / hwmon / it87.c
CommitLineData
1da177e4 1/*
5f2dc798
JD
2 * it87.c - Part of lm_sensors, Linux kernel modules for hardware
3 * monitoring.
4 *
5 * The IT8705F is an LPC-based Super I/O part that contains UARTs, a
6 * parallel port, an IR port, a MIDI port, a floppy controller, etc., in
7 * addition to an Environment Controller (Enhanced Hardware Monitor and
8 * Fan Controller)
9 *
10 * This driver supports only the Environment Controller in the IT8705F and
11 * similar parts. The other devices are supported by different drivers.
12 *
c145d5c6 13 * Supports: IT8603E Super I/O chip w/LPC interface
3ba9d977 14 * IT8620E Super I/O chip w/LPC interface
8af1abae 15 * IT8622E Super I/O chip w/LPC interface
574e9bd8 16 * IT8623E Super I/O chip w/LPC interface
71a9c232 17 * IT8628E Super I/O chip w/LPC interface
c145d5c6 18 * IT8705F Super I/O chip w/LPC interface
5f2dc798
JD
19 * IT8712F Super I/O chip w/LPC interface
20 * IT8716F Super I/O chip w/LPC interface
21 * IT8718F Super I/O chip w/LPC interface
22 * IT8720F Super I/O chip w/LPC interface
44c1bcd4 23 * IT8721F Super I/O chip w/LPC interface
5f2dc798 24 * IT8726F Super I/O chip w/LPC interface
16b5dda2 25 * IT8728F Super I/O chip w/LPC interface
ead80803 26 * IT8732F Super I/O chip w/LPC interface
44c1bcd4 27 * IT8758E Super I/O chip w/LPC interface
b0636707
GR
28 * IT8771E Super I/O chip w/LPC interface
29 * IT8772E Super I/O chip w/LPC interface
7bc32d29 30 * IT8781F Super I/O chip w/LPC interface
0531d98b
GR
31 * IT8782F Super I/O chip w/LPC interface
32 * IT8783E/F Super I/O chip w/LPC interface
a0c1424a 33 * IT8786E Super I/O chip w/LPC interface
4ee07157 34 * IT8790E Super I/O chip w/LPC interface
e531ffc0 35 * IT8792E Super I/O chip w/LPC interface
5f2dc798
JD
36 * Sis950 A clone of the IT8705F
37 *
38 * Copyright (C) 2001 Chris Gauthron
7c81c60f 39 * Copyright (C) 2005-2010 Jean Delvare <jdelvare@suse.de>
5f2dc798
JD
40 *
41 * This program is free software; you can redistribute it and/or modify
42 * it under the terms of the GNU General Public License as published by
43 * the Free Software Foundation; either version 2 of the License, or
44 * (at your option) any later version.
45 *
46 * This program is distributed in the hope that it will be useful,
47 * but WITHOUT ANY WARRANTY; without even the implied warranty of
48 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
49 * GNU General Public License for more details.
5f2dc798 50 */
1da177e4 51
a8ca1037
JP
52#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
53
48b2ae7f 54#include <linux/bitops.h>
1da177e4
LT
55#include <linux/module.h>
56#include <linux/init.h>
57#include <linux/slab.h>
58#include <linux/jiffies.h>
b74f3fdd 59#include <linux/platform_device.h>
943b0830 60#include <linux/hwmon.h>
303760b4
JD
61#include <linux/hwmon-sysfs.h>
62#include <linux/hwmon-vid.h>
943b0830 63#include <linux/err.h>
9a61bf63 64#include <linux/mutex.h>
87808be4 65#include <linux/sysfs.h>
98dd22c3
JD
66#include <linux/string.h>
67#include <linux/dmi.h>
b9acb64a 68#include <linux/acpi.h>
6055fae8 69#include <linux/io.h>
1da177e4 70
b74f3fdd 71#define DRVNAME "it87"
1da177e4 72
ead80803 73enum chips { it87, it8712, it8716, it8718, it8720, it8721, it8728, it8732,
e531ffc0
GR
74 it8771, it8772, it8781, it8782, it8783, it8786, it8790,
75 it8792, it8603, it8620, it8622, it8628 };
1da177e4 76
67b671bc
JD
77static unsigned short force_id;
78module_param(force_id, ushort, 0);
79MODULE_PARM_DESC(force_id, "Override the detected device ID");
80
e84bd953 81static struct platform_device *it87_pdev[2];
b74f3fdd 82
3c2e3512 83#define REG_2E 0x2e /* The register to read/write */
e84bd953 84#define REG_4E 0x4e /* Secondary register to read/write */
3c2e3512 85
1da177e4 86#define DEV 0x07 /* Register: Logical device select */
1da177e4 87#define PME 0x04 /* The device with the fan registers in it */
b4da93e4
JMS
88
89/* The device with the IT8718F/IT8720F VID value in it */
90#define GPIO 0x07
91
1da177e4
LT
92#define DEVID 0x20 /* Register: Device ID */
93#define DEVREV 0x22 /* Register: Device Revision */
94
3c2e3512 95static inline int superio_inb(int ioreg, int reg)
1da177e4 96{
3c2e3512
GR
97 outb(reg, ioreg);
98 return inb(ioreg + 1);
1da177e4
LT
99}
100
3c2e3512 101static inline void superio_outb(int ioreg, int reg, int val)
436cad2a 102{
3c2e3512
GR
103 outb(reg, ioreg);
104 outb(val, ioreg + 1);
436cad2a
JD
105}
106
3c2e3512 107static int superio_inw(int ioreg, int reg)
1da177e4
LT
108{
109 int val;
c962024e 110
3c2e3512
GR
111 outb(reg++, ioreg);
112 val = inb(ioreg + 1) << 8;
113 outb(reg, ioreg);
114 val |= inb(ioreg + 1);
1da177e4
LT
115 return val;
116}
117
3c2e3512 118static inline void superio_select(int ioreg, int ldn)
1da177e4 119{
3c2e3512
GR
120 outb(DEV, ioreg);
121 outb(ldn, ioreg + 1);
1da177e4
LT
122}
123
3c2e3512 124static inline int superio_enter(int ioreg)
1da177e4 125{
5b0380c9 126 /*
3c2e3512 127 * Try to reserve ioreg and ioreg + 1 for exclusive access.
5b0380c9 128 */
3c2e3512 129 if (!request_muxed_region(ioreg, 2, DRVNAME))
5b0380c9
NG
130 return -EBUSY;
131
3c2e3512
GR
132 outb(0x87, ioreg);
133 outb(0x01, ioreg);
134 outb(0x55, ioreg);
e84bd953 135 outb(ioreg == REG_4E ? 0xaa : 0x55, ioreg);
5b0380c9 136 return 0;
1da177e4
LT
137}
138
3c2e3512 139static inline void superio_exit(int ioreg)
1da177e4 140{
3c2e3512
GR
141 outb(0x02, ioreg);
142 outb(0x02, ioreg + 1);
143 release_region(ioreg, 2);
1da177e4
LT
144}
145
87673dd7 146/* Logical device 4 registers */
1da177e4
LT
147#define IT8712F_DEVID 0x8712
148#define IT8705F_DEVID 0x8705
17d648bf 149#define IT8716F_DEVID 0x8716
87673dd7 150#define IT8718F_DEVID 0x8718
b4da93e4 151#define IT8720F_DEVID 0x8720
44c1bcd4 152#define IT8721F_DEVID 0x8721
08a8f6e9 153#define IT8726F_DEVID 0x8726
16b5dda2 154#define IT8728F_DEVID 0x8728
ead80803 155#define IT8732F_DEVID 0x8732
e531ffc0 156#define IT8792E_DEVID 0x8733
b0636707
GR
157#define IT8771E_DEVID 0x8771
158#define IT8772E_DEVID 0x8772
7bc32d29 159#define IT8781F_DEVID 0x8781
0531d98b
GR
160#define IT8782F_DEVID 0x8782
161#define IT8783E_DEVID 0x8783
a0c1424a 162#define IT8786E_DEVID 0x8786
4ee07157 163#define IT8790E_DEVID 0x8790
7183ae8c 164#define IT8603E_DEVID 0x8603
3ba9d977 165#define IT8620E_DEVID 0x8620
8af1abae 166#define IT8622E_DEVID 0x8622
574e9bd8 167#define IT8623E_DEVID 0x8623
71a9c232 168#define IT8628E_DEVID 0x8628
1da177e4
LT
169#define IT87_ACT_REG 0x30
170#define IT87_BASE_REG 0x60
171
87673dd7 172/* Logical device 7 registers (IT8712F and later) */
0531d98b 173#define IT87_SIO_GPIO1_REG 0x25
3ba9d977 174#define IT87_SIO_GPIO2_REG 0x26
895ff267 175#define IT87_SIO_GPIO3_REG 0x27
36c4d98a 176#define IT87_SIO_GPIO4_REG 0x28
591ec650 177#define IT87_SIO_GPIO5_REG 0x29
0531d98b 178#define IT87_SIO_PINX1_REG 0x2a /* Pin selection */
87673dd7 179#define IT87_SIO_PINX2_REG 0x2c /* Pin selection */
0531d98b 180#define IT87_SIO_SPI_REG 0xef /* SPI function pin select */
87673dd7 181#define IT87_SIO_VID_REG 0xfc /* VID value */
d9b327c3 182#define IT87_SIO_BEEP_PIN_REG 0xf6 /* Beep pin mapping */
87673dd7 183
1da177e4 184/* Update battery voltage after every reading if true */
90ab5ee9 185static bool update_vbat;
1da177e4
LT
186
187/* Not all BIOSes properly configure the PWM registers */
90ab5ee9 188static bool fix_pwm_polarity;
1da177e4 189
1da177e4
LT
190/* Many IT87 constants specified below */
191
192/* Length of ISA address segment */
193#define IT87_EXTENT 8
194
87b4b663
BH
195/* Length of ISA address segment for Environmental Controller */
196#define IT87_EC_EXTENT 2
197
198/* Offset of EC registers from ISA base address */
199#define IT87_EC_OFFSET 5
200
201/* Where are the ISA address/data registers relative to the EC base address */
202#define IT87_ADDR_REG_OFFSET 0
203#define IT87_DATA_REG_OFFSET 1
1da177e4
LT
204
205/*----- The IT87 registers -----*/
206
207#define IT87_REG_CONFIG 0x00
208
209#define IT87_REG_ALARM1 0x01
210#define IT87_REG_ALARM2 0x02
211#define IT87_REG_ALARM3 0x03
212
4a0d71cf
GR
213/*
214 * The IT8718F and IT8720F have the VID value in a different register, in
215 * Super-I/O configuration space.
216 */
1da177e4 217#define IT87_REG_VID 0x0a
4a0d71cf
GR
218/*
219 * The IT8705F and IT8712F earlier than revision 0x08 use register 0x0b
220 * for fan divisors. Later IT8712F revisions must use 16-bit tachometer
221 * mode.
222 */
1da177e4 223#define IT87_REG_FAN_DIV 0x0b
17d648bf 224#define IT87_REG_FAN_16BIT 0x0c
1da177e4 225
f838aa26
GR
226/*
227 * Monitors:
228 * - up to 13 voltage (0 to 7, battery, avcc, 10 to 12)
229 * - up to 6 temp (1 to 6)
230 * - up to 6 fan (1 to 6)
231 */
1da177e4 232
fa3f70d6
GR
233static const u8 IT87_REG_FAN[] = { 0x0d, 0x0e, 0x0f, 0x80, 0x82, 0x4c };
234static const u8 IT87_REG_FAN_MIN[] = { 0x10, 0x11, 0x12, 0x84, 0x86, 0x4e };
235static const u8 IT87_REG_FANX[] = { 0x18, 0x19, 0x1a, 0x81, 0x83, 0x4d };
236static const u8 IT87_REG_FANX_MIN[] = { 0x1b, 0x1c, 0x1d, 0x85, 0x87, 0x4f };
237static const u8 IT87_REG_TEMP_OFFSET[] = { 0x56, 0x57, 0x59 };
161d898a 238
1da177e4
LT
239#define IT87_REG_FAN_MAIN_CTRL 0x13
240#define IT87_REG_FAN_CTL 0x14
36c4d98a
GR
241static const u8 IT87_REG_PWM[] = { 0x15, 0x16, 0x17, 0x7f, 0xa7, 0xaf };
242static const u8 IT87_REG_PWM_DUTY[] = { 0x63, 0x6b, 0x73, 0x7b, 0xa3, 0xab };
1da177e4 243
559313c4 244static const u8 IT87_REG_VIN[] = { 0x20, 0x21, 0x22, 0x23, 0x24, 0x25, 0x26,
f838aa26 245 0x27, 0x28, 0x2f, 0x2c, 0x2d, 0x2e };
1da177e4 246
559313c4 247#define IT87_REG_TEMP(nr) (0x29 + (nr))
73055405 248
1da177e4
LT
249#define IT87_REG_VIN_MAX(nr) (0x30 + (nr) * 2)
250#define IT87_REG_VIN_MIN(nr) (0x31 + (nr) * 2)
251#define IT87_REG_TEMP_HIGH(nr) (0x40 + (nr) * 2)
252#define IT87_REG_TEMP_LOW(nr) (0x41 + (nr) * 2)
253
1da177e4
LT
254#define IT87_REG_VIN_ENABLE 0x50
255#define IT87_REG_TEMP_ENABLE 0x51
4573acbc 256#define IT87_REG_TEMP_EXTRA 0x55
d9b327c3 257#define IT87_REG_BEEP_ENABLE 0x5c
1da177e4
LT
258
259#define IT87_REG_CHIPID 0x58
260
2cbb9c37
GR
261static const u8 IT87_REG_AUTO_BASE[] = { 0x60, 0x68, 0x70, 0x78, 0xa0, 0xa8 };
262
263#define IT87_REG_AUTO_TEMP(nr, i) (IT87_REG_AUTO_BASE[nr] + (i))
264#define IT87_REG_AUTO_PWM(nr, i) (IT87_REG_AUTO_BASE[nr] + 5 + (i))
4f3f51bc 265
cc18da79
GR
266#define IT87_REG_TEMP456_ENABLE 0x77
267
2310048d
GR
268#define NUM_VIN ARRAY_SIZE(IT87_REG_VIN)
269#define NUM_VIN_LIMIT 8
270#define NUM_TEMP 6
271#define NUM_TEMP_OFFSET ARRAY_SIZE(IT87_REG_TEMP_OFFSET)
272#define NUM_TEMP_LIMIT 3
273#define NUM_FAN ARRAY_SIZE(IT87_REG_FAN)
274#define NUM_FAN_DIV 3
275#define NUM_PWM ARRAY_SIZE(IT87_REG_PWM)
276#define NUM_AUTO_PWM ARRAY_SIZE(IT87_REG_PWM)
277
483db43e
GR
278struct it87_devices {
279 const char *name;
faf392fb 280 const char * const suffix;
cc18da79 281 u32 features;
19529784
GR
282 u8 peci_mask;
283 u8 old_peci_mask;
483db43e
GR
284};
285
48b2ae7f
GR
286#define FEAT_12MV_ADC BIT(0)
287#define FEAT_NEWER_AUTOPWM BIT(1)
288#define FEAT_OLD_AUTOPWM BIT(2)
289#define FEAT_16BIT_FANS BIT(3)
290#define FEAT_TEMP_OFFSET BIT(4)
291#define FEAT_TEMP_PECI BIT(5)
292#define FEAT_TEMP_OLD_PECI BIT(6)
293#define FEAT_FAN16_CONFIG BIT(7) /* Need to enable 16-bit fans */
294#define FEAT_FIVE_FANS BIT(8) /* Supports five fans */
295#define FEAT_VID BIT(9) /* Set if chip supports VID */
296#define FEAT_IN7_INTERNAL BIT(10) /* Set if in7 is internal */
297#define FEAT_SIX_FANS BIT(11) /* Supports six fans */
298#define FEAT_10_9MV_ADC BIT(12)
299#define FEAT_AVCC3 BIT(13) /* Chip supports in9/AVCC3 */
638c1c07
GR
300#define FEAT_FIVE_PWM BIT(14) /* Chip supports 5 pwm chn */
301#define FEAT_SIX_PWM BIT(15) /* Chip supports 6 pwm chn */
302#define FEAT_PWM_FREQ2 BIT(16) /* Separate pwm freq 2 */
303#define FEAT_SIX_TEMP BIT(17) /* Up to 6 temp sensors */
304#define FEAT_VIN3_5V BIT(18) /* VIN3 connected to +5V */
483db43e
GR
305
306static const struct it87_devices it87_devices[] = {
307 [it87] = {
308 .name = "it87",
faf392fb 309 .suffix = "F",
483db43e
GR
310 .features = FEAT_OLD_AUTOPWM, /* may need to overwrite */
311 },
312 [it8712] = {
313 .name = "it8712",
faf392fb 314 .suffix = "F",
32dd7c40
GR
315 .features = FEAT_OLD_AUTOPWM | FEAT_VID,
316 /* may need to overwrite */
483db43e
GR
317 },
318 [it8716] = {
319 .name = "it8716",
faf392fb 320 .suffix = "F",
32dd7c40 321 .features = FEAT_16BIT_FANS | FEAT_TEMP_OFFSET | FEAT_VID
60878bcf 322 | FEAT_FAN16_CONFIG | FEAT_FIVE_FANS | FEAT_PWM_FREQ2,
483db43e
GR
323 },
324 [it8718] = {
325 .name = "it8718",
faf392fb 326 .suffix = "F",
32dd7c40 327 .features = FEAT_16BIT_FANS | FEAT_TEMP_OFFSET | FEAT_VID
60878bcf
GR
328 | FEAT_TEMP_OLD_PECI | FEAT_FAN16_CONFIG | FEAT_FIVE_FANS
329 | FEAT_PWM_FREQ2,
19529784 330 .old_peci_mask = 0x4,
483db43e
GR
331 },
332 [it8720] = {
333 .name = "it8720",
faf392fb 334 .suffix = "F",
32dd7c40 335 .features = FEAT_16BIT_FANS | FEAT_TEMP_OFFSET | FEAT_VID
60878bcf
GR
336 | FEAT_TEMP_OLD_PECI | FEAT_FAN16_CONFIG | FEAT_FIVE_FANS
337 | FEAT_PWM_FREQ2,
19529784 338 .old_peci_mask = 0x4,
483db43e
GR
339 },
340 [it8721] = {
341 .name = "it8721",
faf392fb 342 .suffix = "F",
483db43e 343 .features = FEAT_NEWER_AUTOPWM | FEAT_12MV_ADC | FEAT_16BIT_FANS
9faf28ca 344 | FEAT_TEMP_OFFSET | FEAT_TEMP_OLD_PECI | FEAT_TEMP_PECI
60878bcf
GR
345 | FEAT_FAN16_CONFIG | FEAT_FIVE_FANS | FEAT_IN7_INTERNAL
346 | FEAT_PWM_FREQ2,
5d8d2f2b 347 .peci_mask = 0x05,
19529784 348 .old_peci_mask = 0x02, /* Actually reports PCH */
483db43e
GR
349 },
350 [it8728] = {
351 .name = "it8728",
faf392fb 352 .suffix = "F",
483db43e 353 .features = FEAT_NEWER_AUTOPWM | FEAT_12MV_ADC | FEAT_16BIT_FANS
7f5726c3 354 | FEAT_TEMP_OFFSET | FEAT_TEMP_PECI | FEAT_FIVE_FANS
60878bcf 355 | FEAT_IN7_INTERNAL | FEAT_PWM_FREQ2,
5d8d2f2b 356 .peci_mask = 0x07,
483db43e 357 },
ead80803
JM
358 [it8732] = {
359 .name = "it8732",
360 .suffix = "F",
361 .features = FEAT_NEWER_AUTOPWM | FEAT_16BIT_FANS
362 | FEAT_TEMP_OFFSET | FEAT_TEMP_OLD_PECI | FEAT_TEMP_PECI
363 | FEAT_10_9MV_ADC | FEAT_IN7_INTERNAL,
364 .peci_mask = 0x07,
365 .old_peci_mask = 0x02, /* Actually reports PCH */
366 },
b0636707
GR
367 [it8771] = {
368 .name = "it8771",
faf392fb 369 .suffix = "E",
b0636707 370 .features = FEAT_NEWER_AUTOPWM | FEAT_12MV_ADC | FEAT_16BIT_FANS
60878bcf
GR
371 | FEAT_TEMP_OFFSET | FEAT_TEMP_PECI | FEAT_IN7_INTERNAL
372 | FEAT_PWM_FREQ2,
9faf28ca
GR
373 /* PECI: guesswork */
374 /* 12mV ADC (OHM) */
375 /* 16 bit fans (OHM) */
376 /* three fans, always 16 bit (guesswork) */
b0636707
GR
377 .peci_mask = 0x07,
378 },
379 [it8772] = {
380 .name = "it8772",
faf392fb 381 .suffix = "E",
b0636707 382 .features = FEAT_NEWER_AUTOPWM | FEAT_12MV_ADC | FEAT_16BIT_FANS
60878bcf
GR
383 | FEAT_TEMP_OFFSET | FEAT_TEMP_PECI | FEAT_IN7_INTERNAL
384 | FEAT_PWM_FREQ2,
9faf28ca
GR
385 /* PECI (coreboot) */
386 /* 12mV ADC (HWSensors4, OHM) */
387 /* 16 bit fans (HWSensors4, OHM) */
388 /* three fans, always 16 bit (datasheet) */
b0636707
GR
389 .peci_mask = 0x07,
390 },
7bc32d29
GR
391 [it8781] = {
392 .name = "it8781",
faf392fb 393 .suffix = "F",
7bc32d29 394 .features = FEAT_16BIT_FANS | FEAT_TEMP_OFFSET
60878bcf 395 | FEAT_TEMP_OLD_PECI | FEAT_FAN16_CONFIG | FEAT_PWM_FREQ2,
7bc32d29
GR
396 .old_peci_mask = 0x4,
397 },
483db43e
GR
398 [it8782] = {
399 .name = "it8782",
faf392fb 400 .suffix = "F",
19529784 401 .features = FEAT_16BIT_FANS | FEAT_TEMP_OFFSET
60878bcf 402 | FEAT_TEMP_OLD_PECI | FEAT_FAN16_CONFIG | FEAT_PWM_FREQ2,
19529784 403 .old_peci_mask = 0x4,
483db43e
GR
404 },
405 [it8783] = {
406 .name = "it8783",
faf392fb 407 .suffix = "E/F",
19529784 408 .features = FEAT_16BIT_FANS | FEAT_TEMP_OFFSET
60878bcf 409 | FEAT_TEMP_OLD_PECI | FEAT_FAN16_CONFIG | FEAT_PWM_FREQ2,
19529784 410 .old_peci_mask = 0x4,
483db43e 411 },
a0c1424a
TL
412 [it8786] = {
413 .name = "it8786",
faf392fb 414 .suffix = "E",
a0c1424a 415 .features = FEAT_NEWER_AUTOPWM | FEAT_12MV_ADC | FEAT_16BIT_FANS
60878bcf
GR
416 | FEAT_TEMP_OFFSET | FEAT_TEMP_PECI | FEAT_IN7_INTERNAL
417 | FEAT_PWM_FREQ2,
a0c1424a
TL
418 .peci_mask = 0x07,
419 },
4ee07157
GR
420 [it8790] = {
421 .name = "it8790",
422 .suffix = "E",
423 .features = FEAT_NEWER_AUTOPWM | FEAT_12MV_ADC | FEAT_16BIT_FANS
60878bcf
GR
424 | FEAT_TEMP_OFFSET | FEAT_TEMP_PECI | FEAT_IN7_INTERNAL
425 | FEAT_PWM_FREQ2,
4ee07157
GR
426 .peci_mask = 0x07,
427 },
e531ffc0
GR
428 [it8792] = {
429 .name = "it8792",
430 .suffix = "E",
431 .features = FEAT_NEWER_AUTOPWM | FEAT_16BIT_FANS
432 | FEAT_TEMP_OFFSET | FEAT_TEMP_OLD_PECI | FEAT_TEMP_PECI
433 | FEAT_10_9MV_ADC | FEAT_IN7_INTERNAL,
434 .peci_mask = 0x07,
435 .old_peci_mask = 0x02, /* Actually reports PCH */
436 },
c145d5c6
RM
437 [it8603] = {
438 .name = "it8603",
faf392fb 439 .suffix = "E",
c145d5c6 440 .features = FEAT_NEWER_AUTOPWM | FEAT_12MV_ADC | FEAT_16BIT_FANS
73055405 441 | FEAT_TEMP_OFFSET | FEAT_TEMP_PECI | FEAT_IN7_INTERNAL
60878bcf 442 | FEAT_AVCC3 | FEAT_PWM_FREQ2,
c145d5c6
RM
443 .peci_mask = 0x07,
444 },
3ba9d977
GR
445 [it8620] = {
446 .name = "it8620",
447 .suffix = "E",
448 .features = FEAT_NEWER_AUTOPWM | FEAT_12MV_ADC | FEAT_16BIT_FANS
fa3f70d6 449 | FEAT_TEMP_OFFSET | FEAT_TEMP_PECI | FEAT_SIX_FANS
cc18da79 450 | FEAT_IN7_INTERNAL | FEAT_SIX_PWM | FEAT_PWM_FREQ2
a9eebd4f 451 | FEAT_SIX_TEMP | FEAT_VIN3_5V,
3ba9d977
GR
452 .peci_mask = 0x07,
453 },
8af1abae
GR
454 [it8622] = {
455 .name = "it8622",
456 .suffix = "E",
457 .features = FEAT_NEWER_AUTOPWM | FEAT_12MV_ADC | FEAT_16BIT_FANS
458 | FEAT_TEMP_OFFSET | FEAT_TEMP_PECI | FEAT_FIVE_FANS
638c1c07
GR
459 | FEAT_FIVE_PWM | FEAT_IN7_INTERNAL | FEAT_PWM_FREQ2
460 | FEAT_AVCC3 | FEAT_VIN3_5V,
8af1abae
GR
461 .peci_mask = 0x07,
462 },
71a9c232
GR
463 [it8628] = {
464 .name = "it8628",
465 .suffix = "E",
466 .features = FEAT_NEWER_AUTOPWM | FEAT_12MV_ADC | FEAT_16BIT_FANS
467 | FEAT_TEMP_OFFSET | FEAT_TEMP_PECI | FEAT_SIX_FANS
468 | FEAT_IN7_INTERNAL | FEAT_SIX_PWM | FEAT_PWM_FREQ2
a9eebd4f 469 | FEAT_SIX_TEMP | FEAT_VIN3_5V,
71a9c232
GR
470 .peci_mask = 0x07,
471 },
483db43e
GR
472};
473
474#define has_16bit_fans(data) ((data)->features & FEAT_16BIT_FANS)
475#define has_12mv_adc(data) ((data)->features & FEAT_12MV_ADC)
ead80803 476#define has_10_9mv_adc(data) ((data)->features & FEAT_10_9MV_ADC)
483db43e
GR
477#define has_newer_autopwm(data) ((data)->features & FEAT_NEWER_AUTOPWM)
478#define has_old_autopwm(data) ((data)->features & FEAT_OLD_AUTOPWM)
479#define has_temp_offset(data) ((data)->features & FEAT_TEMP_OFFSET)
5d8d2f2b 480#define has_temp_peci(data, nr) (((data)->features & FEAT_TEMP_PECI) && \
48b2ae7f 481 ((data)->peci_mask & BIT(nr)))
19529784
GR
482#define has_temp_old_peci(data, nr) \
483 (((data)->features & FEAT_TEMP_OLD_PECI) && \
48b2ae7f 484 ((data)->old_peci_mask & BIT(nr)))
9faf28ca 485#define has_fan16_config(data) ((data)->features & FEAT_FAN16_CONFIG)
fa3f70d6
GR
486#define has_five_fans(data) ((data)->features & (FEAT_FIVE_FANS | \
487 FEAT_SIX_FANS))
32dd7c40 488#define has_vid(data) ((data)->features & FEAT_VID)
7f5726c3 489#define has_in7_internal(data) ((data)->features & FEAT_IN7_INTERNAL)
fa3f70d6 490#define has_six_fans(data) ((data)->features & FEAT_SIX_FANS)
73055405 491#define has_avcc3(data) ((data)->features & FEAT_AVCC3)
638c1c07
GR
492#define has_five_pwm(data) ((data)->features & (FEAT_FIVE_PWM \
493 | FEAT_SIX_PWM))
36c4d98a 494#define has_six_pwm(data) ((data)->features & FEAT_SIX_PWM)
60878bcf 495#define has_pwm_freq2(data) ((data)->features & FEAT_PWM_FREQ2)
cc18da79 496#define has_six_temp(data) ((data)->features & FEAT_SIX_TEMP)
a9eebd4f 497#define has_vin3_5v(data) ((data)->features & FEAT_VIN3_5V)
1da177e4 498
b74f3fdd 499struct it87_sio_data {
384548e5 500 int sioaddr;
b74f3fdd 501 enum chips type;
502 /* Values read from Super-I/O config space */
0475169c 503 u8 revision;
b74f3fdd 504 u8 vid_value;
d9b327c3 505 u8 beep_pin;
738e5e05 506 u8 internal; /* Internal sensors can be labeled */
384548e5 507 bool need_in7_reroute;
591ec650 508 /* Features skipped based on config or DMI */
9172b5d1 509 u16 skip_in;
895ff267 510 u8 skip_vid;
591ec650 511 u8 skip_fan;
98dd22c3 512 u8 skip_pwm;
4573acbc 513 u8 skip_temp;
b74f3fdd 514};
515
4a0d71cf
GR
516/*
517 * For each registered chip, we need to keep some data in memory.
518 * The structure is dynamically allocated.
519 */
1da177e4 520struct it87_data {
8638d0af 521 const struct attribute_group *groups[7];
384548e5 522 int sioaddr;
1da177e4 523 enum chips type;
aa8b187e 524 u32 features;
19529784
GR
525 u8 peci_mask;
526 u8 old_peci_mask;
1da177e4 527
b74f3fdd 528 unsigned short addr;
529 const char *name;
9a61bf63 530 struct mutex update_lock;
1da177e4
LT
531 char valid; /* !=0 if following fields are valid */
532 unsigned long last_updated; /* In jiffies */
533
44c1bcd4 534 u16 in_scaled; /* Internal voltage sensors are scaled */
d3766848 535 u16 in_internal; /* Bitfield, internal sensors (for labels) */
52929715 536 u16 has_in; /* Bitfield, voltage sensors enabled */
2310048d 537 u8 in[NUM_VIN][3]; /* [nr][0]=in, [1]=min, [2]=max */
384548e5 538 bool need_in7_reroute;
9060f8bd 539 u8 has_fan; /* Bitfield, fans enabled */
2310048d 540 u16 fan[NUM_FAN][2]; /* Register values, [nr][0]=fan, [1]=min */
4573acbc 541 u8 has_temp; /* Bitfield, temp sensors enabled */
2310048d 542 s8 temp[NUM_TEMP][4]; /* [nr][0]=temp, [1]=min, [2]=max, [3]=offset */
19529784
GR
543 u8 sensor; /* Register value (IT87_REG_TEMP_ENABLE) */
544 u8 extra; /* Register value (IT87_REG_TEMP_EXTRA) */
2310048d 545 u8 fan_div[NUM_FAN_DIV];/* Register encoding, shifted right */
d3766848 546 bool has_vid; /* True if VID supported */
1da177e4 547 u8 vid; /* Register encoding, combined */
a7be58a1 548 u8 vrm;
1da177e4 549 u32 alarms; /* Register encoding, combined */
52929715 550 bool has_beep; /* true if beep supported */
d9b327c3 551 u8 beeps; /* Register encoding */
1da177e4 552 u8 fan_main_ctrl; /* Register value */
f8d0c19a 553 u8 fan_ctl; /* Register value */
b99883dc 554
4a0d71cf
GR
555 /*
556 * The following 3 arrays correspond to the same registers up to
6229cdb2
JD
557 * the IT8720F. The meaning of bits 6-0 depends on the value of bit
558 * 7, and we want to preserve settings on mode changes, so we have
559 * to track all values separately.
560 * Starting with the IT8721F, the manual PWM duty cycles are stored
561 * in separate registers (8-bit values), so the separate tracking
562 * is no longer needed, but it is still done to keep the driver
4a0d71cf
GR
563 * simple.
564 */
5c391261 565 u8 has_pwm; /* Bitfield, pwm control enabled */
2310048d
GR
566 u8 pwm_ctrl[NUM_PWM]; /* Register value */
567 u8 pwm_duty[NUM_PWM]; /* Manual PWM value set by user */
568 u8 pwm_temp_map[NUM_PWM];/* PWM to temp. chan. mapping (bits 1-0) */
4f3f51bc
JD
569
570 /* Automatic fan speed control registers */
2310048d
GR
571 u8 auto_pwm[NUM_AUTO_PWM][4]; /* [nr][3] is hard-coded */
572 s8 auto_temp[NUM_AUTO_PWM][5]; /* [nr][0] is point1_temp_hyst */
1da177e4 573};
0df6454d 574
0531d98b 575static int adc_lsb(const struct it87_data *data, int nr)
44c1bcd4 576{
ead80803
JM
577 int lsb;
578
579 if (has_12mv_adc(data))
580 lsb = 120;
581 else if (has_10_9mv_adc(data))
582 lsb = 109;
583 else
584 lsb = 160;
48b2ae7f 585 if (data->in_scaled & BIT(nr))
0531d98b
GR
586 lsb <<= 1;
587 return lsb;
588}
44c1bcd4 589
0531d98b
GR
590static u8 in_to_reg(const struct it87_data *data, int nr, long val)
591{
ead80803 592 val = DIV_ROUND_CLOSEST(val * 10, adc_lsb(data, nr));
2a844c14 593 return clamp_val(val, 0, 255);
44c1bcd4
JD
594}
595
596static int in_from_reg(const struct it87_data *data, int nr, int val)
597{
ead80803 598 return DIV_ROUND_CLOSEST(val * adc_lsb(data, nr), 10);
44c1bcd4 599}
0df6454d
JD
600
601static inline u8 FAN_TO_REG(long rpm, int div)
602{
603 if (rpm == 0)
604 return 255;
2a844c14
GR
605 rpm = clamp_val(rpm, 1, 1000000);
606 return clamp_val((1350000 + rpm * div / 2) / (rpm * div), 1, 254);
0df6454d
JD
607}
608
609static inline u16 FAN16_TO_REG(long rpm)
610{
611 if (rpm == 0)
612 return 0xffff;
2a844c14 613 return clamp_val((1350000 + rpm) / (rpm * 2), 1, 0xfffe);
0df6454d
JD
614}
615
616#define FAN_FROM_REG(val, div) ((val) == 0 ? -1 : (val) == 255 ? 0 : \
617 1350000 / ((val) * (div)))
618/* The divider is fixed to 2 in 16-bit mode */
619#define FAN16_FROM_REG(val) ((val) == 0 ? -1 : (val) == 0xffff ? 0 : \
620 1350000 / ((val) * 2))
621
2a844c14
GR
622#define TEMP_TO_REG(val) (clamp_val(((val) < 0 ? (((val) - 500) / 1000) : \
623 ((val) + 500) / 1000), -128, 127))
0df6454d
JD
624#define TEMP_FROM_REG(val) ((val) * 1000)
625
44c1bcd4
JD
626static u8 pwm_to_reg(const struct it87_data *data, long val)
627{
16b5dda2 628 if (has_newer_autopwm(data))
44c1bcd4
JD
629 return val;
630 else
631 return val >> 1;
632}
633
634static int pwm_from_reg(const struct it87_data *data, u8 reg)
635{
16b5dda2 636 if (has_newer_autopwm(data))
44c1bcd4
JD
637 return reg;
638 else
639 return (reg & 0x7f) << 1;
640}
641
0df6454d
JD
642static int DIV_TO_REG(int val)
643{
644 int answer = 0;
c962024e 645
0df6454d
JD
646 while (answer < 7 && (val >>= 1))
647 answer++;
648 return answer;
649}
48b2ae7f
GR
650
651#define DIV_FROM_REG(val) BIT(val)
0df6454d 652
f56c9c0a
GR
653/*
654 * PWM base frequencies. The frequency has to be divided by either 128 or 256,
655 * depending on the chip type, to calculate the actual PWM frequency.
656 *
657 * Some of the chip datasheets suggest a base frequency of 51 kHz instead
658 * of 750 kHz for the slowest base frequency, resulting in a PWM frequency
659 * of 200 Hz. Sometimes both PWM frequency select registers are affected,
660 * sometimes just one. It is unknown if this is a datasheet error or real,
661 * so this is ignored for now.
662 */
0df6454d 663static const unsigned int pwm_freq[8] = {
f56c9c0a
GR
664 48000000,
665 24000000,
666 12000000,
667 8000000,
668 6000000,
669 3000000,
670 1500000,
671 750000,
0df6454d 672};
1da177e4 673
c1e7a4ca
GR
674/*
675 * Must be called with data->update_lock held, except during initialization.
676 * We ignore the IT87 BUSY flag at this moment - it could lead to deadlocks,
677 * would slow down the IT87 access and should not be necessary.
678 */
679static int it87_read_value(struct it87_data *data, u8 reg)
680{
681 outb_p(reg, data->addr + IT87_ADDR_REG_OFFSET);
682 return inb_p(data->addr + IT87_DATA_REG_OFFSET);
683}
684
685/*
686 * Must be called with data->update_lock held, except during initialization.
687 * We ignore the IT87 BUSY flag at this moment - it could lead to deadlocks,
688 * would slow down the IT87 access and should not be necessary.
689 */
690static void it87_write_value(struct it87_data *data, u8 reg, u8 value)
691{
692 outb_p(reg, data->addr + IT87_ADDR_REG_OFFSET);
693 outb_p(value, data->addr + IT87_DATA_REG_OFFSET);
694}
695
696static void it87_update_pwm_ctrl(struct it87_data *data, int nr)
697{
698 data->pwm_ctrl[nr] = it87_read_value(data, IT87_REG_PWM[nr]);
699 if (has_newer_autopwm(data)) {
0624d861 700 data->pwm_temp_map[nr] = data->pwm_ctrl[nr] & 0x03;
c1e7a4ca
GR
701 data->pwm_duty[nr] = it87_read_value(data,
702 IT87_REG_PWM_DUTY[nr]);
703 } else {
704 if (data->pwm_ctrl[nr] & 0x80) /* Automatic mode */
705 data->pwm_temp_map[nr] = data->pwm_ctrl[nr] & 0x03;
706 else /* Manual mode */
707 data->pwm_duty[nr] = data->pwm_ctrl[nr] & 0x7f;
708 }
1da177e4 709
c1e7a4ca
GR
710 if (has_old_autopwm(data)) {
711 int i;
1da177e4 712
c1e7a4ca
GR
713 for (i = 0; i < 5 ; i++)
714 data->auto_temp[nr][i] = it87_read_value(data,
715 IT87_REG_AUTO_TEMP(nr, i));
716 for (i = 0; i < 3 ; i++)
717 data->auto_pwm[nr][i] = it87_read_value(data,
718 IT87_REG_AUTO_PWM(nr, i));
2cbb9c37
GR
719 } else if (has_newer_autopwm(data)) {
720 int i;
721
722 /*
723 * 0: temperature hysteresis (base + 5)
724 * 1: fan off temperature (base + 0)
725 * 2: fan start temperature (base + 1)
726 * 3: fan max temperature (base + 2)
727 */
728 data->auto_temp[nr][0] =
729 it87_read_value(data, IT87_REG_AUTO_TEMP(nr, 5));
730
731 for (i = 0; i < 3 ; i++)
732 data->auto_temp[nr][i + 1] =
733 it87_read_value(data,
734 IT87_REG_AUTO_TEMP(nr, i));
735 /*
736 * 0: start pwm value (base + 3)
737 * 1: pwm slope (base + 4, 1/8th pwm)
738 */
739 data->auto_pwm[nr][0] =
740 it87_read_value(data, IT87_REG_AUTO_TEMP(nr, 3));
741 data->auto_pwm[nr][1] =
742 it87_read_value(data, IT87_REG_AUTO_TEMP(nr, 4));
c1e7a4ca
GR
743 }
744}
1da177e4 745
c1e7a4ca
GR
746static struct it87_data *it87_update_device(struct device *dev)
747{
748 struct it87_data *data = dev_get_drvdata(dev);
749 int i;
750
751 mutex_lock(&data->update_lock);
752
c962024e
GR
753 if (time_after(jiffies, data->last_updated + HZ + HZ / 2) ||
754 !data->valid) {
c1e7a4ca
GR
755 if (update_vbat) {
756 /*
757 * Cleared after each update, so reenable. Value
758 * returned by this read will be previous value
759 */
760 it87_write_value(data, IT87_REG_CONFIG,
761 it87_read_value(data, IT87_REG_CONFIG) | 0x40);
762 }
2310048d 763 for (i = 0; i < NUM_VIN; i++) {
48b2ae7f 764 if (!(data->has_in & BIT(i)))
559313c4
GR
765 continue;
766
c1e7a4ca 767 data->in[i][0] =
559313c4
GR
768 it87_read_value(data, IT87_REG_VIN[i]);
769
770 /* VBAT and AVCC don't have limit registers */
2310048d 771 if (i >= NUM_VIN_LIMIT)
559313c4
GR
772 continue;
773
c1e7a4ca
GR
774 data->in[i][1] =
775 it87_read_value(data, IT87_REG_VIN_MIN(i));
776 data->in[i][2] =
777 it87_read_value(data, IT87_REG_VIN_MAX(i));
778 }
c1e7a4ca 779
2310048d 780 for (i = 0; i < NUM_FAN; i++) {
c1e7a4ca 781 /* Skip disabled fans */
48b2ae7f 782 if (!(data->has_fan & BIT(i)))
c1e7a4ca
GR
783 continue;
784
785 data->fan[i][1] =
786 it87_read_value(data, IT87_REG_FAN_MIN[i]);
787 data->fan[i][0] = it87_read_value(data,
788 IT87_REG_FAN[i]);
789 /* Add high byte if in 16-bit mode */
790 if (has_16bit_fans(data)) {
791 data->fan[i][0] |= it87_read_value(data,
792 IT87_REG_FANX[i]) << 8;
793 data->fan[i][1] |= it87_read_value(data,
794 IT87_REG_FANX_MIN[i]) << 8;
795 }
796 }
2310048d 797 for (i = 0; i < NUM_TEMP; i++) {
48b2ae7f 798 if (!(data->has_temp & BIT(i)))
c1e7a4ca
GR
799 continue;
800 data->temp[i][0] =
801 it87_read_value(data, IT87_REG_TEMP(i));
cc18da79 802
2310048d
GR
803 if (has_temp_offset(data) && i < NUM_TEMP_OFFSET)
804 data->temp[i][3] =
805 it87_read_value(data,
806 IT87_REG_TEMP_OFFSET[i]);
807
808 if (i >= NUM_TEMP_LIMIT)
cc18da79
GR
809 continue;
810
c1e7a4ca
GR
811 data->temp[i][1] =
812 it87_read_value(data, IT87_REG_TEMP_LOW(i));
813 data->temp[i][2] =
814 it87_read_value(data, IT87_REG_TEMP_HIGH(i));
c1e7a4ca
GR
815 }
816
817 /* Newer chips don't have clock dividers */
818 if ((data->has_fan & 0x07) && !has_16bit_fans(data)) {
819 i = it87_read_value(data, IT87_REG_FAN_DIV);
820 data->fan_div[0] = i & 0x07;
821 data->fan_div[1] = (i >> 3) & 0x07;
822 data->fan_div[2] = (i & 0x40) ? 3 : 1;
823 }
824
825 data->alarms =
826 it87_read_value(data, IT87_REG_ALARM1) |
827 (it87_read_value(data, IT87_REG_ALARM2) << 8) |
828 (it87_read_value(data, IT87_REG_ALARM3) << 16);
829 data->beeps = it87_read_value(data, IT87_REG_BEEP_ENABLE);
830
831 data->fan_main_ctrl = it87_read_value(data,
832 IT87_REG_FAN_MAIN_CTRL);
833 data->fan_ctl = it87_read_value(data, IT87_REG_FAN_CTL);
0624d861
GR
834 for (i = 0; i < NUM_PWM; i++) {
835 if (!(data->has_pwm & BIT(i)))
836 continue;
c1e7a4ca 837 it87_update_pwm_ctrl(data, i);
0624d861 838 }
c1e7a4ca
GR
839
840 data->sensor = it87_read_value(data, IT87_REG_TEMP_ENABLE);
841 data->extra = it87_read_value(data, IT87_REG_TEMP_EXTRA);
842 /*
843 * The IT8705F does not have VID capability.
844 * The IT8718F and later don't use IT87_REG_VID for the
845 * same purpose.
846 */
847 if (data->type == it8712 || data->type == it8716) {
848 data->vid = it87_read_value(data, IT87_REG_VID);
849 /*
850 * The older IT8712F revisions had only 5 VID pins,
851 * but we assume it is always safe to read 6 bits.
852 */
853 data->vid &= 0x3f;
854 }
855 data->last_updated = jiffies;
856 data->valid = 1;
857 }
858
859 mutex_unlock(&data->update_lock);
860
861 return data;
862}
fde09509 863
20ad93d4 864static ssize_t show_in(struct device *dev, struct device_attribute *attr,
929c6a56 865 char *buf)
1da177e4 866{
929c6a56 867 struct sensor_device_attribute_2 *sattr = to_sensor_dev_attr_2(attr);
c962024e 868 struct it87_data *data = it87_update_device(dev);
929c6a56 869 int index = sattr->index;
c962024e 870 int nr = sattr->nr;
20ad93d4 871
929c6a56 872 return sprintf(buf, "%d\n", in_from_reg(data, nr, data->in[nr][index]));
1da177e4
LT
873}
874
929c6a56
GR
875static ssize_t set_in(struct device *dev, struct device_attribute *attr,
876 const char *buf, size_t count)
1da177e4 877{
929c6a56 878 struct sensor_device_attribute_2 *sattr = to_sensor_dev_attr_2(attr);
b74f3fdd 879 struct it87_data *data = dev_get_drvdata(dev);
c962024e
GR
880 int index = sattr->index;
881 int nr = sattr->nr;
f5f64501
JD
882 unsigned long val;
883
179c4fdb 884 if (kstrtoul(buf, 10, &val) < 0)
f5f64501 885 return -EINVAL;
1da177e4 886
9a61bf63 887 mutex_lock(&data->update_lock);
929c6a56
GR
888 data->in[nr][index] = in_to_reg(data, nr, val);
889 it87_write_value(data,
890 index == 1 ? IT87_REG_VIN_MIN(nr)
891 : IT87_REG_VIN_MAX(nr),
892 data->in[nr][index]);
9a61bf63 893 mutex_unlock(&data->update_lock);
1da177e4
LT
894 return count;
895}
20ad93d4 896
929c6a56
GR
897static SENSOR_DEVICE_ATTR_2(in0_input, S_IRUGO, show_in, NULL, 0, 0);
898static SENSOR_DEVICE_ATTR_2(in0_min, S_IRUGO | S_IWUSR, show_in, set_in,
899 0, 1);
900static SENSOR_DEVICE_ATTR_2(in0_max, S_IRUGO | S_IWUSR, show_in, set_in,
901 0, 2);
f5f64501 902
929c6a56
GR
903static SENSOR_DEVICE_ATTR_2(in1_input, S_IRUGO, show_in, NULL, 1, 0);
904static SENSOR_DEVICE_ATTR_2(in1_min, S_IRUGO | S_IWUSR, show_in, set_in,
905 1, 1);
906static SENSOR_DEVICE_ATTR_2(in1_max, S_IRUGO | S_IWUSR, show_in, set_in,
907 1, 2);
1da177e4 908
929c6a56
GR
909static SENSOR_DEVICE_ATTR_2(in2_input, S_IRUGO, show_in, NULL, 2, 0);
910static SENSOR_DEVICE_ATTR_2(in2_min, S_IRUGO | S_IWUSR, show_in, set_in,
911 2, 1);
912static SENSOR_DEVICE_ATTR_2(in2_max, S_IRUGO | S_IWUSR, show_in, set_in,
913 2, 2);
1da177e4 914
929c6a56
GR
915static SENSOR_DEVICE_ATTR_2(in3_input, S_IRUGO, show_in, NULL, 3, 0);
916static SENSOR_DEVICE_ATTR_2(in3_min, S_IRUGO | S_IWUSR, show_in, set_in,
917 3, 1);
918static SENSOR_DEVICE_ATTR_2(in3_max, S_IRUGO | S_IWUSR, show_in, set_in,
919 3, 2);
920
921static SENSOR_DEVICE_ATTR_2(in4_input, S_IRUGO, show_in, NULL, 4, 0);
922static SENSOR_DEVICE_ATTR_2(in4_min, S_IRUGO | S_IWUSR, show_in, set_in,
923 4, 1);
924static SENSOR_DEVICE_ATTR_2(in4_max, S_IRUGO | S_IWUSR, show_in, set_in,
925 4, 2);
926
927static SENSOR_DEVICE_ATTR_2(in5_input, S_IRUGO, show_in, NULL, 5, 0);
928static SENSOR_DEVICE_ATTR_2(in5_min, S_IRUGO | S_IWUSR, show_in, set_in,
929 5, 1);
930static SENSOR_DEVICE_ATTR_2(in5_max, S_IRUGO | S_IWUSR, show_in, set_in,
931 5, 2);
932
933static SENSOR_DEVICE_ATTR_2(in6_input, S_IRUGO, show_in, NULL, 6, 0);
934static SENSOR_DEVICE_ATTR_2(in6_min, S_IRUGO | S_IWUSR, show_in, set_in,
935 6, 1);
936static SENSOR_DEVICE_ATTR_2(in6_max, S_IRUGO | S_IWUSR, show_in, set_in,
937 6, 2);
938
939static SENSOR_DEVICE_ATTR_2(in7_input, S_IRUGO, show_in, NULL, 7, 0);
940static SENSOR_DEVICE_ATTR_2(in7_min, S_IRUGO | S_IWUSR, show_in, set_in,
941 7, 1);
942static SENSOR_DEVICE_ATTR_2(in7_max, S_IRUGO | S_IWUSR, show_in, set_in,
943 7, 2);
944
945static SENSOR_DEVICE_ATTR_2(in8_input, S_IRUGO, show_in, NULL, 8, 0);
c145d5c6 946static SENSOR_DEVICE_ATTR_2(in9_input, S_IRUGO, show_in, NULL, 9, 0);
f838aa26
GR
947static SENSOR_DEVICE_ATTR_2(in10_input, S_IRUGO, show_in, NULL, 10, 0);
948static SENSOR_DEVICE_ATTR_2(in11_input, S_IRUGO, show_in, NULL, 11, 0);
949static SENSOR_DEVICE_ATTR_2(in12_input, S_IRUGO, show_in, NULL, 12, 0);
1da177e4 950
cc18da79 951/* Up to 6 temperatures */
20ad93d4 952static ssize_t show_temp(struct device *dev, struct device_attribute *attr,
60ca385a 953 char *buf)
1da177e4 954{
60ca385a
GR
955 struct sensor_device_attribute_2 *sattr = to_sensor_dev_attr_2(attr);
956 int nr = sattr->nr;
957 int index = sattr->index;
1da177e4 958 struct it87_data *data = it87_update_device(dev);
20ad93d4 959
60ca385a 960 return sprintf(buf, "%d\n", TEMP_FROM_REG(data->temp[nr][index]));
1da177e4 961}
20ad93d4 962
60ca385a
GR
963static ssize_t set_temp(struct device *dev, struct device_attribute *attr,
964 const char *buf, size_t count)
1da177e4 965{
60ca385a
GR
966 struct sensor_device_attribute_2 *sattr = to_sensor_dev_attr_2(attr);
967 int nr = sattr->nr;
968 int index = sattr->index;
b74f3fdd 969 struct it87_data *data = dev_get_drvdata(dev);
f5f64501 970 long val;
161d898a 971 u8 reg, regval;
f5f64501 972
179c4fdb 973 if (kstrtol(buf, 10, &val) < 0)
f5f64501 974 return -EINVAL;
1da177e4 975
9a61bf63 976 mutex_lock(&data->update_lock);
161d898a
GR
977
978 switch (index) {
979 default:
980 case 1:
981 reg = IT87_REG_TEMP_LOW(nr);
982 break;
983 case 2:
984 reg = IT87_REG_TEMP_HIGH(nr);
985 break;
986 case 3:
987 regval = it87_read_value(data, IT87_REG_BEEP_ENABLE);
988 if (!(regval & 0x80)) {
989 regval |= 0x80;
990 it87_write_value(data, IT87_REG_BEEP_ENABLE, regval);
991 }
992 data->valid = 0;
993 reg = IT87_REG_TEMP_OFFSET[nr];
994 break;
995 }
996
60ca385a 997 data->temp[nr][index] = TEMP_TO_REG(val);
161d898a 998 it87_write_value(data, reg, data->temp[nr][index]);
9a61bf63 999 mutex_unlock(&data->update_lock);
1da177e4
LT
1000 return count;
1001}
1da177e4 1002
60ca385a
GR
1003static SENSOR_DEVICE_ATTR_2(temp1_input, S_IRUGO, show_temp, NULL, 0, 0);
1004static SENSOR_DEVICE_ATTR_2(temp1_min, S_IRUGO | S_IWUSR, show_temp, set_temp,
1005 0, 1);
1006static SENSOR_DEVICE_ATTR_2(temp1_max, S_IRUGO | S_IWUSR, show_temp, set_temp,
1007 0, 2);
161d898a
GR
1008static SENSOR_DEVICE_ATTR_2(temp1_offset, S_IRUGO | S_IWUSR, show_temp,
1009 set_temp, 0, 3);
60ca385a
GR
1010static SENSOR_DEVICE_ATTR_2(temp2_input, S_IRUGO, show_temp, NULL, 1, 0);
1011static SENSOR_DEVICE_ATTR_2(temp2_min, S_IRUGO | S_IWUSR, show_temp, set_temp,
1012 1, 1);
1013static SENSOR_DEVICE_ATTR_2(temp2_max, S_IRUGO | S_IWUSR, show_temp, set_temp,
1014 1, 2);
161d898a
GR
1015static SENSOR_DEVICE_ATTR_2(temp2_offset, S_IRUGO | S_IWUSR, show_temp,
1016 set_temp, 1, 3);
60ca385a
GR
1017static SENSOR_DEVICE_ATTR_2(temp3_input, S_IRUGO, show_temp, NULL, 2, 0);
1018static SENSOR_DEVICE_ATTR_2(temp3_min, S_IRUGO | S_IWUSR, show_temp, set_temp,
1019 2, 1);
1020static SENSOR_DEVICE_ATTR_2(temp3_max, S_IRUGO | S_IWUSR, show_temp, set_temp,
1021 2, 2);
161d898a
GR
1022static SENSOR_DEVICE_ATTR_2(temp3_offset, S_IRUGO | S_IWUSR, show_temp,
1023 set_temp, 2, 3);
cc18da79
GR
1024static SENSOR_DEVICE_ATTR_2(temp4_input, S_IRUGO, show_temp, NULL, 3, 0);
1025static SENSOR_DEVICE_ATTR_2(temp5_input, S_IRUGO, show_temp, NULL, 4, 0);
1026static SENSOR_DEVICE_ATTR_2(temp6_input, S_IRUGO, show_temp, NULL, 5, 0);
1da177e4 1027
2cece01f
GR
1028static ssize_t show_temp_type(struct device *dev, struct device_attribute *attr,
1029 char *buf)
1da177e4 1030{
20ad93d4
JD
1031 struct sensor_device_attribute *sensor_attr = to_sensor_dev_attr(attr);
1032 int nr = sensor_attr->index;
1da177e4 1033 struct it87_data *data = it87_update_device(dev);
4a0d71cf 1034 u8 reg = data->sensor; /* In case value is updated while used */
19529784 1035 u8 extra = data->extra;
5f2dc798 1036
c962024e
GR
1037 if ((has_temp_peci(data, nr) && (reg >> 6 == nr + 1)) ||
1038 (has_temp_old_peci(data, nr) && (extra & 0x80)))
5d8d2f2b 1039 return sprintf(buf, "6\n"); /* Intel PECI */
1da177e4
LT
1040 if (reg & (1 << nr))
1041 return sprintf(buf, "3\n"); /* thermal diode */
1042 if (reg & (8 << nr))
4ed10779 1043 return sprintf(buf, "4\n"); /* thermistor */
1da177e4
LT
1044 return sprintf(buf, "0\n"); /* disabled */
1045}
2cece01f
GR
1046
1047static ssize_t set_temp_type(struct device *dev, struct device_attribute *attr,
1048 const char *buf, size_t count)
1da177e4 1049{
20ad93d4
JD
1050 struct sensor_device_attribute *sensor_attr = to_sensor_dev_attr(attr);
1051 int nr = sensor_attr->index;
1052
b74f3fdd 1053 struct it87_data *data = dev_get_drvdata(dev);
f5f64501 1054 long val;
19529784 1055 u8 reg, extra;
f5f64501 1056
179c4fdb 1057 if (kstrtol(buf, 10, &val) < 0)
f5f64501 1058 return -EINVAL;
1da177e4 1059
8acf07c5
JD
1060 reg = it87_read_value(data, IT87_REG_TEMP_ENABLE);
1061 reg &= ~(1 << nr);
1062 reg &= ~(8 << nr);
5d8d2f2b
GR
1063 if (has_temp_peci(data, nr) && (reg >> 6 == nr + 1 || val == 6))
1064 reg &= 0x3f;
19529784
GR
1065 extra = it87_read_value(data, IT87_REG_TEMP_EXTRA);
1066 if (has_temp_old_peci(data, nr) && ((extra & 0x80) || val == 6))
1067 extra &= 0x7f;
4ed10779 1068 if (val == 2) { /* backwards compatibility */
1d9bcf6a
GR
1069 dev_warn(dev,
1070 "Sensor type 2 is deprecated, please use 4 instead\n");
4ed10779
JD
1071 val = 4;
1072 }
5d8d2f2b 1073 /* 3 = thermal diode; 4 = thermistor; 6 = Intel PECI; 0 = disabled */
1da177e4 1074 if (val == 3)
8acf07c5 1075 reg |= 1 << nr;
4ed10779 1076 else if (val == 4)
8acf07c5 1077 reg |= 8 << nr;
5d8d2f2b
GR
1078 else if (has_temp_peci(data, nr) && val == 6)
1079 reg |= (nr + 1) << 6;
19529784
GR
1080 else if (has_temp_old_peci(data, nr) && val == 6)
1081 extra |= 0x80;
8acf07c5 1082 else if (val != 0)
1da177e4 1083 return -EINVAL;
8acf07c5
JD
1084
1085 mutex_lock(&data->update_lock);
1086 data->sensor = reg;
19529784 1087 data->extra = extra;
b74f3fdd 1088 it87_write_value(data, IT87_REG_TEMP_ENABLE, data->sensor);
19529784
GR
1089 if (has_temp_old_peci(data, nr))
1090 it87_write_value(data, IT87_REG_TEMP_EXTRA, data->extra);
2b3d1d87 1091 data->valid = 0; /* Force cache refresh */
9a61bf63 1092 mutex_unlock(&data->update_lock);
1da177e4
LT
1093 return count;
1094}
1da177e4 1095
2cece01f
GR
1096static SENSOR_DEVICE_ATTR(temp1_type, S_IRUGO | S_IWUSR, show_temp_type,
1097 set_temp_type, 0);
1098static SENSOR_DEVICE_ATTR(temp2_type, S_IRUGO | S_IWUSR, show_temp_type,
1099 set_temp_type, 1);
1100static SENSOR_DEVICE_ATTR(temp3_type, S_IRUGO | S_IWUSR, show_temp_type,
1101 set_temp_type, 2);
1da177e4 1102
f1bbe618 1103/* 6 Fans */
b99883dc
JD
1104
1105static int pwm_mode(const struct it87_data *data, int nr)
1106{
f1bbe618
GR
1107 if (data->type != it8603 && nr < 3 && !(data->fan_main_ctrl & BIT(nr)))
1108 return 0; /* Full speed */
1109 if (data->pwm_ctrl[nr] & 0x80)
1110 return 2; /* Automatic mode */
1111 if ((data->type == it8603 || nr >= 3) &&
1112 data->pwm_duty[nr] == pwm_to_reg(data, 0xff))
1113 return 0; /* Full speed */
1114
1115 return 1; /* Manual mode */
b99883dc
JD
1116}
1117
20ad93d4 1118static ssize_t show_fan(struct device *dev, struct device_attribute *attr,
e1169ba0 1119 char *buf)
1da177e4 1120{
e1169ba0
GR
1121 struct sensor_device_attribute_2 *sattr = to_sensor_dev_attr_2(attr);
1122 int nr = sattr->nr;
1123 int index = sattr->index;
1124 int speed;
1da177e4 1125 struct it87_data *data = it87_update_device(dev);
20ad93d4 1126
e1169ba0
GR
1127 speed = has_16bit_fans(data) ?
1128 FAN16_FROM_REG(data->fan[nr][index]) :
1129 FAN_FROM_REG(data->fan[nr][index],
1130 DIV_FROM_REG(data->fan_div[nr]));
1131 return sprintf(buf, "%d\n", speed);
1da177e4 1132}
e1169ba0 1133
20ad93d4 1134static ssize_t show_fan_div(struct device *dev, struct device_attribute *attr,
c962024e 1135 char *buf)
1da177e4 1136{
20ad93d4 1137 struct sensor_device_attribute *sensor_attr = to_sensor_dev_attr(attr);
c962024e 1138 struct it87_data *data = it87_update_device(dev);
20ad93d4
JD
1139 int nr = sensor_attr->index;
1140
48b2ae7f 1141 return sprintf(buf, "%lu\n", DIV_FROM_REG(data->fan_div[nr]));
1da177e4 1142}
c962024e 1143
5f2dc798 1144static ssize_t show_pwm_enable(struct device *dev,
c962024e 1145 struct device_attribute *attr, char *buf)
1da177e4 1146{
20ad93d4 1147 struct sensor_device_attribute *sensor_attr = to_sensor_dev_attr(attr);
c962024e 1148 struct it87_data *data = it87_update_device(dev);
20ad93d4
JD
1149 int nr = sensor_attr->index;
1150
b99883dc 1151 return sprintf(buf, "%d\n", pwm_mode(data, nr));
1da177e4 1152}
c962024e 1153
20ad93d4 1154static ssize_t show_pwm(struct device *dev, struct device_attribute *attr,
c962024e 1155 char *buf)
1da177e4 1156{
20ad93d4 1157 struct sensor_device_attribute *sensor_attr = to_sensor_dev_attr(attr);
c962024e 1158 struct it87_data *data = it87_update_device(dev);
20ad93d4
JD
1159 int nr = sensor_attr->index;
1160
44c1bcd4
JD
1161 return sprintf(buf, "%d\n",
1162 pwm_from_reg(data, data->pwm_duty[nr]));
1da177e4 1163}
c962024e 1164
f8d0c19a 1165static ssize_t show_pwm_freq(struct device *dev, struct device_attribute *attr,
c962024e 1166 char *buf)
f8d0c19a 1167{
60878bcf 1168 struct sensor_device_attribute *sensor_attr = to_sensor_dev_attr(attr);
f8d0c19a 1169 struct it87_data *data = it87_update_device(dev);
60878bcf 1170 int nr = sensor_attr->index;
f56c9c0a 1171 unsigned int freq;
60878bcf
GR
1172 int index;
1173
1174 if (has_pwm_freq2(data) && nr == 1)
1175 index = (data->extra >> 4) & 0x07;
1176 else
1177 index = (data->fan_ctl >> 4) & 0x07;
f8d0c19a 1178
f56c9c0a
GR
1179 freq = pwm_freq[index] / (has_newer_autopwm(data) ? 256 : 128);
1180
1181 return sprintf(buf, "%u\n", freq);
f8d0c19a 1182}
e1169ba0
GR
1183
1184static ssize_t set_fan(struct device *dev, struct device_attribute *attr,
1185 const char *buf, size_t count)
1da177e4 1186{
e1169ba0
GR
1187 struct sensor_device_attribute_2 *sattr = to_sensor_dev_attr_2(attr);
1188 int nr = sattr->nr;
1189 int index = sattr->index;
20ad93d4 1190
b74f3fdd 1191 struct it87_data *data = dev_get_drvdata(dev);
f5f64501 1192 long val;
7f999aa7 1193 u8 reg;
1da177e4 1194
179c4fdb 1195 if (kstrtol(buf, 10, &val) < 0)
f5f64501
JD
1196 return -EINVAL;
1197
9a61bf63 1198 mutex_lock(&data->update_lock);
e1169ba0
GR
1199
1200 if (has_16bit_fans(data)) {
1201 data->fan[nr][index] = FAN16_TO_REG(val);
1202 it87_write_value(data, IT87_REG_FAN_MIN[nr],
1203 data->fan[nr][index] & 0xff);
1204 it87_write_value(data, IT87_REG_FANX_MIN[nr],
1205 data->fan[nr][index] >> 8);
1206 } else {
1207 reg = it87_read_value(data, IT87_REG_FAN_DIV);
1208 switch (nr) {
1209 case 0:
1210 data->fan_div[nr] = reg & 0x07;
1211 break;
1212 case 1:
1213 data->fan_div[nr] = (reg >> 3) & 0x07;
1214 break;
1215 case 2:
1216 data->fan_div[nr] = (reg & 0x40) ? 3 : 1;
1217 break;
1218 }
1219 data->fan[nr][index] =
1220 FAN_TO_REG(val, DIV_FROM_REG(data->fan_div[nr]));
1221 it87_write_value(data, IT87_REG_FAN_MIN[nr],
1222 data->fan[nr][index]);
07eab46d
JD
1223 }
1224
9a61bf63 1225 mutex_unlock(&data->update_lock);
1da177e4
LT
1226 return count;
1227}
e1169ba0 1228
20ad93d4 1229static ssize_t set_fan_div(struct device *dev, struct device_attribute *attr,
c962024e 1230 const char *buf, size_t count)
1da177e4 1231{
20ad93d4 1232 struct sensor_device_attribute *sensor_attr = to_sensor_dev_attr(attr);
b74f3fdd 1233 struct it87_data *data = dev_get_drvdata(dev);
c962024e 1234 int nr = sensor_attr->index;
f5f64501 1235 unsigned long val;
8ab4ec3e 1236 int min;
1da177e4
LT
1237 u8 old;
1238
179c4fdb 1239 if (kstrtoul(buf, 10, &val) < 0)
f5f64501
JD
1240 return -EINVAL;
1241
9a61bf63 1242 mutex_lock(&data->update_lock);
b74f3fdd 1243 old = it87_read_value(data, IT87_REG_FAN_DIV);
1da177e4 1244
8ab4ec3e 1245 /* Save fan min limit */
e1169ba0 1246 min = FAN_FROM_REG(data->fan[nr][1], DIV_FROM_REG(data->fan_div[nr]));
1da177e4
LT
1247
1248 switch (nr) {
1249 case 0:
1250 case 1:
1251 data->fan_div[nr] = DIV_TO_REG(val);
1252 break;
1253 case 2:
1254 if (val < 8)
1255 data->fan_div[nr] = 1;
1256 else
1257 data->fan_div[nr] = 3;
1258 }
1259 val = old & 0x80;
1260 val |= (data->fan_div[0] & 0x07);
1261 val |= (data->fan_div[1] & 0x07) << 3;
1262 if (data->fan_div[2] == 3)
1263 val |= 0x1 << 6;
b74f3fdd 1264 it87_write_value(data, IT87_REG_FAN_DIV, val);
1da177e4 1265
8ab4ec3e 1266 /* Restore fan min limit */
e1169ba0
GR
1267 data->fan[nr][1] = FAN_TO_REG(min, DIV_FROM_REG(data->fan_div[nr]));
1268 it87_write_value(data, IT87_REG_FAN_MIN[nr], data->fan[nr][1]);
8ab4ec3e 1269
9a61bf63 1270 mutex_unlock(&data->update_lock);
1da177e4
LT
1271 return count;
1272}
cccfc9c4
JD
1273
1274/* Returns 0 if OK, -EINVAL otherwise */
1275static int check_trip_points(struct device *dev, int nr)
1276{
1277 const struct it87_data *data = dev_get_drvdata(dev);
1278 int i, err = 0;
1279
1280 if (has_old_autopwm(data)) {
1281 for (i = 0; i < 3; i++) {
1282 if (data->auto_temp[nr][i] > data->auto_temp[nr][i + 1])
1283 err = -EINVAL;
1284 }
1285 for (i = 0; i < 2; i++) {
1286 if (data->auto_pwm[nr][i] > data->auto_pwm[nr][i + 1])
1287 err = -EINVAL;
1288 }
2cbb9c37
GR
1289 } else if (has_newer_autopwm(data)) {
1290 for (i = 1; i < 3; i++) {
1291 if (data->auto_temp[nr][i] > data->auto_temp[nr][i + 1])
1292 err = -EINVAL;
1293 }
cccfc9c4
JD
1294 }
1295
1296 if (err) {
1d9bcf6a
GR
1297 dev_err(dev,
1298 "Inconsistent trip points, not switching to automatic mode\n");
cccfc9c4
JD
1299 dev_err(dev, "Adjust the trip points and try again\n");
1300 }
1301 return err;
1302}
1303
c962024e
GR
1304static ssize_t set_pwm_enable(struct device *dev, struct device_attribute *attr,
1305 const char *buf, size_t count)
1da177e4 1306{
20ad93d4 1307 struct sensor_device_attribute *sensor_attr = to_sensor_dev_attr(attr);
b74f3fdd 1308 struct it87_data *data = dev_get_drvdata(dev);
c962024e 1309 int nr = sensor_attr->index;
f5f64501 1310 long val;
1da177e4 1311
179c4fdb 1312 if (kstrtol(buf, 10, &val) < 0 || val < 0 || val > 2)
b99883dc
JD
1313 return -EINVAL;
1314
cccfc9c4
JD
1315 /* Check trip points before switching to automatic mode */
1316 if (val == 2) {
1317 if (check_trip_points(dev, nr) < 0)
1318 return -EINVAL;
1319 }
1320
9a61bf63 1321 mutex_lock(&data->update_lock);
1da177e4
LT
1322
1323 if (val == 0) {
f1bbe618
GR
1324 if (nr < 3 && data->type != it8603) {
1325 int tmp;
1326 /* make sure the fan is on when in on/off mode */
1327 tmp = it87_read_value(data, IT87_REG_FAN_CTL);
1328 it87_write_value(data, IT87_REG_FAN_CTL, tmp | BIT(nr));
1329 /* set on/off mode */
1330 data->fan_main_ctrl &= ~BIT(nr);
1331 it87_write_value(data, IT87_REG_FAN_MAIN_CTRL,
1332 data->fan_main_ctrl);
1333 } else {
4c7b8ca1
GR
1334 u8 ctrl;
1335
f1bbe618
GR
1336 /* No on/off mode, set maximum pwm value */
1337 data->pwm_duty[nr] = pwm_to_reg(data, 0xff);
1338 it87_write_value(data, IT87_REG_PWM_DUTY[nr],
1339 data->pwm_duty[nr]);
1340 /* and set manual mode */
4c7b8ca1
GR
1341 if (has_newer_autopwm(data)) {
1342 ctrl = (data->pwm_ctrl[nr] & 0x7c) |
1343 data->pwm_temp_map[nr];
1344 } else {
1345 ctrl = data->pwm_duty[nr];
1346 }
1347 data->pwm_ctrl[nr] = ctrl;
1348 it87_write_value(data, IT87_REG_PWM[nr], ctrl);
f1bbe618 1349 }
b99883dc 1350 } else {
4c7b8ca1
GR
1351 u8 ctrl;
1352
1353 if (has_newer_autopwm(data)) {
1354 ctrl = (data->pwm_ctrl[nr] & 0x7c) |
1355 data->pwm_temp_map[nr];
1356 if (val != 1)
1357 ctrl |= 0x80;
1358 } else {
1359 ctrl = (val == 1 ? data->pwm_duty[nr] : 0x80);
1360 }
1361 data->pwm_ctrl[nr] = ctrl;
1362 it87_write_value(data, IT87_REG_PWM[nr], ctrl);
c145d5c6 1363
f1bbe618 1364 if (data->type != it8603 && nr < 3) {
c145d5c6 1365 /* set SmartGuardian mode */
48b2ae7f 1366 data->fan_main_ctrl |= BIT(nr);
c145d5c6
RM
1367 it87_write_value(data, IT87_REG_FAN_MAIN_CTRL,
1368 data->fan_main_ctrl);
1369 }
1da177e4
LT
1370 }
1371
9a61bf63 1372 mutex_unlock(&data->update_lock);
1da177e4
LT
1373 return count;
1374}
c962024e 1375
20ad93d4 1376static ssize_t set_pwm(struct device *dev, struct device_attribute *attr,
c962024e 1377 const char *buf, size_t count)
1da177e4 1378{
20ad93d4 1379 struct sensor_device_attribute *sensor_attr = to_sensor_dev_attr(attr);
b74f3fdd 1380 struct it87_data *data = dev_get_drvdata(dev);
c962024e 1381 int nr = sensor_attr->index;
f5f64501 1382 long val;
1da177e4 1383
179c4fdb 1384 if (kstrtol(buf, 10, &val) < 0 || val < 0 || val > 255)
1da177e4
LT
1385 return -EINVAL;
1386
9a61bf63 1387 mutex_lock(&data->update_lock);
82dbe987 1388 it87_update_pwm_ctrl(data, nr);
16b5dda2 1389 if (has_newer_autopwm(data)) {
4a0d71cf
GR
1390 /*
1391 * If we are in automatic mode, the PWM duty cycle register
1392 * is read-only so we can't write the value.
1393 */
6229cdb2
JD
1394 if (data->pwm_ctrl[nr] & 0x80) {
1395 mutex_unlock(&data->update_lock);
1396 return -EBUSY;
1397 }
1398 data->pwm_duty[nr] = pwm_to_reg(data, val);
36c4d98a 1399 it87_write_value(data, IT87_REG_PWM_DUTY[nr],
6229cdb2
JD
1400 data->pwm_duty[nr]);
1401 } else {
1402 data->pwm_duty[nr] = pwm_to_reg(data, val);
4a0d71cf
GR
1403 /*
1404 * If we are in manual mode, write the duty cycle immediately;
1405 * otherwise, just store it for later use.
1406 */
6229cdb2
JD
1407 if (!(data->pwm_ctrl[nr] & 0x80)) {
1408 data->pwm_ctrl[nr] = data->pwm_duty[nr];
36c4d98a 1409 it87_write_value(data, IT87_REG_PWM[nr],
6229cdb2
JD
1410 data->pwm_ctrl[nr]);
1411 }
b99883dc 1412 }
9a61bf63 1413 mutex_unlock(&data->update_lock);
1da177e4
LT
1414 return count;
1415}
c962024e
GR
1416
1417static ssize_t set_pwm_freq(struct device *dev, struct device_attribute *attr,
1418 const char *buf, size_t count)
f8d0c19a 1419{
60878bcf 1420 struct sensor_device_attribute *sensor_attr = to_sensor_dev_attr(attr);
b74f3fdd 1421 struct it87_data *data = dev_get_drvdata(dev);
60878bcf 1422 int nr = sensor_attr->index;
f5f64501 1423 unsigned long val;
f8d0c19a
JD
1424 int i;
1425
179c4fdb 1426 if (kstrtoul(buf, 10, &val) < 0)
f5f64501 1427 return -EINVAL;
f56c9c0a
GR
1428
1429 val = clamp_val(val, 0, 1000000);
1430 val *= has_newer_autopwm(data) ? 256 : 128;
f5f64501 1431
f8d0c19a
JD
1432 /* Search for the nearest available frequency */
1433 for (i = 0; i < 7; i++) {
c962024e 1434 if (val > (pwm_freq[i] + pwm_freq[i + 1]) / 2)
f8d0c19a
JD
1435 break;
1436 }
1437
1438 mutex_lock(&data->update_lock);
60878bcf
GR
1439 if (nr == 0) {
1440 data->fan_ctl = it87_read_value(data, IT87_REG_FAN_CTL) & 0x8f;
1441 data->fan_ctl |= i << 4;
1442 it87_write_value(data, IT87_REG_FAN_CTL, data->fan_ctl);
1443 } else {
1444 data->extra = it87_read_value(data, IT87_REG_TEMP_EXTRA) & 0x8f;
1445 data->extra |= i << 4;
1446 it87_write_value(data, IT87_REG_TEMP_EXTRA, data->extra);
1447 }
f8d0c19a
JD
1448 mutex_unlock(&data->update_lock);
1449
1450 return count;
1451}
c962024e 1452
94ac7ee6 1453static ssize_t show_pwm_temp_map(struct device *dev,
c962024e 1454 struct device_attribute *attr, char *buf)
94ac7ee6
JD
1455{
1456 struct sensor_device_attribute *sensor_attr = to_sensor_dev_attr(attr);
94ac7ee6 1457 struct it87_data *data = it87_update_device(dev);
c962024e 1458 int nr = sensor_attr->index;
94ac7ee6
JD
1459 int map;
1460
0624d861
GR
1461 map = data->pwm_temp_map[nr];
1462 if (map >= 3)
1463 map = 0; /* Should never happen */
1464 if (nr >= 3) /* pwm channels 3..6 map to temp4..6 */
1465 map += 3;
1466
1467 return sprintf(buf, "%d\n", (int)BIT(map));
94ac7ee6 1468}
c962024e 1469
94ac7ee6 1470static ssize_t set_pwm_temp_map(struct device *dev,
c962024e
GR
1471 struct device_attribute *attr, const char *buf,
1472 size_t count)
94ac7ee6
JD
1473{
1474 struct sensor_device_attribute *sensor_attr = to_sensor_dev_attr(attr);
94ac7ee6 1475 struct it87_data *data = dev_get_drvdata(dev);
c962024e 1476 int nr = sensor_attr->index;
94ac7ee6
JD
1477 long val;
1478 u8 reg;
1479
179c4fdb 1480 if (kstrtol(buf, 10, &val) < 0)
94ac7ee6
JD
1481 return -EINVAL;
1482
0624d861
GR
1483 if (nr >= 3)
1484 val -= 3;
1485
94ac7ee6 1486 switch (val) {
48b2ae7f 1487 case BIT(0):
94ac7ee6
JD
1488 reg = 0x00;
1489 break;
48b2ae7f 1490 case BIT(1):
94ac7ee6
JD
1491 reg = 0x01;
1492 break;
48b2ae7f 1493 case BIT(2):
94ac7ee6
JD
1494 reg = 0x02;
1495 break;
1496 default:
1497 return -EINVAL;
1498 }
1499
1500 mutex_lock(&data->update_lock);
82dbe987 1501 it87_update_pwm_ctrl(data, nr);
94ac7ee6 1502 data->pwm_temp_map[nr] = reg;
4a0d71cf
GR
1503 /*
1504 * If we are in automatic mode, write the temp mapping immediately;
1505 * otherwise, just store it for later use.
1506 */
94ac7ee6 1507 if (data->pwm_ctrl[nr] & 0x80) {
4c7b8ca1
GR
1508 data->pwm_ctrl[nr] = (data->pwm_ctrl[nr] & 0xfc) |
1509 data->pwm_temp_map[nr];
36c4d98a 1510 it87_write_value(data, IT87_REG_PWM[nr], data->pwm_ctrl[nr]);
94ac7ee6
JD
1511 }
1512 mutex_unlock(&data->update_lock);
1513 return count;
1514}
1da177e4 1515
c962024e
GR
1516static ssize_t show_auto_pwm(struct device *dev, struct device_attribute *attr,
1517 char *buf)
4f3f51bc
JD
1518{
1519 struct it87_data *data = it87_update_device(dev);
1520 struct sensor_device_attribute_2 *sensor_attr =
1521 to_sensor_dev_attr_2(attr);
1522 int nr = sensor_attr->nr;
1523 int point = sensor_attr->index;
1524
44c1bcd4
JD
1525 return sprintf(buf, "%d\n",
1526 pwm_from_reg(data, data->auto_pwm[nr][point]));
4f3f51bc
JD
1527}
1528
c962024e
GR
1529static ssize_t set_auto_pwm(struct device *dev, struct device_attribute *attr,
1530 const char *buf, size_t count)
4f3f51bc
JD
1531{
1532 struct it87_data *data = dev_get_drvdata(dev);
1533 struct sensor_device_attribute_2 *sensor_attr =
1534 to_sensor_dev_attr_2(attr);
1535 int nr = sensor_attr->nr;
1536 int point = sensor_attr->index;
2cbb9c37 1537 int regaddr;
4f3f51bc
JD
1538 long val;
1539
179c4fdb 1540 if (kstrtol(buf, 10, &val) < 0 || val < 0 || val > 255)
4f3f51bc
JD
1541 return -EINVAL;
1542
1543 mutex_lock(&data->update_lock);
44c1bcd4 1544 data->auto_pwm[nr][point] = pwm_to_reg(data, val);
2cbb9c37
GR
1545 if (has_newer_autopwm(data))
1546 regaddr = IT87_REG_AUTO_TEMP(nr, 3);
1547 else
1548 regaddr = IT87_REG_AUTO_PWM(nr, point);
1549 it87_write_value(data, regaddr, data->auto_pwm[nr][point]);
1550 mutex_unlock(&data->update_lock);
1551 return count;
1552}
1553
1554static ssize_t show_auto_pwm_slope(struct device *dev,
1555 struct device_attribute *attr, char *buf)
1556{
1557 struct it87_data *data = it87_update_device(dev);
1558 struct sensor_device_attribute *sensor_attr = to_sensor_dev_attr(attr);
1559 int nr = sensor_attr->index;
1560
1561 return sprintf(buf, "%d\n", data->auto_pwm[nr][1] & 0x7f);
1562}
1563
1564static ssize_t set_auto_pwm_slope(struct device *dev,
1565 struct device_attribute *attr,
1566 const char *buf, size_t count)
1567{
1568 struct it87_data *data = dev_get_drvdata(dev);
1569 struct sensor_device_attribute *sensor_attr = to_sensor_dev_attr(attr);
1570 int nr = sensor_attr->index;
1571 unsigned long val;
1572
1573 if (kstrtoul(buf, 10, &val) < 0 || val > 127)
1574 return -EINVAL;
1575
1576 mutex_lock(&data->update_lock);
1577 data->auto_pwm[nr][1] = (data->auto_pwm[nr][1] & 0x80) | val;
1578 it87_write_value(data, IT87_REG_AUTO_TEMP(nr, 4),
1579 data->auto_pwm[nr][1]);
4f3f51bc
JD
1580 mutex_unlock(&data->update_lock);
1581 return count;
1582}
1583
c962024e
GR
1584static ssize_t show_auto_temp(struct device *dev, struct device_attribute *attr,
1585 char *buf)
4f3f51bc
JD
1586{
1587 struct it87_data *data = it87_update_device(dev);
1588 struct sensor_device_attribute_2 *sensor_attr =
1589 to_sensor_dev_attr_2(attr);
1590 int nr = sensor_attr->nr;
1591 int point = sensor_attr->index;
2cbb9c37
GR
1592 int reg;
1593
1594 if (has_old_autopwm(data) || point)
1595 reg = data->auto_temp[nr][point];
1596 else
1597 reg = data->auto_temp[nr][1] - (data->auto_temp[nr][0] & 0x1f);
4f3f51bc 1598
2cbb9c37 1599 return sprintf(buf, "%d\n", TEMP_FROM_REG(reg));
4f3f51bc
JD
1600}
1601
c962024e
GR
1602static ssize_t set_auto_temp(struct device *dev, struct device_attribute *attr,
1603 const char *buf, size_t count)
4f3f51bc
JD
1604{
1605 struct it87_data *data = dev_get_drvdata(dev);
1606 struct sensor_device_attribute_2 *sensor_attr =
1607 to_sensor_dev_attr_2(attr);
1608 int nr = sensor_attr->nr;
1609 int point = sensor_attr->index;
1610 long val;
2cbb9c37 1611 int reg;
4f3f51bc 1612
179c4fdb 1613 if (kstrtol(buf, 10, &val) < 0 || val < -128000 || val > 127000)
4f3f51bc
JD
1614 return -EINVAL;
1615
1616 mutex_lock(&data->update_lock);
2cbb9c37
GR
1617 if (has_newer_autopwm(data) && !point) {
1618 reg = data->auto_temp[nr][1] - TEMP_TO_REG(val);
1619 reg = clamp_val(reg, 0, 0x1f) | (data->auto_temp[nr][0] & 0xe0);
1620 data->auto_temp[nr][0] = reg;
1621 it87_write_value(data, IT87_REG_AUTO_TEMP(nr, 5), reg);
1622 } else {
1623 reg = TEMP_TO_REG(val);
1624 data->auto_temp[nr][point] = reg;
1625 if (has_newer_autopwm(data))
1626 point--;
1627 it87_write_value(data, IT87_REG_AUTO_TEMP(nr, point), reg);
1628 }
4f3f51bc
JD
1629 mutex_unlock(&data->update_lock);
1630 return count;
1631}
1632
e1169ba0
GR
1633static SENSOR_DEVICE_ATTR_2(fan1_input, S_IRUGO, show_fan, NULL, 0, 0);
1634static SENSOR_DEVICE_ATTR_2(fan1_min, S_IRUGO | S_IWUSR, show_fan, set_fan,
1635 0, 1);
1636static SENSOR_DEVICE_ATTR(fan1_div, S_IRUGO | S_IWUSR, show_fan_div,
1637 set_fan_div, 0);
1638
1639static SENSOR_DEVICE_ATTR_2(fan2_input, S_IRUGO, show_fan, NULL, 1, 0);
1640static SENSOR_DEVICE_ATTR_2(fan2_min, S_IRUGO | S_IWUSR, show_fan, set_fan,
1641 1, 1);
1642static SENSOR_DEVICE_ATTR(fan2_div, S_IRUGO | S_IWUSR, show_fan_div,
1643 set_fan_div, 1);
1644
1645static SENSOR_DEVICE_ATTR_2(fan3_input, S_IRUGO, show_fan, NULL, 2, 0);
1646static SENSOR_DEVICE_ATTR_2(fan3_min, S_IRUGO | S_IWUSR, show_fan, set_fan,
1647 2, 1);
1648static SENSOR_DEVICE_ATTR(fan3_div, S_IRUGO | S_IWUSR, show_fan_div,
1649 set_fan_div, 2);
1650
1651static SENSOR_DEVICE_ATTR_2(fan4_input, S_IRUGO, show_fan, NULL, 3, 0);
1652static SENSOR_DEVICE_ATTR_2(fan4_min, S_IRUGO | S_IWUSR, show_fan, set_fan,
1653 3, 1);
1da177e4 1654
e1169ba0
GR
1655static SENSOR_DEVICE_ATTR_2(fan5_input, S_IRUGO, show_fan, NULL, 4, 0);
1656static SENSOR_DEVICE_ATTR_2(fan5_min, S_IRUGO | S_IWUSR, show_fan, set_fan,
1657 4, 1);
1da177e4 1658
fa3f70d6
GR
1659static SENSOR_DEVICE_ATTR_2(fan6_input, S_IRUGO, show_fan, NULL, 5, 0);
1660static SENSOR_DEVICE_ATTR_2(fan6_min, S_IRUGO | S_IWUSR, show_fan, set_fan,
1661 5, 1);
1662
c4458db3
GR
1663static SENSOR_DEVICE_ATTR(pwm1_enable, S_IRUGO | S_IWUSR,
1664 show_pwm_enable, set_pwm_enable, 0);
1665static SENSOR_DEVICE_ATTR(pwm1, S_IRUGO | S_IWUSR, show_pwm, set_pwm, 0);
60878bcf
GR
1666static SENSOR_DEVICE_ATTR(pwm1_freq, S_IRUGO | S_IWUSR, show_pwm_freq,
1667 set_pwm_freq, 0);
5c391261 1668static SENSOR_DEVICE_ATTR(pwm1_auto_channels_temp, S_IRUGO,
c4458db3
GR
1669 show_pwm_temp_map, set_pwm_temp_map, 0);
1670static SENSOR_DEVICE_ATTR_2(pwm1_auto_point1_pwm, S_IRUGO | S_IWUSR,
1671 show_auto_pwm, set_auto_pwm, 0, 0);
1672static SENSOR_DEVICE_ATTR_2(pwm1_auto_point2_pwm, S_IRUGO | S_IWUSR,
1673 show_auto_pwm, set_auto_pwm, 0, 1);
1674static SENSOR_DEVICE_ATTR_2(pwm1_auto_point3_pwm, S_IRUGO | S_IWUSR,
1675 show_auto_pwm, set_auto_pwm, 0, 2);
1676static SENSOR_DEVICE_ATTR_2(pwm1_auto_point4_pwm, S_IRUGO,
1677 show_auto_pwm, NULL, 0, 3);
1678static SENSOR_DEVICE_ATTR_2(pwm1_auto_point1_temp, S_IRUGO | S_IWUSR,
1679 show_auto_temp, set_auto_temp, 0, 1);
1680static SENSOR_DEVICE_ATTR_2(pwm1_auto_point1_temp_hyst, S_IRUGO | S_IWUSR,
1681 show_auto_temp, set_auto_temp, 0, 0);
1682static SENSOR_DEVICE_ATTR_2(pwm1_auto_point2_temp, S_IRUGO | S_IWUSR,
1683 show_auto_temp, set_auto_temp, 0, 2);
1684static SENSOR_DEVICE_ATTR_2(pwm1_auto_point3_temp, S_IRUGO | S_IWUSR,
1685 show_auto_temp, set_auto_temp, 0, 3);
1686static SENSOR_DEVICE_ATTR_2(pwm1_auto_point4_temp, S_IRUGO | S_IWUSR,
1687 show_auto_temp, set_auto_temp, 0, 4);
2cbb9c37
GR
1688static SENSOR_DEVICE_ATTR_2(pwm1_auto_start, S_IRUGO | S_IWUSR,
1689 show_auto_pwm, set_auto_pwm, 0, 0);
1690static SENSOR_DEVICE_ATTR(pwm1_auto_slope, S_IRUGO | S_IWUSR,
1691 show_auto_pwm_slope, set_auto_pwm_slope, 0);
c4458db3
GR
1692
1693static SENSOR_DEVICE_ATTR(pwm2_enable, S_IRUGO | S_IWUSR,
1694 show_pwm_enable, set_pwm_enable, 1);
1695static SENSOR_DEVICE_ATTR(pwm2, S_IRUGO | S_IWUSR, show_pwm, set_pwm, 1);
60878bcf 1696static SENSOR_DEVICE_ATTR(pwm2_freq, S_IRUGO, show_pwm_freq, set_pwm_freq, 1);
5c391261 1697static SENSOR_DEVICE_ATTR(pwm2_auto_channels_temp, S_IRUGO,
c4458db3
GR
1698 show_pwm_temp_map, set_pwm_temp_map, 1);
1699static SENSOR_DEVICE_ATTR_2(pwm2_auto_point1_pwm, S_IRUGO | S_IWUSR,
1700 show_auto_pwm, set_auto_pwm, 1, 0);
1701static SENSOR_DEVICE_ATTR_2(pwm2_auto_point2_pwm, S_IRUGO | S_IWUSR,
1702 show_auto_pwm, set_auto_pwm, 1, 1);
1703static SENSOR_DEVICE_ATTR_2(pwm2_auto_point3_pwm, S_IRUGO | S_IWUSR,
1704 show_auto_pwm, set_auto_pwm, 1, 2);
1705static SENSOR_DEVICE_ATTR_2(pwm2_auto_point4_pwm, S_IRUGO,
1706 show_auto_pwm, NULL, 1, 3);
1707static SENSOR_DEVICE_ATTR_2(pwm2_auto_point1_temp, S_IRUGO | S_IWUSR,
1708 show_auto_temp, set_auto_temp, 1, 1);
1709static SENSOR_DEVICE_ATTR_2(pwm2_auto_point1_temp_hyst, S_IRUGO | S_IWUSR,
1710 show_auto_temp, set_auto_temp, 1, 0);
1711static SENSOR_DEVICE_ATTR_2(pwm2_auto_point2_temp, S_IRUGO | S_IWUSR,
1712 show_auto_temp, set_auto_temp, 1, 2);
1713static SENSOR_DEVICE_ATTR_2(pwm2_auto_point3_temp, S_IRUGO | S_IWUSR,
1714 show_auto_temp, set_auto_temp, 1, 3);
1715static SENSOR_DEVICE_ATTR_2(pwm2_auto_point4_temp, S_IRUGO | S_IWUSR,
1716 show_auto_temp, set_auto_temp, 1, 4);
2cbb9c37
GR
1717static SENSOR_DEVICE_ATTR_2(pwm2_auto_start, S_IRUGO | S_IWUSR,
1718 show_auto_pwm, set_auto_pwm, 1, 0);
1719static SENSOR_DEVICE_ATTR(pwm2_auto_slope, S_IRUGO | S_IWUSR,
1720 show_auto_pwm_slope, set_auto_pwm_slope, 1);
c4458db3
GR
1721
1722static SENSOR_DEVICE_ATTR(pwm3_enable, S_IRUGO | S_IWUSR,
1723 show_pwm_enable, set_pwm_enable, 2);
1724static SENSOR_DEVICE_ATTR(pwm3, S_IRUGO | S_IWUSR, show_pwm, set_pwm, 2);
60878bcf 1725static SENSOR_DEVICE_ATTR(pwm3_freq, S_IRUGO, show_pwm_freq, NULL, 2);
5c391261 1726static SENSOR_DEVICE_ATTR(pwm3_auto_channels_temp, S_IRUGO,
c4458db3
GR
1727 show_pwm_temp_map, set_pwm_temp_map, 2);
1728static SENSOR_DEVICE_ATTR_2(pwm3_auto_point1_pwm, S_IRUGO | S_IWUSR,
1729 show_auto_pwm, set_auto_pwm, 2, 0);
1730static SENSOR_DEVICE_ATTR_2(pwm3_auto_point2_pwm, S_IRUGO | S_IWUSR,
1731 show_auto_pwm, set_auto_pwm, 2, 1);
1732static SENSOR_DEVICE_ATTR_2(pwm3_auto_point3_pwm, S_IRUGO | S_IWUSR,
1733 show_auto_pwm, set_auto_pwm, 2, 2);
1734static SENSOR_DEVICE_ATTR_2(pwm3_auto_point4_pwm, S_IRUGO,
1735 show_auto_pwm, NULL, 2, 3);
1736static SENSOR_DEVICE_ATTR_2(pwm3_auto_point1_temp, S_IRUGO | S_IWUSR,
1737 show_auto_temp, set_auto_temp, 2, 1);
1738static SENSOR_DEVICE_ATTR_2(pwm3_auto_point1_temp_hyst, S_IRUGO | S_IWUSR,
1739 show_auto_temp, set_auto_temp, 2, 0);
1740static SENSOR_DEVICE_ATTR_2(pwm3_auto_point2_temp, S_IRUGO | S_IWUSR,
1741 show_auto_temp, set_auto_temp, 2, 2);
1742static SENSOR_DEVICE_ATTR_2(pwm3_auto_point3_temp, S_IRUGO | S_IWUSR,
1743 show_auto_temp, set_auto_temp, 2, 3);
1744static SENSOR_DEVICE_ATTR_2(pwm3_auto_point4_temp, S_IRUGO | S_IWUSR,
1745 show_auto_temp, set_auto_temp, 2, 4);
2cbb9c37
GR
1746static SENSOR_DEVICE_ATTR_2(pwm3_auto_start, S_IRUGO | S_IWUSR,
1747 show_auto_pwm, set_auto_pwm, 2, 0);
1748static SENSOR_DEVICE_ATTR(pwm3_auto_slope, S_IRUGO | S_IWUSR,
1749 show_auto_pwm_slope, set_auto_pwm_slope, 2);
1da177e4 1750
36c4d98a
GR
1751static SENSOR_DEVICE_ATTR(pwm4_enable, S_IRUGO | S_IWUSR,
1752 show_pwm_enable, set_pwm_enable, 3);
1753static SENSOR_DEVICE_ATTR(pwm4, S_IRUGO | S_IWUSR, show_pwm, set_pwm, 3);
60878bcf 1754static SENSOR_DEVICE_ATTR(pwm4_freq, S_IRUGO, show_pwm_freq, NULL, 3);
5c391261 1755static SENSOR_DEVICE_ATTR(pwm4_auto_channels_temp, S_IRUGO,
36c4d98a 1756 show_pwm_temp_map, set_pwm_temp_map, 3);
2cbb9c37
GR
1757static SENSOR_DEVICE_ATTR_2(pwm4_auto_point1_temp, S_IRUGO | S_IWUSR,
1758 show_auto_temp, set_auto_temp, 2, 1);
1759static SENSOR_DEVICE_ATTR_2(pwm4_auto_point1_temp_hyst, S_IRUGO | S_IWUSR,
1760 show_auto_temp, set_auto_temp, 2, 0);
1761static SENSOR_DEVICE_ATTR_2(pwm4_auto_point2_temp, S_IRUGO | S_IWUSR,
1762 show_auto_temp, set_auto_temp, 2, 2);
1763static SENSOR_DEVICE_ATTR_2(pwm4_auto_point3_temp, S_IRUGO | S_IWUSR,
1764 show_auto_temp, set_auto_temp, 2, 3);
1765static SENSOR_DEVICE_ATTR_2(pwm4_auto_start, S_IRUGO | S_IWUSR,
1766 show_auto_pwm, set_auto_pwm, 3, 0);
1767static SENSOR_DEVICE_ATTR(pwm4_auto_slope, S_IRUGO | S_IWUSR,
1768 show_auto_pwm_slope, set_auto_pwm_slope, 3);
36c4d98a
GR
1769
1770static SENSOR_DEVICE_ATTR(pwm5_enable, S_IRUGO | S_IWUSR,
1771 show_pwm_enable, set_pwm_enable, 4);
1772static SENSOR_DEVICE_ATTR(pwm5, S_IRUGO | S_IWUSR, show_pwm, set_pwm, 4);
60878bcf 1773static SENSOR_DEVICE_ATTR(pwm5_freq, S_IRUGO, show_pwm_freq, NULL, 4);
5c391261 1774static SENSOR_DEVICE_ATTR(pwm5_auto_channels_temp, S_IRUGO,
36c4d98a 1775 show_pwm_temp_map, set_pwm_temp_map, 4);
2cbb9c37
GR
1776static SENSOR_DEVICE_ATTR_2(pwm5_auto_point1_temp, S_IRUGO | S_IWUSR,
1777 show_auto_temp, set_auto_temp, 2, 1);
1778static SENSOR_DEVICE_ATTR_2(pwm5_auto_point1_temp_hyst, S_IRUGO | S_IWUSR,
1779 show_auto_temp, set_auto_temp, 2, 0);
1780static SENSOR_DEVICE_ATTR_2(pwm5_auto_point2_temp, S_IRUGO | S_IWUSR,
1781 show_auto_temp, set_auto_temp, 2, 2);
1782static SENSOR_DEVICE_ATTR_2(pwm5_auto_point3_temp, S_IRUGO | S_IWUSR,
1783 show_auto_temp, set_auto_temp, 2, 3);
1784static SENSOR_DEVICE_ATTR_2(pwm5_auto_start, S_IRUGO | S_IWUSR,
1785 show_auto_pwm, set_auto_pwm, 4, 0);
1786static SENSOR_DEVICE_ATTR(pwm5_auto_slope, S_IRUGO | S_IWUSR,
1787 show_auto_pwm_slope, set_auto_pwm_slope, 4);
36c4d98a
GR
1788
1789static SENSOR_DEVICE_ATTR(pwm6_enable, S_IRUGO | S_IWUSR,
1790 show_pwm_enable, set_pwm_enable, 5);
1791static SENSOR_DEVICE_ATTR(pwm6, S_IRUGO | S_IWUSR, show_pwm, set_pwm, 5);
60878bcf 1792static SENSOR_DEVICE_ATTR(pwm6_freq, S_IRUGO, show_pwm_freq, NULL, 5);
5c391261 1793static SENSOR_DEVICE_ATTR(pwm6_auto_channels_temp, S_IRUGO,
36c4d98a 1794 show_pwm_temp_map, set_pwm_temp_map, 5);
2cbb9c37
GR
1795static SENSOR_DEVICE_ATTR_2(pwm6_auto_point1_temp, S_IRUGO | S_IWUSR,
1796 show_auto_temp, set_auto_temp, 2, 1);
1797static SENSOR_DEVICE_ATTR_2(pwm6_auto_point1_temp_hyst, S_IRUGO | S_IWUSR,
1798 show_auto_temp, set_auto_temp, 2, 0);
1799static SENSOR_DEVICE_ATTR_2(pwm6_auto_point2_temp, S_IRUGO | S_IWUSR,
1800 show_auto_temp, set_auto_temp, 2, 2);
1801static SENSOR_DEVICE_ATTR_2(pwm6_auto_point3_temp, S_IRUGO | S_IWUSR,
1802 show_auto_temp, set_auto_temp, 2, 3);
1803static SENSOR_DEVICE_ATTR_2(pwm6_auto_start, S_IRUGO | S_IWUSR,
1804 show_auto_pwm, set_auto_pwm, 5, 0);
1805static SENSOR_DEVICE_ATTR(pwm6_auto_slope, S_IRUGO | S_IWUSR,
1806 show_auto_pwm_slope, set_auto_pwm_slope, 5);
36c4d98a 1807
1da177e4 1808/* Alarms */
ddc64ae8 1809static ssize_t alarms_show(struct device *dev, struct device_attribute *attr,
c962024e 1810 char *buf)
1da177e4
LT
1811{
1812 struct it87_data *data = it87_update_device(dev);
c962024e 1813
68188ba7 1814 return sprintf(buf, "%u\n", data->alarms);
1da177e4 1815}
ddc64ae8 1816static DEVICE_ATTR_RO(alarms);
1da177e4 1817
0124dd78 1818static ssize_t show_alarm(struct device *dev, struct device_attribute *attr,
c962024e 1819 char *buf)
0124dd78 1820{
0124dd78 1821 struct it87_data *data = it87_update_device(dev);
c962024e
GR
1822 int bitnr = to_sensor_dev_attr(attr)->index;
1823
0124dd78
JD
1824 return sprintf(buf, "%u\n", (data->alarms >> bitnr) & 1);
1825}
3d30f9e6 1826
c962024e
GR
1827static ssize_t clear_intrusion(struct device *dev,
1828 struct device_attribute *attr, const char *buf,
1829 size_t count)
3d30f9e6
JD
1830{
1831 struct it87_data *data = dev_get_drvdata(dev);
3d30f9e6 1832 int config;
c962024e 1833 long val;
3d30f9e6 1834
179c4fdb 1835 if (kstrtol(buf, 10, &val) < 0 || val != 0)
3d30f9e6
JD
1836 return -EINVAL;
1837
1838 mutex_lock(&data->update_lock);
1839 config = it87_read_value(data, IT87_REG_CONFIG);
1840 if (config < 0) {
1841 count = config;
1842 } else {
48b2ae7f 1843 config |= BIT(5);
3d30f9e6
JD
1844 it87_write_value(data, IT87_REG_CONFIG, config);
1845 /* Invalidate cache to force re-read */
1846 data->valid = 0;
1847 }
1848 mutex_unlock(&data->update_lock);
1849
1850 return count;
1851}
1852
0124dd78
JD
1853static SENSOR_DEVICE_ATTR(in0_alarm, S_IRUGO, show_alarm, NULL, 8);
1854static SENSOR_DEVICE_ATTR(in1_alarm, S_IRUGO, show_alarm, NULL, 9);
1855static SENSOR_DEVICE_ATTR(in2_alarm, S_IRUGO, show_alarm, NULL, 10);
1856static SENSOR_DEVICE_ATTR(in3_alarm, S_IRUGO, show_alarm, NULL, 11);
1857static SENSOR_DEVICE_ATTR(in4_alarm, S_IRUGO, show_alarm, NULL, 12);
1858static SENSOR_DEVICE_ATTR(in5_alarm, S_IRUGO, show_alarm, NULL, 13);
1859static SENSOR_DEVICE_ATTR(in6_alarm, S_IRUGO, show_alarm, NULL, 14);
1860static SENSOR_DEVICE_ATTR(in7_alarm, S_IRUGO, show_alarm, NULL, 15);
1861static SENSOR_DEVICE_ATTR(fan1_alarm, S_IRUGO, show_alarm, NULL, 0);
1862static SENSOR_DEVICE_ATTR(fan2_alarm, S_IRUGO, show_alarm, NULL, 1);
1863static SENSOR_DEVICE_ATTR(fan3_alarm, S_IRUGO, show_alarm, NULL, 2);
1864static SENSOR_DEVICE_ATTR(fan4_alarm, S_IRUGO, show_alarm, NULL, 3);
1865static SENSOR_DEVICE_ATTR(fan5_alarm, S_IRUGO, show_alarm, NULL, 6);
fa3f70d6 1866static SENSOR_DEVICE_ATTR(fan6_alarm, S_IRUGO, show_alarm, NULL, 7);
0124dd78
JD
1867static SENSOR_DEVICE_ATTR(temp1_alarm, S_IRUGO, show_alarm, NULL, 16);
1868static SENSOR_DEVICE_ATTR(temp2_alarm, S_IRUGO, show_alarm, NULL, 17);
1869static SENSOR_DEVICE_ATTR(temp3_alarm, S_IRUGO, show_alarm, NULL, 18);
3d30f9e6
JD
1870static SENSOR_DEVICE_ATTR(intrusion0_alarm, S_IRUGO | S_IWUSR,
1871 show_alarm, clear_intrusion, 4);
0124dd78 1872
d9b327c3 1873static ssize_t show_beep(struct device *dev, struct device_attribute *attr,
c962024e 1874 char *buf)
d9b327c3 1875{
d9b327c3 1876 struct it87_data *data = it87_update_device(dev);
c962024e
GR
1877 int bitnr = to_sensor_dev_attr(attr)->index;
1878
d9b327c3
JD
1879 return sprintf(buf, "%u\n", (data->beeps >> bitnr) & 1);
1880}
c962024e 1881
d9b327c3 1882static ssize_t set_beep(struct device *dev, struct device_attribute *attr,
c962024e 1883 const char *buf, size_t count)
d9b327c3
JD
1884{
1885 int bitnr = to_sensor_dev_attr(attr)->index;
1886 struct it87_data *data = dev_get_drvdata(dev);
1887 long val;
1888
c962024e 1889 if (kstrtol(buf, 10, &val) < 0 || (val != 0 && val != 1))
d9b327c3
JD
1890 return -EINVAL;
1891
1892 mutex_lock(&data->update_lock);
1893 data->beeps = it87_read_value(data, IT87_REG_BEEP_ENABLE);
1894 if (val)
48b2ae7f 1895 data->beeps |= BIT(bitnr);
d9b327c3 1896 else
48b2ae7f 1897 data->beeps &= ~BIT(bitnr);
d9b327c3
JD
1898 it87_write_value(data, IT87_REG_BEEP_ENABLE, data->beeps);
1899 mutex_unlock(&data->update_lock);
1900 return count;
1901}
1902
1903static SENSOR_DEVICE_ATTR(in0_beep, S_IRUGO | S_IWUSR,
1904 show_beep, set_beep, 1);
1905static SENSOR_DEVICE_ATTR(in1_beep, S_IRUGO, show_beep, NULL, 1);
1906static SENSOR_DEVICE_ATTR(in2_beep, S_IRUGO, show_beep, NULL, 1);
1907static SENSOR_DEVICE_ATTR(in3_beep, S_IRUGO, show_beep, NULL, 1);
1908static SENSOR_DEVICE_ATTR(in4_beep, S_IRUGO, show_beep, NULL, 1);
1909static SENSOR_DEVICE_ATTR(in5_beep, S_IRUGO, show_beep, NULL, 1);
1910static SENSOR_DEVICE_ATTR(in6_beep, S_IRUGO, show_beep, NULL, 1);
1911static SENSOR_DEVICE_ATTR(in7_beep, S_IRUGO, show_beep, NULL, 1);
1912/* fanX_beep writability is set later */
1913static SENSOR_DEVICE_ATTR(fan1_beep, S_IRUGO, show_beep, set_beep, 0);
1914static SENSOR_DEVICE_ATTR(fan2_beep, S_IRUGO, show_beep, set_beep, 0);
1915static SENSOR_DEVICE_ATTR(fan3_beep, S_IRUGO, show_beep, set_beep, 0);
1916static SENSOR_DEVICE_ATTR(fan4_beep, S_IRUGO, show_beep, set_beep, 0);
1917static SENSOR_DEVICE_ATTR(fan5_beep, S_IRUGO, show_beep, set_beep, 0);
fa3f70d6 1918static SENSOR_DEVICE_ATTR(fan6_beep, S_IRUGO, show_beep, set_beep, 0);
d9b327c3
JD
1919static SENSOR_DEVICE_ATTR(temp1_beep, S_IRUGO | S_IWUSR,
1920 show_beep, set_beep, 2);
1921static SENSOR_DEVICE_ATTR(temp2_beep, S_IRUGO, show_beep, NULL, 2);
1922static SENSOR_DEVICE_ATTR(temp3_beep, S_IRUGO, show_beep, NULL, 2);
1923
ddc64ae8
JL
1924static ssize_t vrm_show(struct device *dev, struct device_attribute *attr,
1925 char *buf)
1da177e4 1926{
90d6619a 1927 struct it87_data *data = dev_get_drvdata(dev);
c962024e 1928
a7be58a1 1929 return sprintf(buf, "%u\n", data->vrm);
1da177e4 1930}
c962024e 1931
ddc64ae8
JL
1932static ssize_t vrm_store(struct device *dev, struct device_attribute *attr,
1933 const char *buf, size_t count)
1da177e4 1934{
b74f3fdd 1935 struct it87_data *data = dev_get_drvdata(dev);
f5f64501
JD
1936 unsigned long val;
1937
179c4fdb 1938 if (kstrtoul(buf, 10, &val) < 0)
f5f64501 1939 return -EINVAL;
1da177e4 1940
1da177e4
LT
1941 data->vrm = val;
1942
1943 return count;
1944}
ddc64ae8 1945static DEVICE_ATTR_RW(vrm);
1da177e4 1946
ddc64ae8
JL
1947static ssize_t cpu0_vid_show(struct device *dev,
1948 struct device_attribute *attr, char *buf)
1da177e4
LT
1949{
1950 struct it87_data *data = it87_update_device(dev);
c962024e
GR
1951
1952 return sprintf(buf, "%ld\n", (long)vid_from_reg(data->vid, data->vrm));
1da177e4 1953}
ddc64ae8 1954static DEVICE_ATTR_RO(cpu0_vid);
87808be4 1955
738e5e05 1956static ssize_t show_label(struct device *dev, struct device_attribute *attr,
c962024e 1957 char *buf)
738e5e05 1958{
3c4c4971 1959 static const char * const labels[] = {
738e5e05
JD
1960 "+5V",
1961 "5VSB",
1962 "Vbat",
638c1c07 1963 "AVCC",
738e5e05 1964 };
3c4c4971 1965 static const char * const labels_it8721[] = {
44c1bcd4
JD
1966 "+3.3V",
1967 "3VSB",
1968 "Vbat",
638c1c07 1969 "+3.3V",
44c1bcd4
JD
1970 };
1971 struct it87_data *data = dev_get_drvdata(dev);
738e5e05 1972 int nr = to_sensor_dev_attr(attr)->index;
ead80803 1973 const char *label;
738e5e05 1974
a9eebd4f
GR
1975 if (has_vin3_5v(data) && nr == 0)
1976 label = labels[0];
1977 else if (has_12mv_adc(data) || has_10_9mv_adc(data))
ead80803
JM
1978 label = labels_it8721[nr];
1979 else
1980 label = labels[nr];
1981
1982 return sprintf(buf, "%s\n", label);
738e5e05
JD
1983}
1984static SENSOR_DEVICE_ATTR(in3_label, S_IRUGO, show_label, NULL, 0);
1985static SENSOR_DEVICE_ATTR(in7_label, S_IRUGO, show_label, NULL, 1);
1986static SENSOR_DEVICE_ATTR(in8_label, S_IRUGO, show_label, NULL, 2);
73055405 1987/* AVCC3 */
638c1c07 1988static SENSOR_DEVICE_ATTR(in9_label, S_IRUGO, show_label, NULL, 3);
738e5e05 1989
52929715
GR
1990static umode_t it87_in_is_visible(struct kobject *kobj,
1991 struct attribute *attr, int index)
9172b5d1 1992{
52929715
GR
1993 struct device *dev = container_of(kobj, struct device, kobj);
1994 struct it87_data *data = dev_get_drvdata(dev);
1995 int i = index / 5; /* voltage index */
1996 int a = index % 5; /* attribute index */
1997
f838aa26 1998 if (index >= 40) { /* in8 and higher only have input attributes */
52929715
GR
1999 i = index - 40 + 8;
2000 a = 0;
2001 }
2002
48b2ae7f 2003 if (!(data->has_in & BIT(i)))
52929715
GR
2004 return 0;
2005
2006 if (a == 4 && !data->has_beep)
2007 return 0;
2008
2009 return attr->mode;
2010}
2011
2012static struct attribute *it87_attributes_in[] = {
87808be4 2013 &sensor_dev_attr_in0_input.dev_attr.attr,
87808be4 2014 &sensor_dev_attr_in0_min.dev_attr.attr,
87808be4 2015 &sensor_dev_attr_in0_max.dev_attr.attr,
0124dd78 2016 &sensor_dev_attr_in0_alarm.dev_attr.attr,
52929715
GR
2017 &sensor_dev_attr_in0_beep.dev_attr.attr, /* 4 */
2018
9172b5d1
GR
2019 &sensor_dev_attr_in1_input.dev_attr.attr,
2020 &sensor_dev_attr_in1_min.dev_attr.attr,
2021 &sensor_dev_attr_in1_max.dev_attr.attr,
0124dd78 2022 &sensor_dev_attr_in1_alarm.dev_attr.attr,
52929715
GR
2023 &sensor_dev_attr_in1_beep.dev_attr.attr, /* 9 */
2024
9172b5d1
GR
2025 &sensor_dev_attr_in2_input.dev_attr.attr,
2026 &sensor_dev_attr_in2_min.dev_attr.attr,
2027 &sensor_dev_attr_in2_max.dev_attr.attr,
0124dd78 2028 &sensor_dev_attr_in2_alarm.dev_attr.attr,
52929715
GR
2029 &sensor_dev_attr_in2_beep.dev_attr.attr, /* 14 */
2030
9172b5d1
GR
2031 &sensor_dev_attr_in3_input.dev_attr.attr,
2032 &sensor_dev_attr_in3_min.dev_attr.attr,
2033 &sensor_dev_attr_in3_max.dev_attr.attr,
0124dd78 2034 &sensor_dev_attr_in3_alarm.dev_attr.attr,
52929715
GR
2035 &sensor_dev_attr_in3_beep.dev_attr.attr, /* 19 */
2036
9172b5d1
GR
2037 &sensor_dev_attr_in4_input.dev_attr.attr,
2038 &sensor_dev_attr_in4_min.dev_attr.attr,
2039 &sensor_dev_attr_in4_max.dev_attr.attr,
0124dd78 2040 &sensor_dev_attr_in4_alarm.dev_attr.attr,
52929715
GR
2041 &sensor_dev_attr_in4_beep.dev_attr.attr, /* 24 */
2042
9172b5d1
GR
2043 &sensor_dev_attr_in5_input.dev_attr.attr,
2044 &sensor_dev_attr_in5_min.dev_attr.attr,
2045 &sensor_dev_attr_in5_max.dev_attr.attr,
0124dd78 2046 &sensor_dev_attr_in5_alarm.dev_attr.attr,
52929715
GR
2047 &sensor_dev_attr_in5_beep.dev_attr.attr, /* 29 */
2048
9172b5d1
GR
2049 &sensor_dev_attr_in6_input.dev_attr.attr,
2050 &sensor_dev_attr_in6_min.dev_attr.attr,
2051 &sensor_dev_attr_in6_max.dev_attr.attr,
0124dd78 2052 &sensor_dev_attr_in6_alarm.dev_attr.attr,
52929715
GR
2053 &sensor_dev_attr_in6_beep.dev_attr.attr, /* 34 */
2054
9172b5d1
GR
2055 &sensor_dev_attr_in7_input.dev_attr.attr,
2056 &sensor_dev_attr_in7_min.dev_attr.attr,
2057 &sensor_dev_attr_in7_max.dev_attr.attr,
0124dd78 2058 &sensor_dev_attr_in7_alarm.dev_attr.attr,
52929715
GR
2059 &sensor_dev_attr_in7_beep.dev_attr.attr, /* 39 */
2060
2061 &sensor_dev_attr_in8_input.dev_attr.attr, /* 40 */
d5f3f6c8
JD
2062 &sensor_dev_attr_in9_input.dev_attr.attr,
2063 &sensor_dev_attr_in10_input.dev_attr.attr,
2064 &sensor_dev_attr_in11_input.dev_attr.attr,
2065 &sensor_dev_attr_in12_input.dev_attr.attr,
3c329263 2066 NULL
52929715
GR
2067};
2068
2069static const struct attribute_group it87_group_in = {
2070 .attrs = it87_attributes_in,
2071 .is_visible = it87_in_is_visible,
9172b5d1
GR
2072};
2073
87533770
GR
2074static umode_t it87_temp_is_visible(struct kobject *kobj,
2075 struct attribute *attr, int index)
4573acbc 2076{
87533770
GR
2077 struct device *dev = container_of(kobj, struct device, kobj);
2078 struct it87_data *data = dev_get_drvdata(dev);
2079 int i = index / 7; /* temperature index */
2080 int a = index % 7; /* attribute index */
2081
cc18da79
GR
2082 if (index >= 21) {
2083 i = index - 21 + 3;
2084 a = 0;
2085 }
2086
48b2ae7f 2087 if (!(data->has_temp & BIT(i)))
87533770
GR
2088 return 0;
2089
2090 if (a == 5 && !has_temp_offset(data))
2091 return 0;
2092
2093 if (a == 6 && !data->has_beep)
2094 return 0;
2095
2096 return attr->mode;
2097}
2098
2099static struct attribute *it87_attributes_temp[] = {
87808be4 2100 &sensor_dev_attr_temp1_input.dev_attr.attr,
87808be4 2101 &sensor_dev_attr_temp1_max.dev_attr.attr,
87808be4 2102 &sensor_dev_attr_temp1_min.dev_attr.attr,
87808be4 2103 &sensor_dev_attr_temp1_type.dev_attr.attr,
0124dd78 2104 &sensor_dev_attr_temp1_alarm.dev_attr.attr,
87533770
GR
2105 &sensor_dev_attr_temp1_offset.dev_attr.attr, /* 5 */
2106 &sensor_dev_attr_temp1_beep.dev_attr.attr, /* 6 */
2107
cc18da79 2108 &sensor_dev_attr_temp2_input.dev_attr.attr, /* 7 */
4573acbc
GR
2109 &sensor_dev_attr_temp2_max.dev_attr.attr,
2110 &sensor_dev_attr_temp2_min.dev_attr.attr,
2111 &sensor_dev_attr_temp2_type.dev_attr.attr,
0124dd78 2112 &sensor_dev_attr_temp2_alarm.dev_attr.attr,
87533770
GR
2113 &sensor_dev_attr_temp2_offset.dev_attr.attr,
2114 &sensor_dev_attr_temp2_beep.dev_attr.attr,
2115
cc18da79 2116 &sensor_dev_attr_temp3_input.dev_attr.attr, /* 14 */
4573acbc
GR
2117 &sensor_dev_attr_temp3_max.dev_attr.attr,
2118 &sensor_dev_attr_temp3_min.dev_attr.attr,
2119 &sensor_dev_attr_temp3_type.dev_attr.attr,
0124dd78 2120 &sensor_dev_attr_temp3_alarm.dev_attr.attr,
87533770
GR
2121 &sensor_dev_attr_temp3_offset.dev_attr.attr,
2122 &sensor_dev_attr_temp3_beep.dev_attr.attr,
4573acbc 2123
cc18da79
GR
2124 &sensor_dev_attr_temp4_input.dev_attr.attr, /* 21 */
2125 &sensor_dev_attr_temp5_input.dev_attr.attr,
2126 &sensor_dev_attr_temp6_input.dev_attr.attr,
87533770 2127 NULL
4573acbc 2128};
87808be4 2129
87533770
GR
2130static const struct attribute_group it87_group_temp = {
2131 .attrs = it87_attributes_temp,
2132 .is_visible = it87_temp_is_visible,
161d898a
GR
2133};
2134
d3766848
GR
2135static umode_t it87_is_visible(struct kobject *kobj,
2136 struct attribute *attr, int index)
2137{
2138 struct device *dev = container_of(kobj, struct device, kobj);
2139 struct it87_data *data = dev_get_drvdata(dev);
2140
8638d0af 2141 if ((index == 2 || index == 3) && !data->has_vid)
d3766848
GR
2142 return 0;
2143
48b2ae7f 2144 if (index > 3 && !(data->in_internal & BIT(index - 4)))
d3766848
GR
2145 return 0;
2146
2147 return attr->mode;
2148}
2149
4573acbc 2150static struct attribute *it87_attributes[] = {
87808be4 2151 &dev_attr_alarms.attr,
3d30f9e6 2152 &sensor_dev_attr_intrusion0_alarm.dev_attr.attr,
8638d0af
GR
2153 &dev_attr_vrm.attr, /* 2 */
2154 &dev_attr_cpu0_vid.attr, /* 3 */
2155 &sensor_dev_attr_in3_label.dev_attr.attr, /* 4 .. 7 */
d3766848
GR
2156 &sensor_dev_attr_in7_label.dev_attr.attr,
2157 &sensor_dev_attr_in8_label.dev_attr.attr,
2158 &sensor_dev_attr_in9_label.dev_attr.attr,
87808be4
JD
2159 NULL
2160};
2161
2162static const struct attribute_group it87_group = {
2163 .attrs = it87_attributes,
d3766848 2164 .is_visible = it87_is_visible,
87808be4
JD
2165};
2166
9a70ee81
GR
2167static umode_t it87_fan_is_visible(struct kobject *kobj,
2168 struct attribute *attr, int index)
2169{
2170 struct device *dev = container_of(kobj, struct device, kobj);
2171 struct it87_data *data = dev_get_drvdata(dev);
2172 int i = index / 5; /* fan index */
2173 int a = index % 5; /* attribute index */
2174
2175 if (index >= 15) { /* fan 4..6 don't have divisor attributes */
2176 i = (index - 15) / 4 + 3;
2177 a = (index - 15) % 4;
2178 }
2179
48b2ae7f 2180 if (!(data->has_fan & BIT(i)))
9a70ee81
GR
2181 return 0;
2182
2183 if (a == 3) { /* beep */
2184 if (!data->has_beep)
2185 return 0;
2186 /* first fan beep attribute is writable */
2187 if (i == __ffs(data->has_fan))
2188 return attr->mode | S_IWUSR;
2189 }
2190
2191 if (a == 4 && has_16bit_fans(data)) /* divisor */
2192 return 0;
2193
2194 return attr->mode;
2195}
2196
2197static struct attribute *it87_attributes_fan[] = {
e1169ba0
GR
2198 &sensor_dev_attr_fan1_input.dev_attr.attr,
2199 &sensor_dev_attr_fan1_min.dev_attr.attr,
723a0aa0 2200 &sensor_dev_attr_fan1_alarm.dev_attr.attr,
9a70ee81
GR
2201 &sensor_dev_attr_fan1_beep.dev_attr.attr, /* 3 */
2202 &sensor_dev_attr_fan1_div.dev_attr.attr, /* 4 */
2203
e1169ba0
GR
2204 &sensor_dev_attr_fan2_input.dev_attr.attr,
2205 &sensor_dev_attr_fan2_min.dev_attr.attr,
723a0aa0 2206 &sensor_dev_attr_fan2_alarm.dev_attr.attr,
9a70ee81
GR
2207 &sensor_dev_attr_fan2_beep.dev_attr.attr,
2208 &sensor_dev_attr_fan2_div.dev_attr.attr, /* 9 */
2209
e1169ba0
GR
2210 &sensor_dev_attr_fan3_input.dev_attr.attr,
2211 &sensor_dev_attr_fan3_min.dev_attr.attr,
723a0aa0 2212 &sensor_dev_attr_fan3_alarm.dev_attr.attr,
9a70ee81
GR
2213 &sensor_dev_attr_fan3_beep.dev_attr.attr,
2214 &sensor_dev_attr_fan3_div.dev_attr.attr, /* 14 */
2215
2216 &sensor_dev_attr_fan4_input.dev_attr.attr, /* 15 */
e1169ba0 2217 &sensor_dev_attr_fan4_min.dev_attr.attr,
723a0aa0 2218 &sensor_dev_attr_fan4_alarm.dev_attr.attr,
9a70ee81
GR
2219 &sensor_dev_attr_fan4_beep.dev_attr.attr,
2220
2221 &sensor_dev_attr_fan5_input.dev_attr.attr, /* 19 */
e1169ba0 2222 &sensor_dev_attr_fan5_min.dev_attr.attr,
723a0aa0 2223 &sensor_dev_attr_fan5_alarm.dev_attr.attr,
9a70ee81
GR
2224 &sensor_dev_attr_fan5_beep.dev_attr.attr,
2225
2226 &sensor_dev_attr_fan6_input.dev_attr.attr, /* 23 */
fa3f70d6
GR
2227 &sensor_dev_attr_fan6_min.dev_attr.attr,
2228 &sensor_dev_attr_fan6_alarm.dev_attr.attr,
9a70ee81 2229 &sensor_dev_attr_fan6_beep.dev_attr.attr,
fa3f70d6 2230 NULL
723a0aa0 2231};
87808be4 2232
9a70ee81
GR
2233static const struct attribute_group it87_group_fan = {
2234 .attrs = it87_attributes_fan,
2235 .is_visible = it87_fan_is_visible,
723a0aa0
JD
2236};
2237
5c391261
GR
2238static umode_t it87_pwm_is_visible(struct kobject *kobj,
2239 struct attribute *attr, int index)
2240{
2241 struct device *dev = container_of(kobj, struct device, kobj);
2242 struct it87_data *data = dev_get_drvdata(dev);
2243 int i = index / 4; /* pwm index */
2244 int a = index % 4; /* attribute index */
2245
48b2ae7f 2246 if (!(data->has_pwm & BIT(i)))
5c391261
GR
2247 return 0;
2248
2cbb9c37
GR
2249 /* pwmX_auto_channels_temp is only writable if auto pwm is supported */
2250 if (a == 3 && (has_old_autopwm(data) || has_newer_autopwm(data)))
5c391261
GR
2251 return attr->mode | S_IWUSR;
2252
2253 /* pwm2_freq is writable if there are two pwm frequency selects */
2254 if (has_pwm_freq2(data) && i == 1 && a == 2)
2255 return attr->mode | S_IWUSR;
2256
2257 return attr->mode;
2258}
2259
2260static struct attribute *it87_attributes_pwm[] = {
87808be4 2261 &sensor_dev_attr_pwm1_enable.dev_attr.attr,
87808be4 2262 &sensor_dev_attr_pwm1.dev_attr.attr,
60878bcf 2263 &sensor_dev_attr_pwm1_freq.dev_attr.attr,
94ac7ee6 2264 &sensor_dev_attr_pwm1_auto_channels_temp.dev_attr.attr,
5c391261 2265
723a0aa0
JD
2266 &sensor_dev_attr_pwm2_enable.dev_attr.attr,
2267 &sensor_dev_attr_pwm2.dev_attr.attr,
60878bcf 2268 &sensor_dev_attr_pwm2_freq.dev_attr.attr,
94ac7ee6 2269 &sensor_dev_attr_pwm2_auto_channels_temp.dev_attr.attr,
5c391261 2270
723a0aa0
JD
2271 &sensor_dev_attr_pwm3_enable.dev_attr.attr,
2272 &sensor_dev_attr_pwm3.dev_attr.attr,
60878bcf 2273 &sensor_dev_attr_pwm3_freq.dev_attr.attr,
94ac7ee6 2274 &sensor_dev_attr_pwm3_auto_channels_temp.dev_attr.attr,
5c391261 2275
36c4d98a
GR
2276 &sensor_dev_attr_pwm4_enable.dev_attr.attr,
2277 &sensor_dev_attr_pwm4.dev_attr.attr,
60878bcf 2278 &sensor_dev_attr_pwm4_freq.dev_attr.attr,
36c4d98a 2279 &sensor_dev_attr_pwm4_auto_channels_temp.dev_attr.attr,
5c391261 2280
36c4d98a
GR
2281 &sensor_dev_attr_pwm5_enable.dev_attr.attr,
2282 &sensor_dev_attr_pwm5.dev_attr.attr,
60878bcf 2283 &sensor_dev_attr_pwm5_freq.dev_attr.attr,
36c4d98a 2284 &sensor_dev_attr_pwm5_auto_channels_temp.dev_attr.attr,
5c391261 2285
36c4d98a
GR
2286 &sensor_dev_attr_pwm6_enable.dev_attr.attr,
2287 &sensor_dev_attr_pwm6.dev_attr.attr,
60878bcf 2288 &sensor_dev_attr_pwm6_freq.dev_attr.attr,
36c4d98a 2289 &sensor_dev_attr_pwm6_auto_channels_temp.dev_attr.attr,
5c391261 2290
36c4d98a 2291 NULL
5c391261 2292};
87808be4 2293
5c391261
GR
2294static const struct attribute_group it87_group_pwm = {
2295 .attrs = it87_attributes_pwm,
2296 .is_visible = it87_pwm_is_visible,
2297};
2298
2299static umode_t it87_auto_pwm_is_visible(struct kobject *kobj,
2300 struct attribute *attr, int index)
60878bcf
GR
2301{
2302 struct device *dev = container_of(kobj, struct device, kobj);
2303 struct it87_data *data = dev_get_drvdata(dev);
2cbb9c37
GR
2304 int i = index / 11; /* pwm index */
2305 int a = index % 11; /* attribute index */
2306
2307 if (index >= 33) { /* pwm 4..6 */
2308 i = (index - 33) / 6 + 3;
2309 a = (index - 33) % 6 + 4;
2310 }
60878bcf 2311
48b2ae7f 2312 if (!(data->has_pwm & BIT(i)))
5c391261 2313 return 0;
60878bcf 2314
2cbb9c37
GR
2315 if (has_newer_autopwm(data)) {
2316 if (a < 4) /* no auto point pwm */
2317 return 0;
2318 if (a == 8) /* no auto_point4 */
2319 return 0;
2320 }
2321 if (has_old_autopwm(data)) {
2322 if (a >= 9) /* no pwm_auto_start, pwm_auto_slope */
2323 return 0;
2324 }
2325
60878bcf
GR
2326 return attr->mode;
2327}
2328
5c391261 2329static struct attribute *it87_attributes_auto_pwm[] = {
4f3f51bc
JD
2330 &sensor_dev_attr_pwm1_auto_point1_pwm.dev_attr.attr,
2331 &sensor_dev_attr_pwm1_auto_point2_pwm.dev_attr.attr,
2332 &sensor_dev_attr_pwm1_auto_point3_pwm.dev_attr.attr,
2333 &sensor_dev_attr_pwm1_auto_point4_pwm.dev_attr.attr,
2334 &sensor_dev_attr_pwm1_auto_point1_temp.dev_attr.attr,
2335 &sensor_dev_attr_pwm1_auto_point1_temp_hyst.dev_attr.attr,
2336 &sensor_dev_attr_pwm1_auto_point2_temp.dev_attr.attr,
2337 &sensor_dev_attr_pwm1_auto_point3_temp.dev_attr.attr,
2338 &sensor_dev_attr_pwm1_auto_point4_temp.dev_attr.attr,
2cbb9c37
GR
2339 &sensor_dev_attr_pwm1_auto_start.dev_attr.attr,
2340 &sensor_dev_attr_pwm1_auto_slope.dev_attr.attr,
5c391261 2341
2cbb9c37 2342 &sensor_dev_attr_pwm2_auto_point1_pwm.dev_attr.attr, /* 11 */
4f3f51bc
JD
2343 &sensor_dev_attr_pwm2_auto_point2_pwm.dev_attr.attr,
2344 &sensor_dev_attr_pwm2_auto_point3_pwm.dev_attr.attr,
2345 &sensor_dev_attr_pwm2_auto_point4_pwm.dev_attr.attr,
2346 &sensor_dev_attr_pwm2_auto_point1_temp.dev_attr.attr,
2347 &sensor_dev_attr_pwm2_auto_point1_temp_hyst.dev_attr.attr,
2348 &sensor_dev_attr_pwm2_auto_point2_temp.dev_attr.attr,
2349 &sensor_dev_attr_pwm2_auto_point3_temp.dev_attr.attr,
2350 &sensor_dev_attr_pwm2_auto_point4_temp.dev_attr.attr,
2cbb9c37
GR
2351 &sensor_dev_attr_pwm2_auto_start.dev_attr.attr,
2352 &sensor_dev_attr_pwm2_auto_slope.dev_attr.attr,
5c391261 2353
2cbb9c37 2354 &sensor_dev_attr_pwm3_auto_point1_pwm.dev_attr.attr, /* 22 */
4f3f51bc
JD
2355 &sensor_dev_attr_pwm3_auto_point2_pwm.dev_attr.attr,
2356 &sensor_dev_attr_pwm3_auto_point3_pwm.dev_attr.attr,
2357 &sensor_dev_attr_pwm3_auto_point4_pwm.dev_attr.attr,
2358 &sensor_dev_attr_pwm3_auto_point1_temp.dev_attr.attr,
2359 &sensor_dev_attr_pwm3_auto_point1_temp_hyst.dev_attr.attr,
2360 &sensor_dev_attr_pwm3_auto_point2_temp.dev_attr.attr,
2361 &sensor_dev_attr_pwm3_auto_point3_temp.dev_attr.attr,
2362 &sensor_dev_attr_pwm3_auto_point4_temp.dev_attr.attr,
2cbb9c37
GR
2363 &sensor_dev_attr_pwm3_auto_start.dev_attr.attr,
2364 &sensor_dev_attr_pwm3_auto_slope.dev_attr.attr,
2365
2366 &sensor_dev_attr_pwm4_auto_point1_temp.dev_attr.attr, /* 33 */
2367 &sensor_dev_attr_pwm4_auto_point1_temp_hyst.dev_attr.attr,
2368 &sensor_dev_attr_pwm4_auto_point2_temp.dev_attr.attr,
2369 &sensor_dev_attr_pwm4_auto_point3_temp.dev_attr.attr,
2370 &sensor_dev_attr_pwm4_auto_start.dev_attr.attr,
2371 &sensor_dev_attr_pwm4_auto_slope.dev_attr.attr,
2372
2373 &sensor_dev_attr_pwm5_auto_point1_temp.dev_attr.attr,
2374 &sensor_dev_attr_pwm5_auto_point1_temp_hyst.dev_attr.attr,
2375 &sensor_dev_attr_pwm5_auto_point2_temp.dev_attr.attr,
2376 &sensor_dev_attr_pwm5_auto_point3_temp.dev_attr.attr,
2377 &sensor_dev_attr_pwm5_auto_start.dev_attr.attr,
2378 &sensor_dev_attr_pwm5_auto_slope.dev_attr.attr,
2379
2380 &sensor_dev_attr_pwm6_auto_point1_temp.dev_attr.attr,
2381 &sensor_dev_attr_pwm6_auto_point1_temp_hyst.dev_attr.attr,
2382 &sensor_dev_attr_pwm6_auto_point2_temp.dev_attr.attr,
2383 &sensor_dev_attr_pwm6_auto_point3_temp.dev_attr.attr,
2384 &sensor_dev_attr_pwm6_auto_start.dev_attr.attr,
2385 &sensor_dev_attr_pwm6_auto_slope.dev_attr.attr,
4f3f51bc 2386
5c391261
GR
2387 NULL,
2388};
2389
2390static const struct attribute_group it87_group_auto_pwm = {
2391 .attrs = it87_attributes_auto_pwm,
2392 .is_visible = it87_auto_pwm_is_visible,
4f3f51bc
JD
2393};
2394
2d8672c5 2395/* SuperIO detection - will change isa_address if a chip is found */
3c2e3512
GR
2396static int __init it87_find(int sioaddr, unsigned short *address,
2397 struct it87_sio_data *sio_data)
1da177e4 2398{
5b0380c9 2399 int err;
b74f3fdd 2400 u16 chip_type;
98dd22c3 2401 const char *board_vendor, *board_name;
f83a9cb6 2402 const struct it87_devices *config;
1da177e4 2403
3c2e3512 2404 err = superio_enter(sioaddr);
5b0380c9
NG
2405 if (err)
2406 return err;
2407
2408 err = -ENODEV;
3c2e3512 2409 chip_type = force_id ? force_id : superio_inw(sioaddr, DEVID);
b74f3fdd 2410
2411 switch (chip_type) {
2412 case IT8705F_DEVID:
2413 sio_data->type = it87;
2414 break;
2415 case IT8712F_DEVID:
2416 sio_data->type = it8712;
2417 break;
2418 case IT8716F_DEVID:
2419 case IT8726F_DEVID:
2420 sio_data->type = it8716;
2421 break;
2422 case IT8718F_DEVID:
2423 sio_data->type = it8718;
2424 break;
b4da93e4
JMS
2425 case IT8720F_DEVID:
2426 sio_data->type = it8720;
2427 break;
44c1bcd4
JD
2428 case IT8721F_DEVID:
2429 sio_data->type = it8721;
2430 break;
16b5dda2
JD
2431 case IT8728F_DEVID:
2432 sio_data->type = it8728;
2433 break;
ead80803
JM
2434 case IT8732F_DEVID:
2435 sio_data->type = it8732;
2436 break;
e531ffc0
GR
2437 case IT8792E_DEVID:
2438 sio_data->type = it8792;
2439 break;
b0636707
GR
2440 case IT8771E_DEVID:
2441 sio_data->type = it8771;
2442 break;
2443 case IT8772E_DEVID:
2444 sio_data->type = it8772;
2445 break;
7bc32d29
GR
2446 case IT8781F_DEVID:
2447 sio_data->type = it8781;
2448 break;
0531d98b
GR
2449 case IT8782F_DEVID:
2450 sio_data->type = it8782;
2451 break;
2452 case IT8783E_DEVID:
2453 sio_data->type = it8783;
2454 break;
a0c1424a
TL
2455 case IT8786E_DEVID:
2456 sio_data->type = it8786;
2457 break;
4ee07157
GR
2458 case IT8790E_DEVID:
2459 sio_data->type = it8790;
2460 break;
7183ae8c 2461 case IT8603E_DEVID:
574e9bd8 2462 case IT8623E_DEVID:
c145d5c6
RM
2463 sio_data->type = it8603;
2464 break;
3ba9d977
GR
2465 case IT8620E_DEVID:
2466 sio_data->type = it8620;
2467 break;
8af1abae
GR
2468 case IT8622E_DEVID:
2469 sio_data->type = it8622;
2470 break;
71a9c232
GR
2471 case IT8628E_DEVID:
2472 sio_data->type = it8628;
2473 break;
b74f3fdd 2474 case 0xffff: /* No device at all */
2475 goto exit;
2476 default:
a8ca1037 2477 pr_debug("Unsupported chip (DEVID=0x%x)\n", chip_type);
b74f3fdd 2478 goto exit;
2479 }
1da177e4 2480
3c2e3512
GR
2481 superio_select(sioaddr, PME);
2482 if (!(superio_inb(sioaddr, IT87_ACT_REG) & 0x01)) {
a8ca1037 2483 pr_info("Device not activated, skipping\n");
1da177e4
LT
2484 goto exit;
2485 }
2486
3c2e3512 2487 *address = superio_inw(sioaddr, IT87_BASE_REG) & ~(IT87_EXTENT - 1);
1da177e4 2488 if (*address == 0) {
a8ca1037 2489 pr_info("Base address not set, skipping\n");
1da177e4
LT
2490 goto exit;
2491 }
2492
2493 err = 0;
384548e5 2494 sio_data->sioaddr = sioaddr;
3c2e3512 2495 sio_data->revision = superio_inb(sioaddr, DEVREV) & 0x0f;
faf392fb
GR
2496 pr_info("Found IT%04x%s chip at 0x%x, revision %d\n", chip_type,
2497 it87_devices[sio_data->type].suffix,
a0c1424a 2498 *address, sio_data->revision);
1da177e4 2499
f83a9cb6
GR
2500 config = &it87_devices[sio_data->type];
2501
7f5726c3 2502 /* in7 (VSB or VCCH5V) is always internal on some chips */
f83a9cb6 2503 if (has_in7_internal(config))
48b2ae7f 2504 sio_data->internal |= BIT(1);
7f5726c3 2505
738e5e05 2506 /* in8 (Vbat) is always internal */
48b2ae7f 2507 sio_data->internal |= BIT(2);
7f5726c3 2508
73055405
GR
2509 /* in9 (AVCC3), always internal if supported */
2510 if (has_avcc3(config))
48b2ae7f 2511 sio_data->internal |= BIT(3); /* in9 is AVCC */
73055405 2512 else
48b2ae7f 2513 sio_data->skip_in |= BIT(9);
738e5e05 2514
638c1c07 2515 if (!has_five_pwm(config))
48b2ae7f 2516 sio_data->skip_pwm |= BIT(3) | BIT(4) | BIT(5);
638c1c07
GR
2517 else if (!has_six_pwm(config))
2518 sio_data->skip_pwm |= BIT(5);
36c4d98a 2519
f83a9cb6 2520 if (!has_vid(config))
895ff267 2521 sio_data->skip_vid = 1;
d9b327c3 2522
32dd7c40
GR
2523 /* Read GPIO config and VID value from LDN 7 (GPIO) */
2524 if (sio_data->type == it87) {
d9b327c3 2525 /* The IT8705F has a different LD number for GPIO */
3c2e3512
GR
2526 superio_select(sioaddr, 5);
2527 sio_data->beep_pin = superio_inb(sioaddr,
2528 IT87_SIO_BEEP_PIN_REG) & 0x3f;
0531d98b 2529 } else if (sio_data->type == it8783) {
088ce2ac 2530 int reg25, reg27, reg2a, reg2c, regef;
0531d98b 2531
3c2e3512 2532 superio_select(sioaddr, GPIO);
0531d98b 2533
3c2e3512
GR
2534 reg25 = superio_inb(sioaddr, IT87_SIO_GPIO1_REG);
2535 reg27 = superio_inb(sioaddr, IT87_SIO_GPIO3_REG);
2536 reg2a = superio_inb(sioaddr, IT87_SIO_PINX1_REG);
2537 reg2c = superio_inb(sioaddr, IT87_SIO_PINX2_REG);
2538 regef = superio_inb(sioaddr, IT87_SIO_SPI_REG);
0531d98b 2539
0531d98b 2540 /* Check if fan3 is there or not */
48b2ae7f
GR
2541 if ((reg27 & BIT(0)) || !(reg2c & BIT(2)))
2542 sio_data->skip_fan |= BIT(2);
c962024e
GR
2543 if ((reg25 & BIT(4)) ||
2544 (!(reg2a & BIT(1)) && (regef & BIT(0))))
48b2ae7f 2545 sio_data->skip_pwm |= BIT(2);
0531d98b
GR
2546
2547 /* Check if fan2 is there or not */
48b2ae7f
GR
2548 if (reg27 & BIT(7))
2549 sio_data->skip_fan |= BIT(1);
2550 if (reg27 & BIT(3))
2551 sio_data->skip_pwm |= BIT(1);
0531d98b
GR
2552
2553 /* VIN5 */
48b2ae7f
GR
2554 if ((reg27 & BIT(0)) || (reg2c & BIT(2)))
2555 sio_data->skip_in |= BIT(5); /* No VIN5 */
0531d98b
GR
2556
2557 /* VIN6 */
48b2ae7f
GR
2558 if (reg27 & BIT(1))
2559 sio_data->skip_in |= BIT(6); /* No VIN6 */
0531d98b
GR
2560
2561 /*
2562 * VIN7
2563 * Does not depend on bit 2 of Reg2C, contrary to datasheet.
2564 */
48b2ae7f 2565 if (reg27 & BIT(2)) {
9172b5d1
GR
2566 /*
2567 * The data sheet is a bit unclear regarding the
2568 * internal voltage divider for VCCH5V. It says
2569 * "This bit enables and switches VIN7 (pin 91) to the
2570 * internal voltage divider for VCCH5V".
2571 * This is different to other chips, where the internal
2572 * voltage divider would connect VIN7 to an internal
2573 * voltage source. Maybe that is the case here as well.
2574 *
2575 * Since we don't know for sure, re-route it if that is
2576 * not the case, and ask the user to report if the
2577 * resulting voltage is sane.
2578 */
48b2ae7f
GR
2579 if (!(reg2c & BIT(1))) {
2580 reg2c |= BIT(1);
3c2e3512
GR
2581 superio_outb(sioaddr, IT87_SIO_PINX2_REG,
2582 reg2c);
384548e5 2583 sio_data->need_in7_reroute = true;
9172b5d1
GR
2584 pr_notice("Routing internal VCCH5V to in7.\n");
2585 }
2586 pr_notice("in7 routed to internal voltage divider, with external pin disabled.\n");
2587 pr_notice("Please report if it displays a reasonable voltage.\n");
2588 }
0531d98b 2589
48b2ae7f
GR
2590 if (reg2c & BIT(0))
2591 sio_data->internal |= BIT(0);
2592 if (reg2c & BIT(1))
2593 sio_data->internal |= BIT(1);
0531d98b 2594
3c2e3512
GR
2595 sio_data->beep_pin = superio_inb(sioaddr,
2596 IT87_SIO_BEEP_PIN_REG) & 0x3f;
c145d5c6
RM
2597 } else if (sio_data->type == it8603) {
2598 int reg27, reg29;
2599
3c2e3512 2600 superio_select(sioaddr, GPIO);
0531d98b 2601
3c2e3512 2602 reg27 = superio_inb(sioaddr, IT87_SIO_GPIO3_REG);
c145d5c6
RM
2603
2604 /* Check if fan3 is there or not */
48b2ae7f
GR
2605 if (reg27 & BIT(6))
2606 sio_data->skip_pwm |= BIT(2);
2607 if (reg27 & BIT(7))
2608 sio_data->skip_fan |= BIT(2);
c145d5c6
RM
2609
2610 /* Check if fan2 is there or not */
3c2e3512 2611 reg29 = superio_inb(sioaddr, IT87_SIO_GPIO5_REG);
48b2ae7f
GR
2612 if (reg29 & BIT(1))
2613 sio_data->skip_pwm |= BIT(1);
2614 if (reg29 & BIT(2))
2615 sio_data->skip_fan |= BIT(1);
c145d5c6 2616
48b2ae7f
GR
2617 sio_data->skip_in |= BIT(5); /* No VIN5 */
2618 sio_data->skip_in |= BIT(6); /* No VIN6 */
c145d5c6 2619
3c2e3512
GR
2620 sio_data->beep_pin = superio_inb(sioaddr,
2621 IT87_SIO_BEEP_PIN_REG) & 0x3f;
71a9c232 2622 } else if (sio_data->type == it8620 || sio_data->type == it8628) {
3ba9d977
GR
2623 int reg;
2624
3c2e3512 2625 superio_select(sioaddr, GPIO);
3ba9d977 2626
36c4d98a 2627 /* Check for pwm5 */
3c2e3512 2628 reg = superio_inb(sioaddr, IT87_SIO_GPIO1_REG);
48b2ae7f
GR
2629 if (reg & BIT(6))
2630 sio_data->skip_pwm |= BIT(4);
36c4d98a 2631
3ba9d977 2632 /* Check for fan4, fan5 */
3c2e3512 2633 reg = superio_inb(sioaddr, IT87_SIO_GPIO2_REG);
48b2ae7f
GR
2634 if (!(reg & BIT(5)))
2635 sio_data->skip_fan |= BIT(3);
2636 if (!(reg & BIT(4)))
2637 sio_data->skip_fan |= BIT(4);
3ba9d977
GR
2638
2639 /* Check for pwm3, fan3 */
3c2e3512 2640 reg = superio_inb(sioaddr, IT87_SIO_GPIO3_REG);
48b2ae7f
GR
2641 if (reg & BIT(6))
2642 sio_data->skip_pwm |= BIT(2);
2643 if (reg & BIT(7))
2644 sio_data->skip_fan |= BIT(2);
3ba9d977 2645
36c4d98a 2646 /* Check for pwm4 */
3c2e3512 2647 reg = superio_inb(sioaddr, IT87_SIO_GPIO4_REG);
d66777ca 2648 if (reg & BIT(2))
48b2ae7f 2649 sio_data->skip_pwm |= BIT(3);
36c4d98a 2650
3ba9d977 2651 /* Check for pwm2, fan2 */
3c2e3512 2652 reg = superio_inb(sioaddr, IT87_SIO_GPIO5_REG);
48b2ae7f
GR
2653 if (reg & BIT(1))
2654 sio_data->skip_pwm |= BIT(1);
2655 if (reg & BIT(2))
2656 sio_data->skip_fan |= BIT(1);
36c4d98a 2657 /* Check for pwm6, fan6 */
48b2ae7f
GR
2658 if (!(reg & BIT(7))) {
2659 sio_data->skip_pwm |= BIT(5);
2660 sio_data->skip_fan |= BIT(5);
36c4d98a 2661 }
3ba9d977 2662
638c1c07
GR
2663 /* Check if AVCC is on VIN3 */
2664 reg = superio_inb(sioaddr, IT87_SIO_PINX2_REG);
2665 if (reg & BIT(0))
2666 sio_data->internal |= BIT(0);
2667 else
2668 sio_data->skip_in |= BIT(9);
2669
2670 sio_data->beep_pin = superio_inb(sioaddr,
2671 IT87_SIO_BEEP_PIN_REG) & 0x3f;
2672 } else if (sio_data->type == it8622) {
2673 int reg;
2674
2675 superio_select(sioaddr, GPIO);
2676
2677 /* Check for pwm4, fan4 */
2678 reg = superio_inb(sioaddr, IT87_SIO_GPIO1_REG);
2679 if (reg & BIT(6))
2680 sio_data->skip_fan |= BIT(3);
2681 if (reg & BIT(5))
2682 sio_data->skip_pwm |= BIT(3);
2683
2684 /* Check for pwm3, fan3, pwm5, fan5 */
2685 reg = superio_inb(sioaddr, IT87_SIO_GPIO3_REG);
2686 if (reg & BIT(6))
2687 sio_data->skip_pwm |= BIT(2);
2688 if (reg & BIT(7))
2689 sio_data->skip_fan |= BIT(2);
2690 if (reg & BIT(3))
2691 sio_data->skip_pwm |= BIT(4);
2692 if (reg & BIT(1))
2693 sio_data->skip_fan |= BIT(4);
2694
2695 /* Check for pwm2, fan2 */
2696 reg = superio_inb(sioaddr, IT87_SIO_GPIO5_REG);
2697 if (reg & BIT(1))
2698 sio_data->skip_pwm |= BIT(1);
2699 if (reg & BIT(2))
2700 sio_data->skip_fan |= BIT(1);
2701
2702 /* Check for AVCC */
2703 reg = superio_inb(sioaddr, IT87_SIO_PINX2_REG);
2704 if (!(reg & BIT(0)))
2705 sio_data->skip_in |= BIT(9);
2706
3c2e3512
GR
2707 sio_data->beep_pin = superio_inb(sioaddr,
2708 IT87_SIO_BEEP_PIN_REG) & 0x3f;
895ff267 2709 } else {
87673dd7 2710 int reg;
9172b5d1 2711 bool uart6;
87673dd7 2712
3c2e3512 2713 superio_select(sioaddr, GPIO);
44c1bcd4 2714
a0df926d
GR
2715 /* Check for fan4, fan5 */
2716 if (has_five_fans(config)) {
2717 reg = superio_inb(sioaddr, IT87_SIO_GPIO2_REG);
2718 switch (sio_data->type) {
2719 case it8718:
2720 if (reg & BIT(5))
2721 sio_data->skip_fan |= BIT(3);
2722 if (reg & BIT(4))
2723 sio_data->skip_fan |= BIT(4);
2724 break;
2725 case it8720:
2726 case it8721:
2727 case it8728:
2728 if (!(reg & BIT(5)))
2729 sio_data->skip_fan |= BIT(3);
2730 if (!(reg & BIT(4)))
2731 sio_data->skip_fan |= BIT(4);
2732 break;
2733 default:
2734 break;
2735 }
2736 }
2737
3c2e3512 2738 reg = superio_inb(sioaddr, IT87_SIO_GPIO3_REG);
32dd7c40 2739 if (!sio_data->skip_vid) {
44c1bcd4
JD
2740 /* We need at least 4 VID pins */
2741 if (reg & 0x0f) {
a8ca1037 2742 pr_info("VID is disabled (pins used for GPIO)\n");
44c1bcd4
JD
2743 sio_data->skip_vid = 1;
2744 }
895ff267
JD
2745 }
2746
591ec650 2747 /* Check if fan3 is there or not */
48b2ae7f
GR
2748 if (reg & BIT(6))
2749 sio_data->skip_pwm |= BIT(2);
2750 if (reg & BIT(7))
2751 sio_data->skip_fan |= BIT(2);
591ec650
JD
2752
2753 /* Check if fan2 is there or not */
3c2e3512 2754 reg = superio_inb(sioaddr, IT87_SIO_GPIO5_REG);
48b2ae7f
GR
2755 if (reg & BIT(1))
2756 sio_data->skip_pwm |= BIT(1);
2757 if (reg & BIT(2))
2758 sio_data->skip_fan |= BIT(1);
591ec650 2759
c962024e
GR
2760 if ((sio_data->type == it8718 || sio_data->type == it8720) &&
2761 !(sio_data->skip_vid))
3c2e3512
GR
2762 sio_data->vid_value = superio_inb(sioaddr,
2763 IT87_SIO_VID_REG);
87673dd7 2764
3c2e3512 2765 reg = superio_inb(sioaddr, IT87_SIO_PINX2_REG);
9172b5d1 2766
48b2ae7f 2767 uart6 = sio_data->type == it8782 && (reg & BIT(2));
9172b5d1 2768
436cad2a 2769 /*
557cbf49 2770 * The IT8720F has no VIN7 pin, so VCCH5V should always be
436cad2a
JD
2771 * routed internally to VIN7 with an internal divider.
2772 * Curiously, there still is a configuration bit to control
2773 * this, which means it can be set incorrectly. And even
2774 * more curiously, many boards out there are improperly
2775 * configured, even though the IT8720F datasheet claims
557cbf49 2776 * that the internal routing of VCCH5V to VIN7 is the default
436cad2a 2777 * setting. So we force the internal routing in this case.
0531d98b
GR
2778 *
2779 * On IT8782F, VIN7 is multiplexed with one of the UART6 pins.
9172b5d1
GR
2780 * If UART6 is enabled, re-route VIN7 to the internal divider
2781 * if that is not already the case.
436cad2a 2782 */
48b2ae7f
GR
2783 if ((sio_data->type == it8720 || uart6) && !(reg & BIT(1))) {
2784 reg |= BIT(1);
3c2e3512 2785 superio_outb(sioaddr, IT87_SIO_PINX2_REG, reg);
384548e5 2786 sio_data->need_in7_reroute = true;
557cbf49 2787 pr_notice("Routing internal VCCH5V to in7\n");
436cad2a 2788 }
48b2ae7f
GR
2789 if (reg & BIT(0))
2790 sio_data->internal |= BIT(0);
2791 if (reg & BIT(1))
2792 sio_data->internal |= BIT(1);
d9b327c3 2793
9172b5d1
GR
2794 /*
2795 * On IT8782F, UART6 pins overlap with VIN5, VIN6, and VIN7.
2796 * While VIN7 can be routed to the internal voltage divider,
2797 * VIN5 and VIN6 are not available if UART6 is enabled.
4573acbc
GR
2798 *
2799 * Also, temp3 is not available if UART6 is enabled and TEMPIN3
2800 * is the temperature source. Since we can not read the
2801 * temperature source here, skip_temp is preliminary.
9172b5d1 2802 */
4573acbc 2803 if (uart6) {
48b2ae7f
GR
2804 sio_data->skip_in |= BIT(5) | BIT(6);
2805 sio_data->skip_temp |= BIT(2);
4573acbc 2806 }
9172b5d1 2807
3c2e3512
GR
2808 sio_data->beep_pin = superio_inb(sioaddr,
2809 IT87_SIO_BEEP_PIN_REG) & 0x3f;
87673dd7 2810 }
d9b327c3 2811 if (sio_data->beep_pin)
a8ca1037 2812 pr_info("Beeping is supported\n");
87673dd7 2813
98dd22c3
JD
2814 /* Disable specific features based on DMI strings */
2815 board_vendor = dmi_get_system_info(DMI_BOARD_VENDOR);
2816 board_name = dmi_get_system_info(DMI_BOARD_NAME);
2817 if (board_vendor && board_name) {
c962024e
GR
2818 if (strcmp(board_vendor, "nVIDIA") == 0 &&
2819 strcmp(board_name, "FN68PT") == 0) {
4a0d71cf
GR
2820 /*
2821 * On the Shuttle SN68PT, FAN_CTL2 is apparently not
2822 * connected to a fan, but to something else. One user
2823 * has reported instant system power-off when changing
2824 * the PWM2 duty cycle, so we disable it.
2825 * I use the board name string as the trigger in case
2826 * the same board is ever used in other systems.
2827 */
a8ca1037 2828 pr_info("Disabling pwm2 due to hardware constraints\n");
48b2ae7f 2829 sio_data->skip_pwm = BIT(1);
98dd22c3
JD
2830 }
2831 }
2832
1da177e4 2833exit:
3c2e3512 2834 superio_exit(sioaddr);
1da177e4
LT
2835 return err;
2836}
2837
557cbf49
MS
2838/*
2839 * Some chips seem to have default value 0xff for all limit
2840 * registers. For low voltage limits it makes no sense and triggers
2841 * alarms, so change to 0 instead. For high temperature limits, it
2842 * means -1 degree C, which surprisingly doesn't trigger an alarm,
2843 * but is still confusing, so change to 127 degrees C.
2844 */
2845static void it87_check_limit_regs(struct it87_data *data)
2846{
2847 int i, reg;
2848
2849 for (i = 0; i < NUM_VIN_LIMIT; i++) {
2850 reg = it87_read_value(data, IT87_REG_VIN_MIN(i));
2851 if (reg == 0xff)
2852 it87_write_value(data, IT87_REG_VIN_MIN(i), 0);
2853 }
2854 for (i = 0; i < NUM_TEMP_LIMIT; i++) {
2855 reg = it87_read_value(data, IT87_REG_TEMP_HIGH(i));
2856 if (reg == 0xff)
2857 it87_write_value(data, IT87_REG_TEMP_HIGH(i), 127);
2858 }
2859}
2860
2861/* Check if voltage monitors are reset manually or by some reason */
2862static void it87_check_voltage_monitors_reset(struct it87_data *data)
2863{
2864 int reg;
2865
2866 reg = it87_read_value(data, IT87_REG_VIN_ENABLE);
2867 if ((reg & 0xff) == 0) {
2868 /* Enable all voltage monitors */
2869 it87_write_value(data, IT87_REG_VIN_ENABLE, 0xff);
2870 }
2871}
2872
2873/* Check if tachometers are reset manually or by some reason */
2874static void it87_check_tachometers_reset(struct platform_device *pdev)
2875{
2876 struct it87_sio_data *sio_data = dev_get_platdata(&pdev->dev);
2877 struct it87_data *data = platform_get_drvdata(pdev);
2878 u8 mask, fan_main_ctrl;
2879
2880 mask = 0x70 & ~(sio_data->skip_fan << 4);
2881 fan_main_ctrl = it87_read_value(data, IT87_REG_FAN_MAIN_CTRL);
2882 if ((fan_main_ctrl & mask) == 0) {
2883 /* Enable all fan tachometers */
2884 fan_main_ctrl |= mask;
2885 it87_write_value(data, IT87_REG_FAN_MAIN_CTRL,
2886 fan_main_ctrl);
2887 }
2888}
2889
2890/* Set tachometers to 16-bit mode if needed */
2891static void it87_check_tachometers_16bit_mode(struct platform_device *pdev)
2892{
2893 struct it87_data *data = platform_get_drvdata(pdev);
2894 int reg;
2895
2896 if (!has_fan16_config(data))
2897 return;
2898
2899 reg = it87_read_value(data, IT87_REG_FAN_16BIT);
2900 if (~reg & 0x07 & data->has_fan) {
2901 dev_dbg(&pdev->dev,
2902 "Setting fan1-3 to 16-bit mode\n");
2903 it87_write_value(data, IT87_REG_FAN_16BIT,
2904 reg | 0x07);
2905 }
2906}
2907
2908static void it87_start_monitoring(struct it87_data *data)
2909{
2910 it87_write_value(data, IT87_REG_CONFIG,
2911 (it87_read_value(data, IT87_REG_CONFIG) & 0x3e)
2912 | (update_vbat ? 0x41 : 0x01));
2913}
2914
c1e7a4ca
GR
2915/* Called when we have found a new IT87. */
2916static void it87_init_device(struct platform_device *pdev)
1da177e4 2917{
c1e7a4ca
GR
2918 struct it87_sio_data *sio_data = dev_get_platdata(&pdev->dev);
2919 struct it87_data *data = platform_get_drvdata(pdev);
2920 int tmp, i;
b74f3fdd 2921
c1e7a4ca
GR
2922 /*
2923 * For each PWM channel:
2924 * - If it is in automatic mode, setting to manual mode should set
2925 * the fan to full speed by default.
2926 * - If it is in manual mode, we need a mapping to temperature
2927 * channels to use when later setting to automatic mode later.
2928 * Use a 1:1 mapping by default (we are clueless.)
2929 * In both cases, the value can (and should) be changed by the user
2930 * prior to switching to a different mode.
2931 * Note that this is no longer needed for the IT8721F and later, as
2932 * these have separate registers for the temperature mapping and the
2933 * manual duty cycle.
2934 */
2310048d 2935 for (i = 0; i < NUM_AUTO_PWM; i++) {
c1e7a4ca
GR
2936 data->pwm_temp_map[i] = i;
2937 data->pwm_duty[i] = 0x7f; /* Full speed */
2938 data->auto_pwm[i][3] = 0x7f; /* Full speed, hard-coded */
8e9afcbb 2939 }
1da177e4 2940
557cbf49 2941 it87_check_limit_regs(data);
1da177e4 2942
c1e7a4ca
GR
2943 /*
2944 * Temperature channels are not forcibly enabled, as they can be
2945 * set to two different sensor types and we can't guess which one
2946 * is correct for a given system. These channels can be enabled at
2947 * run-time through the temp{1-3}_type sysfs accessors if needed.
2948 */
1da177e4 2949
557cbf49
MS
2950 it87_check_voltage_monitors_reset(data);
2951
2952 it87_check_tachometers_reset(pdev);
c1e7a4ca 2953
c1e7a4ca 2954 data->fan_main_ctrl = it87_read_value(data, IT87_REG_FAN_MAIN_CTRL);
c1e7a4ca
GR
2955 data->has_fan = (data->fan_main_ctrl >> 4) & 0x07;
2956
557cbf49 2957 it87_check_tachometers_16bit_mode(pdev);
c1e7a4ca
GR
2958
2959 /* Check for additional fans */
2960 if (has_five_fans(data)) {
557cbf49
MS
2961 tmp = it87_read_value(data, IT87_REG_FAN_16BIT);
2962
48b2ae7f
GR
2963 if (tmp & BIT(4))
2964 data->has_fan |= BIT(3); /* fan4 enabled */
2965 if (tmp & BIT(5))
2966 data->has_fan |= BIT(4); /* fan5 enabled */
2967 if (has_six_fans(data) && (tmp & BIT(2)))
2968 data->has_fan |= BIT(5); /* fan6 enabled */
c1e7a4ca
GR
2969 }
2970
2971 /* Fan input pins may be used for alternative functions */
2972 data->has_fan &= ~sio_data->skip_fan;
2973
2974 /* Check if pwm5, pwm6 are enabled */
2975 if (has_six_pwm(data)) {
2976 /* The following code may be IT8620E specific */
2977 tmp = it87_read_value(data, IT87_REG_FAN_DIV);
2978 if ((tmp & 0xc0) == 0xc0)
48b2ae7f
GR
2979 sio_data->skip_pwm |= BIT(4);
2980 if (!(tmp & BIT(3)))
2981 sio_data->skip_pwm |= BIT(5);
c1e7a4ca
GR
2982 }
2983
557cbf49 2984 it87_start_monitoring(data);
c1e7a4ca
GR
2985}
2986
2987/* Return 1 if and only if the PWM interface is safe to use */
2988static int it87_check_pwm(struct device *dev)
2989{
2990 struct it87_data *data = dev_get_drvdata(dev);
2991 /*
2992 * Some BIOSes fail to correctly configure the IT87 fans. All fans off
2993 * and polarity set to active low is sign that this is the case so we
2994 * disable pwm control to protect the user.
2995 */
2996 int tmp = it87_read_value(data, IT87_REG_FAN_CTL);
2997
2998 if ((tmp & 0x87) == 0) {
2999 if (fix_pwm_polarity) {
3000 /*
3001 * The user asks us to attempt a chip reconfiguration.
3002 * This means switching to active high polarity and
3003 * inverting all fan speed values.
3004 */
3005 int i;
3006 u8 pwm[3];
3007
2310048d 3008 for (i = 0; i < ARRAY_SIZE(pwm); i++)
c1e7a4ca
GR
3009 pwm[i] = it87_read_value(data,
3010 IT87_REG_PWM[i]);
3011
3012 /*
3013 * If any fan is in automatic pwm mode, the polarity
3014 * might be correct, as suspicious as it seems, so we
3015 * better don't change anything (but still disable the
3016 * PWM interface).
3017 */
3018 if (!((pwm[0] | pwm[1] | pwm[2]) & 0x80)) {
3019 dev_info(dev,
3020 "Reconfiguring PWM to active high polarity\n");
3021 it87_write_value(data, IT87_REG_FAN_CTL,
3022 tmp | 0x87);
3023 for (i = 0; i < 3; i++)
3024 it87_write_value(data,
3025 IT87_REG_PWM[i],
3026 0x7f & ~pwm[i]);
3027 return 1;
3028 }
3029
3030 dev_info(dev,
3031 "PWM configuration is too broken to be fixed\n");
3032 }
3033
c1e7a4ca
GR
3034 return 0;
3035 } else if (fix_pwm_polarity) {
3036 dev_info(dev,
3037 "PWM configuration looks sane, won't touch\n");
3038 }
3039
3040 return 1;
3041}
3042
3043static int it87_probe(struct platform_device *pdev)
3044{
3045 struct it87_data *data;
3046 struct resource *res;
3047 struct device *dev = &pdev->dev;
3048 struct it87_sio_data *sio_data = dev_get_platdata(dev);
c1e7a4ca 3049 int enable_pwm_interface;
8638d0af 3050 struct device *hwmon_dev;
c1e7a4ca
GR
3051
3052 res = platform_get_resource(pdev, IORESOURCE_IO, 0);
3053 if (!devm_request_region(&pdev->dev, res->start, IT87_EC_EXTENT,
3054 DRVNAME)) {
3055 dev_err(dev, "Failed to request region 0x%lx-0x%lx\n",
3056 (unsigned long)res->start,
3057 (unsigned long)(res->start + IT87_EC_EXTENT - 1));
3058 return -EBUSY;
3059 }
3060
3061 data = devm_kzalloc(&pdev->dev, sizeof(struct it87_data), GFP_KERNEL);
3062 if (!data)
3063 return -ENOMEM;
3064
3065 data->addr = res->start;
384548e5 3066 data->sioaddr = sio_data->sioaddr;
c1e7a4ca
GR
3067 data->type = sio_data->type;
3068 data->features = it87_devices[sio_data->type].features;
3069 data->peci_mask = it87_devices[sio_data->type].peci_mask;
3070 data->old_peci_mask = it87_devices[sio_data->type].old_peci_mask;
c1e7a4ca
GR
3071 /*
3072 * IT8705F Datasheet 0.4.1, 3h == Version G.
3073 * IT8712F Datasheet 0.9.1, section 8.3.5 indicates 8h == Version J.
3074 * These are the first revisions with 16-bit tachometer support.
3075 */
3076 switch (data->type) {
3077 case it87:
3078 if (sio_data->revision >= 0x03) {
3079 data->features &= ~FEAT_OLD_AUTOPWM;
3080 data->features |= FEAT_FAN16_CONFIG | FEAT_16BIT_FANS;
3081 }
3082 break;
3083 case it8712:
3084 if (sio_data->revision >= 0x08) {
3085 data->features &= ~FEAT_OLD_AUTOPWM;
3086 data->features |= FEAT_FAN16_CONFIG | FEAT_16BIT_FANS |
3087 FEAT_FIVE_FANS;
3088 }
3089 break;
3090 default:
3091 break;
3092 }
3093
3094 /* Now, we do the remaining detection. */
c962024e
GR
3095 if ((it87_read_value(data, IT87_REG_CONFIG) & 0x80) ||
3096 it87_read_value(data, IT87_REG_CHIPID) != 0x90)
c1e7a4ca
GR
3097 return -ENODEV;
3098
3099 platform_set_drvdata(pdev, data);
1da177e4 3100
9a61bf63 3101 mutex_init(&data->update_lock);
1da177e4 3102
1da177e4 3103 /* Check PWM configuration */
b74f3fdd 3104 enable_pwm_interface = it87_check_pwm(dev);
384548e5
MS
3105 if (!enable_pwm_interface)
3106 dev_info(dev,
3107 "Detected broken BIOS defaults, disabling PWM interface\n");
1da177e4 3108
44c1bcd4 3109 /* Starting with IT8721F, we handle scaling of internal voltages */
16b5dda2 3110 if (has_12mv_adc(data)) {
48b2ae7f
GR
3111 if (sio_data->internal & BIT(0))
3112 data->in_scaled |= BIT(3); /* in3 is AVCC */
3113 if (sio_data->internal & BIT(1))
3114 data->in_scaled |= BIT(7); /* in7 is VSB */
3115 if (sio_data->internal & BIT(2))
3116 data->in_scaled |= BIT(8); /* in8 is Vbat */
3117 if (sio_data->internal & BIT(3))
3118 data->in_scaled |= BIT(9); /* in9 is AVCC */
7bc32d29
GR
3119 } else if (sio_data->type == it8781 || sio_data->type == it8782 ||
3120 sio_data->type == it8783) {
48b2ae7f
GR
3121 if (sio_data->internal & BIT(0))
3122 data->in_scaled |= BIT(3); /* in3 is VCC5V */
3123 if (sio_data->internal & BIT(1))
3124 data->in_scaled |= BIT(7); /* in7 is VCCH5V */
44c1bcd4
JD
3125 }
3126
4573acbc 3127 data->has_temp = 0x07;
48b2ae7f 3128 if (sio_data->skip_temp & BIT(2)) {
c962024e
GR
3129 if (sio_data->type == it8782 &&
3130 !(it87_read_value(data, IT87_REG_TEMP_EXTRA) & 0x80))
48b2ae7f 3131 data->has_temp &= ~BIT(2);
4573acbc
GR
3132 }
3133
d3766848 3134 data->in_internal = sio_data->internal;
384548e5 3135 data->need_in7_reroute = sio_data->need_in7_reroute;
52929715
GR
3136 data->has_in = 0x3ff & ~sio_data->skip_in;
3137
cc18da79
GR
3138 if (has_six_temp(data)) {
3139 u8 reg = it87_read_value(data, IT87_REG_TEMP456_ENABLE);
3140
f838aa26 3141 /* Check for additional temperature sensors */
cc18da79 3142 if ((reg & 0x03) >= 0x02)
48b2ae7f 3143 data->has_temp |= BIT(3);
cc18da79 3144 if (((reg >> 2) & 0x03) >= 0x02)
48b2ae7f 3145 data->has_temp |= BIT(4);
cc18da79 3146 if (((reg >> 4) & 0x03) >= 0x02)
48b2ae7f 3147 data->has_temp |= BIT(5);
f838aa26
GR
3148
3149 /* Check for additional voltage sensors */
3150 if ((reg & 0x03) == 0x01)
48b2ae7f 3151 data->has_in |= BIT(10);
f838aa26 3152 if (((reg >> 2) & 0x03) == 0x01)
48b2ae7f 3153 data->has_in |= BIT(11);
f838aa26 3154 if (((reg >> 4) & 0x03) == 0x01)
48b2ae7f 3155 data->has_in |= BIT(12);
cc18da79
GR
3156 }
3157
52929715
GR
3158 data->has_beep = !!sio_data->beep_pin;
3159
1da177e4 3160 /* Initialize the IT87 chip */
b74f3fdd 3161 it87_init_device(pdev);
1da177e4 3162
d3766848
GR
3163 if (!sio_data->skip_vid) {
3164 data->has_vid = true;
3165 data->vrm = vid_which_vrm();
3166 /* VID reading from Super-I/O config space if available */
3167 data->vid = sio_data->vid_value;
3168 }
3169
8638d0af
GR
3170 /* Prepare for sysfs hooks */
3171 data->groups[0] = &it87_group;
3172 data->groups[1] = &it87_group_in;
3173 data->groups[2] = &it87_group_temp;
3174 data->groups[3] = &it87_group_fan;
17d648bf 3175
1da177e4 3176 if (enable_pwm_interface) {
48b2ae7f 3177 data->has_pwm = BIT(ARRAY_SIZE(IT87_REG_PWM)) - 1;
5c391261 3178 data->has_pwm &= ~sio_data->skip_pwm;
4f3f51bc 3179
8638d0af 3180 data->groups[4] = &it87_group_pwm;
2cbb9c37 3181 if (has_old_autopwm(data) || has_newer_autopwm(data))
8638d0af 3182 data->groups[5] = &it87_group_auto_pwm;
1da177e4
LT
3183 }
3184
8638d0af
GR
3185 hwmon_dev = devm_hwmon_device_register_with_groups(dev,
3186 it87_devices[sio_data->type].name,
3187 data, data->groups);
3188 return PTR_ERR_OR_ZERO(hwmon_dev);
1da177e4
LT
3189}
3190
384548e5
MS
3191static void __maybe_unused it87_resume_sio(struct platform_device *pdev)
3192{
3193 struct it87_data *data = dev_get_drvdata(&pdev->dev);
3194 int err;
3195 int reg2c;
3196
3197 if (!data->need_in7_reroute)
3198 return;
3199
3200 err = superio_enter(data->sioaddr);
3201 if (err) {
3202 dev_warn(&pdev->dev,
3203 "Unable to enter Super I/O to reroute in7 (%d)",
3204 err);
3205 return;
3206 }
3207
3208 superio_select(data->sioaddr, GPIO);
3209
3210 reg2c = superio_inb(data->sioaddr, IT87_SIO_PINX2_REG);
3211 if (!(reg2c & BIT(1))) {
3212 dev_dbg(&pdev->dev,
3213 "Routing internal VCCH5V to in7 again");
3214
3215 reg2c |= BIT(1);
3216 superio_outb(data->sioaddr, IT87_SIO_PINX2_REG,
3217 reg2c);
3218 }
3219
3220 superio_exit(data->sioaddr);
3221}
3222
3223static int __maybe_unused it87_resume(struct device *dev)
3224{
3225 struct platform_device *pdev = to_platform_device(dev);
3226 struct it87_data *data = dev_get_drvdata(dev);
3227
3228 it87_resume_sio(pdev);
3229
3230 mutex_lock(&data->update_lock);
3231
3232 it87_check_pwm(dev);
3233 it87_check_limit_regs(data);
3234 it87_check_voltage_monitors_reset(data);
3235 it87_check_tachometers_reset(pdev);
3236 it87_check_tachometers_16bit_mode(pdev);
3237
3238 it87_start_monitoring(data);
3239
3240 /* force update */
3241 data->valid = 0;
3242
3243 mutex_unlock(&data->update_lock);
3244
3245 it87_update_device(dev);
3246
3247 return 0;
3248}
3249
3250static SIMPLE_DEV_PM_OPS(it87_dev_pm_ops, NULL, it87_resume);
3251
c1e7a4ca
GR
3252static struct platform_driver it87_driver = {
3253 .driver = {
3254 .name = DRVNAME,
384548e5 3255 .pm = &it87_dev_pm_ops,
c1e7a4ca
GR
3256 },
3257 .probe = it87_probe,
c1e7a4ca 3258};
1da177e4 3259
e84bd953 3260static int __init it87_device_add(int index, unsigned short address,
b74f3fdd 3261 const struct it87_sio_data *sio_data)
3262{
8e50e3c3 3263 struct platform_device *pdev;
b74f3fdd 3264 struct resource res = {
87b4b663
BH
3265 .start = address + IT87_EC_OFFSET,
3266 .end = address + IT87_EC_OFFSET + IT87_EC_EXTENT - 1,
b74f3fdd 3267 .name = DRVNAME,
3268 .flags = IORESOURCE_IO,
3269 };
3270 int err;
3271
b9acb64a
JD
3272 err = acpi_check_resource_conflict(&res);
3273 if (err)
5cae84a5 3274 return err;
b9acb64a 3275
b74f3fdd 3276 pdev = platform_device_alloc(DRVNAME, address);
5cae84a5
GR
3277 if (!pdev)
3278 return -ENOMEM;
b74f3fdd 3279
3280 err = platform_device_add_resources(pdev, &res, 1);
3281 if (err) {
a8ca1037 3282 pr_err("Device resource addition failed (%d)\n", err);
b74f3fdd 3283 goto exit_device_put;
3284 }
3285
3286 err = platform_device_add_data(pdev, sio_data,
3287 sizeof(struct it87_sio_data));
3288 if (err) {
a8ca1037 3289 pr_err("Platform data allocation failed\n");
b74f3fdd 3290 goto exit_device_put;
3291 }
3292
3293 err = platform_device_add(pdev);
3294 if (err) {
a8ca1037 3295 pr_err("Device addition failed (%d)\n", err);
b74f3fdd 3296 goto exit_device_put;
3297 }
3298
e84bd953 3299 it87_pdev[index] = pdev;
b74f3fdd 3300 return 0;
3301
3302exit_device_put:
3303 platform_device_put(pdev);
b74f3fdd 3304 return err;
3305}
3306
1da177e4
LT
3307static int __init sm_it87_init(void)
3308{
e84bd953 3309 int sioaddr[2] = { REG_2E, REG_4E };
b74f3fdd 3310 struct it87_sio_data sio_data;
8358378b 3311 unsigned short isa_address[2];
e84bd953
GR
3312 bool found = false;
3313 int i, err;
b74f3fdd 3314
b74f3fdd 3315 err = platform_driver_register(&it87_driver);
3316 if (err)
3317 return err;
fde09509 3318
e84bd953
GR
3319 for (i = 0; i < ARRAY_SIZE(sioaddr); i++) {
3320 memset(&sio_data, 0, sizeof(struct it87_sio_data));
8358378b
GR
3321 isa_address[i] = 0;
3322 err = it87_find(sioaddr[i], &isa_address[i], &sio_data);
3323 if (err || isa_address[i] == 0)
e84bd953 3324 continue;
8358378b
GR
3325 /*
3326 * Don't register second chip if its ISA address matches
3327 * the first chip's ISA address.
3328 */
3329 if (i && isa_address[i] == isa_address[0])
3330 break;
e84bd953 3331
8358378b 3332 err = it87_device_add(i, isa_address[i], &sio_data);
e84bd953
GR
3333 if (err)
3334 goto exit_dev_unregister;
8358378b 3335
e84bd953 3336 found = true;
8358378b
GR
3337
3338 /*
3339 * IT8705F may respond on both SIO addresses.
3340 * Stop probing after finding one.
3341 */
3342 if (sio_data.type == it87)
3343 break;
b74f3fdd 3344 }
3345
e84bd953
GR
3346 if (!found) {
3347 err = -ENODEV;
3348 goto exit_unregister;
3349 }
b74f3fdd 3350 return 0;
e84bd953
GR
3351
3352exit_dev_unregister:
3353 /* NULL check handled by platform_device_unregister */
3354 platform_device_unregister(it87_pdev[0]);
3355exit_unregister:
3356 platform_driver_unregister(&it87_driver);
3357 return err;
1da177e4
LT
3358}
3359
3360static void __exit sm_it87_exit(void)
3361{
e84bd953
GR
3362 /* NULL check handled by platform_device_unregister */
3363 platform_device_unregister(it87_pdev[1]);
3364 platform_device_unregister(it87_pdev[0]);
b74f3fdd 3365 platform_driver_unregister(&it87_driver);
1da177e4
LT
3366}
3367
7c81c60f 3368MODULE_AUTHOR("Chris Gauthron, Jean Delvare <jdelvare@suse.de>");
44c1bcd4 3369MODULE_DESCRIPTION("IT8705F/IT871xF/IT872xF hardware monitoring driver");
1da177e4
LT
3370module_param(update_vbat, bool, 0);
3371MODULE_PARM_DESC(update_vbat, "Update vbat if set else return powerup value");
3372module_param(fix_pwm_polarity, bool, 0);
5f2dc798
JD
3373MODULE_PARM_DESC(fix_pwm_polarity,
3374 "Force PWM polarity to active high (DANGEROUS)");
1da177e4
LT
3375MODULE_LICENSE("GPL");
3376
3377module_init(sm_it87_init);
3378module_exit(sm_it87_exit);