]> git.proxmox.com Git - mirror_ubuntu-zesty-kernel.git/blame - drivers/hwmon/it87.c
Merge remote-tracking branches 'asoc/topic/sgtl5000', 'asoc/topic/simple', 'asoc...
[mirror_ubuntu-zesty-kernel.git] / drivers / hwmon / it87.c
CommitLineData
1da177e4 1/*
5f2dc798
JD
2 * it87.c - Part of lm_sensors, Linux kernel modules for hardware
3 * monitoring.
4 *
5 * The IT8705F is an LPC-based Super I/O part that contains UARTs, a
6 * parallel port, an IR port, a MIDI port, a floppy controller, etc., in
7 * addition to an Environment Controller (Enhanced Hardware Monitor and
8 * Fan Controller)
9 *
10 * This driver supports only the Environment Controller in the IT8705F and
11 * similar parts. The other devices are supported by different drivers.
12 *
c145d5c6 13 * Supports: IT8603E Super I/O chip w/LPC interface
3ba9d977 14 * IT8620E Super I/O chip w/LPC interface
574e9bd8 15 * IT8623E Super I/O chip w/LPC interface
71a9c232 16 * IT8628E Super I/O chip w/LPC interface
c145d5c6 17 * IT8705F Super I/O chip w/LPC interface
5f2dc798
JD
18 * IT8712F Super I/O chip w/LPC interface
19 * IT8716F Super I/O chip w/LPC interface
20 * IT8718F Super I/O chip w/LPC interface
21 * IT8720F Super I/O chip w/LPC interface
44c1bcd4 22 * IT8721F Super I/O chip w/LPC interface
5f2dc798 23 * IT8726F Super I/O chip w/LPC interface
16b5dda2 24 * IT8728F Super I/O chip w/LPC interface
ead80803 25 * IT8732F Super I/O chip w/LPC interface
44c1bcd4 26 * IT8758E Super I/O chip w/LPC interface
b0636707
GR
27 * IT8771E Super I/O chip w/LPC interface
28 * IT8772E Super I/O chip w/LPC interface
7bc32d29 29 * IT8781F Super I/O chip w/LPC interface
0531d98b
GR
30 * IT8782F Super I/O chip w/LPC interface
31 * IT8783E/F Super I/O chip w/LPC interface
a0c1424a 32 * IT8786E Super I/O chip w/LPC interface
4ee07157 33 * IT8790E Super I/O chip w/LPC interface
5f2dc798
JD
34 * Sis950 A clone of the IT8705F
35 *
36 * Copyright (C) 2001 Chris Gauthron
7c81c60f 37 * Copyright (C) 2005-2010 Jean Delvare <jdelvare@suse.de>
5f2dc798
JD
38 *
39 * This program is free software; you can redistribute it and/or modify
40 * it under the terms of the GNU General Public License as published by
41 * the Free Software Foundation; either version 2 of the License, or
42 * (at your option) any later version.
43 *
44 * This program is distributed in the hope that it will be useful,
45 * but WITHOUT ANY WARRANTY; without even the implied warranty of
46 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
47 * GNU General Public License for more details.
5f2dc798 48 */
1da177e4 49
a8ca1037
JP
50#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
51
48b2ae7f 52#include <linux/bitops.h>
1da177e4
LT
53#include <linux/module.h>
54#include <linux/init.h>
55#include <linux/slab.h>
56#include <linux/jiffies.h>
b74f3fdd 57#include <linux/platform_device.h>
943b0830 58#include <linux/hwmon.h>
303760b4
JD
59#include <linux/hwmon-sysfs.h>
60#include <linux/hwmon-vid.h>
943b0830 61#include <linux/err.h>
9a61bf63 62#include <linux/mutex.h>
87808be4 63#include <linux/sysfs.h>
98dd22c3
JD
64#include <linux/string.h>
65#include <linux/dmi.h>
b9acb64a 66#include <linux/acpi.h>
6055fae8 67#include <linux/io.h>
1da177e4 68
b74f3fdd 69#define DRVNAME "it87"
1da177e4 70
ead80803
JM
71enum chips { it87, it8712, it8716, it8718, it8720, it8721, it8728, it8732,
72 it8771, it8772, it8781, it8782, it8783, it8786, it8790, it8603,
71a9c232 73 it8620, it8628 };
1da177e4 74
67b671bc
JD
75static unsigned short force_id;
76module_param(force_id, ushort, 0);
77MODULE_PARM_DESC(force_id, "Override the detected device ID");
78
e84bd953 79static struct platform_device *it87_pdev[2];
b74f3fdd 80
3c2e3512 81#define REG_2E 0x2e /* The register to read/write */
e84bd953 82#define REG_4E 0x4e /* Secondary register to read/write */
3c2e3512 83
1da177e4 84#define DEV 0x07 /* Register: Logical device select */
1da177e4 85#define PME 0x04 /* The device with the fan registers in it */
b4da93e4
JMS
86
87/* The device with the IT8718F/IT8720F VID value in it */
88#define GPIO 0x07
89
1da177e4
LT
90#define DEVID 0x20 /* Register: Device ID */
91#define DEVREV 0x22 /* Register: Device Revision */
92
3c2e3512 93static inline int superio_inb(int ioreg, int reg)
1da177e4 94{
3c2e3512
GR
95 outb(reg, ioreg);
96 return inb(ioreg + 1);
1da177e4
LT
97}
98
3c2e3512 99static inline void superio_outb(int ioreg, int reg, int val)
436cad2a 100{
3c2e3512
GR
101 outb(reg, ioreg);
102 outb(val, ioreg + 1);
436cad2a
JD
103}
104
3c2e3512 105static int superio_inw(int ioreg, int reg)
1da177e4
LT
106{
107 int val;
c962024e 108
3c2e3512
GR
109 outb(reg++, ioreg);
110 val = inb(ioreg + 1) << 8;
111 outb(reg, ioreg);
112 val |= inb(ioreg + 1);
1da177e4
LT
113 return val;
114}
115
3c2e3512 116static inline void superio_select(int ioreg, int ldn)
1da177e4 117{
3c2e3512
GR
118 outb(DEV, ioreg);
119 outb(ldn, ioreg + 1);
1da177e4
LT
120}
121
3c2e3512 122static inline int superio_enter(int ioreg)
1da177e4 123{
5b0380c9 124 /*
3c2e3512 125 * Try to reserve ioreg and ioreg + 1 for exclusive access.
5b0380c9 126 */
3c2e3512 127 if (!request_muxed_region(ioreg, 2, DRVNAME))
5b0380c9
NG
128 return -EBUSY;
129
3c2e3512
GR
130 outb(0x87, ioreg);
131 outb(0x01, ioreg);
132 outb(0x55, ioreg);
e84bd953 133 outb(ioreg == REG_4E ? 0xaa : 0x55, ioreg);
5b0380c9 134 return 0;
1da177e4
LT
135}
136
3c2e3512 137static inline void superio_exit(int ioreg)
1da177e4 138{
3c2e3512
GR
139 outb(0x02, ioreg);
140 outb(0x02, ioreg + 1);
141 release_region(ioreg, 2);
1da177e4
LT
142}
143
87673dd7 144/* Logical device 4 registers */
1da177e4
LT
145#define IT8712F_DEVID 0x8712
146#define IT8705F_DEVID 0x8705
17d648bf 147#define IT8716F_DEVID 0x8716
87673dd7 148#define IT8718F_DEVID 0x8718
b4da93e4 149#define IT8720F_DEVID 0x8720
44c1bcd4 150#define IT8721F_DEVID 0x8721
08a8f6e9 151#define IT8726F_DEVID 0x8726
16b5dda2 152#define IT8728F_DEVID 0x8728
ead80803 153#define IT8732F_DEVID 0x8732
b0636707
GR
154#define IT8771E_DEVID 0x8771
155#define IT8772E_DEVID 0x8772
7bc32d29 156#define IT8781F_DEVID 0x8781
0531d98b
GR
157#define IT8782F_DEVID 0x8782
158#define IT8783E_DEVID 0x8783
a0c1424a 159#define IT8786E_DEVID 0x8786
4ee07157 160#define IT8790E_DEVID 0x8790
7183ae8c 161#define IT8603E_DEVID 0x8603
3ba9d977 162#define IT8620E_DEVID 0x8620
574e9bd8 163#define IT8623E_DEVID 0x8623
71a9c232 164#define IT8628E_DEVID 0x8628
1da177e4
LT
165#define IT87_ACT_REG 0x30
166#define IT87_BASE_REG 0x60
167
87673dd7 168/* Logical device 7 registers (IT8712F and later) */
0531d98b 169#define IT87_SIO_GPIO1_REG 0x25
3ba9d977 170#define IT87_SIO_GPIO2_REG 0x26
895ff267 171#define IT87_SIO_GPIO3_REG 0x27
36c4d98a 172#define IT87_SIO_GPIO4_REG 0x28
591ec650 173#define IT87_SIO_GPIO5_REG 0x29
0531d98b 174#define IT87_SIO_PINX1_REG 0x2a /* Pin selection */
87673dd7 175#define IT87_SIO_PINX2_REG 0x2c /* Pin selection */
0531d98b 176#define IT87_SIO_SPI_REG 0xef /* SPI function pin select */
87673dd7 177#define IT87_SIO_VID_REG 0xfc /* VID value */
d9b327c3 178#define IT87_SIO_BEEP_PIN_REG 0xf6 /* Beep pin mapping */
87673dd7 179
1da177e4 180/* Update battery voltage after every reading if true */
90ab5ee9 181static bool update_vbat;
1da177e4
LT
182
183/* Not all BIOSes properly configure the PWM registers */
90ab5ee9 184static bool fix_pwm_polarity;
1da177e4 185
1da177e4
LT
186/* Many IT87 constants specified below */
187
188/* Length of ISA address segment */
189#define IT87_EXTENT 8
190
87b4b663
BH
191/* Length of ISA address segment for Environmental Controller */
192#define IT87_EC_EXTENT 2
193
194/* Offset of EC registers from ISA base address */
195#define IT87_EC_OFFSET 5
196
197/* Where are the ISA address/data registers relative to the EC base address */
198#define IT87_ADDR_REG_OFFSET 0
199#define IT87_DATA_REG_OFFSET 1
1da177e4
LT
200
201/*----- The IT87 registers -----*/
202
203#define IT87_REG_CONFIG 0x00
204
205#define IT87_REG_ALARM1 0x01
206#define IT87_REG_ALARM2 0x02
207#define IT87_REG_ALARM3 0x03
208
4a0d71cf
GR
209/*
210 * The IT8718F and IT8720F have the VID value in a different register, in
211 * Super-I/O configuration space.
212 */
1da177e4 213#define IT87_REG_VID 0x0a
4a0d71cf
GR
214/*
215 * The IT8705F and IT8712F earlier than revision 0x08 use register 0x0b
216 * for fan divisors. Later IT8712F revisions must use 16-bit tachometer
217 * mode.
218 */
1da177e4 219#define IT87_REG_FAN_DIV 0x0b
17d648bf 220#define IT87_REG_FAN_16BIT 0x0c
1da177e4 221
f838aa26
GR
222/*
223 * Monitors:
224 * - up to 13 voltage (0 to 7, battery, avcc, 10 to 12)
225 * - up to 6 temp (1 to 6)
226 * - up to 6 fan (1 to 6)
227 */
1da177e4 228
fa3f70d6
GR
229static const u8 IT87_REG_FAN[] = { 0x0d, 0x0e, 0x0f, 0x80, 0x82, 0x4c };
230static const u8 IT87_REG_FAN_MIN[] = { 0x10, 0x11, 0x12, 0x84, 0x86, 0x4e };
231static const u8 IT87_REG_FANX[] = { 0x18, 0x19, 0x1a, 0x81, 0x83, 0x4d };
232static const u8 IT87_REG_FANX_MIN[] = { 0x1b, 0x1c, 0x1d, 0x85, 0x87, 0x4f };
233static const u8 IT87_REG_TEMP_OFFSET[] = { 0x56, 0x57, 0x59 };
161d898a 234
1da177e4
LT
235#define IT87_REG_FAN_MAIN_CTRL 0x13
236#define IT87_REG_FAN_CTL 0x14
36c4d98a
GR
237static const u8 IT87_REG_PWM[] = { 0x15, 0x16, 0x17, 0x7f, 0xa7, 0xaf };
238static const u8 IT87_REG_PWM_DUTY[] = { 0x63, 0x6b, 0x73, 0x7b, 0xa3, 0xab };
1da177e4 239
559313c4 240static const u8 IT87_REG_VIN[] = { 0x20, 0x21, 0x22, 0x23, 0x24, 0x25, 0x26,
f838aa26 241 0x27, 0x28, 0x2f, 0x2c, 0x2d, 0x2e };
1da177e4 242
559313c4 243#define IT87_REG_TEMP(nr) (0x29 + (nr))
73055405 244
1da177e4
LT
245#define IT87_REG_VIN_MAX(nr) (0x30 + (nr) * 2)
246#define IT87_REG_VIN_MIN(nr) (0x31 + (nr) * 2)
247#define IT87_REG_TEMP_HIGH(nr) (0x40 + (nr) * 2)
248#define IT87_REG_TEMP_LOW(nr) (0x41 + (nr) * 2)
249
1da177e4
LT
250#define IT87_REG_VIN_ENABLE 0x50
251#define IT87_REG_TEMP_ENABLE 0x51
4573acbc 252#define IT87_REG_TEMP_EXTRA 0x55
d9b327c3 253#define IT87_REG_BEEP_ENABLE 0x5c
1da177e4
LT
254
255#define IT87_REG_CHIPID 0x58
256
2cbb9c37
GR
257static const u8 IT87_REG_AUTO_BASE[] = { 0x60, 0x68, 0x70, 0x78, 0xa0, 0xa8 };
258
259#define IT87_REG_AUTO_TEMP(nr, i) (IT87_REG_AUTO_BASE[nr] + (i))
260#define IT87_REG_AUTO_PWM(nr, i) (IT87_REG_AUTO_BASE[nr] + 5 + (i))
4f3f51bc 261
cc18da79
GR
262#define IT87_REG_TEMP456_ENABLE 0x77
263
2310048d
GR
264#define NUM_VIN ARRAY_SIZE(IT87_REG_VIN)
265#define NUM_VIN_LIMIT 8
266#define NUM_TEMP 6
267#define NUM_TEMP_OFFSET ARRAY_SIZE(IT87_REG_TEMP_OFFSET)
268#define NUM_TEMP_LIMIT 3
269#define NUM_FAN ARRAY_SIZE(IT87_REG_FAN)
270#define NUM_FAN_DIV 3
271#define NUM_PWM ARRAY_SIZE(IT87_REG_PWM)
272#define NUM_AUTO_PWM ARRAY_SIZE(IT87_REG_PWM)
273
483db43e
GR
274struct it87_devices {
275 const char *name;
faf392fb 276 const char * const suffix;
cc18da79 277 u32 features;
19529784
GR
278 u8 peci_mask;
279 u8 old_peci_mask;
483db43e
GR
280};
281
48b2ae7f
GR
282#define FEAT_12MV_ADC BIT(0)
283#define FEAT_NEWER_AUTOPWM BIT(1)
284#define FEAT_OLD_AUTOPWM BIT(2)
285#define FEAT_16BIT_FANS BIT(3)
286#define FEAT_TEMP_OFFSET BIT(4)
287#define FEAT_TEMP_PECI BIT(5)
288#define FEAT_TEMP_OLD_PECI BIT(6)
289#define FEAT_FAN16_CONFIG BIT(7) /* Need to enable 16-bit fans */
290#define FEAT_FIVE_FANS BIT(8) /* Supports five fans */
291#define FEAT_VID BIT(9) /* Set if chip supports VID */
292#define FEAT_IN7_INTERNAL BIT(10) /* Set if in7 is internal */
293#define FEAT_SIX_FANS BIT(11) /* Supports six fans */
294#define FEAT_10_9MV_ADC BIT(12)
295#define FEAT_AVCC3 BIT(13) /* Chip supports in9/AVCC3 */
296#define FEAT_SIX_PWM BIT(14) /* Chip supports 6 pwm chn */
297#define FEAT_PWM_FREQ2 BIT(15) /* Separate pwm freq 2 */
298#define FEAT_SIX_TEMP BIT(16) /* Up to 6 temp sensors */
483db43e
GR
299
300static const struct it87_devices it87_devices[] = {
301 [it87] = {
302 .name = "it87",
faf392fb 303 .suffix = "F",
483db43e
GR
304 .features = FEAT_OLD_AUTOPWM, /* may need to overwrite */
305 },
306 [it8712] = {
307 .name = "it8712",
faf392fb 308 .suffix = "F",
32dd7c40
GR
309 .features = FEAT_OLD_AUTOPWM | FEAT_VID,
310 /* may need to overwrite */
483db43e
GR
311 },
312 [it8716] = {
313 .name = "it8716",
faf392fb 314 .suffix = "F",
32dd7c40 315 .features = FEAT_16BIT_FANS | FEAT_TEMP_OFFSET | FEAT_VID
60878bcf 316 | FEAT_FAN16_CONFIG | FEAT_FIVE_FANS | FEAT_PWM_FREQ2,
483db43e
GR
317 },
318 [it8718] = {
319 .name = "it8718",
faf392fb 320 .suffix = "F",
32dd7c40 321 .features = FEAT_16BIT_FANS | FEAT_TEMP_OFFSET | FEAT_VID
60878bcf
GR
322 | FEAT_TEMP_OLD_PECI | FEAT_FAN16_CONFIG | FEAT_FIVE_FANS
323 | FEAT_PWM_FREQ2,
19529784 324 .old_peci_mask = 0x4,
483db43e
GR
325 },
326 [it8720] = {
327 .name = "it8720",
faf392fb 328 .suffix = "F",
32dd7c40 329 .features = FEAT_16BIT_FANS | FEAT_TEMP_OFFSET | FEAT_VID
60878bcf
GR
330 | FEAT_TEMP_OLD_PECI | FEAT_FAN16_CONFIG | FEAT_FIVE_FANS
331 | FEAT_PWM_FREQ2,
19529784 332 .old_peci_mask = 0x4,
483db43e
GR
333 },
334 [it8721] = {
335 .name = "it8721",
faf392fb 336 .suffix = "F",
483db43e 337 .features = FEAT_NEWER_AUTOPWM | FEAT_12MV_ADC | FEAT_16BIT_FANS
9faf28ca 338 | FEAT_TEMP_OFFSET | FEAT_TEMP_OLD_PECI | FEAT_TEMP_PECI
60878bcf
GR
339 | FEAT_FAN16_CONFIG | FEAT_FIVE_FANS | FEAT_IN7_INTERNAL
340 | FEAT_PWM_FREQ2,
5d8d2f2b 341 .peci_mask = 0x05,
19529784 342 .old_peci_mask = 0x02, /* Actually reports PCH */
483db43e
GR
343 },
344 [it8728] = {
345 .name = "it8728",
faf392fb 346 .suffix = "F",
483db43e 347 .features = FEAT_NEWER_AUTOPWM | FEAT_12MV_ADC | FEAT_16BIT_FANS
7f5726c3 348 | FEAT_TEMP_OFFSET | FEAT_TEMP_PECI | FEAT_FIVE_FANS
60878bcf 349 | FEAT_IN7_INTERNAL | FEAT_PWM_FREQ2,
5d8d2f2b 350 .peci_mask = 0x07,
483db43e 351 },
ead80803
JM
352 [it8732] = {
353 .name = "it8732",
354 .suffix = "F",
355 .features = FEAT_NEWER_AUTOPWM | FEAT_16BIT_FANS
356 | FEAT_TEMP_OFFSET | FEAT_TEMP_OLD_PECI | FEAT_TEMP_PECI
357 | FEAT_10_9MV_ADC | FEAT_IN7_INTERNAL,
358 .peci_mask = 0x07,
359 .old_peci_mask = 0x02, /* Actually reports PCH */
360 },
b0636707
GR
361 [it8771] = {
362 .name = "it8771",
faf392fb 363 .suffix = "E",
b0636707 364 .features = FEAT_NEWER_AUTOPWM | FEAT_12MV_ADC | FEAT_16BIT_FANS
60878bcf
GR
365 | FEAT_TEMP_OFFSET | FEAT_TEMP_PECI | FEAT_IN7_INTERNAL
366 | FEAT_PWM_FREQ2,
9faf28ca
GR
367 /* PECI: guesswork */
368 /* 12mV ADC (OHM) */
369 /* 16 bit fans (OHM) */
370 /* three fans, always 16 bit (guesswork) */
b0636707
GR
371 .peci_mask = 0x07,
372 },
373 [it8772] = {
374 .name = "it8772",
faf392fb 375 .suffix = "E",
b0636707 376 .features = FEAT_NEWER_AUTOPWM | FEAT_12MV_ADC | FEAT_16BIT_FANS
60878bcf
GR
377 | FEAT_TEMP_OFFSET | FEAT_TEMP_PECI | FEAT_IN7_INTERNAL
378 | FEAT_PWM_FREQ2,
9faf28ca
GR
379 /* PECI (coreboot) */
380 /* 12mV ADC (HWSensors4, OHM) */
381 /* 16 bit fans (HWSensors4, OHM) */
382 /* three fans, always 16 bit (datasheet) */
b0636707
GR
383 .peci_mask = 0x07,
384 },
7bc32d29
GR
385 [it8781] = {
386 .name = "it8781",
faf392fb 387 .suffix = "F",
7bc32d29 388 .features = FEAT_16BIT_FANS | FEAT_TEMP_OFFSET
60878bcf 389 | FEAT_TEMP_OLD_PECI | FEAT_FAN16_CONFIG | FEAT_PWM_FREQ2,
7bc32d29
GR
390 .old_peci_mask = 0x4,
391 },
483db43e
GR
392 [it8782] = {
393 .name = "it8782",
faf392fb 394 .suffix = "F",
19529784 395 .features = FEAT_16BIT_FANS | FEAT_TEMP_OFFSET
60878bcf 396 | FEAT_TEMP_OLD_PECI | FEAT_FAN16_CONFIG | FEAT_PWM_FREQ2,
19529784 397 .old_peci_mask = 0x4,
483db43e
GR
398 },
399 [it8783] = {
400 .name = "it8783",
faf392fb 401 .suffix = "E/F",
19529784 402 .features = FEAT_16BIT_FANS | FEAT_TEMP_OFFSET
60878bcf 403 | FEAT_TEMP_OLD_PECI | FEAT_FAN16_CONFIG | FEAT_PWM_FREQ2,
19529784 404 .old_peci_mask = 0x4,
483db43e 405 },
a0c1424a
TL
406 [it8786] = {
407 .name = "it8786",
faf392fb 408 .suffix = "E",
a0c1424a 409 .features = FEAT_NEWER_AUTOPWM | FEAT_12MV_ADC | FEAT_16BIT_FANS
60878bcf
GR
410 | FEAT_TEMP_OFFSET | FEAT_TEMP_PECI | FEAT_IN7_INTERNAL
411 | FEAT_PWM_FREQ2,
a0c1424a
TL
412 .peci_mask = 0x07,
413 },
4ee07157
GR
414 [it8790] = {
415 .name = "it8790",
416 .suffix = "E",
417 .features = FEAT_NEWER_AUTOPWM | FEAT_12MV_ADC | FEAT_16BIT_FANS
60878bcf
GR
418 | FEAT_TEMP_OFFSET | FEAT_TEMP_PECI | FEAT_IN7_INTERNAL
419 | FEAT_PWM_FREQ2,
4ee07157
GR
420 .peci_mask = 0x07,
421 },
c145d5c6
RM
422 [it8603] = {
423 .name = "it8603",
faf392fb 424 .suffix = "E",
c145d5c6 425 .features = FEAT_NEWER_AUTOPWM | FEAT_12MV_ADC | FEAT_16BIT_FANS
73055405 426 | FEAT_TEMP_OFFSET | FEAT_TEMP_PECI | FEAT_IN7_INTERNAL
60878bcf 427 | FEAT_AVCC3 | FEAT_PWM_FREQ2,
c145d5c6
RM
428 .peci_mask = 0x07,
429 },
3ba9d977
GR
430 [it8620] = {
431 .name = "it8620",
432 .suffix = "E",
433 .features = FEAT_NEWER_AUTOPWM | FEAT_12MV_ADC | FEAT_16BIT_FANS
fa3f70d6 434 | FEAT_TEMP_OFFSET | FEAT_TEMP_PECI | FEAT_SIX_FANS
cc18da79
GR
435 | FEAT_IN7_INTERNAL | FEAT_SIX_PWM | FEAT_PWM_FREQ2
436 | FEAT_SIX_TEMP,
3ba9d977
GR
437 .peci_mask = 0x07,
438 },
71a9c232
GR
439 [it8628] = {
440 .name = "it8628",
441 .suffix = "E",
442 .features = FEAT_NEWER_AUTOPWM | FEAT_12MV_ADC | FEAT_16BIT_FANS
443 | FEAT_TEMP_OFFSET | FEAT_TEMP_PECI | FEAT_SIX_FANS
444 | FEAT_IN7_INTERNAL | FEAT_SIX_PWM | FEAT_PWM_FREQ2
445 | FEAT_SIX_TEMP,
446 .peci_mask = 0x07,
447 },
483db43e
GR
448};
449
450#define has_16bit_fans(data) ((data)->features & FEAT_16BIT_FANS)
451#define has_12mv_adc(data) ((data)->features & FEAT_12MV_ADC)
ead80803 452#define has_10_9mv_adc(data) ((data)->features & FEAT_10_9MV_ADC)
483db43e
GR
453#define has_newer_autopwm(data) ((data)->features & FEAT_NEWER_AUTOPWM)
454#define has_old_autopwm(data) ((data)->features & FEAT_OLD_AUTOPWM)
455#define has_temp_offset(data) ((data)->features & FEAT_TEMP_OFFSET)
5d8d2f2b 456#define has_temp_peci(data, nr) (((data)->features & FEAT_TEMP_PECI) && \
48b2ae7f 457 ((data)->peci_mask & BIT(nr)))
19529784
GR
458#define has_temp_old_peci(data, nr) \
459 (((data)->features & FEAT_TEMP_OLD_PECI) && \
48b2ae7f 460 ((data)->old_peci_mask & BIT(nr)))
9faf28ca 461#define has_fan16_config(data) ((data)->features & FEAT_FAN16_CONFIG)
fa3f70d6
GR
462#define has_five_fans(data) ((data)->features & (FEAT_FIVE_FANS | \
463 FEAT_SIX_FANS))
32dd7c40 464#define has_vid(data) ((data)->features & FEAT_VID)
7f5726c3 465#define has_in7_internal(data) ((data)->features & FEAT_IN7_INTERNAL)
fa3f70d6 466#define has_six_fans(data) ((data)->features & FEAT_SIX_FANS)
73055405 467#define has_avcc3(data) ((data)->features & FEAT_AVCC3)
36c4d98a 468#define has_six_pwm(data) ((data)->features & FEAT_SIX_PWM)
60878bcf 469#define has_pwm_freq2(data) ((data)->features & FEAT_PWM_FREQ2)
cc18da79 470#define has_six_temp(data) ((data)->features & FEAT_SIX_TEMP)
1da177e4 471
b74f3fdd 472struct it87_sio_data {
473 enum chips type;
474 /* Values read from Super-I/O config space */
0475169c 475 u8 revision;
b74f3fdd 476 u8 vid_value;
d9b327c3 477 u8 beep_pin;
738e5e05 478 u8 internal; /* Internal sensors can be labeled */
591ec650 479 /* Features skipped based on config or DMI */
9172b5d1 480 u16 skip_in;
895ff267 481 u8 skip_vid;
591ec650 482 u8 skip_fan;
98dd22c3 483 u8 skip_pwm;
4573acbc 484 u8 skip_temp;
b74f3fdd 485};
486
4a0d71cf
GR
487/*
488 * For each registered chip, we need to keep some data in memory.
489 * The structure is dynamically allocated.
490 */
1da177e4 491struct it87_data {
8638d0af 492 const struct attribute_group *groups[7];
1da177e4 493 enum chips type;
aa8b187e 494 u32 features;
19529784
GR
495 u8 peci_mask;
496 u8 old_peci_mask;
1da177e4 497
b74f3fdd 498 unsigned short addr;
499 const char *name;
9a61bf63 500 struct mutex update_lock;
1da177e4
LT
501 char valid; /* !=0 if following fields are valid */
502 unsigned long last_updated; /* In jiffies */
503
44c1bcd4 504 u16 in_scaled; /* Internal voltage sensors are scaled */
d3766848 505 u16 in_internal; /* Bitfield, internal sensors (for labels) */
52929715 506 u16 has_in; /* Bitfield, voltage sensors enabled */
2310048d 507 u8 in[NUM_VIN][3]; /* [nr][0]=in, [1]=min, [2]=max */
9060f8bd 508 u8 has_fan; /* Bitfield, fans enabled */
2310048d 509 u16 fan[NUM_FAN][2]; /* Register values, [nr][0]=fan, [1]=min */
4573acbc 510 u8 has_temp; /* Bitfield, temp sensors enabled */
2310048d 511 s8 temp[NUM_TEMP][4]; /* [nr][0]=temp, [1]=min, [2]=max, [3]=offset */
19529784
GR
512 u8 sensor; /* Register value (IT87_REG_TEMP_ENABLE) */
513 u8 extra; /* Register value (IT87_REG_TEMP_EXTRA) */
2310048d 514 u8 fan_div[NUM_FAN_DIV];/* Register encoding, shifted right */
d3766848 515 bool has_vid; /* True if VID supported */
1da177e4 516 u8 vid; /* Register encoding, combined */
a7be58a1 517 u8 vrm;
1da177e4 518 u32 alarms; /* Register encoding, combined */
52929715 519 bool has_beep; /* true if beep supported */
d9b327c3 520 u8 beeps; /* Register encoding */
1da177e4 521 u8 fan_main_ctrl; /* Register value */
f8d0c19a 522 u8 fan_ctl; /* Register value */
b99883dc 523
4a0d71cf
GR
524 /*
525 * The following 3 arrays correspond to the same registers up to
6229cdb2
JD
526 * the IT8720F. The meaning of bits 6-0 depends on the value of bit
527 * 7, and we want to preserve settings on mode changes, so we have
528 * to track all values separately.
529 * Starting with the IT8721F, the manual PWM duty cycles are stored
530 * in separate registers (8-bit values), so the separate tracking
531 * is no longer needed, but it is still done to keep the driver
4a0d71cf
GR
532 * simple.
533 */
5c391261 534 u8 has_pwm; /* Bitfield, pwm control enabled */
2310048d
GR
535 u8 pwm_ctrl[NUM_PWM]; /* Register value */
536 u8 pwm_duty[NUM_PWM]; /* Manual PWM value set by user */
537 u8 pwm_temp_map[NUM_PWM];/* PWM to temp. chan. mapping (bits 1-0) */
4f3f51bc
JD
538
539 /* Automatic fan speed control registers */
2310048d
GR
540 u8 auto_pwm[NUM_AUTO_PWM][4]; /* [nr][3] is hard-coded */
541 s8 auto_temp[NUM_AUTO_PWM][5]; /* [nr][0] is point1_temp_hyst */
1da177e4 542};
0df6454d 543
0531d98b 544static int adc_lsb(const struct it87_data *data, int nr)
44c1bcd4 545{
ead80803
JM
546 int lsb;
547
548 if (has_12mv_adc(data))
549 lsb = 120;
550 else if (has_10_9mv_adc(data))
551 lsb = 109;
552 else
553 lsb = 160;
48b2ae7f 554 if (data->in_scaled & BIT(nr))
0531d98b
GR
555 lsb <<= 1;
556 return lsb;
557}
44c1bcd4 558
0531d98b
GR
559static u8 in_to_reg(const struct it87_data *data, int nr, long val)
560{
ead80803 561 val = DIV_ROUND_CLOSEST(val * 10, adc_lsb(data, nr));
2a844c14 562 return clamp_val(val, 0, 255);
44c1bcd4
JD
563}
564
565static int in_from_reg(const struct it87_data *data, int nr, int val)
566{
ead80803 567 return DIV_ROUND_CLOSEST(val * adc_lsb(data, nr), 10);
44c1bcd4 568}
0df6454d
JD
569
570static inline u8 FAN_TO_REG(long rpm, int div)
571{
572 if (rpm == 0)
573 return 255;
2a844c14
GR
574 rpm = clamp_val(rpm, 1, 1000000);
575 return clamp_val((1350000 + rpm * div / 2) / (rpm * div), 1, 254);
0df6454d
JD
576}
577
578static inline u16 FAN16_TO_REG(long rpm)
579{
580 if (rpm == 0)
581 return 0xffff;
2a844c14 582 return clamp_val((1350000 + rpm) / (rpm * 2), 1, 0xfffe);
0df6454d
JD
583}
584
585#define FAN_FROM_REG(val, div) ((val) == 0 ? -1 : (val) == 255 ? 0 : \
586 1350000 / ((val) * (div)))
587/* The divider is fixed to 2 in 16-bit mode */
588#define FAN16_FROM_REG(val) ((val) == 0 ? -1 : (val) == 0xffff ? 0 : \
589 1350000 / ((val) * 2))
590
2a844c14
GR
591#define TEMP_TO_REG(val) (clamp_val(((val) < 0 ? (((val) - 500) / 1000) : \
592 ((val) + 500) / 1000), -128, 127))
0df6454d
JD
593#define TEMP_FROM_REG(val) ((val) * 1000)
594
44c1bcd4
JD
595static u8 pwm_to_reg(const struct it87_data *data, long val)
596{
16b5dda2 597 if (has_newer_autopwm(data))
44c1bcd4
JD
598 return val;
599 else
600 return val >> 1;
601}
602
603static int pwm_from_reg(const struct it87_data *data, u8 reg)
604{
16b5dda2 605 if (has_newer_autopwm(data))
44c1bcd4
JD
606 return reg;
607 else
608 return (reg & 0x7f) << 1;
609}
610
0df6454d
JD
611static int DIV_TO_REG(int val)
612{
613 int answer = 0;
c962024e 614
0df6454d
JD
615 while (answer < 7 && (val >>= 1))
616 answer++;
617 return answer;
618}
48b2ae7f
GR
619
620#define DIV_FROM_REG(val) BIT(val)
0df6454d 621
f56c9c0a
GR
622/*
623 * PWM base frequencies. The frequency has to be divided by either 128 or 256,
624 * depending on the chip type, to calculate the actual PWM frequency.
625 *
626 * Some of the chip datasheets suggest a base frequency of 51 kHz instead
627 * of 750 kHz for the slowest base frequency, resulting in a PWM frequency
628 * of 200 Hz. Sometimes both PWM frequency select registers are affected,
629 * sometimes just one. It is unknown if this is a datasheet error or real,
630 * so this is ignored for now.
631 */
0df6454d 632static const unsigned int pwm_freq[8] = {
f56c9c0a
GR
633 48000000,
634 24000000,
635 12000000,
636 8000000,
637 6000000,
638 3000000,
639 1500000,
640 750000,
0df6454d 641};
1da177e4 642
c1e7a4ca
GR
643/*
644 * Must be called with data->update_lock held, except during initialization.
645 * We ignore the IT87 BUSY flag at this moment - it could lead to deadlocks,
646 * would slow down the IT87 access and should not be necessary.
647 */
648static int it87_read_value(struct it87_data *data, u8 reg)
649{
650 outb_p(reg, data->addr + IT87_ADDR_REG_OFFSET);
651 return inb_p(data->addr + IT87_DATA_REG_OFFSET);
652}
653
654/*
655 * Must be called with data->update_lock held, except during initialization.
656 * We ignore the IT87 BUSY flag at this moment - it could lead to deadlocks,
657 * would slow down the IT87 access and should not be necessary.
658 */
659static void it87_write_value(struct it87_data *data, u8 reg, u8 value)
660{
661 outb_p(reg, data->addr + IT87_ADDR_REG_OFFSET);
662 outb_p(value, data->addr + IT87_DATA_REG_OFFSET);
663}
664
665static void it87_update_pwm_ctrl(struct it87_data *data, int nr)
666{
667 data->pwm_ctrl[nr] = it87_read_value(data, IT87_REG_PWM[nr]);
668 if (has_newer_autopwm(data)) {
0624d861 669 data->pwm_temp_map[nr] = data->pwm_ctrl[nr] & 0x03;
c1e7a4ca
GR
670 data->pwm_duty[nr] = it87_read_value(data,
671 IT87_REG_PWM_DUTY[nr]);
672 } else {
673 if (data->pwm_ctrl[nr] & 0x80) /* Automatic mode */
674 data->pwm_temp_map[nr] = data->pwm_ctrl[nr] & 0x03;
675 else /* Manual mode */
676 data->pwm_duty[nr] = data->pwm_ctrl[nr] & 0x7f;
677 }
1da177e4 678
c1e7a4ca
GR
679 if (has_old_autopwm(data)) {
680 int i;
1da177e4 681
c1e7a4ca
GR
682 for (i = 0; i < 5 ; i++)
683 data->auto_temp[nr][i] = it87_read_value(data,
684 IT87_REG_AUTO_TEMP(nr, i));
685 for (i = 0; i < 3 ; i++)
686 data->auto_pwm[nr][i] = it87_read_value(data,
687 IT87_REG_AUTO_PWM(nr, i));
2cbb9c37
GR
688 } else if (has_newer_autopwm(data)) {
689 int i;
690
691 /*
692 * 0: temperature hysteresis (base + 5)
693 * 1: fan off temperature (base + 0)
694 * 2: fan start temperature (base + 1)
695 * 3: fan max temperature (base + 2)
696 */
697 data->auto_temp[nr][0] =
698 it87_read_value(data, IT87_REG_AUTO_TEMP(nr, 5));
699
700 for (i = 0; i < 3 ; i++)
701 data->auto_temp[nr][i + 1] =
702 it87_read_value(data,
703 IT87_REG_AUTO_TEMP(nr, i));
704 /*
705 * 0: start pwm value (base + 3)
706 * 1: pwm slope (base + 4, 1/8th pwm)
707 */
708 data->auto_pwm[nr][0] =
709 it87_read_value(data, IT87_REG_AUTO_TEMP(nr, 3));
710 data->auto_pwm[nr][1] =
711 it87_read_value(data, IT87_REG_AUTO_TEMP(nr, 4));
c1e7a4ca
GR
712 }
713}
1da177e4 714
c1e7a4ca
GR
715static struct it87_data *it87_update_device(struct device *dev)
716{
717 struct it87_data *data = dev_get_drvdata(dev);
718 int i;
719
720 mutex_lock(&data->update_lock);
721
c962024e
GR
722 if (time_after(jiffies, data->last_updated + HZ + HZ / 2) ||
723 !data->valid) {
c1e7a4ca
GR
724 if (update_vbat) {
725 /*
726 * Cleared after each update, so reenable. Value
727 * returned by this read will be previous value
728 */
729 it87_write_value(data, IT87_REG_CONFIG,
730 it87_read_value(data, IT87_REG_CONFIG) | 0x40);
731 }
2310048d 732 for (i = 0; i < NUM_VIN; i++) {
48b2ae7f 733 if (!(data->has_in & BIT(i)))
559313c4
GR
734 continue;
735
c1e7a4ca 736 data->in[i][0] =
559313c4
GR
737 it87_read_value(data, IT87_REG_VIN[i]);
738
739 /* VBAT and AVCC don't have limit registers */
2310048d 740 if (i >= NUM_VIN_LIMIT)
559313c4
GR
741 continue;
742
c1e7a4ca
GR
743 data->in[i][1] =
744 it87_read_value(data, IT87_REG_VIN_MIN(i));
745 data->in[i][2] =
746 it87_read_value(data, IT87_REG_VIN_MAX(i));
747 }
c1e7a4ca 748
2310048d 749 for (i = 0; i < NUM_FAN; i++) {
c1e7a4ca 750 /* Skip disabled fans */
48b2ae7f 751 if (!(data->has_fan & BIT(i)))
c1e7a4ca
GR
752 continue;
753
754 data->fan[i][1] =
755 it87_read_value(data, IT87_REG_FAN_MIN[i]);
756 data->fan[i][0] = it87_read_value(data,
757 IT87_REG_FAN[i]);
758 /* Add high byte if in 16-bit mode */
759 if (has_16bit_fans(data)) {
760 data->fan[i][0] |= it87_read_value(data,
761 IT87_REG_FANX[i]) << 8;
762 data->fan[i][1] |= it87_read_value(data,
763 IT87_REG_FANX_MIN[i]) << 8;
764 }
765 }
2310048d 766 for (i = 0; i < NUM_TEMP; i++) {
48b2ae7f 767 if (!(data->has_temp & BIT(i)))
c1e7a4ca
GR
768 continue;
769 data->temp[i][0] =
770 it87_read_value(data, IT87_REG_TEMP(i));
cc18da79 771
2310048d
GR
772 if (has_temp_offset(data) && i < NUM_TEMP_OFFSET)
773 data->temp[i][3] =
774 it87_read_value(data,
775 IT87_REG_TEMP_OFFSET[i]);
776
777 if (i >= NUM_TEMP_LIMIT)
cc18da79
GR
778 continue;
779
c1e7a4ca
GR
780 data->temp[i][1] =
781 it87_read_value(data, IT87_REG_TEMP_LOW(i));
782 data->temp[i][2] =
783 it87_read_value(data, IT87_REG_TEMP_HIGH(i));
c1e7a4ca
GR
784 }
785
786 /* Newer chips don't have clock dividers */
787 if ((data->has_fan & 0x07) && !has_16bit_fans(data)) {
788 i = it87_read_value(data, IT87_REG_FAN_DIV);
789 data->fan_div[0] = i & 0x07;
790 data->fan_div[1] = (i >> 3) & 0x07;
791 data->fan_div[2] = (i & 0x40) ? 3 : 1;
792 }
793
794 data->alarms =
795 it87_read_value(data, IT87_REG_ALARM1) |
796 (it87_read_value(data, IT87_REG_ALARM2) << 8) |
797 (it87_read_value(data, IT87_REG_ALARM3) << 16);
798 data->beeps = it87_read_value(data, IT87_REG_BEEP_ENABLE);
799
800 data->fan_main_ctrl = it87_read_value(data,
801 IT87_REG_FAN_MAIN_CTRL);
802 data->fan_ctl = it87_read_value(data, IT87_REG_FAN_CTL);
0624d861
GR
803 for (i = 0; i < NUM_PWM; i++) {
804 if (!(data->has_pwm & BIT(i)))
805 continue;
c1e7a4ca 806 it87_update_pwm_ctrl(data, i);
0624d861 807 }
c1e7a4ca
GR
808
809 data->sensor = it87_read_value(data, IT87_REG_TEMP_ENABLE);
810 data->extra = it87_read_value(data, IT87_REG_TEMP_EXTRA);
811 /*
812 * The IT8705F does not have VID capability.
813 * The IT8718F and later don't use IT87_REG_VID for the
814 * same purpose.
815 */
816 if (data->type == it8712 || data->type == it8716) {
817 data->vid = it87_read_value(data, IT87_REG_VID);
818 /*
819 * The older IT8712F revisions had only 5 VID pins,
820 * but we assume it is always safe to read 6 bits.
821 */
822 data->vid &= 0x3f;
823 }
824 data->last_updated = jiffies;
825 data->valid = 1;
826 }
827
828 mutex_unlock(&data->update_lock);
829
830 return data;
831}
fde09509 832
20ad93d4 833static ssize_t show_in(struct device *dev, struct device_attribute *attr,
929c6a56 834 char *buf)
1da177e4 835{
929c6a56 836 struct sensor_device_attribute_2 *sattr = to_sensor_dev_attr_2(attr);
c962024e 837 struct it87_data *data = it87_update_device(dev);
929c6a56 838 int index = sattr->index;
c962024e 839 int nr = sattr->nr;
20ad93d4 840
929c6a56 841 return sprintf(buf, "%d\n", in_from_reg(data, nr, data->in[nr][index]));
1da177e4
LT
842}
843
929c6a56
GR
844static ssize_t set_in(struct device *dev, struct device_attribute *attr,
845 const char *buf, size_t count)
1da177e4 846{
929c6a56 847 struct sensor_device_attribute_2 *sattr = to_sensor_dev_attr_2(attr);
b74f3fdd 848 struct it87_data *data = dev_get_drvdata(dev);
c962024e
GR
849 int index = sattr->index;
850 int nr = sattr->nr;
f5f64501
JD
851 unsigned long val;
852
179c4fdb 853 if (kstrtoul(buf, 10, &val) < 0)
f5f64501 854 return -EINVAL;
1da177e4 855
9a61bf63 856 mutex_lock(&data->update_lock);
929c6a56
GR
857 data->in[nr][index] = in_to_reg(data, nr, val);
858 it87_write_value(data,
859 index == 1 ? IT87_REG_VIN_MIN(nr)
860 : IT87_REG_VIN_MAX(nr),
861 data->in[nr][index]);
9a61bf63 862 mutex_unlock(&data->update_lock);
1da177e4
LT
863 return count;
864}
20ad93d4 865
929c6a56
GR
866static SENSOR_DEVICE_ATTR_2(in0_input, S_IRUGO, show_in, NULL, 0, 0);
867static SENSOR_DEVICE_ATTR_2(in0_min, S_IRUGO | S_IWUSR, show_in, set_in,
868 0, 1);
869static SENSOR_DEVICE_ATTR_2(in0_max, S_IRUGO | S_IWUSR, show_in, set_in,
870 0, 2);
f5f64501 871
929c6a56
GR
872static SENSOR_DEVICE_ATTR_2(in1_input, S_IRUGO, show_in, NULL, 1, 0);
873static SENSOR_DEVICE_ATTR_2(in1_min, S_IRUGO | S_IWUSR, show_in, set_in,
874 1, 1);
875static SENSOR_DEVICE_ATTR_2(in1_max, S_IRUGO | S_IWUSR, show_in, set_in,
876 1, 2);
1da177e4 877
929c6a56
GR
878static SENSOR_DEVICE_ATTR_2(in2_input, S_IRUGO, show_in, NULL, 2, 0);
879static SENSOR_DEVICE_ATTR_2(in2_min, S_IRUGO | S_IWUSR, show_in, set_in,
880 2, 1);
881static SENSOR_DEVICE_ATTR_2(in2_max, S_IRUGO | S_IWUSR, show_in, set_in,
882 2, 2);
1da177e4 883
929c6a56
GR
884static SENSOR_DEVICE_ATTR_2(in3_input, S_IRUGO, show_in, NULL, 3, 0);
885static SENSOR_DEVICE_ATTR_2(in3_min, S_IRUGO | S_IWUSR, show_in, set_in,
886 3, 1);
887static SENSOR_DEVICE_ATTR_2(in3_max, S_IRUGO | S_IWUSR, show_in, set_in,
888 3, 2);
889
890static SENSOR_DEVICE_ATTR_2(in4_input, S_IRUGO, show_in, NULL, 4, 0);
891static SENSOR_DEVICE_ATTR_2(in4_min, S_IRUGO | S_IWUSR, show_in, set_in,
892 4, 1);
893static SENSOR_DEVICE_ATTR_2(in4_max, S_IRUGO | S_IWUSR, show_in, set_in,
894 4, 2);
895
896static SENSOR_DEVICE_ATTR_2(in5_input, S_IRUGO, show_in, NULL, 5, 0);
897static SENSOR_DEVICE_ATTR_2(in5_min, S_IRUGO | S_IWUSR, show_in, set_in,
898 5, 1);
899static SENSOR_DEVICE_ATTR_2(in5_max, S_IRUGO | S_IWUSR, show_in, set_in,
900 5, 2);
901
902static SENSOR_DEVICE_ATTR_2(in6_input, S_IRUGO, show_in, NULL, 6, 0);
903static SENSOR_DEVICE_ATTR_2(in6_min, S_IRUGO | S_IWUSR, show_in, set_in,
904 6, 1);
905static SENSOR_DEVICE_ATTR_2(in6_max, S_IRUGO | S_IWUSR, show_in, set_in,
906 6, 2);
907
908static SENSOR_DEVICE_ATTR_2(in7_input, S_IRUGO, show_in, NULL, 7, 0);
909static SENSOR_DEVICE_ATTR_2(in7_min, S_IRUGO | S_IWUSR, show_in, set_in,
910 7, 1);
911static SENSOR_DEVICE_ATTR_2(in7_max, S_IRUGO | S_IWUSR, show_in, set_in,
912 7, 2);
913
914static SENSOR_DEVICE_ATTR_2(in8_input, S_IRUGO, show_in, NULL, 8, 0);
c145d5c6 915static SENSOR_DEVICE_ATTR_2(in9_input, S_IRUGO, show_in, NULL, 9, 0);
f838aa26
GR
916static SENSOR_DEVICE_ATTR_2(in10_input, S_IRUGO, show_in, NULL, 10, 0);
917static SENSOR_DEVICE_ATTR_2(in11_input, S_IRUGO, show_in, NULL, 11, 0);
918static SENSOR_DEVICE_ATTR_2(in12_input, S_IRUGO, show_in, NULL, 12, 0);
1da177e4 919
cc18da79 920/* Up to 6 temperatures */
20ad93d4 921static ssize_t show_temp(struct device *dev, struct device_attribute *attr,
60ca385a 922 char *buf)
1da177e4 923{
60ca385a
GR
924 struct sensor_device_attribute_2 *sattr = to_sensor_dev_attr_2(attr);
925 int nr = sattr->nr;
926 int index = sattr->index;
1da177e4 927 struct it87_data *data = it87_update_device(dev);
20ad93d4 928
60ca385a 929 return sprintf(buf, "%d\n", TEMP_FROM_REG(data->temp[nr][index]));
1da177e4 930}
20ad93d4 931
60ca385a
GR
932static ssize_t set_temp(struct device *dev, struct device_attribute *attr,
933 const char *buf, size_t count)
1da177e4 934{
60ca385a
GR
935 struct sensor_device_attribute_2 *sattr = to_sensor_dev_attr_2(attr);
936 int nr = sattr->nr;
937 int index = sattr->index;
b74f3fdd 938 struct it87_data *data = dev_get_drvdata(dev);
f5f64501 939 long val;
161d898a 940 u8 reg, regval;
f5f64501 941
179c4fdb 942 if (kstrtol(buf, 10, &val) < 0)
f5f64501 943 return -EINVAL;
1da177e4 944
9a61bf63 945 mutex_lock(&data->update_lock);
161d898a
GR
946
947 switch (index) {
948 default:
949 case 1:
950 reg = IT87_REG_TEMP_LOW(nr);
951 break;
952 case 2:
953 reg = IT87_REG_TEMP_HIGH(nr);
954 break;
955 case 3:
956 regval = it87_read_value(data, IT87_REG_BEEP_ENABLE);
957 if (!(regval & 0x80)) {
958 regval |= 0x80;
959 it87_write_value(data, IT87_REG_BEEP_ENABLE, regval);
960 }
961 data->valid = 0;
962 reg = IT87_REG_TEMP_OFFSET[nr];
963 break;
964 }
965
60ca385a 966 data->temp[nr][index] = TEMP_TO_REG(val);
161d898a 967 it87_write_value(data, reg, data->temp[nr][index]);
9a61bf63 968 mutex_unlock(&data->update_lock);
1da177e4
LT
969 return count;
970}
1da177e4 971
60ca385a
GR
972static SENSOR_DEVICE_ATTR_2(temp1_input, S_IRUGO, show_temp, NULL, 0, 0);
973static SENSOR_DEVICE_ATTR_2(temp1_min, S_IRUGO | S_IWUSR, show_temp, set_temp,
974 0, 1);
975static SENSOR_DEVICE_ATTR_2(temp1_max, S_IRUGO | S_IWUSR, show_temp, set_temp,
976 0, 2);
161d898a
GR
977static SENSOR_DEVICE_ATTR_2(temp1_offset, S_IRUGO | S_IWUSR, show_temp,
978 set_temp, 0, 3);
60ca385a
GR
979static SENSOR_DEVICE_ATTR_2(temp2_input, S_IRUGO, show_temp, NULL, 1, 0);
980static SENSOR_DEVICE_ATTR_2(temp2_min, S_IRUGO | S_IWUSR, show_temp, set_temp,
981 1, 1);
982static SENSOR_DEVICE_ATTR_2(temp2_max, S_IRUGO | S_IWUSR, show_temp, set_temp,
983 1, 2);
161d898a
GR
984static SENSOR_DEVICE_ATTR_2(temp2_offset, S_IRUGO | S_IWUSR, show_temp,
985 set_temp, 1, 3);
60ca385a
GR
986static SENSOR_DEVICE_ATTR_2(temp3_input, S_IRUGO, show_temp, NULL, 2, 0);
987static SENSOR_DEVICE_ATTR_2(temp3_min, S_IRUGO | S_IWUSR, show_temp, set_temp,
988 2, 1);
989static SENSOR_DEVICE_ATTR_2(temp3_max, S_IRUGO | S_IWUSR, show_temp, set_temp,
990 2, 2);
161d898a
GR
991static SENSOR_DEVICE_ATTR_2(temp3_offset, S_IRUGO | S_IWUSR, show_temp,
992 set_temp, 2, 3);
cc18da79
GR
993static SENSOR_DEVICE_ATTR_2(temp4_input, S_IRUGO, show_temp, NULL, 3, 0);
994static SENSOR_DEVICE_ATTR_2(temp5_input, S_IRUGO, show_temp, NULL, 4, 0);
995static SENSOR_DEVICE_ATTR_2(temp6_input, S_IRUGO, show_temp, NULL, 5, 0);
1da177e4 996
2cece01f
GR
997static ssize_t show_temp_type(struct device *dev, struct device_attribute *attr,
998 char *buf)
1da177e4 999{
20ad93d4
JD
1000 struct sensor_device_attribute *sensor_attr = to_sensor_dev_attr(attr);
1001 int nr = sensor_attr->index;
1da177e4 1002 struct it87_data *data = it87_update_device(dev);
4a0d71cf 1003 u8 reg = data->sensor; /* In case value is updated while used */
19529784 1004 u8 extra = data->extra;
5f2dc798 1005
c962024e
GR
1006 if ((has_temp_peci(data, nr) && (reg >> 6 == nr + 1)) ||
1007 (has_temp_old_peci(data, nr) && (extra & 0x80)))
5d8d2f2b 1008 return sprintf(buf, "6\n"); /* Intel PECI */
1da177e4
LT
1009 if (reg & (1 << nr))
1010 return sprintf(buf, "3\n"); /* thermal diode */
1011 if (reg & (8 << nr))
4ed10779 1012 return sprintf(buf, "4\n"); /* thermistor */
1da177e4
LT
1013 return sprintf(buf, "0\n"); /* disabled */
1014}
2cece01f
GR
1015
1016static ssize_t set_temp_type(struct device *dev, struct device_attribute *attr,
1017 const char *buf, size_t count)
1da177e4 1018{
20ad93d4
JD
1019 struct sensor_device_attribute *sensor_attr = to_sensor_dev_attr(attr);
1020 int nr = sensor_attr->index;
1021
b74f3fdd 1022 struct it87_data *data = dev_get_drvdata(dev);
f5f64501 1023 long val;
19529784 1024 u8 reg, extra;
f5f64501 1025
179c4fdb 1026 if (kstrtol(buf, 10, &val) < 0)
f5f64501 1027 return -EINVAL;
1da177e4 1028
8acf07c5
JD
1029 reg = it87_read_value(data, IT87_REG_TEMP_ENABLE);
1030 reg &= ~(1 << nr);
1031 reg &= ~(8 << nr);
5d8d2f2b
GR
1032 if (has_temp_peci(data, nr) && (reg >> 6 == nr + 1 || val == 6))
1033 reg &= 0x3f;
19529784
GR
1034 extra = it87_read_value(data, IT87_REG_TEMP_EXTRA);
1035 if (has_temp_old_peci(data, nr) && ((extra & 0x80) || val == 6))
1036 extra &= 0x7f;
4ed10779 1037 if (val == 2) { /* backwards compatibility */
1d9bcf6a
GR
1038 dev_warn(dev,
1039 "Sensor type 2 is deprecated, please use 4 instead\n");
4ed10779
JD
1040 val = 4;
1041 }
5d8d2f2b 1042 /* 3 = thermal diode; 4 = thermistor; 6 = Intel PECI; 0 = disabled */
1da177e4 1043 if (val == 3)
8acf07c5 1044 reg |= 1 << nr;
4ed10779 1045 else if (val == 4)
8acf07c5 1046 reg |= 8 << nr;
5d8d2f2b
GR
1047 else if (has_temp_peci(data, nr) && val == 6)
1048 reg |= (nr + 1) << 6;
19529784
GR
1049 else if (has_temp_old_peci(data, nr) && val == 6)
1050 extra |= 0x80;
8acf07c5 1051 else if (val != 0)
1da177e4 1052 return -EINVAL;
8acf07c5
JD
1053
1054 mutex_lock(&data->update_lock);
1055 data->sensor = reg;
19529784 1056 data->extra = extra;
b74f3fdd 1057 it87_write_value(data, IT87_REG_TEMP_ENABLE, data->sensor);
19529784
GR
1058 if (has_temp_old_peci(data, nr))
1059 it87_write_value(data, IT87_REG_TEMP_EXTRA, data->extra);
2b3d1d87 1060 data->valid = 0; /* Force cache refresh */
9a61bf63 1061 mutex_unlock(&data->update_lock);
1da177e4
LT
1062 return count;
1063}
1da177e4 1064
2cece01f
GR
1065static SENSOR_DEVICE_ATTR(temp1_type, S_IRUGO | S_IWUSR, show_temp_type,
1066 set_temp_type, 0);
1067static SENSOR_DEVICE_ATTR(temp2_type, S_IRUGO | S_IWUSR, show_temp_type,
1068 set_temp_type, 1);
1069static SENSOR_DEVICE_ATTR(temp3_type, S_IRUGO | S_IWUSR, show_temp_type,
1070 set_temp_type, 2);
1da177e4 1071
f1bbe618 1072/* 6 Fans */
b99883dc
JD
1073
1074static int pwm_mode(const struct it87_data *data, int nr)
1075{
f1bbe618
GR
1076 if (data->type != it8603 && nr < 3 && !(data->fan_main_ctrl & BIT(nr)))
1077 return 0; /* Full speed */
1078 if (data->pwm_ctrl[nr] & 0x80)
1079 return 2; /* Automatic mode */
1080 if ((data->type == it8603 || nr >= 3) &&
1081 data->pwm_duty[nr] == pwm_to_reg(data, 0xff))
1082 return 0; /* Full speed */
1083
1084 return 1; /* Manual mode */
b99883dc
JD
1085}
1086
20ad93d4 1087static ssize_t show_fan(struct device *dev, struct device_attribute *attr,
e1169ba0 1088 char *buf)
1da177e4 1089{
e1169ba0
GR
1090 struct sensor_device_attribute_2 *sattr = to_sensor_dev_attr_2(attr);
1091 int nr = sattr->nr;
1092 int index = sattr->index;
1093 int speed;
1da177e4 1094 struct it87_data *data = it87_update_device(dev);
20ad93d4 1095
e1169ba0
GR
1096 speed = has_16bit_fans(data) ?
1097 FAN16_FROM_REG(data->fan[nr][index]) :
1098 FAN_FROM_REG(data->fan[nr][index],
1099 DIV_FROM_REG(data->fan_div[nr]));
1100 return sprintf(buf, "%d\n", speed);
1da177e4 1101}
e1169ba0 1102
20ad93d4 1103static ssize_t show_fan_div(struct device *dev, struct device_attribute *attr,
c962024e 1104 char *buf)
1da177e4 1105{
20ad93d4 1106 struct sensor_device_attribute *sensor_attr = to_sensor_dev_attr(attr);
c962024e 1107 struct it87_data *data = it87_update_device(dev);
20ad93d4
JD
1108 int nr = sensor_attr->index;
1109
48b2ae7f 1110 return sprintf(buf, "%lu\n", DIV_FROM_REG(data->fan_div[nr]));
1da177e4 1111}
c962024e 1112
5f2dc798 1113static ssize_t show_pwm_enable(struct device *dev,
c962024e 1114 struct device_attribute *attr, char *buf)
1da177e4 1115{
20ad93d4 1116 struct sensor_device_attribute *sensor_attr = to_sensor_dev_attr(attr);
c962024e 1117 struct it87_data *data = it87_update_device(dev);
20ad93d4
JD
1118 int nr = sensor_attr->index;
1119
b99883dc 1120 return sprintf(buf, "%d\n", pwm_mode(data, nr));
1da177e4 1121}
c962024e 1122
20ad93d4 1123static ssize_t show_pwm(struct device *dev, struct device_attribute *attr,
c962024e 1124 char *buf)
1da177e4 1125{
20ad93d4 1126 struct sensor_device_attribute *sensor_attr = to_sensor_dev_attr(attr);
c962024e 1127 struct it87_data *data = it87_update_device(dev);
20ad93d4
JD
1128 int nr = sensor_attr->index;
1129
44c1bcd4
JD
1130 return sprintf(buf, "%d\n",
1131 pwm_from_reg(data, data->pwm_duty[nr]));
1da177e4 1132}
c962024e 1133
f8d0c19a 1134static ssize_t show_pwm_freq(struct device *dev, struct device_attribute *attr,
c962024e 1135 char *buf)
f8d0c19a 1136{
60878bcf 1137 struct sensor_device_attribute *sensor_attr = to_sensor_dev_attr(attr);
f8d0c19a 1138 struct it87_data *data = it87_update_device(dev);
60878bcf 1139 int nr = sensor_attr->index;
f56c9c0a 1140 unsigned int freq;
60878bcf
GR
1141 int index;
1142
1143 if (has_pwm_freq2(data) && nr == 1)
1144 index = (data->extra >> 4) & 0x07;
1145 else
1146 index = (data->fan_ctl >> 4) & 0x07;
f8d0c19a 1147
f56c9c0a
GR
1148 freq = pwm_freq[index] / (has_newer_autopwm(data) ? 256 : 128);
1149
1150 return sprintf(buf, "%u\n", freq);
f8d0c19a 1151}
e1169ba0
GR
1152
1153static ssize_t set_fan(struct device *dev, struct device_attribute *attr,
1154 const char *buf, size_t count)
1da177e4 1155{
e1169ba0
GR
1156 struct sensor_device_attribute_2 *sattr = to_sensor_dev_attr_2(attr);
1157 int nr = sattr->nr;
1158 int index = sattr->index;
20ad93d4 1159
b74f3fdd 1160 struct it87_data *data = dev_get_drvdata(dev);
f5f64501 1161 long val;
7f999aa7 1162 u8 reg;
1da177e4 1163
179c4fdb 1164 if (kstrtol(buf, 10, &val) < 0)
f5f64501
JD
1165 return -EINVAL;
1166
9a61bf63 1167 mutex_lock(&data->update_lock);
e1169ba0
GR
1168
1169 if (has_16bit_fans(data)) {
1170 data->fan[nr][index] = FAN16_TO_REG(val);
1171 it87_write_value(data, IT87_REG_FAN_MIN[nr],
1172 data->fan[nr][index] & 0xff);
1173 it87_write_value(data, IT87_REG_FANX_MIN[nr],
1174 data->fan[nr][index] >> 8);
1175 } else {
1176 reg = it87_read_value(data, IT87_REG_FAN_DIV);
1177 switch (nr) {
1178 case 0:
1179 data->fan_div[nr] = reg & 0x07;
1180 break;
1181 case 1:
1182 data->fan_div[nr] = (reg >> 3) & 0x07;
1183 break;
1184 case 2:
1185 data->fan_div[nr] = (reg & 0x40) ? 3 : 1;
1186 break;
1187 }
1188 data->fan[nr][index] =
1189 FAN_TO_REG(val, DIV_FROM_REG(data->fan_div[nr]));
1190 it87_write_value(data, IT87_REG_FAN_MIN[nr],
1191 data->fan[nr][index]);
07eab46d
JD
1192 }
1193
9a61bf63 1194 mutex_unlock(&data->update_lock);
1da177e4
LT
1195 return count;
1196}
e1169ba0 1197
20ad93d4 1198static ssize_t set_fan_div(struct device *dev, struct device_attribute *attr,
c962024e 1199 const char *buf, size_t count)
1da177e4 1200{
20ad93d4 1201 struct sensor_device_attribute *sensor_attr = to_sensor_dev_attr(attr);
b74f3fdd 1202 struct it87_data *data = dev_get_drvdata(dev);
c962024e 1203 int nr = sensor_attr->index;
f5f64501 1204 unsigned long val;
8ab4ec3e 1205 int min;
1da177e4
LT
1206 u8 old;
1207
179c4fdb 1208 if (kstrtoul(buf, 10, &val) < 0)
f5f64501
JD
1209 return -EINVAL;
1210
9a61bf63 1211 mutex_lock(&data->update_lock);
b74f3fdd 1212 old = it87_read_value(data, IT87_REG_FAN_DIV);
1da177e4 1213
8ab4ec3e 1214 /* Save fan min limit */
e1169ba0 1215 min = FAN_FROM_REG(data->fan[nr][1], DIV_FROM_REG(data->fan_div[nr]));
1da177e4
LT
1216
1217 switch (nr) {
1218 case 0:
1219 case 1:
1220 data->fan_div[nr] = DIV_TO_REG(val);
1221 break;
1222 case 2:
1223 if (val < 8)
1224 data->fan_div[nr] = 1;
1225 else
1226 data->fan_div[nr] = 3;
1227 }
1228 val = old & 0x80;
1229 val |= (data->fan_div[0] & 0x07);
1230 val |= (data->fan_div[1] & 0x07) << 3;
1231 if (data->fan_div[2] == 3)
1232 val |= 0x1 << 6;
b74f3fdd 1233 it87_write_value(data, IT87_REG_FAN_DIV, val);
1da177e4 1234
8ab4ec3e 1235 /* Restore fan min limit */
e1169ba0
GR
1236 data->fan[nr][1] = FAN_TO_REG(min, DIV_FROM_REG(data->fan_div[nr]));
1237 it87_write_value(data, IT87_REG_FAN_MIN[nr], data->fan[nr][1]);
8ab4ec3e 1238
9a61bf63 1239 mutex_unlock(&data->update_lock);
1da177e4
LT
1240 return count;
1241}
cccfc9c4
JD
1242
1243/* Returns 0 if OK, -EINVAL otherwise */
1244static int check_trip_points(struct device *dev, int nr)
1245{
1246 const struct it87_data *data = dev_get_drvdata(dev);
1247 int i, err = 0;
1248
1249 if (has_old_autopwm(data)) {
1250 for (i = 0; i < 3; i++) {
1251 if (data->auto_temp[nr][i] > data->auto_temp[nr][i + 1])
1252 err = -EINVAL;
1253 }
1254 for (i = 0; i < 2; i++) {
1255 if (data->auto_pwm[nr][i] > data->auto_pwm[nr][i + 1])
1256 err = -EINVAL;
1257 }
2cbb9c37
GR
1258 } else if (has_newer_autopwm(data)) {
1259 for (i = 1; i < 3; i++) {
1260 if (data->auto_temp[nr][i] > data->auto_temp[nr][i + 1])
1261 err = -EINVAL;
1262 }
cccfc9c4
JD
1263 }
1264
1265 if (err) {
1d9bcf6a
GR
1266 dev_err(dev,
1267 "Inconsistent trip points, not switching to automatic mode\n");
cccfc9c4
JD
1268 dev_err(dev, "Adjust the trip points and try again\n");
1269 }
1270 return err;
1271}
1272
c962024e
GR
1273static ssize_t set_pwm_enable(struct device *dev, struct device_attribute *attr,
1274 const char *buf, size_t count)
1da177e4 1275{
20ad93d4 1276 struct sensor_device_attribute *sensor_attr = to_sensor_dev_attr(attr);
b74f3fdd 1277 struct it87_data *data = dev_get_drvdata(dev);
c962024e 1278 int nr = sensor_attr->index;
f5f64501 1279 long val;
1da177e4 1280
179c4fdb 1281 if (kstrtol(buf, 10, &val) < 0 || val < 0 || val > 2)
b99883dc
JD
1282 return -EINVAL;
1283
cccfc9c4
JD
1284 /* Check trip points before switching to automatic mode */
1285 if (val == 2) {
1286 if (check_trip_points(dev, nr) < 0)
1287 return -EINVAL;
1288 }
1289
9a61bf63 1290 mutex_lock(&data->update_lock);
1da177e4
LT
1291
1292 if (val == 0) {
f1bbe618
GR
1293 if (nr < 3 && data->type != it8603) {
1294 int tmp;
1295 /* make sure the fan is on when in on/off mode */
1296 tmp = it87_read_value(data, IT87_REG_FAN_CTL);
1297 it87_write_value(data, IT87_REG_FAN_CTL, tmp | BIT(nr));
1298 /* set on/off mode */
1299 data->fan_main_ctrl &= ~BIT(nr);
1300 it87_write_value(data, IT87_REG_FAN_MAIN_CTRL,
1301 data->fan_main_ctrl);
1302 } else {
1303 /* No on/off mode, set maximum pwm value */
1304 data->pwm_duty[nr] = pwm_to_reg(data, 0xff);
1305 it87_write_value(data, IT87_REG_PWM_DUTY[nr],
1306 data->pwm_duty[nr]);
1307 /* and set manual mode */
1308 data->pwm_ctrl[nr] = has_newer_autopwm(data) ?
1309 data->pwm_temp_map[nr] :
1310 data->pwm_duty[nr];
1311 it87_write_value(data, IT87_REG_PWM[nr],
1312 data->pwm_ctrl[nr]);
1313 }
b99883dc
JD
1314 } else {
1315 if (val == 1) /* Manual mode */
16b5dda2 1316 data->pwm_ctrl[nr] = has_newer_autopwm(data) ?
6229cdb2
JD
1317 data->pwm_temp_map[nr] :
1318 data->pwm_duty[nr];
b99883dc
JD
1319 else /* Automatic mode */
1320 data->pwm_ctrl[nr] = 0x80 | data->pwm_temp_map[nr];
36c4d98a 1321 it87_write_value(data, IT87_REG_PWM[nr], data->pwm_ctrl[nr]);
c145d5c6 1322
f1bbe618 1323 if (data->type != it8603 && nr < 3) {
c145d5c6 1324 /* set SmartGuardian mode */
48b2ae7f 1325 data->fan_main_ctrl |= BIT(nr);
c145d5c6
RM
1326 it87_write_value(data, IT87_REG_FAN_MAIN_CTRL,
1327 data->fan_main_ctrl);
1328 }
1da177e4
LT
1329 }
1330
9a61bf63 1331 mutex_unlock(&data->update_lock);
1da177e4
LT
1332 return count;
1333}
c962024e 1334
20ad93d4 1335static ssize_t set_pwm(struct device *dev, struct device_attribute *attr,
c962024e 1336 const char *buf, size_t count)
1da177e4 1337{
20ad93d4 1338 struct sensor_device_attribute *sensor_attr = to_sensor_dev_attr(attr);
b74f3fdd 1339 struct it87_data *data = dev_get_drvdata(dev);
c962024e 1340 int nr = sensor_attr->index;
f5f64501 1341 long val;
1da177e4 1342
179c4fdb 1343 if (kstrtol(buf, 10, &val) < 0 || val < 0 || val > 255)
1da177e4
LT
1344 return -EINVAL;
1345
9a61bf63 1346 mutex_lock(&data->update_lock);
16b5dda2 1347 if (has_newer_autopwm(data)) {
4a0d71cf
GR
1348 /*
1349 * If we are in automatic mode, the PWM duty cycle register
1350 * is read-only so we can't write the value.
1351 */
6229cdb2
JD
1352 if (data->pwm_ctrl[nr] & 0x80) {
1353 mutex_unlock(&data->update_lock);
1354 return -EBUSY;
1355 }
1356 data->pwm_duty[nr] = pwm_to_reg(data, val);
36c4d98a 1357 it87_write_value(data, IT87_REG_PWM_DUTY[nr],
6229cdb2
JD
1358 data->pwm_duty[nr]);
1359 } else {
1360 data->pwm_duty[nr] = pwm_to_reg(data, val);
4a0d71cf
GR
1361 /*
1362 * If we are in manual mode, write the duty cycle immediately;
1363 * otherwise, just store it for later use.
1364 */
6229cdb2
JD
1365 if (!(data->pwm_ctrl[nr] & 0x80)) {
1366 data->pwm_ctrl[nr] = data->pwm_duty[nr];
36c4d98a 1367 it87_write_value(data, IT87_REG_PWM[nr],
6229cdb2
JD
1368 data->pwm_ctrl[nr]);
1369 }
b99883dc 1370 }
9a61bf63 1371 mutex_unlock(&data->update_lock);
1da177e4
LT
1372 return count;
1373}
c962024e
GR
1374
1375static ssize_t set_pwm_freq(struct device *dev, struct device_attribute *attr,
1376 const char *buf, size_t count)
f8d0c19a 1377{
60878bcf 1378 struct sensor_device_attribute *sensor_attr = to_sensor_dev_attr(attr);
b74f3fdd 1379 struct it87_data *data = dev_get_drvdata(dev);
60878bcf 1380 int nr = sensor_attr->index;
f5f64501 1381 unsigned long val;
f8d0c19a
JD
1382 int i;
1383
179c4fdb 1384 if (kstrtoul(buf, 10, &val) < 0)
f5f64501 1385 return -EINVAL;
f56c9c0a
GR
1386
1387 val = clamp_val(val, 0, 1000000);
1388 val *= has_newer_autopwm(data) ? 256 : 128;
f5f64501 1389
f8d0c19a
JD
1390 /* Search for the nearest available frequency */
1391 for (i = 0; i < 7; i++) {
c962024e 1392 if (val > (pwm_freq[i] + pwm_freq[i + 1]) / 2)
f8d0c19a
JD
1393 break;
1394 }
1395
1396 mutex_lock(&data->update_lock);
60878bcf
GR
1397 if (nr == 0) {
1398 data->fan_ctl = it87_read_value(data, IT87_REG_FAN_CTL) & 0x8f;
1399 data->fan_ctl |= i << 4;
1400 it87_write_value(data, IT87_REG_FAN_CTL, data->fan_ctl);
1401 } else {
1402 data->extra = it87_read_value(data, IT87_REG_TEMP_EXTRA) & 0x8f;
1403 data->extra |= i << 4;
1404 it87_write_value(data, IT87_REG_TEMP_EXTRA, data->extra);
1405 }
f8d0c19a
JD
1406 mutex_unlock(&data->update_lock);
1407
1408 return count;
1409}
c962024e 1410
94ac7ee6 1411static ssize_t show_pwm_temp_map(struct device *dev,
c962024e 1412 struct device_attribute *attr, char *buf)
94ac7ee6
JD
1413{
1414 struct sensor_device_attribute *sensor_attr = to_sensor_dev_attr(attr);
94ac7ee6 1415 struct it87_data *data = it87_update_device(dev);
c962024e 1416 int nr = sensor_attr->index;
94ac7ee6
JD
1417 int map;
1418
0624d861
GR
1419 map = data->pwm_temp_map[nr];
1420 if (map >= 3)
1421 map = 0; /* Should never happen */
1422 if (nr >= 3) /* pwm channels 3..6 map to temp4..6 */
1423 map += 3;
1424
1425 return sprintf(buf, "%d\n", (int)BIT(map));
94ac7ee6 1426}
c962024e 1427
94ac7ee6 1428static ssize_t set_pwm_temp_map(struct device *dev,
c962024e
GR
1429 struct device_attribute *attr, const char *buf,
1430 size_t count)
94ac7ee6
JD
1431{
1432 struct sensor_device_attribute *sensor_attr = to_sensor_dev_attr(attr);
94ac7ee6 1433 struct it87_data *data = dev_get_drvdata(dev);
c962024e 1434 int nr = sensor_attr->index;
94ac7ee6
JD
1435 long val;
1436 u8 reg;
1437
179c4fdb 1438 if (kstrtol(buf, 10, &val) < 0)
94ac7ee6
JD
1439 return -EINVAL;
1440
0624d861
GR
1441 if (nr >= 3)
1442 val -= 3;
1443
94ac7ee6 1444 switch (val) {
48b2ae7f 1445 case BIT(0):
94ac7ee6
JD
1446 reg = 0x00;
1447 break;
48b2ae7f 1448 case BIT(1):
94ac7ee6
JD
1449 reg = 0x01;
1450 break;
48b2ae7f 1451 case BIT(2):
94ac7ee6
JD
1452 reg = 0x02;
1453 break;
1454 default:
1455 return -EINVAL;
1456 }
1457
1458 mutex_lock(&data->update_lock);
1459 data->pwm_temp_map[nr] = reg;
4a0d71cf
GR
1460 /*
1461 * If we are in automatic mode, write the temp mapping immediately;
1462 * otherwise, just store it for later use.
1463 */
94ac7ee6
JD
1464 if (data->pwm_ctrl[nr] & 0x80) {
1465 data->pwm_ctrl[nr] = 0x80 | data->pwm_temp_map[nr];
36c4d98a 1466 it87_write_value(data, IT87_REG_PWM[nr], data->pwm_ctrl[nr]);
94ac7ee6
JD
1467 }
1468 mutex_unlock(&data->update_lock);
1469 return count;
1470}
1da177e4 1471
c962024e
GR
1472static ssize_t show_auto_pwm(struct device *dev, struct device_attribute *attr,
1473 char *buf)
4f3f51bc
JD
1474{
1475 struct it87_data *data = it87_update_device(dev);
1476 struct sensor_device_attribute_2 *sensor_attr =
1477 to_sensor_dev_attr_2(attr);
1478 int nr = sensor_attr->nr;
1479 int point = sensor_attr->index;
1480
44c1bcd4
JD
1481 return sprintf(buf, "%d\n",
1482 pwm_from_reg(data, data->auto_pwm[nr][point]));
4f3f51bc
JD
1483}
1484
c962024e
GR
1485static ssize_t set_auto_pwm(struct device *dev, struct device_attribute *attr,
1486 const char *buf, size_t count)
4f3f51bc
JD
1487{
1488 struct it87_data *data = dev_get_drvdata(dev);
1489 struct sensor_device_attribute_2 *sensor_attr =
1490 to_sensor_dev_attr_2(attr);
1491 int nr = sensor_attr->nr;
1492 int point = sensor_attr->index;
2cbb9c37 1493 int regaddr;
4f3f51bc
JD
1494 long val;
1495
179c4fdb 1496 if (kstrtol(buf, 10, &val) < 0 || val < 0 || val > 255)
4f3f51bc
JD
1497 return -EINVAL;
1498
1499 mutex_lock(&data->update_lock);
44c1bcd4 1500 data->auto_pwm[nr][point] = pwm_to_reg(data, val);
2cbb9c37
GR
1501 if (has_newer_autopwm(data))
1502 regaddr = IT87_REG_AUTO_TEMP(nr, 3);
1503 else
1504 regaddr = IT87_REG_AUTO_PWM(nr, point);
1505 it87_write_value(data, regaddr, data->auto_pwm[nr][point]);
1506 mutex_unlock(&data->update_lock);
1507 return count;
1508}
1509
1510static ssize_t show_auto_pwm_slope(struct device *dev,
1511 struct device_attribute *attr, char *buf)
1512{
1513 struct it87_data *data = it87_update_device(dev);
1514 struct sensor_device_attribute *sensor_attr = to_sensor_dev_attr(attr);
1515 int nr = sensor_attr->index;
1516
1517 return sprintf(buf, "%d\n", data->auto_pwm[nr][1] & 0x7f);
1518}
1519
1520static ssize_t set_auto_pwm_slope(struct device *dev,
1521 struct device_attribute *attr,
1522 const char *buf, size_t count)
1523{
1524 struct it87_data *data = dev_get_drvdata(dev);
1525 struct sensor_device_attribute *sensor_attr = to_sensor_dev_attr(attr);
1526 int nr = sensor_attr->index;
1527 unsigned long val;
1528
1529 if (kstrtoul(buf, 10, &val) < 0 || val > 127)
1530 return -EINVAL;
1531
1532 mutex_lock(&data->update_lock);
1533 data->auto_pwm[nr][1] = (data->auto_pwm[nr][1] & 0x80) | val;
1534 it87_write_value(data, IT87_REG_AUTO_TEMP(nr, 4),
1535 data->auto_pwm[nr][1]);
4f3f51bc
JD
1536 mutex_unlock(&data->update_lock);
1537 return count;
1538}
1539
c962024e
GR
1540static ssize_t show_auto_temp(struct device *dev, struct device_attribute *attr,
1541 char *buf)
4f3f51bc
JD
1542{
1543 struct it87_data *data = it87_update_device(dev);
1544 struct sensor_device_attribute_2 *sensor_attr =
1545 to_sensor_dev_attr_2(attr);
1546 int nr = sensor_attr->nr;
1547 int point = sensor_attr->index;
2cbb9c37
GR
1548 int reg;
1549
1550 if (has_old_autopwm(data) || point)
1551 reg = data->auto_temp[nr][point];
1552 else
1553 reg = data->auto_temp[nr][1] - (data->auto_temp[nr][0] & 0x1f);
4f3f51bc 1554
2cbb9c37 1555 return sprintf(buf, "%d\n", TEMP_FROM_REG(reg));
4f3f51bc
JD
1556}
1557
c962024e
GR
1558static ssize_t set_auto_temp(struct device *dev, struct device_attribute *attr,
1559 const char *buf, size_t count)
4f3f51bc
JD
1560{
1561 struct it87_data *data = dev_get_drvdata(dev);
1562 struct sensor_device_attribute_2 *sensor_attr =
1563 to_sensor_dev_attr_2(attr);
1564 int nr = sensor_attr->nr;
1565 int point = sensor_attr->index;
1566 long val;
2cbb9c37 1567 int reg;
4f3f51bc 1568
179c4fdb 1569 if (kstrtol(buf, 10, &val) < 0 || val < -128000 || val > 127000)
4f3f51bc
JD
1570 return -EINVAL;
1571
1572 mutex_lock(&data->update_lock);
2cbb9c37
GR
1573 if (has_newer_autopwm(data) && !point) {
1574 reg = data->auto_temp[nr][1] - TEMP_TO_REG(val);
1575 reg = clamp_val(reg, 0, 0x1f) | (data->auto_temp[nr][0] & 0xe0);
1576 data->auto_temp[nr][0] = reg;
1577 it87_write_value(data, IT87_REG_AUTO_TEMP(nr, 5), reg);
1578 } else {
1579 reg = TEMP_TO_REG(val);
1580 data->auto_temp[nr][point] = reg;
1581 if (has_newer_autopwm(data))
1582 point--;
1583 it87_write_value(data, IT87_REG_AUTO_TEMP(nr, point), reg);
1584 }
4f3f51bc
JD
1585 mutex_unlock(&data->update_lock);
1586 return count;
1587}
1588
e1169ba0
GR
1589static SENSOR_DEVICE_ATTR_2(fan1_input, S_IRUGO, show_fan, NULL, 0, 0);
1590static SENSOR_DEVICE_ATTR_2(fan1_min, S_IRUGO | S_IWUSR, show_fan, set_fan,
1591 0, 1);
1592static SENSOR_DEVICE_ATTR(fan1_div, S_IRUGO | S_IWUSR, show_fan_div,
1593 set_fan_div, 0);
1594
1595static SENSOR_DEVICE_ATTR_2(fan2_input, S_IRUGO, show_fan, NULL, 1, 0);
1596static SENSOR_DEVICE_ATTR_2(fan2_min, S_IRUGO | S_IWUSR, show_fan, set_fan,
1597 1, 1);
1598static SENSOR_DEVICE_ATTR(fan2_div, S_IRUGO | S_IWUSR, show_fan_div,
1599 set_fan_div, 1);
1600
1601static SENSOR_DEVICE_ATTR_2(fan3_input, S_IRUGO, show_fan, NULL, 2, 0);
1602static SENSOR_DEVICE_ATTR_2(fan3_min, S_IRUGO | S_IWUSR, show_fan, set_fan,
1603 2, 1);
1604static SENSOR_DEVICE_ATTR(fan3_div, S_IRUGO | S_IWUSR, show_fan_div,
1605 set_fan_div, 2);
1606
1607static SENSOR_DEVICE_ATTR_2(fan4_input, S_IRUGO, show_fan, NULL, 3, 0);
1608static SENSOR_DEVICE_ATTR_2(fan4_min, S_IRUGO | S_IWUSR, show_fan, set_fan,
1609 3, 1);
1da177e4 1610
e1169ba0
GR
1611static SENSOR_DEVICE_ATTR_2(fan5_input, S_IRUGO, show_fan, NULL, 4, 0);
1612static SENSOR_DEVICE_ATTR_2(fan5_min, S_IRUGO | S_IWUSR, show_fan, set_fan,
1613 4, 1);
1da177e4 1614
fa3f70d6
GR
1615static SENSOR_DEVICE_ATTR_2(fan6_input, S_IRUGO, show_fan, NULL, 5, 0);
1616static SENSOR_DEVICE_ATTR_2(fan6_min, S_IRUGO | S_IWUSR, show_fan, set_fan,
1617 5, 1);
1618
c4458db3
GR
1619static SENSOR_DEVICE_ATTR(pwm1_enable, S_IRUGO | S_IWUSR,
1620 show_pwm_enable, set_pwm_enable, 0);
1621static SENSOR_DEVICE_ATTR(pwm1, S_IRUGO | S_IWUSR, show_pwm, set_pwm, 0);
60878bcf
GR
1622static SENSOR_DEVICE_ATTR(pwm1_freq, S_IRUGO | S_IWUSR, show_pwm_freq,
1623 set_pwm_freq, 0);
5c391261 1624static SENSOR_DEVICE_ATTR(pwm1_auto_channels_temp, S_IRUGO,
c4458db3
GR
1625 show_pwm_temp_map, set_pwm_temp_map, 0);
1626static SENSOR_DEVICE_ATTR_2(pwm1_auto_point1_pwm, S_IRUGO | S_IWUSR,
1627 show_auto_pwm, set_auto_pwm, 0, 0);
1628static SENSOR_DEVICE_ATTR_2(pwm1_auto_point2_pwm, S_IRUGO | S_IWUSR,
1629 show_auto_pwm, set_auto_pwm, 0, 1);
1630static SENSOR_DEVICE_ATTR_2(pwm1_auto_point3_pwm, S_IRUGO | S_IWUSR,
1631 show_auto_pwm, set_auto_pwm, 0, 2);
1632static SENSOR_DEVICE_ATTR_2(pwm1_auto_point4_pwm, S_IRUGO,
1633 show_auto_pwm, NULL, 0, 3);
1634static SENSOR_DEVICE_ATTR_2(pwm1_auto_point1_temp, S_IRUGO | S_IWUSR,
1635 show_auto_temp, set_auto_temp, 0, 1);
1636static SENSOR_DEVICE_ATTR_2(pwm1_auto_point1_temp_hyst, S_IRUGO | S_IWUSR,
1637 show_auto_temp, set_auto_temp, 0, 0);
1638static SENSOR_DEVICE_ATTR_2(pwm1_auto_point2_temp, S_IRUGO | S_IWUSR,
1639 show_auto_temp, set_auto_temp, 0, 2);
1640static SENSOR_DEVICE_ATTR_2(pwm1_auto_point3_temp, S_IRUGO | S_IWUSR,
1641 show_auto_temp, set_auto_temp, 0, 3);
1642static SENSOR_DEVICE_ATTR_2(pwm1_auto_point4_temp, S_IRUGO | S_IWUSR,
1643 show_auto_temp, set_auto_temp, 0, 4);
2cbb9c37
GR
1644static SENSOR_DEVICE_ATTR_2(pwm1_auto_start, S_IRUGO | S_IWUSR,
1645 show_auto_pwm, set_auto_pwm, 0, 0);
1646static SENSOR_DEVICE_ATTR(pwm1_auto_slope, S_IRUGO | S_IWUSR,
1647 show_auto_pwm_slope, set_auto_pwm_slope, 0);
c4458db3
GR
1648
1649static SENSOR_DEVICE_ATTR(pwm2_enable, S_IRUGO | S_IWUSR,
1650 show_pwm_enable, set_pwm_enable, 1);
1651static SENSOR_DEVICE_ATTR(pwm2, S_IRUGO | S_IWUSR, show_pwm, set_pwm, 1);
60878bcf 1652static SENSOR_DEVICE_ATTR(pwm2_freq, S_IRUGO, show_pwm_freq, set_pwm_freq, 1);
5c391261 1653static SENSOR_DEVICE_ATTR(pwm2_auto_channels_temp, S_IRUGO,
c4458db3
GR
1654 show_pwm_temp_map, set_pwm_temp_map, 1);
1655static SENSOR_DEVICE_ATTR_2(pwm2_auto_point1_pwm, S_IRUGO | S_IWUSR,
1656 show_auto_pwm, set_auto_pwm, 1, 0);
1657static SENSOR_DEVICE_ATTR_2(pwm2_auto_point2_pwm, S_IRUGO | S_IWUSR,
1658 show_auto_pwm, set_auto_pwm, 1, 1);
1659static SENSOR_DEVICE_ATTR_2(pwm2_auto_point3_pwm, S_IRUGO | S_IWUSR,
1660 show_auto_pwm, set_auto_pwm, 1, 2);
1661static SENSOR_DEVICE_ATTR_2(pwm2_auto_point4_pwm, S_IRUGO,
1662 show_auto_pwm, NULL, 1, 3);
1663static SENSOR_DEVICE_ATTR_2(pwm2_auto_point1_temp, S_IRUGO | S_IWUSR,
1664 show_auto_temp, set_auto_temp, 1, 1);
1665static SENSOR_DEVICE_ATTR_2(pwm2_auto_point1_temp_hyst, S_IRUGO | S_IWUSR,
1666 show_auto_temp, set_auto_temp, 1, 0);
1667static SENSOR_DEVICE_ATTR_2(pwm2_auto_point2_temp, S_IRUGO | S_IWUSR,
1668 show_auto_temp, set_auto_temp, 1, 2);
1669static SENSOR_DEVICE_ATTR_2(pwm2_auto_point3_temp, S_IRUGO | S_IWUSR,
1670 show_auto_temp, set_auto_temp, 1, 3);
1671static SENSOR_DEVICE_ATTR_2(pwm2_auto_point4_temp, S_IRUGO | S_IWUSR,
1672 show_auto_temp, set_auto_temp, 1, 4);
2cbb9c37
GR
1673static SENSOR_DEVICE_ATTR_2(pwm2_auto_start, S_IRUGO | S_IWUSR,
1674 show_auto_pwm, set_auto_pwm, 1, 0);
1675static SENSOR_DEVICE_ATTR(pwm2_auto_slope, S_IRUGO | S_IWUSR,
1676 show_auto_pwm_slope, set_auto_pwm_slope, 1);
c4458db3
GR
1677
1678static SENSOR_DEVICE_ATTR(pwm3_enable, S_IRUGO | S_IWUSR,
1679 show_pwm_enable, set_pwm_enable, 2);
1680static SENSOR_DEVICE_ATTR(pwm3, S_IRUGO | S_IWUSR, show_pwm, set_pwm, 2);
60878bcf 1681static SENSOR_DEVICE_ATTR(pwm3_freq, S_IRUGO, show_pwm_freq, NULL, 2);
5c391261 1682static SENSOR_DEVICE_ATTR(pwm3_auto_channels_temp, S_IRUGO,
c4458db3
GR
1683 show_pwm_temp_map, set_pwm_temp_map, 2);
1684static SENSOR_DEVICE_ATTR_2(pwm3_auto_point1_pwm, S_IRUGO | S_IWUSR,
1685 show_auto_pwm, set_auto_pwm, 2, 0);
1686static SENSOR_DEVICE_ATTR_2(pwm3_auto_point2_pwm, S_IRUGO | S_IWUSR,
1687 show_auto_pwm, set_auto_pwm, 2, 1);
1688static SENSOR_DEVICE_ATTR_2(pwm3_auto_point3_pwm, S_IRUGO | S_IWUSR,
1689 show_auto_pwm, set_auto_pwm, 2, 2);
1690static SENSOR_DEVICE_ATTR_2(pwm3_auto_point4_pwm, S_IRUGO,
1691 show_auto_pwm, NULL, 2, 3);
1692static SENSOR_DEVICE_ATTR_2(pwm3_auto_point1_temp, S_IRUGO | S_IWUSR,
1693 show_auto_temp, set_auto_temp, 2, 1);
1694static SENSOR_DEVICE_ATTR_2(pwm3_auto_point1_temp_hyst, S_IRUGO | S_IWUSR,
1695 show_auto_temp, set_auto_temp, 2, 0);
1696static SENSOR_DEVICE_ATTR_2(pwm3_auto_point2_temp, S_IRUGO | S_IWUSR,
1697 show_auto_temp, set_auto_temp, 2, 2);
1698static SENSOR_DEVICE_ATTR_2(pwm3_auto_point3_temp, S_IRUGO | S_IWUSR,
1699 show_auto_temp, set_auto_temp, 2, 3);
1700static SENSOR_DEVICE_ATTR_2(pwm3_auto_point4_temp, S_IRUGO | S_IWUSR,
1701 show_auto_temp, set_auto_temp, 2, 4);
2cbb9c37
GR
1702static SENSOR_DEVICE_ATTR_2(pwm3_auto_start, S_IRUGO | S_IWUSR,
1703 show_auto_pwm, set_auto_pwm, 2, 0);
1704static SENSOR_DEVICE_ATTR(pwm3_auto_slope, S_IRUGO | S_IWUSR,
1705 show_auto_pwm_slope, set_auto_pwm_slope, 2);
1da177e4 1706
36c4d98a
GR
1707static SENSOR_DEVICE_ATTR(pwm4_enable, S_IRUGO | S_IWUSR,
1708 show_pwm_enable, set_pwm_enable, 3);
1709static SENSOR_DEVICE_ATTR(pwm4, S_IRUGO | S_IWUSR, show_pwm, set_pwm, 3);
60878bcf 1710static SENSOR_DEVICE_ATTR(pwm4_freq, S_IRUGO, show_pwm_freq, NULL, 3);
5c391261 1711static SENSOR_DEVICE_ATTR(pwm4_auto_channels_temp, S_IRUGO,
36c4d98a 1712 show_pwm_temp_map, set_pwm_temp_map, 3);
2cbb9c37
GR
1713static SENSOR_DEVICE_ATTR_2(pwm4_auto_point1_temp, S_IRUGO | S_IWUSR,
1714 show_auto_temp, set_auto_temp, 2, 1);
1715static SENSOR_DEVICE_ATTR_2(pwm4_auto_point1_temp_hyst, S_IRUGO | S_IWUSR,
1716 show_auto_temp, set_auto_temp, 2, 0);
1717static SENSOR_DEVICE_ATTR_2(pwm4_auto_point2_temp, S_IRUGO | S_IWUSR,
1718 show_auto_temp, set_auto_temp, 2, 2);
1719static SENSOR_DEVICE_ATTR_2(pwm4_auto_point3_temp, S_IRUGO | S_IWUSR,
1720 show_auto_temp, set_auto_temp, 2, 3);
1721static SENSOR_DEVICE_ATTR_2(pwm4_auto_start, S_IRUGO | S_IWUSR,
1722 show_auto_pwm, set_auto_pwm, 3, 0);
1723static SENSOR_DEVICE_ATTR(pwm4_auto_slope, S_IRUGO | S_IWUSR,
1724 show_auto_pwm_slope, set_auto_pwm_slope, 3);
36c4d98a
GR
1725
1726static SENSOR_DEVICE_ATTR(pwm5_enable, S_IRUGO | S_IWUSR,
1727 show_pwm_enable, set_pwm_enable, 4);
1728static SENSOR_DEVICE_ATTR(pwm5, S_IRUGO | S_IWUSR, show_pwm, set_pwm, 4);
60878bcf 1729static SENSOR_DEVICE_ATTR(pwm5_freq, S_IRUGO, show_pwm_freq, NULL, 4);
5c391261 1730static SENSOR_DEVICE_ATTR(pwm5_auto_channels_temp, S_IRUGO,
36c4d98a 1731 show_pwm_temp_map, set_pwm_temp_map, 4);
2cbb9c37
GR
1732static SENSOR_DEVICE_ATTR_2(pwm5_auto_point1_temp, S_IRUGO | S_IWUSR,
1733 show_auto_temp, set_auto_temp, 2, 1);
1734static SENSOR_DEVICE_ATTR_2(pwm5_auto_point1_temp_hyst, S_IRUGO | S_IWUSR,
1735 show_auto_temp, set_auto_temp, 2, 0);
1736static SENSOR_DEVICE_ATTR_2(pwm5_auto_point2_temp, S_IRUGO | S_IWUSR,
1737 show_auto_temp, set_auto_temp, 2, 2);
1738static SENSOR_DEVICE_ATTR_2(pwm5_auto_point3_temp, S_IRUGO | S_IWUSR,
1739 show_auto_temp, set_auto_temp, 2, 3);
1740static SENSOR_DEVICE_ATTR_2(pwm5_auto_start, S_IRUGO | S_IWUSR,
1741 show_auto_pwm, set_auto_pwm, 4, 0);
1742static SENSOR_DEVICE_ATTR(pwm5_auto_slope, S_IRUGO | S_IWUSR,
1743 show_auto_pwm_slope, set_auto_pwm_slope, 4);
36c4d98a
GR
1744
1745static SENSOR_DEVICE_ATTR(pwm6_enable, S_IRUGO | S_IWUSR,
1746 show_pwm_enable, set_pwm_enable, 5);
1747static SENSOR_DEVICE_ATTR(pwm6, S_IRUGO | S_IWUSR, show_pwm, set_pwm, 5);
60878bcf 1748static SENSOR_DEVICE_ATTR(pwm6_freq, S_IRUGO, show_pwm_freq, NULL, 5);
5c391261 1749static SENSOR_DEVICE_ATTR(pwm6_auto_channels_temp, S_IRUGO,
36c4d98a 1750 show_pwm_temp_map, set_pwm_temp_map, 5);
2cbb9c37
GR
1751static SENSOR_DEVICE_ATTR_2(pwm6_auto_point1_temp, S_IRUGO | S_IWUSR,
1752 show_auto_temp, set_auto_temp, 2, 1);
1753static SENSOR_DEVICE_ATTR_2(pwm6_auto_point1_temp_hyst, S_IRUGO | S_IWUSR,
1754 show_auto_temp, set_auto_temp, 2, 0);
1755static SENSOR_DEVICE_ATTR_2(pwm6_auto_point2_temp, S_IRUGO | S_IWUSR,
1756 show_auto_temp, set_auto_temp, 2, 2);
1757static SENSOR_DEVICE_ATTR_2(pwm6_auto_point3_temp, S_IRUGO | S_IWUSR,
1758 show_auto_temp, set_auto_temp, 2, 3);
1759static SENSOR_DEVICE_ATTR_2(pwm6_auto_start, S_IRUGO | S_IWUSR,
1760 show_auto_pwm, set_auto_pwm, 5, 0);
1761static SENSOR_DEVICE_ATTR(pwm6_auto_slope, S_IRUGO | S_IWUSR,
1762 show_auto_pwm_slope, set_auto_pwm_slope, 5);
36c4d98a 1763
1da177e4 1764/* Alarms */
5f2dc798 1765static ssize_t show_alarms(struct device *dev, struct device_attribute *attr,
c962024e 1766 char *buf)
1da177e4
LT
1767{
1768 struct it87_data *data = it87_update_device(dev);
c962024e 1769
68188ba7 1770 return sprintf(buf, "%u\n", data->alarms);
1da177e4 1771}
1d66c64c 1772static DEVICE_ATTR(alarms, S_IRUGO, show_alarms, NULL);
1da177e4 1773
0124dd78 1774static ssize_t show_alarm(struct device *dev, struct device_attribute *attr,
c962024e 1775 char *buf)
0124dd78 1776{
0124dd78 1777 struct it87_data *data = it87_update_device(dev);
c962024e
GR
1778 int bitnr = to_sensor_dev_attr(attr)->index;
1779
0124dd78
JD
1780 return sprintf(buf, "%u\n", (data->alarms >> bitnr) & 1);
1781}
3d30f9e6 1782
c962024e
GR
1783static ssize_t clear_intrusion(struct device *dev,
1784 struct device_attribute *attr, const char *buf,
1785 size_t count)
3d30f9e6
JD
1786{
1787 struct it87_data *data = dev_get_drvdata(dev);
3d30f9e6 1788 int config;
c962024e 1789 long val;
3d30f9e6 1790
179c4fdb 1791 if (kstrtol(buf, 10, &val) < 0 || val != 0)
3d30f9e6
JD
1792 return -EINVAL;
1793
1794 mutex_lock(&data->update_lock);
1795 config = it87_read_value(data, IT87_REG_CONFIG);
1796 if (config < 0) {
1797 count = config;
1798 } else {
48b2ae7f 1799 config |= BIT(5);
3d30f9e6
JD
1800 it87_write_value(data, IT87_REG_CONFIG, config);
1801 /* Invalidate cache to force re-read */
1802 data->valid = 0;
1803 }
1804 mutex_unlock(&data->update_lock);
1805
1806 return count;
1807}
1808
0124dd78
JD
1809static SENSOR_DEVICE_ATTR(in0_alarm, S_IRUGO, show_alarm, NULL, 8);
1810static SENSOR_DEVICE_ATTR(in1_alarm, S_IRUGO, show_alarm, NULL, 9);
1811static SENSOR_DEVICE_ATTR(in2_alarm, S_IRUGO, show_alarm, NULL, 10);
1812static SENSOR_DEVICE_ATTR(in3_alarm, S_IRUGO, show_alarm, NULL, 11);
1813static SENSOR_DEVICE_ATTR(in4_alarm, S_IRUGO, show_alarm, NULL, 12);
1814static SENSOR_DEVICE_ATTR(in5_alarm, S_IRUGO, show_alarm, NULL, 13);
1815static SENSOR_DEVICE_ATTR(in6_alarm, S_IRUGO, show_alarm, NULL, 14);
1816static SENSOR_DEVICE_ATTR(in7_alarm, S_IRUGO, show_alarm, NULL, 15);
1817static SENSOR_DEVICE_ATTR(fan1_alarm, S_IRUGO, show_alarm, NULL, 0);
1818static SENSOR_DEVICE_ATTR(fan2_alarm, S_IRUGO, show_alarm, NULL, 1);
1819static SENSOR_DEVICE_ATTR(fan3_alarm, S_IRUGO, show_alarm, NULL, 2);
1820static SENSOR_DEVICE_ATTR(fan4_alarm, S_IRUGO, show_alarm, NULL, 3);
1821static SENSOR_DEVICE_ATTR(fan5_alarm, S_IRUGO, show_alarm, NULL, 6);
fa3f70d6 1822static SENSOR_DEVICE_ATTR(fan6_alarm, S_IRUGO, show_alarm, NULL, 7);
0124dd78
JD
1823static SENSOR_DEVICE_ATTR(temp1_alarm, S_IRUGO, show_alarm, NULL, 16);
1824static SENSOR_DEVICE_ATTR(temp2_alarm, S_IRUGO, show_alarm, NULL, 17);
1825static SENSOR_DEVICE_ATTR(temp3_alarm, S_IRUGO, show_alarm, NULL, 18);
3d30f9e6
JD
1826static SENSOR_DEVICE_ATTR(intrusion0_alarm, S_IRUGO | S_IWUSR,
1827 show_alarm, clear_intrusion, 4);
0124dd78 1828
d9b327c3 1829static ssize_t show_beep(struct device *dev, struct device_attribute *attr,
c962024e 1830 char *buf)
d9b327c3 1831{
d9b327c3 1832 struct it87_data *data = it87_update_device(dev);
c962024e
GR
1833 int bitnr = to_sensor_dev_attr(attr)->index;
1834
d9b327c3
JD
1835 return sprintf(buf, "%u\n", (data->beeps >> bitnr) & 1);
1836}
c962024e 1837
d9b327c3 1838static ssize_t set_beep(struct device *dev, struct device_attribute *attr,
c962024e 1839 const char *buf, size_t count)
d9b327c3
JD
1840{
1841 int bitnr = to_sensor_dev_attr(attr)->index;
1842 struct it87_data *data = dev_get_drvdata(dev);
1843 long val;
1844
c962024e 1845 if (kstrtol(buf, 10, &val) < 0 || (val != 0 && val != 1))
d9b327c3
JD
1846 return -EINVAL;
1847
1848 mutex_lock(&data->update_lock);
1849 data->beeps = it87_read_value(data, IT87_REG_BEEP_ENABLE);
1850 if (val)
48b2ae7f 1851 data->beeps |= BIT(bitnr);
d9b327c3 1852 else
48b2ae7f 1853 data->beeps &= ~BIT(bitnr);
d9b327c3
JD
1854 it87_write_value(data, IT87_REG_BEEP_ENABLE, data->beeps);
1855 mutex_unlock(&data->update_lock);
1856 return count;
1857}
1858
1859static SENSOR_DEVICE_ATTR(in0_beep, S_IRUGO | S_IWUSR,
1860 show_beep, set_beep, 1);
1861static SENSOR_DEVICE_ATTR(in1_beep, S_IRUGO, show_beep, NULL, 1);
1862static SENSOR_DEVICE_ATTR(in2_beep, S_IRUGO, show_beep, NULL, 1);
1863static SENSOR_DEVICE_ATTR(in3_beep, S_IRUGO, show_beep, NULL, 1);
1864static SENSOR_DEVICE_ATTR(in4_beep, S_IRUGO, show_beep, NULL, 1);
1865static SENSOR_DEVICE_ATTR(in5_beep, S_IRUGO, show_beep, NULL, 1);
1866static SENSOR_DEVICE_ATTR(in6_beep, S_IRUGO, show_beep, NULL, 1);
1867static SENSOR_DEVICE_ATTR(in7_beep, S_IRUGO, show_beep, NULL, 1);
1868/* fanX_beep writability is set later */
1869static SENSOR_DEVICE_ATTR(fan1_beep, S_IRUGO, show_beep, set_beep, 0);
1870static SENSOR_DEVICE_ATTR(fan2_beep, S_IRUGO, show_beep, set_beep, 0);
1871static SENSOR_DEVICE_ATTR(fan3_beep, S_IRUGO, show_beep, set_beep, 0);
1872static SENSOR_DEVICE_ATTR(fan4_beep, S_IRUGO, show_beep, set_beep, 0);
1873static SENSOR_DEVICE_ATTR(fan5_beep, S_IRUGO, show_beep, set_beep, 0);
fa3f70d6 1874static SENSOR_DEVICE_ATTR(fan6_beep, S_IRUGO, show_beep, set_beep, 0);
d9b327c3
JD
1875static SENSOR_DEVICE_ATTR(temp1_beep, S_IRUGO | S_IWUSR,
1876 show_beep, set_beep, 2);
1877static SENSOR_DEVICE_ATTR(temp2_beep, S_IRUGO, show_beep, NULL, 2);
1878static SENSOR_DEVICE_ATTR(temp3_beep, S_IRUGO, show_beep, NULL, 2);
1879
5f2dc798 1880static ssize_t show_vrm_reg(struct device *dev, struct device_attribute *attr,
c962024e 1881 char *buf)
1da177e4 1882{
90d6619a 1883 struct it87_data *data = dev_get_drvdata(dev);
c962024e 1884
a7be58a1 1885 return sprintf(buf, "%u\n", data->vrm);
1da177e4 1886}
c962024e 1887
5f2dc798 1888static ssize_t store_vrm_reg(struct device *dev, struct device_attribute *attr,
c962024e 1889 const char *buf, size_t count)
1da177e4 1890{
b74f3fdd 1891 struct it87_data *data = dev_get_drvdata(dev);
f5f64501
JD
1892 unsigned long val;
1893
179c4fdb 1894 if (kstrtoul(buf, 10, &val) < 0)
f5f64501 1895 return -EINVAL;
1da177e4 1896
1da177e4
LT
1897 data->vrm = val;
1898
1899 return count;
1900}
1901static DEVICE_ATTR(vrm, S_IRUGO | S_IWUSR, show_vrm_reg, store_vrm_reg);
1da177e4 1902
5f2dc798 1903static ssize_t show_vid_reg(struct device *dev, struct device_attribute *attr,
c962024e 1904 char *buf)
1da177e4
LT
1905{
1906 struct it87_data *data = it87_update_device(dev);
c962024e
GR
1907
1908 return sprintf(buf, "%ld\n", (long)vid_from_reg(data->vid, data->vrm));
1da177e4
LT
1909}
1910static DEVICE_ATTR(cpu0_vid, S_IRUGO, show_vid_reg, NULL);
87808be4 1911
738e5e05 1912static ssize_t show_label(struct device *dev, struct device_attribute *attr,
c962024e 1913 char *buf)
738e5e05 1914{
3c4c4971 1915 static const char * const labels[] = {
738e5e05
JD
1916 "+5V",
1917 "5VSB",
1918 "Vbat",
1919 };
3c4c4971 1920 static const char * const labels_it8721[] = {
44c1bcd4
JD
1921 "+3.3V",
1922 "3VSB",
1923 "Vbat",
1924 };
1925 struct it87_data *data = dev_get_drvdata(dev);
738e5e05 1926 int nr = to_sensor_dev_attr(attr)->index;
ead80803 1927 const char *label;
738e5e05 1928
ead80803
JM
1929 if (has_12mv_adc(data) || has_10_9mv_adc(data))
1930 label = labels_it8721[nr];
1931 else
1932 label = labels[nr];
1933
1934 return sprintf(buf, "%s\n", label);
738e5e05
JD
1935}
1936static SENSOR_DEVICE_ATTR(in3_label, S_IRUGO, show_label, NULL, 0);
1937static SENSOR_DEVICE_ATTR(in7_label, S_IRUGO, show_label, NULL, 1);
1938static SENSOR_DEVICE_ATTR(in8_label, S_IRUGO, show_label, NULL, 2);
73055405 1939/* AVCC3 */
c145d5c6 1940static SENSOR_DEVICE_ATTR(in9_label, S_IRUGO, show_label, NULL, 0);
738e5e05 1941
52929715
GR
1942static umode_t it87_in_is_visible(struct kobject *kobj,
1943 struct attribute *attr, int index)
9172b5d1 1944{
52929715
GR
1945 struct device *dev = container_of(kobj, struct device, kobj);
1946 struct it87_data *data = dev_get_drvdata(dev);
1947 int i = index / 5; /* voltage index */
1948 int a = index % 5; /* attribute index */
1949
f838aa26 1950 if (index >= 40) { /* in8 and higher only have input attributes */
52929715
GR
1951 i = index - 40 + 8;
1952 a = 0;
1953 }
1954
48b2ae7f 1955 if (!(data->has_in & BIT(i)))
52929715
GR
1956 return 0;
1957
1958 if (a == 4 && !data->has_beep)
1959 return 0;
1960
1961 return attr->mode;
1962}
1963
1964static struct attribute *it87_attributes_in[] = {
87808be4 1965 &sensor_dev_attr_in0_input.dev_attr.attr,
87808be4 1966 &sensor_dev_attr_in0_min.dev_attr.attr,
87808be4 1967 &sensor_dev_attr_in0_max.dev_attr.attr,
0124dd78 1968 &sensor_dev_attr_in0_alarm.dev_attr.attr,
52929715
GR
1969 &sensor_dev_attr_in0_beep.dev_attr.attr, /* 4 */
1970
9172b5d1
GR
1971 &sensor_dev_attr_in1_input.dev_attr.attr,
1972 &sensor_dev_attr_in1_min.dev_attr.attr,
1973 &sensor_dev_attr_in1_max.dev_attr.attr,
0124dd78 1974 &sensor_dev_attr_in1_alarm.dev_attr.attr,
52929715
GR
1975 &sensor_dev_attr_in1_beep.dev_attr.attr, /* 9 */
1976
9172b5d1
GR
1977 &sensor_dev_attr_in2_input.dev_attr.attr,
1978 &sensor_dev_attr_in2_min.dev_attr.attr,
1979 &sensor_dev_attr_in2_max.dev_attr.attr,
0124dd78 1980 &sensor_dev_attr_in2_alarm.dev_attr.attr,
52929715
GR
1981 &sensor_dev_attr_in2_beep.dev_attr.attr, /* 14 */
1982
9172b5d1
GR
1983 &sensor_dev_attr_in3_input.dev_attr.attr,
1984 &sensor_dev_attr_in3_min.dev_attr.attr,
1985 &sensor_dev_attr_in3_max.dev_attr.attr,
0124dd78 1986 &sensor_dev_attr_in3_alarm.dev_attr.attr,
52929715
GR
1987 &sensor_dev_attr_in3_beep.dev_attr.attr, /* 19 */
1988
9172b5d1
GR
1989 &sensor_dev_attr_in4_input.dev_attr.attr,
1990 &sensor_dev_attr_in4_min.dev_attr.attr,
1991 &sensor_dev_attr_in4_max.dev_attr.attr,
0124dd78 1992 &sensor_dev_attr_in4_alarm.dev_attr.attr,
52929715
GR
1993 &sensor_dev_attr_in4_beep.dev_attr.attr, /* 24 */
1994
9172b5d1
GR
1995 &sensor_dev_attr_in5_input.dev_attr.attr,
1996 &sensor_dev_attr_in5_min.dev_attr.attr,
1997 &sensor_dev_attr_in5_max.dev_attr.attr,
0124dd78 1998 &sensor_dev_attr_in5_alarm.dev_attr.attr,
52929715
GR
1999 &sensor_dev_attr_in5_beep.dev_attr.attr, /* 29 */
2000
9172b5d1
GR
2001 &sensor_dev_attr_in6_input.dev_attr.attr,
2002 &sensor_dev_attr_in6_min.dev_attr.attr,
2003 &sensor_dev_attr_in6_max.dev_attr.attr,
0124dd78 2004 &sensor_dev_attr_in6_alarm.dev_attr.attr,
52929715
GR
2005 &sensor_dev_attr_in6_beep.dev_attr.attr, /* 34 */
2006
9172b5d1
GR
2007 &sensor_dev_attr_in7_input.dev_attr.attr,
2008 &sensor_dev_attr_in7_min.dev_attr.attr,
2009 &sensor_dev_attr_in7_max.dev_attr.attr,
0124dd78 2010 &sensor_dev_attr_in7_alarm.dev_attr.attr,
52929715
GR
2011 &sensor_dev_attr_in7_beep.dev_attr.attr, /* 39 */
2012
2013 &sensor_dev_attr_in8_input.dev_attr.attr, /* 40 */
52929715 2014 &sensor_dev_attr_in9_input.dev_attr.attr, /* 41 */
f838aa26
GR
2015 &sensor_dev_attr_in10_input.dev_attr.attr, /* 41 */
2016 &sensor_dev_attr_in11_input.dev_attr.attr, /* 41 */
2017 &sensor_dev_attr_in12_input.dev_attr.attr, /* 41 */
3c329263 2018 NULL
52929715
GR
2019};
2020
2021static const struct attribute_group it87_group_in = {
2022 .attrs = it87_attributes_in,
2023 .is_visible = it87_in_is_visible,
9172b5d1
GR
2024};
2025
87533770
GR
2026static umode_t it87_temp_is_visible(struct kobject *kobj,
2027 struct attribute *attr, int index)
4573acbc 2028{
87533770
GR
2029 struct device *dev = container_of(kobj, struct device, kobj);
2030 struct it87_data *data = dev_get_drvdata(dev);
2031 int i = index / 7; /* temperature index */
2032 int a = index % 7; /* attribute index */
2033
cc18da79
GR
2034 if (index >= 21) {
2035 i = index - 21 + 3;
2036 a = 0;
2037 }
2038
48b2ae7f 2039 if (!(data->has_temp & BIT(i)))
87533770
GR
2040 return 0;
2041
2042 if (a == 5 && !has_temp_offset(data))
2043 return 0;
2044
2045 if (a == 6 && !data->has_beep)
2046 return 0;
2047
2048 return attr->mode;
2049}
2050
2051static struct attribute *it87_attributes_temp[] = {
87808be4 2052 &sensor_dev_attr_temp1_input.dev_attr.attr,
87808be4 2053 &sensor_dev_attr_temp1_max.dev_attr.attr,
87808be4 2054 &sensor_dev_attr_temp1_min.dev_attr.attr,
87808be4 2055 &sensor_dev_attr_temp1_type.dev_attr.attr,
0124dd78 2056 &sensor_dev_attr_temp1_alarm.dev_attr.attr,
87533770
GR
2057 &sensor_dev_attr_temp1_offset.dev_attr.attr, /* 5 */
2058 &sensor_dev_attr_temp1_beep.dev_attr.attr, /* 6 */
2059
cc18da79 2060 &sensor_dev_attr_temp2_input.dev_attr.attr, /* 7 */
4573acbc
GR
2061 &sensor_dev_attr_temp2_max.dev_attr.attr,
2062 &sensor_dev_attr_temp2_min.dev_attr.attr,
2063 &sensor_dev_attr_temp2_type.dev_attr.attr,
0124dd78 2064 &sensor_dev_attr_temp2_alarm.dev_attr.attr,
87533770
GR
2065 &sensor_dev_attr_temp2_offset.dev_attr.attr,
2066 &sensor_dev_attr_temp2_beep.dev_attr.attr,
2067
cc18da79 2068 &sensor_dev_attr_temp3_input.dev_attr.attr, /* 14 */
4573acbc
GR
2069 &sensor_dev_attr_temp3_max.dev_attr.attr,
2070 &sensor_dev_attr_temp3_min.dev_attr.attr,
2071 &sensor_dev_attr_temp3_type.dev_attr.attr,
0124dd78 2072 &sensor_dev_attr_temp3_alarm.dev_attr.attr,
87533770
GR
2073 &sensor_dev_attr_temp3_offset.dev_attr.attr,
2074 &sensor_dev_attr_temp3_beep.dev_attr.attr,
4573acbc 2075
cc18da79
GR
2076 &sensor_dev_attr_temp4_input.dev_attr.attr, /* 21 */
2077 &sensor_dev_attr_temp5_input.dev_attr.attr,
2078 &sensor_dev_attr_temp6_input.dev_attr.attr,
87533770 2079 NULL
4573acbc 2080};
87808be4 2081
87533770
GR
2082static const struct attribute_group it87_group_temp = {
2083 .attrs = it87_attributes_temp,
2084 .is_visible = it87_temp_is_visible,
161d898a
GR
2085};
2086
d3766848
GR
2087static umode_t it87_is_visible(struct kobject *kobj,
2088 struct attribute *attr, int index)
2089{
2090 struct device *dev = container_of(kobj, struct device, kobj);
2091 struct it87_data *data = dev_get_drvdata(dev);
2092
8638d0af 2093 if ((index == 2 || index == 3) && !data->has_vid)
d3766848
GR
2094 return 0;
2095
48b2ae7f 2096 if (index > 3 && !(data->in_internal & BIT(index - 4)))
d3766848
GR
2097 return 0;
2098
2099 return attr->mode;
2100}
2101
4573acbc 2102static struct attribute *it87_attributes[] = {
87808be4 2103 &dev_attr_alarms.attr,
3d30f9e6 2104 &sensor_dev_attr_intrusion0_alarm.dev_attr.attr,
8638d0af
GR
2105 &dev_attr_vrm.attr, /* 2 */
2106 &dev_attr_cpu0_vid.attr, /* 3 */
2107 &sensor_dev_attr_in3_label.dev_attr.attr, /* 4 .. 7 */
d3766848
GR
2108 &sensor_dev_attr_in7_label.dev_attr.attr,
2109 &sensor_dev_attr_in8_label.dev_attr.attr,
2110 &sensor_dev_attr_in9_label.dev_attr.attr,
87808be4
JD
2111 NULL
2112};
2113
2114static const struct attribute_group it87_group = {
2115 .attrs = it87_attributes,
d3766848 2116 .is_visible = it87_is_visible,
87808be4
JD
2117};
2118
9a70ee81
GR
2119static umode_t it87_fan_is_visible(struct kobject *kobj,
2120 struct attribute *attr, int index)
2121{
2122 struct device *dev = container_of(kobj, struct device, kobj);
2123 struct it87_data *data = dev_get_drvdata(dev);
2124 int i = index / 5; /* fan index */
2125 int a = index % 5; /* attribute index */
2126
2127 if (index >= 15) { /* fan 4..6 don't have divisor attributes */
2128 i = (index - 15) / 4 + 3;
2129 a = (index - 15) % 4;
2130 }
2131
48b2ae7f 2132 if (!(data->has_fan & BIT(i)))
9a70ee81
GR
2133 return 0;
2134
2135 if (a == 3) { /* beep */
2136 if (!data->has_beep)
2137 return 0;
2138 /* first fan beep attribute is writable */
2139 if (i == __ffs(data->has_fan))
2140 return attr->mode | S_IWUSR;
2141 }
2142
2143 if (a == 4 && has_16bit_fans(data)) /* divisor */
2144 return 0;
2145
2146 return attr->mode;
2147}
2148
2149static struct attribute *it87_attributes_fan[] = {
e1169ba0
GR
2150 &sensor_dev_attr_fan1_input.dev_attr.attr,
2151 &sensor_dev_attr_fan1_min.dev_attr.attr,
723a0aa0 2152 &sensor_dev_attr_fan1_alarm.dev_attr.attr,
9a70ee81
GR
2153 &sensor_dev_attr_fan1_beep.dev_attr.attr, /* 3 */
2154 &sensor_dev_attr_fan1_div.dev_attr.attr, /* 4 */
2155
e1169ba0
GR
2156 &sensor_dev_attr_fan2_input.dev_attr.attr,
2157 &sensor_dev_attr_fan2_min.dev_attr.attr,
723a0aa0 2158 &sensor_dev_attr_fan2_alarm.dev_attr.attr,
9a70ee81
GR
2159 &sensor_dev_attr_fan2_beep.dev_attr.attr,
2160 &sensor_dev_attr_fan2_div.dev_attr.attr, /* 9 */
2161
e1169ba0
GR
2162 &sensor_dev_attr_fan3_input.dev_attr.attr,
2163 &sensor_dev_attr_fan3_min.dev_attr.attr,
723a0aa0 2164 &sensor_dev_attr_fan3_alarm.dev_attr.attr,
9a70ee81
GR
2165 &sensor_dev_attr_fan3_beep.dev_attr.attr,
2166 &sensor_dev_attr_fan3_div.dev_attr.attr, /* 14 */
2167
2168 &sensor_dev_attr_fan4_input.dev_attr.attr, /* 15 */
e1169ba0 2169 &sensor_dev_attr_fan4_min.dev_attr.attr,
723a0aa0 2170 &sensor_dev_attr_fan4_alarm.dev_attr.attr,
9a70ee81
GR
2171 &sensor_dev_attr_fan4_beep.dev_attr.attr,
2172
2173 &sensor_dev_attr_fan5_input.dev_attr.attr, /* 19 */
e1169ba0 2174 &sensor_dev_attr_fan5_min.dev_attr.attr,
723a0aa0 2175 &sensor_dev_attr_fan5_alarm.dev_attr.attr,
9a70ee81
GR
2176 &sensor_dev_attr_fan5_beep.dev_attr.attr,
2177
2178 &sensor_dev_attr_fan6_input.dev_attr.attr, /* 23 */
fa3f70d6
GR
2179 &sensor_dev_attr_fan6_min.dev_attr.attr,
2180 &sensor_dev_attr_fan6_alarm.dev_attr.attr,
9a70ee81 2181 &sensor_dev_attr_fan6_beep.dev_attr.attr,
fa3f70d6 2182 NULL
723a0aa0 2183};
87808be4 2184
9a70ee81
GR
2185static const struct attribute_group it87_group_fan = {
2186 .attrs = it87_attributes_fan,
2187 .is_visible = it87_fan_is_visible,
723a0aa0
JD
2188};
2189
5c391261
GR
2190static umode_t it87_pwm_is_visible(struct kobject *kobj,
2191 struct attribute *attr, int index)
2192{
2193 struct device *dev = container_of(kobj, struct device, kobj);
2194 struct it87_data *data = dev_get_drvdata(dev);
2195 int i = index / 4; /* pwm index */
2196 int a = index % 4; /* attribute index */
2197
48b2ae7f 2198 if (!(data->has_pwm & BIT(i)))
5c391261
GR
2199 return 0;
2200
2cbb9c37
GR
2201 /* pwmX_auto_channels_temp is only writable if auto pwm is supported */
2202 if (a == 3 && (has_old_autopwm(data) || has_newer_autopwm(data)))
5c391261
GR
2203 return attr->mode | S_IWUSR;
2204
2205 /* pwm2_freq is writable if there are two pwm frequency selects */
2206 if (has_pwm_freq2(data) && i == 1 && a == 2)
2207 return attr->mode | S_IWUSR;
2208
2209 return attr->mode;
2210}
2211
2212static struct attribute *it87_attributes_pwm[] = {
87808be4 2213 &sensor_dev_attr_pwm1_enable.dev_attr.attr,
87808be4 2214 &sensor_dev_attr_pwm1.dev_attr.attr,
60878bcf 2215 &sensor_dev_attr_pwm1_freq.dev_attr.attr,
94ac7ee6 2216 &sensor_dev_attr_pwm1_auto_channels_temp.dev_attr.attr,
5c391261 2217
723a0aa0
JD
2218 &sensor_dev_attr_pwm2_enable.dev_attr.attr,
2219 &sensor_dev_attr_pwm2.dev_attr.attr,
60878bcf 2220 &sensor_dev_attr_pwm2_freq.dev_attr.attr,
94ac7ee6 2221 &sensor_dev_attr_pwm2_auto_channels_temp.dev_attr.attr,
5c391261 2222
723a0aa0
JD
2223 &sensor_dev_attr_pwm3_enable.dev_attr.attr,
2224 &sensor_dev_attr_pwm3.dev_attr.attr,
60878bcf 2225 &sensor_dev_attr_pwm3_freq.dev_attr.attr,
94ac7ee6 2226 &sensor_dev_attr_pwm3_auto_channels_temp.dev_attr.attr,
5c391261 2227
36c4d98a
GR
2228 &sensor_dev_attr_pwm4_enable.dev_attr.attr,
2229 &sensor_dev_attr_pwm4.dev_attr.attr,
60878bcf 2230 &sensor_dev_attr_pwm4_freq.dev_attr.attr,
36c4d98a 2231 &sensor_dev_attr_pwm4_auto_channels_temp.dev_attr.attr,
5c391261 2232
36c4d98a
GR
2233 &sensor_dev_attr_pwm5_enable.dev_attr.attr,
2234 &sensor_dev_attr_pwm5.dev_attr.attr,
60878bcf 2235 &sensor_dev_attr_pwm5_freq.dev_attr.attr,
36c4d98a 2236 &sensor_dev_attr_pwm5_auto_channels_temp.dev_attr.attr,
5c391261 2237
36c4d98a
GR
2238 &sensor_dev_attr_pwm6_enable.dev_attr.attr,
2239 &sensor_dev_attr_pwm6.dev_attr.attr,
60878bcf 2240 &sensor_dev_attr_pwm6_freq.dev_attr.attr,
36c4d98a 2241 &sensor_dev_attr_pwm6_auto_channels_temp.dev_attr.attr,
5c391261 2242
36c4d98a 2243 NULL
5c391261 2244};
87808be4 2245
5c391261
GR
2246static const struct attribute_group it87_group_pwm = {
2247 .attrs = it87_attributes_pwm,
2248 .is_visible = it87_pwm_is_visible,
2249};
2250
2251static umode_t it87_auto_pwm_is_visible(struct kobject *kobj,
2252 struct attribute *attr, int index)
60878bcf
GR
2253{
2254 struct device *dev = container_of(kobj, struct device, kobj);
2255 struct it87_data *data = dev_get_drvdata(dev);
2cbb9c37
GR
2256 int i = index / 11; /* pwm index */
2257 int a = index % 11; /* attribute index */
2258
2259 if (index >= 33) { /* pwm 4..6 */
2260 i = (index - 33) / 6 + 3;
2261 a = (index - 33) % 6 + 4;
2262 }
60878bcf 2263
48b2ae7f 2264 if (!(data->has_pwm & BIT(i)))
5c391261 2265 return 0;
60878bcf 2266
2cbb9c37
GR
2267 if (has_newer_autopwm(data)) {
2268 if (a < 4) /* no auto point pwm */
2269 return 0;
2270 if (a == 8) /* no auto_point4 */
2271 return 0;
2272 }
2273 if (has_old_autopwm(data)) {
2274 if (a >= 9) /* no pwm_auto_start, pwm_auto_slope */
2275 return 0;
2276 }
2277
60878bcf
GR
2278 return attr->mode;
2279}
2280
5c391261 2281static struct attribute *it87_attributes_auto_pwm[] = {
4f3f51bc
JD
2282 &sensor_dev_attr_pwm1_auto_point1_pwm.dev_attr.attr,
2283 &sensor_dev_attr_pwm1_auto_point2_pwm.dev_attr.attr,
2284 &sensor_dev_attr_pwm1_auto_point3_pwm.dev_attr.attr,
2285 &sensor_dev_attr_pwm1_auto_point4_pwm.dev_attr.attr,
2286 &sensor_dev_attr_pwm1_auto_point1_temp.dev_attr.attr,
2287 &sensor_dev_attr_pwm1_auto_point1_temp_hyst.dev_attr.attr,
2288 &sensor_dev_attr_pwm1_auto_point2_temp.dev_attr.attr,
2289 &sensor_dev_attr_pwm1_auto_point3_temp.dev_attr.attr,
2290 &sensor_dev_attr_pwm1_auto_point4_temp.dev_attr.attr,
2cbb9c37
GR
2291 &sensor_dev_attr_pwm1_auto_start.dev_attr.attr,
2292 &sensor_dev_attr_pwm1_auto_slope.dev_attr.attr,
5c391261 2293
2cbb9c37 2294 &sensor_dev_attr_pwm2_auto_point1_pwm.dev_attr.attr, /* 11 */
4f3f51bc
JD
2295 &sensor_dev_attr_pwm2_auto_point2_pwm.dev_attr.attr,
2296 &sensor_dev_attr_pwm2_auto_point3_pwm.dev_attr.attr,
2297 &sensor_dev_attr_pwm2_auto_point4_pwm.dev_attr.attr,
2298 &sensor_dev_attr_pwm2_auto_point1_temp.dev_attr.attr,
2299 &sensor_dev_attr_pwm2_auto_point1_temp_hyst.dev_attr.attr,
2300 &sensor_dev_attr_pwm2_auto_point2_temp.dev_attr.attr,
2301 &sensor_dev_attr_pwm2_auto_point3_temp.dev_attr.attr,
2302 &sensor_dev_attr_pwm2_auto_point4_temp.dev_attr.attr,
2cbb9c37
GR
2303 &sensor_dev_attr_pwm2_auto_start.dev_attr.attr,
2304 &sensor_dev_attr_pwm2_auto_slope.dev_attr.attr,
5c391261 2305
2cbb9c37 2306 &sensor_dev_attr_pwm3_auto_point1_pwm.dev_attr.attr, /* 22 */
4f3f51bc
JD
2307 &sensor_dev_attr_pwm3_auto_point2_pwm.dev_attr.attr,
2308 &sensor_dev_attr_pwm3_auto_point3_pwm.dev_attr.attr,
2309 &sensor_dev_attr_pwm3_auto_point4_pwm.dev_attr.attr,
2310 &sensor_dev_attr_pwm3_auto_point1_temp.dev_attr.attr,
2311 &sensor_dev_attr_pwm3_auto_point1_temp_hyst.dev_attr.attr,
2312 &sensor_dev_attr_pwm3_auto_point2_temp.dev_attr.attr,
2313 &sensor_dev_attr_pwm3_auto_point3_temp.dev_attr.attr,
2314 &sensor_dev_attr_pwm3_auto_point4_temp.dev_attr.attr,
2cbb9c37
GR
2315 &sensor_dev_attr_pwm3_auto_start.dev_attr.attr,
2316 &sensor_dev_attr_pwm3_auto_slope.dev_attr.attr,
2317
2318 &sensor_dev_attr_pwm4_auto_point1_temp.dev_attr.attr, /* 33 */
2319 &sensor_dev_attr_pwm4_auto_point1_temp_hyst.dev_attr.attr,
2320 &sensor_dev_attr_pwm4_auto_point2_temp.dev_attr.attr,
2321 &sensor_dev_attr_pwm4_auto_point3_temp.dev_attr.attr,
2322 &sensor_dev_attr_pwm4_auto_start.dev_attr.attr,
2323 &sensor_dev_attr_pwm4_auto_slope.dev_attr.attr,
2324
2325 &sensor_dev_attr_pwm5_auto_point1_temp.dev_attr.attr,
2326 &sensor_dev_attr_pwm5_auto_point1_temp_hyst.dev_attr.attr,
2327 &sensor_dev_attr_pwm5_auto_point2_temp.dev_attr.attr,
2328 &sensor_dev_attr_pwm5_auto_point3_temp.dev_attr.attr,
2329 &sensor_dev_attr_pwm5_auto_start.dev_attr.attr,
2330 &sensor_dev_attr_pwm5_auto_slope.dev_attr.attr,
2331
2332 &sensor_dev_attr_pwm6_auto_point1_temp.dev_attr.attr,
2333 &sensor_dev_attr_pwm6_auto_point1_temp_hyst.dev_attr.attr,
2334 &sensor_dev_attr_pwm6_auto_point2_temp.dev_attr.attr,
2335 &sensor_dev_attr_pwm6_auto_point3_temp.dev_attr.attr,
2336 &sensor_dev_attr_pwm6_auto_start.dev_attr.attr,
2337 &sensor_dev_attr_pwm6_auto_slope.dev_attr.attr,
4f3f51bc 2338
5c391261
GR
2339 NULL,
2340};
2341
2342static const struct attribute_group it87_group_auto_pwm = {
2343 .attrs = it87_attributes_auto_pwm,
2344 .is_visible = it87_auto_pwm_is_visible,
4f3f51bc
JD
2345};
2346
2d8672c5 2347/* SuperIO detection - will change isa_address if a chip is found */
3c2e3512
GR
2348static int __init it87_find(int sioaddr, unsigned short *address,
2349 struct it87_sio_data *sio_data)
1da177e4 2350{
5b0380c9 2351 int err;
b74f3fdd 2352 u16 chip_type;
98dd22c3 2353 const char *board_vendor, *board_name;
f83a9cb6 2354 const struct it87_devices *config;
1da177e4 2355
3c2e3512 2356 err = superio_enter(sioaddr);
5b0380c9
NG
2357 if (err)
2358 return err;
2359
2360 err = -ENODEV;
3c2e3512 2361 chip_type = force_id ? force_id : superio_inw(sioaddr, DEVID);
b74f3fdd 2362
2363 switch (chip_type) {
2364 case IT8705F_DEVID:
2365 sio_data->type = it87;
2366 break;
2367 case IT8712F_DEVID:
2368 sio_data->type = it8712;
2369 break;
2370 case IT8716F_DEVID:
2371 case IT8726F_DEVID:
2372 sio_data->type = it8716;
2373 break;
2374 case IT8718F_DEVID:
2375 sio_data->type = it8718;
2376 break;
b4da93e4
JMS
2377 case IT8720F_DEVID:
2378 sio_data->type = it8720;
2379 break;
44c1bcd4
JD
2380 case IT8721F_DEVID:
2381 sio_data->type = it8721;
2382 break;
16b5dda2
JD
2383 case IT8728F_DEVID:
2384 sio_data->type = it8728;
2385 break;
ead80803
JM
2386 case IT8732F_DEVID:
2387 sio_data->type = it8732;
2388 break;
b0636707
GR
2389 case IT8771E_DEVID:
2390 sio_data->type = it8771;
2391 break;
2392 case IT8772E_DEVID:
2393 sio_data->type = it8772;
2394 break;
7bc32d29
GR
2395 case IT8781F_DEVID:
2396 sio_data->type = it8781;
2397 break;
0531d98b
GR
2398 case IT8782F_DEVID:
2399 sio_data->type = it8782;
2400 break;
2401 case IT8783E_DEVID:
2402 sio_data->type = it8783;
2403 break;
a0c1424a
TL
2404 case IT8786E_DEVID:
2405 sio_data->type = it8786;
2406 break;
4ee07157
GR
2407 case IT8790E_DEVID:
2408 sio_data->type = it8790;
2409 break;
7183ae8c 2410 case IT8603E_DEVID:
574e9bd8 2411 case IT8623E_DEVID:
c145d5c6
RM
2412 sio_data->type = it8603;
2413 break;
3ba9d977
GR
2414 case IT8620E_DEVID:
2415 sio_data->type = it8620;
2416 break;
71a9c232
GR
2417 case IT8628E_DEVID:
2418 sio_data->type = it8628;
2419 break;
b74f3fdd 2420 case 0xffff: /* No device at all */
2421 goto exit;
2422 default:
a8ca1037 2423 pr_debug("Unsupported chip (DEVID=0x%x)\n", chip_type);
b74f3fdd 2424 goto exit;
2425 }
1da177e4 2426
3c2e3512
GR
2427 superio_select(sioaddr, PME);
2428 if (!(superio_inb(sioaddr, IT87_ACT_REG) & 0x01)) {
a8ca1037 2429 pr_info("Device not activated, skipping\n");
1da177e4
LT
2430 goto exit;
2431 }
2432
3c2e3512 2433 *address = superio_inw(sioaddr, IT87_BASE_REG) & ~(IT87_EXTENT - 1);
1da177e4 2434 if (*address == 0) {
a8ca1037 2435 pr_info("Base address not set, skipping\n");
1da177e4
LT
2436 goto exit;
2437 }
2438
2439 err = 0;
3c2e3512 2440 sio_data->revision = superio_inb(sioaddr, DEVREV) & 0x0f;
faf392fb
GR
2441 pr_info("Found IT%04x%s chip at 0x%x, revision %d\n", chip_type,
2442 it87_devices[sio_data->type].suffix,
a0c1424a 2443 *address, sio_data->revision);
1da177e4 2444
f83a9cb6
GR
2445 config = &it87_devices[sio_data->type];
2446
7f5726c3 2447 /* in7 (VSB or VCCH5V) is always internal on some chips */
f83a9cb6 2448 if (has_in7_internal(config))
48b2ae7f 2449 sio_data->internal |= BIT(1);
7f5726c3 2450
738e5e05 2451 /* in8 (Vbat) is always internal */
48b2ae7f 2452 sio_data->internal |= BIT(2);
7f5726c3 2453
73055405
GR
2454 /* in9 (AVCC3), always internal if supported */
2455 if (has_avcc3(config))
48b2ae7f 2456 sio_data->internal |= BIT(3); /* in9 is AVCC */
73055405 2457 else
48b2ae7f 2458 sio_data->skip_in |= BIT(9);
738e5e05 2459
36c4d98a 2460 if (!has_six_pwm(config))
48b2ae7f 2461 sio_data->skip_pwm |= BIT(3) | BIT(4) | BIT(5);
36c4d98a 2462
f83a9cb6 2463 if (!has_vid(config))
895ff267 2464 sio_data->skip_vid = 1;
d9b327c3 2465
32dd7c40
GR
2466 /* Read GPIO config and VID value from LDN 7 (GPIO) */
2467 if (sio_data->type == it87) {
d9b327c3 2468 /* The IT8705F has a different LD number for GPIO */
3c2e3512
GR
2469 superio_select(sioaddr, 5);
2470 sio_data->beep_pin = superio_inb(sioaddr,
2471 IT87_SIO_BEEP_PIN_REG) & 0x3f;
0531d98b 2472 } else if (sio_data->type == it8783) {
088ce2ac 2473 int reg25, reg27, reg2a, reg2c, regef;
0531d98b 2474
3c2e3512 2475 superio_select(sioaddr, GPIO);
0531d98b 2476
3c2e3512
GR
2477 reg25 = superio_inb(sioaddr, IT87_SIO_GPIO1_REG);
2478 reg27 = superio_inb(sioaddr, IT87_SIO_GPIO3_REG);
2479 reg2a = superio_inb(sioaddr, IT87_SIO_PINX1_REG);
2480 reg2c = superio_inb(sioaddr, IT87_SIO_PINX2_REG);
2481 regef = superio_inb(sioaddr, IT87_SIO_SPI_REG);
0531d98b 2482
0531d98b 2483 /* Check if fan3 is there or not */
48b2ae7f
GR
2484 if ((reg27 & BIT(0)) || !(reg2c & BIT(2)))
2485 sio_data->skip_fan |= BIT(2);
c962024e
GR
2486 if ((reg25 & BIT(4)) ||
2487 (!(reg2a & BIT(1)) && (regef & BIT(0))))
48b2ae7f 2488 sio_data->skip_pwm |= BIT(2);
0531d98b
GR
2489
2490 /* Check if fan2 is there or not */
48b2ae7f
GR
2491 if (reg27 & BIT(7))
2492 sio_data->skip_fan |= BIT(1);
2493 if (reg27 & BIT(3))
2494 sio_data->skip_pwm |= BIT(1);
0531d98b
GR
2495
2496 /* VIN5 */
48b2ae7f
GR
2497 if ((reg27 & BIT(0)) || (reg2c & BIT(2)))
2498 sio_data->skip_in |= BIT(5); /* No VIN5 */
0531d98b
GR
2499
2500 /* VIN6 */
48b2ae7f
GR
2501 if (reg27 & BIT(1))
2502 sio_data->skip_in |= BIT(6); /* No VIN6 */
0531d98b
GR
2503
2504 /*
2505 * VIN7
2506 * Does not depend on bit 2 of Reg2C, contrary to datasheet.
2507 */
48b2ae7f 2508 if (reg27 & BIT(2)) {
9172b5d1
GR
2509 /*
2510 * The data sheet is a bit unclear regarding the
2511 * internal voltage divider for VCCH5V. It says
2512 * "This bit enables and switches VIN7 (pin 91) to the
2513 * internal voltage divider for VCCH5V".
2514 * This is different to other chips, where the internal
2515 * voltage divider would connect VIN7 to an internal
2516 * voltage source. Maybe that is the case here as well.
2517 *
2518 * Since we don't know for sure, re-route it if that is
2519 * not the case, and ask the user to report if the
2520 * resulting voltage is sane.
2521 */
48b2ae7f
GR
2522 if (!(reg2c & BIT(1))) {
2523 reg2c |= BIT(1);
3c2e3512
GR
2524 superio_outb(sioaddr, IT87_SIO_PINX2_REG,
2525 reg2c);
9172b5d1
GR
2526 pr_notice("Routing internal VCCH5V to in7.\n");
2527 }
2528 pr_notice("in7 routed to internal voltage divider, with external pin disabled.\n");
2529 pr_notice("Please report if it displays a reasonable voltage.\n");
2530 }
0531d98b 2531
48b2ae7f
GR
2532 if (reg2c & BIT(0))
2533 sio_data->internal |= BIT(0);
2534 if (reg2c & BIT(1))
2535 sio_data->internal |= BIT(1);
0531d98b 2536
3c2e3512
GR
2537 sio_data->beep_pin = superio_inb(sioaddr,
2538 IT87_SIO_BEEP_PIN_REG) & 0x3f;
c145d5c6
RM
2539 } else if (sio_data->type == it8603) {
2540 int reg27, reg29;
2541
3c2e3512 2542 superio_select(sioaddr, GPIO);
0531d98b 2543
3c2e3512 2544 reg27 = superio_inb(sioaddr, IT87_SIO_GPIO3_REG);
c145d5c6
RM
2545
2546 /* Check if fan3 is there or not */
48b2ae7f
GR
2547 if (reg27 & BIT(6))
2548 sio_data->skip_pwm |= BIT(2);
2549 if (reg27 & BIT(7))
2550 sio_data->skip_fan |= BIT(2);
c145d5c6
RM
2551
2552 /* Check if fan2 is there or not */
3c2e3512 2553 reg29 = superio_inb(sioaddr, IT87_SIO_GPIO5_REG);
48b2ae7f
GR
2554 if (reg29 & BIT(1))
2555 sio_data->skip_pwm |= BIT(1);
2556 if (reg29 & BIT(2))
2557 sio_data->skip_fan |= BIT(1);
c145d5c6 2558
48b2ae7f
GR
2559 sio_data->skip_in |= BIT(5); /* No VIN5 */
2560 sio_data->skip_in |= BIT(6); /* No VIN6 */
c145d5c6 2561
3c2e3512
GR
2562 sio_data->beep_pin = superio_inb(sioaddr,
2563 IT87_SIO_BEEP_PIN_REG) & 0x3f;
71a9c232 2564 } else if (sio_data->type == it8620 || sio_data->type == it8628) {
3ba9d977
GR
2565 int reg;
2566
3c2e3512 2567 superio_select(sioaddr, GPIO);
3ba9d977 2568
36c4d98a 2569 /* Check for pwm5 */
3c2e3512 2570 reg = superio_inb(sioaddr, IT87_SIO_GPIO1_REG);
48b2ae7f
GR
2571 if (reg & BIT(6))
2572 sio_data->skip_pwm |= BIT(4);
36c4d98a 2573
3ba9d977 2574 /* Check for fan4, fan5 */
3c2e3512 2575 reg = superio_inb(sioaddr, IT87_SIO_GPIO2_REG);
48b2ae7f
GR
2576 if (!(reg & BIT(5)))
2577 sio_data->skip_fan |= BIT(3);
2578 if (!(reg & BIT(4)))
2579 sio_data->skip_fan |= BIT(4);
3ba9d977
GR
2580
2581 /* Check for pwm3, fan3 */
3c2e3512 2582 reg = superio_inb(sioaddr, IT87_SIO_GPIO3_REG);
48b2ae7f
GR
2583 if (reg & BIT(6))
2584 sio_data->skip_pwm |= BIT(2);
2585 if (reg & BIT(7))
2586 sio_data->skip_fan |= BIT(2);
3ba9d977 2587
36c4d98a 2588 /* Check for pwm4 */
3c2e3512 2589 reg = superio_inb(sioaddr, IT87_SIO_GPIO4_REG);
48b2ae7f
GR
2590 if (!(reg & BIT(2)))
2591 sio_data->skip_pwm |= BIT(3);
36c4d98a 2592
3ba9d977 2593 /* Check for pwm2, fan2 */
3c2e3512 2594 reg = superio_inb(sioaddr, IT87_SIO_GPIO5_REG);
48b2ae7f
GR
2595 if (reg & BIT(1))
2596 sio_data->skip_pwm |= BIT(1);
2597 if (reg & BIT(2))
2598 sio_data->skip_fan |= BIT(1);
36c4d98a 2599 /* Check for pwm6, fan6 */
48b2ae7f
GR
2600 if (!(reg & BIT(7))) {
2601 sio_data->skip_pwm |= BIT(5);
2602 sio_data->skip_fan |= BIT(5);
36c4d98a 2603 }
3ba9d977 2604
3c2e3512
GR
2605 sio_data->beep_pin = superio_inb(sioaddr,
2606 IT87_SIO_BEEP_PIN_REG) & 0x3f;
895ff267 2607 } else {
87673dd7 2608 int reg;
9172b5d1 2609 bool uart6;
87673dd7 2610
3c2e3512 2611 superio_select(sioaddr, GPIO);
44c1bcd4 2612
a0df926d
GR
2613 /* Check for fan4, fan5 */
2614 if (has_five_fans(config)) {
2615 reg = superio_inb(sioaddr, IT87_SIO_GPIO2_REG);
2616 switch (sio_data->type) {
2617 case it8718:
2618 if (reg & BIT(5))
2619 sio_data->skip_fan |= BIT(3);
2620 if (reg & BIT(4))
2621 sio_data->skip_fan |= BIT(4);
2622 break;
2623 case it8720:
2624 case it8721:
2625 case it8728:
2626 if (!(reg & BIT(5)))
2627 sio_data->skip_fan |= BIT(3);
2628 if (!(reg & BIT(4)))
2629 sio_data->skip_fan |= BIT(4);
2630 break;
2631 default:
2632 break;
2633 }
2634 }
2635
3c2e3512 2636 reg = superio_inb(sioaddr, IT87_SIO_GPIO3_REG);
32dd7c40 2637 if (!sio_data->skip_vid) {
44c1bcd4
JD
2638 /* We need at least 4 VID pins */
2639 if (reg & 0x0f) {
a8ca1037 2640 pr_info("VID is disabled (pins used for GPIO)\n");
44c1bcd4
JD
2641 sio_data->skip_vid = 1;
2642 }
895ff267
JD
2643 }
2644
591ec650 2645 /* Check if fan3 is there or not */
48b2ae7f
GR
2646 if (reg & BIT(6))
2647 sio_data->skip_pwm |= BIT(2);
2648 if (reg & BIT(7))
2649 sio_data->skip_fan |= BIT(2);
591ec650
JD
2650
2651 /* Check if fan2 is there or not */
3c2e3512 2652 reg = superio_inb(sioaddr, IT87_SIO_GPIO5_REG);
48b2ae7f
GR
2653 if (reg & BIT(1))
2654 sio_data->skip_pwm |= BIT(1);
2655 if (reg & BIT(2))
2656 sio_data->skip_fan |= BIT(1);
591ec650 2657
c962024e
GR
2658 if ((sio_data->type == it8718 || sio_data->type == it8720) &&
2659 !(sio_data->skip_vid))
3c2e3512
GR
2660 sio_data->vid_value = superio_inb(sioaddr,
2661 IT87_SIO_VID_REG);
87673dd7 2662
3c2e3512 2663 reg = superio_inb(sioaddr, IT87_SIO_PINX2_REG);
9172b5d1 2664
48b2ae7f 2665 uart6 = sio_data->type == it8782 && (reg & BIT(2));
9172b5d1 2666
436cad2a
JD
2667 /*
2668 * The IT8720F has no VIN7 pin, so VCCH should always be
2669 * routed internally to VIN7 with an internal divider.
2670 * Curiously, there still is a configuration bit to control
2671 * this, which means it can be set incorrectly. And even
2672 * more curiously, many boards out there are improperly
2673 * configured, even though the IT8720F datasheet claims
2674 * that the internal routing of VCCH to VIN7 is the default
2675 * setting. So we force the internal routing in this case.
0531d98b
GR
2676 *
2677 * On IT8782F, VIN7 is multiplexed with one of the UART6 pins.
9172b5d1
GR
2678 * If UART6 is enabled, re-route VIN7 to the internal divider
2679 * if that is not already the case.
436cad2a 2680 */
48b2ae7f
GR
2681 if ((sio_data->type == it8720 || uart6) && !(reg & BIT(1))) {
2682 reg |= BIT(1);
3c2e3512 2683 superio_outb(sioaddr, IT87_SIO_PINX2_REG, reg);
a8ca1037 2684 pr_notice("Routing internal VCCH to in7\n");
436cad2a 2685 }
48b2ae7f
GR
2686 if (reg & BIT(0))
2687 sio_data->internal |= BIT(0);
2688 if (reg & BIT(1))
2689 sio_data->internal |= BIT(1);
d9b327c3 2690
9172b5d1
GR
2691 /*
2692 * On IT8782F, UART6 pins overlap with VIN5, VIN6, and VIN7.
2693 * While VIN7 can be routed to the internal voltage divider,
2694 * VIN5 and VIN6 are not available if UART6 is enabled.
4573acbc
GR
2695 *
2696 * Also, temp3 is not available if UART6 is enabled and TEMPIN3
2697 * is the temperature source. Since we can not read the
2698 * temperature source here, skip_temp is preliminary.
9172b5d1 2699 */
4573acbc 2700 if (uart6) {
48b2ae7f
GR
2701 sio_data->skip_in |= BIT(5) | BIT(6);
2702 sio_data->skip_temp |= BIT(2);
4573acbc 2703 }
9172b5d1 2704
3c2e3512
GR
2705 sio_data->beep_pin = superio_inb(sioaddr,
2706 IT87_SIO_BEEP_PIN_REG) & 0x3f;
87673dd7 2707 }
d9b327c3 2708 if (sio_data->beep_pin)
a8ca1037 2709 pr_info("Beeping is supported\n");
87673dd7 2710
98dd22c3
JD
2711 /* Disable specific features based on DMI strings */
2712 board_vendor = dmi_get_system_info(DMI_BOARD_VENDOR);
2713 board_name = dmi_get_system_info(DMI_BOARD_NAME);
2714 if (board_vendor && board_name) {
c962024e
GR
2715 if (strcmp(board_vendor, "nVIDIA") == 0 &&
2716 strcmp(board_name, "FN68PT") == 0) {
4a0d71cf
GR
2717 /*
2718 * On the Shuttle SN68PT, FAN_CTL2 is apparently not
2719 * connected to a fan, but to something else. One user
2720 * has reported instant system power-off when changing
2721 * the PWM2 duty cycle, so we disable it.
2722 * I use the board name string as the trigger in case
2723 * the same board is ever used in other systems.
2724 */
a8ca1037 2725 pr_info("Disabling pwm2 due to hardware constraints\n");
48b2ae7f 2726 sio_data->skip_pwm = BIT(1);
98dd22c3
JD
2727 }
2728 }
2729
1da177e4 2730exit:
3c2e3512 2731 superio_exit(sioaddr);
1da177e4
LT
2732 return err;
2733}
2734
c1e7a4ca
GR
2735/* Called when we have found a new IT87. */
2736static void it87_init_device(struct platform_device *pdev)
1da177e4 2737{
c1e7a4ca
GR
2738 struct it87_sio_data *sio_data = dev_get_platdata(&pdev->dev);
2739 struct it87_data *data = platform_get_drvdata(pdev);
2740 int tmp, i;
2741 u8 mask;
b74f3fdd 2742
c1e7a4ca
GR
2743 /*
2744 * For each PWM channel:
2745 * - If it is in automatic mode, setting to manual mode should set
2746 * the fan to full speed by default.
2747 * - If it is in manual mode, we need a mapping to temperature
2748 * channels to use when later setting to automatic mode later.
2749 * Use a 1:1 mapping by default (we are clueless.)
2750 * In both cases, the value can (and should) be changed by the user
2751 * prior to switching to a different mode.
2752 * Note that this is no longer needed for the IT8721F and later, as
2753 * these have separate registers for the temperature mapping and the
2754 * manual duty cycle.
2755 */
2310048d 2756 for (i = 0; i < NUM_AUTO_PWM; i++) {
c1e7a4ca
GR
2757 data->pwm_temp_map[i] = i;
2758 data->pwm_duty[i] = 0x7f; /* Full speed */
2759 data->auto_pwm[i][3] = 0x7f; /* Full speed, hard-coded */
8e9afcbb 2760 }
1da177e4 2761
483db43e 2762 /*
c1e7a4ca
GR
2763 * Some chips seem to have default value 0xff for all limit
2764 * registers. For low voltage limits it makes no sense and triggers
2765 * alarms, so change to 0 instead. For high temperature limits, it
2766 * means -1 degree C, which surprisingly doesn't trigger an alarm,
2767 * but is still confusing, so change to 127 degrees C.
483db43e 2768 */
2310048d 2769 for (i = 0; i < NUM_VIN_LIMIT; i++) {
c1e7a4ca
GR
2770 tmp = it87_read_value(data, IT87_REG_VIN_MIN(i));
2771 if (tmp == 0xff)
2772 it87_write_value(data, IT87_REG_VIN_MIN(i), 0);
2773 }
2310048d 2774 for (i = 0; i < NUM_TEMP_LIMIT; i++) {
c1e7a4ca
GR
2775 tmp = it87_read_value(data, IT87_REG_TEMP_HIGH(i));
2776 if (tmp == 0xff)
2777 it87_write_value(data, IT87_REG_TEMP_HIGH(i), 127);
483db43e 2778 }
1da177e4 2779
c1e7a4ca
GR
2780 /*
2781 * Temperature channels are not forcibly enabled, as they can be
2782 * set to two different sensor types and we can't guess which one
2783 * is correct for a given system. These channels can be enabled at
2784 * run-time through the temp{1-3}_type sysfs accessors if needed.
2785 */
1da177e4 2786
c1e7a4ca
GR
2787 /* Check if voltage monitors are reset manually or by some reason */
2788 tmp = it87_read_value(data, IT87_REG_VIN_ENABLE);
2789 if ((tmp & 0xff) == 0) {
2790 /* Enable all voltage monitors */
2791 it87_write_value(data, IT87_REG_VIN_ENABLE, 0xff);
2792 }
2793
2794 /* Check if tachometers are reset manually or by some reason */
2795 mask = 0x70 & ~(sio_data->skip_fan << 4);
2796 data->fan_main_ctrl = it87_read_value(data, IT87_REG_FAN_MAIN_CTRL);
2797 if ((data->fan_main_ctrl & mask) == 0) {
2798 /* Enable all fan tachometers */
2799 data->fan_main_ctrl |= mask;
2800 it87_write_value(data, IT87_REG_FAN_MAIN_CTRL,
2801 data->fan_main_ctrl);
2802 }
2803 data->has_fan = (data->fan_main_ctrl >> 4) & 0x07;
2804
2805 tmp = it87_read_value(data, IT87_REG_FAN_16BIT);
2806
2807 /* Set tachometers to 16-bit mode if needed */
2808 if (has_fan16_config(data)) {
2809 if (~tmp & 0x07 & data->has_fan) {
2810 dev_dbg(&pdev->dev,
2811 "Setting fan1-3 to 16-bit mode\n");
2812 it87_write_value(data, IT87_REG_FAN_16BIT,
2813 tmp | 0x07);
2814 }
2815 }
2816
2817 /* Check for additional fans */
2818 if (has_five_fans(data)) {
48b2ae7f
GR
2819 if (tmp & BIT(4))
2820 data->has_fan |= BIT(3); /* fan4 enabled */
2821 if (tmp & BIT(5))
2822 data->has_fan |= BIT(4); /* fan5 enabled */
2823 if (has_six_fans(data) && (tmp & BIT(2)))
2824 data->has_fan |= BIT(5); /* fan6 enabled */
c1e7a4ca
GR
2825 }
2826
2827 /* Fan input pins may be used for alternative functions */
2828 data->has_fan &= ~sio_data->skip_fan;
2829
2830 /* Check if pwm5, pwm6 are enabled */
2831 if (has_six_pwm(data)) {
2832 /* The following code may be IT8620E specific */
2833 tmp = it87_read_value(data, IT87_REG_FAN_DIV);
2834 if ((tmp & 0xc0) == 0xc0)
48b2ae7f
GR
2835 sio_data->skip_pwm |= BIT(4);
2836 if (!(tmp & BIT(3)))
2837 sio_data->skip_pwm |= BIT(5);
c1e7a4ca
GR
2838 }
2839
2840 /* Start monitoring */
2841 it87_write_value(data, IT87_REG_CONFIG,
2842 (it87_read_value(data, IT87_REG_CONFIG) & 0x3e)
2843 | (update_vbat ? 0x41 : 0x01));
2844}
2845
2846/* Return 1 if and only if the PWM interface is safe to use */
2847static int it87_check_pwm(struct device *dev)
2848{
2849 struct it87_data *data = dev_get_drvdata(dev);
2850 /*
2851 * Some BIOSes fail to correctly configure the IT87 fans. All fans off
2852 * and polarity set to active low is sign that this is the case so we
2853 * disable pwm control to protect the user.
2854 */
2855 int tmp = it87_read_value(data, IT87_REG_FAN_CTL);
2856
2857 if ((tmp & 0x87) == 0) {
2858 if (fix_pwm_polarity) {
2859 /*
2860 * The user asks us to attempt a chip reconfiguration.
2861 * This means switching to active high polarity and
2862 * inverting all fan speed values.
2863 */
2864 int i;
2865 u8 pwm[3];
2866
2310048d 2867 for (i = 0; i < ARRAY_SIZE(pwm); i++)
c1e7a4ca
GR
2868 pwm[i] = it87_read_value(data,
2869 IT87_REG_PWM[i]);
2870
2871 /*
2872 * If any fan is in automatic pwm mode, the polarity
2873 * might be correct, as suspicious as it seems, so we
2874 * better don't change anything (but still disable the
2875 * PWM interface).
2876 */
2877 if (!((pwm[0] | pwm[1] | pwm[2]) & 0x80)) {
2878 dev_info(dev,
2879 "Reconfiguring PWM to active high polarity\n");
2880 it87_write_value(data, IT87_REG_FAN_CTL,
2881 tmp | 0x87);
2882 for (i = 0; i < 3; i++)
2883 it87_write_value(data,
2884 IT87_REG_PWM[i],
2885 0x7f & ~pwm[i]);
2886 return 1;
2887 }
2888
2889 dev_info(dev,
2890 "PWM configuration is too broken to be fixed\n");
2891 }
2892
2893 dev_info(dev,
2894 "Detected broken BIOS defaults, disabling PWM interface\n");
2895 return 0;
2896 } else if (fix_pwm_polarity) {
2897 dev_info(dev,
2898 "PWM configuration looks sane, won't touch\n");
2899 }
2900
2901 return 1;
2902}
2903
2904static int it87_probe(struct platform_device *pdev)
2905{
2906 struct it87_data *data;
2907 struct resource *res;
2908 struct device *dev = &pdev->dev;
2909 struct it87_sio_data *sio_data = dev_get_platdata(dev);
c1e7a4ca 2910 int enable_pwm_interface;
8638d0af 2911 struct device *hwmon_dev;
c1e7a4ca
GR
2912
2913 res = platform_get_resource(pdev, IORESOURCE_IO, 0);
2914 if (!devm_request_region(&pdev->dev, res->start, IT87_EC_EXTENT,
2915 DRVNAME)) {
2916 dev_err(dev, "Failed to request region 0x%lx-0x%lx\n",
2917 (unsigned long)res->start,
2918 (unsigned long)(res->start + IT87_EC_EXTENT - 1));
2919 return -EBUSY;
2920 }
2921
2922 data = devm_kzalloc(&pdev->dev, sizeof(struct it87_data), GFP_KERNEL);
2923 if (!data)
2924 return -ENOMEM;
2925
2926 data->addr = res->start;
2927 data->type = sio_data->type;
2928 data->features = it87_devices[sio_data->type].features;
2929 data->peci_mask = it87_devices[sio_data->type].peci_mask;
2930 data->old_peci_mask = it87_devices[sio_data->type].old_peci_mask;
c1e7a4ca
GR
2931 /*
2932 * IT8705F Datasheet 0.4.1, 3h == Version G.
2933 * IT8712F Datasheet 0.9.1, section 8.3.5 indicates 8h == Version J.
2934 * These are the first revisions with 16-bit tachometer support.
2935 */
2936 switch (data->type) {
2937 case it87:
2938 if (sio_data->revision >= 0x03) {
2939 data->features &= ~FEAT_OLD_AUTOPWM;
2940 data->features |= FEAT_FAN16_CONFIG | FEAT_16BIT_FANS;
2941 }
2942 break;
2943 case it8712:
2944 if (sio_data->revision >= 0x08) {
2945 data->features &= ~FEAT_OLD_AUTOPWM;
2946 data->features |= FEAT_FAN16_CONFIG | FEAT_16BIT_FANS |
2947 FEAT_FIVE_FANS;
2948 }
2949 break;
2950 default:
2951 break;
2952 }
2953
2954 /* Now, we do the remaining detection. */
c962024e
GR
2955 if ((it87_read_value(data, IT87_REG_CONFIG) & 0x80) ||
2956 it87_read_value(data, IT87_REG_CHIPID) != 0x90)
c1e7a4ca
GR
2957 return -ENODEV;
2958
2959 platform_set_drvdata(pdev, data);
1da177e4 2960
9a61bf63 2961 mutex_init(&data->update_lock);
1da177e4 2962
1da177e4 2963 /* Check PWM configuration */
b74f3fdd 2964 enable_pwm_interface = it87_check_pwm(dev);
1da177e4 2965
44c1bcd4 2966 /* Starting with IT8721F, we handle scaling of internal voltages */
16b5dda2 2967 if (has_12mv_adc(data)) {
48b2ae7f
GR
2968 if (sio_data->internal & BIT(0))
2969 data->in_scaled |= BIT(3); /* in3 is AVCC */
2970 if (sio_data->internal & BIT(1))
2971 data->in_scaled |= BIT(7); /* in7 is VSB */
2972 if (sio_data->internal & BIT(2))
2973 data->in_scaled |= BIT(8); /* in8 is Vbat */
2974 if (sio_data->internal & BIT(3))
2975 data->in_scaled |= BIT(9); /* in9 is AVCC */
7bc32d29
GR
2976 } else if (sio_data->type == it8781 || sio_data->type == it8782 ||
2977 sio_data->type == it8783) {
48b2ae7f
GR
2978 if (sio_data->internal & BIT(0))
2979 data->in_scaled |= BIT(3); /* in3 is VCC5V */
2980 if (sio_data->internal & BIT(1))
2981 data->in_scaled |= BIT(7); /* in7 is VCCH5V */
44c1bcd4
JD
2982 }
2983
4573acbc 2984 data->has_temp = 0x07;
48b2ae7f 2985 if (sio_data->skip_temp & BIT(2)) {
c962024e
GR
2986 if (sio_data->type == it8782 &&
2987 !(it87_read_value(data, IT87_REG_TEMP_EXTRA) & 0x80))
48b2ae7f 2988 data->has_temp &= ~BIT(2);
4573acbc
GR
2989 }
2990
d3766848 2991 data->in_internal = sio_data->internal;
52929715
GR
2992 data->has_in = 0x3ff & ~sio_data->skip_in;
2993
cc18da79
GR
2994 if (has_six_temp(data)) {
2995 u8 reg = it87_read_value(data, IT87_REG_TEMP456_ENABLE);
2996
f838aa26 2997 /* Check for additional temperature sensors */
cc18da79 2998 if ((reg & 0x03) >= 0x02)
48b2ae7f 2999 data->has_temp |= BIT(3);
cc18da79 3000 if (((reg >> 2) & 0x03) >= 0x02)
48b2ae7f 3001 data->has_temp |= BIT(4);
cc18da79 3002 if (((reg >> 4) & 0x03) >= 0x02)
48b2ae7f 3003 data->has_temp |= BIT(5);
f838aa26
GR
3004
3005 /* Check for additional voltage sensors */
3006 if ((reg & 0x03) == 0x01)
48b2ae7f 3007 data->has_in |= BIT(10);
f838aa26 3008 if (((reg >> 2) & 0x03) == 0x01)
48b2ae7f 3009 data->has_in |= BIT(11);
f838aa26 3010 if (((reg >> 4) & 0x03) == 0x01)
48b2ae7f 3011 data->has_in |= BIT(12);
cc18da79
GR
3012 }
3013
52929715
GR
3014 data->has_beep = !!sio_data->beep_pin;
3015
1da177e4 3016 /* Initialize the IT87 chip */
b74f3fdd 3017 it87_init_device(pdev);
1da177e4 3018
d3766848
GR
3019 if (!sio_data->skip_vid) {
3020 data->has_vid = true;
3021 data->vrm = vid_which_vrm();
3022 /* VID reading from Super-I/O config space if available */
3023 data->vid = sio_data->vid_value;
3024 }
3025
8638d0af
GR
3026 /* Prepare for sysfs hooks */
3027 data->groups[0] = &it87_group;
3028 data->groups[1] = &it87_group_in;
3029 data->groups[2] = &it87_group_temp;
3030 data->groups[3] = &it87_group_fan;
17d648bf 3031
1da177e4 3032 if (enable_pwm_interface) {
48b2ae7f 3033 data->has_pwm = BIT(ARRAY_SIZE(IT87_REG_PWM)) - 1;
5c391261 3034 data->has_pwm &= ~sio_data->skip_pwm;
4f3f51bc 3035
8638d0af 3036 data->groups[4] = &it87_group_pwm;
2cbb9c37 3037 if (has_old_autopwm(data) || has_newer_autopwm(data))
8638d0af 3038 data->groups[5] = &it87_group_auto_pwm;
1da177e4
LT
3039 }
3040
8638d0af
GR
3041 hwmon_dev = devm_hwmon_device_register_with_groups(dev,
3042 it87_devices[sio_data->type].name,
3043 data, data->groups);
3044 return PTR_ERR_OR_ZERO(hwmon_dev);
1da177e4
LT
3045}
3046
c1e7a4ca
GR
3047static struct platform_driver it87_driver = {
3048 .driver = {
3049 .name = DRVNAME,
3050 },
3051 .probe = it87_probe,
c1e7a4ca 3052};
1da177e4 3053
e84bd953 3054static int __init it87_device_add(int index, unsigned short address,
b74f3fdd 3055 const struct it87_sio_data *sio_data)
3056{
8e50e3c3 3057 struct platform_device *pdev;
b74f3fdd 3058 struct resource res = {
87b4b663
BH
3059 .start = address + IT87_EC_OFFSET,
3060 .end = address + IT87_EC_OFFSET + IT87_EC_EXTENT - 1,
b74f3fdd 3061 .name = DRVNAME,
3062 .flags = IORESOURCE_IO,
3063 };
3064 int err;
3065
b9acb64a
JD
3066 err = acpi_check_resource_conflict(&res);
3067 if (err)
5cae84a5 3068 return err;
b9acb64a 3069
b74f3fdd 3070 pdev = platform_device_alloc(DRVNAME, address);
5cae84a5
GR
3071 if (!pdev)
3072 return -ENOMEM;
b74f3fdd 3073
3074 err = platform_device_add_resources(pdev, &res, 1);
3075 if (err) {
a8ca1037 3076 pr_err("Device resource addition failed (%d)\n", err);
b74f3fdd 3077 goto exit_device_put;
3078 }
3079
3080 err = platform_device_add_data(pdev, sio_data,
3081 sizeof(struct it87_sio_data));
3082 if (err) {
a8ca1037 3083 pr_err("Platform data allocation failed\n");
b74f3fdd 3084 goto exit_device_put;
3085 }
3086
3087 err = platform_device_add(pdev);
3088 if (err) {
a8ca1037 3089 pr_err("Device addition failed (%d)\n", err);
b74f3fdd 3090 goto exit_device_put;
3091 }
3092
e84bd953 3093 it87_pdev[index] = pdev;
b74f3fdd 3094 return 0;
3095
3096exit_device_put:
3097 platform_device_put(pdev);
b74f3fdd 3098 return err;
3099}
3100
1da177e4
LT
3101static int __init sm_it87_init(void)
3102{
e84bd953 3103 int sioaddr[2] = { REG_2E, REG_4E };
b74f3fdd 3104 struct it87_sio_data sio_data;
e84bd953
GR
3105 unsigned short isa_address;
3106 bool found = false;
3107 int i, err;
b74f3fdd 3108
b74f3fdd 3109 err = platform_driver_register(&it87_driver);
3110 if (err)
3111 return err;
fde09509 3112
e84bd953
GR
3113 for (i = 0; i < ARRAY_SIZE(sioaddr); i++) {
3114 memset(&sio_data, 0, sizeof(struct it87_sio_data));
3115 isa_address = 0;
3116 err = it87_find(sioaddr[i], &isa_address, &sio_data);
3117 if (err || isa_address == 0)
3118 continue;
3119
3120 err = it87_device_add(i, isa_address, &sio_data);
3121 if (err)
3122 goto exit_dev_unregister;
3123 found = true;
b74f3fdd 3124 }
3125
e84bd953
GR
3126 if (!found) {
3127 err = -ENODEV;
3128 goto exit_unregister;
3129 }
b74f3fdd 3130 return 0;
e84bd953
GR
3131
3132exit_dev_unregister:
3133 /* NULL check handled by platform_device_unregister */
3134 platform_device_unregister(it87_pdev[0]);
3135exit_unregister:
3136 platform_driver_unregister(&it87_driver);
3137 return err;
1da177e4
LT
3138}
3139
3140static void __exit sm_it87_exit(void)
3141{
e84bd953
GR
3142 /* NULL check handled by platform_device_unregister */
3143 platform_device_unregister(it87_pdev[1]);
3144 platform_device_unregister(it87_pdev[0]);
b74f3fdd 3145 platform_driver_unregister(&it87_driver);
1da177e4
LT
3146}
3147
7c81c60f 3148MODULE_AUTHOR("Chris Gauthron, Jean Delvare <jdelvare@suse.de>");
44c1bcd4 3149MODULE_DESCRIPTION("IT8705F/IT871xF/IT872xF hardware monitoring driver");
1da177e4
LT
3150module_param(update_vbat, bool, 0);
3151MODULE_PARM_DESC(update_vbat, "Update vbat if set else return powerup value");
3152module_param(fix_pwm_polarity, bool, 0);
5f2dc798
JD
3153MODULE_PARM_DESC(fix_pwm_polarity,
3154 "Force PWM polarity to active high (DANGEROUS)");
1da177e4
LT
3155MODULE_LICENSE("GPL");
3156
3157module_init(sm_it87_init);
3158module_exit(sm_it87_exit);