]> git.proxmox.com Git - mirror_ubuntu-bionic-kernel.git/blame - drivers/hwmon/it87.c
hwmon: (ibmpowernv) Fix build error seen for some configurations
[mirror_ubuntu-bionic-kernel.git] / drivers / hwmon / it87.c
CommitLineData
1da177e4 1/*
5f2dc798
JD
2 * it87.c - Part of lm_sensors, Linux kernel modules for hardware
3 * monitoring.
4 *
5 * The IT8705F is an LPC-based Super I/O part that contains UARTs, a
6 * parallel port, an IR port, a MIDI port, a floppy controller, etc., in
7 * addition to an Environment Controller (Enhanced Hardware Monitor and
8 * Fan Controller)
9 *
10 * This driver supports only the Environment Controller in the IT8705F and
11 * similar parts. The other devices are supported by different drivers.
12 *
c145d5c6 13 * Supports: IT8603E Super I/O chip w/LPC interface
3ba9d977 14 * IT8620E Super I/O chip w/LPC interface
574e9bd8 15 * IT8623E Super I/O chip w/LPC interface
c145d5c6 16 * IT8705F Super I/O chip w/LPC interface
5f2dc798
JD
17 * IT8712F Super I/O chip w/LPC interface
18 * IT8716F Super I/O chip w/LPC interface
19 * IT8718F Super I/O chip w/LPC interface
20 * IT8720F Super I/O chip w/LPC interface
44c1bcd4 21 * IT8721F Super I/O chip w/LPC interface
5f2dc798 22 * IT8726F Super I/O chip w/LPC interface
16b5dda2 23 * IT8728F Super I/O chip w/LPC interface
44c1bcd4 24 * IT8758E Super I/O chip w/LPC interface
b0636707
GR
25 * IT8771E Super I/O chip w/LPC interface
26 * IT8772E Super I/O chip w/LPC interface
7bc32d29 27 * IT8781F Super I/O chip w/LPC interface
0531d98b
GR
28 * IT8782F Super I/O chip w/LPC interface
29 * IT8783E/F Super I/O chip w/LPC interface
a0c1424a 30 * IT8786E Super I/O chip w/LPC interface
4ee07157 31 * IT8790E Super I/O chip w/LPC interface
5f2dc798
JD
32 * Sis950 A clone of the IT8705F
33 *
34 * Copyright (C) 2001 Chris Gauthron
7c81c60f 35 * Copyright (C) 2005-2010 Jean Delvare <jdelvare@suse.de>
5f2dc798
JD
36 *
37 * This program is free software; you can redistribute it and/or modify
38 * it under the terms of the GNU General Public License as published by
39 * the Free Software Foundation; either version 2 of the License, or
40 * (at your option) any later version.
41 *
42 * This program is distributed in the hope that it will be useful,
43 * but WITHOUT ANY WARRANTY; without even the implied warranty of
44 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
45 * GNU General Public License for more details.
46 *
47 * You should have received a copy of the GNU General Public License
48 * along with this program; if not, write to the Free Software
49 * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
50 */
1da177e4 51
a8ca1037
JP
52#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
53
1da177e4
LT
54#include <linux/module.h>
55#include <linux/init.h>
56#include <linux/slab.h>
57#include <linux/jiffies.h>
b74f3fdd 58#include <linux/platform_device.h>
943b0830 59#include <linux/hwmon.h>
303760b4
JD
60#include <linux/hwmon-sysfs.h>
61#include <linux/hwmon-vid.h>
943b0830 62#include <linux/err.h>
9a61bf63 63#include <linux/mutex.h>
87808be4 64#include <linux/sysfs.h>
98dd22c3
JD
65#include <linux/string.h>
66#include <linux/dmi.h>
b9acb64a 67#include <linux/acpi.h>
6055fae8 68#include <linux/io.h>
1da177e4 69
b74f3fdd 70#define DRVNAME "it87"
1da177e4 71
b0636707 72enum chips { it87, it8712, it8716, it8718, it8720, it8721, it8728, it8771,
3ba9d977 73 it8772, it8781, it8782, it8783, it8786, it8790, it8603, it8620 };
1da177e4 74
67b671bc
JD
75static unsigned short force_id;
76module_param(force_id, ushort, 0);
77MODULE_PARM_DESC(force_id, "Override the detected device ID");
78
b74f3fdd 79static struct platform_device *pdev;
80
1da177e4
LT
81#define REG 0x2e /* The register to read/write */
82#define DEV 0x07 /* Register: Logical device select */
83#define VAL 0x2f /* The value to read/write */
84#define PME 0x04 /* The device with the fan registers in it */
b4da93e4
JMS
85
86/* The device with the IT8718F/IT8720F VID value in it */
87#define GPIO 0x07
88
1da177e4
LT
89#define DEVID 0x20 /* Register: Device ID */
90#define DEVREV 0x22 /* Register: Device Revision */
91
5b0380c9 92static inline int superio_inb(int reg)
1da177e4
LT
93{
94 outb(reg, REG);
95 return inb(VAL);
96}
97
5b0380c9 98static inline void superio_outb(int reg, int val)
436cad2a
JD
99{
100 outb(reg, REG);
101 outb(val, VAL);
102}
103
1da177e4
LT
104static int superio_inw(int reg)
105{
106 int val;
107 outb(reg++, REG);
108 val = inb(VAL) << 8;
109 outb(reg, REG);
110 val |= inb(VAL);
111 return val;
112}
113
5b0380c9 114static inline void superio_select(int ldn)
1da177e4
LT
115{
116 outb(DEV, REG);
87673dd7 117 outb(ldn, VAL);
1da177e4
LT
118}
119
5b0380c9 120static inline int superio_enter(void)
1da177e4 121{
5b0380c9
NG
122 /*
123 * Try to reserve REG and REG + 1 for exclusive access.
124 */
125 if (!request_muxed_region(REG, 2, DRVNAME))
126 return -EBUSY;
127
1da177e4
LT
128 outb(0x87, REG);
129 outb(0x01, REG);
130 outb(0x55, REG);
131 outb(0x55, REG);
5b0380c9 132 return 0;
1da177e4
LT
133}
134
5b0380c9 135static inline void superio_exit(void)
1da177e4
LT
136{
137 outb(0x02, REG);
138 outb(0x02, VAL);
5b0380c9 139 release_region(REG, 2);
1da177e4
LT
140}
141
87673dd7 142/* Logical device 4 registers */
1da177e4
LT
143#define IT8712F_DEVID 0x8712
144#define IT8705F_DEVID 0x8705
17d648bf 145#define IT8716F_DEVID 0x8716
87673dd7 146#define IT8718F_DEVID 0x8718
b4da93e4 147#define IT8720F_DEVID 0x8720
44c1bcd4 148#define IT8721F_DEVID 0x8721
08a8f6e9 149#define IT8726F_DEVID 0x8726
16b5dda2 150#define IT8728F_DEVID 0x8728
b0636707
GR
151#define IT8771E_DEVID 0x8771
152#define IT8772E_DEVID 0x8772
7bc32d29 153#define IT8781F_DEVID 0x8781
0531d98b
GR
154#define IT8782F_DEVID 0x8782
155#define IT8783E_DEVID 0x8783
a0c1424a 156#define IT8786E_DEVID 0x8786
4ee07157 157#define IT8790E_DEVID 0x8790
7183ae8c 158#define IT8603E_DEVID 0x8603
3ba9d977 159#define IT8620E_DEVID 0x8620
574e9bd8 160#define IT8623E_DEVID 0x8623
1da177e4
LT
161#define IT87_ACT_REG 0x30
162#define IT87_BASE_REG 0x60
163
87673dd7 164/* Logical device 7 registers (IT8712F and later) */
0531d98b 165#define IT87_SIO_GPIO1_REG 0x25
3ba9d977 166#define IT87_SIO_GPIO2_REG 0x26
895ff267 167#define IT87_SIO_GPIO3_REG 0x27
591ec650 168#define IT87_SIO_GPIO5_REG 0x29
0531d98b 169#define IT87_SIO_PINX1_REG 0x2a /* Pin selection */
87673dd7 170#define IT87_SIO_PINX2_REG 0x2c /* Pin selection */
0531d98b 171#define IT87_SIO_SPI_REG 0xef /* SPI function pin select */
87673dd7 172#define IT87_SIO_VID_REG 0xfc /* VID value */
d9b327c3 173#define IT87_SIO_BEEP_PIN_REG 0xf6 /* Beep pin mapping */
87673dd7 174
1da177e4 175/* Update battery voltage after every reading if true */
90ab5ee9 176static bool update_vbat;
1da177e4
LT
177
178/* Not all BIOSes properly configure the PWM registers */
90ab5ee9 179static bool fix_pwm_polarity;
1da177e4 180
1da177e4
LT
181/* Many IT87 constants specified below */
182
183/* Length of ISA address segment */
184#define IT87_EXTENT 8
185
87b4b663
BH
186/* Length of ISA address segment for Environmental Controller */
187#define IT87_EC_EXTENT 2
188
189/* Offset of EC registers from ISA base address */
190#define IT87_EC_OFFSET 5
191
192/* Where are the ISA address/data registers relative to the EC base address */
193#define IT87_ADDR_REG_OFFSET 0
194#define IT87_DATA_REG_OFFSET 1
1da177e4
LT
195
196/*----- The IT87 registers -----*/
197
198#define IT87_REG_CONFIG 0x00
199
200#define IT87_REG_ALARM1 0x01
201#define IT87_REG_ALARM2 0x02
202#define IT87_REG_ALARM3 0x03
203
4a0d71cf
GR
204/*
205 * The IT8718F and IT8720F have the VID value in a different register, in
206 * Super-I/O configuration space.
207 */
1da177e4 208#define IT87_REG_VID 0x0a
4a0d71cf
GR
209/*
210 * The IT8705F and IT8712F earlier than revision 0x08 use register 0x0b
211 * for fan divisors. Later IT8712F revisions must use 16-bit tachometer
212 * mode.
213 */
1da177e4 214#define IT87_REG_FAN_DIV 0x0b
17d648bf 215#define IT87_REG_FAN_16BIT 0x0c
1da177e4
LT
216
217/* Monitors: 9 voltage (0 to 7, battery), 3 temp (1 to 3), 3 fan (1 to 3) */
218
fa3f70d6
GR
219static const u8 IT87_REG_FAN[] = { 0x0d, 0x0e, 0x0f, 0x80, 0x82, 0x4c };
220static const u8 IT87_REG_FAN_MIN[] = { 0x10, 0x11, 0x12, 0x84, 0x86, 0x4e };
221static const u8 IT87_REG_FANX[] = { 0x18, 0x19, 0x1a, 0x81, 0x83, 0x4d };
222static const u8 IT87_REG_FANX_MIN[] = { 0x1b, 0x1c, 0x1d, 0x85, 0x87, 0x4f };
223static const u8 IT87_REG_TEMP_OFFSET[] = { 0x56, 0x57, 0x59 };
161d898a 224
1da177e4
LT
225#define IT87_REG_FAN_MAIN_CTRL 0x13
226#define IT87_REG_FAN_CTL 0x14
227#define IT87_REG_PWM(nr) (0x15 + (nr))
6229cdb2 228#define IT87_REG_PWM_DUTY(nr) (0x63 + (nr) * 8)
1da177e4
LT
229
230#define IT87_REG_VIN(nr) (0x20 + (nr))
231#define IT87_REG_TEMP(nr) (0x29 + (nr))
232
233#define IT87_REG_VIN_MAX(nr) (0x30 + (nr) * 2)
234#define IT87_REG_VIN_MIN(nr) (0x31 + (nr) * 2)
235#define IT87_REG_TEMP_HIGH(nr) (0x40 + (nr) * 2)
236#define IT87_REG_TEMP_LOW(nr) (0x41 + (nr) * 2)
237
1da177e4
LT
238#define IT87_REG_VIN_ENABLE 0x50
239#define IT87_REG_TEMP_ENABLE 0x51
4573acbc 240#define IT87_REG_TEMP_EXTRA 0x55
d9b327c3 241#define IT87_REG_BEEP_ENABLE 0x5c
1da177e4
LT
242
243#define IT87_REG_CHIPID 0x58
244
4f3f51bc
JD
245#define IT87_REG_AUTO_TEMP(nr, i) (0x60 + (nr) * 8 + (i))
246#define IT87_REG_AUTO_PWM(nr, i) (0x65 + (nr) * 8 + (i))
247
483db43e
GR
248struct it87_devices {
249 const char *name;
faf392fb 250 const char * const suffix;
483db43e 251 u16 features;
19529784
GR
252 u8 peci_mask;
253 u8 old_peci_mask;
483db43e
GR
254};
255
256#define FEAT_12MV_ADC (1 << 0)
257#define FEAT_NEWER_AUTOPWM (1 << 1)
258#define FEAT_OLD_AUTOPWM (1 << 2)
259#define FEAT_16BIT_FANS (1 << 3)
260#define FEAT_TEMP_OFFSET (1 << 4)
5d8d2f2b 261#define FEAT_TEMP_PECI (1 << 5)
19529784 262#define FEAT_TEMP_OLD_PECI (1 << 6)
9faf28ca
GR
263#define FEAT_FAN16_CONFIG (1 << 7) /* Need to enable 16-bit fans */
264#define FEAT_FIVE_FANS (1 << 8) /* Supports five fans */
32dd7c40 265#define FEAT_VID (1 << 9) /* Set if chip supports VID */
7f5726c3 266#define FEAT_IN7_INTERNAL (1 << 10) /* Set if in7 is internal */
fa3f70d6 267#define FEAT_SIX_FANS (1 << 11) /* Supports six fans */
483db43e
GR
268
269static const struct it87_devices it87_devices[] = {
270 [it87] = {
271 .name = "it87",
faf392fb 272 .suffix = "F",
483db43e
GR
273 .features = FEAT_OLD_AUTOPWM, /* may need to overwrite */
274 },
275 [it8712] = {
276 .name = "it8712",
faf392fb 277 .suffix = "F",
32dd7c40
GR
278 .features = FEAT_OLD_AUTOPWM | FEAT_VID,
279 /* may need to overwrite */
483db43e
GR
280 },
281 [it8716] = {
282 .name = "it8716",
faf392fb 283 .suffix = "F",
32dd7c40 284 .features = FEAT_16BIT_FANS | FEAT_TEMP_OFFSET | FEAT_VID
9faf28ca 285 | FEAT_FAN16_CONFIG | FEAT_FIVE_FANS,
483db43e
GR
286 },
287 [it8718] = {
288 .name = "it8718",
faf392fb 289 .suffix = "F",
32dd7c40 290 .features = FEAT_16BIT_FANS | FEAT_TEMP_OFFSET | FEAT_VID
9faf28ca 291 | FEAT_TEMP_OLD_PECI | FEAT_FAN16_CONFIG | FEAT_FIVE_FANS,
19529784 292 .old_peci_mask = 0x4,
483db43e
GR
293 },
294 [it8720] = {
295 .name = "it8720",
faf392fb 296 .suffix = "F",
32dd7c40 297 .features = FEAT_16BIT_FANS | FEAT_TEMP_OFFSET | FEAT_VID
9faf28ca 298 | FEAT_TEMP_OLD_PECI | FEAT_FAN16_CONFIG | FEAT_FIVE_FANS,
19529784 299 .old_peci_mask = 0x4,
483db43e
GR
300 },
301 [it8721] = {
302 .name = "it8721",
faf392fb 303 .suffix = "F",
483db43e 304 .features = FEAT_NEWER_AUTOPWM | FEAT_12MV_ADC | FEAT_16BIT_FANS
9faf28ca 305 | FEAT_TEMP_OFFSET | FEAT_TEMP_OLD_PECI | FEAT_TEMP_PECI
7f5726c3 306 | FEAT_FAN16_CONFIG | FEAT_FIVE_FANS | FEAT_IN7_INTERNAL,
5d8d2f2b 307 .peci_mask = 0x05,
19529784 308 .old_peci_mask = 0x02, /* Actually reports PCH */
483db43e
GR
309 },
310 [it8728] = {
311 .name = "it8728",
faf392fb 312 .suffix = "F",
483db43e 313 .features = FEAT_NEWER_AUTOPWM | FEAT_12MV_ADC | FEAT_16BIT_FANS
7f5726c3
GR
314 | FEAT_TEMP_OFFSET | FEAT_TEMP_PECI | FEAT_FIVE_FANS
315 | FEAT_IN7_INTERNAL,
5d8d2f2b 316 .peci_mask = 0x07,
483db43e 317 },
b0636707
GR
318 [it8771] = {
319 .name = "it8771",
faf392fb 320 .suffix = "E",
b0636707 321 .features = FEAT_NEWER_AUTOPWM | FEAT_12MV_ADC | FEAT_16BIT_FANS
7f5726c3 322 | FEAT_TEMP_OFFSET | FEAT_TEMP_PECI | FEAT_IN7_INTERNAL,
9faf28ca
GR
323 /* PECI: guesswork */
324 /* 12mV ADC (OHM) */
325 /* 16 bit fans (OHM) */
326 /* three fans, always 16 bit (guesswork) */
b0636707
GR
327 .peci_mask = 0x07,
328 },
329 [it8772] = {
330 .name = "it8772",
faf392fb 331 .suffix = "E",
b0636707 332 .features = FEAT_NEWER_AUTOPWM | FEAT_12MV_ADC | FEAT_16BIT_FANS
7f5726c3 333 | FEAT_TEMP_OFFSET | FEAT_TEMP_PECI | FEAT_IN7_INTERNAL,
9faf28ca
GR
334 /* PECI (coreboot) */
335 /* 12mV ADC (HWSensors4, OHM) */
336 /* 16 bit fans (HWSensors4, OHM) */
337 /* three fans, always 16 bit (datasheet) */
b0636707
GR
338 .peci_mask = 0x07,
339 },
7bc32d29
GR
340 [it8781] = {
341 .name = "it8781",
faf392fb 342 .suffix = "F",
7bc32d29 343 .features = FEAT_16BIT_FANS | FEAT_TEMP_OFFSET
9faf28ca 344 | FEAT_TEMP_OLD_PECI | FEAT_FAN16_CONFIG,
7bc32d29
GR
345 .old_peci_mask = 0x4,
346 },
483db43e
GR
347 [it8782] = {
348 .name = "it8782",
faf392fb 349 .suffix = "F",
19529784 350 .features = FEAT_16BIT_FANS | FEAT_TEMP_OFFSET
9faf28ca 351 | FEAT_TEMP_OLD_PECI | FEAT_FAN16_CONFIG,
19529784 352 .old_peci_mask = 0x4,
483db43e
GR
353 },
354 [it8783] = {
355 .name = "it8783",
faf392fb 356 .suffix = "E/F",
19529784 357 .features = FEAT_16BIT_FANS | FEAT_TEMP_OFFSET
9faf28ca 358 | FEAT_TEMP_OLD_PECI | FEAT_FAN16_CONFIG,
19529784 359 .old_peci_mask = 0x4,
483db43e 360 },
a0c1424a
TL
361 [it8786] = {
362 .name = "it8786",
faf392fb 363 .suffix = "E",
a0c1424a 364 .features = FEAT_NEWER_AUTOPWM | FEAT_12MV_ADC | FEAT_16BIT_FANS
7f5726c3 365 | FEAT_TEMP_OFFSET | FEAT_TEMP_PECI | FEAT_IN7_INTERNAL,
a0c1424a
TL
366 .peci_mask = 0x07,
367 },
4ee07157
GR
368 [it8790] = {
369 .name = "it8790",
370 .suffix = "E",
371 .features = FEAT_NEWER_AUTOPWM | FEAT_12MV_ADC | FEAT_16BIT_FANS
372 | FEAT_TEMP_OFFSET | FEAT_TEMP_PECI | FEAT_IN7_INTERNAL,
373 .peci_mask = 0x07,
374 },
c145d5c6
RM
375 [it8603] = {
376 .name = "it8603",
faf392fb 377 .suffix = "E",
c145d5c6 378 .features = FEAT_NEWER_AUTOPWM | FEAT_12MV_ADC | FEAT_16BIT_FANS
7f5726c3 379 | FEAT_TEMP_OFFSET | FEAT_TEMP_PECI | FEAT_IN7_INTERNAL,
c145d5c6
RM
380 .peci_mask = 0x07,
381 },
3ba9d977
GR
382 [it8620] = {
383 .name = "it8620",
384 .suffix = "E",
385 .features = FEAT_NEWER_AUTOPWM | FEAT_12MV_ADC | FEAT_16BIT_FANS
fa3f70d6 386 | FEAT_TEMP_OFFSET | FEAT_TEMP_PECI | FEAT_SIX_FANS
3ba9d977
GR
387 | FEAT_IN7_INTERNAL,
388 .peci_mask = 0x07,
389 },
483db43e
GR
390};
391
392#define has_16bit_fans(data) ((data)->features & FEAT_16BIT_FANS)
393#define has_12mv_adc(data) ((data)->features & FEAT_12MV_ADC)
394#define has_newer_autopwm(data) ((data)->features & FEAT_NEWER_AUTOPWM)
395#define has_old_autopwm(data) ((data)->features & FEAT_OLD_AUTOPWM)
396#define has_temp_offset(data) ((data)->features & FEAT_TEMP_OFFSET)
5d8d2f2b
GR
397#define has_temp_peci(data, nr) (((data)->features & FEAT_TEMP_PECI) && \
398 ((data)->peci_mask & (1 << nr)))
19529784
GR
399#define has_temp_old_peci(data, nr) \
400 (((data)->features & FEAT_TEMP_OLD_PECI) && \
401 ((data)->old_peci_mask & (1 << nr)))
9faf28ca 402#define has_fan16_config(data) ((data)->features & FEAT_FAN16_CONFIG)
fa3f70d6
GR
403#define has_five_fans(data) ((data)->features & (FEAT_FIVE_FANS | \
404 FEAT_SIX_FANS))
32dd7c40 405#define has_vid(data) ((data)->features & FEAT_VID)
7f5726c3 406#define has_in7_internal(data) ((data)->features & FEAT_IN7_INTERNAL)
fa3f70d6 407#define has_six_fans(data) ((data)->features & FEAT_SIX_FANS)
1da177e4 408
b74f3fdd 409struct it87_sio_data {
410 enum chips type;
411 /* Values read from Super-I/O config space */
0475169c 412 u8 revision;
b74f3fdd 413 u8 vid_value;
d9b327c3 414 u8 beep_pin;
738e5e05 415 u8 internal; /* Internal sensors can be labeled */
591ec650 416 /* Features skipped based on config or DMI */
9172b5d1 417 u16 skip_in;
895ff267 418 u8 skip_vid;
591ec650 419 u8 skip_fan;
98dd22c3 420 u8 skip_pwm;
4573acbc 421 u8 skip_temp;
b74f3fdd 422};
423
4a0d71cf
GR
424/*
425 * For each registered chip, we need to keep some data in memory.
426 * The structure is dynamically allocated.
427 */
1da177e4 428struct it87_data {
1beeffe4 429 struct device *hwmon_dev;
1da177e4 430 enum chips type;
483db43e 431 u16 features;
19529784
GR
432 u8 peci_mask;
433 u8 old_peci_mask;
1da177e4 434
b74f3fdd 435 unsigned short addr;
436 const char *name;
9a61bf63 437 struct mutex update_lock;
1da177e4
LT
438 char valid; /* !=0 if following fields are valid */
439 unsigned long last_updated; /* In jiffies */
440
44c1bcd4 441 u16 in_scaled; /* Internal voltage sensors are scaled */
c145d5c6 442 u8 in[10][3]; /* [nr][0]=in, [1]=min, [2]=max */
9060f8bd 443 u8 has_fan; /* Bitfield, fans enabled */
fa3f70d6 444 u16 fan[6][2]; /* Register values, [nr][0]=fan, [1]=min */
4573acbc 445 u8 has_temp; /* Bitfield, temp sensors enabled */
161d898a 446 s8 temp[3][4]; /* [nr][0]=temp, [1]=min, [2]=max, [3]=offset */
19529784
GR
447 u8 sensor; /* Register value (IT87_REG_TEMP_ENABLE) */
448 u8 extra; /* Register value (IT87_REG_TEMP_EXTRA) */
1da177e4
LT
449 u8 fan_div[3]; /* Register encoding, shifted right */
450 u8 vid; /* Register encoding, combined */
a7be58a1 451 u8 vrm;
1da177e4 452 u32 alarms; /* Register encoding, combined */
d9b327c3 453 u8 beeps; /* Register encoding */
1da177e4 454 u8 fan_main_ctrl; /* Register value */
f8d0c19a 455 u8 fan_ctl; /* Register value */
b99883dc 456
4a0d71cf
GR
457 /*
458 * The following 3 arrays correspond to the same registers up to
6229cdb2
JD
459 * the IT8720F. The meaning of bits 6-0 depends on the value of bit
460 * 7, and we want to preserve settings on mode changes, so we have
461 * to track all values separately.
462 * Starting with the IT8721F, the manual PWM duty cycles are stored
463 * in separate registers (8-bit values), so the separate tracking
464 * is no longer needed, but it is still done to keep the driver
4a0d71cf
GR
465 * simple.
466 */
b99883dc 467 u8 pwm_ctrl[3]; /* Register value */
6229cdb2 468 u8 pwm_duty[3]; /* Manual PWM value set by user */
b99883dc 469 u8 pwm_temp_map[3]; /* PWM to temp. chan. mapping (bits 1-0) */
4f3f51bc
JD
470
471 /* Automatic fan speed control registers */
472 u8 auto_pwm[3][4]; /* [nr][3] is hard-coded */
473 s8 auto_temp[3][5]; /* [nr][0] is point1_temp_hyst */
1da177e4 474};
0df6454d 475
0531d98b 476static int adc_lsb(const struct it87_data *data, int nr)
44c1bcd4 477{
0531d98b
GR
478 int lsb = has_12mv_adc(data) ? 12 : 16;
479 if (data->in_scaled & (1 << nr))
480 lsb <<= 1;
481 return lsb;
482}
44c1bcd4 483
0531d98b
GR
484static u8 in_to_reg(const struct it87_data *data, int nr, long val)
485{
486 val = DIV_ROUND_CLOSEST(val, adc_lsb(data, nr));
2a844c14 487 return clamp_val(val, 0, 255);
44c1bcd4
JD
488}
489
490static int in_from_reg(const struct it87_data *data, int nr, int val)
491{
0531d98b 492 return val * adc_lsb(data, nr);
44c1bcd4 493}
0df6454d
JD
494
495static inline u8 FAN_TO_REG(long rpm, int div)
496{
497 if (rpm == 0)
498 return 255;
2a844c14
GR
499 rpm = clamp_val(rpm, 1, 1000000);
500 return clamp_val((1350000 + rpm * div / 2) / (rpm * div), 1, 254);
0df6454d
JD
501}
502
503static inline u16 FAN16_TO_REG(long rpm)
504{
505 if (rpm == 0)
506 return 0xffff;
2a844c14 507 return clamp_val((1350000 + rpm) / (rpm * 2), 1, 0xfffe);
0df6454d
JD
508}
509
510#define FAN_FROM_REG(val, div) ((val) == 0 ? -1 : (val) == 255 ? 0 : \
511 1350000 / ((val) * (div)))
512/* The divider is fixed to 2 in 16-bit mode */
513#define FAN16_FROM_REG(val) ((val) == 0 ? -1 : (val) == 0xffff ? 0 : \
514 1350000 / ((val) * 2))
515
2a844c14
GR
516#define TEMP_TO_REG(val) (clamp_val(((val) < 0 ? (((val) - 500) / 1000) : \
517 ((val) + 500) / 1000), -128, 127))
0df6454d
JD
518#define TEMP_FROM_REG(val) ((val) * 1000)
519
44c1bcd4
JD
520static u8 pwm_to_reg(const struct it87_data *data, long val)
521{
16b5dda2 522 if (has_newer_autopwm(data))
44c1bcd4
JD
523 return val;
524 else
525 return val >> 1;
526}
527
528static int pwm_from_reg(const struct it87_data *data, u8 reg)
529{
16b5dda2 530 if (has_newer_autopwm(data))
44c1bcd4
JD
531 return reg;
532 else
533 return (reg & 0x7f) << 1;
534}
535
0df6454d
JD
536
537static int DIV_TO_REG(int val)
538{
539 int answer = 0;
540 while (answer < 7 && (val >>= 1))
541 answer++;
542 return answer;
543}
544#define DIV_FROM_REG(val) (1 << (val))
545
f56c9c0a
GR
546/*
547 * PWM base frequencies. The frequency has to be divided by either 128 or 256,
548 * depending on the chip type, to calculate the actual PWM frequency.
549 *
550 * Some of the chip datasheets suggest a base frequency of 51 kHz instead
551 * of 750 kHz for the slowest base frequency, resulting in a PWM frequency
552 * of 200 Hz. Sometimes both PWM frequency select registers are affected,
553 * sometimes just one. It is unknown if this is a datasheet error or real,
554 * so this is ignored for now.
555 */
0df6454d 556static const unsigned int pwm_freq[8] = {
f56c9c0a
GR
557 48000000,
558 24000000,
559 12000000,
560 8000000,
561 6000000,
562 3000000,
563 1500000,
564 750000,
0df6454d 565};
1da177e4 566
b74f3fdd 567static int it87_probe(struct platform_device *pdev);
281dfd0b 568static int it87_remove(struct platform_device *pdev);
1da177e4 569
b74f3fdd 570static int it87_read_value(struct it87_data *data, u8 reg);
571static void it87_write_value(struct it87_data *data, u8 reg, u8 value);
1da177e4 572static struct it87_data *it87_update_device(struct device *dev);
b74f3fdd 573static int it87_check_pwm(struct device *dev);
574static void it87_init_device(struct platform_device *pdev);
1da177e4
LT
575
576
b74f3fdd 577static struct platform_driver it87_driver = {
cdaf7934 578 .driver = {
b74f3fdd 579 .name = DRVNAME,
cdaf7934 580 },
b74f3fdd 581 .probe = it87_probe,
9e5e9b7a 582 .remove = it87_remove,
fde09509
JD
583};
584
20ad93d4 585static ssize_t show_in(struct device *dev, struct device_attribute *attr,
929c6a56 586 char *buf)
1da177e4 587{
929c6a56
GR
588 struct sensor_device_attribute_2 *sattr = to_sensor_dev_attr_2(attr);
589 int nr = sattr->nr;
590 int index = sattr->index;
20ad93d4 591
1da177e4 592 struct it87_data *data = it87_update_device(dev);
929c6a56 593 return sprintf(buf, "%d\n", in_from_reg(data, nr, data->in[nr][index]));
1da177e4
LT
594}
595
929c6a56
GR
596static ssize_t set_in(struct device *dev, struct device_attribute *attr,
597 const char *buf, size_t count)
1da177e4 598{
929c6a56
GR
599 struct sensor_device_attribute_2 *sattr = to_sensor_dev_attr_2(attr);
600 int nr = sattr->nr;
601 int index = sattr->index;
20ad93d4 602
b74f3fdd 603 struct it87_data *data = dev_get_drvdata(dev);
f5f64501
JD
604 unsigned long val;
605
179c4fdb 606 if (kstrtoul(buf, 10, &val) < 0)
f5f64501 607 return -EINVAL;
1da177e4 608
9a61bf63 609 mutex_lock(&data->update_lock);
929c6a56
GR
610 data->in[nr][index] = in_to_reg(data, nr, val);
611 it87_write_value(data,
612 index == 1 ? IT87_REG_VIN_MIN(nr)
613 : IT87_REG_VIN_MAX(nr),
614 data->in[nr][index]);
9a61bf63 615 mutex_unlock(&data->update_lock);
1da177e4
LT
616 return count;
617}
20ad93d4 618
929c6a56
GR
619static SENSOR_DEVICE_ATTR_2(in0_input, S_IRUGO, show_in, NULL, 0, 0);
620static SENSOR_DEVICE_ATTR_2(in0_min, S_IRUGO | S_IWUSR, show_in, set_in,
621 0, 1);
622static SENSOR_DEVICE_ATTR_2(in0_max, S_IRUGO | S_IWUSR, show_in, set_in,
623 0, 2);
f5f64501 624
929c6a56
GR
625static SENSOR_DEVICE_ATTR_2(in1_input, S_IRUGO, show_in, NULL, 1, 0);
626static SENSOR_DEVICE_ATTR_2(in1_min, S_IRUGO | S_IWUSR, show_in, set_in,
627 1, 1);
628static SENSOR_DEVICE_ATTR_2(in1_max, S_IRUGO | S_IWUSR, show_in, set_in,
629 1, 2);
1da177e4 630
929c6a56
GR
631static SENSOR_DEVICE_ATTR_2(in2_input, S_IRUGO, show_in, NULL, 2, 0);
632static SENSOR_DEVICE_ATTR_2(in2_min, S_IRUGO | S_IWUSR, show_in, set_in,
633 2, 1);
634static SENSOR_DEVICE_ATTR_2(in2_max, S_IRUGO | S_IWUSR, show_in, set_in,
635 2, 2);
1da177e4 636
929c6a56
GR
637static SENSOR_DEVICE_ATTR_2(in3_input, S_IRUGO, show_in, NULL, 3, 0);
638static SENSOR_DEVICE_ATTR_2(in3_min, S_IRUGO | S_IWUSR, show_in, set_in,
639 3, 1);
640static SENSOR_DEVICE_ATTR_2(in3_max, S_IRUGO | S_IWUSR, show_in, set_in,
641 3, 2);
642
643static SENSOR_DEVICE_ATTR_2(in4_input, S_IRUGO, show_in, NULL, 4, 0);
644static SENSOR_DEVICE_ATTR_2(in4_min, S_IRUGO | S_IWUSR, show_in, set_in,
645 4, 1);
646static SENSOR_DEVICE_ATTR_2(in4_max, S_IRUGO | S_IWUSR, show_in, set_in,
647 4, 2);
648
649static SENSOR_DEVICE_ATTR_2(in5_input, S_IRUGO, show_in, NULL, 5, 0);
650static SENSOR_DEVICE_ATTR_2(in5_min, S_IRUGO | S_IWUSR, show_in, set_in,
651 5, 1);
652static SENSOR_DEVICE_ATTR_2(in5_max, S_IRUGO | S_IWUSR, show_in, set_in,
653 5, 2);
654
655static SENSOR_DEVICE_ATTR_2(in6_input, S_IRUGO, show_in, NULL, 6, 0);
656static SENSOR_DEVICE_ATTR_2(in6_min, S_IRUGO | S_IWUSR, show_in, set_in,
657 6, 1);
658static SENSOR_DEVICE_ATTR_2(in6_max, S_IRUGO | S_IWUSR, show_in, set_in,
659 6, 2);
660
661static SENSOR_DEVICE_ATTR_2(in7_input, S_IRUGO, show_in, NULL, 7, 0);
662static SENSOR_DEVICE_ATTR_2(in7_min, S_IRUGO | S_IWUSR, show_in, set_in,
663 7, 1);
664static SENSOR_DEVICE_ATTR_2(in7_max, S_IRUGO | S_IWUSR, show_in, set_in,
665 7, 2);
666
667static SENSOR_DEVICE_ATTR_2(in8_input, S_IRUGO, show_in, NULL, 8, 0);
c145d5c6 668static SENSOR_DEVICE_ATTR_2(in9_input, S_IRUGO, show_in, NULL, 9, 0);
1da177e4
LT
669
670/* 3 temperatures */
20ad93d4 671static ssize_t show_temp(struct device *dev, struct device_attribute *attr,
60ca385a 672 char *buf)
1da177e4 673{
60ca385a
GR
674 struct sensor_device_attribute_2 *sattr = to_sensor_dev_attr_2(attr);
675 int nr = sattr->nr;
676 int index = sattr->index;
1da177e4 677 struct it87_data *data = it87_update_device(dev);
20ad93d4 678
60ca385a 679 return sprintf(buf, "%d\n", TEMP_FROM_REG(data->temp[nr][index]));
1da177e4 680}
20ad93d4 681
60ca385a
GR
682static ssize_t set_temp(struct device *dev, struct device_attribute *attr,
683 const char *buf, size_t count)
1da177e4 684{
60ca385a
GR
685 struct sensor_device_attribute_2 *sattr = to_sensor_dev_attr_2(attr);
686 int nr = sattr->nr;
687 int index = sattr->index;
b74f3fdd 688 struct it87_data *data = dev_get_drvdata(dev);
f5f64501 689 long val;
161d898a 690 u8 reg, regval;
f5f64501 691
179c4fdb 692 if (kstrtol(buf, 10, &val) < 0)
f5f64501 693 return -EINVAL;
1da177e4 694
9a61bf63 695 mutex_lock(&data->update_lock);
161d898a
GR
696
697 switch (index) {
698 default:
699 case 1:
700 reg = IT87_REG_TEMP_LOW(nr);
701 break;
702 case 2:
703 reg = IT87_REG_TEMP_HIGH(nr);
704 break;
705 case 3:
706 regval = it87_read_value(data, IT87_REG_BEEP_ENABLE);
707 if (!(regval & 0x80)) {
708 regval |= 0x80;
709 it87_write_value(data, IT87_REG_BEEP_ENABLE, regval);
710 }
711 data->valid = 0;
712 reg = IT87_REG_TEMP_OFFSET[nr];
713 break;
714 }
715
60ca385a 716 data->temp[nr][index] = TEMP_TO_REG(val);
161d898a 717 it87_write_value(data, reg, data->temp[nr][index]);
9a61bf63 718 mutex_unlock(&data->update_lock);
1da177e4
LT
719 return count;
720}
1da177e4 721
60ca385a
GR
722static SENSOR_DEVICE_ATTR_2(temp1_input, S_IRUGO, show_temp, NULL, 0, 0);
723static SENSOR_DEVICE_ATTR_2(temp1_min, S_IRUGO | S_IWUSR, show_temp, set_temp,
724 0, 1);
725static SENSOR_DEVICE_ATTR_2(temp1_max, S_IRUGO | S_IWUSR, show_temp, set_temp,
726 0, 2);
161d898a
GR
727static SENSOR_DEVICE_ATTR_2(temp1_offset, S_IRUGO | S_IWUSR, show_temp,
728 set_temp, 0, 3);
60ca385a
GR
729static SENSOR_DEVICE_ATTR_2(temp2_input, S_IRUGO, show_temp, NULL, 1, 0);
730static SENSOR_DEVICE_ATTR_2(temp2_min, S_IRUGO | S_IWUSR, show_temp, set_temp,
731 1, 1);
732static SENSOR_DEVICE_ATTR_2(temp2_max, S_IRUGO | S_IWUSR, show_temp, set_temp,
733 1, 2);
161d898a
GR
734static SENSOR_DEVICE_ATTR_2(temp2_offset, S_IRUGO | S_IWUSR, show_temp,
735 set_temp, 1, 3);
60ca385a
GR
736static SENSOR_DEVICE_ATTR_2(temp3_input, S_IRUGO, show_temp, NULL, 2, 0);
737static SENSOR_DEVICE_ATTR_2(temp3_min, S_IRUGO | S_IWUSR, show_temp, set_temp,
738 2, 1);
739static SENSOR_DEVICE_ATTR_2(temp3_max, S_IRUGO | S_IWUSR, show_temp, set_temp,
740 2, 2);
161d898a
GR
741static SENSOR_DEVICE_ATTR_2(temp3_offset, S_IRUGO | S_IWUSR, show_temp,
742 set_temp, 2, 3);
1da177e4 743
2cece01f
GR
744static ssize_t show_temp_type(struct device *dev, struct device_attribute *attr,
745 char *buf)
1da177e4 746{
20ad93d4
JD
747 struct sensor_device_attribute *sensor_attr = to_sensor_dev_attr(attr);
748 int nr = sensor_attr->index;
1da177e4 749 struct it87_data *data = it87_update_device(dev);
4a0d71cf 750 u8 reg = data->sensor; /* In case value is updated while used */
19529784 751 u8 extra = data->extra;
5f2dc798 752
19529784
GR
753 if ((has_temp_peci(data, nr) && (reg >> 6 == nr + 1))
754 || (has_temp_old_peci(data, nr) && (extra & 0x80)))
5d8d2f2b 755 return sprintf(buf, "6\n"); /* Intel PECI */
1da177e4
LT
756 if (reg & (1 << nr))
757 return sprintf(buf, "3\n"); /* thermal diode */
758 if (reg & (8 << nr))
4ed10779 759 return sprintf(buf, "4\n"); /* thermistor */
1da177e4
LT
760 return sprintf(buf, "0\n"); /* disabled */
761}
2cece01f
GR
762
763static ssize_t set_temp_type(struct device *dev, struct device_attribute *attr,
764 const char *buf, size_t count)
1da177e4 765{
20ad93d4
JD
766 struct sensor_device_attribute *sensor_attr = to_sensor_dev_attr(attr);
767 int nr = sensor_attr->index;
768
b74f3fdd 769 struct it87_data *data = dev_get_drvdata(dev);
f5f64501 770 long val;
19529784 771 u8 reg, extra;
f5f64501 772
179c4fdb 773 if (kstrtol(buf, 10, &val) < 0)
f5f64501 774 return -EINVAL;
1da177e4 775
8acf07c5
JD
776 reg = it87_read_value(data, IT87_REG_TEMP_ENABLE);
777 reg &= ~(1 << nr);
778 reg &= ~(8 << nr);
5d8d2f2b
GR
779 if (has_temp_peci(data, nr) && (reg >> 6 == nr + 1 || val == 6))
780 reg &= 0x3f;
19529784
GR
781 extra = it87_read_value(data, IT87_REG_TEMP_EXTRA);
782 if (has_temp_old_peci(data, nr) && ((extra & 0x80) || val == 6))
783 extra &= 0x7f;
4ed10779 784 if (val == 2) { /* backwards compatibility */
1d9bcf6a
GR
785 dev_warn(dev,
786 "Sensor type 2 is deprecated, please use 4 instead\n");
4ed10779
JD
787 val = 4;
788 }
5d8d2f2b 789 /* 3 = thermal diode; 4 = thermistor; 6 = Intel PECI; 0 = disabled */
1da177e4 790 if (val == 3)
8acf07c5 791 reg |= 1 << nr;
4ed10779 792 else if (val == 4)
8acf07c5 793 reg |= 8 << nr;
5d8d2f2b
GR
794 else if (has_temp_peci(data, nr) && val == 6)
795 reg |= (nr + 1) << 6;
19529784
GR
796 else if (has_temp_old_peci(data, nr) && val == 6)
797 extra |= 0x80;
8acf07c5 798 else if (val != 0)
1da177e4 799 return -EINVAL;
8acf07c5
JD
800
801 mutex_lock(&data->update_lock);
802 data->sensor = reg;
19529784 803 data->extra = extra;
b74f3fdd 804 it87_write_value(data, IT87_REG_TEMP_ENABLE, data->sensor);
19529784
GR
805 if (has_temp_old_peci(data, nr))
806 it87_write_value(data, IT87_REG_TEMP_EXTRA, data->extra);
2b3d1d87 807 data->valid = 0; /* Force cache refresh */
9a61bf63 808 mutex_unlock(&data->update_lock);
1da177e4
LT
809 return count;
810}
1da177e4 811
2cece01f
GR
812static SENSOR_DEVICE_ATTR(temp1_type, S_IRUGO | S_IWUSR, show_temp_type,
813 set_temp_type, 0);
814static SENSOR_DEVICE_ATTR(temp2_type, S_IRUGO | S_IWUSR, show_temp_type,
815 set_temp_type, 1);
816static SENSOR_DEVICE_ATTR(temp3_type, S_IRUGO | S_IWUSR, show_temp_type,
817 set_temp_type, 2);
1da177e4
LT
818
819/* 3 Fans */
b99883dc
JD
820
821static int pwm_mode(const struct it87_data *data, int nr)
822{
823 int ctrl = data->fan_main_ctrl & (1 << nr);
824
c145d5c6 825 if (ctrl == 0 && data->type != it8603) /* Full speed */
b99883dc
JD
826 return 0;
827 if (data->pwm_ctrl[nr] & 0x80) /* Automatic mode */
828 return 2;
829 else /* Manual mode */
830 return 1;
831}
832
20ad93d4 833static ssize_t show_fan(struct device *dev, struct device_attribute *attr,
e1169ba0 834 char *buf)
1da177e4 835{
e1169ba0
GR
836 struct sensor_device_attribute_2 *sattr = to_sensor_dev_attr_2(attr);
837 int nr = sattr->nr;
838 int index = sattr->index;
839 int speed;
1da177e4 840 struct it87_data *data = it87_update_device(dev);
20ad93d4 841
e1169ba0
GR
842 speed = has_16bit_fans(data) ?
843 FAN16_FROM_REG(data->fan[nr][index]) :
844 FAN_FROM_REG(data->fan[nr][index],
845 DIV_FROM_REG(data->fan_div[nr]));
846 return sprintf(buf, "%d\n", speed);
1da177e4 847}
e1169ba0 848
20ad93d4
JD
849static ssize_t show_fan_div(struct device *dev, struct device_attribute *attr,
850 char *buf)
1da177e4 851{
20ad93d4
JD
852 struct sensor_device_attribute *sensor_attr = to_sensor_dev_attr(attr);
853 int nr = sensor_attr->index;
854
1da177e4
LT
855 struct it87_data *data = it87_update_device(dev);
856 return sprintf(buf, "%d\n", DIV_FROM_REG(data->fan_div[nr]));
857}
5f2dc798
JD
858static ssize_t show_pwm_enable(struct device *dev,
859 struct device_attribute *attr, char *buf)
1da177e4 860{
20ad93d4
JD
861 struct sensor_device_attribute *sensor_attr = to_sensor_dev_attr(attr);
862 int nr = sensor_attr->index;
863
1da177e4 864 struct it87_data *data = it87_update_device(dev);
b99883dc 865 return sprintf(buf, "%d\n", pwm_mode(data, nr));
1da177e4 866}
20ad93d4
JD
867static ssize_t show_pwm(struct device *dev, struct device_attribute *attr,
868 char *buf)
1da177e4 869{
20ad93d4
JD
870 struct sensor_device_attribute *sensor_attr = to_sensor_dev_attr(attr);
871 int nr = sensor_attr->index;
872
1da177e4 873 struct it87_data *data = it87_update_device(dev);
44c1bcd4
JD
874 return sprintf(buf, "%d\n",
875 pwm_from_reg(data, data->pwm_duty[nr]));
1da177e4 876}
f8d0c19a
JD
877static ssize_t show_pwm_freq(struct device *dev, struct device_attribute *attr,
878 char *buf)
879{
880 struct it87_data *data = it87_update_device(dev);
881 int index = (data->fan_ctl >> 4) & 0x07;
f56c9c0a 882 unsigned int freq;
f8d0c19a 883
f56c9c0a
GR
884 freq = pwm_freq[index] / (has_newer_autopwm(data) ? 256 : 128);
885
886 return sprintf(buf, "%u\n", freq);
f8d0c19a 887}
e1169ba0
GR
888
889static ssize_t set_fan(struct device *dev, struct device_attribute *attr,
890 const char *buf, size_t count)
1da177e4 891{
e1169ba0
GR
892 struct sensor_device_attribute_2 *sattr = to_sensor_dev_attr_2(attr);
893 int nr = sattr->nr;
894 int index = sattr->index;
20ad93d4 895
b74f3fdd 896 struct it87_data *data = dev_get_drvdata(dev);
f5f64501 897 long val;
7f999aa7 898 u8 reg;
1da177e4 899
179c4fdb 900 if (kstrtol(buf, 10, &val) < 0)
f5f64501
JD
901 return -EINVAL;
902
9a61bf63 903 mutex_lock(&data->update_lock);
e1169ba0
GR
904
905 if (has_16bit_fans(data)) {
906 data->fan[nr][index] = FAN16_TO_REG(val);
907 it87_write_value(data, IT87_REG_FAN_MIN[nr],
908 data->fan[nr][index] & 0xff);
909 it87_write_value(data, IT87_REG_FANX_MIN[nr],
910 data->fan[nr][index] >> 8);
911 } else {
912 reg = it87_read_value(data, IT87_REG_FAN_DIV);
913 switch (nr) {
914 case 0:
915 data->fan_div[nr] = reg & 0x07;
916 break;
917 case 1:
918 data->fan_div[nr] = (reg >> 3) & 0x07;
919 break;
920 case 2:
921 data->fan_div[nr] = (reg & 0x40) ? 3 : 1;
922 break;
923 }
924 data->fan[nr][index] =
925 FAN_TO_REG(val, DIV_FROM_REG(data->fan_div[nr]));
926 it87_write_value(data, IT87_REG_FAN_MIN[nr],
927 data->fan[nr][index]);
07eab46d
JD
928 }
929
9a61bf63 930 mutex_unlock(&data->update_lock);
1da177e4
LT
931 return count;
932}
e1169ba0 933
20ad93d4
JD
934static ssize_t set_fan_div(struct device *dev, struct device_attribute *attr,
935 const char *buf, size_t count)
1da177e4 936{
20ad93d4
JD
937 struct sensor_device_attribute *sensor_attr = to_sensor_dev_attr(attr);
938 int nr = sensor_attr->index;
939
b74f3fdd 940 struct it87_data *data = dev_get_drvdata(dev);
f5f64501 941 unsigned long val;
8ab4ec3e 942 int min;
1da177e4
LT
943 u8 old;
944
179c4fdb 945 if (kstrtoul(buf, 10, &val) < 0)
f5f64501
JD
946 return -EINVAL;
947
9a61bf63 948 mutex_lock(&data->update_lock);
b74f3fdd 949 old = it87_read_value(data, IT87_REG_FAN_DIV);
1da177e4 950
8ab4ec3e 951 /* Save fan min limit */
e1169ba0 952 min = FAN_FROM_REG(data->fan[nr][1], DIV_FROM_REG(data->fan_div[nr]));
1da177e4
LT
953
954 switch (nr) {
955 case 0:
956 case 1:
957 data->fan_div[nr] = DIV_TO_REG(val);
958 break;
959 case 2:
960 if (val < 8)
961 data->fan_div[nr] = 1;
962 else
963 data->fan_div[nr] = 3;
964 }
965 val = old & 0x80;
966 val |= (data->fan_div[0] & 0x07);
967 val |= (data->fan_div[1] & 0x07) << 3;
968 if (data->fan_div[2] == 3)
969 val |= 0x1 << 6;
b74f3fdd 970 it87_write_value(data, IT87_REG_FAN_DIV, val);
1da177e4 971
8ab4ec3e 972 /* Restore fan min limit */
e1169ba0
GR
973 data->fan[nr][1] = FAN_TO_REG(min, DIV_FROM_REG(data->fan_div[nr]));
974 it87_write_value(data, IT87_REG_FAN_MIN[nr], data->fan[nr][1]);
8ab4ec3e 975
9a61bf63 976 mutex_unlock(&data->update_lock);
1da177e4
LT
977 return count;
978}
cccfc9c4
JD
979
980/* Returns 0 if OK, -EINVAL otherwise */
981static int check_trip_points(struct device *dev, int nr)
982{
983 const struct it87_data *data = dev_get_drvdata(dev);
984 int i, err = 0;
985
986 if (has_old_autopwm(data)) {
987 for (i = 0; i < 3; i++) {
988 if (data->auto_temp[nr][i] > data->auto_temp[nr][i + 1])
989 err = -EINVAL;
990 }
991 for (i = 0; i < 2; i++) {
992 if (data->auto_pwm[nr][i] > data->auto_pwm[nr][i + 1])
993 err = -EINVAL;
994 }
995 }
996
997 if (err) {
1d9bcf6a
GR
998 dev_err(dev,
999 "Inconsistent trip points, not switching to automatic mode\n");
cccfc9c4
JD
1000 dev_err(dev, "Adjust the trip points and try again\n");
1001 }
1002 return err;
1003}
1004
20ad93d4
JD
1005static ssize_t set_pwm_enable(struct device *dev,
1006 struct device_attribute *attr, const char *buf, size_t count)
1da177e4 1007{
20ad93d4
JD
1008 struct sensor_device_attribute *sensor_attr = to_sensor_dev_attr(attr);
1009 int nr = sensor_attr->index;
1010
b74f3fdd 1011 struct it87_data *data = dev_get_drvdata(dev);
f5f64501 1012 long val;
1da177e4 1013
179c4fdb 1014 if (kstrtol(buf, 10, &val) < 0 || val < 0 || val > 2)
b99883dc
JD
1015 return -EINVAL;
1016
cccfc9c4
JD
1017 /* Check trip points before switching to automatic mode */
1018 if (val == 2) {
1019 if (check_trip_points(dev, nr) < 0)
1020 return -EINVAL;
1021 }
1022
c145d5c6
RM
1023 /* IT8603E does not have on/off mode */
1024 if (val == 0 && data->type == it8603)
1025 return -EINVAL;
1026
9a61bf63 1027 mutex_lock(&data->update_lock);
1da177e4
LT
1028
1029 if (val == 0) {
1030 int tmp;
1031 /* make sure the fan is on when in on/off mode */
b74f3fdd 1032 tmp = it87_read_value(data, IT87_REG_FAN_CTL);
1033 it87_write_value(data, IT87_REG_FAN_CTL, tmp | (1 << nr));
1da177e4
LT
1034 /* set on/off mode */
1035 data->fan_main_ctrl &= ~(1 << nr);
5f2dc798
JD
1036 it87_write_value(data, IT87_REG_FAN_MAIN_CTRL,
1037 data->fan_main_ctrl);
b99883dc
JD
1038 } else {
1039 if (val == 1) /* Manual mode */
16b5dda2 1040 data->pwm_ctrl[nr] = has_newer_autopwm(data) ?
6229cdb2
JD
1041 data->pwm_temp_map[nr] :
1042 data->pwm_duty[nr];
b99883dc
JD
1043 else /* Automatic mode */
1044 data->pwm_ctrl[nr] = 0x80 | data->pwm_temp_map[nr];
1045 it87_write_value(data, IT87_REG_PWM(nr), data->pwm_ctrl[nr]);
c145d5c6
RM
1046
1047 if (data->type != it8603) {
1048 /* set SmartGuardian mode */
1049 data->fan_main_ctrl |= (1 << nr);
1050 it87_write_value(data, IT87_REG_FAN_MAIN_CTRL,
1051 data->fan_main_ctrl);
1052 }
1da177e4
LT
1053 }
1054
9a61bf63 1055 mutex_unlock(&data->update_lock);
1da177e4
LT
1056 return count;
1057}
20ad93d4
JD
1058static ssize_t set_pwm(struct device *dev, struct device_attribute *attr,
1059 const char *buf, size_t count)
1da177e4 1060{
20ad93d4
JD
1061 struct sensor_device_attribute *sensor_attr = to_sensor_dev_attr(attr);
1062 int nr = sensor_attr->index;
1063
b74f3fdd 1064 struct it87_data *data = dev_get_drvdata(dev);
f5f64501 1065 long val;
1da177e4 1066
179c4fdb 1067 if (kstrtol(buf, 10, &val) < 0 || val < 0 || val > 255)
1da177e4
LT
1068 return -EINVAL;
1069
9a61bf63 1070 mutex_lock(&data->update_lock);
16b5dda2 1071 if (has_newer_autopwm(data)) {
4a0d71cf
GR
1072 /*
1073 * If we are in automatic mode, the PWM duty cycle register
1074 * is read-only so we can't write the value.
1075 */
6229cdb2
JD
1076 if (data->pwm_ctrl[nr] & 0x80) {
1077 mutex_unlock(&data->update_lock);
1078 return -EBUSY;
1079 }
1080 data->pwm_duty[nr] = pwm_to_reg(data, val);
1081 it87_write_value(data, IT87_REG_PWM_DUTY(nr),
1082 data->pwm_duty[nr]);
1083 } else {
1084 data->pwm_duty[nr] = pwm_to_reg(data, val);
4a0d71cf
GR
1085 /*
1086 * If we are in manual mode, write the duty cycle immediately;
1087 * otherwise, just store it for later use.
1088 */
6229cdb2
JD
1089 if (!(data->pwm_ctrl[nr] & 0x80)) {
1090 data->pwm_ctrl[nr] = data->pwm_duty[nr];
1091 it87_write_value(data, IT87_REG_PWM(nr),
1092 data->pwm_ctrl[nr]);
1093 }
b99883dc 1094 }
9a61bf63 1095 mutex_unlock(&data->update_lock);
1da177e4
LT
1096 return count;
1097}
f8d0c19a
JD
1098static ssize_t set_pwm_freq(struct device *dev,
1099 struct device_attribute *attr, const char *buf, size_t count)
1100{
b74f3fdd 1101 struct it87_data *data = dev_get_drvdata(dev);
f5f64501 1102 unsigned long val;
f8d0c19a
JD
1103 int i;
1104
179c4fdb 1105 if (kstrtoul(buf, 10, &val) < 0)
f5f64501 1106 return -EINVAL;
f56c9c0a
GR
1107
1108 val = clamp_val(val, 0, 1000000);
1109 val *= has_newer_autopwm(data) ? 256 : 128;
f5f64501 1110
f8d0c19a
JD
1111 /* Search for the nearest available frequency */
1112 for (i = 0; i < 7; i++) {
1113 if (val > (pwm_freq[i] + pwm_freq[i+1]) / 2)
1114 break;
1115 }
1116
1117 mutex_lock(&data->update_lock);
b74f3fdd 1118 data->fan_ctl = it87_read_value(data, IT87_REG_FAN_CTL) & 0x8f;
f8d0c19a 1119 data->fan_ctl |= i << 4;
b74f3fdd 1120 it87_write_value(data, IT87_REG_FAN_CTL, data->fan_ctl);
f8d0c19a
JD
1121 mutex_unlock(&data->update_lock);
1122
1123 return count;
1124}
94ac7ee6
JD
1125static ssize_t show_pwm_temp_map(struct device *dev,
1126 struct device_attribute *attr, char *buf)
1127{
1128 struct sensor_device_attribute *sensor_attr = to_sensor_dev_attr(attr);
1129 int nr = sensor_attr->index;
1130
1131 struct it87_data *data = it87_update_device(dev);
1132 int map;
1133
1134 if (data->pwm_temp_map[nr] < 3)
1135 map = 1 << data->pwm_temp_map[nr];
1136 else
1137 map = 0; /* Should never happen */
1138 return sprintf(buf, "%d\n", map);
1139}
1140static ssize_t set_pwm_temp_map(struct device *dev,
1141 struct device_attribute *attr, const char *buf, size_t count)
1142{
1143 struct sensor_device_attribute *sensor_attr = to_sensor_dev_attr(attr);
1144 int nr = sensor_attr->index;
1145
1146 struct it87_data *data = dev_get_drvdata(dev);
1147 long val;
1148 u8 reg;
1149
4a0d71cf
GR
1150 /*
1151 * This check can go away if we ever support automatic fan speed
1152 * control on newer chips.
1153 */
4f3f51bc
JD
1154 if (!has_old_autopwm(data)) {
1155 dev_notice(dev, "Mapping change disabled for safety reasons\n");
1156 return -EINVAL;
1157 }
1158
179c4fdb 1159 if (kstrtol(buf, 10, &val) < 0)
94ac7ee6
JD
1160 return -EINVAL;
1161
1162 switch (val) {
1163 case (1 << 0):
1164 reg = 0x00;
1165 break;
1166 case (1 << 1):
1167 reg = 0x01;
1168 break;
1169 case (1 << 2):
1170 reg = 0x02;
1171 break;
1172 default:
1173 return -EINVAL;
1174 }
1175
1176 mutex_lock(&data->update_lock);
1177 data->pwm_temp_map[nr] = reg;
4a0d71cf
GR
1178 /*
1179 * If we are in automatic mode, write the temp mapping immediately;
1180 * otherwise, just store it for later use.
1181 */
94ac7ee6
JD
1182 if (data->pwm_ctrl[nr] & 0x80) {
1183 data->pwm_ctrl[nr] = 0x80 | data->pwm_temp_map[nr];
1184 it87_write_value(data, IT87_REG_PWM(nr), data->pwm_ctrl[nr]);
1185 }
1186 mutex_unlock(&data->update_lock);
1187 return count;
1188}
1da177e4 1189
4f3f51bc
JD
1190static ssize_t show_auto_pwm(struct device *dev,
1191 struct device_attribute *attr, char *buf)
1192{
1193 struct it87_data *data = it87_update_device(dev);
1194 struct sensor_device_attribute_2 *sensor_attr =
1195 to_sensor_dev_attr_2(attr);
1196 int nr = sensor_attr->nr;
1197 int point = sensor_attr->index;
1198
44c1bcd4
JD
1199 return sprintf(buf, "%d\n",
1200 pwm_from_reg(data, data->auto_pwm[nr][point]));
4f3f51bc
JD
1201}
1202
1203static ssize_t set_auto_pwm(struct device *dev,
1204 struct device_attribute *attr, const char *buf, size_t count)
1205{
1206 struct it87_data *data = dev_get_drvdata(dev);
1207 struct sensor_device_attribute_2 *sensor_attr =
1208 to_sensor_dev_attr_2(attr);
1209 int nr = sensor_attr->nr;
1210 int point = sensor_attr->index;
1211 long val;
1212
179c4fdb 1213 if (kstrtol(buf, 10, &val) < 0 || val < 0 || val > 255)
4f3f51bc
JD
1214 return -EINVAL;
1215
1216 mutex_lock(&data->update_lock);
44c1bcd4 1217 data->auto_pwm[nr][point] = pwm_to_reg(data, val);
4f3f51bc
JD
1218 it87_write_value(data, IT87_REG_AUTO_PWM(nr, point),
1219 data->auto_pwm[nr][point]);
1220 mutex_unlock(&data->update_lock);
1221 return count;
1222}
1223
1224static ssize_t show_auto_temp(struct device *dev,
1225 struct device_attribute *attr, char *buf)
1226{
1227 struct it87_data *data = it87_update_device(dev);
1228 struct sensor_device_attribute_2 *sensor_attr =
1229 to_sensor_dev_attr_2(attr);
1230 int nr = sensor_attr->nr;
1231 int point = sensor_attr->index;
1232
1233 return sprintf(buf, "%d\n", TEMP_FROM_REG(data->auto_temp[nr][point]));
1234}
1235
1236static ssize_t set_auto_temp(struct device *dev,
1237 struct device_attribute *attr, const char *buf, size_t count)
1238{
1239 struct it87_data *data = dev_get_drvdata(dev);
1240 struct sensor_device_attribute_2 *sensor_attr =
1241 to_sensor_dev_attr_2(attr);
1242 int nr = sensor_attr->nr;
1243 int point = sensor_attr->index;
1244 long val;
1245
179c4fdb 1246 if (kstrtol(buf, 10, &val) < 0 || val < -128000 || val > 127000)
4f3f51bc
JD
1247 return -EINVAL;
1248
1249 mutex_lock(&data->update_lock);
1250 data->auto_temp[nr][point] = TEMP_TO_REG(val);
1251 it87_write_value(data, IT87_REG_AUTO_TEMP(nr, point),
1252 data->auto_temp[nr][point]);
1253 mutex_unlock(&data->update_lock);
1254 return count;
1255}
1256
e1169ba0
GR
1257static SENSOR_DEVICE_ATTR_2(fan1_input, S_IRUGO, show_fan, NULL, 0, 0);
1258static SENSOR_DEVICE_ATTR_2(fan1_min, S_IRUGO | S_IWUSR, show_fan, set_fan,
1259 0, 1);
1260static SENSOR_DEVICE_ATTR(fan1_div, S_IRUGO | S_IWUSR, show_fan_div,
1261 set_fan_div, 0);
1262
1263static SENSOR_DEVICE_ATTR_2(fan2_input, S_IRUGO, show_fan, NULL, 1, 0);
1264static SENSOR_DEVICE_ATTR_2(fan2_min, S_IRUGO | S_IWUSR, show_fan, set_fan,
1265 1, 1);
1266static SENSOR_DEVICE_ATTR(fan2_div, S_IRUGO | S_IWUSR, show_fan_div,
1267 set_fan_div, 1);
1268
1269static SENSOR_DEVICE_ATTR_2(fan3_input, S_IRUGO, show_fan, NULL, 2, 0);
1270static SENSOR_DEVICE_ATTR_2(fan3_min, S_IRUGO | S_IWUSR, show_fan, set_fan,
1271 2, 1);
1272static SENSOR_DEVICE_ATTR(fan3_div, S_IRUGO | S_IWUSR, show_fan_div,
1273 set_fan_div, 2);
1274
1275static SENSOR_DEVICE_ATTR_2(fan4_input, S_IRUGO, show_fan, NULL, 3, 0);
1276static SENSOR_DEVICE_ATTR_2(fan4_min, S_IRUGO | S_IWUSR, show_fan, set_fan,
1277 3, 1);
1da177e4 1278
e1169ba0
GR
1279static SENSOR_DEVICE_ATTR_2(fan5_input, S_IRUGO, show_fan, NULL, 4, 0);
1280static SENSOR_DEVICE_ATTR_2(fan5_min, S_IRUGO | S_IWUSR, show_fan, set_fan,
1281 4, 1);
1da177e4 1282
fa3f70d6
GR
1283static SENSOR_DEVICE_ATTR_2(fan6_input, S_IRUGO, show_fan, NULL, 5, 0);
1284static SENSOR_DEVICE_ATTR_2(fan6_min, S_IRUGO | S_IWUSR, show_fan, set_fan,
1285 5, 1);
1286
c4458db3
GR
1287static SENSOR_DEVICE_ATTR(pwm1_enable, S_IRUGO | S_IWUSR,
1288 show_pwm_enable, set_pwm_enable, 0);
1289static SENSOR_DEVICE_ATTR(pwm1, S_IRUGO | S_IWUSR, show_pwm, set_pwm, 0);
1290static DEVICE_ATTR(pwm1_freq, S_IRUGO | S_IWUSR, show_pwm_freq, set_pwm_freq);
1291static SENSOR_DEVICE_ATTR(pwm1_auto_channels_temp, S_IRUGO | S_IWUSR,
1292 show_pwm_temp_map, set_pwm_temp_map, 0);
1293static SENSOR_DEVICE_ATTR_2(pwm1_auto_point1_pwm, S_IRUGO | S_IWUSR,
1294 show_auto_pwm, set_auto_pwm, 0, 0);
1295static SENSOR_DEVICE_ATTR_2(pwm1_auto_point2_pwm, S_IRUGO | S_IWUSR,
1296 show_auto_pwm, set_auto_pwm, 0, 1);
1297static SENSOR_DEVICE_ATTR_2(pwm1_auto_point3_pwm, S_IRUGO | S_IWUSR,
1298 show_auto_pwm, set_auto_pwm, 0, 2);
1299static SENSOR_DEVICE_ATTR_2(pwm1_auto_point4_pwm, S_IRUGO,
1300 show_auto_pwm, NULL, 0, 3);
1301static SENSOR_DEVICE_ATTR_2(pwm1_auto_point1_temp, S_IRUGO | S_IWUSR,
1302 show_auto_temp, set_auto_temp, 0, 1);
1303static SENSOR_DEVICE_ATTR_2(pwm1_auto_point1_temp_hyst, S_IRUGO | S_IWUSR,
1304 show_auto_temp, set_auto_temp, 0, 0);
1305static SENSOR_DEVICE_ATTR_2(pwm1_auto_point2_temp, S_IRUGO | S_IWUSR,
1306 show_auto_temp, set_auto_temp, 0, 2);
1307static SENSOR_DEVICE_ATTR_2(pwm1_auto_point3_temp, S_IRUGO | S_IWUSR,
1308 show_auto_temp, set_auto_temp, 0, 3);
1309static SENSOR_DEVICE_ATTR_2(pwm1_auto_point4_temp, S_IRUGO | S_IWUSR,
1310 show_auto_temp, set_auto_temp, 0, 4);
1311
1312static SENSOR_DEVICE_ATTR(pwm2_enable, S_IRUGO | S_IWUSR,
1313 show_pwm_enable, set_pwm_enable, 1);
1314static SENSOR_DEVICE_ATTR(pwm2, S_IRUGO | S_IWUSR, show_pwm, set_pwm, 1);
1315static DEVICE_ATTR(pwm2_freq, S_IRUGO, show_pwm_freq, NULL);
1316static SENSOR_DEVICE_ATTR(pwm2_auto_channels_temp, S_IRUGO | S_IWUSR,
1317 show_pwm_temp_map, set_pwm_temp_map, 1);
1318static SENSOR_DEVICE_ATTR_2(pwm2_auto_point1_pwm, S_IRUGO | S_IWUSR,
1319 show_auto_pwm, set_auto_pwm, 1, 0);
1320static SENSOR_DEVICE_ATTR_2(pwm2_auto_point2_pwm, S_IRUGO | S_IWUSR,
1321 show_auto_pwm, set_auto_pwm, 1, 1);
1322static SENSOR_DEVICE_ATTR_2(pwm2_auto_point3_pwm, S_IRUGO | S_IWUSR,
1323 show_auto_pwm, set_auto_pwm, 1, 2);
1324static SENSOR_DEVICE_ATTR_2(pwm2_auto_point4_pwm, S_IRUGO,
1325 show_auto_pwm, NULL, 1, 3);
1326static SENSOR_DEVICE_ATTR_2(pwm2_auto_point1_temp, S_IRUGO | S_IWUSR,
1327 show_auto_temp, set_auto_temp, 1, 1);
1328static SENSOR_DEVICE_ATTR_2(pwm2_auto_point1_temp_hyst, S_IRUGO | S_IWUSR,
1329 show_auto_temp, set_auto_temp, 1, 0);
1330static SENSOR_DEVICE_ATTR_2(pwm2_auto_point2_temp, S_IRUGO | S_IWUSR,
1331 show_auto_temp, set_auto_temp, 1, 2);
1332static SENSOR_DEVICE_ATTR_2(pwm2_auto_point3_temp, S_IRUGO | S_IWUSR,
1333 show_auto_temp, set_auto_temp, 1, 3);
1334static SENSOR_DEVICE_ATTR_2(pwm2_auto_point4_temp, S_IRUGO | S_IWUSR,
1335 show_auto_temp, set_auto_temp, 1, 4);
1336
1337static SENSOR_DEVICE_ATTR(pwm3_enable, S_IRUGO | S_IWUSR,
1338 show_pwm_enable, set_pwm_enable, 2);
1339static SENSOR_DEVICE_ATTR(pwm3, S_IRUGO | S_IWUSR, show_pwm, set_pwm, 2);
1340static DEVICE_ATTR(pwm3_freq, S_IRUGO, show_pwm_freq, NULL);
1341static SENSOR_DEVICE_ATTR(pwm3_auto_channels_temp, S_IRUGO | S_IWUSR,
1342 show_pwm_temp_map, set_pwm_temp_map, 2);
1343static SENSOR_DEVICE_ATTR_2(pwm3_auto_point1_pwm, S_IRUGO | S_IWUSR,
1344 show_auto_pwm, set_auto_pwm, 2, 0);
1345static SENSOR_DEVICE_ATTR_2(pwm3_auto_point2_pwm, S_IRUGO | S_IWUSR,
1346 show_auto_pwm, set_auto_pwm, 2, 1);
1347static SENSOR_DEVICE_ATTR_2(pwm3_auto_point3_pwm, S_IRUGO | S_IWUSR,
1348 show_auto_pwm, set_auto_pwm, 2, 2);
1349static SENSOR_DEVICE_ATTR_2(pwm3_auto_point4_pwm, S_IRUGO,
1350 show_auto_pwm, NULL, 2, 3);
1351static SENSOR_DEVICE_ATTR_2(pwm3_auto_point1_temp, S_IRUGO | S_IWUSR,
1352 show_auto_temp, set_auto_temp, 2, 1);
1353static SENSOR_DEVICE_ATTR_2(pwm3_auto_point1_temp_hyst, S_IRUGO | S_IWUSR,
1354 show_auto_temp, set_auto_temp, 2, 0);
1355static SENSOR_DEVICE_ATTR_2(pwm3_auto_point2_temp, S_IRUGO | S_IWUSR,
1356 show_auto_temp, set_auto_temp, 2, 2);
1357static SENSOR_DEVICE_ATTR_2(pwm3_auto_point3_temp, S_IRUGO | S_IWUSR,
1358 show_auto_temp, set_auto_temp, 2, 3);
1359static SENSOR_DEVICE_ATTR_2(pwm3_auto_point4_temp, S_IRUGO | S_IWUSR,
1360 show_auto_temp, set_auto_temp, 2, 4);
1da177e4
LT
1361
1362/* Alarms */
5f2dc798
JD
1363static ssize_t show_alarms(struct device *dev, struct device_attribute *attr,
1364 char *buf)
1da177e4
LT
1365{
1366 struct it87_data *data = it87_update_device(dev);
68188ba7 1367 return sprintf(buf, "%u\n", data->alarms);
1da177e4 1368}
1d66c64c 1369static DEVICE_ATTR(alarms, S_IRUGO, show_alarms, NULL);
1da177e4 1370
0124dd78
JD
1371static ssize_t show_alarm(struct device *dev, struct device_attribute *attr,
1372 char *buf)
1373{
1374 int bitnr = to_sensor_dev_attr(attr)->index;
1375 struct it87_data *data = it87_update_device(dev);
1376 return sprintf(buf, "%u\n", (data->alarms >> bitnr) & 1);
1377}
3d30f9e6
JD
1378
1379static ssize_t clear_intrusion(struct device *dev, struct device_attribute
1380 *attr, const char *buf, size_t count)
1381{
1382 struct it87_data *data = dev_get_drvdata(dev);
1383 long val;
1384 int config;
1385
179c4fdb 1386 if (kstrtol(buf, 10, &val) < 0 || val != 0)
3d30f9e6
JD
1387 return -EINVAL;
1388
1389 mutex_lock(&data->update_lock);
1390 config = it87_read_value(data, IT87_REG_CONFIG);
1391 if (config < 0) {
1392 count = config;
1393 } else {
1394 config |= 1 << 5;
1395 it87_write_value(data, IT87_REG_CONFIG, config);
1396 /* Invalidate cache to force re-read */
1397 data->valid = 0;
1398 }
1399 mutex_unlock(&data->update_lock);
1400
1401 return count;
1402}
1403
0124dd78
JD
1404static SENSOR_DEVICE_ATTR(in0_alarm, S_IRUGO, show_alarm, NULL, 8);
1405static SENSOR_DEVICE_ATTR(in1_alarm, S_IRUGO, show_alarm, NULL, 9);
1406static SENSOR_DEVICE_ATTR(in2_alarm, S_IRUGO, show_alarm, NULL, 10);
1407static SENSOR_DEVICE_ATTR(in3_alarm, S_IRUGO, show_alarm, NULL, 11);
1408static SENSOR_DEVICE_ATTR(in4_alarm, S_IRUGO, show_alarm, NULL, 12);
1409static SENSOR_DEVICE_ATTR(in5_alarm, S_IRUGO, show_alarm, NULL, 13);
1410static SENSOR_DEVICE_ATTR(in6_alarm, S_IRUGO, show_alarm, NULL, 14);
1411static SENSOR_DEVICE_ATTR(in7_alarm, S_IRUGO, show_alarm, NULL, 15);
1412static SENSOR_DEVICE_ATTR(fan1_alarm, S_IRUGO, show_alarm, NULL, 0);
1413static SENSOR_DEVICE_ATTR(fan2_alarm, S_IRUGO, show_alarm, NULL, 1);
1414static SENSOR_DEVICE_ATTR(fan3_alarm, S_IRUGO, show_alarm, NULL, 2);
1415static SENSOR_DEVICE_ATTR(fan4_alarm, S_IRUGO, show_alarm, NULL, 3);
1416static SENSOR_DEVICE_ATTR(fan5_alarm, S_IRUGO, show_alarm, NULL, 6);
fa3f70d6 1417static SENSOR_DEVICE_ATTR(fan6_alarm, S_IRUGO, show_alarm, NULL, 7);
0124dd78
JD
1418static SENSOR_DEVICE_ATTR(temp1_alarm, S_IRUGO, show_alarm, NULL, 16);
1419static SENSOR_DEVICE_ATTR(temp2_alarm, S_IRUGO, show_alarm, NULL, 17);
1420static SENSOR_DEVICE_ATTR(temp3_alarm, S_IRUGO, show_alarm, NULL, 18);
3d30f9e6
JD
1421static SENSOR_DEVICE_ATTR(intrusion0_alarm, S_IRUGO | S_IWUSR,
1422 show_alarm, clear_intrusion, 4);
0124dd78 1423
d9b327c3
JD
1424static ssize_t show_beep(struct device *dev, struct device_attribute *attr,
1425 char *buf)
1426{
1427 int bitnr = to_sensor_dev_attr(attr)->index;
1428 struct it87_data *data = it87_update_device(dev);
1429 return sprintf(buf, "%u\n", (data->beeps >> bitnr) & 1);
1430}
1431static ssize_t set_beep(struct device *dev, struct device_attribute *attr,
1432 const char *buf, size_t count)
1433{
1434 int bitnr = to_sensor_dev_attr(attr)->index;
1435 struct it87_data *data = dev_get_drvdata(dev);
1436 long val;
1437
179c4fdb 1438 if (kstrtol(buf, 10, &val) < 0
d9b327c3
JD
1439 || (val != 0 && val != 1))
1440 return -EINVAL;
1441
1442 mutex_lock(&data->update_lock);
1443 data->beeps = it87_read_value(data, IT87_REG_BEEP_ENABLE);
1444 if (val)
1445 data->beeps |= (1 << bitnr);
1446 else
1447 data->beeps &= ~(1 << bitnr);
1448 it87_write_value(data, IT87_REG_BEEP_ENABLE, data->beeps);
1449 mutex_unlock(&data->update_lock);
1450 return count;
1451}
1452
1453static SENSOR_DEVICE_ATTR(in0_beep, S_IRUGO | S_IWUSR,
1454 show_beep, set_beep, 1);
1455static SENSOR_DEVICE_ATTR(in1_beep, S_IRUGO, show_beep, NULL, 1);
1456static SENSOR_DEVICE_ATTR(in2_beep, S_IRUGO, show_beep, NULL, 1);
1457static SENSOR_DEVICE_ATTR(in3_beep, S_IRUGO, show_beep, NULL, 1);
1458static SENSOR_DEVICE_ATTR(in4_beep, S_IRUGO, show_beep, NULL, 1);
1459static SENSOR_DEVICE_ATTR(in5_beep, S_IRUGO, show_beep, NULL, 1);
1460static SENSOR_DEVICE_ATTR(in6_beep, S_IRUGO, show_beep, NULL, 1);
1461static SENSOR_DEVICE_ATTR(in7_beep, S_IRUGO, show_beep, NULL, 1);
1462/* fanX_beep writability is set later */
1463static SENSOR_DEVICE_ATTR(fan1_beep, S_IRUGO, show_beep, set_beep, 0);
1464static SENSOR_DEVICE_ATTR(fan2_beep, S_IRUGO, show_beep, set_beep, 0);
1465static SENSOR_DEVICE_ATTR(fan3_beep, S_IRUGO, show_beep, set_beep, 0);
1466static SENSOR_DEVICE_ATTR(fan4_beep, S_IRUGO, show_beep, set_beep, 0);
1467static SENSOR_DEVICE_ATTR(fan5_beep, S_IRUGO, show_beep, set_beep, 0);
fa3f70d6 1468static SENSOR_DEVICE_ATTR(fan6_beep, S_IRUGO, show_beep, set_beep, 0);
d9b327c3
JD
1469static SENSOR_DEVICE_ATTR(temp1_beep, S_IRUGO | S_IWUSR,
1470 show_beep, set_beep, 2);
1471static SENSOR_DEVICE_ATTR(temp2_beep, S_IRUGO, show_beep, NULL, 2);
1472static SENSOR_DEVICE_ATTR(temp3_beep, S_IRUGO, show_beep, NULL, 2);
1473
5f2dc798
JD
1474static ssize_t show_vrm_reg(struct device *dev, struct device_attribute *attr,
1475 char *buf)
1da177e4 1476{
90d6619a 1477 struct it87_data *data = dev_get_drvdata(dev);
a7be58a1 1478 return sprintf(buf, "%u\n", data->vrm);
1da177e4 1479}
5f2dc798
JD
1480static ssize_t store_vrm_reg(struct device *dev, struct device_attribute *attr,
1481 const char *buf, size_t count)
1da177e4 1482{
b74f3fdd 1483 struct it87_data *data = dev_get_drvdata(dev);
f5f64501
JD
1484 unsigned long val;
1485
179c4fdb 1486 if (kstrtoul(buf, 10, &val) < 0)
f5f64501 1487 return -EINVAL;
1da177e4 1488
1da177e4
LT
1489 data->vrm = val;
1490
1491 return count;
1492}
1493static DEVICE_ATTR(vrm, S_IRUGO | S_IWUSR, show_vrm_reg, store_vrm_reg);
1da177e4 1494
5f2dc798
JD
1495static ssize_t show_vid_reg(struct device *dev, struct device_attribute *attr,
1496 char *buf)
1da177e4
LT
1497{
1498 struct it87_data *data = it87_update_device(dev);
1499 return sprintf(buf, "%ld\n", (long) vid_from_reg(data->vid, data->vrm));
1500}
1501static DEVICE_ATTR(cpu0_vid, S_IRUGO, show_vid_reg, NULL);
87808be4 1502
738e5e05
JD
1503static ssize_t show_label(struct device *dev, struct device_attribute *attr,
1504 char *buf)
1505{
3c4c4971 1506 static const char * const labels[] = {
738e5e05
JD
1507 "+5V",
1508 "5VSB",
1509 "Vbat",
1510 };
3c4c4971 1511 static const char * const labels_it8721[] = {
44c1bcd4
JD
1512 "+3.3V",
1513 "3VSB",
1514 "Vbat",
1515 };
1516 struct it87_data *data = dev_get_drvdata(dev);
738e5e05
JD
1517 int nr = to_sensor_dev_attr(attr)->index;
1518
16b5dda2
JD
1519 return sprintf(buf, "%s\n", has_12mv_adc(data) ? labels_it8721[nr]
1520 : labels[nr]);
738e5e05
JD
1521}
1522static SENSOR_DEVICE_ATTR(in3_label, S_IRUGO, show_label, NULL, 0);
1523static SENSOR_DEVICE_ATTR(in7_label, S_IRUGO, show_label, NULL, 1);
1524static SENSOR_DEVICE_ATTR(in8_label, S_IRUGO, show_label, NULL, 2);
7183ae8c 1525/* special AVCC3 IT8603E in9 */
c145d5c6 1526static SENSOR_DEVICE_ATTR(in9_label, S_IRUGO, show_label, NULL, 0);
738e5e05 1527
b74f3fdd 1528static ssize_t show_name(struct device *dev, struct device_attribute
1529 *devattr, char *buf)
1530{
1531 struct it87_data *data = dev_get_drvdata(dev);
1532 return sprintf(buf, "%s\n", data->name);
1533}
1534static DEVICE_ATTR(name, S_IRUGO, show_name, NULL);
1535
c145d5c6 1536static struct attribute *it87_attributes_in[10][5] = {
9172b5d1 1537{
87808be4 1538 &sensor_dev_attr_in0_input.dev_attr.attr,
87808be4 1539 &sensor_dev_attr_in0_min.dev_attr.attr,
87808be4 1540 &sensor_dev_attr_in0_max.dev_attr.attr,
0124dd78 1541 &sensor_dev_attr_in0_alarm.dev_attr.attr,
9172b5d1
GR
1542 NULL
1543}, {
1544 &sensor_dev_attr_in1_input.dev_attr.attr,
1545 &sensor_dev_attr_in1_min.dev_attr.attr,
1546 &sensor_dev_attr_in1_max.dev_attr.attr,
0124dd78 1547 &sensor_dev_attr_in1_alarm.dev_attr.attr,
9172b5d1
GR
1548 NULL
1549}, {
1550 &sensor_dev_attr_in2_input.dev_attr.attr,
1551 &sensor_dev_attr_in2_min.dev_attr.attr,
1552 &sensor_dev_attr_in2_max.dev_attr.attr,
0124dd78 1553 &sensor_dev_attr_in2_alarm.dev_attr.attr,
9172b5d1
GR
1554 NULL
1555}, {
1556 &sensor_dev_attr_in3_input.dev_attr.attr,
1557 &sensor_dev_attr_in3_min.dev_attr.attr,
1558 &sensor_dev_attr_in3_max.dev_attr.attr,
0124dd78 1559 &sensor_dev_attr_in3_alarm.dev_attr.attr,
9172b5d1
GR
1560 NULL
1561}, {
1562 &sensor_dev_attr_in4_input.dev_attr.attr,
1563 &sensor_dev_attr_in4_min.dev_attr.attr,
1564 &sensor_dev_attr_in4_max.dev_attr.attr,
0124dd78 1565 &sensor_dev_attr_in4_alarm.dev_attr.attr,
9172b5d1
GR
1566 NULL
1567}, {
1568 &sensor_dev_attr_in5_input.dev_attr.attr,
1569 &sensor_dev_attr_in5_min.dev_attr.attr,
1570 &sensor_dev_attr_in5_max.dev_attr.attr,
0124dd78 1571 &sensor_dev_attr_in5_alarm.dev_attr.attr,
9172b5d1
GR
1572 NULL
1573}, {
1574 &sensor_dev_attr_in6_input.dev_attr.attr,
1575 &sensor_dev_attr_in6_min.dev_attr.attr,
1576 &sensor_dev_attr_in6_max.dev_attr.attr,
0124dd78 1577 &sensor_dev_attr_in6_alarm.dev_attr.attr,
9172b5d1
GR
1578 NULL
1579}, {
1580 &sensor_dev_attr_in7_input.dev_attr.attr,
1581 &sensor_dev_attr_in7_min.dev_attr.attr,
1582 &sensor_dev_attr_in7_max.dev_attr.attr,
0124dd78 1583 &sensor_dev_attr_in7_alarm.dev_attr.attr,
9172b5d1
GR
1584 NULL
1585}, {
1586 &sensor_dev_attr_in8_input.dev_attr.attr,
1587 NULL
c145d5c6
RM
1588}, {
1589 &sensor_dev_attr_in9_input.dev_attr.attr,
1590 NULL
9172b5d1 1591} };
87808be4 1592
c145d5c6 1593static const struct attribute_group it87_group_in[10] = {
9172b5d1
GR
1594 { .attrs = it87_attributes_in[0] },
1595 { .attrs = it87_attributes_in[1] },
1596 { .attrs = it87_attributes_in[2] },
1597 { .attrs = it87_attributes_in[3] },
1598 { .attrs = it87_attributes_in[4] },
1599 { .attrs = it87_attributes_in[5] },
1600 { .attrs = it87_attributes_in[6] },
1601 { .attrs = it87_attributes_in[7] },
1602 { .attrs = it87_attributes_in[8] },
c145d5c6 1603 { .attrs = it87_attributes_in[9] },
9172b5d1
GR
1604};
1605
4573acbc
GR
1606static struct attribute *it87_attributes_temp[3][6] = {
1607{
87808be4 1608 &sensor_dev_attr_temp1_input.dev_attr.attr,
87808be4 1609 &sensor_dev_attr_temp1_max.dev_attr.attr,
87808be4 1610 &sensor_dev_attr_temp1_min.dev_attr.attr,
87808be4 1611 &sensor_dev_attr_temp1_type.dev_attr.attr,
0124dd78 1612 &sensor_dev_attr_temp1_alarm.dev_attr.attr,
4573acbc
GR
1613 NULL
1614} , {
1615 &sensor_dev_attr_temp2_input.dev_attr.attr,
1616 &sensor_dev_attr_temp2_max.dev_attr.attr,
1617 &sensor_dev_attr_temp2_min.dev_attr.attr,
1618 &sensor_dev_attr_temp2_type.dev_attr.attr,
0124dd78 1619 &sensor_dev_attr_temp2_alarm.dev_attr.attr,
4573acbc
GR
1620 NULL
1621} , {
1622 &sensor_dev_attr_temp3_input.dev_attr.attr,
1623 &sensor_dev_attr_temp3_max.dev_attr.attr,
1624 &sensor_dev_attr_temp3_min.dev_attr.attr,
1625 &sensor_dev_attr_temp3_type.dev_attr.attr,
0124dd78 1626 &sensor_dev_attr_temp3_alarm.dev_attr.attr,
4573acbc
GR
1627 NULL
1628} };
1629
1630static const struct attribute_group it87_group_temp[3] = {
1631 { .attrs = it87_attributes_temp[0] },
1632 { .attrs = it87_attributes_temp[1] },
1633 { .attrs = it87_attributes_temp[2] },
1634};
87808be4 1635
161d898a
GR
1636static struct attribute *it87_attributes_temp_offset[] = {
1637 &sensor_dev_attr_temp1_offset.dev_attr.attr,
1638 &sensor_dev_attr_temp2_offset.dev_attr.attr,
1639 &sensor_dev_attr_temp3_offset.dev_attr.attr,
1640};
1641
4573acbc 1642static struct attribute *it87_attributes[] = {
87808be4 1643 &dev_attr_alarms.attr,
3d30f9e6 1644 &sensor_dev_attr_intrusion0_alarm.dev_attr.attr,
b74f3fdd 1645 &dev_attr_name.attr,
87808be4
JD
1646 NULL
1647};
1648
1649static const struct attribute_group it87_group = {
1650 .attrs = it87_attributes,
1651};
1652
9172b5d1 1653static struct attribute *it87_attributes_in_beep[] = {
d9b327c3
JD
1654 &sensor_dev_attr_in0_beep.dev_attr.attr,
1655 &sensor_dev_attr_in1_beep.dev_attr.attr,
1656 &sensor_dev_attr_in2_beep.dev_attr.attr,
1657 &sensor_dev_attr_in3_beep.dev_attr.attr,
1658 &sensor_dev_attr_in4_beep.dev_attr.attr,
1659 &sensor_dev_attr_in5_beep.dev_attr.attr,
1660 &sensor_dev_attr_in6_beep.dev_attr.attr,
1661 &sensor_dev_attr_in7_beep.dev_attr.attr,
c145d5c6
RM
1662 NULL,
1663 NULL,
9172b5d1 1664};
d9b327c3 1665
4573acbc 1666static struct attribute *it87_attributes_temp_beep[] = {
d9b327c3
JD
1667 &sensor_dev_attr_temp1_beep.dev_attr.attr,
1668 &sensor_dev_attr_temp2_beep.dev_attr.attr,
1669 &sensor_dev_attr_temp3_beep.dev_attr.attr,
d9b327c3
JD
1670};
1671
fa3f70d6 1672static struct attribute *it87_attributes_fan[6][3+1] = { {
e1169ba0
GR
1673 &sensor_dev_attr_fan1_input.dev_attr.attr,
1674 &sensor_dev_attr_fan1_min.dev_attr.attr,
723a0aa0
JD
1675 &sensor_dev_attr_fan1_alarm.dev_attr.attr,
1676 NULL
1677}, {
e1169ba0
GR
1678 &sensor_dev_attr_fan2_input.dev_attr.attr,
1679 &sensor_dev_attr_fan2_min.dev_attr.attr,
723a0aa0
JD
1680 &sensor_dev_attr_fan2_alarm.dev_attr.attr,
1681 NULL
1682}, {
e1169ba0
GR
1683 &sensor_dev_attr_fan3_input.dev_attr.attr,
1684 &sensor_dev_attr_fan3_min.dev_attr.attr,
723a0aa0
JD
1685 &sensor_dev_attr_fan3_alarm.dev_attr.attr,
1686 NULL
1687}, {
e1169ba0
GR
1688 &sensor_dev_attr_fan4_input.dev_attr.attr,
1689 &sensor_dev_attr_fan4_min.dev_attr.attr,
723a0aa0
JD
1690 &sensor_dev_attr_fan4_alarm.dev_attr.attr,
1691 NULL
1692}, {
e1169ba0
GR
1693 &sensor_dev_attr_fan5_input.dev_attr.attr,
1694 &sensor_dev_attr_fan5_min.dev_attr.attr,
723a0aa0
JD
1695 &sensor_dev_attr_fan5_alarm.dev_attr.attr,
1696 NULL
fa3f70d6
GR
1697}, {
1698 &sensor_dev_attr_fan6_input.dev_attr.attr,
1699 &sensor_dev_attr_fan6_min.dev_attr.attr,
1700 &sensor_dev_attr_fan6_alarm.dev_attr.attr,
1701 NULL
723a0aa0
JD
1702} };
1703
fa3f70d6 1704static const struct attribute_group it87_group_fan[6] = {
e1169ba0
GR
1705 { .attrs = it87_attributes_fan[0] },
1706 { .attrs = it87_attributes_fan[1] },
1707 { .attrs = it87_attributes_fan[2] },
1708 { .attrs = it87_attributes_fan[3] },
1709 { .attrs = it87_attributes_fan[4] },
fa3f70d6 1710 { .attrs = it87_attributes_fan[5] },
723a0aa0 1711};
87808be4 1712
e1169ba0 1713static const struct attribute *it87_attributes_fan_div[] = {
87808be4 1714 &sensor_dev_attr_fan1_div.dev_attr.attr,
87808be4 1715 &sensor_dev_attr_fan2_div.dev_attr.attr,
87808be4 1716 &sensor_dev_attr_fan3_div.dev_attr.attr,
723a0aa0
JD
1717};
1718
723a0aa0 1719static struct attribute *it87_attributes_pwm[3][4+1] = { {
87808be4 1720 &sensor_dev_attr_pwm1_enable.dev_attr.attr,
87808be4 1721 &sensor_dev_attr_pwm1.dev_attr.attr,
d5b0b5d6 1722 &dev_attr_pwm1_freq.attr,
94ac7ee6 1723 &sensor_dev_attr_pwm1_auto_channels_temp.dev_attr.attr,
723a0aa0
JD
1724 NULL
1725}, {
1726 &sensor_dev_attr_pwm2_enable.dev_attr.attr,
1727 &sensor_dev_attr_pwm2.dev_attr.attr,
1728 &dev_attr_pwm2_freq.attr,
94ac7ee6 1729 &sensor_dev_attr_pwm2_auto_channels_temp.dev_attr.attr,
723a0aa0
JD
1730 NULL
1731}, {
1732 &sensor_dev_attr_pwm3_enable.dev_attr.attr,
1733 &sensor_dev_attr_pwm3.dev_attr.attr,
1734 &dev_attr_pwm3_freq.attr,
94ac7ee6 1735 &sensor_dev_attr_pwm3_auto_channels_temp.dev_attr.attr,
723a0aa0
JD
1736 NULL
1737} };
87808be4 1738
723a0aa0
JD
1739static const struct attribute_group it87_group_pwm[3] = {
1740 { .attrs = it87_attributes_pwm[0] },
1741 { .attrs = it87_attributes_pwm[1] },
1742 { .attrs = it87_attributes_pwm[2] },
1743};
1744
4f3f51bc
JD
1745static struct attribute *it87_attributes_autopwm[3][9+1] = { {
1746 &sensor_dev_attr_pwm1_auto_point1_pwm.dev_attr.attr,
1747 &sensor_dev_attr_pwm1_auto_point2_pwm.dev_attr.attr,
1748 &sensor_dev_attr_pwm1_auto_point3_pwm.dev_attr.attr,
1749 &sensor_dev_attr_pwm1_auto_point4_pwm.dev_attr.attr,
1750 &sensor_dev_attr_pwm1_auto_point1_temp.dev_attr.attr,
1751 &sensor_dev_attr_pwm1_auto_point1_temp_hyst.dev_attr.attr,
1752 &sensor_dev_attr_pwm1_auto_point2_temp.dev_attr.attr,
1753 &sensor_dev_attr_pwm1_auto_point3_temp.dev_attr.attr,
1754 &sensor_dev_attr_pwm1_auto_point4_temp.dev_attr.attr,
1755 NULL
1756}, {
1757 &sensor_dev_attr_pwm2_auto_point1_pwm.dev_attr.attr,
1758 &sensor_dev_attr_pwm2_auto_point2_pwm.dev_attr.attr,
1759 &sensor_dev_attr_pwm2_auto_point3_pwm.dev_attr.attr,
1760 &sensor_dev_attr_pwm2_auto_point4_pwm.dev_attr.attr,
1761 &sensor_dev_attr_pwm2_auto_point1_temp.dev_attr.attr,
1762 &sensor_dev_attr_pwm2_auto_point1_temp_hyst.dev_attr.attr,
1763 &sensor_dev_attr_pwm2_auto_point2_temp.dev_attr.attr,
1764 &sensor_dev_attr_pwm2_auto_point3_temp.dev_attr.attr,
1765 &sensor_dev_attr_pwm2_auto_point4_temp.dev_attr.attr,
1766 NULL
1767}, {
1768 &sensor_dev_attr_pwm3_auto_point1_pwm.dev_attr.attr,
1769 &sensor_dev_attr_pwm3_auto_point2_pwm.dev_attr.attr,
1770 &sensor_dev_attr_pwm3_auto_point3_pwm.dev_attr.attr,
1771 &sensor_dev_attr_pwm3_auto_point4_pwm.dev_attr.attr,
1772 &sensor_dev_attr_pwm3_auto_point1_temp.dev_attr.attr,
1773 &sensor_dev_attr_pwm3_auto_point1_temp_hyst.dev_attr.attr,
1774 &sensor_dev_attr_pwm3_auto_point2_temp.dev_attr.attr,
1775 &sensor_dev_attr_pwm3_auto_point3_temp.dev_attr.attr,
1776 &sensor_dev_attr_pwm3_auto_point4_temp.dev_attr.attr,
1777 NULL
1778} };
1779
1780static const struct attribute_group it87_group_autopwm[3] = {
1781 { .attrs = it87_attributes_autopwm[0] },
1782 { .attrs = it87_attributes_autopwm[1] },
1783 { .attrs = it87_attributes_autopwm[2] },
1784};
1785
d9b327c3
JD
1786static struct attribute *it87_attributes_fan_beep[] = {
1787 &sensor_dev_attr_fan1_beep.dev_attr.attr,
1788 &sensor_dev_attr_fan2_beep.dev_attr.attr,
1789 &sensor_dev_attr_fan3_beep.dev_attr.attr,
1790 &sensor_dev_attr_fan4_beep.dev_attr.attr,
1791 &sensor_dev_attr_fan5_beep.dev_attr.attr,
fa3f70d6 1792 &sensor_dev_attr_fan6_beep.dev_attr.attr,
d9b327c3
JD
1793};
1794
6a8d7acf 1795static struct attribute *it87_attributes_vid[] = {
87808be4
JD
1796 &dev_attr_vrm.attr,
1797 &dev_attr_cpu0_vid.attr,
1798 NULL
1799};
1800
6a8d7acf
JD
1801static const struct attribute_group it87_group_vid = {
1802 .attrs = it87_attributes_vid,
87808be4 1803};
1da177e4 1804
738e5e05
JD
1805static struct attribute *it87_attributes_label[] = {
1806 &sensor_dev_attr_in3_label.dev_attr.attr,
1807 &sensor_dev_attr_in7_label.dev_attr.attr,
1808 &sensor_dev_attr_in8_label.dev_attr.attr,
c145d5c6 1809 &sensor_dev_attr_in9_label.dev_attr.attr,
738e5e05
JD
1810 NULL
1811};
1812
1813static const struct attribute_group it87_group_label = {
fa8b6975 1814 .attrs = it87_attributes_label,
738e5e05
JD
1815};
1816
2d8672c5 1817/* SuperIO detection - will change isa_address if a chip is found */
b74f3fdd 1818static int __init it87_find(unsigned short *address,
1819 struct it87_sio_data *sio_data)
1da177e4 1820{
5b0380c9 1821 int err;
b74f3fdd 1822 u16 chip_type;
98dd22c3 1823 const char *board_vendor, *board_name;
1da177e4 1824
5b0380c9
NG
1825 err = superio_enter();
1826 if (err)
1827 return err;
1828
1829 err = -ENODEV;
67b671bc 1830 chip_type = force_id ? force_id : superio_inw(DEVID);
b74f3fdd 1831
1832 switch (chip_type) {
1833 case IT8705F_DEVID:
1834 sio_data->type = it87;
1835 break;
1836 case IT8712F_DEVID:
1837 sio_data->type = it8712;
1838 break;
1839 case IT8716F_DEVID:
1840 case IT8726F_DEVID:
1841 sio_data->type = it8716;
1842 break;
1843 case IT8718F_DEVID:
1844 sio_data->type = it8718;
1845 break;
b4da93e4
JMS
1846 case IT8720F_DEVID:
1847 sio_data->type = it8720;
1848 break;
44c1bcd4
JD
1849 case IT8721F_DEVID:
1850 sio_data->type = it8721;
1851 break;
16b5dda2
JD
1852 case IT8728F_DEVID:
1853 sio_data->type = it8728;
1854 break;
b0636707
GR
1855 case IT8771E_DEVID:
1856 sio_data->type = it8771;
1857 break;
1858 case IT8772E_DEVID:
1859 sio_data->type = it8772;
1860 break;
7bc32d29
GR
1861 case IT8781F_DEVID:
1862 sio_data->type = it8781;
1863 break;
0531d98b
GR
1864 case IT8782F_DEVID:
1865 sio_data->type = it8782;
1866 break;
1867 case IT8783E_DEVID:
1868 sio_data->type = it8783;
1869 break;
a0c1424a
TL
1870 case IT8786E_DEVID:
1871 sio_data->type = it8786;
1872 break;
4ee07157
GR
1873 case IT8790E_DEVID:
1874 sio_data->type = it8790;
1875 break;
7183ae8c 1876 case IT8603E_DEVID:
574e9bd8 1877 case IT8623E_DEVID:
c145d5c6
RM
1878 sio_data->type = it8603;
1879 break;
3ba9d977
GR
1880 case IT8620E_DEVID:
1881 sio_data->type = it8620;
1882 break;
b74f3fdd 1883 case 0xffff: /* No device at all */
1884 goto exit;
1885 default:
a8ca1037 1886 pr_debug("Unsupported chip (DEVID=0x%x)\n", chip_type);
b74f3fdd 1887 goto exit;
1888 }
1da177e4 1889
87673dd7 1890 superio_select(PME);
1da177e4 1891 if (!(superio_inb(IT87_ACT_REG) & 0x01)) {
a8ca1037 1892 pr_info("Device not activated, skipping\n");
1da177e4
LT
1893 goto exit;
1894 }
1895
1896 *address = superio_inw(IT87_BASE_REG) & ~(IT87_EXTENT - 1);
1897 if (*address == 0) {
a8ca1037 1898 pr_info("Base address not set, skipping\n");
1da177e4
LT
1899 goto exit;
1900 }
1901
1902 err = 0;
0475169c 1903 sio_data->revision = superio_inb(DEVREV) & 0x0f;
faf392fb
GR
1904 pr_info("Found IT%04x%s chip at 0x%x, revision %d\n", chip_type,
1905 it87_devices[sio_data->type].suffix,
a0c1424a 1906 *address, sio_data->revision);
1da177e4 1907
7f5726c3
GR
1908 /* in7 (VSB or VCCH5V) is always internal on some chips */
1909 if (it87_devices[sio_data->type].features & FEAT_IN7_INTERNAL)
1910 sio_data->internal |= (1 << 1);
1911
738e5e05 1912 /* in8 (Vbat) is always internal */
7f5726c3
GR
1913 sio_data->internal |= (1 << 2);
1914
c145d5c6
RM
1915 /* Only the IT8603E has in9 */
1916 if (sio_data->type != it8603)
1917 sio_data->skip_in |= (1 << 9);
738e5e05 1918
32dd7c40 1919 if (!(it87_devices[sio_data->type].features & FEAT_VID))
895ff267 1920 sio_data->skip_vid = 1;
d9b327c3 1921
32dd7c40
GR
1922 /* Read GPIO config and VID value from LDN 7 (GPIO) */
1923 if (sio_data->type == it87) {
d9b327c3
JD
1924 /* The IT8705F has a different LD number for GPIO */
1925 superio_select(5);
1926 sio_data->beep_pin = superio_inb(IT87_SIO_BEEP_PIN_REG) & 0x3f;
0531d98b 1927 } else if (sio_data->type == it8783) {
088ce2ac 1928 int reg25, reg27, reg2a, reg2c, regef;
0531d98b 1929
0531d98b
GR
1930 superio_select(GPIO);
1931
1932 reg25 = superio_inb(IT87_SIO_GPIO1_REG);
1933 reg27 = superio_inb(IT87_SIO_GPIO3_REG);
088ce2ac
GR
1934 reg2a = superio_inb(IT87_SIO_PINX1_REG);
1935 reg2c = superio_inb(IT87_SIO_PINX2_REG);
1936 regef = superio_inb(IT87_SIO_SPI_REG);
0531d98b 1937
0531d98b 1938 /* Check if fan3 is there or not */
088ce2ac 1939 if ((reg27 & (1 << 0)) || !(reg2c & (1 << 2)))
0531d98b
GR
1940 sio_data->skip_fan |= (1 << 2);
1941 if ((reg25 & (1 << 4))
088ce2ac 1942 || (!(reg2a & (1 << 1)) && (regef & (1 << 0))))
0531d98b
GR
1943 sio_data->skip_pwm |= (1 << 2);
1944
1945 /* Check if fan2 is there or not */
1946 if (reg27 & (1 << 7))
1947 sio_data->skip_fan |= (1 << 1);
1948 if (reg27 & (1 << 3))
1949 sio_data->skip_pwm |= (1 << 1);
1950
1951 /* VIN5 */
088ce2ac 1952 if ((reg27 & (1 << 0)) || (reg2c & (1 << 2)))
9172b5d1 1953 sio_data->skip_in |= (1 << 5); /* No VIN5 */
0531d98b
GR
1954
1955 /* VIN6 */
9172b5d1
GR
1956 if (reg27 & (1 << 1))
1957 sio_data->skip_in |= (1 << 6); /* No VIN6 */
0531d98b
GR
1958
1959 /*
1960 * VIN7
1961 * Does not depend on bit 2 of Reg2C, contrary to datasheet.
1962 */
9172b5d1
GR
1963 if (reg27 & (1 << 2)) {
1964 /*
1965 * The data sheet is a bit unclear regarding the
1966 * internal voltage divider for VCCH5V. It says
1967 * "This bit enables and switches VIN7 (pin 91) to the
1968 * internal voltage divider for VCCH5V".
1969 * This is different to other chips, where the internal
1970 * voltage divider would connect VIN7 to an internal
1971 * voltage source. Maybe that is the case here as well.
1972 *
1973 * Since we don't know for sure, re-route it if that is
1974 * not the case, and ask the user to report if the
1975 * resulting voltage is sane.
1976 */
088ce2ac
GR
1977 if (!(reg2c & (1 << 1))) {
1978 reg2c |= (1 << 1);
1979 superio_outb(IT87_SIO_PINX2_REG, reg2c);
9172b5d1
GR
1980 pr_notice("Routing internal VCCH5V to in7.\n");
1981 }
1982 pr_notice("in7 routed to internal voltage divider, with external pin disabled.\n");
1983 pr_notice("Please report if it displays a reasonable voltage.\n");
1984 }
0531d98b 1985
088ce2ac 1986 if (reg2c & (1 << 0))
0531d98b 1987 sio_data->internal |= (1 << 0);
088ce2ac 1988 if (reg2c & (1 << 1))
0531d98b
GR
1989 sio_data->internal |= (1 << 1);
1990
1991 sio_data->beep_pin = superio_inb(IT87_SIO_BEEP_PIN_REG) & 0x3f;
c145d5c6
RM
1992 } else if (sio_data->type == it8603) {
1993 int reg27, reg29;
1994
c145d5c6 1995 superio_select(GPIO);
0531d98b 1996
c145d5c6
RM
1997 reg27 = superio_inb(IT87_SIO_GPIO3_REG);
1998
1999 /* Check if fan3 is there or not */
2000 if (reg27 & (1 << 6))
2001 sio_data->skip_pwm |= (1 << 2);
2002 if (reg27 & (1 << 7))
2003 sio_data->skip_fan |= (1 << 2);
2004
2005 /* Check if fan2 is there or not */
2006 reg29 = superio_inb(IT87_SIO_GPIO5_REG);
2007 if (reg29 & (1 << 1))
2008 sio_data->skip_pwm |= (1 << 1);
2009 if (reg29 & (1 << 2))
2010 sio_data->skip_fan |= (1 << 1);
2011
2012 sio_data->skip_in |= (1 << 5); /* No VIN5 */
2013 sio_data->skip_in |= (1 << 6); /* No VIN6 */
2014
c145d5c6
RM
2015 sio_data->internal |= (1 << 3); /* in9 is AVCC */
2016
3ba9d977
GR
2017 sio_data->beep_pin = superio_inb(IT87_SIO_BEEP_PIN_REG) & 0x3f;
2018 } else if (sio_data->type == it8620) {
2019 int reg;
2020
2021 superio_select(GPIO);
2022
2023 /* Check for fan4, fan5 */
2024 reg = superio_inb(IT87_SIO_GPIO2_REG);
2025 if (!(reg & (1 << 5)))
2026 sio_data->skip_fan |= (1 << 3);
2027 if (!(reg & (1 << 4)))
2028 sio_data->skip_fan |= (1 << 4);
2029
2030 /* Check for pwm3, fan3 */
2031 reg = superio_inb(IT87_SIO_GPIO3_REG);
2032 if (reg & (1 << 6))
2033 sio_data->skip_pwm |= (1 << 2);
2034 if (reg & (1 << 7))
2035 sio_data->skip_fan |= (1 << 2);
2036
2037 /* Check for pwm2, fan2 */
2038 reg = superio_inb(IT87_SIO_GPIO5_REG);
2039 if (reg & (1 << 1))
2040 sio_data->skip_pwm |= (1 << 1);
2041 if (reg & (1 << 2))
2042 sio_data->skip_fan |= (1 << 1);
2043
c145d5c6 2044 sio_data->beep_pin = superio_inb(IT87_SIO_BEEP_PIN_REG) & 0x3f;
895ff267 2045 } else {
87673dd7 2046 int reg;
9172b5d1 2047 bool uart6;
87673dd7
JD
2048
2049 superio_select(GPIO);
44c1bcd4 2050
895ff267 2051 reg = superio_inb(IT87_SIO_GPIO3_REG);
32dd7c40 2052 if (!sio_data->skip_vid) {
44c1bcd4
JD
2053 /* We need at least 4 VID pins */
2054 if (reg & 0x0f) {
a8ca1037 2055 pr_info("VID is disabled (pins used for GPIO)\n");
44c1bcd4
JD
2056 sio_data->skip_vid = 1;
2057 }
895ff267
JD
2058 }
2059
591ec650
JD
2060 /* Check if fan3 is there or not */
2061 if (reg & (1 << 6))
2062 sio_data->skip_pwm |= (1 << 2);
2063 if (reg & (1 << 7))
2064 sio_data->skip_fan |= (1 << 2);
2065
2066 /* Check if fan2 is there or not */
2067 reg = superio_inb(IT87_SIO_GPIO5_REG);
2068 if (reg & (1 << 1))
2069 sio_data->skip_pwm |= (1 << 1);
2070 if (reg & (1 << 2))
2071 sio_data->skip_fan |= (1 << 1);
2072
895ff267
JD
2073 if ((sio_data->type == it8718 || sio_data->type == it8720)
2074 && !(sio_data->skip_vid))
b74f3fdd 2075 sio_data->vid_value = superio_inb(IT87_SIO_VID_REG);
87673dd7
JD
2076
2077 reg = superio_inb(IT87_SIO_PINX2_REG);
9172b5d1
GR
2078
2079 uart6 = sio_data->type == it8782 && (reg & (1 << 2));
2080
436cad2a
JD
2081 /*
2082 * The IT8720F has no VIN7 pin, so VCCH should always be
2083 * routed internally to VIN7 with an internal divider.
2084 * Curiously, there still is a configuration bit to control
2085 * this, which means it can be set incorrectly. And even
2086 * more curiously, many boards out there are improperly
2087 * configured, even though the IT8720F datasheet claims
2088 * that the internal routing of VCCH to VIN7 is the default
2089 * setting. So we force the internal routing in this case.
0531d98b
GR
2090 *
2091 * On IT8782F, VIN7 is multiplexed with one of the UART6 pins.
9172b5d1
GR
2092 * If UART6 is enabled, re-route VIN7 to the internal divider
2093 * if that is not already the case.
436cad2a 2094 */
9172b5d1 2095 if ((sio_data->type == it8720 || uart6) && !(reg & (1 << 1))) {
436cad2a
JD
2096 reg |= (1 << 1);
2097 superio_outb(IT87_SIO_PINX2_REG, reg);
a8ca1037 2098 pr_notice("Routing internal VCCH to in7\n");
436cad2a 2099 }
87673dd7 2100 if (reg & (1 << 0))
738e5e05 2101 sio_data->internal |= (1 << 0);
7f5726c3 2102 if (reg & (1 << 1))
738e5e05 2103 sio_data->internal |= (1 << 1);
d9b327c3 2104
9172b5d1
GR
2105 /*
2106 * On IT8782F, UART6 pins overlap with VIN5, VIN6, and VIN7.
2107 * While VIN7 can be routed to the internal voltage divider,
2108 * VIN5 and VIN6 are not available if UART6 is enabled.
4573acbc
GR
2109 *
2110 * Also, temp3 is not available if UART6 is enabled and TEMPIN3
2111 * is the temperature source. Since we can not read the
2112 * temperature source here, skip_temp is preliminary.
9172b5d1 2113 */
4573acbc 2114 if (uart6) {
9172b5d1 2115 sio_data->skip_in |= (1 << 5) | (1 << 6);
4573acbc
GR
2116 sio_data->skip_temp |= (1 << 2);
2117 }
9172b5d1 2118
d9b327c3 2119 sio_data->beep_pin = superio_inb(IT87_SIO_BEEP_PIN_REG) & 0x3f;
87673dd7 2120 }
d9b327c3 2121 if (sio_data->beep_pin)
a8ca1037 2122 pr_info("Beeping is supported\n");
87673dd7 2123
98dd22c3
JD
2124 /* Disable specific features based on DMI strings */
2125 board_vendor = dmi_get_system_info(DMI_BOARD_VENDOR);
2126 board_name = dmi_get_system_info(DMI_BOARD_NAME);
2127 if (board_vendor && board_name) {
2128 if (strcmp(board_vendor, "nVIDIA") == 0
2129 && strcmp(board_name, "FN68PT") == 0) {
4a0d71cf
GR
2130 /*
2131 * On the Shuttle SN68PT, FAN_CTL2 is apparently not
2132 * connected to a fan, but to something else. One user
2133 * has reported instant system power-off when changing
2134 * the PWM2 duty cycle, so we disable it.
2135 * I use the board name string as the trigger in case
2136 * the same board is ever used in other systems.
2137 */
a8ca1037 2138 pr_info("Disabling pwm2 due to hardware constraints\n");
98dd22c3
JD
2139 sio_data->skip_pwm = (1 << 1);
2140 }
2141 }
2142
1da177e4
LT
2143exit:
2144 superio_exit();
2145 return err;
2146}
2147
723a0aa0
JD
2148static void it87_remove_files(struct device *dev)
2149{
2150 struct it87_data *data = platform_get_drvdata(pdev);
a8b3a3a5 2151 struct it87_sio_data *sio_data = dev_get_platdata(dev);
723a0aa0
JD
2152 int i;
2153
2154 sysfs_remove_group(&dev->kobj, &it87_group);
c145d5c6 2155 for (i = 0; i < 10; i++) {
9172b5d1
GR
2156 if (sio_data->skip_in & (1 << i))
2157 continue;
2158 sysfs_remove_group(&dev->kobj, &it87_group_in[i]);
2159 if (it87_attributes_in_beep[i])
2160 sysfs_remove_file(&dev->kobj,
2161 it87_attributes_in_beep[i]);
2162 }
4573acbc
GR
2163 for (i = 0; i < 3; i++) {
2164 if (!(data->has_temp & (1 << i)))
2165 continue;
2166 sysfs_remove_group(&dev->kobj, &it87_group_temp[i]);
161d898a
GR
2167 if (has_temp_offset(data))
2168 sysfs_remove_file(&dev->kobj,
2169 it87_attributes_temp_offset[i]);
4573acbc
GR
2170 if (sio_data->beep_pin)
2171 sysfs_remove_file(&dev->kobj,
2172 it87_attributes_temp_beep[i]);
2173 }
fa3f70d6 2174 for (i = 0; i < 6; i++) {
723a0aa0
JD
2175 if (!(data->has_fan & (1 << i)))
2176 continue;
e1169ba0 2177 sysfs_remove_group(&dev->kobj, &it87_group_fan[i]);
d9b327c3
JD
2178 if (sio_data->beep_pin)
2179 sysfs_remove_file(&dev->kobj,
2180 it87_attributes_fan_beep[i]);
e1169ba0
GR
2181 if (i < 3 && !has_16bit_fans(data))
2182 sysfs_remove_file(&dev->kobj,
2183 it87_attributes_fan_div[i]);
723a0aa0
JD
2184 }
2185 for (i = 0; i < 3; i++) {
1696d1de 2186 if (sio_data->skip_pwm & (1 << i))
723a0aa0
JD
2187 continue;
2188 sysfs_remove_group(&dev->kobj, &it87_group_pwm[i]);
4f3f51bc
JD
2189 if (has_old_autopwm(data))
2190 sysfs_remove_group(&dev->kobj,
2191 &it87_group_autopwm[i]);
723a0aa0 2192 }
6a8d7acf
JD
2193 if (!sio_data->skip_vid)
2194 sysfs_remove_group(&dev->kobj, &it87_group_vid);
738e5e05 2195 sysfs_remove_group(&dev->kobj, &it87_group_label);
723a0aa0
JD
2196}
2197
6c931ae1 2198static int it87_probe(struct platform_device *pdev)
1da177e4 2199{
1da177e4 2200 struct it87_data *data;
b74f3fdd 2201 struct resource *res;
2202 struct device *dev = &pdev->dev;
a8b3a3a5 2203 struct it87_sio_data *sio_data = dev_get_platdata(dev);
723a0aa0 2204 int err = 0, i;
1da177e4 2205 int enable_pwm_interface;
d9b327c3 2206 int fan_beep_need_rw;
b74f3fdd 2207
2208 res = platform_get_resource(pdev, IORESOURCE_IO, 0);
62a1d05f
GR
2209 if (!devm_request_region(&pdev->dev, res->start, IT87_EC_EXTENT,
2210 DRVNAME)) {
b74f3fdd 2211 dev_err(dev, "Failed to request region 0x%lx-0x%lx\n",
2212 (unsigned long)res->start,
87b4b663 2213 (unsigned long)(res->start + IT87_EC_EXTENT - 1));
62a1d05f 2214 return -EBUSY;
8e9afcbb 2215 }
1da177e4 2216
62a1d05f
GR
2217 data = devm_kzalloc(&pdev->dev, sizeof(struct it87_data), GFP_KERNEL);
2218 if (!data)
2219 return -ENOMEM;
1da177e4 2220
b74f3fdd 2221 data->addr = res->start;
2222 data->type = sio_data->type;
483db43e 2223 data->features = it87_devices[sio_data->type].features;
5d8d2f2b 2224 data->peci_mask = it87_devices[sio_data->type].peci_mask;
19529784 2225 data->old_peci_mask = it87_devices[sio_data->type].old_peci_mask;
483db43e
GR
2226 data->name = it87_devices[sio_data->type].name;
2227 /*
2228 * IT8705F Datasheet 0.4.1, 3h == Version G.
2229 * IT8712F Datasheet 0.9.1, section 8.3.5 indicates 8h == Version J.
2230 * These are the first revisions with 16-bit tachometer support.
2231 */
2232 switch (data->type) {
2233 case it87:
2234 if (sio_data->revision >= 0x03) {
2235 data->features &= ~FEAT_OLD_AUTOPWM;
9faf28ca 2236 data->features |= FEAT_FAN16_CONFIG | FEAT_16BIT_FANS;
483db43e
GR
2237 }
2238 break;
2239 case it8712:
2240 if (sio_data->revision >= 0x08) {
2241 data->features &= ~FEAT_OLD_AUTOPWM;
9faf28ca
GR
2242 data->features |= FEAT_FAN16_CONFIG | FEAT_16BIT_FANS |
2243 FEAT_FIVE_FANS;
483db43e
GR
2244 }
2245 break;
2246 default:
2247 break;
2248 }
1da177e4
LT
2249
2250 /* Now, we do the remaining detection. */
b74f3fdd 2251 if ((it87_read_value(data, IT87_REG_CONFIG) & 0x80)
62a1d05f
GR
2252 || it87_read_value(data, IT87_REG_CHIPID) != 0x90)
2253 return -ENODEV;
1da177e4 2254
b74f3fdd 2255 platform_set_drvdata(pdev, data);
1da177e4 2256
9a61bf63 2257 mutex_init(&data->update_lock);
1da177e4 2258
1da177e4 2259 /* Check PWM configuration */
b74f3fdd 2260 enable_pwm_interface = it87_check_pwm(dev);
1da177e4 2261
44c1bcd4 2262 /* Starting with IT8721F, we handle scaling of internal voltages */
16b5dda2 2263 if (has_12mv_adc(data)) {
44c1bcd4
JD
2264 if (sio_data->internal & (1 << 0))
2265 data->in_scaled |= (1 << 3); /* in3 is AVCC */
2266 if (sio_data->internal & (1 << 1))
2267 data->in_scaled |= (1 << 7); /* in7 is VSB */
2268 if (sio_data->internal & (1 << 2))
2269 data->in_scaled |= (1 << 8); /* in8 is Vbat */
c145d5c6
RM
2270 if (sio_data->internal & (1 << 3))
2271 data->in_scaled |= (1 << 9); /* in9 is AVCC */
7bc32d29
GR
2272 } else if (sio_data->type == it8781 || sio_data->type == it8782 ||
2273 sio_data->type == it8783) {
0531d98b
GR
2274 if (sio_data->internal & (1 << 0))
2275 data->in_scaled |= (1 << 3); /* in3 is VCC5V */
2276 if (sio_data->internal & (1 << 1))
2277 data->in_scaled |= (1 << 7); /* in7 is VCCH5V */
44c1bcd4
JD
2278 }
2279
4573acbc
GR
2280 data->has_temp = 0x07;
2281 if (sio_data->skip_temp & (1 << 2)) {
2282 if (sio_data->type == it8782
2283 && !(it87_read_value(data, IT87_REG_TEMP_EXTRA) & 0x80))
2284 data->has_temp &= ~(1 << 2);
2285 }
2286
1da177e4 2287 /* Initialize the IT87 chip */
b74f3fdd 2288 it87_init_device(pdev);
1da177e4
LT
2289
2290 /* Register sysfs hooks */
5f2dc798
JD
2291 err = sysfs_create_group(&dev->kobj, &it87_group);
2292 if (err)
62a1d05f 2293 return err;
17d648bf 2294
c145d5c6 2295 for (i = 0; i < 10; i++) {
9172b5d1
GR
2296 if (sio_data->skip_in & (1 << i))
2297 continue;
2298 err = sysfs_create_group(&dev->kobj, &it87_group_in[i]);
2299 if (err)
62a1d05f 2300 goto error;
9172b5d1
GR
2301 if (sio_data->beep_pin && it87_attributes_in_beep[i]) {
2302 err = sysfs_create_file(&dev->kobj,
2303 it87_attributes_in_beep[i]);
2304 if (err)
62a1d05f 2305 goto error;
9172b5d1
GR
2306 }
2307 }
2308
4573acbc
GR
2309 for (i = 0; i < 3; i++) {
2310 if (!(data->has_temp & (1 << i)))
2311 continue;
2312 err = sysfs_create_group(&dev->kobj, &it87_group_temp[i]);
d9b327c3 2313 if (err)
62a1d05f 2314 goto error;
161d898a
GR
2315 if (has_temp_offset(data)) {
2316 err = sysfs_create_file(&dev->kobj,
2317 it87_attributes_temp_offset[i]);
2318 if (err)
2319 goto error;
2320 }
4573acbc
GR
2321 if (sio_data->beep_pin) {
2322 err = sysfs_create_file(&dev->kobj,
2323 it87_attributes_temp_beep[i]);
2324 if (err)
2325 goto error;
2326 }
d9b327c3
JD
2327 }
2328
9060f8bd 2329 /* Do not create fan files for disabled fans */
d9b327c3 2330 fan_beep_need_rw = 1;
fa3f70d6 2331 for (i = 0; i < 6; i++) {
723a0aa0
JD
2332 if (!(data->has_fan & (1 << i)))
2333 continue;
e1169ba0 2334 err = sysfs_create_group(&dev->kobj, &it87_group_fan[i]);
723a0aa0 2335 if (err)
62a1d05f 2336 goto error;
d9b327c3 2337
e1169ba0
GR
2338 if (i < 3 && !has_16bit_fans(data)) {
2339 err = sysfs_create_file(&dev->kobj,
2340 it87_attributes_fan_div[i]);
2341 if (err)
2342 goto error;
2343 }
2344
d9b327c3
JD
2345 if (sio_data->beep_pin) {
2346 err = sysfs_create_file(&dev->kobj,
2347 it87_attributes_fan_beep[i]);
2348 if (err)
62a1d05f 2349 goto error;
d9b327c3
JD
2350 if (!fan_beep_need_rw)
2351 continue;
2352
4a0d71cf
GR
2353 /*
2354 * As we have a single beep enable bit for all fans,
d9b327c3 2355 * only the first enabled fan has a writable attribute
4a0d71cf
GR
2356 * for it.
2357 */
d9b327c3
JD
2358 if (sysfs_chmod_file(&dev->kobj,
2359 it87_attributes_fan_beep[i],
2360 S_IRUGO | S_IWUSR))
2361 dev_dbg(dev, "chmod +w fan%d_beep failed\n",
2362 i + 1);
2363 fan_beep_need_rw = 0;
2364 }
17d648bf
JD
2365 }
2366
1da177e4 2367 if (enable_pwm_interface) {
723a0aa0
JD
2368 for (i = 0; i < 3; i++) {
2369 if (sio_data->skip_pwm & (1 << i))
2370 continue;
2371 err = sysfs_create_group(&dev->kobj,
2372 &it87_group_pwm[i]);
2373 if (err)
62a1d05f 2374 goto error;
4f3f51bc
JD
2375
2376 if (!has_old_autopwm(data))
2377 continue;
2378 err = sysfs_create_group(&dev->kobj,
2379 &it87_group_autopwm[i]);
2380 if (err)
62a1d05f 2381 goto error;
98dd22c3 2382 }
1da177e4
LT
2383 }
2384
895ff267 2385 if (!sio_data->skip_vid) {
303760b4 2386 data->vrm = vid_which_vrm();
87673dd7 2387 /* VID reading from Super-I/O config space if available */
b74f3fdd 2388 data->vid = sio_data->vid_value;
6a8d7acf
JD
2389 err = sysfs_create_group(&dev->kobj, &it87_group_vid);
2390 if (err)
62a1d05f 2391 goto error;
87808be4
JD
2392 }
2393
738e5e05 2394 /* Export labels for internal sensors */
c145d5c6 2395 for (i = 0; i < 4; i++) {
738e5e05
JD
2396 if (!(sio_data->internal & (1 << i)))
2397 continue;
2398 err = sysfs_create_file(&dev->kobj,
2399 it87_attributes_label[i]);
2400 if (err)
62a1d05f 2401 goto error;
738e5e05
JD
2402 }
2403
1beeffe4
TJ
2404 data->hwmon_dev = hwmon_device_register(dev);
2405 if (IS_ERR(data->hwmon_dev)) {
2406 err = PTR_ERR(data->hwmon_dev);
62a1d05f 2407 goto error;
1da177e4
LT
2408 }
2409
2410 return 0;
2411
62a1d05f 2412error:
723a0aa0 2413 it87_remove_files(dev);
1da177e4
LT
2414 return err;
2415}
2416
281dfd0b 2417static int it87_remove(struct platform_device *pdev)
1da177e4 2418{
b74f3fdd 2419 struct it87_data *data = platform_get_drvdata(pdev);
1da177e4 2420
1beeffe4 2421 hwmon_device_unregister(data->hwmon_dev);
723a0aa0 2422 it87_remove_files(&pdev->dev);
943b0830 2423
1da177e4
LT
2424 return 0;
2425}
2426
4a0d71cf
GR
2427/*
2428 * Must be called with data->update_lock held, except during initialization.
2429 * We ignore the IT87 BUSY flag at this moment - it could lead to deadlocks,
2430 * would slow down the IT87 access and should not be necessary.
2431 */
b74f3fdd 2432static int it87_read_value(struct it87_data *data, u8 reg)
1da177e4 2433{
b74f3fdd 2434 outb_p(reg, data->addr + IT87_ADDR_REG_OFFSET);
2435 return inb_p(data->addr + IT87_DATA_REG_OFFSET);
1da177e4
LT
2436}
2437
4a0d71cf
GR
2438/*
2439 * Must be called with data->update_lock held, except during initialization.
2440 * We ignore the IT87 BUSY flag at this moment - it could lead to deadlocks,
2441 * would slow down the IT87 access and should not be necessary.
2442 */
b74f3fdd 2443static void it87_write_value(struct it87_data *data, u8 reg, u8 value)
1da177e4 2444{
b74f3fdd 2445 outb_p(reg, data->addr + IT87_ADDR_REG_OFFSET);
2446 outb_p(value, data->addr + IT87_DATA_REG_OFFSET);
1da177e4
LT
2447}
2448
2449/* Return 1 if and only if the PWM interface is safe to use */
6c931ae1 2450static int it87_check_pwm(struct device *dev)
1da177e4 2451{
b74f3fdd 2452 struct it87_data *data = dev_get_drvdata(dev);
4a0d71cf
GR
2453 /*
2454 * Some BIOSes fail to correctly configure the IT87 fans. All fans off
1da177e4 2455 * and polarity set to active low is sign that this is the case so we
4a0d71cf
GR
2456 * disable pwm control to protect the user.
2457 */
b74f3fdd 2458 int tmp = it87_read_value(data, IT87_REG_FAN_CTL);
1da177e4
LT
2459 if ((tmp & 0x87) == 0) {
2460 if (fix_pwm_polarity) {
4a0d71cf
GR
2461 /*
2462 * The user asks us to attempt a chip reconfiguration.
1da177e4 2463 * This means switching to active high polarity and
4a0d71cf
GR
2464 * inverting all fan speed values.
2465 */
1da177e4
LT
2466 int i;
2467 u8 pwm[3];
2468
2469 for (i = 0; i < 3; i++)
b74f3fdd 2470 pwm[i] = it87_read_value(data,
1da177e4
LT
2471 IT87_REG_PWM(i));
2472
4a0d71cf
GR
2473 /*
2474 * If any fan is in automatic pwm mode, the polarity
1da177e4
LT
2475 * might be correct, as suspicious as it seems, so we
2476 * better don't change anything (but still disable the
4a0d71cf
GR
2477 * PWM interface).
2478 */
1da177e4 2479 if (!((pwm[0] | pwm[1] | pwm[2]) & 0x80)) {
1d9bcf6a
GR
2480 dev_info(dev,
2481 "Reconfiguring PWM to active high polarity\n");
b74f3fdd 2482 it87_write_value(data, IT87_REG_FAN_CTL,
1da177e4
LT
2483 tmp | 0x87);
2484 for (i = 0; i < 3; i++)
b74f3fdd 2485 it87_write_value(data,
1da177e4
LT
2486 IT87_REG_PWM(i),
2487 0x7f & ~pwm[i]);
2488 return 1;
2489 }
2490
1d9bcf6a
GR
2491 dev_info(dev,
2492 "PWM configuration is too broken to be fixed\n");
1da177e4
LT
2493 }
2494
1d9bcf6a
GR
2495 dev_info(dev,
2496 "Detected broken BIOS defaults, disabling PWM interface\n");
1da177e4
LT
2497 return 0;
2498 } else if (fix_pwm_polarity) {
1d9bcf6a
GR
2499 dev_info(dev,
2500 "PWM configuration looks sane, won't touch\n");
1da177e4
LT
2501 }
2502
2503 return 1;
2504}
2505
2506/* Called when we have found a new IT87. */
6c931ae1 2507static void it87_init_device(struct platform_device *pdev)
1da177e4 2508{
a8b3a3a5 2509 struct it87_sio_data *sio_data = dev_get_platdata(&pdev->dev);
b74f3fdd 2510 struct it87_data *data = platform_get_drvdata(pdev);
1da177e4 2511 int tmp, i;
591ec650 2512 u8 mask;
1da177e4 2513
4a0d71cf
GR
2514 /*
2515 * For each PWM channel:
b99883dc
JD
2516 * - If it is in automatic mode, setting to manual mode should set
2517 * the fan to full speed by default.
2518 * - If it is in manual mode, we need a mapping to temperature
2519 * channels to use when later setting to automatic mode later.
2520 * Use a 1:1 mapping by default (we are clueless.)
2521 * In both cases, the value can (and should) be changed by the user
6229cdb2
JD
2522 * prior to switching to a different mode.
2523 * Note that this is no longer needed for the IT8721F and later, as
2524 * these have separate registers for the temperature mapping and the
4a0d71cf
GR
2525 * manual duty cycle.
2526 */
1da177e4 2527 for (i = 0; i < 3; i++) {
b99883dc
JD
2528 data->pwm_temp_map[i] = i;
2529 data->pwm_duty[i] = 0x7f; /* Full speed */
4f3f51bc 2530 data->auto_pwm[i][3] = 0x7f; /* Full speed, hard-coded */
1da177e4
LT
2531 }
2532
4a0d71cf
GR
2533 /*
2534 * Some chips seem to have default value 0xff for all limit
c5df9b7a
JD
2535 * registers. For low voltage limits it makes no sense and triggers
2536 * alarms, so change to 0 instead. For high temperature limits, it
2537 * means -1 degree C, which surprisingly doesn't trigger an alarm,
4a0d71cf
GR
2538 * but is still confusing, so change to 127 degrees C.
2539 */
c5df9b7a 2540 for (i = 0; i < 8; i++) {
b74f3fdd 2541 tmp = it87_read_value(data, IT87_REG_VIN_MIN(i));
c5df9b7a 2542 if (tmp == 0xff)
b74f3fdd 2543 it87_write_value(data, IT87_REG_VIN_MIN(i), 0);
c5df9b7a
JD
2544 }
2545 for (i = 0; i < 3; i++) {
b74f3fdd 2546 tmp = it87_read_value(data, IT87_REG_TEMP_HIGH(i));
c5df9b7a 2547 if (tmp == 0xff)
b74f3fdd 2548 it87_write_value(data, IT87_REG_TEMP_HIGH(i), 127);
c5df9b7a
JD
2549 }
2550
4a0d71cf
GR
2551 /*
2552 * Temperature channels are not forcibly enabled, as they can be
a00afb97
JD
2553 * set to two different sensor types and we can't guess which one
2554 * is correct for a given system. These channels can be enabled at
4a0d71cf
GR
2555 * run-time through the temp{1-3}_type sysfs accessors if needed.
2556 */
1da177e4
LT
2557
2558 /* Check if voltage monitors are reset manually or by some reason */
b74f3fdd 2559 tmp = it87_read_value(data, IT87_REG_VIN_ENABLE);
1da177e4
LT
2560 if ((tmp & 0xff) == 0) {
2561 /* Enable all voltage monitors */
b74f3fdd 2562 it87_write_value(data, IT87_REG_VIN_ENABLE, 0xff);
1da177e4
LT
2563 }
2564
2565 /* Check if tachometers are reset manually or by some reason */
591ec650 2566 mask = 0x70 & ~(sio_data->skip_fan << 4);
b74f3fdd 2567 data->fan_main_ctrl = it87_read_value(data, IT87_REG_FAN_MAIN_CTRL);
591ec650 2568 if ((data->fan_main_ctrl & mask) == 0) {
1da177e4 2569 /* Enable all fan tachometers */
591ec650 2570 data->fan_main_ctrl |= mask;
5f2dc798
JD
2571 it87_write_value(data, IT87_REG_FAN_MAIN_CTRL,
2572 data->fan_main_ctrl);
1da177e4 2573 }
9060f8bd 2574 data->has_fan = (data->fan_main_ctrl >> 4) & 0x07;
1da177e4 2575
fa3f70d6
GR
2576 tmp = it87_read_value(data, IT87_REG_FAN_16BIT);
2577
9faf28ca
GR
2578 /* Set tachometers to 16-bit mode if needed */
2579 if (has_fan16_config(data)) {
9060f8bd 2580 if (~tmp & 0x07 & data->has_fan) {
b74f3fdd 2581 dev_dbg(&pdev->dev,
17d648bf 2582 "Setting fan1-3 to 16-bit mode\n");
b74f3fdd 2583 it87_write_value(data, IT87_REG_FAN_16BIT,
17d648bf
JD
2584 tmp | 0x07);
2585 }
9faf28ca
GR
2586 }
2587
2588 /* Check for additional fans */
2589 if (has_five_fans(data)) {
9faf28ca
GR
2590 if (tmp & (1 << 4))
2591 data->has_fan |= (1 << 3); /* fan4 enabled */
2592 if (tmp & (1 << 5))
2593 data->has_fan |= (1 << 4); /* fan5 enabled */
fa3f70d6
GR
2594 if (has_six_fans(data) && (tmp & (1 << 2)))
2595 data->has_fan |= (1 << 5); /* fan6 enabled */
17d648bf
JD
2596 }
2597
591ec650
JD
2598 /* Fan input pins may be used for alternative functions */
2599 data->has_fan &= ~sio_data->skip_fan;
2600
1da177e4 2601 /* Start monitoring */
b74f3fdd 2602 it87_write_value(data, IT87_REG_CONFIG,
41002f8d 2603 (it87_read_value(data, IT87_REG_CONFIG) & 0x3e)
1da177e4
LT
2604 | (update_vbat ? 0x41 : 0x01));
2605}
2606
b99883dc
JD
2607static void it87_update_pwm_ctrl(struct it87_data *data, int nr)
2608{
2609 data->pwm_ctrl[nr] = it87_read_value(data, IT87_REG_PWM(nr));
16b5dda2 2610 if (has_newer_autopwm(data)) {
b99883dc 2611 data->pwm_temp_map[nr] = data->pwm_ctrl[nr] & 0x03;
6229cdb2
JD
2612 data->pwm_duty[nr] = it87_read_value(data,
2613 IT87_REG_PWM_DUTY(nr));
2614 } else {
2615 if (data->pwm_ctrl[nr] & 0x80) /* Automatic mode */
2616 data->pwm_temp_map[nr] = data->pwm_ctrl[nr] & 0x03;
2617 else /* Manual mode */
2618 data->pwm_duty[nr] = data->pwm_ctrl[nr] & 0x7f;
2619 }
4f3f51bc
JD
2620
2621 if (has_old_autopwm(data)) {
2622 int i;
2623
2624 for (i = 0; i < 5 ; i++)
2625 data->auto_temp[nr][i] = it87_read_value(data,
2626 IT87_REG_AUTO_TEMP(nr, i));
2627 for (i = 0; i < 3 ; i++)
2628 data->auto_pwm[nr][i] = it87_read_value(data,
2629 IT87_REG_AUTO_PWM(nr, i));
2630 }
b99883dc
JD
2631}
2632
1da177e4
LT
2633static struct it87_data *it87_update_device(struct device *dev)
2634{
b74f3fdd 2635 struct it87_data *data = dev_get_drvdata(dev);
1da177e4
LT
2636 int i;
2637
9a61bf63 2638 mutex_lock(&data->update_lock);
1da177e4
LT
2639
2640 if (time_after(jiffies, data->last_updated + HZ + HZ / 2)
2641 || !data->valid) {
1da177e4 2642 if (update_vbat) {
4a0d71cf
GR
2643 /*
2644 * Cleared after each update, so reenable. Value
2645 * returned by this read will be previous value
2646 */
b74f3fdd 2647 it87_write_value(data, IT87_REG_CONFIG,
5f2dc798 2648 it87_read_value(data, IT87_REG_CONFIG) | 0x40);
1da177e4
LT
2649 }
2650 for (i = 0; i <= 7; i++) {
929c6a56 2651 data->in[i][0] =
5f2dc798 2652 it87_read_value(data, IT87_REG_VIN(i));
929c6a56 2653 data->in[i][1] =
5f2dc798 2654 it87_read_value(data, IT87_REG_VIN_MIN(i));
929c6a56 2655 data->in[i][2] =
5f2dc798 2656 it87_read_value(data, IT87_REG_VIN_MAX(i));
1da177e4 2657 }
3543a53f 2658 /* in8 (battery) has no limit registers */
929c6a56 2659 data->in[8][0] = it87_read_value(data, IT87_REG_VIN(8));
c145d5c6
RM
2660 if (data->type == it8603)
2661 data->in[9][0] = it87_read_value(data, 0x2f);
1da177e4 2662
fa3f70d6 2663 for (i = 0; i < 6; i++) {
9060f8bd
JD
2664 /* Skip disabled fans */
2665 if (!(data->has_fan & (1 << i)))
2666 continue;
2667
e1169ba0 2668 data->fan[i][1] =
5f2dc798 2669 it87_read_value(data, IT87_REG_FAN_MIN[i]);
e1169ba0 2670 data->fan[i][0] = it87_read_value(data,
c7f1f716 2671 IT87_REG_FAN[i]);
17d648bf 2672 /* Add high byte if in 16-bit mode */
0475169c 2673 if (has_16bit_fans(data)) {
e1169ba0 2674 data->fan[i][0] |= it87_read_value(data,
c7f1f716 2675 IT87_REG_FANX[i]) << 8;
e1169ba0 2676 data->fan[i][1] |= it87_read_value(data,
c7f1f716 2677 IT87_REG_FANX_MIN[i]) << 8;
17d648bf 2678 }
1da177e4
LT
2679 }
2680 for (i = 0; i < 3; i++) {
4573acbc
GR
2681 if (!(data->has_temp & (1 << i)))
2682 continue;
60ca385a 2683 data->temp[i][0] =
5f2dc798 2684 it87_read_value(data, IT87_REG_TEMP(i));
60ca385a 2685 data->temp[i][1] =
5f2dc798 2686 it87_read_value(data, IT87_REG_TEMP_LOW(i));
60ca385a
GR
2687 data->temp[i][2] =
2688 it87_read_value(data, IT87_REG_TEMP_HIGH(i));
161d898a
GR
2689 if (has_temp_offset(data))
2690 data->temp[i][3] =
2691 it87_read_value(data,
2692 IT87_REG_TEMP_OFFSET[i]);
1da177e4
LT
2693 }
2694
17d648bf 2695 /* Newer chips don't have clock dividers */
0475169c 2696 if ((data->has_fan & 0x07) && !has_16bit_fans(data)) {
b74f3fdd 2697 i = it87_read_value(data, IT87_REG_FAN_DIV);
17d648bf
JD
2698 data->fan_div[0] = i & 0x07;
2699 data->fan_div[1] = (i >> 3) & 0x07;
2700 data->fan_div[2] = (i & 0x40) ? 3 : 1;
2701 }
1da177e4
LT
2702
2703 data->alarms =
b74f3fdd 2704 it87_read_value(data, IT87_REG_ALARM1) |
2705 (it87_read_value(data, IT87_REG_ALARM2) << 8) |
2706 (it87_read_value(data, IT87_REG_ALARM3) << 16);
d9b327c3 2707 data->beeps = it87_read_value(data, IT87_REG_BEEP_ENABLE);
b99883dc 2708
b74f3fdd 2709 data->fan_main_ctrl = it87_read_value(data,
2710 IT87_REG_FAN_MAIN_CTRL);
2711 data->fan_ctl = it87_read_value(data, IT87_REG_FAN_CTL);
b99883dc
JD
2712 for (i = 0; i < 3; i++)
2713 it87_update_pwm_ctrl(data, i);
b74f3fdd 2714
2715 data->sensor = it87_read_value(data, IT87_REG_TEMP_ENABLE);
19529784 2716 data->extra = it87_read_value(data, IT87_REG_TEMP_EXTRA);
4a0d71cf
GR
2717 /*
2718 * The IT8705F does not have VID capability.
2719 * The IT8718F and later don't use IT87_REG_VID for the
2720 * same purpose.
2721 */
17d648bf 2722 if (data->type == it8712 || data->type == it8716) {
b74f3fdd 2723 data->vid = it87_read_value(data, IT87_REG_VID);
4a0d71cf
GR
2724 /*
2725 * The older IT8712F revisions had only 5 VID pins,
2726 * but we assume it is always safe to read 6 bits.
2727 */
17d648bf 2728 data->vid &= 0x3f;
1da177e4
LT
2729 }
2730 data->last_updated = jiffies;
2731 data->valid = 1;
2732 }
2733
9a61bf63 2734 mutex_unlock(&data->update_lock);
1da177e4
LT
2735
2736 return data;
2737}
2738
b74f3fdd 2739static int __init it87_device_add(unsigned short address,
2740 const struct it87_sio_data *sio_data)
2741{
2742 struct resource res = {
87b4b663
BH
2743 .start = address + IT87_EC_OFFSET,
2744 .end = address + IT87_EC_OFFSET + IT87_EC_EXTENT - 1,
b74f3fdd 2745 .name = DRVNAME,
2746 .flags = IORESOURCE_IO,
2747 };
2748 int err;
2749
b9acb64a
JD
2750 err = acpi_check_resource_conflict(&res);
2751 if (err)
2752 goto exit;
2753
b74f3fdd 2754 pdev = platform_device_alloc(DRVNAME, address);
2755 if (!pdev) {
2756 err = -ENOMEM;
a8ca1037 2757 pr_err("Device allocation failed\n");
b74f3fdd 2758 goto exit;
2759 }
2760
2761 err = platform_device_add_resources(pdev, &res, 1);
2762 if (err) {
a8ca1037 2763 pr_err("Device resource addition failed (%d)\n", err);
b74f3fdd 2764 goto exit_device_put;
2765 }
2766
2767 err = platform_device_add_data(pdev, sio_data,
2768 sizeof(struct it87_sio_data));
2769 if (err) {
a8ca1037 2770 pr_err("Platform data allocation failed\n");
b74f3fdd 2771 goto exit_device_put;
2772 }
2773
2774 err = platform_device_add(pdev);
2775 if (err) {
a8ca1037 2776 pr_err("Device addition failed (%d)\n", err);
b74f3fdd 2777 goto exit_device_put;
2778 }
2779
2780 return 0;
2781
2782exit_device_put:
2783 platform_device_put(pdev);
2784exit:
2785 return err;
2786}
2787
1da177e4
LT
2788static int __init sm_it87_init(void)
2789{
b74f3fdd 2790 int err;
5f2dc798 2791 unsigned short isa_address = 0;
b74f3fdd 2792 struct it87_sio_data sio_data;
2793
98dd22c3 2794 memset(&sio_data, 0, sizeof(struct it87_sio_data));
b74f3fdd 2795 err = it87_find(&isa_address, &sio_data);
2796 if (err)
2797 return err;
2798 err = platform_driver_register(&it87_driver);
2799 if (err)
2800 return err;
fde09509 2801
b74f3fdd 2802 err = it87_device_add(isa_address, &sio_data);
5f2dc798 2803 if (err) {
b74f3fdd 2804 platform_driver_unregister(&it87_driver);
2805 return err;
2806 }
2807
2808 return 0;
1da177e4
LT
2809}
2810
2811static void __exit sm_it87_exit(void)
2812{
b74f3fdd 2813 platform_device_unregister(pdev);
2814 platform_driver_unregister(&it87_driver);
1da177e4
LT
2815}
2816
2817
7c81c60f 2818MODULE_AUTHOR("Chris Gauthron, Jean Delvare <jdelvare@suse.de>");
44c1bcd4 2819MODULE_DESCRIPTION("IT8705F/IT871xF/IT872xF hardware monitoring driver");
1da177e4
LT
2820module_param(update_vbat, bool, 0);
2821MODULE_PARM_DESC(update_vbat, "Update vbat if set else return powerup value");
2822module_param(fix_pwm_polarity, bool, 0);
5f2dc798
JD
2823MODULE_PARM_DESC(fix_pwm_polarity,
2824 "Force PWM polarity to active high (DANGEROUS)");
1da177e4
LT
2825MODULE_LICENSE("GPL");
2826
2827module_init(sm_it87_init);
2828module_exit(sm_it87_exit);