]>
Commit | Line | Data |
---|---|---|
1da177e4 | 1 | /* |
5f2dc798 JD |
2 | * it87.c - Part of lm_sensors, Linux kernel modules for hardware |
3 | * monitoring. | |
4 | * | |
5 | * The IT8705F is an LPC-based Super I/O part that contains UARTs, a | |
6 | * parallel port, an IR port, a MIDI port, a floppy controller, etc., in | |
7 | * addition to an Environment Controller (Enhanced Hardware Monitor and | |
8 | * Fan Controller) | |
9 | * | |
10 | * This driver supports only the Environment Controller in the IT8705F and | |
11 | * similar parts. The other devices are supported by different drivers. | |
12 | * | |
c145d5c6 | 13 | * Supports: IT8603E Super I/O chip w/LPC interface |
3ba9d977 | 14 | * IT8620E Super I/O chip w/LPC interface |
574e9bd8 | 15 | * IT8623E Super I/O chip w/LPC interface |
c145d5c6 | 16 | * IT8705F Super I/O chip w/LPC interface |
5f2dc798 JD |
17 | * IT8712F Super I/O chip w/LPC interface |
18 | * IT8716F Super I/O chip w/LPC interface | |
19 | * IT8718F Super I/O chip w/LPC interface | |
20 | * IT8720F Super I/O chip w/LPC interface | |
44c1bcd4 | 21 | * IT8721F Super I/O chip w/LPC interface |
5f2dc798 | 22 | * IT8726F Super I/O chip w/LPC interface |
16b5dda2 | 23 | * IT8728F Super I/O chip w/LPC interface |
ead80803 | 24 | * IT8732F Super I/O chip w/LPC interface |
44c1bcd4 | 25 | * IT8758E Super I/O chip w/LPC interface |
b0636707 GR |
26 | * IT8771E Super I/O chip w/LPC interface |
27 | * IT8772E Super I/O chip w/LPC interface | |
7bc32d29 | 28 | * IT8781F Super I/O chip w/LPC interface |
0531d98b GR |
29 | * IT8782F Super I/O chip w/LPC interface |
30 | * IT8783E/F Super I/O chip w/LPC interface | |
a0c1424a | 31 | * IT8786E Super I/O chip w/LPC interface |
4ee07157 | 32 | * IT8790E Super I/O chip w/LPC interface |
5f2dc798 JD |
33 | * Sis950 A clone of the IT8705F |
34 | * | |
35 | * Copyright (C) 2001 Chris Gauthron | |
7c81c60f | 36 | * Copyright (C) 2005-2010 Jean Delvare <jdelvare@suse.de> |
5f2dc798 JD |
37 | * |
38 | * This program is free software; you can redistribute it and/or modify | |
39 | * it under the terms of the GNU General Public License as published by | |
40 | * the Free Software Foundation; either version 2 of the License, or | |
41 | * (at your option) any later version. | |
42 | * | |
43 | * This program is distributed in the hope that it will be useful, | |
44 | * but WITHOUT ANY WARRANTY; without even the implied warranty of | |
45 | * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the | |
46 | * GNU General Public License for more details. | |
47 | * | |
48 | * You should have received a copy of the GNU General Public License | |
49 | * along with this program; if not, write to the Free Software | |
50 | * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA. | |
51 | */ | |
1da177e4 | 52 | |
a8ca1037 JP |
53 | #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt |
54 | ||
1da177e4 LT |
55 | #include <linux/module.h> |
56 | #include <linux/init.h> | |
57 | #include <linux/slab.h> | |
58 | #include <linux/jiffies.h> | |
b74f3fdd | 59 | #include <linux/platform_device.h> |
943b0830 | 60 | #include <linux/hwmon.h> |
303760b4 JD |
61 | #include <linux/hwmon-sysfs.h> |
62 | #include <linux/hwmon-vid.h> | |
943b0830 | 63 | #include <linux/err.h> |
9a61bf63 | 64 | #include <linux/mutex.h> |
87808be4 | 65 | #include <linux/sysfs.h> |
98dd22c3 JD |
66 | #include <linux/string.h> |
67 | #include <linux/dmi.h> | |
b9acb64a | 68 | #include <linux/acpi.h> |
6055fae8 | 69 | #include <linux/io.h> |
1da177e4 | 70 | |
b74f3fdd | 71 | #define DRVNAME "it87" |
1da177e4 | 72 | |
ead80803 JM |
73 | enum chips { it87, it8712, it8716, it8718, it8720, it8721, it8728, it8732, |
74 | it8771, it8772, it8781, it8782, it8783, it8786, it8790, it8603, | |
75 | it8620 }; | |
1da177e4 | 76 | |
67b671bc JD |
77 | static unsigned short force_id; |
78 | module_param(force_id, ushort, 0); | |
79 | MODULE_PARM_DESC(force_id, "Override the detected device ID"); | |
80 | ||
e84bd953 | 81 | static struct platform_device *it87_pdev[2]; |
b74f3fdd | 82 | |
3c2e3512 | 83 | #define REG_2E 0x2e /* The register to read/write */ |
e84bd953 | 84 | #define REG_4E 0x4e /* Secondary register to read/write */ |
3c2e3512 | 85 | |
1da177e4 | 86 | #define DEV 0x07 /* Register: Logical device select */ |
1da177e4 | 87 | #define PME 0x04 /* The device with the fan registers in it */ |
b4da93e4 JMS |
88 | |
89 | /* The device with the IT8718F/IT8720F VID value in it */ | |
90 | #define GPIO 0x07 | |
91 | ||
1da177e4 LT |
92 | #define DEVID 0x20 /* Register: Device ID */ |
93 | #define DEVREV 0x22 /* Register: Device Revision */ | |
94 | ||
3c2e3512 | 95 | static inline int superio_inb(int ioreg, int reg) |
1da177e4 | 96 | { |
3c2e3512 GR |
97 | outb(reg, ioreg); |
98 | return inb(ioreg + 1); | |
1da177e4 LT |
99 | } |
100 | ||
3c2e3512 | 101 | static inline void superio_outb(int ioreg, int reg, int val) |
436cad2a | 102 | { |
3c2e3512 GR |
103 | outb(reg, ioreg); |
104 | outb(val, ioreg + 1); | |
436cad2a JD |
105 | } |
106 | ||
3c2e3512 | 107 | static int superio_inw(int ioreg, int reg) |
1da177e4 LT |
108 | { |
109 | int val; | |
3c2e3512 GR |
110 | outb(reg++, ioreg); |
111 | val = inb(ioreg + 1) << 8; | |
112 | outb(reg, ioreg); | |
113 | val |= inb(ioreg + 1); | |
1da177e4 LT |
114 | return val; |
115 | } | |
116 | ||
3c2e3512 | 117 | static inline void superio_select(int ioreg, int ldn) |
1da177e4 | 118 | { |
3c2e3512 GR |
119 | outb(DEV, ioreg); |
120 | outb(ldn, ioreg + 1); | |
1da177e4 LT |
121 | } |
122 | ||
3c2e3512 | 123 | static inline int superio_enter(int ioreg) |
1da177e4 | 124 | { |
5b0380c9 | 125 | /* |
3c2e3512 | 126 | * Try to reserve ioreg and ioreg + 1 for exclusive access. |
5b0380c9 | 127 | */ |
3c2e3512 | 128 | if (!request_muxed_region(ioreg, 2, DRVNAME)) |
5b0380c9 NG |
129 | return -EBUSY; |
130 | ||
3c2e3512 GR |
131 | outb(0x87, ioreg); |
132 | outb(0x01, ioreg); | |
133 | outb(0x55, ioreg); | |
e84bd953 | 134 | outb(ioreg == REG_4E ? 0xaa : 0x55, ioreg); |
5b0380c9 | 135 | return 0; |
1da177e4 LT |
136 | } |
137 | ||
3c2e3512 | 138 | static inline void superio_exit(int ioreg) |
1da177e4 | 139 | { |
3c2e3512 GR |
140 | outb(0x02, ioreg); |
141 | outb(0x02, ioreg + 1); | |
142 | release_region(ioreg, 2); | |
1da177e4 LT |
143 | } |
144 | ||
87673dd7 | 145 | /* Logical device 4 registers */ |
1da177e4 LT |
146 | #define IT8712F_DEVID 0x8712 |
147 | #define IT8705F_DEVID 0x8705 | |
17d648bf | 148 | #define IT8716F_DEVID 0x8716 |
87673dd7 | 149 | #define IT8718F_DEVID 0x8718 |
b4da93e4 | 150 | #define IT8720F_DEVID 0x8720 |
44c1bcd4 | 151 | #define IT8721F_DEVID 0x8721 |
08a8f6e9 | 152 | #define IT8726F_DEVID 0x8726 |
16b5dda2 | 153 | #define IT8728F_DEVID 0x8728 |
ead80803 | 154 | #define IT8732F_DEVID 0x8732 |
b0636707 GR |
155 | #define IT8771E_DEVID 0x8771 |
156 | #define IT8772E_DEVID 0x8772 | |
7bc32d29 | 157 | #define IT8781F_DEVID 0x8781 |
0531d98b GR |
158 | #define IT8782F_DEVID 0x8782 |
159 | #define IT8783E_DEVID 0x8783 | |
a0c1424a | 160 | #define IT8786E_DEVID 0x8786 |
4ee07157 | 161 | #define IT8790E_DEVID 0x8790 |
7183ae8c | 162 | #define IT8603E_DEVID 0x8603 |
3ba9d977 | 163 | #define IT8620E_DEVID 0x8620 |
574e9bd8 | 164 | #define IT8623E_DEVID 0x8623 |
1da177e4 LT |
165 | #define IT87_ACT_REG 0x30 |
166 | #define IT87_BASE_REG 0x60 | |
167 | ||
87673dd7 | 168 | /* Logical device 7 registers (IT8712F and later) */ |
0531d98b | 169 | #define IT87_SIO_GPIO1_REG 0x25 |
3ba9d977 | 170 | #define IT87_SIO_GPIO2_REG 0x26 |
895ff267 | 171 | #define IT87_SIO_GPIO3_REG 0x27 |
36c4d98a | 172 | #define IT87_SIO_GPIO4_REG 0x28 |
591ec650 | 173 | #define IT87_SIO_GPIO5_REG 0x29 |
0531d98b | 174 | #define IT87_SIO_PINX1_REG 0x2a /* Pin selection */ |
87673dd7 | 175 | #define IT87_SIO_PINX2_REG 0x2c /* Pin selection */ |
0531d98b | 176 | #define IT87_SIO_SPI_REG 0xef /* SPI function pin select */ |
87673dd7 | 177 | #define IT87_SIO_VID_REG 0xfc /* VID value */ |
d9b327c3 | 178 | #define IT87_SIO_BEEP_PIN_REG 0xf6 /* Beep pin mapping */ |
87673dd7 | 179 | |
1da177e4 | 180 | /* Update battery voltage after every reading if true */ |
90ab5ee9 | 181 | static bool update_vbat; |
1da177e4 LT |
182 | |
183 | /* Not all BIOSes properly configure the PWM registers */ | |
90ab5ee9 | 184 | static bool fix_pwm_polarity; |
1da177e4 | 185 | |
1da177e4 LT |
186 | /* Many IT87 constants specified below */ |
187 | ||
188 | /* Length of ISA address segment */ | |
189 | #define IT87_EXTENT 8 | |
190 | ||
87b4b663 BH |
191 | /* Length of ISA address segment for Environmental Controller */ |
192 | #define IT87_EC_EXTENT 2 | |
193 | ||
194 | /* Offset of EC registers from ISA base address */ | |
195 | #define IT87_EC_OFFSET 5 | |
196 | ||
197 | /* Where are the ISA address/data registers relative to the EC base address */ | |
198 | #define IT87_ADDR_REG_OFFSET 0 | |
199 | #define IT87_DATA_REG_OFFSET 1 | |
1da177e4 LT |
200 | |
201 | /*----- The IT87 registers -----*/ | |
202 | ||
203 | #define IT87_REG_CONFIG 0x00 | |
204 | ||
205 | #define IT87_REG_ALARM1 0x01 | |
206 | #define IT87_REG_ALARM2 0x02 | |
207 | #define IT87_REG_ALARM3 0x03 | |
208 | ||
4a0d71cf GR |
209 | /* |
210 | * The IT8718F and IT8720F have the VID value in a different register, in | |
211 | * Super-I/O configuration space. | |
212 | */ | |
1da177e4 | 213 | #define IT87_REG_VID 0x0a |
4a0d71cf GR |
214 | /* |
215 | * The IT8705F and IT8712F earlier than revision 0x08 use register 0x0b | |
216 | * for fan divisors. Later IT8712F revisions must use 16-bit tachometer | |
217 | * mode. | |
218 | */ | |
1da177e4 | 219 | #define IT87_REG_FAN_DIV 0x0b |
17d648bf | 220 | #define IT87_REG_FAN_16BIT 0x0c |
1da177e4 LT |
221 | |
222 | /* Monitors: 9 voltage (0 to 7, battery), 3 temp (1 to 3), 3 fan (1 to 3) */ | |
223 | ||
fa3f70d6 GR |
224 | static const u8 IT87_REG_FAN[] = { 0x0d, 0x0e, 0x0f, 0x80, 0x82, 0x4c }; |
225 | static const u8 IT87_REG_FAN_MIN[] = { 0x10, 0x11, 0x12, 0x84, 0x86, 0x4e }; | |
226 | static const u8 IT87_REG_FANX[] = { 0x18, 0x19, 0x1a, 0x81, 0x83, 0x4d }; | |
227 | static const u8 IT87_REG_FANX_MIN[] = { 0x1b, 0x1c, 0x1d, 0x85, 0x87, 0x4f }; | |
228 | static const u8 IT87_REG_TEMP_OFFSET[] = { 0x56, 0x57, 0x59 }; | |
161d898a | 229 | |
1da177e4 LT |
230 | #define IT87_REG_FAN_MAIN_CTRL 0x13 |
231 | #define IT87_REG_FAN_CTL 0x14 | |
36c4d98a GR |
232 | static const u8 IT87_REG_PWM[] = { 0x15, 0x16, 0x17, 0x7f, 0xa7, 0xaf }; |
233 | static const u8 IT87_REG_PWM_DUTY[] = { 0x63, 0x6b, 0x73, 0x7b, 0xa3, 0xab }; | |
1da177e4 LT |
234 | |
235 | #define IT87_REG_VIN(nr) (0x20 + (nr)) | |
236 | #define IT87_REG_TEMP(nr) (0x29 + (nr)) | |
237 | ||
73055405 GR |
238 | #define IT87_REG_AVCC3 0x2f |
239 | ||
1da177e4 LT |
240 | #define IT87_REG_VIN_MAX(nr) (0x30 + (nr) * 2) |
241 | #define IT87_REG_VIN_MIN(nr) (0x31 + (nr) * 2) | |
242 | #define IT87_REG_TEMP_HIGH(nr) (0x40 + (nr) * 2) | |
243 | #define IT87_REG_TEMP_LOW(nr) (0x41 + (nr) * 2) | |
244 | ||
1da177e4 LT |
245 | #define IT87_REG_VIN_ENABLE 0x50 |
246 | #define IT87_REG_TEMP_ENABLE 0x51 | |
4573acbc | 247 | #define IT87_REG_TEMP_EXTRA 0x55 |
d9b327c3 | 248 | #define IT87_REG_BEEP_ENABLE 0x5c |
1da177e4 LT |
249 | |
250 | #define IT87_REG_CHIPID 0x58 | |
251 | ||
4f3f51bc JD |
252 | #define IT87_REG_AUTO_TEMP(nr, i) (0x60 + (nr) * 8 + (i)) |
253 | #define IT87_REG_AUTO_PWM(nr, i) (0x65 + (nr) * 8 + (i)) | |
254 | ||
483db43e GR |
255 | struct it87_devices { |
256 | const char *name; | |
faf392fb | 257 | const char * const suffix; |
483db43e | 258 | u16 features; |
19529784 GR |
259 | u8 peci_mask; |
260 | u8 old_peci_mask; | |
483db43e GR |
261 | }; |
262 | ||
263 | #define FEAT_12MV_ADC (1 << 0) | |
264 | #define FEAT_NEWER_AUTOPWM (1 << 1) | |
265 | #define FEAT_OLD_AUTOPWM (1 << 2) | |
266 | #define FEAT_16BIT_FANS (1 << 3) | |
267 | #define FEAT_TEMP_OFFSET (1 << 4) | |
5d8d2f2b | 268 | #define FEAT_TEMP_PECI (1 << 5) |
19529784 | 269 | #define FEAT_TEMP_OLD_PECI (1 << 6) |
9faf28ca GR |
270 | #define FEAT_FAN16_CONFIG (1 << 7) /* Need to enable 16-bit fans */ |
271 | #define FEAT_FIVE_FANS (1 << 8) /* Supports five fans */ | |
32dd7c40 | 272 | #define FEAT_VID (1 << 9) /* Set if chip supports VID */ |
7f5726c3 | 273 | #define FEAT_IN7_INTERNAL (1 << 10) /* Set if in7 is internal */ |
fa3f70d6 | 274 | #define FEAT_SIX_FANS (1 << 11) /* Supports six fans */ |
ead80803 | 275 | #define FEAT_10_9MV_ADC (1 << 12) |
73055405 | 276 | #define FEAT_AVCC3 (1 << 13) /* Chip supports in9/AVCC3 */ |
36c4d98a | 277 | #define FEAT_SIX_PWM (1 << 14) /* Chip supports 6 pwm chn */ |
60878bcf | 278 | #define FEAT_PWM_FREQ2 (1 << 15) /* Separate pwm freq 2 */ |
483db43e GR |
279 | |
280 | static const struct it87_devices it87_devices[] = { | |
281 | [it87] = { | |
282 | .name = "it87", | |
faf392fb | 283 | .suffix = "F", |
483db43e GR |
284 | .features = FEAT_OLD_AUTOPWM, /* may need to overwrite */ |
285 | }, | |
286 | [it8712] = { | |
287 | .name = "it8712", | |
faf392fb | 288 | .suffix = "F", |
32dd7c40 GR |
289 | .features = FEAT_OLD_AUTOPWM | FEAT_VID, |
290 | /* may need to overwrite */ | |
483db43e GR |
291 | }, |
292 | [it8716] = { | |
293 | .name = "it8716", | |
faf392fb | 294 | .suffix = "F", |
32dd7c40 | 295 | .features = FEAT_16BIT_FANS | FEAT_TEMP_OFFSET | FEAT_VID |
60878bcf | 296 | | FEAT_FAN16_CONFIG | FEAT_FIVE_FANS | FEAT_PWM_FREQ2, |
483db43e GR |
297 | }, |
298 | [it8718] = { | |
299 | .name = "it8718", | |
faf392fb | 300 | .suffix = "F", |
32dd7c40 | 301 | .features = FEAT_16BIT_FANS | FEAT_TEMP_OFFSET | FEAT_VID |
60878bcf GR |
302 | | FEAT_TEMP_OLD_PECI | FEAT_FAN16_CONFIG | FEAT_FIVE_FANS |
303 | | FEAT_PWM_FREQ2, | |
19529784 | 304 | .old_peci_mask = 0x4, |
483db43e GR |
305 | }, |
306 | [it8720] = { | |
307 | .name = "it8720", | |
faf392fb | 308 | .suffix = "F", |
32dd7c40 | 309 | .features = FEAT_16BIT_FANS | FEAT_TEMP_OFFSET | FEAT_VID |
60878bcf GR |
310 | | FEAT_TEMP_OLD_PECI | FEAT_FAN16_CONFIG | FEAT_FIVE_FANS |
311 | | FEAT_PWM_FREQ2, | |
19529784 | 312 | .old_peci_mask = 0x4, |
483db43e GR |
313 | }, |
314 | [it8721] = { | |
315 | .name = "it8721", | |
faf392fb | 316 | .suffix = "F", |
483db43e | 317 | .features = FEAT_NEWER_AUTOPWM | FEAT_12MV_ADC | FEAT_16BIT_FANS |
9faf28ca | 318 | | FEAT_TEMP_OFFSET | FEAT_TEMP_OLD_PECI | FEAT_TEMP_PECI |
60878bcf GR |
319 | | FEAT_FAN16_CONFIG | FEAT_FIVE_FANS | FEAT_IN7_INTERNAL |
320 | | FEAT_PWM_FREQ2, | |
5d8d2f2b | 321 | .peci_mask = 0x05, |
19529784 | 322 | .old_peci_mask = 0x02, /* Actually reports PCH */ |
483db43e GR |
323 | }, |
324 | [it8728] = { | |
325 | .name = "it8728", | |
faf392fb | 326 | .suffix = "F", |
483db43e | 327 | .features = FEAT_NEWER_AUTOPWM | FEAT_12MV_ADC | FEAT_16BIT_FANS |
7f5726c3 | 328 | | FEAT_TEMP_OFFSET | FEAT_TEMP_PECI | FEAT_FIVE_FANS |
60878bcf | 329 | | FEAT_IN7_INTERNAL | FEAT_PWM_FREQ2, |
5d8d2f2b | 330 | .peci_mask = 0x07, |
483db43e | 331 | }, |
ead80803 JM |
332 | [it8732] = { |
333 | .name = "it8732", | |
334 | .suffix = "F", | |
335 | .features = FEAT_NEWER_AUTOPWM | FEAT_16BIT_FANS | |
336 | | FEAT_TEMP_OFFSET | FEAT_TEMP_OLD_PECI | FEAT_TEMP_PECI | |
337 | | FEAT_10_9MV_ADC | FEAT_IN7_INTERNAL, | |
338 | .peci_mask = 0x07, | |
339 | .old_peci_mask = 0x02, /* Actually reports PCH */ | |
340 | }, | |
b0636707 GR |
341 | [it8771] = { |
342 | .name = "it8771", | |
faf392fb | 343 | .suffix = "E", |
b0636707 | 344 | .features = FEAT_NEWER_AUTOPWM | FEAT_12MV_ADC | FEAT_16BIT_FANS |
60878bcf GR |
345 | | FEAT_TEMP_OFFSET | FEAT_TEMP_PECI | FEAT_IN7_INTERNAL |
346 | | FEAT_PWM_FREQ2, | |
9faf28ca GR |
347 | /* PECI: guesswork */ |
348 | /* 12mV ADC (OHM) */ | |
349 | /* 16 bit fans (OHM) */ | |
350 | /* three fans, always 16 bit (guesswork) */ | |
b0636707 GR |
351 | .peci_mask = 0x07, |
352 | }, | |
353 | [it8772] = { | |
354 | .name = "it8772", | |
faf392fb | 355 | .suffix = "E", |
b0636707 | 356 | .features = FEAT_NEWER_AUTOPWM | FEAT_12MV_ADC | FEAT_16BIT_FANS |
60878bcf GR |
357 | | FEAT_TEMP_OFFSET | FEAT_TEMP_PECI | FEAT_IN7_INTERNAL |
358 | | FEAT_PWM_FREQ2, | |
9faf28ca GR |
359 | /* PECI (coreboot) */ |
360 | /* 12mV ADC (HWSensors4, OHM) */ | |
361 | /* 16 bit fans (HWSensors4, OHM) */ | |
362 | /* three fans, always 16 bit (datasheet) */ | |
b0636707 GR |
363 | .peci_mask = 0x07, |
364 | }, | |
7bc32d29 GR |
365 | [it8781] = { |
366 | .name = "it8781", | |
faf392fb | 367 | .suffix = "F", |
7bc32d29 | 368 | .features = FEAT_16BIT_FANS | FEAT_TEMP_OFFSET |
60878bcf | 369 | | FEAT_TEMP_OLD_PECI | FEAT_FAN16_CONFIG | FEAT_PWM_FREQ2, |
7bc32d29 GR |
370 | .old_peci_mask = 0x4, |
371 | }, | |
483db43e GR |
372 | [it8782] = { |
373 | .name = "it8782", | |
faf392fb | 374 | .suffix = "F", |
19529784 | 375 | .features = FEAT_16BIT_FANS | FEAT_TEMP_OFFSET |
60878bcf | 376 | | FEAT_TEMP_OLD_PECI | FEAT_FAN16_CONFIG | FEAT_PWM_FREQ2, |
19529784 | 377 | .old_peci_mask = 0x4, |
483db43e GR |
378 | }, |
379 | [it8783] = { | |
380 | .name = "it8783", | |
faf392fb | 381 | .suffix = "E/F", |
19529784 | 382 | .features = FEAT_16BIT_FANS | FEAT_TEMP_OFFSET |
60878bcf | 383 | | FEAT_TEMP_OLD_PECI | FEAT_FAN16_CONFIG | FEAT_PWM_FREQ2, |
19529784 | 384 | .old_peci_mask = 0x4, |
483db43e | 385 | }, |
a0c1424a TL |
386 | [it8786] = { |
387 | .name = "it8786", | |
faf392fb | 388 | .suffix = "E", |
a0c1424a | 389 | .features = FEAT_NEWER_AUTOPWM | FEAT_12MV_ADC | FEAT_16BIT_FANS |
60878bcf GR |
390 | | FEAT_TEMP_OFFSET | FEAT_TEMP_PECI | FEAT_IN7_INTERNAL |
391 | | FEAT_PWM_FREQ2, | |
a0c1424a TL |
392 | .peci_mask = 0x07, |
393 | }, | |
4ee07157 GR |
394 | [it8790] = { |
395 | .name = "it8790", | |
396 | .suffix = "E", | |
397 | .features = FEAT_NEWER_AUTOPWM | FEAT_12MV_ADC | FEAT_16BIT_FANS | |
60878bcf GR |
398 | | FEAT_TEMP_OFFSET | FEAT_TEMP_PECI | FEAT_IN7_INTERNAL |
399 | | FEAT_PWM_FREQ2, | |
4ee07157 GR |
400 | .peci_mask = 0x07, |
401 | }, | |
c145d5c6 RM |
402 | [it8603] = { |
403 | .name = "it8603", | |
faf392fb | 404 | .suffix = "E", |
c145d5c6 | 405 | .features = FEAT_NEWER_AUTOPWM | FEAT_12MV_ADC | FEAT_16BIT_FANS |
73055405 | 406 | | FEAT_TEMP_OFFSET | FEAT_TEMP_PECI | FEAT_IN7_INTERNAL |
60878bcf | 407 | | FEAT_AVCC3 | FEAT_PWM_FREQ2, |
c145d5c6 RM |
408 | .peci_mask = 0x07, |
409 | }, | |
3ba9d977 GR |
410 | [it8620] = { |
411 | .name = "it8620", | |
412 | .suffix = "E", | |
413 | .features = FEAT_NEWER_AUTOPWM | FEAT_12MV_ADC | FEAT_16BIT_FANS | |
fa3f70d6 | 414 | | FEAT_TEMP_OFFSET | FEAT_TEMP_PECI | FEAT_SIX_FANS |
60878bcf | 415 | | FEAT_IN7_INTERNAL | FEAT_SIX_PWM | FEAT_PWM_FREQ2, |
3ba9d977 GR |
416 | .peci_mask = 0x07, |
417 | }, | |
483db43e GR |
418 | }; |
419 | ||
420 | #define has_16bit_fans(data) ((data)->features & FEAT_16BIT_FANS) | |
421 | #define has_12mv_adc(data) ((data)->features & FEAT_12MV_ADC) | |
ead80803 | 422 | #define has_10_9mv_adc(data) ((data)->features & FEAT_10_9MV_ADC) |
483db43e GR |
423 | #define has_newer_autopwm(data) ((data)->features & FEAT_NEWER_AUTOPWM) |
424 | #define has_old_autopwm(data) ((data)->features & FEAT_OLD_AUTOPWM) | |
425 | #define has_temp_offset(data) ((data)->features & FEAT_TEMP_OFFSET) | |
5d8d2f2b GR |
426 | #define has_temp_peci(data, nr) (((data)->features & FEAT_TEMP_PECI) && \ |
427 | ((data)->peci_mask & (1 << nr))) | |
19529784 GR |
428 | #define has_temp_old_peci(data, nr) \ |
429 | (((data)->features & FEAT_TEMP_OLD_PECI) && \ | |
430 | ((data)->old_peci_mask & (1 << nr))) | |
9faf28ca | 431 | #define has_fan16_config(data) ((data)->features & FEAT_FAN16_CONFIG) |
fa3f70d6 GR |
432 | #define has_five_fans(data) ((data)->features & (FEAT_FIVE_FANS | \ |
433 | FEAT_SIX_FANS)) | |
32dd7c40 | 434 | #define has_vid(data) ((data)->features & FEAT_VID) |
7f5726c3 | 435 | #define has_in7_internal(data) ((data)->features & FEAT_IN7_INTERNAL) |
fa3f70d6 | 436 | #define has_six_fans(data) ((data)->features & FEAT_SIX_FANS) |
73055405 | 437 | #define has_avcc3(data) ((data)->features & FEAT_AVCC3) |
36c4d98a | 438 | #define has_six_pwm(data) ((data)->features & FEAT_SIX_PWM) |
60878bcf | 439 | #define has_pwm_freq2(data) ((data)->features & FEAT_PWM_FREQ2) |
1da177e4 | 440 | |
b74f3fdd | 441 | struct it87_sio_data { |
442 | enum chips type; | |
443 | /* Values read from Super-I/O config space */ | |
0475169c | 444 | u8 revision; |
b74f3fdd | 445 | u8 vid_value; |
d9b327c3 | 446 | u8 beep_pin; |
738e5e05 | 447 | u8 internal; /* Internal sensors can be labeled */ |
591ec650 | 448 | /* Features skipped based on config or DMI */ |
9172b5d1 | 449 | u16 skip_in; |
895ff267 | 450 | u8 skip_vid; |
591ec650 | 451 | u8 skip_fan; |
98dd22c3 | 452 | u8 skip_pwm; |
4573acbc | 453 | u8 skip_temp; |
b74f3fdd | 454 | }; |
455 | ||
4a0d71cf GR |
456 | /* |
457 | * For each registered chip, we need to keep some data in memory. | |
458 | * The structure is dynamically allocated. | |
459 | */ | |
1da177e4 | 460 | struct it87_data { |
1beeffe4 | 461 | struct device *hwmon_dev; |
1da177e4 | 462 | enum chips type; |
483db43e | 463 | u16 features; |
19529784 GR |
464 | u8 peci_mask; |
465 | u8 old_peci_mask; | |
1da177e4 | 466 | |
b74f3fdd | 467 | unsigned short addr; |
468 | const char *name; | |
9a61bf63 | 469 | struct mutex update_lock; |
1da177e4 LT |
470 | char valid; /* !=0 if following fields are valid */ |
471 | unsigned long last_updated; /* In jiffies */ | |
472 | ||
44c1bcd4 | 473 | u16 in_scaled; /* Internal voltage sensors are scaled */ |
52929715 | 474 | u16 has_in; /* Bitfield, voltage sensors enabled */ |
c145d5c6 | 475 | u8 in[10][3]; /* [nr][0]=in, [1]=min, [2]=max */ |
9060f8bd | 476 | u8 has_fan; /* Bitfield, fans enabled */ |
fa3f70d6 | 477 | u16 fan[6][2]; /* Register values, [nr][0]=fan, [1]=min */ |
4573acbc | 478 | u8 has_temp; /* Bitfield, temp sensors enabled */ |
161d898a | 479 | s8 temp[3][4]; /* [nr][0]=temp, [1]=min, [2]=max, [3]=offset */ |
19529784 GR |
480 | u8 sensor; /* Register value (IT87_REG_TEMP_ENABLE) */ |
481 | u8 extra; /* Register value (IT87_REG_TEMP_EXTRA) */ | |
1da177e4 LT |
482 | u8 fan_div[3]; /* Register encoding, shifted right */ |
483 | u8 vid; /* Register encoding, combined */ | |
a7be58a1 | 484 | u8 vrm; |
1da177e4 | 485 | u32 alarms; /* Register encoding, combined */ |
52929715 | 486 | bool has_beep; /* true if beep supported */ |
d9b327c3 | 487 | u8 beeps; /* Register encoding */ |
1da177e4 | 488 | u8 fan_main_ctrl; /* Register value */ |
f8d0c19a | 489 | u8 fan_ctl; /* Register value */ |
b99883dc | 490 | |
4a0d71cf GR |
491 | /* |
492 | * The following 3 arrays correspond to the same registers up to | |
6229cdb2 JD |
493 | * the IT8720F. The meaning of bits 6-0 depends on the value of bit |
494 | * 7, and we want to preserve settings on mode changes, so we have | |
495 | * to track all values separately. | |
496 | * Starting with the IT8721F, the manual PWM duty cycles are stored | |
497 | * in separate registers (8-bit values), so the separate tracking | |
498 | * is no longer needed, but it is still done to keep the driver | |
4a0d71cf GR |
499 | * simple. |
500 | */ | |
36c4d98a GR |
501 | u8 pwm_ctrl[6]; /* Register value */ |
502 | u8 pwm_duty[6]; /* Manual PWM value set by user */ | |
503 | u8 pwm_temp_map[6]; /* PWM to temp. chan. mapping (bits 1-0) */ | |
4f3f51bc JD |
504 | |
505 | /* Automatic fan speed control registers */ | |
506 | u8 auto_pwm[3][4]; /* [nr][3] is hard-coded */ | |
507 | s8 auto_temp[3][5]; /* [nr][0] is point1_temp_hyst */ | |
1da177e4 | 508 | }; |
0df6454d | 509 | |
0531d98b | 510 | static int adc_lsb(const struct it87_data *data, int nr) |
44c1bcd4 | 511 | { |
ead80803 JM |
512 | int lsb; |
513 | ||
514 | if (has_12mv_adc(data)) | |
515 | lsb = 120; | |
516 | else if (has_10_9mv_adc(data)) | |
517 | lsb = 109; | |
518 | else | |
519 | lsb = 160; | |
0531d98b GR |
520 | if (data->in_scaled & (1 << nr)) |
521 | lsb <<= 1; | |
522 | return lsb; | |
523 | } | |
44c1bcd4 | 524 | |
0531d98b GR |
525 | static u8 in_to_reg(const struct it87_data *data, int nr, long val) |
526 | { | |
ead80803 | 527 | val = DIV_ROUND_CLOSEST(val * 10, adc_lsb(data, nr)); |
2a844c14 | 528 | return clamp_val(val, 0, 255); |
44c1bcd4 JD |
529 | } |
530 | ||
531 | static int in_from_reg(const struct it87_data *data, int nr, int val) | |
532 | { | |
ead80803 | 533 | return DIV_ROUND_CLOSEST(val * adc_lsb(data, nr), 10); |
44c1bcd4 | 534 | } |
0df6454d JD |
535 | |
536 | static inline u8 FAN_TO_REG(long rpm, int div) | |
537 | { | |
538 | if (rpm == 0) | |
539 | return 255; | |
2a844c14 GR |
540 | rpm = clamp_val(rpm, 1, 1000000); |
541 | return clamp_val((1350000 + rpm * div / 2) / (rpm * div), 1, 254); | |
0df6454d JD |
542 | } |
543 | ||
544 | static inline u16 FAN16_TO_REG(long rpm) | |
545 | { | |
546 | if (rpm == 0) | |
547 | return 0xffff; | |
2a844c14 | 548 | return clamp_val((1350000 + rpm) / (rpm * 2), 1, 0xfffe); |
0df6454d JD |
549 | } |
550 | ||
551 | #define FAN_FROM_REG(val, div) ((val) == 0 ? -1 : (val) == 255 ? 0 : \ | |
552 | 1350000 / ((val) * (div))) | |
553 | /* The divider is fixed to 2 in 16-bit mode */ | |
554 | #define FAN16_FROM_REG(val) ((val) == 0 ? -1 : (val) == 0xffff ? 0 : \ | |
555 | 1350000 / ((val) * 2)) | |
556 | ||
2a844c14 GR |
557 | #define TEMP_TO_REG(val) (clamp_val(((val) < 0 ? (((val) - 500) / 1000) : \ |
558 | ((val) + 500) / 1000), -128, 127)) | |
0df6454d JD |
559 | #define TEMP_FROM_REG(val) ((val) * 1000) |
560 | ||
44c1bcd4 JD |
561 | static u8 pwm_to_reg(const struct it87_data *data, long val) |
562 | { | |
16b5dda2 | 563 | if (has_newer_autopwm(data)) |
44c1bcd4 JD |
564 | return val; |
565 | else | |
566 | return val >> 1; | |
567 | } | |
568 | ||
569 | static int pwm_from_reg(const struct it87_data *data, u8 reg) | |
570 | { | |
16b5dda2 | 571 | if (has_newer_autopwm(data)) |
44c1bcd4 JD |
572 | return reg; |
573 | else | |
574 | return (reg & 0x7f) << 1; | |
575 | } | |
576 | ||
0df6454d JD |
577 | |
578 | static int DIV_TO_REG(int val) | |
579 | { | |
580 | int answer = 0; | |
581 | while (answer < 7 && (val >>= 1)) | |
582 | answer++; | |
583 | return answer; | |
584 | } | |
585 | #define DIV_FROM_REG(val) (1 << (val)) | |
586 | ||
f56c9c0a GR |
587 | /* |
588 | * PWM base frequencies. The frequency has to be divided by either 128 or 256, | |
589 | * depending on the chip type, to calculate the actual PWM frequency. | |
590 | * | |
591 | * Some of the chip datasheets suggest a base frequency of 51 kHz instead | |
592 | * of 750 kHz for the slowest base frequency, resulting in a PWM frequency | |
593 | * of 200 Hz. Sometimes both PWM frequency select registers are affected, | |
594 | * sometimes just one. It is unknown if this is a datasheet error or real, | |
595 | * so this is ignored for now. | |
596 | */ | |
0df6454d | 597 | static const unsigned int pwm_freq[8] = { |
f56c9c0a GR |
598 | 48000000, |
599 | 24000000, | |
600 | 12000000, | |
601 | 8000000, | |
602 | 6000000, | |
603 | 3000000, | |
604 | 1500000, | |
605 | 750000, | |
0df6454d | 606 | }; |
1da177e4 | 607 | |
c1e7a4ca GR |
608 | /* |
609 | * Must be called with data->update_lock held, except during initialization. | |
610 | * We ignore the IT87 BUSY flag at this moment - it could lead to deadlocks, | |
611 | * would slow down the IT87 access and should not be necessary. | |
612 | */ | |
613 | static int it87_read_value(struct it87_data *data, u8 reg) | |
614 | { | |
615 | outb_p(reg, data->addr + IT87_ADDR_REG_OFFSET); | |
616 | return inb_p(data->addr + IT87_DATA_REG_OFFSET); | |
617 | } | |
618 | ||
619 | /* | |
620 | * Must be called with data->update_lock held, except during initialization. | |
621 | * We ignore the IT87 BUSY flag at this moment - it could lead to deadlocks, | |
622 | * would slow down the IT87 access and should not be necessary. | |
623 | */ | |
624 | static void it87_write_value(struct it87_data *data, u8 reg, u8 value) | |
625 | { | |
626 | outb_p(reg, data->addr + IT87_ADDR_REG_OFFSET); | |
627 | outb_p(value, data->addr + IT87_DATA_REG_OFFSET); | |
628 | } | |
629 | ||
630 | static void it87_update_pwm_ctrl(struct it87_data *data, int nr) | |
631 | { | |
632 | data->pwm_ctrl[nr] = it87_read_value(data, IT87_REG_PWM[nr]); | |
633 | if (has_newer_autopwm(data)) { | |
634 | data->pwm_temp_map[nr] = (data->pwm_ctrl[nr] & 0x03) + | |
635 | nr < 3 ? 0 : 3; | |
636 | data->pwm_duty[nr] = it87_read_value(data, | |
637 | IT87_REG_PWM_DUTY[nr]); | |
638 | } else { | |
639 | if (data->pwm_ctrl[nr] & 0x80) /* Automatic mode */ | |
640 | data->pwm_temp_map[nr] = data->pwm_ctrl[nr] & 0x03; | |
641 | else /* Manual mode */ | |
642 | data->pwm_duty[nr] = data->pwm_ctrl[nr] & 0x7f; | |
643 | } | |
1da177e4 | 644 | |
c1e7a4ca GR |
645 | if (has_old_autopwm(data)) { |
646 | int i; | |
1da177e4 | 647 | |
c1e7a4ca GR |
648 | for (i = 0; i < 5 ; i++) |
649 | data->auto_temp[nr][i] = it87_read_value(data, | |
650 | IT87_REG_AUTO_TEMP(nr, i)); | |
651 | for (i = 0; i < 3 ; i++) | |
652 | data->auto_pwm[nr][i] = it87_read_value(data, | |
653 | IT87_REG_AUTO_PWM(nr, i)); | |
654 | } | |
655 | } | |
1da177e4 | 656 | |
c1e7a4ca GR |
657 | static struct it87_data *it87_update_device(struct device *dev) |
658 | { | |
659 | struct it87_data *data = dev_get_drvdata(dev); | |
660 | int i; | |
661 | ||
662 | mutex_lock(&data->update_lock); | |
663 | ||
664 | if (time_after(jiffies, data->last_updated + HZ + HZ / 2) | |
665 | || !data->valid) { | |
666 | if (update_vbat) { | |
667 | /* | |
668 | * Cleared after each update, so reenable. Value | |
669 | * returned by this read will be previous value | |
670 | */ | |
671 | it87_write_value(data, IT87_REG_CONFIG, | |
672 | it87_read_value(data, IT87_REG_CONFIG) | 0x40); | |
673 | } | |
674 | for (i = 0; i <= 7; i++) { | |
675 | data->in[i][0] = | |
676 | it87_read_value(data, IT87_REG_VIN(i)); | |
677 | data->in[i][1] = | |
678 | it87_read_value(data, IT87_REG_VIN_MIN(i)); | |
679 | data->in[i][2] = | |
680 | it87_read_value(data, IT87_REG_VIN_MAX(i)); | |
681 | } | |
682 | /* in8 (battery) has no limit registers */ | |
683 | data->in[8][0] = it87_read_value(data, IT87_REG_VIN(8)); | |
684 | if (has_avcc3(data)) | |
685 | data->in[9][0] = it87_read_value(data, IT87_REG_AVCC3); | |
686 | ||
687 | for (i = 0; i < 6; i++) { | |
688 | /* Skip disabled fans */ | |
689 | if (!(data->has_fan & (1 << i))) | |
690 | continue; | |
691 | ||
692 | data->fan[i][1] = | |
693 | it87_read_value(data, IT87_REG_FAN_MIN[i]); | |
694 | data->fan[i][0] = it87_read_value(data, | |
695 | IT87_REG_FAN[i]); | |
696 | /* Add high byte if in 16-bit mode */ | |
697 | if (has_16bit_fans(data)) { | |
698 | data->fan[i][0] |= it87_read_value(data, | |
699 | IT87_REG_FANX[i]) << 8; | |
700 | data->fan[i][1] |= it87_read_value(data, | |
701 | IT87_REG_FANX_MIN[i]) << 8; | |
702 | } | |
703 | } | |
704 | for (i = 0; i < 3; i++) { | |
705 | if (!(data->has_temp & (1 << i))) | |
706 | continue; | |
707 | data->temp[i][0] = | |
708 | it87_read_value(data, IT87_REG_TEMP(i)); | |
709 | data->temp[i][1] = | |
710 | it87_read_value(data, IT87_REG_TEMP_LOW(i)); | |
711 | data->temp[i][2] = | |
712 | it87_read_value(data, IT87_REG_TEMP_HIGH(i)); | |
713 | if (has_temp_offset(data)) | |
714 | data->temp[i][3] = | |
715 | it87_read_value(data, | |
716 | IT87_REG_TEMP_OFFSET[i]); | |
717 | } | |
718 | ||
719 | /* Newer chips don't have clock dividers */ | |
720 | if ((data->has_fan & 0x07) && !has_16bit_fans(data)) { | |
721 | i = it87_read_value(data, IT87_REG_FAN_DIV); | |
722 | data->fan_div[0] = i & 0x07; | |
723 | data->fan_div[1] = (i >> 3) & 0x07; | |
724 | data->fan_div[2] = (i & 0x40) ? 3 : 1; | |
725 | } | |
726 | ||
727 | data->alarms = | |
728 | it87_read_value(data, IT87_REG_ALARM1) | | |
729 | (it87_read_value(data, IT87_REG_ALARM2) << 8) | | |
730 | (it87_read_value(data, IT87_REG_ALARM3) << 16); | |
731 | data->beeps = it87_read_value(data, IT87_REG_BEEP_ENABLE); | |
732 | ||
733 | data->fan_main_ctrl = it87_read_value(data, | |
734 | IT87_REG_FAN_MAIN_CTRL); | |
735 | data->fan_ctl = it87_read_value(data, IT87_REG_FAN_CTL); | |
736 | for (i = 0; i < 6; i++) | |
737 | it87_update_pwm_ctrl(data, i); | |
738 | ||
739 | data->sensor = it87_read_value(data, IT87_REG_TEMP_ENABLE); | |
740 | data->extra = it87_read_value(data, IT87_REG_TEMP_EXTRA); | |
741 | /* | |
742 | * The IT8705F does not have VID capability. | |
743 | * The IT8718F and later don't use IT87_REG_VID for the | |
744 | * same purpose. | |
745 | */ | |
746 | if (data->type == it8712 || data->type == it8716) { | |
747 | data->vid = it87_read_value(data, IT87_REG_VID); | |
748 | /* | |
749 | * The older IT8712F revisions had only 5 VID pins, | |
750 | * but we assume it is always safe to read 6 bits. | |
751 | */ | |
752 | data->vid &= 0x3f; | |
753 | } | |
754 | data->last_updated = jiffies; | |
755 | data->valid = 1; | |
756 | } | |
757 | ||
758 | mutex_unlock(&data->update_lock); | |
759 | ||
760 | return data; | |
761 | } | |
fde09509 | 762 | |
20ad93d4 | 763 | static ssize_t show_in(struct device *dev, struct device_attribute *attr, |
929c6a56 | 764 | char *buf) |
1da177e4 | 765 | { |
929c6a56 GR |
766 | struct sensor_device_attribute_2 *sattr = to_sensor_dev_attr_2(attr); |
767 | int nr = sattr->nr; | |
768 | int index = sattr->index; | |
20ad93d4 | 769 | |
1da177e4 | 770 | struct it87_data *data = it87_update_device(dev); |
929c6a56 | 771 | return sprintf(buf, "%d\n", in_from_reg(data, nr, data->in[nr][index])); |
1da177e4 LT |
772 | } |
773 | ||
929c6a56 GR |
774 | static ssize_t set_in(struct device *dev, struct device_attribute *attr, |
775 | const char *buf, size_t count) | |
1da177e4 | 776 | { |
929c6a56 GR |
777 | struct sensor_device_attribute_2 *sattr = to_sensor_dev_attr_2(attr); |
778 | int nr = sattr->nr; | |
779 | int index = sattr->index; | |
20ad93d4 | 780 | |
b74f3fdd | 781 | struct it87_data *data = dev_get_drvdata(dev); |
f5f64501 JD |
782 | unsigned long val; |
783 | ||
179c4fdb | 784 | if (kstrtoul(buf, 10, &val) < 0) |
f5f64501 | 785 | return -EINVAL; |
1da177e4 | 786 | |
9a61bf63 | 787 | mutex_lock(&data->update_lock); |
929c6a56 GR |
788 | data->in[nr][index] = in_to_reg(data, nr, val); |
789 | it87_write_value(data, | |
790 | index == 1 ? IT87_REG_VIN_MIN(nr) | |
791 | : IT87_REG_VIN_MAX(nr), | |
792 | data->in[nr][index]); | |
9a61bf63 | 793 | mutex_unlock(&data->update_lock); |
1da177e4 LT |
794 | return count; |
795 | } | |
20ad93d4 | 796 | |
929c6a56 GR |
797 | static SENSOR_DEVICE_ATTR_2(in0_input, S_IRUGO, show_in, NULL, 0, 0); |
798 | static SENSOR_DEVICE_ATTR_2(in0_min, S_IRUGO | S_IWUSR, show_in, set_in, | |
799 | 0, 1); | |
800 | static SENSOR_DEVICE_ATTR_2(in0_max, S_IRUGO | S_IWUSR, show_in, set_in, | |
801 | 0, 2); | |
f5f64501 | 802 | |
929c6a56 GR |
803 | static SENSOR_DEVICE_ATTR_2(in1_input, S_IRUGO, show_in, NULL, 1, 0); |
804 | static SENSOR_DEVICE_ATTR_2(in1_min, S_IRUGO | S_IWUSR, show_in, set_in, | |
805 | 1, 1); | |
806 | static SENSOR_DEVICE_ATTR_2(in1_max, S_IRUGO | S_IWUSR, show_in, set_in, | |
807 | 1, 2); | |
1da177e4 | 808 | |
929c6a56 GR |
809 | static SENSOR_DEVICE_ATTR_2(in2_input, S_IRUGO, show_in, NULL, 2, 0); |
810 | static SENSOR_DEVICE_ATTR_2(in2_min, S_IRUGO | S_IWUSR, show_in, set_in, | |
811 | 2, 1); | |
812 | static SENSOR_DEVICE_ATTR_2(in2_max, S_IRUGO | S_IWUSR, show_in, set_in, | |
813 | 2, 2); | |
1da177e4 | 814 | |
929c6a56 GR |
815 | static SENSOR_DEVICE_ATTR_2(in3_input, S_IRUGO, show_in, NULL, 3, 0); |
816 | static SENSOR_DEVICE_ATTR_2(in3_min, S_IRUGO | S_IWUSR, show_in, set_in, | |
817 | 3, 1); | |
818 | static SENSOR_DEVICE_ATTR_2(in3_max, S_IRUGO | S_IWUSR, show_in, set_in, | |
819 | 3, 2); | |
820 | ||
821 | static SENSOR_DEVICE_ATTR_2(in4_input, S_IRUGO, show_in, NULL, 4, 0); | |
822 | static SENSOR_DEVICE_ATTR_2(in4_min, S_IRUGO | S_IWUSR, show_in, set_in, | |
823 | 4, 1); | |
824 | static SENSOR_DEVICE_ATTR_2(in4_max, S_IRUGO | S_IWUSR, show_in, set_in, | |
825 | 4, 2); | |
826 | ||
827 | static SENSOR_DEVICE_ATTR_2(in5_input, S_IRUGO, show_in, NULL, 5, 0); | |
828 | static SENSOR_DEVICE_ATTR_2(in5_min, S_IRUGO | S_IWUSR, show_in, set_in, | |
829 | 5, 1); | |
830 | static SENSOR_DEVICE_ATTR_2(in5_max, S_IRUGO | S_IWUSR, show_in, set_in, | |
831 | 5, 2); | |
832 | ||
833 | static SENSOR_DEVICE_ATTR_2(in6_input, S_IRUGO, show_in, NULL, 6, 0); | |
834 | static SENSOR_DEVICE_ATTR_2(in6_min, S_IRUGO | S_IWUSR, show_in, set_in, | |
835 | 6, 1); | |
836 | static SENSOR_DEVICE_ATTR_2(in6_max, S_IRUGO | S_IWUSR, show_in, set_in, | |
837 | 6, 2); | |
838 | ||
839 | static SENSOR_DEVICE_ATTR_2(in7_input, S_IRUGO, show_in, NULL, 7, 0); | |
840 | static SENSOR_DEVICE_ATTR_2(in7_min, S_IRUGO | S_IWUSR, show_in, set_in, | |
841 | 7, 1); | |
842 | static SENSOR_DEVICE_ATTR_2(in7_max, S_IRUGO | S_IWUSR, show_in, set_in, | |
843 | 7, 2); | |
844 | ||
845 | static SENSOR_DEVICE_ATTR_2(in8_input, S_IRUGO, show_in, NULL, 8, 0); | |
c145d5c6 | 846 | static SENSOR_DEVICE_ATTR_2(in9_input, S_IRUGO, show_in, NULL, 9, 0); |
1da177e4 LT |
847 | |
848 | /* 3 temperatures */ | |
20ad93d4 | 849 | static ssize_t show_temp(struct device *dev, struct device_attribute *attr, |
60ca385a | 850 | char *buf) |
1da177e4 | 851 | { |
60ca385a GR |
852 | struct sensor_device_attribute_2 *sattr = to_sensor_dev_attr_2(attr); |
853 | int nr = sattr->nr; | |
854 | int index = sattr->index; | |
1da177e4 | 855 | struct it87_data *data = it87_update_device(dev); |
20ad93d4 | 856 | |
60ca385a | 857 | return sprintf(buf, "%d\n", TEMP_FROM_REG(data->temp[nr][index])); |
1da177e4 | 858 | } |
20ad93d4 | 859 | |
60ca385a GR |
860 | static ssize_t set_temp(struct device *dev, struct device_attribute *attr, |
861 | const char *buf, size_t count) | |
1da177e4 | 862 | { |
60ca385a GR |
863 | struct sensor_device_attribute_2 *sattr = to_sensor_dev_attr_2(attr); |
864 | int nr = sattr->nr; | |
865 | int index = sattr->index; | |
b74f3fdd | 866 | struct it87_data *data = dev_get_drvdata(dev); |
f5f64501 | 867 | long val; |
161d898a | 868 | u8 reg, regval; |
f5f64501 | 869 | |
179c4fdb | 870 | if (kstrtol(buf, 10, &val) < 0) |
f5f64501 | 871 | return -EINVAL; |
1da177e4 | 872 | |
9a61bf63 | 873 | mutex_lock(&data->update_lock); |
161d898a GR |
874 | |
875 | switch (index) { | |
876 | default: | |
877 | case 1: | |
878 | reg = IT87_REG_TEMP_LOW(nr); | |
879 | break; | |
880 | case 2: | |
881 | reg = IT87_REG_TEMP_HIGH(nr); | |
882 | break; | |
883 | case 3: | |
884 | regval = it87_read_value(data, IT87_REG_BEEP_ENABLE); | |
885 | if (!(regval & 0x80)) { | |
886 | regval |= 0x80; | |
887 | it87_write_value(data, IT87_REG_BEEP_ENABLE, regval); | |
888 | } | |
889 | data->valid = 0; | |
890 | reg = IT87_REG_TEMP_OFFSET[nr]; | |
891 | break; | |
892 | } | |
893 | ||
60ca385a | 894 | data->temp[nr][index] = TEMP_TO_REG(val); |
161d898a | 895 | it87_write_value(data, reg, data->temp[nr][index]); |
9a61bf63 | 896 | mutex_unlock(&data->update_lock); |
1da177e4 LT |
897 | return count; |
898 | } | |
1da177e4 | 899 | |
60ca385a GR |
900 | static SENSOR_DEVICE_ATTR_2(temp1_input, S_IRUGO, show_temp, NULL, 0, 0); |
901 | static SENSOR_DEVICE_ATTR_2(temp1_min, S_IRUGO | S_IWUSR, show_temp, set_temp, | |
902 | 0, 1); | |
903 | static SENSOR_DEVICE_ATTR_2(temp1_max, S_IRUGO | S_IWUSR, show_temp, set_temp, | |
904 | 0, 2); | |
161d898a GR |
905 | static SENSOR_DEVICE_ATTR_2(temp1_offset, S_IRUGO | S_IWUSR, show_temp, |
906 | set_temp, 0, 3); | |
60ca385a GR |
907 | static SENSOR_DEVICE_ATTR_2(temp2_input, S_IRUGO, show_temp, NULL, 1, 0); |
908 | static SENSOR_DEVICE_ATTR_2(temp2_min, S_IRUGO | S_IWUSR, show_temp, set_temp, | |
909 | 1, 1); | |
910 | static SENSOR_DEVICE_ATTR_2(temp2_max, S_IRUGO | S_IWUSR, show_temp, set_temp, | |
911 | 1, 2); | |
161d898a GR |
912 | static SENSOR_DEVICE_ATTR_2(temp2_offset, S_IRUGO | S_IWUSR, show_temp, |
913 | set_temp, 1, 3); | |
60ca385a GR |
914 | static SENSOR_DEVICE_ATTR_2(temp3_input, S_IRUGO, show_temp, NULL, 2, 0); |
915 | static SENSOR_DEVICE_ATTR_2(temp3_min, S_IRUGO | S_IWUSR, show_temp, set_temp, | |
916 | 2, 1); | |
917 | static SENSOR_DEVICE_ATTR_2(temp3_max, S_IRUGO | S_IWUSR, show_temp, set_temp, | |
918 | 2, 2); | |
161d898a GR |
919 | static SENSOR_DEVICE_ATTR_2(temp3_offset, S_IRUGO | S_IWUSR, show_temp, |
920 | set_temp, 2, 3); | |
1da177e4 | 921 | |
2cece01f GR |
922 | static ssize_t show_temp_type(struct device *dev, struct device_attribute *attr, |
923 | char *buf) | |
1da177e4 | 924 | { |
20ad93d4 JD |
925 | struct sensor_device_attribute *sensor_attr = to_sensor_dev_attr(attr); |
926 | int nr = sensor_attr->index; | |
1da177e4 | 927 | struct it87_data *data = it87_update_device(dev); |
4a0d71cf | 928 | u8 reg = data->sensor; /* In case value is updated while used */ |
19529784 | 929 | u8 extra = data->extra; |
5f2dc798 | 930 | |
19529784 GR |
931 | if ((has_temp_peci(data, nr) && (reg >> 6 == nr + 1)) |
932 | || (has_temp_old_peci(data, nr) && (extra & 0x80))) | |
5d8d2f2b | 933 | return sprintf(buf, "6\n"); /* Intel PECI */ |
1da177e4 LT |
934 | if (reg & (1 << nr)) |
935 | return sprintf(buf, "3\n"); /* thermal diode */ | |
936 | if (reg & (8 << nr)) | |
4ed10779 | 937 | return sprintf(buf, "4\n"); /* thermistor */ |
1da177e4 LT |
938 | return sprintf(buf, "0\n"); /* disabled */ |
939 | } | |
2cece01f GR |
940 | |
941 | static ssize_t set_temp_type(struct device *dev, struct device_attribute *attr, | |
942 | const char *buf, size_t count) | |
1da177e4 | 943 | { |
20ad93d4 JD |
944 | struct sensor_device_attribute *sensor_attr = to_sensor_dev_attr(attr); |
945 | int nr = sensor_attr->index; | |
946 | ||
b74f3fdd | 947 | struct it87_data *data = dev_get_drvdata(dev); |
f5f64501 | 948 | long val; |
19529784 | 949 | u8 reg, extra; |
f5f64501 | 950 | |
179c4fdb | 951 | if (kstrtol(buf, 10, &val) < 0) |
f5f64501 | 952 | return -EINVAL; |
1da177e4 | 953 | |
8acf07c5 JD |
954 | reg = it87_read_value(data, IT87_REG_TEMP_ENABLE); |
955 | reg &= ~(1 << nr); | |
956 | reg &= ~(8 << nr); | |
5d8d2f2b GR |
957 | if (has_temp_peci(data, nr) && (reg >> 6 == nr + 1 || val == 6)) |
958 | reg &= 0x3f; | |
19529784 GR |
959 | extra = it87_read_value(data, IT87_REG_TEMP_EXTRA); |
960 | if (has_temp_old_peci(data, nr) && ((extra & 0x80) || val == 6)) | |
961 | extra &= 0x7f; | |
4ed10779 | 962 | if (val == 2) { /* backwards compatibility */ |
1d9bcf6a GR |
963 | dev_warn(dev, |
964 | "Sensor type 2 is deprecated, please use 4 instead\n"); | |
4ed10779 JD |
965 | val = 4; |
966 | } | |
5d8d2f2b | 967 | /* 3 = thermal diode; 4 = thermistor; 6 = Intel PECI; 0 = disabled */ |
1da177e4 | 968 | if (val == 3) |
8acf07c5 | 969 | reg |= 1 << nr; |
4ed10779 | 970 | else if (val == 4) |
8acf07c5 | 971 | reg |= 8 << nr; |
5d8d2f2b GR |
972 | else if (has_temp_peci(data, nr) && val == 6) |
973 | reg |= (nr + 1) << 6; | |
19529784 GR |
974 | else if (has_temp_old_peci(data, nr) && val == 6) |
975 | extra |= 0x80; | |
8acf07c5 | 976 | else if (val != 0) |
1da177e4 | 977 | return -EINVAL; |
8acf07c5 JD |
978 | |
979 | mutex_lock(&data->update_lock); | |
980 | data->sensor = reg; | |
19529784 | 981 | data->extra = extra; |
b74f3fdd | 982 | it87_write_value(data, IT87_REG_TEMP_ENABLE, data->sensor); |
19529784 GR |
983 | if (has_temp_old_peci(data, nr)) |
984 | it87_write_value(data, IT87_REG_TEMP_EXTRA, data->extra); | |
2b3d1d87 | 985 | data->valid = 0; /* Force cache refresh */ |
9a61bf63 | 986 | mutex_unlock(&data->update_lock); |
1da177e4 LT |
987 | return count; |
988 | } | |
1da177e4 | 989 | |
2cece01f GR |
990 | static SENSOR_DEVICE_ATTR(temp1_type, S_IRUGO | S_IWUSR, show_temp_type, |
991 | set_temp_type, 0); | |
992 | static SENSOR_DEVICE_ATTR(temp2_type, S_IRUGO | S_IWUSR, show_temp_type, | |
993 | set_temp_type, 1); | |
994 | static SENSOR_DEVICE_ATTR(temp3_type, S_IRUGO | S_IWUSR, show_temp_type, | |
995 | set_temp_type, 2); | |
1da177e4 LT |
996 | |
997 | /* 3 Fans */ | |
b99883dc JD |
998 | |
999 | static int pwm_mode(const struct it87_data *data, int nr) | |
1000 | { | |
1001 | int ctrl = data->fan_main_ctrl & (1 << nr); | |
1002 | ||
c145d5c6 | 1003 | if (ctrl == 0 && data->type != it8603) /* Full speed */ |
b99883dc JD |
1004 | return 0; |
1005 | if (data->pwm_ctrl[nr] & 0x80) /* Automatic mode */ | |
1006 | return 2; | |
1007 | else /* Manual mode */ | |
1008 | return 1; | |
1009 | } | |
1010 | ||
20ad93d4 | 1011 | static ssize_t show_fan(struct device *dev, struct device_attribute *attr, |
e1169ba0 | 1012 | char *buf) |
1da177e4 | 1013 | { |
e1169ba0 GR |
1014 | struct sensor_device_attribute_2 *sattr = to_sensor_dev_attr_2(attr); |
1015 | int nr = sattr->nr; | |
1016 | int index = sattr->index; | |
1017 | int speed; | |
1da177e4 | 1018 | struct it87_data *data = it87_update_device(dev); |
20ad93d4 | 1019 | |
e1169ba0 GR |
1020 | speed = has_16bit_fans(data) ? |
1021 | FAN16_FROM_REG(data->fan[nr][index]) : | |
1022 | FAN_FROM_REG(data->fan[nr][index], | |
1023 | DIV_FROM_REG(data->fan_div[nr])); | |
1024 | return sprintf(buf, "%d\n", speed); | |
1da177e4 | 1025 | } |
e1169ba0 | 1026 | |
20ad93d4 JD |
1027 | static ssize_t show_fan_div(struct device *dev, struct device_attribute *attr, |
1028 | char *buf) | |
1da177e4 | 1029 | { |
20ad93d4 JD |
1030 | struct sensor_device_attribute *sensor_attr = to_sensor_dev_attr(attr); |
1031 | int nr = sensor_attr->index; | |
1032 | ||
1da177e4 LT |
1033 | struct it87_data *data = it87_update_device(dev); |
1034 | return sprintf(buf, "%d\n", DIV_FROM_REG(data->fan_div[nr])); | |
1035 | } | |
5f2dc798 JD |
1036 | static ssize_t show_pwm_enable(struct device *dev, |
1037 | struct device_attribute *attr, char *buf) | |
1da177e4 | 1038 | { |
20ad93d4 JD |
1039 | struct sensor_device_attribute *sensor_attr = to_sensor_dev_attr(attr); |
1040 | int nr = sensor_attr->index; | |
1041 | ||
1da177e4 | 1042 | struct it87_data *data = it87_update_device(dev); |
b99883dc | 1043 | return sprintf(buf, "%d\n", pwm_mode(data, nr)); |
1da177e4 | 1044 | } |
20ad93d4 JD |
1045 | static ssize_t show_pwm(struct device *dev, struct device_attribute *attr, |
1046 | char *buf) | |
1da177e4 | 1047 | { |
20ad93d4 JD |
1048 | struct sensor_device_attribute *sensor_attr = to_sensor_dev_attr(attr); |
1049 | int nr = sensor_attr->index; | |
1050 | ||
1da177e4 | 1051 | struct it87_data *data = it87_update_device(dev); |
44c1bcd4 JD |
1052 | return sprintf(buf, "%d\n", |
1053 | pwm_from_reg(data, data->pwm_duty[nr])); | |
1da177e4 | 1054 | } |
f8d0c19a JD |
1055 | static ssize_t show_pwm_freq(struct device *dev, struct device_attribute *attr, |
1056 | char *buf) | |
1057 | { | |
60878bcf | 1058 | struct sensor_device_attribute *sensor_attr = to_sensor_dev_attr(attr); |
f8d0c19a | 1059 | struct it87_data *data = it87_update_device(dev); |
60878bcf | 1060 | int nr = sensor_attr->index; |
f56c9c0a | 1061 | unsigned int freq; |
60878bcf GR |
1062 | int index; |
1063 | ||
1064 | if (has_pwm_freq2(data) && nr == 1) | |
1065 | index = (data->extra >> 4) & 0x07; | |
1066 | else | |
1067 | index = (data->fan_ctl >> 4) & 0x07; | |
f8d0c19a | 1068 | |
f56c9c0a GR |
1069 | freq = pwm_freq[index] / (has_newer_autopwm(data) ? 256 : 128); |
1070 | ||
1071 | return sprintf(buf, "%u\n", freq); | |
f8d0c19a | 1072 | } |
e1169ba0 GR |
1073 | |
1074 | static ssize_t set_fan(struct device *dev, struct device_attribute *attr, | |
1075 | const char *buf, size_t count) | |
1da177e4 | 1076 | { |
e1169ba0 GR |
1077 | struct sensor_device_attribute_2 *sattr = to_sensor_dev_attr_2(attr); |
1078 | int nr = sattr->nr; | |
1079 | int index = sattr->index; | |
20ad93d4 | 1080 | |
b74f3fdd | 1081 | struct it87_data *data = dev_get_drvdata(dev); |
f5f64501 | 1082 | long val; |
7f999aa7 | 1083 | u8 reg; |
1da177e4 | 1084 | |
179c4fdb | 1085 | if (kstrtol(buf, 10, &val) < 0) |
f5f64501 JD |
1086 | return -EINVAL; |
1087 | ||
9a61bf63 | 1088 | mutex_lock(&data->update_lock); |
e1169ba0 GR |
1089 | |
1090 | if (has_16bit_fans(data)) { | |
1091 | data->fan[nr][index] = FAN16_TO_REG(val); | |
1092 | it87_write_value(data, IT87_REG_FAN_MIN[nr], | |
1093 | data->fan[nr][index] & 0xff); | |
1094 | it87_write_value(data, IT87_REG_FANX_MIN[nr], | |
1095 | data->fan[nr][index] >> 8); | |
1096 | } else { | |
1097 | reg = it87_read_value(data, IT87_REG_FAN_DIV); | |
1098 | switch (nr) { | |
1099 | case 0: | |
1100 | data->fan_div[nr] = reg & 0x07; | |
1101 | break; | |
1102 | case 1: | |
1103 | data->fan_div[nr] = (reg >> 3) & 0x07; | |
1104 | break; | |
1105 | case 2: | |
1106 | data->fan_div[nr] = (reg & 0x40) ? 3 : 1; | |
1107 | break; | |
1108 | } | |
1109 | data->fan[nr][index] = | |
1110 | FAN_TO_REG(val, DIV_FROM_REG(data->fan_div[nr])); | |
1111 | it87_write_value(data, IT87_REG_FAN_MIN[nr], | |
1112 | data->fan[nr][index]); | |
07eab46d JD |
1113 | } |
1114 | ||
9a61bf63 | 1115 | mutex_unlock(&data->update_lock); |
1da177e4 LT |
1116 | return count; |
1117 | } | |
e1169ba0 | 1118 | |
20ad93d4 JD |
1119 | static ssize_t set_fan_div(struct device *dev, struct device_attribute *attr, |
1120 | const char *buf, size_t count) | |
1da177e4 | 1121 | { |
20ad93d4 JD |
1122 | struct sensor_device_attribute *sensor_attr = to_sensor_dev_attr(attr); |
1123 | int nr = sensor_attr->index; | |
1124 | ||
b74f3fdd | 1125 | struct it87_data *data = dev_get_drvdata(dev); |
f5f64501 | 1126 | unsigned long val; |
8ab4ec3e | 1127 | int min; |
1da177e4 LT |
1128 | u8 old; |
1129 | ||
179c4fdb | 1130 | if (kstrtoul(buf, 10, &val) < 0) |
f5f64501 JD |
1131 | return -EINVAL; |
1132 | ||
9a61bf63 | 1133 | mutex_lock(&data->update_lock); |
b74f3fdd | 1134 | old = it87_read_value(data, IT87_REG_FAN_DIV); |
1da177e4 | 1135 | |
8ab4ec3e | 1136 | /* Save fan min limit */ |
e1169ba0 | 1137 | min = FAN_FROM_REG(data->fan[nr][1], DIV_FROM_REG(data->fan_div[nr])); |
1da177e4 LT |
1138 | |
1139 | switch (nr) { | |
1140 | case 0: | |
1141 | case 1: | |
1142 | data->fan_div[nr] = DIV_TO_REG(val); | |
1143 | break; | |
1144 | case 2: | |
1145 | if (val < 8) | |
1146 | data->fan_div[nr] = 1; | |
1147 | else | |
1148 | data->fan_div[nr] = 3; | |
1149 | } | |
1150 | val = old & 0x80; | |
1151 | val |= (data->fan_div[0] & 0x07); | |
1152 | val |= (data->fan_div[1] & 0x07) << 3; | |
1153 | if (data->fan_div[2] == 3) | |
1154 | val |= 0x1 << 6; | |
b74f3fdd | 1155 | it87_write_value(data, IT87_REG_FAN_DIV, val); |
1da177e4 | 1156 | |
8ab4ec3e | 1157 | /* Restore fan min limit */ |
e1169ba0 GR |
1158 | data->fan[nr][1] = FAN_TO_REG(min, DIV_FROM_REG(data->fan_div[nr])); |
1159 | it87_write_value(data, IT87_REG_FAN_MIN[nr], data->fan[nr][1]); | |
8ab4ec3e | 1160 | |
9a61bf63 | 1161 | mutex_unlock(&data->update_lock); |
1da177e4 LT |
1162 | return count; |
1163 | } | |
cccfc9c4 JD |
1164 | |
1165 | /* Returns 0 if OK, -EINVAL otherwise */ | |
1166 | static int check_trip_points(struct device *dev, int nr) | |
1167 | { | |
1168 | const struct it87_data *data = dev_get_drvdata(dev); | |
1169 | int i, err = 0; | |
1170 | ||
1171 | if (has_old_autopwm(data)) { | |
1172 | for (i = 0; i < 3; i++) { | |
1173 | if (data->auto_temp[nr][i] > data->auto_temp[nr][i + 1]) | |
1174 | err = -EINVAL; | |
1175 | } | |
1176 | for (i = 0; i < 2; i++) { | |
1177 | if (data->auto_pwm[nr][i] > data->auto_pwm[nr][i + 1]) | |
1178 | err = -EINVAL; | |
1179 | } | |
1180 | } | |
1181 | ||
1182 | if (err) { | |
1d9bcf6a GR |
1183 | dev_err(dev, |
1184 | "Inconsistent trip points, not switching to automatic mode\n"); | |
cccfc9c4 JD |
1185 | dev_err(dev, "Adjust the trip points and try again\n"); |
1186 | } | |
1187 | return err; | |
1188 | } | |
1189 | ||
20ad93d4 JD |
1190 | static ssize_t set_pwm_enable(struct device *dev, |
1191 | struct device_attribute *attr, const char *buf, size_t count) | |
1da177e4 | 1192 | { |
20ad93d4 JD |
1193 | struct sensor_device_attribute *sensor_attr = to_sensor_dev_attr(attr); |
1194 | int nr = sensor_attr->index; | |
1195 | ||
b74f3fdd | 1196 | struct it87_data *data = dev_get_drvdata(dev); |
f5f64501 | 1197 | long val; |
1da177e4 | 1198 | |
179c4fdb | 1199 | if (kstrtol(buf, 10, &val) < 0 || val < 0 || val > 2) |
b99883dc JD |
1200 | return -EINVAL; |
1201 | ||
cccfc9c4 JD |
1202 | /* Check trip points before switching to automatic mode */ |
1203 | if (val == 2) { | |
1204 | if (check_trip_points(dev, nr) < 0) | |
1205 | return -EINVAL; | |
1206 | } | |
1207 | ||
c145d5c6 RM |
1208 | /* IT8603E does not have on/off mode */ |
1209 | if (val == 0 && data->type == it8603) | |
1210 | return -EINVAL; | |
1211 | ||
9a61bf63 | 1212 | mutex_lock(&data->update_lock); |
1da177e4 LT |
1213 | |
1214 | if (val == 0) { | |
1215 | int tmp; | |
1216 | /* make sure the fan is on when in on/off mode */ | |
b74f3fdd | 1217 | tmp = it87_read_value(data, IT87_REG_FAN_CTL); |
1218 | it87_write_value(data, IT87_REG_FAN_CTL, tmp | (1 << nr)); | |
1da177e4 LT |
1219 | /* set on/off mode */ |
1220 | data->fan_main_ctrl &= ~(1 << nr); | |
5f2dc798 JD |
1221 | it87_write_value(data, IT87_REG_FAN_MAIN_CTRL, |
1222 | data->fan_main_ctrl); | |
b99883dc JD |
1223 | } else { |
1224 | if (val == 1) /* Manual mode */ | |
16b5dda2 | 1225 | data->pwm_ctrl[nr] = has_newer_autopwm(data) ? |
6229cdb2 JD |
1226 | data->pwm_temp_map[nr] : |
1227 | data->pwm_duty[nr]; | |
b99883dc JD |
1228 | else /* Automatic mode */ |
1229 | data->pwm_ctrl[nr] = 0x80 | data->pwm_temp_map[nr]; | |
36c4d98a | 1230 | it87_write_value(data, IT87_REG_PWM[nr], data->pwm_ctrl[nr]); |
c145d5c6 RM |
1231 | |
1232 | if (data->type != it8603) { | |
1233 | /* set SmartGuardian mode */ | |
1234 | data->fan_main_ctrl |= (1 << nr); | |
1235 | it87_write_value(data, IT87_REG_FAN_MAIN_CTRL, | |
1236 | data->fan_main_ctrl); | |
1237 | } | |
1da177e4 LT |
1238 | } |
1239 | ||
9a61bf63 | 1240 | mutex_unlock(&data->update_lock); |
1da177e4 LT |
1241 | return count; |
1242 | } | |
20ad93d4 JD |
1243 | static ssize_t set_pwm(struct device *dev, struct device_attribute *attr, |
1244 | const char *buf, size_t count) | |
1da177e4 | 1245 | { |
20ad93d4 JD |
1246 | struct sensor_device_attribute *sensor_attr = to_sensor_dev_attr(attr); |
1247 | int nr = sensor_attr->index; | |
1248 | ||
b74f3fdd | 1249 | struct it87_data *data = dev_get_drvdata(dev); |
f5f64501 | 1250 | long val; |
1da177e4 | 1251 | |
179c4fdb | 1252 | if (kstrtol(buf, 10, &val) < 0 || val < 0 || val > 255) |
1da177e4 LT |
1253 | return -EINVAL; |
1254 | ||
9a61bf63 | 1255 | mutex_lock(&data->update_lock); |
16b5dda2 | 1256 | if (has_newer_autopwm(data)) { |
4a0d71cf GR |
1257 | /* |
1258 | * If we are in automatic mode, the PWM duty cycle register | |
1259 | * is read-only so we can't write the value. | |
1260 | */ | |
6229cdb2 JD |
1261 | if (data->pwm_ctrl[nr] & 0x80) { |
1262 | mutex_unlock(&data->update_lock); | |
1263 | return -EBUSY; | |
1264 | } | |
1265 | data->pwm_duty[nr] = pwm_to_reg(data, val); | |
36c4d98a | 1266 | it87_write_value(data, IT87_REG_PWM_DUTY[nr], |
6229cdb2 JD |
1267 | data->pwm_duty[nr]); |
1268 | } else { | |
1269 | data->pwm_duty[nr] = pwm_to_reg(data, val); | |
4a0d71cf GR |
1270 | /* |
1271 | * If we are in manual mode, write the duty cycle immediately; | |
1272 | * otherwise, just store it for later use. | |
1273 | */ | |
6229cdb2 JD |
1274 | if (!(data->pwm_ctrl[nr] & 0x80)) { |
1275 | data->pwm_ctrl[nr] = data->pwm_duty[nr]; | |
36c4d98a | 1276 | it87_write_value(data, IT87_REG_PWM[nr], |
6229cdb2 JD |
1277 | data->pwm_ctrl[nr]); |
1278 | } | |
b99883dc | 1279 | } |
9a61bf63 | 1280 | mutex_unlock(&data->update_lock); |
1da177e4 LT |
1281 | return count; |
1282 | } | |
f8d0c19a JD |
1283 | static ssize_t set_pwm_freq(struct device *dev, |
1284 | struct device_attribute *attr, const char *buf, size_t count) | |
1285 | { | |
60878bcf | 1286 | struct sensor_device_attribute *sensor_attr = to_sensor_dev_attr(attr); |
b74f3fdd | 1287 | struct it87_data *data = dev_get_drvdata(dev); |
60878bcf | 1288 | int nr = sensor_attr->index; |
f5f64501 | 1289 | unsigned long val; |
f8d0c19a JD |
1290 | int i; |
1291 | ||
179c4fdb | 1292 | if (kstrtoul(buf, 10, &val) < 0) |
f5f64501 | 1293 | return -EINVAL; |
f56c9c0a GR |
1294 | |
1295 | val = clamp_val(val, 0, 1000000); | |
1296 | val *= has_newer_autopwm(data) ? 256 : 128; | |
f5f64501 | 1297 | |
f8d0c19a JD |
1298 | /* Search for the nearest available frequency */ |
1299 | for (i = 0; i < 7; i++) { | |
1300 | if (val > (pwm_freq[i] + pwm_freq[i+1]) / 2) | |
1301 | break; | |
1302 | } | |
1303 | ||
1304 | mutex_lock(&data->update_lock); | |
60878bcf GR |
1305 | if (nr == 0) { |
1306 | data->fan_ctl = it87_read_value(data, IT87_REG_FAN_CTL) & 0x8f; | |
1307 | data->fan_ctl |= i << 4; | |
1308 | it87_write_value(data, IT87_REG_FAN_CTL, data->fan_ctl); | |
1309 | } else { | |
1310 | data->extra = it87_read_value(data, IT87_REG_TEMP_EXTRA) & 0x8f; | |
1311 | data->extra |= i << 4; | |
1312 | it87_write_value(data, IT87_REG_TEMP_EXTRA, data->extra); | |
1313 | } | |
f8d0c19a JD |
1314 | mutex_unlock(&data->update_lock); |
1315 | ||
1316 | return count; | |
1317 | } | |
94ac7ee6 JD |
1318 | static ssize_t show_pwm_temp_map(struct device *dev, |
1319 | struct device_attribute *attr, char *buf) | |
1320 | { | |
1321 | struct sensor_device_attribute *sensor_attr = to_sensor_dev_attr(attr); | |
1322 | int nr = sensor_attr->index; | |
1323 | ||
1324 | struct it87_data *data = it87_update_device(dev); | |
1325 | int map; | |
1326 | ||
1327 | if (data->pwm_temp_map[nr] < 3) | |
1328 | map = 1 << data->pwm_temp_map[nr]; | |
1329 | else | |
1330 | map = 0; /* Should never happen */ | |
1331 | return sprintf(buf, "%d\n", map); | |
1332 | } | |
1333 | static ssize_t set_pwm_temp_map(struct device *dev, | |
1334 | struct device_attribute *attr, const char *buf, size_t count) | |
1335 | { | |
1336 | struct sensor_device_attribute *sensor_attr = to_sensor_dev_attr(attr); | |
1337 | int nr = sensor_attr->index; | |
1338 | ||
1339 | struct it87_data *data = dev_get_drvdata(dev); | |
1340 | long val; | |
1341 | u8 reg; | |
1342 | ||
4a0d71cf GR |
1343 | /* |
1344 | * This check can go away if we ever support automatic fan speed | |
1345 | * control on newer chips. | |
1346 | */ | |
4f3f51bc JD |
1347 | if (!has_old_autopwm(data)) { |
1348 | dev_notice(dev, "Mapping change disabled for safety reasons\n"); | |
1349 | return -EINVAL; | |
1350 | } | |
1351 | ||
179c4fdb | 1352 | if (kstrtol(buf, 10, &val) < 0) |
94ac7ee6 JD |
1353 | return -EINVAL; |
1354 | ||
1355 | switch (val) { | |
1356 | case (1 << 0): | |
1357 | reg = 0x00; | |
1358 | break; | |
1359 | case (1 << 1): | |
1360 | reg = 0x01; | |
1361 | break; | |
1362 | case (1 << 2): | |
1363 | reg = 0x02; | |
1364 | break; | |
1365 | default: | |
1366 | return -EINVAL; | |
1367 | } | |
1368 | ||
1369 | mutex_lock(&data->update_lock); | |
1370 | data->pwm_temp_map[nr] = reg; | |
4a0d71cf GR |
1371 | /* |
1372 | * If we are in automatic mode, write the temp mapping immediately; | |
1373 | * otherwise, just store it for later use. | |
1374 | */ | |
94ac7ee6 JD |
1375 | if (data->pwm_ctrl[nr] & 0x80) { |
1376 | data->pwm_ctrl[nr] = 0x80 | data->pwm_temp_map[nr]; | |
36c4d98a | 1377 | it87_write_value(data, IT87_REG_PWM[nr], data->pwm_ctrl[nr]); |
94ac7ee6 JD |
1378 | } |
1379 | mutex_unlock(&data->update_lock); | |
1380 | return count; | |
1381 | } | |
1da177e4 | 1382 | |
4f3f51bc JD |
1383 | static ssize_t show_auto_pwm(struct device *dev, |
1384 | struct device_attribute *attr, char *buf) | |
1385 | { | |
1386 | struct it87_data *data = it87_update_device(dev); | |
1387 | struct sensor_device_attribute_2 *sensor_attr = | |
1388 | to_sensor_dev_attr_2(attr); | |
1389 | int nr = sensor_attr->nr; | |
1390 | int point = sensor_attr->index; | |
1391 | ||
44c1bcd4 JD |
1392 | return sprintf(buf, "%d\n", |
1393 | pwm_from_reg(data, data->auto_pwm[nr][point])); | |
4f3f51bc JD |
1394 | } |
1395 | ||
1396 | static ssize_t set_auto_pwm(struct device *dev, | |
1397 | struct device_attribute *attr, const char *buf, size_t count) | |
1398 | { | |
1399 | struct it87_data *data = dev_get_drvdata(dev); | |
1400 | struct sensor_device_attribute_2 *sensor_attr = | |
1401 | to_sensor_dev_attr_2(attr); | |
1402 | int nr = sensor_attr->nr; | |
1403 | int point = sensor_attr->index; | |
1404 | long val; | |
1405 | ||
179c4fdb | 1406 | if (kstrtol(buf, 10, &val) < 0 || val < 0 || val > 255) |
4f3f51bc JD |
1407 | return -EINVAL; |
1408 | ||
1409 | mutex_lock(&data->update_lock); | |
44c1bcd4 | 1410 | data->auto_pwm[nr][point] = pwm_to_reg(data, val); |
4f3f51bc JD |
1411 | it87_write_value(data, IT87_REG_AUTO_PWM(nr, point), |
1412 | data->auto_pwm[nr][point]); | |
1413 | mutex_unlock(&data->update_lock); | |
1414 | return count; | |
1415 | } | |
1416 | ||
1417 | static ssize_t show_auto_temp(struct device *dev, | |
1418 | struct device_attribute *attr, char *buf) | |
1419 | { | |
1420 | struct it87_data *data = it87_update_device(dev); | |
1421 | struct sensor_device_attribute_2 *sensor_attr = | |
1422 | to_sensor_dev_attr_2(attr); | |
1423 | int nr = sensor_attr->nr; | |
1424 | int point = sensor_attr->index; | |
1425 | ||
1426 | return sprintf(buf, "%d\n", TEMP_FROM_REG(data->auto_temp[nr][point])); | |
1427 | } | |
1428 | ||
1429 | static ssize_t set_auto_temp(struct device *dev, | |
1430 | struct device_attribute *attr, const char *buf, size_t count) | |
1431 | { | |
1432 | struct it87_data *data = dev_get_drvdata(dev); | |
1433 | struct sensor_device_attribute_2 *sensor_attr = | |
1434 | to_sensor_dev_attr_2(attr); | |
1435 | int nr = sensor_attr->nr; | |
1436 | int point = sensor_attr->index; | |
1437 | long val; | |
1438 | ||
179c4fdb | 1439 | if (kstrtol(buf, 10, &val) < 0 || val < -128000 || val > 127000) |
4f3f51bc JD |
1440 | return -EINVAL; |
1441 | ||
1442 | mutex_lock(&data->update_lock); | |
1443 | data->auto_temp[nr][point] = TEMP_TO_REG(val); | |
1444 | it87_write_value(data, IT87_REG_AUTO_TEMP(nr, point), | |
1445 | data->auto_temp[nr][point]); | |
1446 | mutex_unlock(&data->update_lock); | |
1447 | return count; | |
1448 | } | |
1449 | ||
e1169ba0 GR |
1450 | static SENSOR_DEVICE_ATTR_2(fan1_input, S_IRUGO, show_fan, NULL, 0, 0); |
1451 | static SENSOR_DEVICE_ATTR_2(fan1_min, S_IRUGO | S_IWUSR, show_fan, set_fan, | |
1452 | 0, 1); | |
1453 | static SENSOR_DEVICE_ATTR(fan1_div, S_IRUGO | S_IWUSR, show_fan_div, | |
1454 | set_fan_div, 0); | |
1455 | ||
1456 | static SENSOR_DEVICE_ATTR_2(fan2_input, S_IRUGO, show_fan, NULL, 1, 0); | |
1457 | static SENSOR_DEVICE_ATTR_2(fan2_min, S_IRUGO | S_IWUSR, show_fan, set_fan, | |
1458 | 1, 1); | |
1459 | static SENSOR_DEVICE_ATTR(fan2_div, S_IRUGO | S_IWUSR, show_fan_div, | |
1460 | set_fan_div, 1); | |
1461 | ||
1462 | static SENSOR_DEVICE_ATTR_2(fan3_input, S_IRUGO, show_fan, NULL, 2, 0); | |
1463 | static SENSOR_DEVICE_ATTR_2(fan3_min, S_IRUGO | S_IWUSR, show_fan, set_fan, | |
1464 | 2, 1); | |
1465 | static SENSOR_DEVICE_ATTR(fan3_div, S_IRUGO | S_IWUSR, show_fan_div, | |
1466 | set_fan_div, 2); | |
1467 | ||
1468 | static SENSOR_DEVICE_ATTR_2(fan4_input, S_IRUGO, show_fan, NULL, 3, 0); | |
1469 | static SENSOR_DEVICE_ATTR_2(fan4_min, S_IRUGO | S_IWUSR, show_fan, set_fan, | |
1470 | 3, 1); | |
1da177e4 | 1471 | |
e1169ba0 GR |
1472 | static SENSOR_DEVICE_ATTR_2(fan5_input, S_IRUGO, show_fan, NULL, 4, 0); |
1473 | static SENSOR_DEVICE_ATTR_2(fan5_min, S_IRUGO | S_IWUSR, show_fan, set_fan, | |
1474 | 4, 1); | |
1da177e4 | 1475 | |
fa3f70d6 GR |
1476 | static SENSOR_DEVICE_ATTR_2(fan6_input, S_IRUGO, show_fan, NULL, 5, 0); |
1477 | static SENSOR_DEVICE_ATTR_2(fan6_min, S_IRUGO | S_IWUSR, show_fan, set_fan, | |
1478 | 5, 1); | |
1479 | ||
c4458db3 GR |
1480 | static SENSOR_DEVICE_ATTR(pwm1_enable, S_IRUGO | S_IWUSR, |
1481 | show_pwm_enable, set_pwm_enable, 0); | |
1482 | static SENSOR_DEVICE_ATTR(pwm1, S_IRUGO | S_IWUSR, show_pwm, set_pwm, 0); | |
60878bcf GR |
1483 | static SENSOR_DEVICE_ATTR(pwm1_freq, S_IRUGO | S_IWUSR, show_pwm_freq, |
1484 | set_pwm_freq, 0); | |
c4458db3 GR |
1485 | static SENSOR_DEVICE_ATTR(pwm1_auto_channels_temp, S_IRUGO | S_IWUSR, |
1486 | show_pwm_temp_map, set_pwm_temp_map, 0); | |
1487 | static SENSOR_DEVICE_ATTR_2(pwm1_auto_point1_pwm, S_IRUGO | S_IWUSR, | |
1488 | show_auto_pwm, set_auto_pwm, 0, 0); | |
1489 | static SENSOR_DEVICE_ATTR_2(pwm1_auto_point2_pwm, S_IRUGO | S_IWUSR, | |
1490 | show_auto_pwm, set_auto_pwm, 0, 1); | |
1491 | static SENSOR_DEVICE_ATTR_2(pwm1_auto_point3_pwm, S_IRUGO | S_IWUSR, | |
1492 | show_auto_pwm, set_auto_pwm, 0, 2); | |
1493 | static SENSOR_DEVICE_ATTR_2(pwm1_auto_point4_pwm, S_IRUGO, | |
1494 | show_auto_pwm, NULL, 0, 3); | |
1495 | static SENSOR_DEVICE_ATTR_2(pwm1_auto_point1_temp, S_IRUGO | S_IWUSR, | |
1496 | show_auto_temp, set_auto_temp, 0, 1); | |
1497 | static SENSOR_DEVICE_ATTR_2(pwm1_auto_point1_temp_hyst, S_IRUGO | S_IWUSR, | |
1498 | show_auto_temp, set_auto_temp, 0, 0); | |
1499 | static SENSOR_DEVICE_ATTR_2(pwm1_auto_point2_temp, S_IRUGO | S_IWUSR, | |
1500 | show_auto_temp, set_auto_temp, 0, 2); | |
1501 | static SENSOR_DEVICE_ATTR_2(pwm1_auto_point3_temp, S_IRUGO | S_IWUSR, | |
1502 | show_auto_temp, set_auto_temp, 0, 3); | |
1503 | static SENSOR_DEVICE_ATTR_2(pwm1_auto_point4_temp, S_IRUGO | S_IWUSR, | |
1504 | show_auto_temp, set_auto_temp, 0, 4); | |
1505 | ||
1506 | static SENSOR_DEVICE_ATTR(pwm2_enable, S_IRUGO | S_IWUSR, | |
1507 | show_pwm_enable, set_pwm_enable, 1); | |
1508 | static SENSOR_DEVICE_ATTR(pwm2, S_IRUGO | S_IWUSR, show_pwm, set_pwm, 1); | |
60878bcf | 1509 | static SENSOR_DEVICE_ATTR(pwm2_freq, S_IRUGO, show_pwm_freq, set_pwm_freq, 1); |
c4458db3 GR |
1510 | static SENSOR_DEVICE_ATTR(pwm2_auto_channels_temp, S_IRUGO | S_IWUSR, |
1511 | show_pwm_temp_map, set_pwm_temp_map, 1); | |
1512 | static SENSOR_DEVICE_ATTR_2(pwm2_auto_point1_pwm, S_IRUGO | S_IWUSR, | |
1513 | show_auto_pwm, set_auto_pwm, 1, 0); | |
1514 | static SENSOR_DEVICE_ATTR_2(pwm2_auto_point2_pwm, S_IRUGO | S_IWUSR, | |
1515 | show_auto_pwm, set_auto_pwm, 1, 1); | |
1516 | static SENSOR_DEVICE_ATTR_2(pwm2_auto_point3_pwm, S_IRUGO | S_IWUSR, | |
1517 | show_auto_pwm, set_auto_pwm, 1, 2); | |
1518 | static SENSOR_DEVICE_ATTR_2(pwm2_auto_point4_pwm, S_IRUGO, | |
1519 | show_auto_pwm, NULL, 1, 3); | |
1520 | static SENSOR_DEVICE_ATTR_2(pwm2_auto_point1_temp, S_IRUGO | S_IWUSR, | |
1521 | show_auto_temp, set_auto_temp, 1, 1); | |
1522 | static SENSOR_DEVICE_ATTR_2(pwm2_auto_point1_temp_hyst, S_IRUGO | S_IWUSR, | |
1523 | show_auto_temp, set_auto_temp, 1, 0); | |
1524 | static SENSOR_DEVICE_ATTR_2(pwm2_auto_point2_temp, S_IRUGO | S_IWUSR, | |
1525 | show_auto_temp, set_auto_temp, 1, 2); | |
1526 | static SENSOR_DEVICE_ATTR_2(pwm2_auto_point3_temp, S_IRUGO | S_IWUSR, | |
1527 | show_auto_temp, set_auto_temp, 1, 3); | |
1528 | static SENSOR_DEVICE_ATTR_2(pwm2_auto_point4_temp, S_IRUGO | S_IWUSR, | |
1529 | show_auto_temp, set_auto_temp, 1, 4); | |
1530 | ||
1531 | static SENSOR_DEVICE_ATTR(pwm3_enable, S_IRUGO | S_IWUSR, | |
1532 | show_pwm_enable, set_pwm_enable, 2); | |
1533 | static SENSOR_DEVICE_ATTR(pwm3, S_IRUGO | S_IWUSR, show_pwm, set_pwm, 2); | |
60878bcf | 1534 | static SENSOR_DEVICE_ATTR(pwm3_freq, S_IRUGO, show_pwm_freq, NULL, 2); |
c4458db3 GR |
1535 | static SENSOR_DEVICE_ATTR(pwm3_auto_channels_temp, S_IRUGO | S_IWUSR, |
1536 | show_pwm_temp_map, set_pwm_temp_map, 2); | |
1537 | static SENSOR_DEVICE_ATTR_2(pwm3_auto_point1_pwm, S_IRUGO | S_IWUSR, | |
1538 | show_auto_pwm, set_auto_pwm, 2, 0); | |
1539 | static SENSOR_DEVICE_ATTR_2(pwm3_auto_point2_pwm, S_IRUGO | S_IWUSR, | |
1540 | show_auto_pwm, set_auto_pwm, 2, 1); | |
1541 | static SENSOR_DEVICE_ATTR_2(pwm3_auto_point3_pwm, S_IRUGO | S_IWUSR, | |
1542 | show_auto_pwm, set_auto_pwm, 2, 2); | |
1543 | static SENSOR_DEVICE_ATTR_2(pwm3_auto_point4_pwm, S_IRUGO, | |
1544 | show_auto_pwm, NULL, 2, 3); | |
1545 | static SENSOR_DEVICE_ATTR_2(pwm3_auto_point1_temp, S_IRUGO | S_IWUSR, | |
1546 | show_auto_temp, set_auto_temp, 2, 1); | |
1547 | static SENSOR_DEVICE_ATTR_2(pwm3_auto_point1_temp_hyst, S_IRUGO | S_IWUSR, | |
1548 | show_auto_temp, set_auto_temp, 2, 0); | |
1549 | static SENSOR_DEVICE_ATTR_2(pwm3_auto_point2_temp, S_IRUGO | S_IWUSR, | |
1550 | show_auto_temp, set_auto_temp, 2, 2); | |
1551 | static SENSOR_DEVICE_ATTR_2(pwm3_auto_point3_temp, S_IRUGO | S_IWUSR, | |
1552 | show_auto_temp, set_auto_temp, 2, 3); | |
1553 | static SENSOR_DEVICE_ATTR_2(pwm3_auto_point4_temp, S_IRUGO | S_IWUSR, | |
1554 | show_auto_temp, set_auto_temp, 2, 4); | |
1da177e4 | 1555 | |
36c4d98a GR |
1556 | static SENSOR_DEVICE_ATTR(pwm4_enable, S_IRUGO | S_IWUSR, |
1557 | show_pwm_enable, set_pwm_enable, 3); | |
1558 | static SENSOR_DEVICE_ATTR(pwm4, S_IRUGO | S_IWUSR, show_pwm, set_pwm, 3); | |
60878bcf | 1559 | static SENSOR_DEVICE_ATTR(pwm4_freq, S_IRUGO, show_pwm_freq, NULL, 3); |
36c4d98a GR |
1560 | static SENSOR_DEVICE_ATTR(pwm4_auto_channels_temp, S_IRUGO | S_IWUSR, |
1561 | show_pwm_temp_map, set_pwm_temp_map, 3); | |
1562 | ||
1563 | static SENSOR_DEVICE_ATTR(pwm5_enable, S_IRUGO | S_IWUSR, | |
1564 | show_pwm_enable, set_pwm_enable, 4); | |
1565 | static SENSOR_DEVICE_ATTR(pwm5, S_IRUGO | S_IWUSR, show_pwm, set_pwm, 4); | |
60878bcf | 1566 | static SENSOR_DEVICE_ATTR(pwm5_freq, S_IRUGO, show_pwm_freq, NULL, 4); |
36c4d98a GR |
1567 | static SENSOR_DEVICE_ATTR(pwm5_auto_channels_temp, S_IRUGO | S_IWUSR, |
1568 | show_pwm_temp_map, set_pwm_temp_map, 4); | |
1569 | ||
1570 | static SENSOR_DEVICE_ATTR(pwm6_enable, S_IRUGO | S_IWUSR, | |
1571 | show_pwm_enable, set_pwm_enable, 5); | |
1572 | static SENSOR_DEVICE_ATTR(pwm6, S_IRUGO | S_IWUSR, show_pwm, set_pwm, 5); | |
60878bcf | 1573 | static SENSOR_DEVICE_ATTR(pwm6_freq, S_IRUGO, show_pwm_freq, NULL, 5); |
36c4d98a GR |
1574 | static SENSOR_DEVICE_ATTR(pwm6_auto_channels_temp, S_IRUGO | S_IWUSR, |
1575 | show_pwm_temp_map, set_pwm_temp_map, 5); | |
1576 | ||
1da177e4 | 1577 | /* Alarms */ |
5f2dc798 JD |
1578 | static ssize_t show_alarms(struct device *dev, struct device_attribute *attr, |
1579 | char *buf) | |
1da177e4 LT |
1580 | { |
1581 | struct it87_data *data = it87_update_device(dev); | |
68188ba7 | 1582 | return sprintf(buf, "%u\n", data->alarms); |
1da177e4 | 1583 | } |
1d66c64c | 1584 | static DEVICE_ATTR(alarms, S_IRUGO, show_alarms, NULL); |
1da177e4 | 1585 | |
0124dd78 JD |
1586 | static ssize_t show_alarm(struct device *dev, struct device_attribute *attr, |
1587 | char *buf) | |
1588 | { | |
1589 | int bitnr = to_sensor_dev_attr(attr)->index; | |
1590 | struct it87_data *data = it87_update_device(dev); | |
1591 | return sprintf(buf, "%u\n", (data->alarms >> bitnr) & 1); | |
1592 | } | |
3d30f9e6 JD |
1593 | |
1594 | static ssize_t clear_intrusion(struct device *dev, struct device_attribute | |
1595 | *attr, const char *buf, size_t count) | |
1596 | { | |
1597 | struct it87_data *data = dev_get_drvdata(dev); | |
1598 | long val; | |
1599 | int config; | |
1600 | ||
179c4fdb | 1601 | if (kstrtol(buf, 10, &val) < 0 || val != 0) |
3d30f9e6 JD |
1602 | return -EINVAL; |
1603 | ||
1604 | mutex_lock(&data->update_lock); | |
1605 | config = it87_read_value(data, IT87_REG_CONFIG); | |
1606 | if (config < 0) { | |
1607 | count = config; | |
1608 | } else { | |
1609 | config |= 1 << 5; | |
1610 | it87_write_value(data, IT87_REG_CONFIG, config); | |
1611 | /* Invalidate cache to force re-read */ | |
1612 | data->valid = 0; | |
1613 | } | |
1614 | mutex_unlock(&data->update_lock); | |
1615 | ||
1616 | return count; | |
1617 | } | |
1618 | ||
0124dd78 JD |
1619 | static SENSOR_DEVICE_ATTR(in0_alarm, S_IRUGO, show_alarm, NULL, 8); |
1620 | static SENSOR_DEVICE_ATTR(in1_alarm, S_IRUGO, show_alarm, NULL, 9); | |
1621 | static SENSOR_DEVICE_ATTR(in2_alarm, S_IRUGO, show_alarm, NULL, 10); | |
1622 | static SENSOR_DEVICE_ATTR(in3_alarm, S_IRUGO, show_alarm, NULL, 11); | |
1623 | static SENSOR_DEVICE_ATTR(in4_alarm, S_IRUGO, show_alarm, NULL, 12); | |
1624 | static SENSOR_DEVICE_ATTR(in5_alarm, S_IRUGO, show_alarm, NULL, 13); | |
1625 | static SENSOR_DEVICE_ATTR(in6_alarm, S_IRUGO, show_alarm, NULL, 14); | |
1626 | static SENSOR_DEVICE_ATTR(in7_alarm, S_IRUGO, show_alarm, NULL, 15); | |
1627 | static SENSOR_DEVICE_ATTR(fan1_alarm, S_IRUGO, show_alarm, NULL, 0); | |
1628 | static SENSOR_DEVICE_ATTR(fan2_alarm, S_IRUGO, show_alarm, NULL, 1); | |
1629 | static SENSOR_DEVICE_ATTR(fan3_alarm, S_IRUGO, show_alarm, NULL, 2); | |
1630 | static SENSOR_DEVICE_ATTR(fan4_alarm, S_IRUGO, show_alarm, NULL, 3); | |
1631 | static SENSOR_DEVICE_ATTR(fan5_alarm, S_IRUGO, show_alarm, NULL, 6); | |
fa3f70d6 | 1632 | static SENSOR_DEVICE_ATTR(fan6_alarm, S_IRUGO, show_alarm, NULL, 7); |
0124dd78 JD |
1633 | static SENSOR_DEVICE_ATTR(temp1_alarm, S_IRUGO, show_alarm, NULL, 16); |
1634 | static SENSOR_DEVICE_ATTR(temp2_alarm, S_IRUGO, show_alarm, NULL, 17); | |
1635 | static SENSOR_DEVICE_ATTR(temp3_alarm, S_IRUGO, show_alarm, NULL, 18); | |
3d30f9e6 JD |
1636 | static SENSOR_DEVICE_ATTR(intrusion0_alarm, S_IRUGO | S_IWUSR, |
1637 | show_alarm, clear_intrusion, 4); | |
0124dd78 | 1638 | |
d9b327c3 JD |
1639 | static ssize_t show_beep(struct device *dev, struct device_attribute *attr, |
1640 | char *buf) | |
1641 | { | |
1642 | int bitnr = to_sensor_dev_attr(attr)->index; | |
1643 | struct it87_data *data = it87_update_device(dev); | |
1644 | return sprintf(buf, "%u\n", (data->beeps >> bitnr) & 1); | |
1645 | } | |
1646 | static ssize_t set_beep(struct device *dev, struct device_attribute *attr, | |
1647 | const char *buf, size_t count) | |
1648 | { | |
1649 | int bitnr = to_sensor_dev_attr(attr)->index; | |
1650 | struct it87_data *data = dev_get_drvdata(dev); | |
1651 | long val; | |
1652 | ||
179c4fdb | 1653 | if (kstrtol(buf, 10, &val) < 0 |
d9b327c3 JD |
1654 | || (val != 0 && val != 1)) |
1655 | return -EINVAL; | |
1656 | ||
1657 | mutex_lock(&data->update_lock); | |
1658 | data->beeps = it87_read_value(data, IT87_REG_BEEP_ENABLE); | |
1659 | if (val) | |
1660 | data->beeps |= (1 << bitnr); | |
1661 | else | |
1662 | data->beeps &= ~(1 << bitnr); | |
1663 | it87_write_value(data, IT87_REG_BEEP_ENABLE, data->beeps); | |
1664 | mutex_unlock(&data->update_lock); | |
1665 | return count; | |
1666 | } | |
1667 | ||
1668 | static SENSOR_DEVICE_ATTR(in0_beep, S_IRUGO | S_IWUSR, | |
1669 | show_beep, set_beep, 1); | |
1670 | static SENSOR_DEVICE_ATTR(in1_beep, S_IRUGO, show_beep, NULL, 1); | |
1671 | static SENSOR_DEVICE_ATTR(in2_beep, S_IRUGO, show_beep, NULL, 1); | |
1672 | static SENSOR_DEVICE_ATTR(in3_beep, S_IRUGO, show_beep, NULL, 1); | |
1673 | static SENSOR_DEVICE_ATTR(in4_beep, S_IRUGO, show_beep, NULL, 1); | |
1674 | static SENSOR_DEVICE_ATTR(in5_beep, S_IRUGO, show_beep, NULL, 1); | |
1675 | static SENSOR_DEVICE_ATTR(in6_beep, S_IRUGO, show_beep, NULL, 1); | |
1676 | static SENSOR_DEVICE_ATTR(in7_beep, S_IRUGO, show_beep, NULL, 1); | |
1677 | /* fanX_beep writability is set later */ | |
1678 | static SENSOR_DEVICE_ATTR(fan1_beep, S_IRUGO, show_beep, set_beep, 0); | |
1679 | static SENSOR_DEVICE_ATTR(fan2_beep, S_IRUGO, show_beep, set_beep, 0); | |
1680 | static SENSOR_DEVICE_ATTR(fan3_beep, S_IRUGO, show_beep, set_beep, 0); | |
1681 | static SENSOR_DEVICE_ATTR(fan4_beep, S_IRUGO, show_beep, set_beep, 0); | |
1682 | static SENSOR_DEVICE_ATTR(fan5_beep, S_IRUGO, show_beep, set_beep, 0); | |
fa3f70d6 | 1683 | static SENSOR_DEVICE_ATTR(fan6_beep, S_IRUGO, show_beep, set_beep, 0); |
d9b327c3 JD |
1684 | static SENSOR_DEVICE_ATTR(temp1_beep, S_IRUGO | S_IWUSR, |
1685 | show_beep, set_beep, 2); | |
1686 | static SENSOR_DEVICE_ATTR(temp2_beep, S_IRUGO, show_beep, NULL, 2); | |
1687 | static SENSOR_DEVICE_ATTR(temp3_beep, S_IRUGO, show_beep, NULL, 2); | |
1688 | ||
5f2dc798 JD |
1689 | static ssize_t show_vrm_reg(struct device *dev, struct device_attribute *attr, |
1690 | char *buf) | |
1da177e4 | 1691 | { |
90d6619a | 1692 | struct it87_data *data = dev_get_drvdata(dev); |
a7be58a1 | 1693 | return sprintf(buf, "%u\n", data->vrm); |
1da177e4 | 1694 | } |
5f2dc798 JD |
1695 | static ssize_t store_vrm_reg(struct device *dev, struct device_attribute *attr, |
1696 | const char *buf, size_t count) | |
1da177e4 | 1697 | { |
b74f3fdd | 1698 | struct it87_data *data = dev_get_drvdata(dev); |
f5f64501 JD |
1699 | unsigned long val; |
1700 | ||
179c4fdb | 1701 | if (kstrtoul(buf, 10, &val) < 0) |
f5f64501 | 1702 | return -EINVAL; |
1da177e4 | 1703 | |
1da177e4 LT |
1704 | data->vrm = val; |
1705 | ||
1706 | return count; | |
1707 | } | |
1708 | static DEVICE_ATTR(vrm, S_IRUGO | S_IWUSR, show_vrm_reg, store_vrm_reg); | |
1da177e4 | 1709 | |
5f2dc798 JD |
1710 | static ssize_t show_vid_reg(struct device *dev, struct device_attribute *attr, |
1711 | char *buf) | |
1da177e4 LT |
1712 | { |
1713 | struct it87_data *data = it87_update_device(dev); | |
1714 | return sprintf(buf, "%ld\n", (long) vid_from_reg(data->vid, data->vrm)); | |
1715 | } | |
1716 | static DEVICE_ATTR(cpu0_vid, S_IRUGO, show_vid_reg, NULL); | |
87808be4 | 1717 | |
738e5e05 JD |
1718 | static ssize_t show_label(struct device *dev, struct device_attribute *attr, |
1719 | char *buf) | |
1720 | { | |
3c4c4971 | 1721 | static const char * const labels[] = { |
738e5e05 JD |
1722 | "+5V", |
1723 | "5VSB", | |
1724 | "Vbat", | |
1725 | }; | |
3c4c4971 | 1726 | static const char * const labels_it8721[] = { |
44c1bcd4 JD |
1727 | "+3.3V", |
1728 | "3VSB", | |
1729 | "Vbat", | |
1730 | }; | |
1731 | struct it87_data *data = dev_get_drvdata(dev); | |
738e5e05 | 1732 | int nr = to_sensor_dev_attr(attr)->index; |
ead80803 | 1733 | const char *label; |
738e5e05 | 1734 | |
ead80803 JM |
1735 | if (has_12mv_adc(data) || has_10_9mv_adc(data)) |
1736 | label = labels_it8721[nr]; | |
1737 | else | |
1738 | label = labels[nr]; | |
1739 | ||
1740 | return sprintf(buf, "%s\n", label); | |
738e5e05 JD |
1741 | } |
1742 | static SENSOR_DEVICE_ATTR(in3_label, S_IRUGO, show_label, NULL, 0); | |
1743 | static SENSOR_DEVICE_ATTR(in7_label, S_IRUGO, show_label, NULL, 1); | |
1744 | static SENSOR_DEVICE_ATTR(in8_label, S_IRUGO, show_label, NULL, 2); | |
73055405 | 1745 | /* AVCC3 */ |
c145d5c6 | 1746 | static SENSOR_DEVICE_ATTR(in9_label, S_IRUGO, show_label, NULL, 0); |
738e5e05 | 1747 | |
b74f3fdd | 1748 | static ssize_t show_name(struct device *dev, struct device_attribute |
1749 | *devattr, char *buf) | |
1750 | { | |
1751 | struct it87_data *data = dev_get_drvdata(dev); | |
1752 | return sprintf(buf, "%s\n", data->name); | |
1753 | } | |
1754 | static DEVICE_ATTR(name, S_IRUGO, show_name, NULL); | |
1755 | ||
52929715 GR |
1756 | static umode_t it87_in_is_visible(struct kobject *kobj, |
1757 | struct attribute *attr, int index) | |
9172b5d1 | 1758 | { |
52929715 GR |
1759 | struct device *dev = container_of(kobj, struct device, kobj); |
1760 | struct it87_data *data = dev_get_drvdata(dev); | |
1761 | int i = index / 5; /* voltage index */ | |
1762 | int a = index % 5; /* attribute index */ | |
1763 | ||
1764 | if (index >= 40) { /* in8, in9 only have input attributes */ | |
1765 | i = index - 40 + 8; | |
1766 | a = 0; | |
1767 | } | |
1768 | ||
1769 | if (!(data->has_in & (1 << i))) | |
1770 | return 0; | |
1771 | ||
1772 | if (a == 4 && !data->has_beep) | |
1773 | return 0; | |
1774 | ||
1775 | return attr->mode; | |
1776 | } | |
1777 | ||
1778 | static struct attribute *it87_attributes_in[] = { | |
87808be4 | 1779 | &sensor_dev_attr_in0_input.dev_attr.attr, |
87808be4 | 1780 | &sensor_dev_attr_in0_min.dev_attr.attr, |
87808be4 | 1781 | &sensor_dev_attr_in0_max.dev_attr.attr, |
0124dd78 | 1782 | &sensor_dev_attr_in0_alarm.dev_attr.attr, |
52929715 GR |
1783 | &sensor_dev_attr_in0_beep.dev_attr.attr, /* 4 */ |
1784 | ||
9172b5d1 GR |
1785 | &sensor_dev_attr_in1_input.dev_attr.attr, |
1786 | &sensor_dev_attr_in1_min.dev_attr.attr, | |
1787 | &sensor_dev_attr_in1_max.dev_attr.attr, | |
0124dd78 | 1788 | &sensor_dev_attr_in1_alarm.dev_attr.attr, |
52929715 GR |
1789 | &sensor_dev_attr_in1_beep.dev_attr.attr, /* 9 */ |
1790 | ||
9172b5d1 GR |
1791 | &sensor_dev_attr_in2_input.dev_attr.attr, |
1792 | &sensor_dev_attr_in2_min.dev_attr.attr, | |
1793 | &sensor_dev_attr_in2_max.dev_attr.attr, | |
0124dd78 | 1794 | &sensor_dev_attr_in2_alarm.dev_attr.attr, |
52929715 GR |
1795 | &sensor_dev_attr_in2_beep.dev_attr.attr, /* 14 */ |
1796 | ||
9172b5d1 GR |
1797 | &sensor_dev_attr_in3_input.dev_attr.attr, |
1798 | &sensor_dev_attr_in3_min.dev_attr.attr, | |
1799 | &sensor_dev_attr_in3_max.dev_attr.attr, | |
0124dd78 | 1800 | &sensor_dev_attr_in3_alarm.dev_attr.attr, |
52929715 GR |
1801 | &sensor_dev_attr_in3_beep.dev_attr.attr, /* 19 */ |
1802 | ||
9172b5d1 GR |
1803 | &sensor_dev_attr_in4_input.dev_attr.attr, |
1804 | &sensor_dev_attr_in4_min.dev_attr.attr, | |
1805 | &sensor_dev_attr_in4_max.dev_attr.attr, | |
0124dd78 | 1806 | &sensor_dev_attr_in4_alarm.dev_attr.attr, |
52929715 GR |
1807 | &sensor_dev_attr_in4_beep.dev_attr.attr, /* 24 */ |
1808 | ||
9172b5d1 GR |
1809 | &sensor_dev_attr_in5_input.dev_attr.attr, |
1810 | &sensor_dev_attr_in5_min.dev_attr.attr, | |
1811 | &sensor_dev_attr_in5_max.dev_attr.attr, | |
0124dd78 | 1812 | &sensor_dev_attr_in5_alarm.dev_attr.attr, |
52929715 GR |
1813 | &sensor_dev_attr_in5_beep.dev_attr.attr, /* 29 */ |
1814 | ||
9172b5d1 GR |
1815 | &sensor_dev_attr_in6_input.dev_attr.attr, |
1816 | &sensor_dev_attr_in6_min.dev_attr.attr, | |
1817 | &sensor_dev_attr_in6_max.dev_attr.attr, | |
0124dd78 | 1818 | &sensor_dev_attr_in6_alarm.dev_attr.attr, |
52929715 GR |
1819 | &sensor_dev_attr_in6_beep.dev_attr.attr, /* 34 */ |
1820 | ||
9172b5d1 GR |
1821 | &sensor_dev_attr_in7_input.dev_attr.attr, |
1822 | &sensor_dev_attr_in7_min.dev_attr.attr, | |
1823 | &sensor_dev_attr_in7_max.dev_attr.attr, | |
0124dd78 | 1824 | &sensor_dev_attr_in7_alarm.dev_attr.attr, |
52929715 GR |
1825 | &sensor_dev_attr_in7_beep.dev_attr.attr, /* 39 */ |
1826 | ||
1827 | &sensor_dev_attr_in8_input.dev_attr.attr, /* 40 */ | |
87808be4 | 1828 | |
52929715 GR |
1829 | &sensor_dev_attr_in9_input.dev_attr.attr, /* 41 */ |
1830 | }; | |
1831 | ||
1832 | static const struct attribute_group it87_group_in = { | |
1833 | .attrs = it87_attributes_in, | |
1834 | .is_visible = it87_in_is_visible, | |
9172b5d1 GR |
1835 | }; |
1836 | ||
87533770 GR |
1837 | static umode_t it87_temp_is_visible(struct kobject *kobj, |
1838 | struct attribute *attr, int index) | |
4573acbc | 1839 | { |
87533770 GR |
1840 | struct device *dev = container_of(kobj, struct device, kobj); |
1841 | struct it87_data *data = dev_get_drvdata(dev); | |
1842 | int i = index / 7; /* temperature index */ | |
1843 | int a = index % 7; /* attribute index */ | |
1844 | ||
1845 | if (!(data->has_temp & (1 << i))) | |
1846 | return 0; | |
1847 | ||
1848 | if (a == 5 && !has_temp_offset(data)) | |
1849 | return 0; | |
1850 | ||
1851 | if (a == 6 && !data->has_beep) | |
1852 | return 0; | |
1853 | ||
1854 | return attr->mode; | |
1855 | } | |
1856 | ||
1857 | static struct attribute *it87_attributes_temp[] = { | |
87808be4 | 1858 | &sensor_dev_attr_temp1_input.dev_attr.attr, |
87808be4 | 1859 | &sensor_dev_attr_temp1_max.dev_attr.attr, |
87808be4 | 1860 | &sensor_dev_attr_temp1_min.dev_attr.attr, |
87808be4 | 1861 | &sensor_dev_attr_temp1_type.dev_attr.attr, |
0124dd78 | 1862 | &sensor_dev_attr_temp1_alarm.dev_attr.attr, |
87533770 GR |
1863 | &sensor_dev_attr_temp1_offset.dev_attr.attr, /* 5 */ |
1864 | &sensor_dev_attr_temp1_beep.dev_attr.attr, /* 6 */ | |
1865 | ||
4573acbc GR |
1866 | &sensor_dev_attr_temp2_input.dev_attr.attr, |
1867 | &sensor_dev_attr_temp2_max.dev_attr.attr, | |
1868 | &sensor_dev_attr_temp2_min.dev_attr.attr, | |
1869 | &sensor_dev_attr_temp2_type.dev_attr.attr, | |
0124dd78 | 1870 | &sensor_dev_attr_temp2_alarm.dev_attr.attr, |
87533770 GR |
1871 | &sensor_dev_attr_temp2_offset.dev_attr.attr, |
1872 | &sensor_dev_attr_temp2_beep.dev_attr.attr, | |
1873 | ||
4573acbc GR |
1874 | &sensor_dev_attr_temp3_input.dev_attr.attr, |
1875 | &sensor_dev_attr_temp3_max.dev_attr.attr, | |
1876 | &sensor_dev_attr_temp3_min.dev_attr.attr, | |
1877 | &sensor_dev_attr_temp3_type.dev_attr.attr, | |
0124dd78 | 1878 | &sensor_dev_attr_temp3_alarm.dev_attr.attr, |
87533770 GR |
1879 | &sensor_dev_attr_temp3_offset.dev_attr.attr, |
1880 | &sensor_dev_attr_temp3_beep.dev_attr.attr, | |
4573acbc | 1881 | |
87533770 | 1882 | NULL |
4573acbc | 1883 | }; |
87808be4 | 1884 | |
87533770 GR |
1885 | static const struct attribute_group it87_group_temp = { |
1886 | .attrs = it87_attributes_temp, | |
1887 | .is_visible = it87_temp_is_visible, | |
161d898a GR |
1888 | }; |
1889 | ||
4573acbc | 1890 | static struct attribute *it87_attributes[] = { |
87808be4 | 1891 | &dev_attr_alarms.attr, |
3d30f9e6 | 1892 | &sensor_dev_attr_intrusion0_alarm.dev_attr.attr, |
b74f3fdd | 1893 | &dev_attr_name.attr, |
87808be4 JD |
1894 | NULL |
1895 | }; | |
1896 | ||
1897 | static const struct attribute_group it87_group = { | |
1898 | .attrs = it87_attributes, | |
1899 | }; | |
1900 | ||
fa3f70d6 | 1901 | static struct attribute *it87_attributes_fan[6][3+1] = { { |
e1169ba0 GR |
1902 | &sensor_dev_attr_fan1_input.dev_attr.attr, |
1903 | &sensor_dev_attr_fan1_min.dev_attr.attr, | |
723a0aa0 JD |
1904 | &sensor_dev_attr_fan1_alarm.dev_attr.attr, |
1905 | NULL | |
1906 | }, { | |
e1169ba0 GR |
1907 | &sensor_dev_attr_fan2_input.dev_attr.attr, |
1908 | &sensor_dev_attr_fan2_min.dev_attr.attr, | |
723a0aa0 JD |
1909 | &sensor_dev_attr_fan2_alarm.dev_attr.attr, |
1910 | NULL | |
1911 | }, { | |
e1169ba0 GR |
1912 | &sensor_dev_attr_fan3_input.dev_attr.attr, |
1913 | &sensor_dev_attr_fan3_min.dev_attr.attr, | |
723a0aa0 JD |
1914 | &sensor_dev_attr_fan3_alarm.dev_attr.attr, |
1915 | NULL | |
1916 | }, { | |
e1169ba0 GR |
1917 | &sensor_dev_attr_fan4_input.dev_attr.attr, |
1918 | &sensor_dev_attr_fan4_min.dev_attr.attr, | |
723a0aa0 JD |
1919 | &sensor_dev_attr_fan4_alarm.dev_attr.attr, |
1920 | NULL | |
1921 | }, { | |
e1169ba0 GR |
1922 | &sensor_dev_attr_fan5_input.dev_attr.attr, |
1923 | &sensor_dev_attr_fan5_min.dev_attr.attr, | |
723a0aa0 JD |
1924 | &sensor_dev_attr_fan5_alarm.dev_attr.attr, |
1925 | NULL | |
fa3f70d6 GR |
1926 | }, { |
1927 | &sensor_dev_attr_fan6_input.dev_attr.attr, | |
1928 | &sensor_dev_attr_fan6_min.dev_attr.attr, | |
1929 | &sensor_dev_attr_fan6_alarm.dev_attr.attr, | |
1930 | NULL | |
723a0aa0 JD |
1931 | } }; |
1932 | ||
fa3f70d6 | 1933 | static const struct attribute_group it87_group_fan[6] = { |
e1169ba0 GR |
1934 | { .attrs = it87_attributes_fan[0] }, |
1935 | { .attrs = it87_attributes_fan[1] }, | |
1936 | { .attrs = it87_attributes_fan[2] }, | |
1937 | { .attrs = it87_attributes_fan[3] }, | |
1938 | { .attrs = it87_attributes_fan[4] }, | |
fa3f70d6 | 1939 | { .attrs = it87_attributes_fan[5] }, |
723a0aa0 | 1940 | }; |
87808be4 | 1941 | |
e1169ba0 | 1942 | static const struct attribute *it87_attributes_fan_div[] = { |
87808be4 | 1943 | &sensor_dev_attr_fan1_div.dev_attr.attr, |
87808be4 | 1944 | &sensor_dev_attr_fan2_div.dev_attr.attr, |
87808be4 | 1945 | &sensor_dev_attr_fan3_div.dev_attr.attr, |
723a0aa0 JD |
1946 | }; |
1947 | ||
36c4d98a | 1948 | static struct attribute *it87_attributes_pwm[6][4+1] = { { |
87808be4 | 1949 | &sensor_dev_attr_pwm1_enable.dev_attr.attr, |
87808be4 | 1950 | &sensor_dev_attr_pwm1.dev_attr.attr, |
60878bcf | 1951 | &sensor_dev_attr_pwm1_freq.dev_attr.attr, |
94ac7ee6 | 1952 | &sensor_dev_attr_pwm1_auto_channels_temp.dev_attr.attr, |
723a0aa0 JD |
1953 | NULL |
1954 | }, { | |
1955 | &sensor_dev_attr_pwm2_enable.dev_attr.attr, | |
1956 | &sensor_dev_attr_pwm2.dev_attr.attr, | |
60878bcf | 1957 | &sensor_dev_attr_pwm2_freq.dev_attr.attr, |
94ac7ee6 | 1958 | &sensor_dev_attr_pwm2_auto_channels_temp.dev_attr.attr, |
723a0aa0 JD |
1959 | NULL |
1960 | }, { | |
1961 | &sensor_dev_attr_pwm3_enable.dev_attr.attr, | |
1962 | &sensor_dev_attr_pwm3.dev_attr.attr, | |
60878bcf | 1963 | &sensor_dev_attr_pwm3_freq.dev_attr.attr, |
94ac7ee6 | 1964 | &sensor_dev_attr_pwm3_auto_channels_temp.dev_attr.attr, |
723a0aa0 | 1965 | NULL |
36c4d98a GR |
1966 | }, { |
1967 | &sensor_dev_attr_pwm4_enable.dev_attr.attr, | |
1968 | &sensor_dev_attr_pwm4.dev_attr.attr, | |
60878bcf | 1969 | &sensor_dev_attr_pwm4_freq.dev_attr.attr, |
36c4d98a GR |
1970 | &sensor_dev_attr_pwm4_auto_channels_temp.dev_attr.attr, |
1971 | NULL | |
1972 | }, { | |
1973 | &sensor_dev_attr_pwm5_enable.dev_attr.attr, | |
1974 | &sensor_dev_attr_pwm5.dev_attr.attr, | |
60878bcf | 1975 | &sensor_dev_attr_pwm5_freq.dev_attr.attr, |
36c4d98a GR |
1976 | &sensor_dev_attr_pwm5_auto_channels_temp.dev_attr.attr, |
1977 | NULL | |
1978 | }, { | |
1979 | &sensor_dev_attr_pwm6_enable.dev_attr.attr, | |
1980 | &sensor_dev_attr_pwm6.dev_attr.attr, | |
60878bcf | 1981 | &sensor_dev_attr_pwm6_freq.dev_attr.attr, |
36c4d98a GR |
1982 | &sensor_dev_attr_pwm6_auto_channels_temp.dev_attr.attr, |
1983 | NULL | |
723a0aa0 | 1984 | } }; |
87808be4 | 1985 | |
60878bcf GR |
1986 | static umode_t pwm_attribute_mode(struct kobject *kobj, struct attribute *attr, |
1987 | int index) | |
1988 | { | |
1989 | struct device *dev = container_of(kobj, struct device, kobj); | |
1990 | struct it87_data *data = dev_get_drvdata(dev); | |
1991 | ||
1992 | if (has_pwm_freq2(data) && index == 2) | |
1993 | return attr->mode | S_IWUSR; | |
1994 | ||
1995 | return attr->mode; | |
1996 | } | |
1997 | ||
36c4d98a | 1998 | static const struct attribute_group it87_group_pwm[6] = { |
723a0aa0 | 1999 | { .attrs = it87_attributes_pwm[0] }, |
60878bcf GR |
2000 | { .attrs = it87_attributes_pwm[1], |
2001 | .is_visible = pwm_attribute_mode, }, | |
723a0aa0 | 2002 | { .attrs = it87_attributes_pwm[2] }, |
36c4d98a GR |
2003 | { .attrs = it87_attributes_pwm[3] }, |
2004 | { .attrs = it87_attributes_pwm[4] }, | |
2005 | { .attrs = it87_attributes_pwm[5] }, | |
723a0aa0 JD |
2006 | }; |
2007 | ||
4f3f51bc JD |
2008 | static struct attribute *it87_attributes_autopwm[3][9+1] = { { |
2009 | &sensor_dev_attr_pwm1_auto_point1_pwm.dev_attr.attr, | |
2010 | &sensor_dev_attr_pwm1_auto_point2_pwm.dev_attr.attr, | |
2011 | &sensor_dev_attr_pwm1_auto_point3_pwm.dev_attr.attr, | |
2012 | &sensor_dev_attr_pwm1_auto_point4_pwm.dev_attr.attr, | |
2013 | &sensor_dev_attr_pwm1_auto_point1_temp.dev_attr.attr, | |
2014 | &sensor_dev_attr_pwm1_auto_point1_temp_hyst.dev_attr.attr, | |
2015 | &sensor_dev_attr_pwm1_auto_point2_temp.dev_attr.attr, | |
2016 | &sensor_dev_attr_pwm1_auto_point3_temp.dev_attr.attr, | |
2017 | &sensor_dev_attr_pwm1_auto_point4_temp.dev_attr.attr, | |
2018 | NULL | |
2019 | }, { | |
2020 | &sensor_dev_attr_pwm2_auto_point1_pwm.dev_attr.attr, | |
2021 | &sensor_dev_attr_pwm2_auto_point2_pwm.dev_attr.attr, | |
2022 | &sensor_dev_attr_pwm2_auto_point3_pwm.dev_attr.attr, | |
2023 | &sensor_dev_attr_pwm2_auto_point4_pwm.dev_attr.attr, | |
2024 | &sensor_dev_attr_pwm2_auto_point1_temp.dev_attr.attr, | |
2025 | &sensor_dev_attr_pwm2_auto_point1_temp_hyst.dev_attr.attr, | |
2026 | &sensor_dev_attr_pwm2_auto_point2_temp.dev_attr.attr, | |
2027 | &sensor_dev_attr_pwm2_auto_point3_temp.dev_attr.attr, | |
2028 | &sensor_dev_attr_pwm2_auto_point4_temp.dev_attr.attr, | |
2029 | NULL | |
2030 | }, { | |
2031 | &sensor_dev_attr_pwm3_auto_point1_pwm.dev_attr.attr, | |
2032 | &sensor_dev_attr_pwm3_auto_point2_pwm.dev_attr.attr, | |
2033 | &sensor_dev_attr_pwm3_auto_point3_pwm.dev_attr.attr, | |
2034 | &sensor_dev_attr_pwm3_auto_point4_pwm.dev_attr.attr, | |
2035 | &sensor_dev_attr_pwm3_auto_point1_temp.dev_attr.attr, | |
2036 | &sensor_dev_attr_pwm3_auto_point1_temp_hyst.dev_attr.attr, | |
2037 | &sensor_dev_attr_pwm3_auto_point2_temp.dev_attr.attr, | |
2038 | &sensor_dev_attr_pwm3_auto_point3_temp.dev_attr.attr, | |
2039 | &sensor_dev_attr_pwm3_auto_point4_temp.dev_attr.attr, | |
2040 | NULL | |
2041 | } }; | |
2042 | ||
2043 | static const struct attribute_group it87_group_autopwm[3] = { | |
2044 | { .attrs = it87_attributes_autopwm[0] }, | |
2045 | { .attrs = it87_attributes_autopwm[1] }, | |
2046 | { .attrs = it87_attributes_autopwm[2] }, | |
2047 | }; | |
2048 | ||
d9b327c3 JD |
2049 | static struct attribute *it87_attributes_fan_beep[] = { |
2050 | &sensor_dev_attr_fan1_beep.dev_attr.attr, | |
2051 | &sensor_dev_attr_fan2_beep.dev_attr.attr, | |
2052 | &sensor_dev_attr_fan3_beep.dev_attr.attr, | |
2053 | &sensor_dev_attr_fan4_beep.dev_attr.attr, | |
2054 | &sensor_dev_attr_fan5_beep.dev_attr.attr, | |
fa3f70d6 | 2055 | &sensor_dev_attr_fan6_beep.dev_attr.attr, |
d9b327c3 JD |
2056 | }; |
2057 | ||
6a8d7acf | 2058 | static struct attribute *it87_attributes_vid[] = { |
87808be4 JD |
2059 | &dev_attr_vrm.attr, |
2060 | &dev_attr_cpu0_vid.attr, | |
2061 | NULL | |
2062 | }; | |
2063 | ||
6a8d7acf JD |
2064 | static const struct attribute_group it87_group_vid = { |
2065 | .attrs = it87_attributes_vid, | |
87808be4 | 2066 | }; |
1da177e4 | 2067 | |
738e5e05 JD |
2068 | static struct attribute *it87_attributes_label[] = { |
2069 | &sensor_dev_attr_in3_label.dev_attr.attr, | |
2070 | &sensor_dev_attr_in7_label.dev_attr.attr, | |
2071 | &sensor_dev_attr_in8_label.dev_attr.attr, | |
c145d5c6 | 2072 | &sensor_dev_attr_in9_label.dev_attr.attr, |
738e5e05 JD |
2073 | NULL |
2074 | }; | |
2075 | ||
2076 | static const struct attribute_group it87_group_label = { | |
fa8b6975 | 2077 | .attrs = it87_attributes_label, |
738e5e05 JD |
2078 | }; |
2079 | ||
2d8672c5 | 2080 | /* SuperIO detection - will change isa_address if a chip is found */ |
3c2e3512 GR |
2081 | static int __init it87_find(int sioaddr, unsigned short *address, |
2082 | struct it87_sio_data *sio_data) | |
1da177e4 | 2083 | { |
5b0380c9 | 2084 | int err; |
b74f3fdd | 2085 | u16 chip_type; |
98dd22c3 | 2086 | const char *board_vendor, *board_name; |
f83a9cb6 | 2087 | const struct it87_devices *config; |
1da177e4 | 2088 | |
3c2e3512 | 2089 | err = superio_enter(sioaddr); |
5b0380c9 NG |
2090 | if (err) |
2091 | return err; | |
2092 | ||
2093 | err = -ENODEV; | |
3c2e3512 | 2094 | chip_type = force_id ? force_id : superio_inw(sioaddr, DEVID); |
b74f3fdd | 2095 | |
2096 | switch (chip_type) { | |
2097 | case IT8705F_DEVID: | |
2098 | sio_data->type = it87; | |
2099 | break; | |
2100 | case IT8712F_DEVID: | |
2101 | sio_data->type = it8712; | |
2102 | break; | |
2103 | case IT8716F_DEVID: | |
2104 | case IT8726F_DEVID: | |
2105 | sio_data->type = it8716; | |
2106 | break; | |
2107 | case IT8718F_DEVID: | |
2108 | sio_data->type = it8718; | |
2109 | break; | |
b4da93e4 JMS |
2110 | case IT8720F_DEVID: |
2111 | sio_data->type = it8720; | |
2112 | break; | |
44c1bcd4 JD |
2113 | case IT8721F_DEVID: |
2114 | sio_data->type = it8721; | |
2115 | break; | |
16b5dda2 JD |
2116 | case IT8728F_DEVID: |
2117 | sio_data->type = it8728; | |
2118 | break; | |
ead80803 JM |
2119 | case IT8732F_DEVID: |
2120 | sio_data->type = it8732; | |
2121 | break; | |
b0636707 GR |
2122 | case IT8771E_DEVID: |
2123 | sio_data->type = it8771; | |
2124 | break; | |
2125 | case IT8772E_DEVID: | |
2126 | sio_data->type = it8772; | |
2127 | break; | |
7bc32d29 GR |
2128 | case IT8781F_DEVID: |
2129 | sio_data->type = it8781; | |
2130 | break; | |
0531d98b GR |
2131 | case IT8782F_DEVID: |
2132 | sio_data->type = it8782; | |
2133 | break; | |
2134 | case IT8783E_DEVID: | |
2135 | sio_data->type = it8783; | |
2136 | break; | |
a0c1424a TL |
2137 | case IT8786E_DEVID: |
2138 | sio_data->type = it8786; | |
2139 | break; | |
4ee07157 GR |
2140 | case IT8790E_DEVID: |
2141 | sio_data->type = it8790; | |
2142 | break; | |
7183ae8c | 2143 | case IT8603E_DEVID: |
574e9bd8 | 2144 | case IT8623E_DEVID: |
c145d5c6 RM |
2145 | sio_data->type = it8603; |
2146 | break; | |
3ba9d977 GR |
2147 | case IT8620E_DEVID: |
2148 | sio_data->type = it8620; | |
2149 | break; | |
b74f3fdd | 2150 | case 0xffff: /* No device at all */ |
2151 | goto exit; | |
2152 | default: | |
a8ca1037 | 2153 | pr_debug("Unsupported chip (DEVID=0x%x)\n", chip_type); |
b74f3fdd | 2154 | goto exit; |
2155 | } | |
1da177e4 | 2156 | |
3c2e3512 GR |
2157 | superio_select(sioaddr, PME); |
2158 | if (!(superio_inb(sioaddr, IT87_ACT_REG) & 0x01)) { | |
a8ca1037 | 2159 | pr_info("Device not activated, skipping\n"); |
1da177e4 LT |
2160 | goto exit; |
2161 | } | |
2162 | ||
3c2e3512 | 2163 | *address = superio_inw(sioaddr, IT87_BASE_REG) & ~(IT87_EXTENT - 1); |
1da177e4 | 2164 | if (*address == 0) { |
a8ca1037 | 2165 | pr_info("Base address not set, skipping\n"); |
1da177e4 LT |
2166 | goto exit; |
2167 | } | |
2168 | ||
2169 | err = 0; | |
3c2e3512 | 2170 | sio_data->revision = superio_inb(sioaddr, DEVREV) & 0x0f; |
faf392fb GR |
2171 | pr_info("Found IT%04x%s chip at 0x%x, revision %d\n", chip_type, |
2172 | it87_devices[sio_data->type].suffix, | |
a0c1424a | 2173 | *address, sio_data->revision); |
1da177e4 | 2174 | |
f83a9cb6 GR |
2175 | config = &it87_devices[sio_data->type]; |
2176 | ||
7f5726c3 | 2177 | /* in7 (VSB or VCCH5V) is always internal on some chips */ |
f83a9cb6 | 2178 | if (has_in7_internal(config)) |
7f5726c3 GR |
2179 | sio_data->internal |= (1 << 1); |
2180 | ||
738e5e05 | 2181 | /* in8 (Vbat) is always internal */ |
7f5726c3 GR |
2182 | sio_data->internal |= (1 << 2); |
2183 | ||
73055405 GR |
2184 | /* in9 (AVCC3), always internal if supported */ |
2185 | if (has_avcc3(config)) | |
2186 | sio_data->internal |= (1 << 3); /* in9 is AVCC */ | |
2187 | else | |
c145d5c6 | 2188 | sio_data->skip_in |= (1 << 9); |
738e5e05 | 2189 | |
36c4d98a GR |
2190 | if (!has_six_pwm(config)) |
2191 | sio_data->skip_pwm |= (1 << 3) | (1 << 4) | (1 << 5); | |
2192 | ||
f83a9cb6 | 2193 | if (!has_vid(config)) |
895ff267 | 2194 | sio_data->skip_vid = 1; |
d9b327c3 | 2195 | |
32dd7c40 GR |
2196 | /* Read GPIO config and VID value from LDN 7 (GPIO) */ |
2197 | if (sio_data->type == it87) { | |
d9b327c3 | 2198 | /* The IT8705F has a different LD number for GPIO */ |
3c2e3512 GR |
2199 | superio_select(sioaddr, 5); |
2200 | sio_data->beep_pin = superio_inb(sioaddr, | |
2201 | IT87_SIO_BEEP_PIN_REG) & 0x3f; | |
0531d98b | 2202 | } else if (sio_data->type == it8783) { |
088ce2ac | 2203 | int reg25, reg27, reg2a, reg2c, regef; |
0531d98b | 2204 | |
3c2e3512 | 2205 | superio_select(sioaddr, GPIO); |
0531d98b | 2206 | |
3c2e3512 GR |
2207 | reg25 = superio_inb(sioaddr, IT87_SIO_GPIO1_REG); |
2208 | reg27 = superio_inb(sioaddr, IT87_SIO_GPIO3_REG); | |
2209 | reg2a = superio_inb(sioaddr, IT87_SIO_PINX1_REG); | |
2210 | reg2c = superio_inb(sioaddr, IT87_SIO_PINX2_REG); | |
2211 | regef = superio_inb(sioaddr, IT87_SIO_SPI_REG); | |
0531d98b | 2212 | |
0531d98b | 2213 | /* Check if fan3 is there or not */ |
088ce2ac | 2214 | if ((reg27 & (1 << 0)) || !(reg2c & (1 << 2))) |
0531d98b GR |
2215 | sio_data->skip_fan |= (1 << 2); |
2216 | if ((reg25 & (1 << 4)) | |
088ce2ac | 2217 | || (!(reg2a & (1 << 1)) && (regef & (1 << 0)))) |
0531d98b GR |
2218 | sio_data->skip_pwm |= (1 << 2); |
2219 | ||
2220 | /* Check if fan2 is there or not */ | |
2221 | if (reg27 & (1 << 7)) | |
2222 | sio_data->skip_fan |= (1 << 1); | |
2223 | if (reg27 & (1 << 3)) | |
2224 | sio_data->skip_pwm |= (1 << 1); | |
2225 | ||
2226 | /* VIN5 */ | |
088ce2ac | 2227 | if ((reg27 & (1 << 0)) || (reg2c & (1 << 2))) |
9172b5d1 | 2228 | sio_data->skip_in |= (1 << 5); /* No VIN5 */ |
0531d98b GR |
2229 | |
2230 | /* VIN6 */ | |
9172b5d1 GR |
2231 | if (reg27 & (1 << 1)) |
2232 | sio_data->skip_in |= (1 << 6); /* No VIN6 */ | |
0531d98b GR |
2233 | |
2234 | /* | |
2235 | * VIN7 | |
2236 | * Does not depend on bit 2 of Reg2C, contrary to datasheet. | |
2237 | */ | |
9172b5d1 GR |
2238 | if (reg27 & (1 << 2)) { |
2239 | /* | |
2240 | * The data sheet is a bit unclear regarding the | |
2241 | * internal voltage divider for VCCH5V. It says | |
2242 | * "This bit enables and switches VIN7 (pin 91) to the | |
2243 | * internal voltage divider for VCCH5V". | |
2244 | * This is different to other chips, where the internal | |
2245 | * voltage divider would connect VIN7 to an internal | |
2246 | * voltage source. Maybe that is the case here as well. | |
2247 | * | |
2248 | * Since we don't know for sure, re-route it if that is | |
2249 | * not the case, and ask the user to report if the | |
2250 | * resulting voltage is sane. | |
2251 | */ | |
088ce2ac GR |
2252 | if (!(reg2c & (1 << 1))) { |
2253 | reg2c |= (1 << 1); | |
3c2e3512 GR |
2254 | superio_outb(sioaddr, IT87_SIO_PINX2_REG, |
2255 | reg2c); | |
9172b5d1 GR |
2256 | pr_notice("Routing internal VCCH5V to in7.\n"); |
2257 | } | |
2258 | pr_notice("in7 routed to internal voltage divider, with external pin disabled.\n"); | |
2259 | pr_notice("Please report if it displays a reasonable voltage.\n"); | |
2260 | } | |
0531d98b | 2261 | |
088ce2ac | 2262 | if (reg2c & (1 << 0)) |
0531d98b | 2263 | sio_data->internal |= (1 << 0); |
088ce2ac | 2264 | if (reg2c & (1 << 1)) |
0531d98b GR |
2265 | sio_data->internal |= (1 << 1); |
2266 | ||
3c2e3512 GR |
2267 | sio_data->beep_pin = superio_inb(sioaddr, |
2268 | IT87_SIO_BEEP_PIN_REG) & 0x3f; | |
c145d5c6 RM |
2269 | } else if (sio_data->type == it8603) { |
2270 | int reg27, reg29; | |
2271 | ||
3c2e3512 | 2272 | superio_select(sioaddr, GPIO); |
0531d98b | 2273 | |
3c2e3512 | 2274 | reg27 = superio_inb(sioaddr, IT87_SIO_GPIO3_REG); |
c145d5c6 RM |
2275 | |
2276 | /* Check if fan3 is there or not */ | |
2277 | if (reg27 & (1 << 6)) | |
2278 | sio_data->skip_pwm |= (1 << 2); | |
2279 | if (reg27 & (1 << 7)) | |
2280 | sio_data->skip_fan |= (1 << 2); | |
2281 | ||
2282 | /* Check if fan2 is there or not */ | |
3c2e3512 | 2283 | reg29 = superio_inb(sioaddr, IT87_SIO_GPIO5_REG); |
c145d5c6 RM |
2284 | if (reg29 & (1 << 1)) |
2285 | sio_data->skip_pwm |= (1 << 1); | |
2286 | if (reg29 & (1 << 2)) | |
2287 | sio_data->skip_fan |= (1 << 1); | |
2288 | ||
2289 | sio_data->skip_in |= (1 << 5); /* No VIN5 */ | |
2290 | sio_data->skip_in |= (1 << 6); /* No VIN6 */ | |
2291 | ||
3c2e3512 GR |
2292 | sio_data->beep_pin = superio_inb(sioaddr, |
2293 | IT87_SIO_BEEP_PIN_REG) & 0x3f; | |
3ba9d977 GR |
2294 | } else if (sio_data->type == it8620) { |
2295 | int reg; | |
2296 | ||
3c2e3512 | 2297 | superio_select(sioaddr, GPIO); |
3ba9d977 | 2298 | |
36c4d98a | 2299 | /* Check for pwm5 */ |
3c2e3512 | 2300 | reg = superio_inb(sioaddr, IT87_SIO_GPIO1_REG); |
36c4d98a GR |
2301 | if (reg & (1 << 6)) |
2302 | sio_data->skip_pwm |= (1 << 4); | |
2303 | ||
3ba9d977 | 2304 | /* Check for fan4, fan5 */ |
3c2e3512 | 2305 | reg = superio_inb(sioaddr, IT87_SIO_GPIO2_REG); |
3ba9d977 GR |
2306 | if (!(reg & (1 << 5))) |
2307 | sio_data->skip_fan |= (1 << 3); | |
2308 | if (!(reg & (1 << 4))) | |
2309 | sio_data->skip_fan |= (1 << 4); | |
2310 | ||
2311 | /* Check for pwm3, fan3 */ | |
3c2e3512 | 2312 | reg = superio_inb(sioaddr, IT87_SIO_GPIO3_REG); |
3ba9d977 GR |
2313 | if (reg & (1 << 6)) |
2314 | sio_data->skip_pwm |= (1 << 2); | |
2315 | if (reg & (1 << 7)) | |
2316 | sio_data->skip_fan |= (1 << 2); | |
2317 | ||
36c4d98a | 2318 | /* Check for pwm4 */ |
3c2e3512 | 2319 | reg = superio_inb(sioaddr, IT87_SIO_GPIO4_REG); |
36c4d98a GR |
2320 | if (!(reg & (1 << 2))) |
2321 | sio_data->skip_pwm |= (1 << 3); | |
2322 | ||
3ba9d977 | 2323 | /* Check for pwm2, fan2 */ |
3c2e3512 | 2324 | reg = superio_inb(sioaddr, IT87_SIO_GPIO5_REG); |
3ba9d977 GR |
2325 | if (reg & (1 << 1)) |
2326 | sio_data->skip_pwm |= (1 << 1); | |
2327 | if (reg & (1 << 2)) | |
2328 | sio_data->skip_fan |= (1 << 1); | |
36c4d98a GR |
2329 | /* Check for pwm6, fan6 */ |
2330 | if (!(reg & (1 << 7))) { | |
2331 | sio_data->skip_pwm |= (1 << 5); | |
2332 | sio_data->skip_fan |= (1 << 5); | |
2333 | } | |
3ba9d977 | 2334 | |
3c2e3512 GR |
2335 | sio_data->beep_pin = superio_inb(sioaddr, |
2336 | IT87_SIO_BEEP_PIN_REG) & 0x3f; | |
895ff267 | 2337 | } else { |
87673dd7 | 2338 | int reg; |
9172b5d1 | 2339 | bool uart6; |
87673dd7 | 2340 | |
3c2e3512 | 2341 | superio_select(sioaddr, GPIO); |
44c1bcd4 | 2342 | |
3c2e3512 | 2343 | reg = superio_inb(sioaddr, IT87_SIO_GPIO3_REG); |
32dd7c40 | 2344 | if (!sio_data->skip_vid) { |
44c1bcd4 JD |
2345 | /* We need at least 4 VID pins */ |
2346 | if (reg & 0x0f) { | |
a8ca1037 | 2347 | pr_info("VID is disabled (pins used for GPIO)\n"); |
44c1bcd4 JD |
2348 | sio_data->skip_vid = 1; |
2349 | } | |
895ff267 JD |
2350 | } |
2351 | ||
591ec650 JD |
2352 | /* Check if fan3 is there or not */ |
2353 | if (reg & (1 << 6)) | |
2354 | sio_data->skip_pwm |= (1 << 2); | |
2355 | if (reg & (1 << 7)) | |
2356 | sio_data->skip_fan |= (1 << 2); | |
2357 | ||
2358 | /* Check if fan2 is there or not */ | |
3c2e3512 | 2359 | reg = superio_inb(sioaddr, IT87_SIO_GPIO5_REG); |
591ec650 JD |
2360 | if (reg & (1 << 1)) |
2361 | sio_data->skip_pwm |= (1 << 1); | |
2362 | if (reg & (1 << 2)) | |
2363 | sio_data->skip_fan |= (1 << 1); | |
2364 | ||
895ff267 JD |
2365 | if ((sio_data->type == it8718 || sio_data->type == it8720) |
2366 | && !(sio_data->skip_vid)) | |
3c2e3512 GR |
2367 | sio_data->vid_value = superio_inb(sioaddr, |
2368 | IT87_SIO_VID_REG); | |
87673dd7 | 2369 | |
3c2e3512 | 2370 | reg = superio_inb(sioaddr, IT87_SIO_PINX2_REG); |
9172b5d1 GR |
2371 | |
2372 | uart6 = sio_data->type == it8782 && (reg & (1 << 2)); | |
2373 | ||
436cad2a JD |
2374 | /* |
2375 | * The IT8720F has no VIN7 pin, so VCCH should always be | |
2376 | * routed internally to VIN7 with an internal divider. | |
2377 | * Curiously, there still is a configuration bit to control | |
2378 | * this, which means it can be set incorrectly. And even | |
2379 | * more curiously, many boards out there are improperly | |
2380 | * configured, even though the IT8720F datasheet claims | |
2381 | * that the internal routing of VCCH to VIN7 is the default | |
2382 | * setting. So we force the internal routing in this case. | |
0531d98b GR |
2383 | * |
2384 | * On IT8782F, VIN7 is multiplexed with one of the UART6 pins. | |
9172b5d1 GR |
2385 | * If UART6 is enabled, re-route VIN7 to the internal divider |
2386 | * if that is not already the case. | |
436cad2a | 2387 | */ |
9172b5d1 | 2388 | if ((sio_data->type == it8720 || uart6) && !(reg & (1 << 1))) { |
436cad2a | 2389 | reg |= (1 << 1); |
3c2e3512 | 2390 | superio_outb(sioaddr, IT87_SIO_PINX2_REG, reg); |
a8ca1037 | 2391 | pr_notice("Routing internal VCCH to in7\n"); |
436cad2a | 2392 | } |
87673dd7 | 2393 | if (reg & (1 << 0)) |
738e5e05 | 2394 | sio_data->internal |= (1 << 0); |
7f5726c3 | 2395 | if (reg & (1 << 1)) |
738e5e05 | 2396 | sio_data->internal |= (1 << 1); |
d9b327c3 | 2397 | |
9172b5d1 GR |
2398 | /* |
2399 | * On IT8782F, UART6 pins overlap with VIN5, VIN6, and VIN7. | |
2400 | * While VIN7 can be routed to the internal voltage divider, | |
2401 | * VIN5 and VIN6 are not available if UART6 is enabled. | |
4573acbc GR |
2402 | * |
2403 | * Also, temp3 is not available if UART6 is enabled and TEMPIN3 | |
2404 | * is the temperature source. Since we can not read the | |
2405 | * temperature source here, skip_temp is preliminary. | |
9172b5d1 | 2406 | */ |
4573acbc | 2407 | if (uart6) { |
9172b5d1 | 2408 | sio_data->skip_in |= (1 << 5) | (1 << 6); |
4573acbc GR |
2409 | sio_data->skip_temp |= (1 << 2); |
2410 | } | |
9172b5d1 | 2411 | |
3c2e3512 GR |
2412 | sio_data->beep_pin = superio_inb(sioaddr, |
2413 | IT87_SIO_BEEP_PIN_REG) & 0x3f; | |
87673dd7 | 2414 | } |
d9b327c3 | 2415 | if (sio_data->beep_pin) |
a8ca1037 | 2416 | pr_info("Beeping is supported\n"); |
87673dd7 | 2417 | |
98dd22c3 JD |
2418 | /* Disable specific features based on DMI strings */ |
2419 | board_vendor = dmi_get_system_info(DMI_BOARD_VENDOR); | |
2420 | board_name = dmi_get_system_info(DMI_BOARD_NAME); | |
2421 | if (board_vendor && board_name) { | |
2422 | if (strcmp(board_vendor, "nVIDIA") == 0 | |
2423 | && strcmp(board_name, "FN68PT") == 0) { | |
4a0d71cf GR |
2424 | /* |
2425 | * On the Shuttle SN68PT, FAN_CTL2 is apparently not | |
2426 | * connected to a fan, but to something else. One user | |
2427 | * has reported instant system power-off when changing | |
2428 | * the PWM2 duty cycle, so we disable it. | |
2429 | * I use the board name string as the trigger in case | |
2430 | * the same board is ever used in other systems. | |
2431 | */ | |
a8ca1037 | 2432 | pr_info("Disabling pwm2 due to hardware constraints\n"); |
98dd22c3 JD |
2433 | sio_data->skip_pwm = (1 << 1); |
2434 | } | |
2435 | } | |
2436 | ||
1da177e4 | 2437 | exit: |
3c2e3512 | 2438 | superio_exit(sioaddr); |
1da177e4 LT |
2439 | return err; |
2440 | } | |
2441 | ||
723a0aa0 JD |
2442 | static void it87_remove_files(struct device *dev) |
2443 | { | |
8e50e3c3 | 2444 | struct it87_data *data = dev_get_drvdata(dev); |
a8b3a3a5 | 2445 | struct it87_sio_data *sio_data = dev_get_platdata(dev); |
723a0aa0 JD |
2446 | int i; |
2447 | ||
2448 | sysfs_remove_group(&dev->kobj, &it87_group); | |
52929715 | 2449 | sysfs_remove_group(&dev->kobj, &it87_group_in); |
87533770 | 2450 | sysfs_remove_group(&dev->kobj, &it87_group_temp); |
52929715 | 2451 | |
fa3f70d6 | 2452 | for (i = 0; i < 6; i++) { |
723a0aa0 JD |
2453 | if (!(data->has_fan & (1 << i))) |
2454 | continue; | |
e1169ba0 | 2455 | sysfs_remove_group(&dev->kobj, &it87_group_fan[i]); |
d9b327c3 JD |
2456 | if (sio_data->beep_pin) |
2457 | sysfs_remove_file(&dev->kobj, | |
2458 | it87_attributes_fan_beep[i]); | |
e1169ba0 GR |
2459 | if (i < 3 && !has_16bit_fans(data)) |
2460 | sysfs_remove_file(&dev->kobj, | |
2461 | it87_attributes_fan_div[i]); | |
723a0aa0 | 2462 | } |
36c4d98a | 2463 | for (i = 0; i < 6; i++) { |
1696d1de | 2464 | if (sio_data->skip_pwm & (1 << i)) |
723a0aa0 JD |
2465 | continue; |
2466 | sysfs_remove_group(&dev->kobj, &it87_group_pwm[i]); | |
4f3f51bc JD |
2467 | if (has_old_autopwm(data)) |
2468 | sysfs_remove_group(&dev->kobj, | |
2469 | &it87_group_autopwm[i]); | |
723a0aa0 | 2470 | } |
6a8d7acf JD |
2471 | if (!sio_data->skip_vid) |
2472 | sysfs_remove_group(&dev->kobj, &it87_group_vid); | |
738e5e05 | 2473 | sysfs_remove_group(&dev->kobj, &it87_group_label); |
723a0aa0 JD |
2474 | } |
2475 | ||
c1e7a4ca GR |
2476 | /* Called when we have found a new IT87. */ |
2477 | static void it87_init_device(struct platform_device *pdev) | |
1da177e4 | 2478 | { |
c1e7a4ca GR |
2479 | struct it87_sio_data *sio_data = dev_get_platdata(&pdev->dev); |
2480 | struct it87_data *data = platform_get_drvdata(pdev); | |
2481 | int tmp, i; | |
2482 | u8 mask; | |
b74f3fdd | 2483 | |
c1e7a4ca GR |
2484 | /* |
2485 | * For each PWM channel: | |
2486 | * - If it is in automatic mode, setting to manual mode should set | |
2487 | * the fan to full speed by default. | |
2488 | * - If it is in manual mode, we need a mapping to temperature | |
2489 | * channels to use when later setting to automatic mode later. | |
2490 | * Use a 1:1 mapping by default (we are clueless.) | |
2491 | * In both cases, the value can (and should) be changed by the user | |
2492 | * prior to switching to a different mode. | |
2493 | * Note that this is no longer needed for the IT8721F and later, as | |
2494 | * these have separate registers for the temperature mapping and the | |
2495 | * manual duty cycle. | |
2496 | */ | |
2497 | for (i = 0; i < 3; i++) { | |
2498 | data->pwm_temp_map[i] = i; | |
2499 | data->pwm_duty[i] = 0x7f; /* Full speed */ | |
2500 | data->auto_pwm[i][3] = 0x7f; /* Full speed, hard-coded */ | |
8e9afcbb | 2501 | } |
1da177e4 | 2502 | |
483db43e | 2503 | /* |
c1e7a4ca GR |
2504 | * Some chips seem to have default value 0xff for all limit |
2505 | * registers. For low voltage limits it makes no sense and triggers | |
2506 | * alarms, so change to 0 instead. For high temperature limits, it | |
2507 | * means -1 degree C, which surprisingly doesn't trigger an alarm, | |
2508 | * but is still confusing, so change to 127 degrees C. | |
483db43e | 2509 | */ |
c1e7a4ca GR |
2510 | for (i = 0; i < 8; i++) { |
2511 | tmp = it87_read_value(data, IT87_REG_VIN_MIN(i)); | |
2512 | if (tmp == 0xff) | |
2513 | it87_write_value(data, IT87_REG_VIN_MIN(i), 0); | |
2514 | } | |
2515 | for (i = 0; i < 3; i++) { | |
2516 | tmp = it87_read_value(data, IT87_REG_TEMP_HIGH(i)); | |
2517 | if (tmp == 0xff) | |
2518 | it87_write_value(data, IT87_REG_TEMP_HIGH(i), 127); | |
483db43e | 2519 | } |
1da177e4 | 2520 | |
c1e7a4ca GR |
2521 | /* |
2522 | * Temperature channels are not forcibly enabled, as they can be | |
2523 | * set to two different sensor types and we can't guess which one | |
2524 | * is correct for a given system. These channels can be enabled at | |
2525 | * run-time through the temp{1-3}_type sysfs accessors if needed. | |
2526 | */ | |
1da177e4 | 2527 | |
c1e7a4ca GR |
2528 | /* Check if voltage monitors are reset manually or by some reason */ |
2529 | tmp = it87_read_value(data, IT87_REG_VIN_ENABLE); | |
2530 | if ((tmp & 0xff) == 0) { | |
2531 | /* Enable all voltage monitors */ | |
2532 | it87_write_value(data, IT87_REG_VIN_ENABLE, 0xff); | |
2533 | } | |
2534 | ||
2535 | /* Check if tachometers are reset manually or by some reason */ | |
2536 | mask = 0x70 & ~(sio_data->skip_fan << 4); | |
2537 | data->fan_main_ctrl = it87_read_value(data, IT87_REG_FAN_MAIN_CTRL); | |
2538 | if ((data->fan_main_ctrl & mask) == 0) { | |
2539 | /* Enable all fan tachometers */ | |
2540 | data->fan_main_ctrl |= mask; | |
2541 | it87_write_value(data, IT87_REG_FAN_MAIN_CTRL, | |
2542 | data->fan_main_ctrl); | |
2543 | } | |
2544 | data->has_fan = (data->fan_main_ctrl >> 4) & 0x07; | |
2545 | ||
2546 | tmp = it87_read_value(data, IT87_REG_FAN_16BIT); | |
2547 | ||
2548 | /* Set tachometers to 16-bit mode if needed */ | |
2549 | if (has_fan16_config(data)) { | |
2550 | if (~tmp & 0x07 & data->has_fan) { | |
2551 | dev_dbg(&pdev->dev, | |
2552 | "Setting fan1-3 to 16-bit mode\n"); | |
2553 | it87_write_value(data, IT87_REG_FAN_16BIT, | |
2554 | tmp | 0x07); | |
2555 | } | |
2556 | } | |
2557 | ||
2558 | /* Check for additional fans */ | |
2559 | if (has_five_fans(data)) { | |
2560 | if (tmp & (1 << 4)) | |
2561 | data->has_fan |= (1 << 3); /* fan4 enabled */ | |
2562 | if (tmp & (1 << 5)) | |
2563 | data->has_fan |= (1 << 4); /* fan5 enabled */ | |
2564 | if (has_six_fans(data) && (tmp & (1 << 2))) | |
2565 | data->has_fan |= (1 << 5); /* fan6 enabled */ | |
2566 | } | |
2567 | ||
2568 | /* Fan input pins may be used for alternative functions */ | |
2569 | data->has_fan &= ~sio_data->skip_fan; | |
2570 | ||
2571 | /* Check if pwm5, pwm6 are enabled */ | |
2572 | if (has_six_pwm(data)) { | |
2573 | /* The following code may be IT8620E specific */ | |
2574 | tmp = it87_read_value(data, IT87_REG_FAN_DIV); | |
2575 | if ((tmp & 0xc0) == 0xc0) | |
2576 | sio_data->skip_pwm |= (1 << 4); | |
2577 | if (!(tmp & (1 << 3))) | |
2578 | sio_data->skip_pwm |= (1 << 5); | |
2579 | } | |
2580 | ||
2581 | /* Start monitoring */ | |
2582 | it87_write_value(data, IT87_REG_CONFIG, | |
2583 | (it87_read_value(data, IT87_REG_CONFIG) & 0x3e) | |
2584 | | (update_vbat ? 0x41 : 0x01)); | |
2585 | } | |
2586 | ||
2587 | /* Return 1 if and only if the PWM interface is safe to use */ | |
2588 | static int it87_check_pwm(struct device *dev) | |
2589 | { | |
2590 | struct it87_data *data = dev_get_drvdata(dev); | |
2591 | /* | |
2592 | * Some BIOSes fail to correctly configure the IT87 fans. All fans off | |
2593 | * and polarity set to active low is sign that this is the case so we | |
2594 | * disable pwm control to protect the user. | |
2595 | */ | |
2596 | int tmp = it87_read_value(data, IT87_REG_FAN_CTL); | |
2597 | ||
2598 | if ((tmp & 0x87) == 0) { | |
2599 | if (fix_pwm_polarity) { | |
2600 | /* | |
2601 | * The user asks us to attempt a chip reconfiguration. | |
2602 | * This means switching to active high polarity and | |
2603 | * inverting all fan speed values. | |
2604 | */ | |
2605 | int i; | |
2606 | u8 pwm[3]; | |
2607 | ||
2608 | for (i = 0; i < 3; i++) | |
2609 | pwm[i] = it87_read_value(data, | |
2610 | IT87_REG_PWM[i]); | |
2611 | ||
2612 | /* | |
2613 | * If any fan is in automatic pwm mode, the polarity | |
2614 | * might be correct, as suspicious as it seems, so we | |
2615 | * better don't change anything (but still disable the | |
2616 | * PWM interface). | |
2617 | */ | |
2618 | if (!((pwm[0] | pwm[1] | pwm[2]) & 0x80)) { | |
2619 | dev_info(dev, | |
2620 | "Reconfiguring PWM to active high polarity\n"); | |
2621 | it87_write_value(data, IT87_REG_FAN_CTL, | |
2622 | tmp | 0x87); | |
2623 | for (i = 0; i < 3; i++) | |
2624 | it87_write_value(data, | |
2625 | IT87_REG_PWM[i], | |
2626 | 0x7f & ~pwm[i]); | |
2627 | return 1; | |
2628 | } | |
2629 | ||
2630 | dev_info(dev, | |
2631 | "PWM configuration is too broken to be fixed\n"); | |
2632 | } | |
2633 | ||
2634 | dev_info(dev, | |
2635 | "Detected broken BIOS defaults, disabling PWM interface\n"); | |
2636 | return 0; | |
2637 | } else if (fix_pwm_polarity) { | |
2638 | dev_info(dev, | |
2639 | "PWM configuration looks sane, won't touch\n"); | |
2640 | } | |
2641 | ||
2642 | return 1; | |
2643 | } | |
2644 | ||
2645 | static int it87_probe(struct platform_device *pdev) | |
2646 | { | |
2647 | struct it87_data *data; | |
2648 | struct resource *res; | |
2649 | struct device *dev = &pdev->dev; | |
2650 | struct it87_sio_data *sio_data = dev_get_platdata(dev); | |
2651 | int err = 0, i; | |
2652 | int enable_pwm_interface; | |
2653 | int fan_beep_need_rw; | |
2654 | ||
2655 | res = platform_get_resource(pdev, IORESOURCE_IO, 0); | |
2656 | if (!devm_request_region(&pdev->dev, res->start, IT87_EC_EXTENT, | |
2657 | DRVNAME)) { | |
2658 | dev_err(dev, "Failed to request region 0x%lx-0x%lx\n", | |
2659 | (unsigned long)res->start, | |
2660 | (unsigned long)(res->start + IT87_EC_EXTENT - 1)); | |
2661 | return -EBUSY; | |
2662 | } | |
2663 | ||
2664 | data = devm_kzalloc(&pdev->dev, sizeof(struct it87_data), GFP_KERNEL); | |
2665 | if (!data) | |
2666 | return -ENOMEM; | |
2667 | ||
2668 | data->addr = res->start; | |
2669 | data->type = sio_data->type; | |
2670 | data->features = it87_devices[sio_data->type].features; | |
2671 | data->peci_mask = it87_devices[sio_data->type].peci_mask; | |
2672 | data->old_peci_mask = it87_devices[sio_data->type].old_peci_mask; | |
2673 | data->name = it87_devices[sio_data->type].name; | |
2674 | /* | |
2675 | * IT8705F Datasheet 0.4.1, 3h == Version G. | |
2676 | * IT8712F Datasheet 0.9.1, section 8.3.5 indicates 8h == Version J. | |
2677 | * These are the first revisions with 16-bit tachometer support. | |
2678 | */ | |
2679 | switch (data->type) { | |
2680 | case it87: | |
2681 | if (sio_data->revision >= 0x03) { | |
2682 | data->features &= ~FEAT_OLD_AUTOPWM; | |
2683 | data->features |= FEAT_FAN16_CONFIG | FEAT_16BIT_FANS; | |
2684 | } | |
2685 | break; | |
2686 | case it8712: | |
2687 | if (sio_data->revision >= 0x08) { | |
2688 | data->features &= ~FEAT_OLD_AUTOPWM; | |
2689 | data->features |= FEAT_FAN16_CONFIG | FEAT_16BIT_FANS | | |
2690 | FEAT_FIVE_FANS; | |
2691 | } | |
2692 | break; | |
2693 | default: | |
2694 | break; | |
2695 | } | |
2696 | ||
2697 | /* Now, we do the remaining detection. */ | |
2698 | if ((it87_read_value(data, IT87_REG_CONFIG) & 0x80) | |
2699 | || it87_read_value(data, IT87_REG_CHIPID) != 0x90) | |
2700 | return -ENODEV; | |
2701 | ||
2702 | platform_set_drvdata(pdev, data); | |
1da177e4 | 2703 | |
9a61bf63 | 2704 | mutex_init(&data->update_lock); |
1da177e4 | 2705 | |
1da177e4 | 2706 | /* Check PWM configuration */ |
b74f3fdd | 2707 | enable_pwm_interface = it87_check_pwm(dev); |
1da177e4 | 2708 | |
44c1bcd4 | 2709 | /* Starting with IT8721F, we handle scaling of internal voltages */ |
16b5dda2 | 2710 | if (has_12mv_adc(data)) { |
44c1bcd4 JD |
2711 | if (sio_data->internal & (1 << 0)) |
2712 | data->in_scaled |= (1 << 3); /* in3 is AVCC */ | |
2713 | if (sio_data->internal & (1 << 1)) | |
2714 | data->in_scaled |= (1 << 7); /* in7 is VSB */ | |
2715 | if (sio_data->internal & (1 << 2)) | |
2716 | data->in_scaled |= (1 << 8); /* in8 is Vbat */ | |
c145d5c6 RM |
2717 | if (sio_data->internal & (1 << 3)) |
2718 | data->in_scaled |= (1 << 9); /* in9 is AVCC */ | |
7bc32d29 GR |
2719 | } else if (sio_data->type == it8781 || sio_data->type == it8782 || |
2720 | sio_data->type == it8783) { | |
0531d98b GR |
2721 | if (sio_data->internal & (1 << 0)) |
2722 | data->in_scaled |= (1 << 3); /* in3 is VCC5V */ | |
2723 | if (sio_data->internal & (1 << 1)) | |
2724 | data->in_scaled |= (1 << 7); /* in7 is VCCH5V */ | |
44c1bcd4 JD |
2725 | } |
2726 | ||
4573acbc GR |
2727 | data->has_temp = 0x07; |
2728 | if (sio_data->skip_temp & (1 << 2)) { | |
2729 | if (sio_data->type == it8782 | |
2730 | && !(it87_read_value(data, IT87_REG_TEMP_EXTRA) & 0x80)) | |
2731 | data->has_temp &= ~(1 << 2); | |
2732 | } | |
2733 | ||
52929715 GR |
2734 | data->has_in = 0x3ff & ~sio_data->skip_in; |
2735 | ||
2736 | data->has_beep = !!sio_data->beep_pin; | |
2737 | ||
1da177e4 | 2738 | /* Initialize the IT87 chip */ |
b74f3fdd | 2739 | it87_init_device(pdev); |
1da177e4 LT |
2740 | |
2741 | /* Register sysfs hooks */ | |
5f2dc798 JD |
2742 | err = sysfs_create_group(&dev->kobj, &it87_group); |
2743 | if (err) | |
62a1d05f | 2744 | return err; |
17d648bf | 2745 | |
52929715 GR |
2746 | err = sysfs_create_group(&dev->kobj, &it87_group_in); |
2747 | if (err) | |
2748 | goto error; | |
9172b5d1 | 2749 | |
87533770 GR |
2750 | err = sysfs_create_group(&dev->kobj, &it87_group_temp); |
2751 | if (err) | |
2752 | goto error; | |
d9b327c3 | 2753 | |
9060f8bd | 2754 | /* Do not create fan files for disabled fans */ |
d9b327c3 | 2755 | fan_beep_need_rw = 1; |
fa3f70d6 | 2756 | for (i = 0; i < 6; i++) { |
723a0aa0 JD |
2757 | if (!(data->has_fan & (1 << i))) |
2758 | continue; | |
e1169ba0 | 2759 | err = sysfs_create_group(&dev->kobj, &it87_group_fan[i]); |
723a0aa0 | 2760 | if (err) |
62a1d05f | 2761 | goto error; |
d9b327c3 | 2762 | |
e1169ba0 GR |
2763 | if (i < 3 && !has_16bit_fans(data)) { |
2764 | err = sysfs_create_file(&dev->kobj, | |
2765 | it87_attributes_fan_div[i]); | |
2766 | if (err) | |
2767 | goto error; | |
2768 | } | |
2769 | ||
d9b327c3 JD |
2770 | if (sio_data->beep_pin) { |
2771 | err = sysfs_create_file(&dev->kobj, | |
2772 | it87_attributes_fan_beep[i]); | |
2773 | if (err) | |
62a1d05f | 2774 | goto error; |
d9b327c3 JD |
2775 | if (!fan_beep_need_rw) |
2776 | continue; | |
2777 | ||
4a0d71cf GR |
2778 | /* |
2779 | * As we have a single beep enable bit for all fans, | |
d9b327c3 | 2780 | * only the first enabled fan has a writable attribute |
4a0d71cf GR |
2781 | * for it. |
2782 | */ | |
d9b327c3 JD |
2783 | if (sysfs_chmod_file(&dev->kobj, |
2784 | it87_attributes_fan_beep[i], | |
2785 | S_IRUGO | S_IWUSR)) | |
2786 | dev_dbg(dev, "chmod +w fan%d_beep failed\n", | |
2787 | i + 1); | |
2788 | fan_beep_need_rw = 0; | |
2789 | } | |
17d648bf JD |
2790 | } |
2791 | ||
1da177e4 | 2792 | if (enable_pwm_interface) { |
36c4d98a | 2793 | for (i = 0; i < 6; i++) { |
723a0aa0 JD |
2794 | if (sio_data->skip_pwm & (1 << i)) |
2795 | continue; | |
2796 | err = sysfs_create_group(&dev->kobj, | |
2797 | &it87_group_pwm[i]); | |
2798 | if (err) | |
62a1d05f | 2799 | goto error; |
4f3f51bc JD |
2800 | |
2801 | if (!has_old_autopwm(data)) | |
2802 | continue; | |
2803 | err = sysfs_create_group(&dev->kobj, | |
2804 | &it87_group_autopwm[i]); | |
2805 | if (err) | |
62a1d05f | 2806 | goto error; |
98dd22c3 | 2807 | } |
1da177e4 LT |
2808 | } |
2809 | ||
895ff267 | 2810 | if (!sio_data->skip_vid) { |
303760b4 | 2811 | data->vrm = vid_which_vrm(); |
87673dd7 | 2812 | /* VID reading from Super-I/O config space if available */ |
b74f3fdd | 2813 | data->vid = sio_data->vid_value; |
6a8d7acf JD |
2814 | err = sysfs_create_group(&dev->kobj, &it87_group_vid); |
2815 | if (err) | |
62a1d05f | 2816 | goto error; |
87808be4 JD |
2817 | } |
2818 | ||
738e5e05 | 2819 | /* Export labels for internal sensors */ |
c145d5c6 | 2820 | for (i = 0; i < 4; i++) { |
738e5e05 JD |
2821 | if (!(sio_data->internal & (1 << i))) |
2822 | continue; | |
2823 | err = sysfs_create_file(&dev->kobj, | |
2824 | it87_attributes_label[i]); | |
2825 | if (err) | |
62a1d05f | 2826 | goto error; |
738e5e05 JD |
2827 | } |
2828 | ||
1beeffe4 TJ |
2829 | data->hwmon_dev = hwmon_device_register(dev); |
2830 | if (IS_ERR(data->hwmon_dev)) { | |
2831 | err = PTR_ERR(data->hwmon_dev); | |
62a1d05f | 2832 | goto error; |
1da177e4 LT |
2833 | } |
2834 | ||
2835 | return 0; | |
2836 | ||
62a1d05f | 2837 | error: |
723a0aa0 | 2838 | it87_remove_files(dev); |
1da177e4 LT |
2839 | return err; |
2840 | } | |
2841 | ||
281dfd0b | 2842 | static int it87_remove(struct platform_device *pdev) |
1da177e4 | 2843 | { |
b74f3fdd | 2844 | struct it87_data *data = platform_get_drvdata(pdev); |
1da177e4 | 2845 | |
1beeffe4 | 2846 | hwmon_device_unregister(data->hwmon_dev); |
723a0aa0 | 2847 | it87_remove_files(&pdev->dev); |
943b0830 | 2848 | |
1da177e4 LT |
2849 | return 0; |
2850 | } | |
2851 | ||
c1e7a4ca GR |
2852 | static struct platform_driver it87_driver = { |
2853 | .driver = { | |
2854 | .name = DRVNAME, | |
2855 | }, | |
2856 | .probe = it87_probe, | |
2857 | .remove = it87_remove, | |
2858 | }; | |
1da177e4 | 2859 | |
e84bd953 | 2860 | static int __init it87_device_add(int index, unsigned short address, |
b74f3fdd | 2861 | const struct it87_sio_data *sio_data) |
2862 | { | |
8e50e3c3 | 2863 | struct platform_device *pdev; |
b74f3fdd | 2864 | struct resource res = { |
87b4b663 BH |
2865 | .start = address + IT87_EC_OFFSET, |
2866 | .end = address + IT87_EC_OFFSET + IT87_EC_EXTENT - 1, | |
b74f3fdd | 2867 | .name = DRVNAME, |
2868 | .flags = IORESOURCE_IO, | |
2869 | }; | |
2870 | int err; | |
2871 | ||
b9acb64a JD |
2872 | err = acpi_check_resource_conflict(&res); |
2873 | if (err) | |
5cae84a5 | 2874 | return err; |
b9acb64a | 2875 | |
b74f3fdd | 2876 | pdev = platform_device_alloc(DRVNAME, address); |
5cae84a5 GR |
2877 | if (!pdev) |
2878 | return -ENOMEM; | |
b74f3fdd | 2879 | |
2880 | err = platform_device_add_resources(pdev, &res, 1); | |
2881 | if (err) { | |
a8ca1037 | 2882 | pr_err("Device resource addition failed (%d)\n", err); |
b74f3fdd | 2883 | goto exit_device_put; |
2884 | } | |
2885 | ||
2886 | err = platform_device_add_data(pdev, sio_data, | |
2887 | sizeof(struct it87_sio_data)); | |
2888 | if (err) { | |
a8ca1037 | 2889 | pr_err("Platform data allocation failed\n"); |
b74f3fdd | 2890 | goto exit_device_put; |
2891 | } | |
2892 | ||
2893 | err = platform_device_add(pdev); | |
2894 | if (err) { | |
a8ca1037 | 2895 | pr_err("Device addition failed (%d)\n", err); |
b74f3fdd | 2896 | goto exit_device_put; |
2897 | } | |
2898 | ||
e84bd953 | 2899 | it87_pdev[index] = pdev; |
b74f3fdd | 2900 | return 0; |
2901 | ||
2902 | exit_device_put: | |
2903 | platform_device_put(pdev); | |
b74f3fdd | 2904 | return err; |
2905 | } | |
2906 | ||
1da177e4 LT |
2907 | static int __init sm_it87_init(void) |
2908 | { | |
e84bd953 | 2909 | int sioaddr[2] = { REG_2E, REG_4E }; |
b74f3fdd | 2910 | struct it87_sio_data sio_data; |
e84bd953 GR |
2911 | unsigned short isa_address; |
2912 | bool found = false; | |
2913 | int i, err; | |
b74f3fdd | 2914 | |
b74f3fdd | 2915 | err = platform_driver_register(&it87_driver); |
2916 | if (err) | |
2917 | return err; | |
fde09509 | 2918 | |
e84bd953 GR |
2919 | for (i = 0; i < ARRAY_SIZE(sioaddr); i++) { |
2920 | memset(&sio_data, 0, sizeof(struct it87_sio_data)); | |
2921 | isa_address = 0; | |
2922 | err = it87_find(sioaddr[i], &isa_address, &sio_data); | |
2923 | if (err || isa_address == 0) | |
2924 | continue; | |
2925 | ||
2926 | err = it87_device_add(i, isa_address, &sio_data); | |
2927 | if (err) | |
2928 | goto exit_dev_unregister; | |
2929 | found = true; | |
b74f3fdd | 2930 | } |
2931 | ||
e84bd953 GR |
2932 | if (!found) { |
2933 | err = -ENODEV; | |
2934 | goto exit_unregister; | |
2935 | } | |
b74f3fdd | 2936 | return 0; |
e84bd953 GR |
2937 | |
2938 | exit_dev_unregister: | |
2939 | /* NULL check handled by platform_device_unregister */ | |
2940 | platform_device_unregister(it87_pdev[0]); | |
2941 | exit_unregister: | |
2942 | platform_driver_unregister(&it87_driver); | |
2943 | return err; | |
1da177e4 LT |
2944 | } |
2945 | ||
2946 | static void __exit sm_it87_exit(void) | |
2947 | { | |
e84bd953 GR |
2948 | /* NULL check handled by platform_device_unregister */ |
2949 | platform_device_unregister(it87_pdev[1]); | |
2950 | platform_device_unregister(it87_pdev[0]); | |
b74f3fdd | 2951 | platform_driver_unregister(&it87_driver); |
1da177e4 LT |
2952 | } |
2953 | ||
2954 | ||
7c81c60f | 2955 | MODULE_AUTHOR("Chris Gauthron, Jean Delvare <jdelvare@suse.de>"); |
44c1bcd4 | 2956 | MODULE_DESCRIPTION("IT8705F/IT871xF/IT872xF hardware monitoring driver"); |
1da177e4 LT |
2957 | module_param(update_vbat, bool, 0); |
2958 | MODULE_PARM_DESC(update_vbat, "Update vbat if set else return powerup value"); | |
2959 | module_param(fix_pwm_polarity, bool, 0); | |
5f2dc798 JD |
2960 | MODULE_PARM_DESC(fix_pwm_polarity, |
2961 | "Force PWM polarity to active high (DANGEROUS)"); | |
1da177e4 LT |
2962 | MODULE_LICENSE("GPL"); |
2963 | ||
2964 | module_init(sm_it87_init); | |
2965 | module_exit(sm_it87_exit); |