]> git.proxmox.com Git - mirror_ubuntu-artful-kernel.git/blame - drivers/i2c/busses/i2c-designware.c
i2c-designware: Divide i2c_dw_xfer_msg into two functions
[mirror_ubuntu-artful-kernel.git] / drivers / i2c / busses / i2c-designware.c
CommitLineData
1ab52cf9
BS
1/*
2 * Synopsys Designware I2C adapter driver (master only).
3 *
4 * Based on the TI DAVINCI I2C adapter driver.
5 *
6 * Copyright (C) 2006 Texas Instruments.
7 * Copyright (C) 2007 MontaVista Software Inc.
8 * Copyright (C) 2009 Provigent Ltd.
9 *
10 * ----------------------------------------------------------------------------
11 *
12 * This program is free software; you can redistribute it and/or modify
13 * it under the terms of the GNU General Public License as published by
14 * the Free Software Foundation; either version 2 of the License, or
15 * (at your option) any later version.
16 *
17 * This program is distributed in the hope that it will be useful,
18 * but WITHOUT ANY WARRANTY; without even the implied warranty of
19 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
20 * GNU General Public License for more details.
21 *
22 * You should have received a copy of the GNU General Public License
23 * along with this program; if not, write to the Free Software
24 * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
25 * ----------------------------------------------------------------------------
26 *
27 */
28#include <linux/kernel.h>
29#include <linux/module.h>
30#include <linux/delay.h>
31#include <linux/i2c.h>
32#include <linux/clk.h>
33#include <linux/errno.h>
34#include <linux/sched.h>
35#include <linux/err.h>
36#include <linux/interrupt.h>
37#include <linux/platform_device.h>
38#include <linux/io.h>
39
40/*
41 * Registers offset
42 */
43#define DW_IC_CON 0x0
44#define DW_IC_TAR 0x4
45#define DW_IC_DATA_CMD 0x10
46#define DW_IC_SS_SCL_HCNT 0x14
47#define DW_IC_SS_SCL_LCNT 0x18
48#define DW_IC_FS_SCL_HCNT 0x1c
49#define DW_IC_FS_SCL_LCNT 0x20
50#define DW_IC_INTR_STAT 0x2c
51#define DW_IC_INTR_MASK 0x30
e28000a3 52#define DW_IC_RAW_INTR_STAT 0x34
4cb6d1d6
SK
53#define DW_IC_RX_TL 0x38
54#define DW_IC_TX_TL 0x3c
1ab52cf9 55#define DW_IC_CLR_INTR 0x40
e28000a3
SK
56#define DW_IC_CLR_RX_UNDER 0x44
57#define DW_IC_CLR_RX_OVER 0x48
58#define DW_IC_CLR_TX_OVER 0x4c
59#define DW_IC_CLR_RD_REQ 0x50
60#define DW_IC_CLR_TX_ABRT 0x54
61#define DW_IC_CLR_RX_DONE 0x58
62#define DW_IC_CLR_ACTIVITY 0x5c
63#define DW_IC_CLR_STOP_DET 0x60
64#define DW_IC_CLR_START_DET 0x64
65#define DW_IC_CLR_GEN_CALL 0x68
1ab52cf9
BS
66#define DW_IC_ENABLE 0x6c
67#define DW_IC_STATUS 0x70
68#define DW_IC_TXFLR 0x74
69#define DW_IC_RXFLR 0x78
70#define DW_IC_COMP_PARAM_1 0xf4
71#define DW_IC_TX_ABRT_SOURCE 0x80
72
73#define DW_IC_CON_MASTER 0x1
74#define DW_IC_CON_SPEED_STD 0x2
75#define DW_IC_CON_SPEED_FAST 0x4
76#define DW_IC_CON_10BITADDR_MASTER 0x10
77#define DW_IC_CON_RESTART_EN 0x20
78#define DW_IC_CON_SLAVE_DISABLE 0x40
79
e28000a3
SK
80#define DW_IC_INTR_RX_UNDER 0x001
81#define DW_IC_INTR_RX_OVER 0x002
82#define DW_IC_INTR_RX_FULL 0x004
83#define DW_IC_INTR_TX_OVER 0x008
84#define DW_IC_INTR_TX_EMPTY 0x010
85#define DW_IC_INTR_RD_REQ 0x020
86#define DW_IC_INTR_TX_ABRT 0x040
87#define DW_IC_INTR_RX_DONE 0x080
88#define DW_IC_INTR_ACTIVITY 0x100
1ab52cf9 89#define DW_IC_INTR_STOP_DET 0x200
e28000a3
SK
90#define DW_IC_INTR_START_DET 0x400
91#define DW_IC_INTR_GEN_CALL 0x800
1ab52cf9
BS
92
93#define DW_IC_STATUS_ACTIVITY 0x1
94
95#define DW_IC_ERR_TX_ABRT 0x1
96
97/*
98 * status codes
99 */
100#define STATUS_IDLE 0x0
101#define STATUS_WRITE_IN_PROGRESS 0x1
102#define STATUS_READ_IN_PROGRESS 0x2
103
104#define TIMEOUT 20 /* ms */
105
106/*
107 * hardware abort codes from the DW_IC_TX_ABRT_SOURCE register
108 *
109 * only expected abort codes are listed here
110 * refer to the datasheet for the full list
111 */
112#define ABRT_7B_ADDR_NOACK 0
113#define ABRT_10ADDR1_NOACK 1
114#define ABRT_10ADDR2_NOACK 2
115#define ABRT_TXDATA_NOACK 3
116#define ABRT_GCALL_NOACK 4
117#define ABRT_GCALL_READ 5
118#define ABRT_SBYTE_ACKDET 7
119#define ABRT_SBYTE_NORSTRT 9
120#define ABRT_10B_RD_NORSTRT 10
121#define ARB_MASTER_DIS 11
122#define ARB_LOST 12
123
124static char *abort_sources[] = {
125 [ABRT_7B_ADDR_NOACK] =
126 "slave address not acknowledged (7bit mode)",
127 [ABRT_10ADDR1_NOACK] =
128 "first address byte not acknowledged (10bit mode)",
129 [ABRT_10ADDR2_NOACK] =
130 "second address byte not acknowledged (10bit mode)",
131 [ABRT_TXDATA_NOACK] =
132 "data not acknowledged",
133 [ABRT_GCALL_NOACK] =
134 "no acknowledgement for a general call",
135 [ABRT_GCALL_READ] =
136 "read after general call",
137 [ABRT_SBYTE_ACKDET] =
138 "start byte acknowledged",
139 [ABRT_SBYTE_NORSTRT] =
140 "trying to send start byte when restart is disabled",
141 [ABRT_10B_RD_NORSTRT] =
142 "trying to read when restart is disabled (10bit mode)",
143 [ARB_MASTER_DIS] =
144 "trying to use disabled adapter",
145 [ARB_LOST] =
146 "lost arbitration",
147};
148
149/**
150 * struct dw_i2c_dev - private i2c-designware data
151 * @dev: driver model device node
152 * @base: IO registers pointer
153 * @cmd_complete: tx completion indicator
1ab52cf9
BS
154 * @lock: protect this struct and IO registers
155 * @clk: input reference clock
156 * @cmd_err: run time hadware error code
157 * @msgs: points to an array of messages currently being transfered
158 * @msgs_num: the number of elements in msgs
159 * @msg_write_idx: the element index of the current tx message in the msgs
160 * array
161 * @tx_buf_len: the length of the current tx buffer
162 * @tx_buf: the current tx buffer
163 * @msg_read_idx: the element index of the current rx message in the msgs
164 * array
165 * @rx_buf_len: the length of the current rx buffer
166 * @rx_buf: the current rx buffer
167 * @msg_err: error status of the current transfer
168 * @status: i2c master status, one of STATUS_*
169 * @abort_source: copy of the TX_ABRT_SOURCE register
170 * @irq: interrupt number for the i2c master
171 * @adapter: i2c subsystem adapter node
172 * @tx_fifo_depth: depth of the hardware tx fifo
173 * @rx_fifo_depth: depth of the hardware rx fifo
174 */
175struct dw_i2c_dev {
176 struct device *dev;
177 void __iomem *base;
178 struct completion cmd_complete;
1ab52cf9
BS
179 struct mutex lock;
180 struct clk *clk;
181 int cmd_err;
182 struct i2c_msg *msgs;
183 int msgs_num;
184 int msg_write_idx;
ed5e1dd5 185 u32 tx_buf_len;
1ab52cf9
BS
186 u8 *tx_buf;
187 int msg_read_idx;
ed5e1dd5 188 u32 rx_buf_len;
1ab52cf9
BS
189 u8 *rx_buf;
190 int msg_err;
191 unsigned int status;
ed5e1dd5 192 u32 abort_source;
1ab52cf9
BS
193 int irq;
194 struct i2c_adapter adapter;
195 unsigned int tx_fifo_depth;
196 unsigned int rx_fifo_depth;
197};
198
d60c7e81
SK
199static u32
200i2c_dw_scl_hcnt(u32 ic_clk, u32 tSYMBOL, u32 tf, int cond, int offset)
201{
202 /*
203 * DesignWare I2C core doesn't seem to have solid strategy to meet
204 * the tHD;STA timing spec. Configuring _HCNT based on tHIGH spec
205 * will result in violation of the tHD;STA spec.
206 */
207 if (cond)
208 /*
209 * Conditional expression:
210 *
211 * IC_[FS]S_SCL_HCNT + (1+4+3) >= IC_CLK * tHIGH
212 *
213 * This is based on the DW manuals, and represents an ideal
214 * configuration. The resulting I2C bus speed will be
215 * faster than any of the others.
216 *
217 * If your hardware is free from tHD;STA issue, try this one.
218 */
219 return (ic_clk * tSYMBOL + 5000) / 10000 - 8 + offset;
220 else
221 /*
222 * Conditional expression:
223 *
224 * IC_[FS]S_SCL_HCNT + 3 >= IC_CLK * (tHD;STA + tf)
225 *
226 * This is just experimental rule; the tHD;STA period turned
227 * out to be proportinal to (_HCNT + 3). With this setting,
228 * we could meet both tHIGH and tHD;STA timing specs.
229 *
230 * If unsure, you'd better to take this alternative.
231 *
232 * The reason why we need to take into account "tf" here,
233 * is the same as described in i2c_dw_scl_lcnt().
234 */
235 return (ic_clk * (tSYMBOL + tf) + 5000) / 10000 - 3 + offset;
236}
237
238static u32 i2c_dw_scl_lcnt(u32 ic_clk, u32 tLOW, u32 tf, int offset)
239{
240 /*
241 * Conditional expression:
242 *
243 * IC_[FS]S_SCL_LCNT + 1 >= IC_CLK * (tLOW + tf)
244 *
245 * DW I2C core starts counting the SCL CNTs for the LOW period
246 * of the SCL clock (tLOW) as soon as it pulls the SCL line.
247 * In order to meet the tLOW timing spec, we need to take into
248 * account the fall time of SCL signal (tf). Default tf value
249 * should be 0.3 us, for safety.
250 */
251 return ((ic_clk * (tLOW + tf) + 5000) / 10000) - 1 + offset;
252}
253
1ab52cf9
BS
254/**
255 * i2c_dw_init() - initialize the designware i2c master hardware
256 * @dev: device private data
257 *
258 * This functions configures and enables the I2C master.
259 * This function is called during I2C init function, and in case of timeout at
260 * run time.
261 */
262static void i2c_dw_init(struct dw_i2c_dev *dev)
263{
264 u32 input_clock_khz = clk_get_rate(dev->clk) / 1000;
d60c7e81 265 u32 ic_con, hcnt, lcnt;
1ab52cf9
BS
266
267 /* Disable the adapter */
ed5e1dd5 268 writel(0, dev->base + DW_IC_ENABLE);
1ab52cf9
BS
269
270 /* set standard and fast speed deviders for high/low periods */
d60c7e81
SK
271
272 /* Standard-mode */
273 hcnt = i2c_dw_scl_hcnt(input_clock_khz,
274 40, /* tHD;STA = tHIGH = 4.0 us */
275 3, /* tf = 0.3 us */
276 0, /* 0: DW default, 1: Ideal */
277 0); /* No offset */
278 lcnt = i2c_dw_scl_lcnt(input_clock_khz,
279 47, /* tLOW = 4.7 us */
280 3, /* tf = 0.3 us */
281 0); /* No offset */
282 writel(hcnt, dev->base + DW_IC_SS_SCL_HCNT);
283 writel(lcnt, dev->base + DW_IC_SS_SCL_LCNT);
284 dev_dbg(dev->dev, "Standard-mode HCNT:LCNT = %d:%d\n", hcnt, lcnt);
285
286 /* Fast-mode */
287 hcnt = i2c_dw_scl_hcnt(input_clock_khz,
288 6, /* tHD;STA = tHIGH = 0.6 us */
289 3, /* tf = 0.3 us */
290 0, /* 0: DW default, 1: Ideal */
291 0); /* No offset */
292 lcnt = i2c_dw_scl_lcnt(input_clock_khz,
293 13, /* tLOW = 1.3 us */
294 3, /* tf = 0.3 us */
295 0); /* No offset */
296 writel(hcnt, dev->base + DW_IC_FS_SCL_HCNT);
297 writel(lcnt, dev->base + DW_IC_FS_SCL_LCNT);
298 dev_dbg(dev->dev, "Fast-mode HCNT:LCNT = %d:%d\n", hcnt, lcnt);
1ab52cf9 299
4cb6d1d6
SK
300 /* Configure Tx/Rx FIFO threshold levels */
301 writel(dev->tx_fifo_depth - 1, dev->base + DW_IC_TX_TL);
302 writel(0, dev->base + DW_IC_RX_TL);
303
1ab52cf9
BS
304 /* configure the i2c master */
305 ic_con = DW_IC_CON_MASTER | DW_IC_CON_SLAVE_DISABLE |
306 DW_IC_CON_RESTART_EN | DW_IC_CON_SPEED_FAST;
ed5e1dd5 307 writel(ic_con, dev->base + DW_IC_CON);
1ab52cf9
BS
308}
309
310/*
311 * Waiting for bus not busy
312 */
313static int i2c_dw_wait_bus_not_busy(struct dw_i2c_dev *dev)
314{
315 int timeout = TIMEOUT;
316
ed5e1dd5 317 while (readl(dev->base + DW_IC_STATUS) & DW_IC_STATUS_ACTIVITY) {
1ab52cf9
BS
318 if (timeout <= 0) {
319 dev_warn(dev->dev, "timeout waiting for bus ready\n");
320 return -ETIMEDOUT;
321 }
322 timeout--;
323 mdelay(1);
324 }
325
326 return 0;
327}
328
81e798b7
SK
329static void i2c_dw_xfer_init(struct dw_i2c_dev *dev)
330{
331 struct i2c_msg *msgs = dev->msgs;
332 u32 ic_con;
333
334 /* Disable the adapter */
335 writel(0, dev->base + DW_IC_ENABLE);
336
337 /* set the slave (target) address */
338 writel(msgs[dev->msg_write_idx].addr, dev->base + DW_IC_TAR);
339
340 /* if the slave address is ten bit address, enable 10BITADDR */
341 ic_con = readl(dev->base + DW_IC_CON);
342 if (msgs[dev->msg_write_idx].flags & I2C_M_TEN)
343 ic_con |= DW_IC_CON_10BITADDR_MASTER;
344 else
345 ic_con &= ~DW_IC_CON_10BITADDR_MASTER;
346 writel(ic_con, dev->base + DW_IC_CON);
347
348 /* Enable the adapter */
349 writel(1, dev->base + DW_IC_ENABLE);
350}
351
1ab52cf9
BS
352/*
353 * Initiate low level master read/write transaction.
354 * This function is called from i2c_dw_xfer when starting a transfer.
07745399 355 * This function is also called from i2c_dw_isr to continue a transfer
1ab52cf9
BS
356 * that is longer than the size of the TX FIFO.
357 */
358static void
e77cf232 359i2c_dw_xfer_msg(struct dw_i2c_dev *dev)
1ab52cf9 360{
1ab52cf9 361 struct i2c_msg *msgs = dev->msgs;
81e798b7 362 u32 intr_mask;
ed5e1dd5
SK
363 int tx_limit = dev->tx_fifo_depth - readl(dev->base + DW_IC_TXFLR);
364 int rx_limit = dev->rx_fifo_depth - readl(dev->base + DW_IC_RXFLR);
365 u32 addr = msgs[dev->msg_write_idx].addr;
366 u32 buf_len = dev->tx_buf_len;
1ab52cf9 367
21a89d41 368 intr_mask = DW_IC_INTR_STOP_DET | DW_IC_INTR_TX_ABRT | DW_IC_INTR_RX_FULL;
c70c5cd3 369
6d2ea487 370 for (; dev->msg_write_idx < dev->msgs_num; dev->msg_write_idx++) {
1ab52cf9
BS
371 /* if target address has changed, we need to
372 * reprogram the target address in the i2c
373 * adapter when we are done with this transfer
374 */
375 if (msgs[dev->msg_write_idx].addr != addr)
376 return;
377
378 if (msgs[dev->msg_write_idx].len == 0) {
379 dev_err(dev->dev,
380 "%s: invalid message length\n", __func__);
381 dev->msg_err = -EINVAL;
382 return;
383 }
384
385 if (!(dev->status & STATUS_WRITE_IN_PROGRESS)) {
386 /* new i2c_msg */
387 dev->tx_buf = msgs[dev->msg_write_idx].buf;
388 buf_len = msgs[dev->msg_write_idx].len;
389 }
390
391 while (buf_len > 0 && tx_limit > 0 && rx_limit > 0) {
392 if (msgs[dev->msg_write_idx].flags & I2C_M_RD) {
ed5e1dd5 393 writel(0x100, dev->base + DW_IC_DATA_CMD);
1ab52cf9
BS
394 rx_limit--;
395 } else
ed5e1dd5 396 writel(*(dev->tx_buf++),
1ab52cf9
BS
397 dev->base + DW_IC_DATA_CMD);
398 tx_limit--; buf_len--;
399 }
c70c5cd3
SK
400
401 dev->tx_buf_len = buf_len;
402
403 if (buf_len > 0) {
404 /* more bytes to be written */
405 intr_mask |= DW_IC_INTR_TX_EMPTY;
406 dev->status |= STATUS_WRITE_IN_PROGRESS;
407 break;
408 } else
409 dev->status &= ~STATUS_WRITE_IN_PROGRESS;
1ab52cf9
BS
410 }
411
ed5e1dd5 412 writel(intr_mask, dev->base + DW_IC_INTR_MASK);
1ab52cf9
BS
413}
414
415static void
78839bd0 416i2c_dw_read(struct dw_i2c_dev *dev)
1ab52cf9 417{
1ab52cf9 418 struct i2c_msg *msgs = dev->msgs;
ed5e1dd5
SK
419 u32 addr = msgs[dev->msg_read_idx].addr;
420 int rx_valid = readl(dev->base + DW_IC_RXFLR);
1ab52cf9 421
6d2ea487 422 for (; dev->msg_read_idx < dev->msgs_num; dev->msg_read_idx++) {
ed5e1dd5 423 u32 len;
1ab52cf9
BS
424 u8 *buf;
425
426 if (!(msgs[dev->msg_read_idx].flags & I2C_M_RD))
427 continue;
428
429 /* different i2c client, reprogram the i2c adapter */
430 if (msgs[dev->msg_read_idx].addr != addr)
431 return;
432
433 if (!(dev->status & STATUS_READ_IN_PROGRESS)) {
434 len = msgs[dev->msg_read_idx].len;
435 buf = msgs[dev->msg_read_idx].buf;
436 } else {
437 len = dev->rx_buf_len;
438 buf = dev->rx_buf;
439 }
440
441 for (; len > 0 && rx_valid > 0; len--, rx_valid--)
ed5e1dd5 442 *buf++ = readl(dev->base + DW_IC_DATA_CMD);
1ab52cf9
BS
443
444 if (len > 0) {
445 dev->status |= STATUS_READ_IN_PROGRESS;
446 dev->rx_buf_len = len;
447 dev->rx_buf = buf;
448 return;
449 } else
450 dev->status &= ~STATUS_READ_IN_PROGRESS;
451 }
452}
453
454/*
455 * Prepare controller for a transaction and call i2c_dw_xfer_msg
456 */
457static int
458i2c_dw_xfer(struct i2c_adapter *adap, struct i2c_msg msgs[], int num)
459{
460 struct dw_i2c_dev *dev = i2c_get_adapdata(adap);
461 int ret;
462
463 dev_dbg(dev->dev, "%s: msgs: %d\n", __func__, num);
464
465 mutex_lock(&dev->lock);
466
467 INIT_COMPLETION(dev->cmd_complete);
468 dev->msgs = msgs;
469 dev->msgs_num = num;
470 dev->cmd_err = 0;
471 dev->msg_write_idx = 0;
472 dev->msg_read_idx = 0;
473 dev->msg_err = 0;
474 dev->status = STATUS_IDLE;
475
476 ret = i2c_dw_wait_bus_not_busy(dev);
477 if (ret < 0)
478 goto done;
479
480 /* start the transfers */
81e798b7 481 i2c_dw_xfer_init(dev);
e77cf232 482 i2c_dw_xfer_msg(dev);
1ab52cf9
BS
483
484 /* wait for tx to complete */
485 ret = wait_for_completion_interruptible_timeout(&dev->cmd_complete, HZ);
486 if (ret == 0) {
487 dev_err(dev->dev, "controller timed out\n");
488 i2c_dw_init(dev);
489 ret = -ETIMEDOUT;
490 goto done;
491 } else if (ret < 0)
492 goto done;
493
494 if (dev->msg_err) {
495 ret = dev->msg_err;
496 goto done;
497 }
498
499 /* no error */
500 if (likely(!dev->cmd_err)) {
07745399 501 /* Disable the adapter */
ed5e1dd5 502 writel(0, dev->base + DW_IC_ENABLE);
1ab52cf9
BS
503 ret = num;
504 goto done;
505 }
506
507 /* We have an error */
508 if (dev->cmd_err == DW_IC_ERR_TX_ABRT) {
509 unsigned long abort_source = dev->abort_source;
510 int i;
511
512 for_each_bit(i, &abort_source, ARRAY_SIZE(abort_sources)) {
513 dev_err(dev->dev, "%s: %s\n", __func__, abort_sources[i]);
514 }
515 }
516 ret = -EIO;
517
518done:
519 mutex_unlock(&dev->lock);
520
521 return ret;
522}
523
524static u32 i2c_dw_func(struct i2c_adapter *adap)
525{
526 return I2C_FUNC_I2C | I2C_FUNC_10BIT_ADDR;
527}
528
e28000a3
SK
529static u32 i2c_dw_read_clear_intrbits(struct dw_i2c_dev *dev)
530{
531 u32 stat;
532
533 /*
534 * The IC_INTR_STAT register just indicates "enabled" interrupts.
535 * Ths unmasked raw version of interrupt status bits are available
536 * in the IC_RAW_INTR_STAT register.
537 *
538 * That is,
539 * stat = readl(IC_INTR_STAT);
540 * equals to,
541 * stat = readl(IC_RAW_INTR_STAT) & readl(IC_INTR_MASK);
542 *
543 * The raw version might be useful for debugging purposes.
544 */
545 stat = readl(dev->base + DW_IC_INTR_STAT);
546
547 /*
548 * Do not use the IC_CLR_INTR register to clear interrupts, or
549 * you'll miss some interrupts, triggered during the period from
550 * readl(IC_INTR_STAT) to readl(IC_CLR_INTR).
551 *
552 * Instead, use the separately-prepared IC_CLR_* registers.
553 */
554 if (stat & DW_IC_INTR_RX_UNDER)
555 readl(dev->base + DW_IC_CLR_RX_UNDER);
556 if (stat & DW_IC_INTR_RX_OVER)
557 readl(dev->base + DW_IC_CLR_RX_OVER);
558 if (stat & DW_IC_INTR_TX_OVER)
559 readl(dev->base + DW_IC_CLR_TX_OVER);
560 if (stat & DW_IC_INTR_RD_REQ)
561 readl(dev->base + DW_IC_CLR_RD_REQ);
562 if (stat & DW_IC_INTR_TX_ABRT) {
563 /*
564 * The IC_TX_ABRT_SOURCE register is cleared whenever
565 * the IC_CLR_TX_ABRT is read. Preserve it beforehand.
566 */
567 dev->abort_source = readl(dev->base + DW_IC_TX_ABRT_SOURCE);
568 readl(dev->base + DW_IC_CLR_TX_ABRT);
569 }
570 if (stat & DW_IC_INTR_RX_DONE)
571 readl(dev->base + DW_IC_CLR_RX_DONE);
572 if (stat & DW_IC_INTR_ACTIVITY)
573 readl(dev->base + DW_IC_CLR_ACTIVITY);
574 if (stat & DW_IC_INTR_STOP_DET)
575 readl(dev->base + DW_IC_CLR_STOP_DET);
576 if (stat & DW_IC_INTR_START_DET)
577 readl(dev->base + DW_IC_CLR_START_DET);
578 if (stat & DW_IC_INTR_GEN_CALL)
579 readl(dev->base + DW_IC_CLR_GEN_CALL);
580
581 return stat;
582}
583
1ab52cf9
BS
584/*
585 * Interrupt service routine. This gets called whenever an I2C interrupt
586 * occurs.
587 */
588static irqreturn_t i2c_dw_isr(int this_irq, void *dev_id)
589{
590 struct dw_i2c_dev *dev = dev_id;
ed5e1dd5 591 u32 stat;
1ab52cf9 592
e28000a3 593 stat = i2c_dw_read_clear_intrbits(dev);
1ab52cf9 594 dev_dbg(dev->dev, "%s: stat=0x%x\n", __func__, stat);
e28000a3 595
1ab52cf9 596 if (stat & DW_IC_INTR_TX_ABRT) {
1ab52cf9
BS
597 dev->cmd_err |= DW_IC_ERR_TX_ABRT;
598 dev->status = STATUS_IDLE;
07745399
SK
599 }
600
21a89d41 601 if (stat & DW_IC_INTR_RX_FULL)
07745399 602 i2c_dw_read(dev);
21a89d41
SK
603
604 if (stat & DW_IC_INTR_TX_EMPTY)
07745399 605 i2c_dw_xfer_msg(dev);
07745399
SK
606
607 /*
608 * No need to modify or disable the interrupt mask here.
609 * i2c_dw_xfer_msg() will take care of it according to
610 * the current transmit status.
611 */
1ab52cf9 612
1ab52cf9
BS
613 if (stat & (DW_IC_INTR_TX_ABRT | DW_IC_INTR_STOP_DET))
614 complete(&dev->cmd_complete);
615
616 return IRQ_HANDLED;
617}
618
619static struct i2c_algorithm i2c_dw_algo = {
620 .master_xfer = i2c_dw_xfer,
621 .functionality = i2c_dw_func,
622};
623
624static int __devinit dw_i2c_probe(struct platform_device *pdev)
625{
626 struct dw_i2c_dev *dev;
627 struct i2c_adapter *adap;
91b52cae
SK
628 struct resource *mem, *ioarea;
629 int irq, r;
1ab52cf9
BS
630
631 /* NOTE: driver uses the static register mapping */
632 mem = platform_get_resource(pdev, IORESOURCE_MEM, 0);
633 if (!mem) {
634 dev_err(&pdev->dev, "no mem resource?\n");
635 return -EINVAL;
636 }
637
91b52cae
SK
638 irq = platform_get_irq(pdev, 0);
639 if (irq < 0) {
1ab52cf9 640 dev_err(&pdev->dev, "no irq resource?\n");
91b52cae 641 return irq; /* -ENXIO */
1ab52cf9
BS
642 }
643
644 ioarea = request_mem_region(mem->start, resource_size(mem),
645 pdev->name);
646 if (!ioarea) {
647 dev_err(&pdev->dev, "I2C region already claimed\n");
648 return -EBUSY;
649 }
650
651 dev = kzalloc(sizeof(struct dw_i2c_dev), GFP_KERNEL);
652 if (!dev) {
653 r = -ENOMEM;
654 goto err_release_region;
655 }
656
657 init_completion(&dev->cmd_complete);
1ab52cf9
BS
658 mutex_init(&dev->lock);
659 dev->dev = get_device(&pdev->dev);
91b52cae 660 dev->irq = irq;
1ab52cf9
BS
661 platform_set_drvdata(pdev, dev);
662
663 dev->clk = clk_get(&pdev->dev, NULL);
664 if (IS_ERR(dev->clk)) {
665 r = -ENODEV;
666 goto err_free_mem;
667 }
668 clk_enable(dev->clk);
669
670 dev->base = ioremap(mem->start, resource_size(mem));
671 if (dev->base == NULL) {
672 dev_err(&pdev->dev, "failure mapping io resources\n");
673 r = -EBUSY;
674 goto err_unuse_clocks;
675 }
676 {
677 u32 param1 = readl(dev->base + DW_IC_COMP_PARAM_1);
678
679 dev->tx_fifo_depth = ((param1 >> 16) & 0xff) + 1;
680 dev->rx_fifo_depth = ((param1 >> 8) & 0xff) + 1;
681 }
682 i2c_dw_init(dev);
683
ed5e1dd5 684 writel(0, dev->base + DW_IC_INTR_MASK); /* disable IRQ */
1ab52cf9
BS
685 r = request_irq(dev->irq, i2c_dw_isr, 0, pdev->name, dev);
686 if (r) {
687 dev_err(&pdev->dev, "failure requesting irq %i\n", dev->irq);
688 goto err_iounmap;
689 }
690
691 adap = &dev->adapter;
692 i2c_set_adapdata(adap, dev);
693 adap->owner = THIS_MODULE;
694 adap->class = I2C_CLASS_HWMON;
695 strlcpy(adap->name, "Synopsys DesignWare I2C adapter",
696 sizeof(adap->name));
697 adap->algo = &i2c_dw_algo;
698 adap->dev.parent = &pdev->dev;
699
700 adap->nr = pdev->id;
701 r = i2c_add_numbered_adapter(adap);
702 if (r) {
703 dev_err(&pdev->dev, "failure adding adapter\n");
704 goto err_free_irq;
705 }
706
707 return 0;
708
709err_free_irq:
710 free_irq(dev->irq, dev);
711err_iounmap:
712 iounmap(dev->base);
713err_unuse_clocks:
714 clk_disable(dev->clk);
715 clk_put(dev->clk);
716 dev->clk = NULL;
717err_free_mem:
718 platform_set_drvdata(pdev, NULL);
719 put_device(&pdev->dev);
720 kfree(dev);
721err_release_region:
722 release_mem_region(mem->start, resource_size(mem));
723
724 return r;
725}
726
727static int __devexit dw_i2c_remove(struct platform_device *pdev)
728{
729 struct dw_i2c_dev *dev = platform_get_drvdata(pdev);
730 struct resource *mem;
731
732 platform_set_drvdata(pdev, NULL);
733 i2c_del_adapter(&dev->adapter);
734 put_device(&pdev->dev);
735
736 clk_disable(dev->clk);
737 clk_put(dev->clk);
738 dev->clk = NULL;
739
ed5e1dd5 740 writel(0, dev->base + DW_IC_ENABLE);
1ab52cf9
BS
741 free_irq(dev->irq, dev);
742 kfree(dev);
743
744 mem = platform_get_resource(pdev, IORESOURCE_MEM, 0);
745 release_mem_region(mem->start, resource_size(mem));
746 return 0;
747}
748
749/* work with hotplug and coldplug */
750MODULE_ALIAS("platform:i2c_designware");
751
752static struct platform_driver dw_i2c_driver = {
753 .remove = __devexit_p(dw_i2c_remove),
754 .driver = {
755 .name = "i2c_designware",
756 .owner = THIS_MODULE,
757 },
758};
759
760static int __init dw_i2c_init_driver(void)
761{
762 return platform_driver_probe(&dw_i2c_driver, dw_i2c_probe);
763}
764module_init(dw_i2c_init_driver);
765
766static void __exit dw_i2c_exit_driver(void)
767{
768 platform_driver_unregister(&dw_i2c_driver);
769}
770module_exit(dw_i2c_exit_driver);
771
772MODULE_AUTHOR("Baruch Siach <baruch@tkos.co.il>");
773MODULE_DESCRIPTION("Synopsys DesignWare I2C bus adapter");
774MODULE_LICENSE("GPL");