]> git.proxmox.com Git - mirror_ubuntu-zesty-kernel.git/blame - drivers/ide/au1xxx-ide.c
ide: pass command instead of request to ide_pio_datablock()
[mirror_ubuntu-zesty-kernel.git] / drivers / ide / au1xxx-ide.c
CommitLineData
26a940e2 1/*
26a940e2
PP
2 * BRIEF MODULE DESCRIPTION
3 * AMD Alchemy Au1xxx IDE interface routines over the Static Bus
4 *
5 * Copyright (c) 2003-2005 AMD, Personal Connectivity Solutions
6 *
7 * This program is free software; you can redistribute it and/or modify it under
8 * the terms of the GNU General Public License as published by the Free Software
9 * Foundation; either version 2 of the License, or (at your option) any later
10 * version.
11 *
12 * THIS SOFTWARE IS PROVIDED ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES,
13 * INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND
14 * FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE AUTHOR
15 * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
16 * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
17 * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
18 * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
19 * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
20 * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
21 * POSSIBILITY OF SUCH DAMAGE.
22 *
23 * You should have received a copy of the GNU General Public License along with
24 * this program; if not, write to the Free Software Foundation, Inc.,
25 * 675 Mass Ave, Cambridge, MA 02139, USA.
26 *
27 * Note: for more information, please refer "AMD Alchemy Au1200/Au1550 IDE
28 * Interface and Linux Device Driver" Application Note.
29 */
26a940e2
PP
30#include <linux/types.h>
31#include <linux/module.h>
32#include <linux/kernel.h>
33#include <linux/delay.h>
8f29e650 34#include <linux/platform_device.h>
26a940e2
PP
35#include <linux/init.h>
36#include <linux/ide.h>
fabd3a22 37#include <linux/scatterlist.h>
26a940e2 38
26a940e2
PP
39#include <asm/mach-au1x00/au1xxx.h>
40#include <asm/mach-au1x00/au1xxx_dbdma.h>
26a940e2
PP
41#include <asm/mach-au1x00/au1xxx_ide.h>
42
43#define DRV_NAME "au1200-ide"
8f29e650 44#define DRV_AUTHOR "Enrico Walther <enrico.walther@amd.com> / Pete Popov <ppopov@embeddedalley.com>"
26a940e2 45
8f29e650
JC
46/* enable the burstmode in the dbdma */
47#define IDE_AU1XXX_BURSTMODE 1
26a940e2 48
8f29e650 49static _auide_hwif auide_hwif;
26a940e2 50
26a940e2
PP
51#if defined(CONFIG_BLK_DEV_IDE_AU1XXX_PIO_DBDMA)
52
8f29e650 53void auide_insw(unsigned long port, void *addr, u32 count)
26a940e2 54{
8f29e650
JC
55 _auide_hwif *ahwif = &auide_hwif;
56 chan_tab_t *ctp;
57 au1x_ddma_desc_t *dp;
26a940e2 58
8f29e650
JC
59 if(!put_dest_flags(ahwif->rx_chan, (void*)addr, count << 1,
60 DDMA_FLAGS_NOIE)) {
eb63963a 61 printk(KERN_ERR "%s failed %d\n", __func__, __LINE__);
8f29e650
JC
62 return;
63 }
64 ctp = *((chan_tab_t **)ahwif->rx_chan);
65 dp = ctp->cur_ptr;
66 while (dp->dscr_cmd0 & DSCR_CMD0_V)
67 ;
68 ctp->cur_ptr = au1xxx_ddma_get_nextptr_virt(dp);
26a940e2
PP
69}
70
8f29e650 71void auide_outsw(unsigned long port, void *addr, u32 count)
26a940e2 72{
8f29e650
JC
73 _auide_hwif *ahwif = &auide_hwif;
74 chan_tab_t *ctp;
75 au1x_ddma_desc_t *dp;
26a940e2 76
8f29e650
JC
77 if(!put_source_flags(ahwif->tx_chan, (void*)addr,
78 count << 1, DDMA_FLAGS_NOIE)) {
eb63963a 79 printk(KERN_ERR "%s failed %d\n", __func__, __LINE__);
8f29e650
JC
80 return;
81 }
82 ctp = *((chan_tab_t **)ahwif->tx_chan);
83 dp = ctp->cur_ptr;
84 while (dp->dscr_cmd0 & DSCR_CMD0_V)
85 ;
86 ctp->cur_ptr = au1xxx_ddma_get_nextptr_virt(dp);
26a940e2
PP
87}
88
adb1af98 89static void au1xxx_input_data(ide_drive_t *drive, struct ide_cmd *cmd,
70f91e0d
BZ
90 void *buf, unsigned int len)
91{
92 auide_insw(drive->hwif->io_ports.data_addr, buf, (len + 1) / 2);
93}
94
adb1af98 95static void au1xxx_output_data(ide_drive_t *drive, struct ide_cmd *cmd,
70f91e0d
BZ
96 void *buf, unsigned int len)
97{
98 auide_outsw(drive->hwif->io_ports.data_addr, buf, (len + 1) / 2);
99}
26a940e2 100#endif
26a940e2 101
26bcb879 102static void au1xxx_set_pio_mode(ide_drive_t *drive, const u8 pio)
26a940e2 103{
88b2b32b 104 int mem_sttime = 0, mem_stcfg = au_readl(MEM_STCFG2);
8f29e650
JC
105
106 /* set pio mode! */
107 switch(pio) {
108 case 0:
109 mem_sttime = SBC_IDE_TIMING(PIO0);
110
111 /* set configuration for RCS2# */
112 mem_stcfg |= TS_MASK;
113 mem_stcfg &= ~TCSOE_MASK;
114 mem_stcfg &= ~TOECS_MASK;
115 mem_stcfg |= SBC_IDE_PIO0_TCSOE | SBC_IDE_PIO0_TOECS;
116 break;
117
118 case 1:
119 mem_sttime = SBC_IDE_TIMING(PIO1);
120
121 /* set configuration for RCS2# */
122 mem_stcfg |= TS_MASK;
123 mem_stcfg &= ~TCSOE_MASK;
124 mem_stcfg &= ~TOECS_MASK;
125 mem_stcfg |= SBC_IDE_PIO1_TCSOE | SBC_IDE_PIO1_TOECS;
126 break;
127
128 case 2:
129 mem_sttime = SBC_IDE_TIMING(PIO2);
130
131 /* set configuration for RCS2# */
132 mem_stcfg &= ~TS_MASK;
133 mem_stcfg &= ~TCSOE_MASK;
134 mem_stcfg &= ~TOECS_MASK;
135 mem_stcfg |= SBC_IDE_PIO2_TCSOE | SBC_IDE_PIO2_TOECS;
136 break;
137
138 case 3:
139 mem_sttime = SBC_IDE_TIMING(PIO3);
140
141 /* set configuration for RCS2# */
142 mem_stcfg &= ~TS_MASK;
143 mem_stcfg &= ~TCSOE_MASK;
144 mem_stcfg &= ~TOECS_MASK;
145 mem_stcfg |= SBC_IDE_PIO3_TCSOE | SBC_IDE_PIO3_TOECS;
146
147 break;
148
149 case 4:
150 mem_sttime = SBC_IDE_TIMING(PIO4);
151
152 /* set configuration for RCS2# */
153 mem_stcfg &= ~TS_MASK;
154 mem_stcfg &= ~TCSOE_MASK;
155 mem_stcfg &= ~TOECS_MASK;
156 mem_stcfg |= SBC_IDE_PIO4_TCSOE | SBC_IDE_PIO4_TOECS;
157 break;
158 }
159
160 au_writel(mem_sttime,MEM_STTIME2);
161 au_writel(mem_stcfg,MEM_STCFG2);
26a940e2
PP
162}
163
88b2b32b 164static void auide_set_dma_mode(ide_drive_t *drive, const u8 speed)
26a940e2 165{
88b2b32b 166 int mem_sttime = 0, mem_stcfg = au_readl(MEM_STCFG2);
26a940e2 167
8f29e650 168 switch(speed) {
26a940e2 169#ifdef CONFIG_BLK_DEV_IDE_AU1XXX_MDMA2_DBDMA
8f29e650
JC
170 case XFER_MW_DMA_2:
171 mem_sttime = SBC_IDE_TIMING(MDMA2);
172
173 /* set configuration for RCS2# */
174 mem_stcfg &= ~TS_MASK;
175 mem_stcfg &= ~TCSOE_MASK;
176 mem_stcfg &= ~TOECS_MASK;
177 mem_stcfg |= SBC_IDE_MDMA2_TCSOE | SBC_IDE_MDMA2_TOECS;
178
8f29e650
JC
179 break;
180 case XFER_MW_DMA_1:
181 mem_sttime = SBC_IDE_TIMING(MDMA1);
182
183 /* set configuration for RCS2# */
184 mem_stcfg &= ~TS_MASK;
185 mem_stcfg &= ~TCSOE_MASK;
186 mem_stcfg &= ~TOECS_MASK;
187 mem_stcfg |= SBC_IDE_MDMA1_TCSOE | SBC_IDE_MDMA1_TOECS;
188
8f29e650
JC
189 break;
190 case XFER_MW_DMA_0:
191 mem_sttime = SBC_IDE_TIMING(MDMA0);
192
193 /* set configuration for RCS2# */
194 mem_stcfg |= TS_MASK;
195 mem_stcfg &= ~TCSOE_MASK;
196 mem_stcfg &= ~TOECS_MASK;
197 mem_stcfg |= SBC_IDE_MDMA0_TCSOE | SBC_IDE_MDMA0_TOECS;
198
8f29e650 199 break;
26a940e2 200#endif
8f29e650 201 }
a523a175 202
8f29e650
JC
203 au_writel(mem_sttime,MEM_STTIME2);
204 au_writel(mem_stcfg,MEM_STCFG2);
26a940e2
PP
205}
206
207/*
208 * Multi-Word DMA + DbDMA functions
209 */
26a940e2 210
8f29e650 211#ifdef CONFIG_BLK_DEV_IDE_AU1XXX_MDMA2_DBDMA
26a940e2
PP
212static int auide_build_dmatable(ide_drive_t *drive)
213{
898ec223 214 ide_hwif_t *hwif = drive->hwif;
b65fac32 215 struct request *rq = hwif->rq;
a536f326 216 _auide_hwif *ahwif = &auide_hwif;
8f29e650 217 struct scatterlist *sg;
e6830a86 218 int i = hwif->sg_nents, iswrite, count = 0;
8f29e650
JC
219
220 iswrite = (rq_data_dir(rq) == WRITE);
221 /* Save for interrupt context */
222 ahwif->drive = drive;
223
8f29e650
JC
224 /* fill the descriptors */
225 sg = hwif->sg_table;
226 while (i && sg_dma_len(sg)) {
227 u32 cur_addr;
228 u32 cur_len;
229
230 cur_addr = sg_dma_address(sg);
231 cur_len = sg_dma_len(sg);
232
233 while (cur_len) {
234 u32 flags = DDMA_FLAGS_NOIE;
235 unsigned int tc = (cur_len < 0xfe00)? cur_len: 0xfe00;
236
237 if (++count >= PRD_ENTRIES) {
238 printk(KERN_WARNING "%s: DMA table too small\n",
239 drive->name);
240 goto use_pio_instead;
241 }
242
243 /* Lets enable intr for the last descriptor only */
244 if (1==i)
245 flags = DDMA_FLAGS_IE;
246 else
247 flags = DDMA_FLAGS_NOIE;
248
249 if (iswrite) {
250 if(!put_source_flags(ahwif->tx_chan,
45711f1a 251 (void*) sg_virt(sg),
8f29e650
JC
252 tc, flags)) {
253 printk(KERN_ERR "%s failed %d\n",
eb63963a 254 __func__, __LINE__);
26a940e2 255 }
8f29e650 256 } else
26a940e2 257 {
8f29e650 258 if(!put_dest_flags(ahwif->rx_chan,
45711f1a 259 (void*) sg_virt(sg),
8f29e650
JC
260 tc, flags)) {
261 printk(KERN_ERR "%s failed %d\n",
eb63963a 262 __func__, __LINE__);
26a940e2 263 }
8f29e650 264 }
26a940e2 265
8f29e650
JC
266 cur_addr += tc;
267 cur_len -= tc;
268 }
55c16a70 269 sg = sg_next(sg);
8f29e650
JC
270 i--;
271 }
26a940e2 272
8f29e650
JC
273 if (count)
274 return 1;
26a940e2 275
8f29e650 276 use_pio_instead:
062f9f02 277 ide_destroy_dmatable(drive);
26a940e2 278
8f29e650 279 return 0; /* revert to PIO for this request */
26a940e2
PP
280}
281
282static int auide_dma_end(ide_drive_t *drive)
283{
e295b8d2 284 ide_destroy_dmatable(drive);
26a940e2 285
8f29e650 286 return 0;
26a940e2
PP
287}
288
289static void auide_dma_start(ide_drive_t *drive )
290{
26a940e2
PP
291}
292
26a940e2
PP
293
294static void auide_dma_exec_cmd(ide_drive_t *drive, u8 command)
295{
8f29e650
JC
296 /* issue cmd to drive */
297 ide_execute_command(drive, command, &ide_dma_intr,
298 (2*WAIT_CMD), NULL);
26a940e2
PP
299}
300
301static int auide_dma_setup(ide_drive_t *drive)
b65fac32
BZ
302{
303 struct request *rq = drive->hwif->rq;
26a940e2 304
8f29e650
JC
305 if (!auide_build_dmatable(drive)) {
306 ide_map_sg(drive, rq);
307 return 1;
308 }
26a940e2 309
8f29e650
JC
310 drive->waiting_for_dma = 1;
311 return 0;
26a940e2
PP
312}
313
26a940e2 314static int auide_dma_test_irq(ide_drive_t *drive)
c67c216d 315{
8f29e650
JC
316 /* If dbdma didn't execute the STOP command yet, the
317 * active bit is still set
26a940e2 318 */
8f29e650
JC
319 drive->waiting_for_dma++;
320 if (drive->waiting_for_dma >= DMA_WAIT_TIMEOUT) {
321 printk(KERN_WARNING "%s: timeout waiting for ddma to \
26a940e2 322 complete\n", drive->name);
8f29e650
JC
323 return 1;
324 }
325 udelay(10);
326 return 0;
26a940e2
PP
327}
328
15ce926a 329static void auide_dma_host_set(ide_drive_t *drive, int on)
26a940e2 330{
26a940e2
PP
331}
332
53e62d3a 333static void auide_ddma_tx_callback(int irq, void *param)
26a940e2 334{
8f29e650
JC
335 _auide_hwif *ahwif = (_auide_hwif*)param;
336 ahwif->drive->waiting_for_dma = 0;
26a940e2
PP
337}
338
53e62d3a 339static void auide_ddma_rx_callback(int irq, void *param)
26a940e2 340{
8f29e650
JC
341 _auide_hwif *ahwif = (_auide_hwif*)param;
342 ahwif->drive->waiting_for_dma = 0;
343}
344
345#endif /* end CONFIG_BLK_DEV_IDE_AU1XXX_MDMA2_DBDMA */
26a940e2 346
8f29e650
JC
347static void auide_init_dbdma_dev(dbdev_tab_t *dev, u32 dev_id, u32 tsize, u32 devwidth, u32 flags)
348{
349 dev->dev_id = dev_id;
fcbd3b4b 350 dev->dev_physaddr = (u32)IDE_PHYS_ADDR;
8f29e650
JC
351 dev->dev_intlevel = 0;
352 dev->dev_intpolarity = 0;
353 dev->dev_tsize = tsize;
354 dev->dev_devwidth = devwidth;
355 dev->dev_flags = flags;
26a940e2
PP
356}
357
5e37bdc0 358#ifdef CONFIG_BLK_DEV_IDE_AU1XXX_MDMA2_DBDMA
f37afdac 359static const struct ide_dma_ops au1xxx_dma_ops = {
5e37bdc0
BZ
360 .dma_host_set = auide_dma_host_set,
361 .dma_setup = auide_dma_setup,
362 .dma_exec_cmd = auide_dma_exec_cmd,
363 .dma_start = auide_dma_start,
364 .dma_end = auide_dma_end,
365 .dma_test_irq = auide_dma_test_irq,
de23ec9c 366 .dma_lost_irq = ide_dma_lost_irq,
ffa15a69 367 .dma_timeout = ide_dma_timeout,
5e37bdc0
BZ
368};
369
85528659
BZ
370static int auide_ddma_init(ide_hwif_t *hwif, const struct ide_port_info *d)
371{
a536f326 372 _auide_hwif *auide = &auide_hwif;
8f29e650
JC
373 dbdev_tab_t source_dev_tab, target_dev_tab;
374 u32 dev_id, tsize, devwidth, flags;
26a940e2 375
fcbd3b4b 376 dev_id = IDE_DDMA_REQ;
26a940e2 377
f629b38b
BZ
378 tsize = 8; /* 1 */
379 devwidth = 32; /* 16 */
26a940e2 380
8f29e650
JC
381#ifdef IDE_AU1XXX_BURSTMODE
382 flags = DEV_FLAGS_SYNC | DEV_FLAGS_BURSTABLE;
26a940e2 383#else
8f29e650 384 flags = DEV_FLAGS_SYNC;
26a940e2
PP
385#endif
386
8f29e650
JC
387 /* setup dev_tab for tx channel */
388 auide_init_dbdma_dev( &source_dev_tab,
389 dev_id,
390 tsize, devwidth, DEV_FLAGS_OUT | flags);
391 auide->tx_dev_id = au1xxx_ddma_add_device( &source_dev_tab );
392
393 auide_init_dbdma_dev( &source_dev_tab,
394 dev_id,
395 tsize, devwidth, DEV_FLAGS_IN | flags);
396 auide->rx_dev_id = au1xxx_ddma_add_device( &source_dev_tab );
397
398 /* We also need to add a target device for the DMA */
399 auide_init_dbdma_dev( &target_dev_tab,
400 (u32)DSCR_CMD0_ALWAYS,
401 tsize, devwidth, DEV_FLAGS_ANYUSE);
402 auide->target_dev_id = au1xxx_ddma_add_device(&target_dev_tab);
403
404 /* Get a channel for TX */
405 auide->tx_chan = au1xxx_dbdma_chan_alloc(auide->target_dev_id,
406 auide->tx_dev_id,
407 auide_ddma_tx_callback,
408 (void*)auide);
409
410 /* Get a channel for RX */
411 auide->rx_chan = au1xxx_dbdma_chan_alloc(auide->rx_dev_id,
412 auide->target_dev_id,
413 auide_ddma_rx_callback,
414 (void*)auide);
415
416 auide->tx_desc_head = (void*)au1xxx_dbdma_ring_alloc(auide->tx_chan,
417 NUM_DESCRIPTORS);
418 auide->rx_desc_head = (void*)au1xxx_dbdma_ring_alloc(auide->rx_chan,
419 NUM_DESCRIPTORS);
2bbd57ca
BZ
420
421 /* FIXME: check return value */
422 (void)ide_allocate_dma_engine(hwif);
8f29e650
JC
423
424 au1xxx_dbdma_start( auide->tx_chan );
425 au1xxx_dbdma_start( auide->rx_chan );
426
427 return 0;
428}
26a940e2 429#else
85528659 430static int auide_ddma_init(ide_hwif_t *hwif, const struct ide_port_info *d)
8f29e650 431{
a536f326 432 _auide_hwif *auide = &auide_hwif;
8f29e650
JC
433 dbdev_tab_t source_dev_tab;
434 int flags;
26a940e2 435
8f29e650
JC
436#ifdef IDE_AU1XXX_BURSTMODE
437 flags = DEV_FLAGS_SYNC | DEV_FLAGS_BURSTABLE;
438#else
439 flags = DEV_FLAGS_SYNC;
26a940e2 440#endif
26a940e2 441
8f29e650
JC
442 /* setup dev_tab for tx channel */
443 auide_init_dbdma_dev( &source_dev_tab,
444 (u32)DSCR_CMD0_ALWAYS,
445 8, 32, DEV_FLAGS_OUT | flags);
446 auide->tx_dev_id = au1xxx_ddma_add_device( &source_dev_tab );
447
448 auide_init_dbdma_dev( &source_dev_tab,
449 (u32)DSCR_CMD0_ALWAYS,
450 8, 32, DEV_FLAGS_IN | flags);
451 auide->rx_dev_id = au1xxx_ddma_add_device( &source_dev_tab );
452
453 /* Get a channel for TX */
454 auide->tx_chan = au1xxx_dbdma_chan_alloc(DSCR_CMD0_ALWAYS,
455 auide->tx_dev_id,
456 NULL,
457 (void*)auide);
458
459 /* Get a channel for RX */
460 auide->rx_chan = au1xxx_dbdma_chan_alloc(auide->rx_dev_id,
461 DSCR_CMD0_ALWAYS,
462 NULL,
463 (void*)auide);
464
465 auide->tx_desc_head = (void*)au1xxx_dbdma_ring_alloc(auide->tx_chan,
466 NUM_DESCRIPTORS);
467 auide->rx_desc_head = (void*)au1xxx_dbdma_ring_alloc(auide->rx_chan,
468 NUM_DESCRIPTORS);
469
470 au1xxx_dbdma_start( auide->tx_chan );
471 au1xxx_dbdma_start( auide->rx_chan );
472
473 return 0;
26a940e2 474}
8f29e650 475#endif
26a940e2
PP
476
477static void auide_setup_ports(hw_regs_t *hw, _auide_hwif *ahwif)
478{
8f29e650 479 int i;
4c3032d8 480 unsigned long *ata_regs = hw->io_ports_array;
8f29e650
JC
481
482 /* FIXME? */
4c3032d8 483 for (i = 0; i < 8; i++)
fcbd3b4b 484 *ata_regs++ = ahwif->regbase + (i << IDE_REG_SHIFT);
8f29e650
JC
485
486 /* set the Alternative Status register */
fcbd3b4b 487 *ata_regs = ahwif->regbase + (14 << IDE_REG_SHIFT);
26a940e2
PP
488}
489
374e042c
BZ
490#ifdef CONFIG_BLK_DEV_IDE_AU1XXX_PIO_DBDMA
491static const struct ide_tp_ops au1xxx_tp_ops = {
492 .exec_command = ide_exec_command,
493 .read_status = ide_read_status,
494 .read_altstatus = ide_read_altstatus,
374e042c
BZ
495
496 .set_irq = ide_set_irq,
497
498 .tf_load = ide_tf_load,
499 .tf_read = ide_tf_read,
500
501 .input_data = au1xxx_input_data,
502 .output_data = au1xxx_output_data,
503};
504#endif
505
ac95beed
BZ
506static const struct ide_port_ops au1xxx_port_ops = {
507 .set_pio_mode = au1xxx_set_pio_mode,
508 .set_dma_mode = auide_set_dma_mode,
ac95beed
BZ
509};
510
c413b9b9 511static const struct ide_port_info au1xxx_port_info = {
85528659 512 .init_dma = auide_ddma_init,
374e042c
BZ
513#ifdef CONFIG_BLK_DEV_IDE_AU1XXX_PIO_DBDMA
514 .tp_ops = &au1xxx_tp_ops,
515#endif
ac95beed 516 .port_ops = &au1xxx_port_ops,
5e37bdc0
BZ
517#ifdef CONFIG_BLK_DEV_IDE_AU1XXX_MDMA2_DBDMA
518 .dma_ops = &au1xxx_dma_ops,
519#endif
c413b9b9 520 .host_flags = IDE_HFLAG_POST_SET_MODE |
807b90d0 521 IDE_HFLAG_NO_IO_32BIT |
c413b9b9
BZ
522 IDE_HFLAG_UNMASK_IRQS,
523 .pio_mask = ATA_PIO4,
524#ifdef CONFIG_BLK_DEV_IDE_AU1XXX_MDMA2_DBDMA
525 .mwdma_mask = ATA_MWDMA2,
526#endif
527};
528
7a192ec3 529static int au_ide_probe(struct platform_device *dev)
26a940e2 530{
8f29e650 531 _auide_hwif *ahwif = &auide_hwif;
26a940e2 532 struct resource *res;
48c3c107 533 struct ide_host *host;
26a940e2 534 int ret = 0;
c97c6aca 535 hw_regs_t hw, *hws[] = { &hw, NULL, NULL, NULL };
26a940e2
PP
536
537#if defined(CONFIG_BLK_DEV_IDE_AU1XXX_MDMA2_DBDMA)
8f29e650 538 char *mode = "MWDMA2";
26a940e2 539#elif defined(CONFIG_BLK_DEV_IDE_AU1XXX_PIO_DBDMA)
8f29e650 540 char *mode = "PIO+DDMA(offload)";
26a940e2
PP
541#endif
542
8f29e650 543 memset(&auide_hwif, 0, sizeof(_auide_hwif));
7a192ec3 544 ahwif->irq = platform_get_irq(dev, 0);
26a940e2 545
7a192ec3 546 res = platform_get_resource(dev, IORESOURCE_MEM, 0);
26a940e2
PP
547
548 if (res == NULL) {
7a192ec3 549 pr_debug("%s %d: no base address\n", DRV_NAME, dev->id);
26a940e2 550 ret = -ENODEV;
48944738
DV
551 goto out;
552 }
553 if (ahwif->irq < 0) {
7a192ec3 554 pr_debug("%s %d: no IRQ\n", DRV_NAME, dev->id);
48944738 555 ret = -ENODEV;
26a940e2
PP
556 goto out;
557 }
558
b4dcaea3 559 if (!request_mem_region(res->start, res->end - res->start + 1,
7a192ec3 560 dev->name)) {
26a940e2 561 pr_debug("%s: request_mem_region failed\n", DRV_NAME);
8f29e650 562 ret = -EBUSY;
26a940e2 563 goto out;
8f29e650 564 }
26a940e2 565
b4dcaea3 566 ahwif->regbase = (u32)ioremap(res->start, res->end - res->start + 1);
26a940e2
PP
567 if (ahwif->regbase == 0) {
568 ret = -ENOMEM;
569 goto out;
570 }
571
9239b333
BZ
572 memset(&hw, 0, sizeof(hw));
573 auide_setup_ports(&hw, ahwif);
aa79a2fa 574 hw.irq = ahwif->irq;
7a192ec3 575 hw.dev = &dev->dev;
aa79a2fa
BZ
576 hw.chipset = ide_au1xxx;
577
6f904d01
BZ
578 ret = ide_host_add(&au1xxx_port_info, hws, &host);
579 if (ret)
48c3c107 580 goto out;
5cbf79cd 581
48c3c107 582 auide_hwif.hwif = host->ports[0];
5cbf79cd 583
7a192ec3 584 platform_set_drvdata(dev, host);
26a940e2 585
8f29e650 586 printk(KERN_INFO "Au1xxx IDE(builtin) configured for %s\n", mode );
26a940e2 587
8f29e650
JC
588 out:
589 return ret;
26a940e2
PP
590}
591
7a192ec3 592static int au_ide_remove(struct platform_device *dev)
26a940e2 593{
26a940e2 594 struct resource *res;
7a192ec3 595 struct ide_host *host = platform_get_drvdata(dev);
8f29e650 596 _auide_hwif *ahwif = &auide_hwif;
26a940e2 597
48c3c107 598 ide_host_remove(host);
26a940e2
PP
599
600 iounmap((void *)ahwif->regbase);
601
7a192ec3 602 res = platform_get_resource(dev, IORESOURCE_MEM, 0);
b4dcaea3 603 release_mem_region(res->start, res->end - res->start + 1);
26a940e2
PP
604
605 return 0;
606}
607
7a192ec3
ML
608static struct platform_driver au1200_ide_driver = {
609 .driver = {
610 .name = "au1200-ide",
611 .owner = THIS_MODULE,
612 },
26a940e2
PP
613 .probe = au_ide_probe,
614 .remove = au_ide_remove,
615};
616
617static int __init au_ide_init(void)
618{
7a192ec3 619 return platform_driver_register(&au1200_ide_driver);
26a940e2
PP
620}
621
8f29e650 622static void __exit au_ide_exit(void)
26a940e2 623{
7a192ec3 624 platform_driver_unregister(&au1200_ide_driver);
26a940e2
PP
625}
626
26a940e2
PP
627MODULE_LICENSE("GPL");
628MODULE_DESCRIPTION("AU1200 IDE driver");
629
630module_init(au_ide_init);
631module_exit(au_ide_exit);