]> git.proxmox.com Git - mirror_ubuntu-hirsute-kernel.git/blame - drivers/ide/it821x.c
ide: don't set hwif->dma_ops in init_dma() method
[mirror_ubuntu-hirsute-kernel.git] / drivers / ide / it821x.c
CommitLineData
da9091ee 1/*
ccd32e22 2 * Copyright (C) 2004 Red Hat
0e9b4e53 3 * Copyright (C) 2007 Bartlomiej Zolnierkiewicz
da9091ee
AC
4 *
5 * May be copied or modified under the terms of the GNU General Public License
6 * Based in part on the ITE vendor provided SCSI driver.
7 *
8 * Documentation available from
9 * http://www.ite.com.tw/pc/IT8212F_V04.pdf
10 * Some other documents are NDA.
11 *
12 * The ITE8212 isn't exactly a standard IDE controller. It has two
13 * modes. In pass through mode then it is an IDE controller. In its smart
14 * mode its actually quite a capable hardware raid controller disguised
15 * as an IDE controller. Smart mode only understands DMA read/write and
16 * identify, none of the fancier commands apply. The IT8211 is identical
17 * in other respects but lacks the raid mode.
18 *
19 * Errata:
20 * o Rev 0x10 also requires master/slave hold the same DMA timings and
21 * cannot do ATAPI MWDMA.
22 * o The identify data for raid volumes lacks CHS info (technically ok)
23 * but also fails to set the LBA28 and other bits. We fix these in
24 * the IDE probe quirk code.
25 * o If you write LBA48 sized I/O's (ie > 256 sector) in smart mode
26 * raid then the controller firmware dies
27 * o Smart mode without RAID doesn't clear all the necessary identify
28 * bits to reduce the command set to the one used
29 *
30 * This has a few impacts on the driver
31 * - In pass through mode we do all the work you would expect
32 * - In smart mode the clocking set up is done by the controller generally
33 * but we must watch the other limits and filter.
34 * - There are a few extra vendor commands that actually talk to the
35 * controller but only work PIO with no IRQ.
36 *
37 * Vendor areas of the identify block in smart mode are used for the
38 * timing and policy set up. Each HDD in raid mode also has a serial
39 * block on the disk. The hardware extra commands are get/set chip status,
40 * rebuild, get rebuild status.
41 *
42 * In Linux the driver supports pass through mode as if the device was
43 * just another IDE controller. If the smart mode is running then
44 * volumes are managed by the controller firmware and each IDE "disk"
45 * is a raid volume. Even more cute - the controller can do automated
46 * hotplug and rebuild.
47 *
48 * The pass through controller itself is a little demented. It has a
49 * flaw that it has a single set of PIO/MWDMA timings per channel so
50 * non UDMA devices restrict each others performance. It also has a
51 * single clock source per channel so mixed UDMA100/133 performance
52 * isn't perfect and we have to pick a clock. Thankfully none of this
53 * matters in smart mode. ATAPI DMA is not currently supported.
54 *
55 * It seems the smart mode is a win for RAID1/RAID10 but otherwise not.
56 *
57 * TODO
58 * - ATAPI UDMA is ok but not MWDMA it seems
59 * - RAID configuration ioctls
60 * - Move to libata once it grows up
61 */
62
da9091ee
AC
63#include <linux/types.h>
64#include <linux/module.h>
65#include <linux/pci.h>
da9091ee
AC
66#include <linux/ide.h>
67#include <linux/init.h>
68
ced3ec8a
BZ
69#define DRV_NAME "it821x"
70
da9091ee
AC
71struct it821x_dev
72{
73 unsigned int smart:1, /* Are we in smart raid mode */
74 timing10:1; /* Rev 0x10 */
75 u8 clock_mode; /* 0, ATA_50 or ATA_66 */
76 u8 want[2][2]; /* Mode/Pri log for master slave */
77 /* We need these for switching the clock when DMA goes on/off
78 The high byte is the 66Mhz timing */
79 u16 pio[2]; /* Cached PIO values */
80 u16 mwdma[2]; /* Cached MWDMA values */
81 u16 udma[2]; /* Cached UDMA values (per drive) */
82};
83
84#define ATA_66 0
85#define ATA_50 1
86#define ATA_ANY 2
87
88#define UDMA_OFF 0
89#define MWDMA_OFF 0
90
91/*
92 * We allow users to force the card into non raid mode without
3a4fa0a2 93 * flashing the alternative BIOS. This is also necessary right now
da9091ee
AC
94 * for embedded platforms that cannot run a PC BIOS but are using this
95 * device.
96 */
97
98static int it8212_noraid;
99
100/**
101 * it821x_program - program the PIO/MWDMA registers
102 * @drive: drive to tune
0e9b4e53 103 * @timing: timing info
da9091ee
AC
104 *
105 * Program the PIO/MWDMA timing for this channel according to the
106 * current clock.
107 */
108
109static void it821x_program(ide_drive_t *drive, u16 timing)
110{
36501650
BZ
111 ide_hwif_t *hwif = drive->hwif;
112 struct pci_dev *dev = to_pci_dev(hwif->dev);
da9091ee
AC
113 struct it821x_dev *itdev = ide_get_hwifdata(hwif);
114 int channel = hwif->channel;
115 u8 conf;
116
117 /* Program PIO/MWDMA timing bits */
118 if(itdev->clock_mode == ATA_66)
119 conf = timing >> 8;
120 else
121 conf = timing & 0xFF;
36501650
BZ
122
123 pci_write_config_byte(dev, 0x54 + 4 * channel, conf);
da9091ee
AC
124}
125
126/**
127 * it821x_program_udma - program the UDMA registers
128 * @drive: drive to tune
0e9b4e53 129 * @timing: timing info
da9091ee
AC
130 *
131 * Program the UDMA timing for this drive according to the
132 * current clock.
133 */
134
135static void it821x_program_udma(ide_drive_t *drive, u16 timing)
136{
36501650
BZ
137 ide_hwif_t *hwif = drive->hwif;
138 struct pci_dev *dev = to_pci_dev(hwif->dev);
da9091ee
AC
139 struct it821x_dev *itdev = ide_get_hwifdata(hwif);
140 int channel = hwif->channel;
123995b9 141 u8 unit = drive->dn & 1, conf;
da9091ee
AC
142
143 /* Program UDMA timing bits */
144 if(itdev->clock_mode == ATA_66)
145 conf = timing >> 8;
146 else
147 conf = timing & 0xFF;
36501650
BZ
148
149 if (itdev->timing10 == 0)
150 pci_write_config_byte(dev, 0x56 + 4 * channel + unit, conf);
da9091ee 151 else {
36501650
BZ
152 pci_write_config_byte(dev, 0x56 + 4 * channel, conf);
153 pci_write_config_byte(dev, 0x56 + 4 * channel + 1, conf);
da9091ee
AC
154 }
155}
156
da9091ee
AC
157/**
158 * it821x_clock_strategy
0e9b4e53 159 * @drive: drive to set up
da9091ee
AC
160 *
161 * Select between the 50 and 66Mhz base clocks to get the best
162 * results for this interface.
163 */
164
165static void it821x_clock_strategy(ide_drive_t *drive)
166{
167 ide_hwif_t *hwif = drive->hwif;
36501650 168 struct pci_dev *dev = to_pci_dev(hwif->dev);
da9091ee 169 struct it821x_dev *itdev = ide_get_hwifdata(hwif);
07af5a5b 170 ide_drive_t *pair = ide_get_pair_dev(drive);
123995b9
BZ
171 int clock, altclock, sel = 0;
172 u8 unit = drive->dn & 1, v;
da9091ee 173
da9091ee
AC
174 if(itdev->want[0][0] > itdev->want[1][0]) {
175 clock = itdev->want[0][1];
176 altclock = itdev->want[1][1];
177 } else {
178 clock = itdev->want[1][1];
179 altclock = itdev->want[0][1];
180 }
181
0e9b4e53
BZ
182 /*
183 * if both clocks can be used for the mode with the higher priority
184 * use the clock needed by the mode with the lower priority
185 */
186 if (clock == ATA_ANY)
da9091ee
AC
187 clock = altclock;
188
189 /* Nobody cares - keep the same clock */
190 if(clock == ATA_ANY)
191 return;
192 /* No change */
193 if(clock == itdev->clock_mode)
194 return;
195
196 /* Load this into the controller ? */
197 if(clock == ATA_66)
198 itdev->clock_mode = ATA_66;
199 else {
200 itdev->clock_mode = ATA_50;
201 sel = 1;
202 }
36501650
BZ
203
204 pci_read_config_byte(dev, 0x50, &v);
da9091ee
AC
205 v &= ~(1 << (1 + hwif->channel));
206 v |= sel << (1 + hwif->channel);
36501650 207 pci_write_config_byte(dev, 0x50, v);
da9091ee
AC
208
209 /*
210 * Reprogram the UDMA/PIO of the pair drive for the switch
211 * MWDMA will be dealt with by the dma switcher
212 */
213 if(pair && itdev->udma[1-unit] != UDMA_OFF) {
214 it821x_program_udma(pair, itdev->udma[1-unit]);
215 it821x_program(pair, itdev->pio[1-unit]);
216 }
217 /*
218 * Reprogram the UDMA/PIO of our drive for the switch.
219 * MWDMA will be dealt with by the dma switcher
220 */
221 if(itdev->udma[unit] != UDMA_OFF) {
222 it821x_program_udma(drive, itdev->udma[unit]);
223 it821x_program(drive, itdev->pio[unit]);
224 }
225}
226
da9091ee 227/**
88b2b32b
BZ
228 * it821x_set_pio_mode - set host controller for PIO mode
229 * @drive: drive
230 * @pio: PIO mode number
da9091ee 231 *
88b2b32b
BZ
232 * Tune the host to the desired PIO mode taking into the consideration
233 * the maximum PIO mode supported by the other device on the cable.
da9091ee
AC
234 */
235
88b2b32b 236static void it821x_set_pio_mode(ide_drive_t *drive, const u8 pio)
da9091ee 237{
123995b9 238 ide_hwif_t *hwif = drive->hwif;
da9091ee 239 struct it821x_dev *itdev = ide_get_hwifdata(hwif);
07af5a5b 240 ide_drive_t *pair = ide_get_pair_dev(drive);
123995b9 241 u8 unit = drive->dn & 1, set_pio = pio;
da9091ee
AC
242
243 /* Spec says 89 ref driver uses 88 */
88b2b32b 244 static u16 pio_timings[]= { 0xAA88, 0xA382, 0xA181, 0x3332, 0x3121 };
da9091ee
AC
245 static u8 pio_want[] = { ATA_66, ATA_66, ATA_66, ATA_66, ATA_ANY };
246
0e9b4e53
BZ
247 /*
248 * Compute the best PIO mode we can for a given device. We must
249 * pick a speed that does not cause problems with the other device
250 * on the cable.
251 */
252 if (pair) {
2134758d 253 u8 pair_pio = ide_get_best_pio_mode(pair, 255, 4);
0e9b4e53
BZ
254 /* trim PIO to the slowest of the master/slave */
255 if (pair_pio < set_pio)
256 set_pio = pair_pio;
257 }
258
da9091ee 259 /* We prefer 66Mhz clock for PIO 0-3, don't care for PIO4 */
0e9b4e53 260 itdev->want[unit][1] = pio_want[set_pio];
da9091ee 261 itdev->want[unit][0] = 1; /* PIO is lowest priority */
88b2b32b 262 itdev->pio[unit] = pio_timings[set_pio];
da9091ee
AC
263 it821x_clock_strategy(drive);
264 it821x_program(drive, itdev->pio[unit]);
265}
266
267/**
268 * it821x_tune_mwdma - tune a channel for MWDMA
269 * @drive: drive to set up
270 * @mode_wanted: the target operating mode
271 *
272 * Load the timing settings for this device mode into the
273 * controller when doing MWDMA in pass through mode. The caller
274 * must manage the whole lack of per device MWDMA/PIO timings and
275 * the shared MWDMA/PIO timing register.
276 */
277
9892ec54 278static void it821x_tune_mwdma(ide_drive_t *drive, u8 mode_wanted)
da9091ee 279{
36501650
BZ
280 ide_hwif_t *hwif = drive->hwif;
281 struct pci_dev *dev = to_pci_dev(hwif->dev);
da9091ee 282 struct it821x_dev *itdev = (void *)ide_get_hwifdata(hwif);
123995b9 283 u8 unit = drive->dn & 1, channel = hwif->channel, conf;
da9091ee
AC
284
285 static u16 dma[] = { 0x8866, 0x3222, 0x3121 };
286 static u8 mwdma_want[] = { ATA_ANY, ATA_66, ATA_ANY };
287
288 itdev->want[unit][1] = mwdma_want[mode_wanted];
289 itdev->want[unit][0] = 2; /* MWDMA is low priority */
290 itdev->mwdma[unit] = dma[mode_wanted];
291 itdev->udma[unit] = UDMA_OFF;
292
293 /* UDMA bits off - Revision 0x10 do them in pairs */
36501650
BZ
294 pci_read_config_byte(dev, 0x50, &conf);
295 if (itdev->timing10)
da9091ee
AC
296 conf |= channel ? 0x60: 0x18;
297 else
298 conf |= 1 << (3 + 2 * channel + unit);
36501650 299 pci_write_config_byte(dev, 0x50, conf);
da9091ee
AC
300
301 it821x_clock_strategy(drive);
302 /* FIXME: do we need to program this ? */
303 /* it821x_program(drive, itdev->mwdma[unit]); */
304}
305
306/**
307 * it821x_tune_udma - tune a channel for UDMA
308 * @drive: drive to set up
309 * @mode_wanted: the target operating mode
310 *
311 * Load the timing settings for this device mode into the
312 * controller when doing UDMA modes in pass through.
313 */
314
9892ec54 315static void it821x_tune_udma(ide_drive_t *drive, u8 mode_wanted)
da9091ee 316{
36501650
BZ
317 ide_hwif_t *hwif = drive->hwif;
318 struct pci_dev *dev = to_pci_dev(hwif->dev);
da9091ee 319 struct it821x_dev *itdev = ide_get_hwifdata(hwif);
123995b9 320 u8 unit = drive->dn & 1, channel = hwif->channel, conf;
da9091ee
AC
321
322 static u16 udma[] = { 0x4433, 0x4231, 0x3121, 0x2121, 0x1111, 0x2211, 0x1111 };
323 static u8 udma_want[] = { ATA_ANY, ATA_50, ATA_ANY, ATA_66, ATA_66, ATA_50, ATA_66 };
324
325 itdev->want[unit][1] = udma_want[mode_wanted];
326 itdev->want[unit][0] = 3; /* UDMA is high priority */
327 itdev->mwdma[unit] = MWDMA_OFF;
328 itdev->udma[unit] = udma[mode_wanted];
329 if(mode_wanted >= 5)
330 itdev->udma[unit] |= 0x8080; /* UDMA 5/6 select on */
331
332 /* UDMA on. Again revision 0x10 must do the pair */
36501650
BZ
333 pci_read_config_byte(dev, 0x50, &conf);
334 if (itdev->timing10)
da9091ee
AC
335 conf &= channel ? 0x9F: 0xE7;
336 else
337 conf &= ~ (1 << (3 + 2 * channel + unit));
36501650 338 pci_write_config_byte(dev, 0x50, conf);
da9091ee
AC
339
340 it821x_clock_strategy(drive);
341 it821x_program_udma(drive, itdev->udma[unit]);
342
343}
344
da9091ee
AC
345/**
346 * it821x_dma_read - DMA hook
347 * @drive: drive for DMA
348 *
349 * The IT821x has a single timing register for MWDMA and for PIO
350 * operations. As we flip back and forth we have to reload the
351 * clock. In addition the rev 0x10 device only works if the same
352 * timing value is loaded into the master and slave UDMA clock
353 * so we must also reload that.
354 *
355 * FIXME: we could figure out in advance if we need to do reloads
356 */
357
358static void it821x_dma_start(ide_drive_t *drive)
359{
360 ide_hwif_t *hwif = drive->hwif;
361 struct it821x_dev *itdev = ide_get_hwifdata(hwif);
123995b9
BZ
362 u8 unit = drive->dn & 1;
363
da9091ee
AC
364 if(itdev->mwdma[unit] != MWDMA_OFF)
365 it821x_program(drive, itdev->mwdma[unit]);
366 else if(itdev->udma[unit] != UDMA_OFF && itdev->timing10)
367 it821x_program_udma(drive, itdev->udma[unit]);
368 ide_dma_start(drive);
369}
370
371/**
372 * it821x_dma_write - DMA hook
373 * @drive: drive for DMA stop
374 *
375 * The IT821x has a single timing register for MWDMA and for PIO
376 * operations. As we flip back and forth we have to reload the
377 * clock.
378 */
379
380static int it821x_dma_end(ide_drive_t *drive)
381{
382 ide_hwif_t *hwif = drive->hwif;
da9091ee 383 struct it821x_dev *itdev = ide_get_hwifdata(hwif);
653bcf52 384 int ret = ide_dma_end(drive);
123995b9
BZ
385 u8 unit = drive->dn & 1;
386
da9091ee
AC
387 if(itdev->mwdma[unit] != MWDMA_OFF)
388 it821x_program(drive, itdev->pio[unit]);
389 return ret;
390}
391
da9091ee 392/**
88b2b32b
BZ
393 * it821x_set_dma_mode - set host controller for DMA mode
394 * @drive: drive
395 * @speed: DMA mode
da9091ee 396 *
88b2b32b 397 * Tune the ITE chipset for the desired DMA mode.
da9091ee
AC
398 */
399
88b2b32b 400static void it821x_set_dma_mode(ide_drive_t *drive, const u8 speed)
da9091ee 401{
88b2b32b
BZ
402 /*
403 * MWDMA tuning is really hard because our MWDMA and PIO
404 * timings are kept in the same place. We can switch in the
405 * host dma on/off callbacks.
406 */
407 if (speed >= XFER_UDMA_0 && speed <= XFER_UDMA_6)
408 it821x_tune_udma(drive, speed - XFER_UDMA_0);
409 else if (speed >= XFER_MW_DMA_0 && speed <= XFER_MW_DMA_2)
410 it821x_tune_mwdma(drive, speed - XFER_MW_DMA_0);
da9091ee
AC
411}
412
da9091ee 413/**
ac95beed 414 * it821x_cable_detect - cable detection
da9091ee
AC
415 * @hwif: interface to check
416 *
417 * Check for the presence of an ATA66 capable cable on the
418 * interface. Problematic as it seems some cards don't have
419 * the needed logic onboard.
420 */
421
f454cbe8 422static u8 it821x_cable_detect(ide_hwif_t *hwif)
da9091ee
AC
423{
424 /* The reference driver also only does disk side */
49521f97 425 return ATA_CBL_PATA80;
da9091ee
AC
426}
427
428/**
f01393e4
BZ
429 * it821x_quirkproc - post init callback
430 * @drive: drive
da9091ee 431 *
f01393e4 432 * This callback is run after the drive has been probed but
da9091ee
AC
433 * before anything gets attached. It allows drivers to do any
434 * final tuning that is needed, or fixups to work around bugs.
435 */
436
36de9948 437static void it821x_quirkproc(ide_drive_t *drive)
da9091ee 438{
f01393e4 439 struct it821x_dev *itdev = ide_get_hwifdata(drive->hwif);
4dde4492 440 u16 *id = drive->id;
da9091ee 441
f01393e4 442 if (!itdev->smart) {
da9091ee
AC
443 /*
444 * If we are in pass through mode then not much
445 * needs to be done, but we do bother to clear the
446 * IRQ mask as we may well be in PIO (eg rev 0x10)
447 * for now and we know unmasking is safe on this chipset.
448 */
97100fc8 449 drive->dev_flags |= IDE_DFLAG_UNMASK;
f01393e4 450 } else {
da9091ee
AC
451 /*
452 * Perform fixups on smart mode. We need to "lose" some
453 * capabilities the firmware lacks but does not filter, and
454 * also patch up some capability bits that it forgets to set
455 * in RAID mode.
456 */
457
da9091ee 458 /* Check for RAID v native */
4dde4492
BZ
459 if (strstr((char *)&id[ATA_ID_PROD],
460 "Integrated Technology Express")) {
da9091ee
AC
461 /* In raid mode the ident block is slightly buggy
462 We need to set the bits so that the IDE layer knows
463 LBA28. LBA48 and DMA ar valid */
48fb2688 464 id[ATA_ID_CAPABILITY] |= (3 << 8); /* LBA28, DMA */
4dde4492
BZ
465 id[ATA_ID_COMMAND_SET_2] |= 0x0400; /* LBA48 valid */
466 id[ATA_ID_CFS_ENABLE_2] |= 0x0400; /* LBA48 on */
da9091ee
AC
467 /* Reporting logic */
468 printk(KERN_INFO "%s: IT8212 %sRAID %d volume",
4dde4492
BZ
469 drive->name, id[147] ? "Bootable " : "",
470 id[ATA_ID_CSFO]);
471 if (id[ATA_ID_CSFO] != 1)
472 printk(KERN_CONT "(%dK stripe)", id[146]);
473 printk(KERN_CONT ".\n");
da9091ee
AC
474 } else {
475 /* Non RAID volume. Fixups to stop the core code
476 doing unsupported things */
4dde4492
BZ
477 id[ATA_ID_FIELD_VALID] &= 3;
478 id[ATA_ID_QUEUE_DEPTH] = 0;
479 id[ATA_ID_COMMAND_SET_1] = 0;
480 id[ATA_ID_COMMAND_SET_2] &= 0xC400;
481 id[ATA_ID_CFSSE] &= 0xC000;
482 id[ATA_ID_CFS_ENABLE_1] = 0;
483 id[ATA_ID_CFS_ENABLE_2] &= 0xC400;
484 id[ATA_ID_CSF_DEFAULT] &= 0xC000;
485 id[127] = 0;
486 id[ATA_ID_DLF] = 0;
487 id[ATA_ID_CSFO] = 0;
488 id[ATA_ID_CFA_POWER] = 0;
da9091ee
AC
489 printk(KERN_INFO "%s: Performing identify fixups.\n",
490 drive->name);
491 }
0380dad4
BZ
492
493 /*
494 * Set MWDMA0 mode as enabled/support - just to tell
495 * IDE core that DMA is supported (it821x hardware
496 * takes care of DMA mode programming).
497 */
48fb2688 498 if (ata_id_has_dma(id)) {
4dde4492 499 id[ATA_ID_MWDMA_MODES] |= 0x0101;
0380dad4
BZ
500 drive->current_speed = XFER_MW_DMA_0;
501 }
da9091ee
AC
502 }
503
504}
505
5e37bdc0 506static struct ide_dma_ops it821x_pass_through_dma_ops = {
84e0f3f6
DG
507 .dma_host_set = ide_dma_host_set,
508 .dma_setup = ide_dma_setup,
509 .dma_exec_cmd = ide_dma_exec_cmd,
5e37bdc0
BZ
510 .dma_start = it821x_dma_start,
511 .dma_end = it821x_dma_end,
84e0f3f6
DG
512 .dma_test_irq = ide_dma_test_irq,
513 .dma_timeout = ide_dma_timeout,
514 .dma_lost_irq = ide_dma_lost_irq,
5e37bdc0
BZ
515};
516
da9091ee
AC
517/**
518 * init_hwif_it821x - set up hwif structs
519 * @hwif: interface to set up
520 *
521 * We do the basic set up of the interface structure. The IT8212
522 * requires several custom handlers so we override the default
523 * ide DMA handlers appropriately
524 */
525
526static void __devinit init_hwif_it821x(ide_hwif_t *hwif)
527{
36501650 528 struct pci_dev *dev = to_pci_dev(hwif->dev);
1d76d9dc
BZ
529 struct ide_host *host = pci_get_drvdata(dev);
530 struct it821x_dev *itdevs = host->host_priv;
531 struct it821x_dev *idev = itdevs + hwif->channel;
da9091ee
AC
532 u8 conf;
533
da9091ee
AC
534 ide_set_hwifdata(hwif, idev);
535
36501650 536 pci_read_config_byte(dev, 0x50, &conf);
33c1002e 537 if (conf & 1) {
da9091ee 538 idev->smart = 1;
33c1002e 539 hwif->host_flags |= IDE_HFLAG_NO_ATAPI_DMA;
da9091ee
AC
540 /* Long I/O's although allowed in LBA48 space cause the
541 onboard firmware to enter the twighlight zone */
542 hwif->rqsize = 256;
543 }
544
545 /* Pull the current clocks from 0x50 also */
546 if (conf & (1 << (1 + hwif->channel)))
547 idev->clock_mode = ATA_50;
548 else
549 idev->clock_mode = ATA_66;
550
551 idev->want[0][1] = ATA_ANY;
552 idev->want[1][1] = ATA_ANY;
553
554 /*
555 * Not in the docs but according to the reference driver
3a4fa0a2 556 * this is necessary.
da9091ee
AC
557 */
558
36501650 559 pci_read_config_byte(dev, 0x08, &conf);
33c1002e 560 if (conf == 0x10) {
da9091ee 561 idev->timing10 = 1;
33c1002e
BZ
562 hwif->host_flags |= IDE_HFLAG_NO_ATAPI_DMA;
563 if (idev->smart == 0)
ced3ec8a 564 printk(KERN_WARNING DRV_NAME " %s: revision 0x10, "
28cfd8af 565 "workarounds activated\n", pci_name(dev));
da9091ee
AC
566 }
567
88b2b32b 568 if (idev->smart == 0) {
88b2b32b 569 /* MWDMA/PIO clock switching for pass through mode */
5e37bdc0 570 hwif->dma_ops = &it821x_pass_through_dma_ops;
88b2b32b
BZ
571 } else
572 hwif->host_flags |= IDE_HFLAG_NO_SET_MODE;
da9091ee 573
9ff6f72f
BZ
574 if (hwif->dma_base == 0)
575 return;
da9091ee 576
5f8b6c34
BZ
577 hwif->ultra_mask = ATA_UDMA6;
578 hwif->mwdma_mask = ATA_MWDMA2;
da9091ee
AC
579}
580
feb22b7f 581static void it8212_disable_raid(struct pci_dev *dev)
da9091ee
AC
582{
583 /* Reset local CPU, and set BIOS not ready */
584 pci_write_config_byte(dev, 0x5E, 0x01);
585
586 /* Set to bypass mode, and reset PCI bus */
587 pci_write_config_byte(dev, 0x50, 0x00);
588 pci_write_config_word(dev, PCI_COMMAND,
589 PCI_COMMAND_PARITY | PCI_COMMAND_IO |
590 PCI_COMMAND_MEMORY | PCI_COMMAND_MASTER);
591 pci_write_config_word(dev, 0x40, 0xA0F3);
592
593 pci_write_config_dword(dev,0x4C, 0x02040204);
594 pci_write_config_byte(dev, 0x42, 0x36);
0c866b51 595 pci_write_config_byte(dev, PCI_LATENCY_TIMER, 0x20);
da9091ee
AC
596}
597
feb22b7f 598static unsigned int init_chipset_it821x(struct pci_dev *dev)
da9091ee
AC
599{
600 u8 conf;
601 static char *mode[2] = { "pass through", "smart" };
602
603 /* Force the card into bypass mode if so requested */
604 if (it8212_noraid) {
ced3ec8a 605 printk(KERN_INFO DRV_NAME " %s: forcing bypass mode\n",
28cfd8af 606 pci_name(dev));
da9091ee
AC
607 it8212_disable_raid(dev);
608 }
609 pci_read_config_byte(dev, 0x50, &conf);
ced3ec8a 610 printk(KERN_INFO DRV_NAME " %s: controller in %s mode\n",
28cfd8af 611 pci_name(dev), mode[conf & 1]);
da9091ee
AC
612 return 0;
613}
614
ac95beed
BZ
615static const struct ide_port_ops it821x_port_ops = {
616 /* it821x_set_{pio,dma}_mode() are only used in pass-through mode */
617 .set_pio_mode = it821x_set_pio_mode,
618 .set_dma_mode = it821x_set_dma_mode,
619 .quirkproc = it821x_quirkproc,
620 .cable_detect = it821x_cable_detect,
621};
da9091ee 622
04ba6e73 623static const struct ide_port_info it821x_chipset __devinitdata = {
ced3ec8a 624 .name = DRV_NAME,
04ba6e73
BZ
625 .init_chipset = init_chipset_it821x,
626 .init_hwif = init_hwif_it821x,
627 .port_ops = &it821x_port_ops,
628 .pio_mask = ATA_PIO4,
da9091ee
AC
629};
630
631/**
632 * it821x_init_one - pci layer discovery entry
633 * @dev: PCI device
634 * @id: ident table entry
635 *
636 * Called by the PCI code when it finds an ITE821x controller.
637 * We then use the IDE PCI generic helper to do most of the work.
638 */
639
640static int __devinit it821x_init_one(struct pci_dev *dev, const struct pci_device_id *id)
641{
1d76d9dc
BZ
642 struct it821x_dev *itdevs;
643 int rc;
eb7a07e8 644
1d76d9dc
BZ
645 itdevs = kzalloc(2 * sizeof(*itdevs), GFP_KERNEL);
646 if (itdevs == NULL) {
ced3ec8a 647 printk(KERN_ERR DRV_NAME " %s: out of memory\n", pci_name(dev));
1d76d9dc 648 return -ENOMEM;
eb7a07e8
BZ
649 }
650
04ba6e73 651 rc = ide_pci_init_one(dev, &it821x_chipset, itdevs);
1d76d9dc
BZ
652 if (rc)
653 kfree(itdevs);
eb7a07e8 654
1d76d9dc 655 return rc;
da9091ee
AC
656}
657
87d8b613
BZ
658static void __devexit it821x_remove(struct pci_dev *dev)
659{
660 struct ide_host *host = pci_get_drvdata(dev);
661 struct it821x_dev *itdevs = host->host_priv;
662
663 ide_pci_remove(dev);
664 kfree(itdevs);
665}
666
9cbcc5e3
BZ
667static const struct pci_device_id it821x_pci_tbl[] = {
668 { PCI_VDEVICE(ITE, PCI_DEVICE_ID_ITE_8211), 0 },
669 { PCI_VDEVICE(ITE, PCI_DEVICE_ID_ITE_8212), 0 },
da9091ee
AC
670 { 0, },
671};
672
673MODULE_DEVICE_TABLE(pci, it821x_pci_tbl);
674
a9ab09e2 675static struct pci_driver it821x_pci_driver = {
da9091ee
AC
676 .name = "ITE821x IDE",
677 .id_table = it821x_pci_tbl,
678 .probe = it821x_init_one,
a69999e2 679 .remove = __devexit_p(it821x_remove),
feb22b7f
BZ
680 .suspend = ide_pci_suspend,
681 .resume = ide_pci_resume,
da9091ee
AC
682};
683
684static int __init it821x_ide_init(void)
685{
a9ab09e2 686 return ide_pci_register_driver(&it821x_pci_driver);
da9091ee
AC
687}
688
87d8b613
BZ
689static void __exit it821x_ide_exit(void)
690{
a9ab09e2 691 pci_unregister_driver(&it821x_pci_driver);
87d8b613
BZ
692}
693
da9091ee 694module_init(it821x_ide_init);
87d8b613 695module_exit(it821x_ide_exit);
da9091ee
AC
696
697module_param_named(noraid, it8212_noraid, int, S_IRUGO);
da195665 698MODULE_PARM_DESC(noraid, "Force card into bypass mode");
da9091ee
AC
699
700MODULE_AUTHOR("Alan Cox");
701MODULE_DESCRIPTION("PCI driver module for the ITE 821x");
702MODULE_LICENSE("GPL");