]> git.proxmox.com Git - mirror_ubuntu-bionic-kernel.git/blame - drivers/ide/pci/aec62xx.c
pdc202xx_old: remove broken SWDMA support
[mirror_ubuntu-bionic-kernel.git] / drivers / ide / pci / aec62xx.c
CommitLineData
1da177e4 1/*
bc46b17d 2 * linux/drivers/ide/pci/aec62xx.c Version 0.25 Aug 1, 2007
1da177e4
LT
3 *
4 * Copyright (C) 1999-2002 Andre Hedrick <andre@linux-ide.org>
826a1b65 5 * Copyright (C) 2007 MontaVista Software, Inc. <source@mvista.com>
1da177e4
LT
6 *
7 */
8
9#include <linux/module.h>
1da177e4
LT
10#include <linux/types.h>
11#include <linux/pci.h>
12#include <linux/delay.h>
13#include <linux/hdreg.h>
14#include <linux/ide.h>
15#include <linux/init.h>
16
17#include <asm/io.h>
18
19struct chipset_bus_clock_list_entry {
20 u8 xfer_speed;
21 u8 chipset_settings;
22 u8 ultra_settings;
23};
24
f201f504 25static const struct chipset_bus_clock_list_entry aec6xxx_33_base [] = {
1da177e4
LT
26 { XFER_UDMA_6, 0x31, 0x07 },
27 { XFER_UDMA_5, 0x31, 0x06 },
28 { XFER_UDMA_4, 0x31, 0x05 },
29 { XFER_UDMA_3, 0x31, 0x04 },
30 { XFER_UDMA_2, 0x31, 0x03 },
31 { XFER_UDMA_1, 0x31, 0x02 },
32 { XFER_UDMA_0, 0x31, 0x01 },
33
34 { XFER_MW_DMA_2, 0x31, 0x00 },
35 { XFER_MW_DMA_1, 0x31, 0x00 },
36 { XFER_MW_DMA_0, 0x0a, 0x00 },
37 { XFER_PIO_4, 0x31, 0x00 },
38 { XFER_PIO_3, 0x33, 0x00 },
39 { XFER_PIO_2, 0x08, 0x00 },
40 { XFER_PIO_1, 0x0a, 0x00 },
41 { XFER_PIO_0, 0x00, 0x00 },
42 { 0, 0x00, 0x00 }
43};
44
f201f504 45static const struct chipset_bus_clock_list_entry aec6xxx_34_base [] = {
1da177e4
LT
46 { XFER_UDMA_6, 0x41, 0x06 },
47 { XFER_UDMA_5, 0x41, 0x05 },
48 { XFER_UDMA_4, 0x41, 0x04 },
49 { XFER_UDMA_3, 0x41, 0x03 },
50 { XFER_UDMA_2, 0x41, 0x02 },
51 { XFER_UDMA_1, 0x41, 0x01 },
52 { XFER_UDMA_0, 0x41, 0x01 },
53
54 { XFER_MW_DMA_2, 0x41, 0x00 },
55 { XFER_MW_DMA_1, 0x42, 0x00 },
56 { XFER_MW_DMA_0, 0x7a, 0x00 },
57 { XFER_PIO_4, 0x41, 0x00 },
58 { XFER_PIO_3, 0x43, 0x00 },
59 { XFER_PIO_2, 0x78, 0x00 },
60 { XFER_PIO_1, 0x7a, 0x00 },
61 { XFER_PIO_0, 0x70, 0x00 },
62 { 0, 0x00, 0x00 }
63};
64
65#define BUSCLOCK(D) \
66 ((struct chipset_bus_clock_list_entry *) pci_get_drvdata((D)))
67
1da177e4
LT
68
69/*
70 * TO DO: active tuning and correction of cards without a bios.
71 */
72static u8 pci_bus_clock_list (u8 speed, struct chipset_bus_clock_list_entry * chipset_table)
73{
74 for ( ; chipset_table->xfer_speed ; chipset_table++)
75 if (chipset_table->xfer_speed == speed) {
76 return chipset_table->chipset_settings;
77 }
78 return chipset_table->chipset_settings;
79}
80
81static u8 pci_bus_clock_list_ultra (u8 speed, struct chipset_bus_clock_list_entry * chipset_table)
82{
83 for ( ; chipset_table->xfer_speed ; chipset_table++)
84 if (chipset_table->xfer_speed == speed) {
85 return chipset_table->ultra_settings;
86 }
87 return chipset_table->ultra_settings;
88}
89
88b2b32b 90static void aec6210_set_mode(ide_drive_t *drive, const u8 speed)
1da177e4
LT
91{
92 ide_hwif_t *hwif = HWIF(drive);
93 struct pci_dev *dev = hwif->pci_dev;
94 u16 d_conf = 0;
1da177e4
LT
95 u8 ultra = 0, ultra_conf = 0;
96 u8 tmp0 = 0, tmp1 = 0, tmp2 = 0;
97 unsigned long flags;
98
99 local_irq_save(flags);
100 /* 0x40|(2*drive->dn): Active, 0x41|(2*drive->dn): Recovery */
101 pci_read_config_word(dev, 0x40|(2*drive->dn), &d_conf);
102 tmp0 = pci_bus_clock_list(speed, BUSCLOCK(dev));
103 d_conf = ((tmp0 & 0xf0) << 4) | (tmp0 & 0xf);
104 pci_write_config_word(dev, 0x40|(2*drive->dn), d_conf);
105
106 tmp1 = 0x00;
107 tmp2 = 0x00;
108 pci_read_config_byte(dev, 0x54, &ultra);
109 tmp1 = ((0x00 << (2*drive->dn)) | (ultra & ~(3 << (2*drive->dn))));
110 ultra_conf = pci_bus_clock_list_ultra(speed, BUSCLOCK(dev));
111 tmp2 = ((ultra_conf << (2*drive->dn)) | (tmp1 & ~(3 << (2*drive->dn))));
112 pci_write_config_byte(dev, 0x54, tmp2);
113 local_irq_restore(flags);
1da177e4
LT
114}
115
88b2b32b 116static void aec6260_set_mode(ide_drive_t *drive, const u8 speed)
1da177e4
LT
117{
118 ide_hwif_t *hwif = HWIF(drive);
119 struct pci_dev *dev = hwif->pci_dev;
1da177e4
LT
120 u8 unit = (drive->select.b.unit & 0x01);
121 u8 tmp1 = 0, tmp2 = 0;
122 u8 ultra = 0, drive_conf = 0, ultra_conf = 0;
123 unsigned long flags;
124
125 local_irq_save(flags);
126 /* high 4-bits: Active, low 4-bits: Recovery */
127 pci_read_config_byte(dev, 0x40|drive->dn, &drive_conf);
128 drive_conf = pci_bus_clock_list(speed, BUSCLOCK(dev));
129 pci_write_config_byte(dev, 0x40|drive->dn, drive_conf);
130
131 pci_read_config_byte(dev, (0x44|hwif->channel), &ultra);
132 tmp1 = ((0x00 << (4*unit)) | (ultra & ~(7 << (4*unit))));
133 ultra_conf = pci_bus_clock_list_ultra(speed, BUSCLOCK(dev));
134 tmp2 = ((ultra_conf << (4*unit)) | (tmp1 & ~(7 << (4*unit))));
135 pci_write_config_byte(dev, (0x44|hwif->channel), tmp2);
136 local_irq_restore(flags);
1da177e4
LT
137}
138
26bcb879 139static void aec_set_pio_mode(ide_drive_t *drive, const u8 pio)
1da177e4 140{
88b2b32b 141 drive->hwif->set_dma_mode(drive, pio + XFER_PIO_0);
1da177e4
LT
142}
143
841d2a9b 144static void aec62xx_dma_lost_irq (ide_drive_t *drive)
1da177e4 145{
841d2a9b 146 switch (HWIF(drive)->pci_dev->device) {
1da177e4
LT
147 case PCI_DEVICE_ID_ARTOP_ATP860:
148 case PCI_DEVICE_ID_ARTOP_ATP860R:
149 case PCI_DEVICE_ID_ARTOP_ATP865:
150 case PCI_DEVICE_ID_ARTOP_ATP865R:
151 printk(" AEC62XX time out ");
1da177e4
LT
152 default:
153 break;
154 }
1da177e4
LT
155}
156
157static unsigned int __devinit init_chipset_aec62xx(struct pci_dev *dev, const char *name)
158{
159 int bus_speed = system_bus_clock();
160
1da177e4
LT
161 if (bus_speed <= 33)
162 pci_set_drvdata(dev, (void *) aec6xxx_33_base);
163 else
164 pci_set_drvdata(dev, (void *) aec6xxx_34_base);
165
d237bf49
TV
166 /* These are necessary to get AEC6280 Macintosh cards to work */
167 if ((dev->device == PCI_DEVICE_ID_ARTOP_ATP865) ||
168 (dev->device == PCI_DEVICE_ID_ARTOP_ATP865R)) {
169 u8 reg49h = 0, reg4ah = 0;
170 /* Clear reset and test bits. */
171 pci_read_config_byte(dev, 0x49, &reg49h);
172 pci_write_config_byte(dev, 0x49, reg49h & ~0x30);
173 /* Enable chip interrupt output. */
174 pci_read_config_byte(dev, 0x4a, &reg4ah);
175 pci_write_config_byte(dev, 0x4a, reg4ah & ~0x01);
176 /* Enable burst mode. */
177 pci_read_config_byte(dev, 0x4a, &reg4ah);
178 pci_write_config_byte(dev, 0x4a, reg4ah | 0x80);
179 }
180
1da177e4
LT
181 return dev->irq;
182}
183
184static void __devinit init_hwif_aec62xx(ide_hwif_t *hwif)
185{
1b9da32a
SS
186 struct pci_dev *dev = hwif->pci_dev;
187 u8 reg54 = 0, mask = hwif->channel ? 0xf0 : 0x0f;
188 unsigned long flags;
18137207 189
26bcb879 190 hwif->set_pio_mode = &aec_set_pio_mode;
1da177e4 191
6d78013b
SS
192 if (dev->device == PCI_DEVICE_ID_ARTOP_ATP850UF) {
193 if(hwif->mate)
194 hwif->mate->serialized = hwif->serialized = 1;
88b2b32b 195 hwif->set_dma_mode = &aec6210_set_mode;
6d78013b 196 } else
88b2b32b 197 hwif->set_dma_mode = &aec6260_set_mode;
1da177e4 198
bc46b17d
BZ
199 hwif->drives[0].autotune = hwif->drives[1].autotune = 1;
200
201 if (hwif->dma_base == 0)
1da177e4 202 return;
1da177e4 203
18137207 204 hwif->ultra_mask = hwif->cds->udma_mask;
1da177e4 205 hwif->mwdma_mask = 0x07;
1da177e4 206
841d2a9b 207 hwif->dma_lost_irq = &aec62xx_dma_lost_irq;
826a1b65 208
1da177e4 209 if (dev->device == PCI_DEVICE_ID_ARTOP_ATP850UF) {
1da177e4 210 spin_lock_irqsave(&ide_lock, flags);
1b9da32a
SS
211 pci_read_config_byte (dev, 0x54, &reg54);
212 pci_write_config_byte(dev, 0x54, (reg54 & ~mask));
1da177e4 213 spin_unlock_irqrestore(&ide_lock, flags);
49521f97 214 } else if (hwif->cbl != ATA_CBL_PATA40_SHORT) {
1b9da32a
SS
215 u8 ata66 = 0, mask = hwif->channel ? 0x02 : 0x01;
216
1da177e4 217 pci_read_config_byte(hwif->pci_dev, 0x49, &ata66);
49521f97
BZ
218
219 hwif->cbl = (ata66 & mask) ? ATA_CBL_PATA40 : ATA_CBL_PATA80;
1da177e4 220 }
1da177e4
LT
221}
222
223static int __devinit init_setup_aec62xx(struct pci_dev *dev, ide_pci_device_t *d)
224{
225 return ide_setup_pci_device(dev, d);
226}
227
228static int __devinit init_setup_aec6x80(struct pci_dev *dev, ide_pci_device_t *d)
229{
b1d19db4 230 unsigned long dma_base = pci_resource_start(dev, 4);
1da177e4 231
b1d19db4
SS
232 if (inb(dma_base + 2) & 0x10) {
233 d->name = (dev->device == PCI_DEVICE_ID_ARTOP_ATP865R) ?
234 "AEC6880R" : "AEC6880";
235 d->udma_mask = 0x7f; /* udma0-6 */
1da177e4
LT
236 }
237
238 return ide_setup_pci_device(dev, d);
239}
240
241static ide_pci_device_t aec62xx_chipsets[] __devinitdata = {
242 { /* 0 */
243 .name = "AEC6210",
244 .init_setup = init_setup_aec62xx,
245 .init_chipset = init_chipset_aec62xx,
246 .init_hwif = init_hwif_aec62xx,
1da177e4 247 .enablebits = {{0x4a,0x02,0x02}, {0x4a,0x04,0x04}},
7cab14a7 248 .host_flags = IDE_HFLAG_NO_ATAPI_DMA | IDE_HFLAG_OFF_BOARD,
4099d143 249 .pio_mask = ATA_PIO4,
18137207 250 .udma_mask = 0x07, /* udma0-2 */
1da177e4
LT
251 },{ /* 1 */
252 .name = "AEC6260",
253 .init_setup = init_setup_aec62xx,
254 .init_chipset = init_chipset_aec62xx,
255 .init_hwif = init_hwif_aec62xx,
47b68788
BZ
256 .host_flags = IDE_HFLAG_NO_ATAPI_DMA | IDE_HFLAG_NO_AUTODMA |
257 IDE_HFLAG_OFF_BOARD,
4099d143 258 .pio_mask = ATA_PIO4,
18137207 259 .udma_mask = 0x1f, /* udma0-4 */
1da177e4
LT
260 },{ /* 2 */
261 .name = "AEC6260R",
262 .init_setup = init_setup_aec62xx,
263 .init_chipset = init_chipset_aec62xx,
264 .init_hwif = init_hwif_aec62xx,
1da177e4 265 .enablebits = {{0x4a,0x02,0x02}, {0x4a,0x04,0x04}},
33c1002e 266 .host_flags = IDE_HFLAG_NO_ATAPI_DMA,
4099d143 267 .pio_mask = ATA_PIO4,
18137207 268 .udma_mask = 0x1f, /* udma0-4 */
1da177e4 269 },{ /* 3 */
b1d19db4 270 .name = "AEC6280",
1da177e4
LT
271 .init_setup = init_setup_aec6x80,
272 .init_chipset = init_chipset_aec62xx,
273 .init_hwif = init_hwif_aec62xx,
7cab14a7 274 .host_flags = IDE_HFLAG_NO_ATAPI_DMA | IDE_HFLAG_OFF_BOARD,
4099d143 275 .pio_mask = ATA_PIO4,
18137207 276 .udma_mask = 0x3f, /* udma0-5 */
1da177e4 277 },{ /* 4 */
b1d19db4 278 .name = "AEC6280R",
1da177e4
LT
279 .init_setup = init_setup_aec6x80,
280 .init_chipset = init_chipset_aec62xx,
281 .init_hwif = init_hwif_aec62xx,
1da177e4 282 .enablebits = {{0x4a,0x02,0x02}, {0x4a,0x04,0x04}},
7cab14a7 283 .host_flags = IDE_HFLAG_NO_ATAPI_DMA | IDE_HFLAG_OFF_BOARD,
4099d143 284 .pio_mask = ATA_PIO4,
18137207 285 .udma_mask = 0x3f, /* udma0-5 */
1da177e4
LT
286 }
287};
288
289/**
290 * aec62xx_init_one - called when a AEC is found
291 * @dev: the aec62xx device
292 * @id: the matching pci id
293 *
294 * Called when the PCI registration layer (or the IDE initialization)
295 * finds a device matching our IDE device tables.
b1d19db4
SS
296 *
297 * NOTE: since we're going to modify the 'name' field for AEC-6[26]80[R]
298 * chips, pass a local copy of 'struct pci_device_id' down the call chain.
1da177e4
LT
299 */
300
301static int __devinit aec62xx_init_one(struct pci_dev *dev, const struct pci_device_id *id)
302{
b1d19db4 303 ide_pci_device_t d = aec62xx_chipsets[id->driver_data];
1da177e4 304
b1d19db4 305 return d.init_setup(dev, &d);
1da177e4
LT
306}
307
9cbcc5e3
BZ
308static const struct pci_device_id aec62xx_pci_tbl[] = {
309 { PCI_VDEVICE(ARTOP, PCI_DEVICE_ID_ARTOP_ATP850UF), 0 },
310 { PCI_VDEVICE(ARTOP, PCI_DEVICE_ID_ARTOP_ATP860), 1 },
311 { PCI_VDEVICE(ARTOP, PCI_DEVICE_ID_ARTOP_ATP860R), 2 },
312 { PCI_VDEVICE(ARTOP, PCI_DEVICE_ID_ARTOP_ATP865), 3 },
313 { PCI_VDEVICE(ARTOP, PCI_DEVICE_ID_ARTOP_ATP865R), 4 },
1da177e4
LT
314 { 0, },
315};
316MODULE_DEVICE_TABLE(pci, aec62xx_pci_tbl);
317
318static struct pci_driver driver = {
319 .name = "AEC62xx_IDE",
320 .id_table = aec62xx_pci_tbl,
321 .probe = aec62xx_init_one,
322};
323
82ab1eec 324static int __init aec62xx_ide_init(void)
1da177e4
LT
325{
326 return ide_pci_register_driver(&driver);
327}
328
329module_init(aec62xx_ide_init);
330
331MODULE_AUTHOR("Andre Hedrick");
332MODULE_DESCRIPTION("PCI driver module for ARTOP AEC62xx IDE");
333MODULE_LICENSE("GPL");