]> git.proxmox.com Git - mirror_ubuntu-artful-kernel.git/blame - drivers/ide/pci/alim15x3.c
ide: add IDE_HFLAG_{IO_32BIT,UNMASK_IRQS} host flags
[mirror_ubuntu-artful-kernel.git] / drivers / ide / pci / alim15x3.c
CommitLineData
1da177e4 1/*
93c68079 2 * linux/drivers/ide/pci/alim15x3.c Version 0.27 Aug 27 2007
1da177e4
LT
3 *
4 * Copyright (C) 1998-2000 Michel Aubry, Maintainer
5 * Copyright (C) 1998-2000 Andrzej Krzysztofowicz, Maintainer
6 * Copyright (C) 1999-2000 CJ, cjtsai@ali.com.tw, Maintainer
7 *
8 * Copyright (C) 1998-2000 Andre Hedrick (andre@linux-ide.org)
9 * May be copied or modified under the terms of the GNU General Public License
10 * Copyright (C) 2002 Alan Cox <alan@redhat.com>
11 * ALi (now ULi M5228) support by Clear Zhang <Clear.Zhang@ali.com.tw>
21b82477 12 * Copyright (C) 2007 MontaVista Software, Inc. <source@mvista.com>
95ba8c17 13 * Copyright (C) 2007 Bartlomiej Zolnierkiewicz <bzolnier@gmail.com>
1da177e4
LT
14 *
15 * (U)DMA capable version of ali 1533/1543(C), 1535(D)
16 *
17 **********************************************************************
18 * 9/7/99 --Parts from the above author are included and need to be
19 * converted into standard interface, once I finish the thought.
20 *
21 * Recent changes
22 * Don't use LBA48 mode on ALi <= 0xC4
23 * Don't poke 0x79 with a non ALi northbridge
24 * Don't flip undefined bits on newer chipsets (fix Fujitsu laptop hang)
25 * Allow UDMA6 on revisions > 0xC4
26 *
27 * Documentation
28 * Chipset documentation available under NDA only
29 *
30 */
31
1da177e4
LT
32#include <linux/module.h>
33#include <linux/types.h>
34#include <linux/kernel.h>
35#include <linux/pci.h>
36#include <linux/delay.h>
37#include <linux/hdreg.h>
38#include <linux/ide.h>
39#include <linux/init.h>
95ba8c17 40#include <linux/dmi.h>
1da177e4
LT
41
42#include <asm/io.h>
43
44#define DISPLAY_ALI_TIMINGS
45
46/*
47 * ALi devices are not plug in. Otherwise these static values would
48 * need to go. They ought to go away anyway
49 */
50
51static u8 m5229_revision;
52static u8 chip_is_1543c_e;
53static struct pci_dev *isa_dev;
54
ecfd80e4 55#if defined(DISPLAY_ALI_TIMINGS) && defined(CONFIG_IDE_PROC_FS)
1da177e4
LT
56#include <linux/stat.h>
57#include <linux/proc_fs.h>
58
59static u8 ali_proc = 0;
60
61static struct pci_dev *bmide_dev;
62
63static char *fifo[4] = {
64 "FIFO Off",
65 "FIFO On ",
66 "DMA mode",
67 "PIO mode" };
68
69static char *udmaT[8] = {
70 "1.5T",
71 " 2T",
72 "2.5T",
73 " 3T",
74 "3.5T",
75 " 4T",
76 " 6T",
77 " 8T"
78};
79
80static char *channel_status[8] = {
81 "OK ",
82 "busy ",
83 "DRQ ",
84 "DRQ busy ",
85 "error ",
86 "error busy ",
87 "error DRQ ",
88 "error DRQ busy"
89};
90
91/**
92 * ali_get_info - generate proc file for ALi IDE
93 * @buffer: buffer to fill
94 * @addr: address of user start in buffer
95 * @offset: offset into 'file'
96 * @count: buffer count
97 *
98 * Walks the Ali devices and outputs summary data on the tuning and
99 * anything else that will help with debugging
100 */
101
102static int ali_get_info (char *buffer, char **addr, off_t offset, int count)
103{
104 unsigned long bibma;
105 u8 reg53h, reg5xh, reg5yh, reg5xh1, reg5yh1, c0, c1, rev, tmp;
106 char *q, *p = buffer;
107
108 /* fetch rev. */
109 pci_read_config_byte(bmide_dev, 0x08, &rev);
110 if (rev >= 0xc1) /* M1543C or newer */
111 udmaT[7] = " ???";
112 else
113 fifo[3] = " ??? ";
114
115 /* first fetch bibma: */
116
117 bibma = pci_resource_start(bmide_dev, 4);
118
119 /*
120 * at that point bibma+0x2 et bibma+0xa are byte
121 * registers to investigate:
122 */
123 c0 = inb(bibma + 0x02);
124 c1 = inb(bibma + 0x0a);
125
126 p += sprintf(p,
127 "\n Ali M15x3 Chipset.\n");
128 p += sprintf(p,
129 " ------------------\n");
130 pci_read_config_byte(bmide_dev, 0x78, &reg53h);
131 p += sprintf(p, "PCI Clock: %d.\n", reg53h);
132
133 pci_read_config_byte(bmide_dev, 0x53, &reg53h);
134 p += sprintf(p,
135 "CD_ROM FIFO:%s, CD_ROM DMA:%s\n",
136 (reg53h & 0x02) ? "Yes" : "No ",
137 (reg53h & 0x01) ? "Yes" : "No " );
138 pci_read_config_byte(bmide_dev, 0x74, &reg53h);
139 p += sprintf(p,
140 "FIFO Status: contains %d Words, runs%s%s\n\n",
141 (reg53h & 0x3f),
142 (reg53h & 0x40) ? " OVERWR" : "",
143 (reg53h & 0x80) ? " OVERRD." : "." );
144
145 p += sprintf(p,
146 "-------------------primary channel"
147 "-------------------secondary channel"
148 "---------\n\n");
149
150 pci_read_config_byte(bmide_dev, 0x09, &reg53h);
151 p += sprintf(p,
152 "channel status: %s"
153 " %s\n",
154 (reg53h & 0x20) ? "On " : "Off",
155 (reg53h & 0x10) ? "On " : "Off" );
156
157 p += sprintf(p,
158 "both channels togth: %s"
159 " %s\n",
160 (c0&0x80) ? "No " : "Yes",
161 (c1&0x80) ? "No " : "Yes" );
162
163 pci_read_config_byte(bmide_dev, 0x76, &reg53h);
164 p += sprintf(p,
165 "Channel state: %s %s\n",
166 channel_status[reg53h & 0x07],
167 channel_status[(reg53h & 0x70) >> 4] );
168
169 pci_read_config_byte(bmide_dev, 0x58, &reg5xh);
170 pci_read_config_byte(bmide_dev, 0x5c, &reg5yh);
171 p += sprintf(p,
172 "Add. Setup Timing: %dT"
173 " %dT\n",
174 (reg5xh & 0x07) ? (reg5xh & 0x07) : 8,
175 (reg5yh & 0x07) ? (reg5yh & 0x07) : 8 );
176
177 pci_read_config_byte(bmide_dev, 0x59, &reg5xh);
178 pci_read_config_byte(bmide_dev, 0x5d, &reg5yh);
179 p += sprintf(p,
180 "Command Act. Count: %dT"
181 " %dT\n"
182 "Command Rec. Count: %dT"
183 " %dT\n\n",
184 (reg5xh & 0x70) ? ((reg5xh & 0x70) >> 4) : 8,
185 (reg5yh & 0x70) ? ((reg5yh & 0x70) >> 4) : 8,
186 (reg5xh & 0x0f) ? (reg5xh & 0x0f) : 16,
187 (reg5yh & 0x0f) ? (reg5yh & 0x0f) : 16 );
188
189 p += sprintf(p,
190 "----------------drive0-----------drive1"
191 "------------drive0-----------drive1------\n\n");
192 p += sprintf(p,
193 "DMA enabled: %s %s"
194 " %s %s\n",
195 (c0&0x20) ? "Yes" : "No ",
196 (c0&0x40) ? "Yes" : "No ",
197 (c1&0x20) ? "Yes" : "No ",
198 (c1&0x40) ? "Yes" : "No " );
199
200 pci_read_config_byte(bmide_dev, 0x54, &reg5xh);
201 pci_read_config_byte(bmide_dev, 0x55, &reg5yh);
202 q = "FIFO threshold: %2d Words %2d Words"
203 " %2d Words %2d Words\n";
204 if (rev < 0xc1) {
205 if ((rev == 0x20) &&
206 (pci_read_config_byte(bmide_dev, 0x4f, &tmp), (tmp &= 0x20))) {
207 p += sprintf(p, q, 8, 8, 8, 8);
208 } else {
209 p += sprintf(p, q,
210 (reg5xh & 0x03) + 12,
211 ((reg5xh & 0x30)>>4) + 12,
212 (reg5yh & 0x03) + 12,
213 ((reg5yh & 0x30)>>4) + 12 );
214 }
215 } else {
216 int t1 = (tmp = (reg5xh & 0x03)) ? (tmp << 3) : 4;
217 int t2 = (tmp = ((reg5xh & 0x30)>>4)) ? (tmp << 3) : 4;
218 int t3 = (tmp = (reg5yh & 0x03)) ? (tmp << 3) : 4;
219 int t4 = (tmp = ((reg5yh & 0x30)>>4)) ? (tmp << 3) : 4;
220 p += sprintf(p, q, t1, t2, t3, t4);
221 }
222
223#if 0
224 p += sprintf(p,
225 "FIFO threshold: %2d Words %2d Words"
226 " %2d Words %2d Words\n",
227 (reg5xh & 0x03) + 12,
228 ((reg5xh & 0x30)>>4) + 12,
229 (reg5yh & 0x03) + 12,
230 ((reg5yh & 0x30)>>4) + 12 );
231#endif
232
233 p += sprintf(p,
234 "FIFO mode: %s %s %s %s\n",
235 fifo[((reg5xh & 0x0c) >> 2)],
236 fifo[((reg5xh & 0xc0) >> 6)],
237 fifo[((reg5yh & 0x0c) >> 2)],
238 fifo[((reg5yh & 0xc0) >> 6)] );
239
240 pci_read_config_byte(bmide_dev, 0x5a, &reg5xh);
241 pci_read_config_byte(bmide_dev, 0x5b, &reg5xh1);
242 pci_read_config_byte(bmide_dev, 0x5e, &reg5yh);
243 pci_read_config_byte(bmide_dev, 0x5f, &reg5yh1);
244
245 p += sprintf(p,/*
246 "------------------drive0-----------drive1"
247 "------------drive0-----------drive1------\n")*/
248 "Dt RW act. Cnt %2dT %2dT"
249 " %2dT %2dT\n"
250 "Dt RW rec. Cnt %2dT %2dT"
251 " %2dT %2dT\n\n",
252 (reg5xh & 0x70) ? ((reg5xh & 0x70) >> 4) : 8,
253 (reg5xh1 & 0x70) ? ((reg5xh1 & 0x70) >> 4) : 8,
254 (reg5yh & 0x70) ? ((reg5yh & 0x70) >> 4) : 8,
255 (reg5yh1 & 0x70) ? ((reg5yh1 & 0x70) >> 4) : 8,
256 (reg5xh & 0x0f) ? (reg5xh & 0x0f) : 16,
257 (reg5xh1 & 0x0f) ? (reg5xh1 & 0x0f) : 16,
258 (reg5yh & 0x0f) ? (reg5yh & 0x0f) : 16,
259 (reg5yh1 & 0x0f) ? (reg5yh1 & 0x0f) : 16 );
260
261 p += sprintf(p,
262 "-----------------------------------UDMA Timings"
263 "--------------------------------\n\n");
264
265 pci_read_config_byte(bmide_dev, 0x56, &reg5xh);
266 pci_read_config_byte(bmide_dev, 0x57, &reg5yh);
267 p += sprintf(p,
268 "UDMA: %s %s"
269 " %s %s\n"
270 "UDMA timings: %s %s"
271 " %s %s\n\n",
272 (reg5xh & 0x08) ? "OK" : "No",
273 (reg5xh & 0x80) ? "OK" : "No",
274 (reg5yh & 0x08) ? "OK" : "No",
275 (reg5yh & 0x80) ? "OK" : "No",
276 udmaT[(reg5xh & 0x07)],
277 udmaT[(reg5xh & 0x70) >> 4],
278 udmaT[reg5yh & 0x07],
279 udmaT[(reg5yh & 0x70) >> 4] );
280
281 return p-buffer; /* => must be less than 4k! */
282}
ecfd80e4 283#endif /* defined(DISPLAY_ALI_TIMINGS) && defined(CONFIG_IDE_PROC_FS) */
1da177e4
LT
284
285/**
88b2b32b 286 * ali_set_pio_mode - set host controller for PIO mode
26bcb879
BZ
287 * @drive: drive
288 * @pio: PIO mode number
21b82477 289 *
26bcb879 290 * Program the controller for the given PIO mode.
1da177e4 291 */
26bcb879 292
88b2b32b 293static void ali_set_pio_mode(ide_drive_t *drive, const u8 pio)
1da177e4 294{
1da177e4
LT
295 ide_hwif_t *hwif = HWIF(drive);
296 struct pci_dev *dev = hwif->pci_dev;
297 int s_time, a_time, c_time;
298 u8 s_clc, a_clc, r_clc;
299 unsigned long flags;
300 int bus_speed = system_bus_clock();
301 int port = hwif->channel ? 0x5c : 0x58;
302 int portFIFO = hwif->channel ? 0x55 : 0x54;
303 u8 cd_dma_fifo = 0;
304 int unit = drive->select.b.unit & 1;
305
1da177e4
LT
306 s_time = ide_pio_timings[pio].setup_time;
307 a_time = ide_pio_timings[pio].active_time;
308 if ((s_clc = (s_time * bus_speed + 999) / 1000) >= 8)
309 s_clc = 0;
310 if ((a_clc = (a_time * bus_speed + 999) / 1000) >= 8)
311 a_clc = 0;
312 c_time = ide_pio_timings[pio].cycle_time;
313
314#if 0
315 if ((r_clc = ((c_time - s_time - a_time) * bus_speed + 999) / 1000) >= 16)
316 r_clc = 0;
317#endif
318
319 if (!(r_clc = (c_time * bus_speed + 999) / 1000 - a_clc - s_clc)) {
320 r_clc = 1;
321 } else {
322 if (r_clc >= 16)
323 r_clc = 0;
324 }
325 local_irq_save(flags);
326
327 /*
328 * PIO mode => ATA FIFO on, ATAPI FIFO off
329 */
330 pci_read_config_byte(dev, portFIFO, &cd_dma_fifo);
331 if (drive->media==ide_disk) {
332 if (unit) {
333 pci_write_config_byte(dev, portFIFO, (cd_dma_fifo & 0x0F) | 0x50);
334 } else {
335 pci_write_config_byte(dev, portFIFO, (cd_dma_fifo & 0xF0) | 0x05);
336 }
337 } else {
338 if (unit) {
339 pci_write_config_byte(dev, portFIFO, cd_dma_fifo & 0x0F);
340 } else {
341 pci_write_config_byte(dev, portFIFO, cd_dma_fifo & 0xF0);
342 }
343 }
344
345 pci_write_config_byte(dev, port, s_clc);
346 pci_write_config_byte(dev, port+drive->select.b.unit+2, (a_clc << 4) | r_clc);
347 local_irq_restore(flags);
348
349 /*
350 * setup active rec
351 * { 70, 165, 365 }, PIO Mode 0
352 * { 50, 125, 208 }, PIO Mode 1
353 * { 30, 100, 110 }, PIO Mode 2
354 * { 30, 80, 70 }, PIO Mode 3 with IORDY
355 * { 25, 70, 25 }, PIO Mode 4 with IORDY ns
356 * { 20, 50, 30 } PIO Mode 5 with IORDY (nonstandard)
357 */
21b82477
SS
358}
359
1da177e4 360/**
2d5eaa6d
BZ
361 * ali_udma_filter - compute UDMA mask
362 * @drive: IDE device
1da177e4 363 *
2d5eaa6d
BZ
364 * Return available UDMA modes.
365 *
366 * The actual rules for the ALi are:
1da177e4
LT
367 * No UDMA on revisions <= 0x20
368 * Disk only for revisions < 0xC2
369 * Not WDC drives for revisions < 0xC2
370 *
371 * FIXME: WDC ifdef needs to die
372 */
1da177e4 373
2d5eaa6d 374static u8 ali_udma_filter(ide_drive_t *drive)
1da177e4 375{
2d5eaa6d
BZ
376 if (m5229_revision > 0x20 && m5229_revision < 0xC2) {
377 if (drive->media != ide_disk)
378 return 0;
379#ifndef CONFIG_WDC_ALI15X3
380 if (chip_is_1543c_e && strstr(drive->id->model, "WDC "))
381 return 0;
382#endif
1da177e4
LT
383 }
384
2d5eaa6d 385 return drive->hwif->ultra_mask;
1da177e4
LT
386}
387
388/**
88b2b32b
BZ
389 * ali_set_dma_mode - set host controller for DMA mode
390 * @drive: drive
391 * @speed: DMA mode
1da177e4
LT
392 *
393 * Configure the hardware for the desired IDE transfer mode.
1da177e4 394 */
f212ff28 395
88b2b32b 396static void ali_set_dma_mode(ide_drive_t *drive, const u8 speed)
1da177e4
LT
397{
398 ide_hwif_t *hwif = HWIF(drive);
399 struct pci_dev *dev = hwif->pci_dev;
1da177e4
LT
400 u8 speed1 = speed;
401 u8 unit = (drive->select.b.unit & 0x01);
402 u8 tmpbyte = 0x00;
403 int m5229_udma = (hwif->channel) ? 0x57 : 0x56;
404
a6fe837e 405 if (speed < XFER_PIO_0)
88b2b32b 406 return;
a6fe837e 407
1da177e4
LT
408 if (speed == XFER_UDMA_6)
409 speed1 = 0x47;
410
411 if (speed < XFER_UDMA_0) {
412 u8 ultra_enable = (unit) ? 0x7f : 0xf7;
413 /*
414 * clear "ultra enable" bit
415 */
416 pci_read_config_byte(dev, m5229_udma, &tmpbyte);
417 tmpbyte &= ultra_enable;
418 pci_write_config_byte(dev, m5229_udma, tmpbyte);
419
a6fe837e
BZ
420 /*
421 * FIXME: Oh, my... DMA timings are never set.
422 */
1da177e4
LT
423 } else {
424 pci_read_config_byte(dev, m5229_udma, &tmpbyte);
425 tmpbyte &= (0x0f << ((1-unit) << 2));
426 /*
427 * enable ultra dma and set timing
428 */
429 tmpbyte |= ((0x08 | ((4-speed1)&0x07)) << (unit << 2));
430 pci_write_config_byte(dev, m5229_udma, tmpbyte);
431 if (speed >= XFER_UDMA_3) {
432 pci_read_config_byte(dev, 0x4b, &tmpbyte);
433 tmpbyte |= 1;
434 pci_write_config_byte(dev, 0x4b, tmpbyte);
435 }
436 }
1da177e4
LT
437}
438
1da177e4
LT
439/**
440 * ali15x3_dma_setup - begin a DMA phase
441 * @drive: target device
442 *
443 * Returns 1 if the DMA cannot be performed, zero on success.
444 */
445
446static int ali15x3_dma_setup(ide_drive_t *drive)
447{
448 if (m5229_revision < 0xC2 && drive->media != ide_disk) {
449 if (rq_data_dir(drive->hwif->hwgroup->rq))
450 return 1; /* try PIO instead of DMA */
451 }
452 return ide_dma_setup(drive);
453}
454
455/**
456 * init_chipset_ali15x3 - Initialise an ALi IDE controller
457 * @dev: PCI device
458 * @name: Name of the controller
459 *
460 * This function initializes the ALI IDE controller and where
461 * appropriate also sets up the 1533 southbridge.
462 */
463
c2f12589 464static unsigned int __devinit init_chipset_ali15x3 (struct pci_dev *dev, const char *name)
1da177e4
LT
465{
466 unsigned long flags;
467 u8 tmpbyte;
b1489009 468 struct pci_dev *north = pci_get_slot(dev->bus, PCI_DEVFN(0,0));
1da177e4 469
44c10138 470 m5229_revision = dev->revision;
1da177e4 471
b1489009 472 isa_dev = pci_get_device(PCI_VENDOR_ID_AL, PCI_DEVICE_ID_AL_M1533, NULL);
1da177e4 473
ecfd80e4 474#if defined(DISPLAY_ALI_TIMINGS) && defined(CONFIG_IDE_PROC_FS)
1da177e4
LT
475 if (!ali_proc) {
476 ali_proc = 1;
477 bmide_dev = dev;
478 ide_pci_create_host_proc("ali", ali_get_info);
479 }
ecfd80e4 480#endif /* defined(DISPLAY_ALI_TIMINGS) && defined(CONFIG_IDE_PROC_FS) */
1da177e4
LT
481
482 local_irq_save(flags);
483
484 if (m5229_revision < 0xC2) {
485 /*
486 * revision 0x20 (1543-E, 1543-F)
487 * revision 0xC0, 0xC1 (1543C-C, 1543C-D, 1543C-E)
488 * clear CD-ROM DMA write bit, m5229, 0x4b, bit 7
489 */
490 pci_read_config_byte(dev, 0x4b, &tmpbyte);
491 /*
492 * clear bit 7
493 */
494 pci_write_config_byte(dev, 0x4b, tmpbyte & 0x7F);
b1489009 495 goto out;
1da177e4
LT
496 }
497
498 /*
499 * 1543C-B?, 1535, 1535D, 1553
500 * Note 1: not all "motherboard" support this detection
501 * Note 2: if no udma 66 device, the detection may "error".
502 * but in this case, we will not set the device to
503 * ultra 66, the detection result is not important
504 */
505
506 /*
507 * enable "Cable Detection", m5229, 0x4b, bit3
508 */
509 pci_read_config_byte(dev, 0x4b, &tmpbyte);
510 pci_write_config_byte(dev, 0x4b, tmpbyte | 0x08);
511
512 /*
513 * We should only tune the 1533 enable if we are using an ALi
514 * North bridge. We might have no north found on some zany
515 * box without a device at 0:0.0. The ALi bridge will be at
516 * 0:0.0 so if we didn't find one we know what is cooking.
517 */
b1489009
AC
518 if (north && north->vendor != PCI_VENDOR_ID_AL)
519 goto out;
1da177e4
LT
520
521 if (m5229_revision < 0xC5 && isa_dev)
522 {
523 /*
524 * set south-bridge's enable bit, m1533, 0x79
525 */
526
527 pci_read_config_byte(isa_dev, 0x79, &tmpbyte);
528 if (m5229_revision == 0xC2) {
529 /*
530 * 1543C-B0 (m1533, 0x79, bit 2)
531 */
532 pci_write_config_byte(isa_dev, 0x79, tmpbyte | 0x04);
533 } else if (m5229_revision >= 0xC3) {
534 /*
535 * 1553/1535 (m1533, 0x79, bit 1)
536 */
537 pci_write_config_byte(isa_dev, 0x79, tmpbyte | 0x02);
538 }
539 }
b1489009
AC
540out:
541 pci_dev_put(north);
542 pci_dev_put(isa_dev);
1da177e4
LT
543 local_irq_restore(flags);
544 return 0;
545}
546
95ba8c17
BZ
547/*
548 * Cable special cases
549 */
550
1855256c 551static const struct dmi_system_id cable_dmi_table[] = {
95ba8c17
BZ
552 {
553 .ident = "HP Pavilion N5430",
554 .matches = {
555 DMI_MATCH(DMI_BOARD_VENDOR, "Hewlett-Packard"),
8663fd6d 556 DMI_MATCH(DMI_BOARD_VERSION, "OmniBook N32N-736"),
95ba8c17
BZ
557 },
558 },
03e6f489
DE
559 {
560 .ident = "Toshiba Satellite S1800-814",
561 .matches = {
562 DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
563 DMI_MATCH(DMI_PRODUCT_NAME, "S1800-814"),
564 },
565 },
95ba8c17
BZ
566 { }
567};
568
569static int ali_cable_override(struct pci_dev *pdev)
570{
571 /* Fujitsu P2000 */
572 if (pdev->subsystem_vendor == 0x10CF &&
573 pdev->subsystem_device == 0x10AF)
574 return 1;
575
576 /* Systems by DMI */
577 if (dmi_check_system(cable_dmi_table))
578 return 1;
579
580 return 0;
581}
582
1da177e4
LT
583/**
584 * ata66_ali15x3 - check for UDMA 66 support
585 * @hwif: IDE interface
586 *
587 * This checks if the controller and the cable are capable
588 * of UDMA66 transfers. It doesn't check the drives.
589 * But see note 2 below!
590 *
591 * FIXME: frobs bits that are not defined on newer ALi devicea
592 */
593
49521f97 594static u8 __devinit ata66_ali15x3(ide_hwif_t *hwif)
1da177e4
LT
595{
596 struct pci_dev *dev = hwif->pci_dev;
1da177e4 597 unsigned long flags;
95ba8c17 598 u8 cbl = ATA_CBL_PATA40, tmpbyte;
1da177e4
LT
599
600 local_irq_save(flags);
601
602 if (m5229_revision >= 0xC2) {
603 /*
95ba8c17
BZ
604 * m5229 80-pin cable detection (from Host View)
605 *
606 * 0x4a bit0 is 0 => primary channel has 80-pin
607 * 0x4a bit1 is 0 => secondary channel has 80-pin
608 *
609 * Certain laptops use short but suitable cables
610 * and don't implement the detect logic.
1da177e4 611 */
95ba8c17
BZ
612 if (ali_cable_override(dev))
613 cbl = ATA_CBL_PATA40_SHORT;
614 else {
615 pci_read_config_byte(dev, 0x4a, &tmpbyte);
616 if ((tmpbyte & (1 << hwif->channel)) == 0)
617 cbl = ATA_CBL_PATA80;
618 }
1da177e4
LT
619 } else {
620 /*
621 * check m1533, 0x5e, bit 1~4 == 1001 => & 00011110 = 00010010
622 */
623 pci_read_config_byte(isa_dev, 0x5e, &tmpbyte);
624 chip_is_1543c_e = ((tmpbyte & 0x1e) == 0x12) ? 1: 0;
625 }
626
627 /*
628 * CD_ROM DMA on (m5229, 0x53, bit0)
629 * Enable this bit even if we want to use PIO
630 * PIO FIFO off (m5229, 0x53, bit1)
631 * The hardware will use 0x54h and 0x55h to control PIO FIFO
632 * (Not on later devices it seems)
633 *
634 * 0x53 changes meaning on later revs - we must no touch
635 * bit 1 on them. Need to check if 0x20 is the right break
636 */
637
638 pci_read_config_byte(dev, 0x53, &tmpbyte);
639
640 if(m5229_revision <= 0x20)
641 tmpbyte = (tmpbyte & (~0x02)) | 0x01;
e11db063 642 else if (m5229_revision == 0xc7 || m5229_revision == 0xc8)
0d8a95ef 643 tmpbyte |= 0x03;
1da177e4
LT
644 else
645 tmpbyte |= 0x01;
646
647 pci_write_config_byte(dev, 0x53, tmpbyte);
648
649 local_irq_restore(flags);
650
95ba8c17 651 return cbl;
1da177e4
LT
652}
653
654/**
655 * init_hwif_common_ali15x3 - Set up ALI IDE hardware
656 * @hwif: IDE interface
657 *
658 * Initialize the IDE structure side of the ALi 15x3 driver.
659 */
660
c2f12589 661static void __devinit init_hwif_common_ali15x3 (ide_hwif_t *hwif)
1da177e4 662{
26bcb879 663 hwif->set_pio_mode = &ali_set_pio_mode;
88b2b32b 664 hwif->set_dma_mode = &ali_set_dma_mode;
2d5eaa6d 665 hwif->udma_filter = &ali_udma_filter;
1da177e4
LT
666
667 /* don't use LBA48 DMA on ALi devices before rev 0xC5 */
238e4f14
BZ
668 if (m5229_revision <= 0xC4)
669 hwif->host_flags |= IDE_HFLAG_NO_LBA48_DMA;
1da177e4 670
93c68079 671 if (hwif->dma_base == 0)
1da177e4 672 return;
1da177e4 673
99149a48
BZ
674 /*
675 * check in ->init_dma guarantees m5229_revision >= 0x20 here
676 */
677
33c1002e
BZ
678 if (m5229_revision == 0x20)
679 hwif->host_flags |= IDE_HFLAG_NO_ATAPI_DMA;
1da177e4 680
18137207
BZ
681 if (m5229_revision <= 0x20)
682 hwif->ultra_mask = 0x00; /* no udma */
683 else if (m5229_revision < 0xC2)
5f8b6c34 684 hwif->ultra_mask = ATA_UDMA2;
18137207 685 else if (m5229_revision == 0xC2 || m5229_revision == 0xC3)
5f8b6c34 686 hwif->ultra_mask = ATA_UDMA4;
18137207 687 else if (m5229_revision == 0xC4)
5f8b6c34 688 hwif->ultra_mask = ATA_UDMA5;
18137207 689 else
5f8b6c34 690 hwif->ultra_mask = ATA_UDMA6;
1da177e4 691
99149a48
BZ
692 hwif->dma_setup = &ali15x3_dma_setup;
693
694 if (hwif->cbl != ATA_CBL_PATA40_SHORT)
695 hwif->cbl = ata66_ali15x3(hwif);
1da177e4
LT
696}
697
698/**
699 * init_hwif_ali15x3 - Initialize the ALI IDE x86 stuff
700 * @hwif: interface to configure
701 *
702 * Obtain the IRQ tables for an ALi based IDE solution on the PC
703 * class platforms. This part of the code isn't applicable to the
704 * Sparc systems
705 */
706
c2f12589 707static void __devinit init_hwif_ali15x3 (ide_hwif_t *hwif)
1da177e4
LT
708{
709 u8 ideic, inmir;
710 s8 irq_routing_table[] = { -1, 9, 3, 10, 4, 5, 7, 6,
711 1, 11, 0, 12, 0, 14, 0, 15 };
712 int irq = -1;
713
714 if (hwif->pci_dev->device == PCI_DEVICE_ID_AL_M5229)
715 hwif->irq = hwif->channel ? 15 : 14;
716
717 if (isa_dev) {
718 /*
719 * read IDE interface control
720 */
721 pci_read_config_byte(isa_dev, 0x58, &ideic);
722
723 /* bit0, bit1 */
724 ideic = ideic & 0x03;
725
726 /* get IRQ for IDE Controller */
727 if ((hwif->channel && ideic == 0x03) ||
728 (!hwif->channel && !ideic)) {
729 /*
730 * get SIRQ1 routing table
731 */
732 pci_read_config_byte(isa_dev, 0x44, &inmir);
733 inmir = inmir & 0x0f;
734 irq = irq_routing_table[inmir];
735 } else if (hwif->channel && !(ideic & 0x01)) {
736 /*
737 * get SIRQ2 routing table
738 */
739 pci_read_config_byte(isa_dev, 0x75, &inmir);
740 inmir = inmir & 0x0f;
741 irq = irq_routing_table[inmir];
742 }
743 if(irq >= 0)
744 hwif->irq = irq;
745 }
746
747 init_hwif_common_ali15x3(hwif);
748}
749
750/**
751 * init_dma_ali15x3 - set up DMA on ALi15x3
752 * @hwif: IDE interface
753 * @dmabase: DMA interface base PCI address
754 *
755 * Set up the DMA functionality on the ALi 15x3. For the ALi
756 * controllers this is generic so we can let the generic code do
757 * the actual work.
758 */
759
c2f12589 760static void __devinit init_dma_ali15x3 (ide_hwif_t *hwif, unsigned long dmabase)
1da177e4
LT
761{
762 if (m5229_revision < 0x20)
763 return;
0ecdca26
BZ
764 if (!hwif->channel)
765 outb(inb(dmabase + 2) & 0x60, dmabase + 2);
1da177e4
LT
766 ide_setup_dma(hwif, dmabase, 8);
767}
768
769static ide_pci_device_t ali15x3_chipset __devinitdata = {
770 .name = "ALI15X3",
771 .init_chipset = init_chipset_ali15x3,
772 .init_hwif = init_hwif_ali15x3,
773 .init_dma = init_dma_ali15x3,
7cab14a7 774 .host_flags = IDE_HFLAG_BOOTABLE,
4099d143 775 .pio_mask = ATA_PIO5,
5f8b6c34
BZ
776 .swdma_mask = ATA_SWDMA2,
777 .mwdma_mask = ATA_MWDMA2,
1da177e4
LT
778};
779
780/**
781 * alim15x3_init_one - set up an ALi15x3 IDE controller
782 * @dev: PCI device to set up
783 *
784 * Perform the actual set up for an ALi15x3 that has been found by the
785 * hot plug layer.
786 */
787
788static int __devinit alim15x3_init_one(struct pci_dev *dev, const struct pci_device_id *id)
789{
cc3f7ca5
HL
790 static struct pci_device_id ati_rs100[] = {
791 { PCI_DEVICE(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_RS100) },
792 { },
793 };
794
1da177e4
LT
795 ide_pci_device_t *d = &ali15x3_chipset;
796
cc3f7ca5 797 if (pci_dev_present(ati_rs100))
2fefef18 798 printk(KERN_WARNING "alim15x3: ATI Radeon IGP Northbridge is not yet fully tested.\n");
1da177e4
LT
799
800#if defined(CONFIG_SPARC64)
801 d->init_hwif = init_hwif_common_ali15x3;
802#endif /* CONFIG_SPARC64 */
803 return ide_setup_pci_device(dev, d);
804}
805
806
9cbcc5e3
BZ
807static const struct pci_device_id alim15x3_pci_tbl[] = {
808 { PCI_VDEVICE(AL, PCI_DEVICE_ID_AL_M5229), 0 },
809 { PCI_VDEVICE(AL, PCI_DEVICE_ID_AL_M5228), 0 },
1da177e4
LT
810 { 0, },
811};
812MODULE_DEVICE_TABLE(pci, alim15x3_pci_tbl);
813
814static struct pci_driver driver = {
815 .name = "ALI15x3_IDE",
816 .id_table = alim15x3_pci_tbl,
817 .probe = alim15x3_init_one,
818};
819
82ab1eec 820static int __init ali15x3_ide_init(void)
1da177e4
LT
821{
822 return ide_pci_register_driver(&driver);
823}
824
825module_init(ali15x3_ide_init);
826
827MODULE_AUTHOR("Michael Aubry, Andrzej Krzysztofowicz, CJ, Andre Hedrick, Alan Cox");
828MODULE_DESCRIPTION("PCI driver module for ALi 15x3 IDE");
829MODULE_LICENSE("GPL");