]> git.proxmox.com Git - mirror_ubuntu-artful-kernel.git/blame - drivers/ide/pci/cs5535.c
au1xxx-ide: fix ->io_32bit handling
[mirror_ubuntu-artful-kernel.git] / drivers / ide / pci / cs5535.c
CommitLineData
f5b2d8b4 1/*
f5b2d8b4 2 * Copyright (C) 2004-2005 Advanced Micro Devices, Inc.
bc0b0b5c 3 * Copyright (C) 2007 Bartlomiej Zolnierkiewicz
f5b2d8b4
JK
4 *
5 * History:
6 * 09/20/2005 - Jaya Kumar <jayakumar.ide@gmail.com>
7 * - Reworked tuneproc, set_drive, misc mods to prep for mainline
8 * - Work was sponsored by CIS (M) Sdn Bhd.
9 * Ported to Kernel 2.6.11 on June 26, 2005 by
10 * Wolfgang Zuleger <wolfgang.zuleger@gmx.de>
11 * Alexander Kiausch <alex.kiausch@t-online.de>
12 * Originally developed by AMD for 2.4/2.6
13 *
14 * Development of this chipset driver was funded
15 * by the nice folks at National Semiconductor/AMD.
16 *
17 * This program is free software; you can redistribute it and/or modify it
18 * under the terms of the GNU General Public License version 2 as published by
19 * the Free Software Foundation.
20 *
21 * Documentation:
22 * CS5535 documentation available from AMD
23 */
24
f5b2d8b4
JK
25#include <linux/module.h>
26#include <linux/pci.h>
27#include <linux/ide.h>
28
29#include "ide-timing.h"
30
31#define MSR_ATAC_BASE 0x51300000
32#define ATAC_GLD_MSR_CAP (MSR_ATAC_BASE+0)
33#define ATAC_GLD_MSR_CONFIG (MSR_ATAC_BASE+0x01)
34#define ATAC_GLD_MSR_SMI (MSR_ATAC_BASE+0x02)
35#define ATAC_GLD_MSR_ERROR (MSR_ATAC_BASE+0x03)
36#define ATAC_GLD_MSR_PM (MSR_ATAC_BASE+0x04)
37#define ATAC_GLD_MSR_DIAG (MSR_ATAC_BASE+0x05)
38#define ATAC_IO_BAR (MSR_ATAC_BASE+0x08)
39#define ATAC_RESET (MSR_ATAC_BASE+0x10)
40#define ATAC_CH0D0_PIO (MSR_ATAC_BASE+0x20)
41#define ATAC_CH0D0_DMA (MSR_ATAC_BASE+0x21)
42#define ATAC_CH0D1_PIO (MSR_ATAC_BASE+0x22)
43#define ATAC_CH0D1_DMA (MSR_ATAC_BASE+0x23)
44#define ATAC_PCI_ABRTERR (MSR_ATAC_BASE+0x24)
45#define ATAC_BM0_CMD_PRIM 0x00
46#define ATAC_BM0_STS_PRIM 0x02
47#define ATAC_BM0_PRD 0x04
48#define CS5535_CABLE_DETECT 0x48
49
a1c6d28c 50/* Format I PIO settings. We separate out cmd and data for safer timings */
f5b2d8b4
JK
51
52static unsigned int cs5535_pio_cmd_timings[5] =
53{ 0xF7F4, 0x53F3, 0x13F1, 0x5131, 0x1131 };
54static unsigned int cs5535_pio_dta_timings[5] =
55{ 0xF7F4, 0xF173, 0x8141, 0x5131, 0x1131 };
56
57static unsigned int cs5535_mwdma_timings[3] =
58{ 0x7F0FFFF3, 0x7F035352, 0x7f024241 };
59
60static unsigned int cs5535_udma_timings[5] =
61{ 0x7F7436A1, 0x7F733481, 0x7F723261, 0x7F713161, 0x7F703061 };
62
63/* Macros to check if the register is the reset value - reset value is an
64 invalid timing and indicates the register has not been set previously */
65
66#define CS5535_BAD_PIO(timings) ( (timings&~0x80000000UL) == 0x00009172 )
67#define CS5535_BAD_DMA(timings) ( (timings & 0x000FFFFF) == 0x00077771 )
68
69/****
70 * cs5535_set_speed - Configure the chipset to the new speed
71 * @drive: Drive to set up
72 * @speed: desired speed
73 *
74 * cs5535_set_speed() configures the chipset to a new speed.
75 */
f212ff28 76static void cs5535_set_speed(ide_drive_t *drive, const u8 speed)
f5b2d8b4
JK
77{
78
79 u32 reg = 0, dummy;
80 int unit = drive->select.b.unit;
81
82
83 /* Set the PIO timings */
84 if ((speed & XFER_MODE) == XFER_PIO) {
15d8061b 85 ide_drive_t *pair = ide_get_paired_drive(drive);
bc0b0b5c 86 u8 cmd, pioa;
f5b2d8b4 87
bc0b0b5c
BZ
88 cmd = pioa = speed - XFER_PIO_0;
89
90 if (pair->present) {
91 u8 piob = ide_get_best_pio_mode(pair, 255, 4);
92
93 if (piob < cmd)
94 cmd = piob;
95 }
f5b2d8b4
JK
96
97 /* Write the speed of the current drive */
98 reg = (cs5535_pio_cmd_timings[cmd] << 16) |
99 cs5535_pio_dta_timings[pioa];
100 wrmsr(unit ? ATAC_CH0D1_PIO : ATAC_CH0D0_PIO, reg, 0);
101
102 /* And if nessesary - change the speed of the other drive */
103 rdmsr(unit ? ATAC_CH0D0_PIO : ATAC_CH0D1_PIO, reg, dummy);
104
105 if (((reg >> 16) & cs5535_pio_cmd_timings[cmd]) !=
106 cs5535_pio_cmd_timings[cmd]) {
107 reg &= 0x0000FFFF;
108 reg |= cs5535_pio_cmd_timings[cmd] << 16;
109 wrmsr(unit ? ATAC_CH0D0_PIO : ATAC_CH0D1_PIO, reg, 0);
110 }
111
112 /* Set bit 31 of the DMA register for PIO format 1 timings */
113 rdmsr(unit ? ATAC_CH0D1_DMA : ATAC_CH0D0_DMA, reg, dummy);
114 wrmsr(unit ? ATAC_CH0D1_DMA : ATAC_CH0D0_DMA,
115 reg | 0x80000000UL, 0);
116 } else {
117 rdmsr(unit ? ATAC_CH0D1_DMA : ATAC_CH0D0_DMA, reg, dummy);
118
119 reg &= 0x80000000UL; /* Preserve the PIO format bit */
120
32a70a81 121 if (speed >= XFER_UDMA_0 && speed <= XFER_UDMA_4)
f5b2d8b4
JK
122 reg |= cs5535_udma_timings[speed - XFER_UDMA_0];
123 else if (speed >= XFER_MW_DMA_0 && speed <= XFER_MW_DMA_2)
124 reg |= cs5535_mwdma_timings[speed - XFER_MW_DMA_0];
125 else
126 return;
127
128 wrmsr(unit ? ATAC_CH0D1_DMA : ATAC_CH0D0_DMA, reg, 0);
129 }
130}
131
88b2b32b
BZ
132/**
133 * cs5535_set_dma_mode - set host controller for DMA mode
134 * @drive: drive
135 * @speed: DMA mode
f5b2d8b4 136 *
88b2b32b 137 * Programs the chipset for DMA mode.
f5b2d8b4 138 */
249aa4ff 139
88b2b32b
BZ
140static void cs5535_set_dma_mode(ide_drive_t *drive, const u8 speed)
141{
f5b2d8b4 142 cs5535_set_speed(drive, speed);
f5b2d8b4
JK
143}
144
26bcb879 145/**
88b2b32b 146 * cs5535_set_pio_mode - set host controller for PIO mode
26bcb879
BZ
147 * @drive: drive
148 * @pio: PIO mode number
f5b2d8b4
JK
149 *
150 * A callback from the upper layers for PIO-only tuning.
151 */
26bcb879
BZ
152
153static void cs5535_set_pio_mode(ide_drive_t *drive, const u8 pio)
f5b2d8b4 154{
bc0b0b5c 155 cs5535_set_speed(drive, XFER_PIO_0 + pio);
f5b2d8b4
JK
156}
157
f5b2d8b4
JK
158static u8 __devinit cs5535_cable_detect(struct pci_dev *dev)
159{
160 u8 bit;
161
162 /* if a 80 wire cable was detected */
163 pci_read_config_byte(dev, CS5535_CABLE_DETECT, &bit);
49521f97
BZ
164
165 return (bit & 1) ? ATA_CBL_PATA80 : ATA_CBL_PATA40;
f5b2d8b4
JK
166}
167
168/****
169 * init_hwif_cs5535 - Initialize one ide cannel
170 * @hwif: Channel descriptor
171 *
172 * This gets invoked by the IDE driver once for each channel. It
173 * performs channel-specific pre-initialization before drive probing.
174 *
175 */
176static void __devinit init_hwif_cs5535(ide_hwif_t *hwif)
177{
36501650
BZ
178 struct pci_dev *dev = to_pci_dev(hwif->dev);
179
26bcb879 180 hwif->set_pio_mode = &cs5535_set_pio_mode;
88b2b32b 181 hwif->set_dma_mode = &cs5535_set_dma_mode;
7bda292d 182
7bda292d
BZ
183 if (hwif->dma_base == 0)
184 return;
185
36501650 186 hwif->cbl = cs5535_cable_detect(dev);
f5b2d8b4
JK
187}
188
85620436 189static const struct ide_port_info cs5535_chipset __devinitdata = {
f5b2d8b4
JK
190 .name = "CS5535",
191 .init_hwif = init_hwif_cs5535,
7cab14a7 192 .host_flags = IDE_HFLAG_SINGLE | IDE_HFLAG_POST_SET_MODE |
4db90a14 193 IDE_HFLAG_ABUSE_SET_DMA_MODE | IDE_HFLAG_BOOTABLE,
4099d143 194 .pio_mask = ATA_PIO4,
5f8b6c34
BZ
195 .mwdma_mask = ATA_MWDMA2,
196 .udma_mask = ATA_UDMA4,
f5b2d8b4
JK
197};
198
199static int __devinit cs5535_init_one(struct pci_dev *dev,
200 const struct pci_device_id *id)
201{
202 return ide_setup_pci_device(dev, &cs5535_chipset);
203}
204
9cbcc5e3
BZ
205static const struct pci_device_id cs5535_pci_tbl[] = {
206 { PCI_VDEVICE(NS, PCI_DEVICE_ID_NS_CS5535_IDE), 0 },
f5b2d8b4
JK
207 { 0, },
208};
209
210MODULE_DEVICE_TABLE(pci, cs5535_pci_tbl);
211
212static struct pci_driver driver = {
213 .name = "CS5535_IDE",
214 .id_table = cs5535_pci_tbl,
215 .probe = cs5535_init_one,
216};
217
218static int __init cs5535_ide_init(void)
219{
220 return ide_pci_register_driver(&driver);
221}
222
223module_init(cs5535_ide_init);
224
225MODULE_AUTHOR("AMD");
226MODULE_DESCRIPTION("PCI driver module for AMD/NS CS5535 IDE");
227MODULE_LICENSE("GPL");