]> git.proxmox.com Git - mirror_ubuntu-bionic-kernel.git/blame - drivers/ide/pci/hpt366.c
ide: Kconfig face-lift
[mirror_ubuntu-bionic-kernel.git] / drivers / ide / pci / hpt366.c
CommitLineData
1da177e4 1/*
b4e44369 2 * linux/drivers/ide/pci/hpt366.c Version 1.13 Sep 29, 2007
1da177e4
LT
3 *
4 * Copyright (C) 1999-2003 Andre Hedrick <andre@linux-ide.org>
5 * Portions Copyright (C) 2001 Sun Microsystems, Inc.
6 * Portions Copyright (C) 2003 Red Hat Inc
38b66f84 7 * Portions Copyright (C) 2005-2007 MontaVista Software, Inc.
1da177e4
LT
8 *
9 * Thanks to HighPoint Technologies for their assistance, and hardware.
10 * Special Thanks to Jon Burchmore in SanDiego for the deep pockets, his
11 * donation of an ABit BP6 mainboard, processor, and memory acellerated
12 * development and support.
13 *
b39b01ff 14 *
836c0063
SS
15 * HighPoint has its own drivers (open source except for the RAID part)
16 * available from http://www.highpoint-tech.com/BIOS%20+%20Driver/.
17 * This may be useful to anyone wanting to work on this driver, however do not
18 * trust them too much since the code tends to become less and less meaningful
19 * as the time passes... :-/
b39b01ff 20 *
1da177e4
LT
21 * Note that final HPT370 support was done by force extraction of GPL.
22 *
23 * - add function for getting/setting power status of drive
24 * - the HPT370's state machine can get confused. reset it before each dma
25 * xfer to prevent that from happening.
26 * - reset state engine whenever we get an error.
27 * - check for busmaster state at end of dma.
28 * - use new highpoint timings.
29 * - detect bus speed using highpoint register.
30 * - use pll if we don't have a clock table. added a 66MHz table that's
31 * just 2x the 33MHz table.
32 * - removed turnaround. NOTE: we never want to switch between pll and
33 * pci clocks as the chip can glitch in those cases. the highpoint
34 * approved workaround slows everything down too much to be useful. in
35 * addition, we would have to serialize access to each chip.
36 * Adrian Sun <a.sun@sun.com>
37 *
38 * add drive timings for 66MHz PCI bus,
39 * fix ATA Cable signal detection, fix incorrect /proc info
40 * add /proc display for per-drive PIO/DMA/UDMA mode and
41 * per-channel ATA-33/66 Cable detect.
42 * Duncan Laurie <void@sun.com>
43 *
44 * fixup /proc output for multiple controllers
45 * Tim Hockin <thockin@sun.com>
46 *
47 * On hpt366:
48 * Reset the hpt366 on error, reset on dma
49 * Fix disabling Fast Interrupt hpt366.
50 * Mike Waychison <crlf@sun.com>
51 *
52 * Added support for 372N clocking and clock switching. The 372N needs
53 * different clocks on read/write. This requires overloading rw_disk and
54 * other deeply crazy things. Thanks to <http://www.hoerstreich.de> for
55 * keeping me sane.
56 * Alan Cox <alan@redhat.com>
57 *
836c0063
SS
58 * - fix the clock turnaround code: it was writing to the wrong ports when
59 * called for the secondary channel, caching the current clock mode per-
60 * channel caused the cached register value to get out of sync with the
61 * actual one, the channels weren't serialized, the turnaround shouldn't
62 * be done on 66 MHz PCI bus
7b73ee05
SS
63 * - disable UltraATA/100 for HPT370 by default as the 33 MHz clock being used
64 * does not allow for this speed anyway
65 * - avoid touching disabled channels (e.g. HPT371/N are single channel chips,
66 * their primary channel is kind of virtual, it isn't tied to any pins)
471a0bda
SS
67 * - fix/remove bad/unused timing tables and use one set of tables for the whole
68 * HPT37x chip family; save space by introducing the separate transfer mode
69 * table in which the mode lookup is done
26c068da 70 * - use f_CNT value saved by the HighPoint BIOS as reading it directly gives
72931368
SS
71 * the wrong PCI frequency since DPLL has already been calibrated by BIOS;
72 * read it only from the function 0 of HPT374 chips
33b18a60
SS
73 * - fix the hotswap code: it caused RESET- to glitch when tristating the bus,
74 * and for HPT36x the obsolete HDIO_TRISTATE_HWIF handler was called instead
73d1dd93
SS
75 * - pass to init_chipset() handlers a copy of the IDE PCI device structure as
76 * they tamper with its fields
7b73ee05
SS
77 * - pass to the init_setup handlers a copy of the ide_pci_device_t structure
78 * since they may tamper with its fields
90778574
SS
79 * - prefix the driver startup messages with the real chip name
80 * - claim the extra 240 bytes of I/O space for all chips
2648e5d9 81 * - optimize the UltraDMA filtering and the drive list lookup code
b4586715 82 * - use pci_get_slot() to get to the function 1 of HPT36x/374
7b73ee05
SS
83 * - cache offset of the channel's misc. control registers (MCRs) being used
84 * throughout the driver
85 * - only touch the relevant MCR when detecting the cable type on HPT374's
86 * function 1
abc4ad4c 87 * - rename all the register related variables consistently
7b73ee05
SS
88 * - move all the interrupt twiddling code from the speedproc handlers into
89 * init_hwif_hpt366(), also grouping all the DMA related code together there
90 * - merge two HPT37x speedproc handlers, fix the PIO timing register mask and
91 * separate the UltraDMA and MWDMA masks there to avoid changing PIO timings
92 * when setting an UltraDMA mode
93 * - fix hpt3xx_tune_drive() to set the PIO mode requested, not always select
94 * the best possible one
4bf63de2 95 * - clean up DMA timeout handling for HPT370
7b73ee05
SS
96 * - switch to using the enumeration type to differ between the numerous chip
97 * variants, matching PCI device/revision ID with the chip type early, at the
98 * init_setup stage
99 * - extend the hpt_info structure to hold the DPLL and PCI clock frequencies,
100 * stop duplicating it for each channel by storing the pointer in the pci_dev
101 * structure: first, at the init_setup stage, point it to a static "template"
102 * with only the chip type and its specific base DPLL frequency, the highest
2648e5d9
SS
103 * UltraDMA mode, and the chip settings table pointer filled, then, at the
104 * init_chipset stage, allocate per-chip instance and fill it with the rest
105 * of the necessary information
7b73ee05
SS
106 * - get rid of the constant thresholds in the HPT37x PCI clock detection code,
107 * switch to calculating PCI clock frequency based on the chip's base DPLL
108 * frequency
109 * - switch to using the DPLL clock and enable UltraATA/133 mode by default on
278978e9
SS
110 * anything newer than HPT370/A (except HPT374 that is not capable of this
111 * mode according to the manual)
6273d26a
SS
112 * - fold PCI clock detection and DPLL setup code into init_chipset_hpt366(),
113 * also fixing the interchanged 25/40 MHz PCI clock cases for HPT36x chips;
7b73ee05
SS
114 * unify HPT36x/37x timing setup code and the speedproc handlers by joining
115 * the register setting lists into the table indexed by the clock selected
2648e5d9 116 * - set the correct hwif->ultra_mask for each individual chip
b4e44369 117 * - add Ultra and MW DMA mode filtering for the HPT37[24] based SATA cards
7b73ee05 118 * Sergei Shtylyov, <sshtylyov@ru.mvista.com> or <source@mvista.com>
1da177e4
LT
119 */
120
1da177e4
LT
121#include <linux/types.h>
122#include <linux/module.h>
123#include <linux/kernel.h>
124#include <linux/delay.h>
125#include <linux/timer.h>
126#include <linux/mm.h>
127#include <linux/ioport.h>
128#include <linux/blkdev.h>
129#include <linux/hdreg.h>
130
131#include <linux/interrupt.h>
132#include <linux/pci.h>
133#include <linux/init.h>
134#include <linux/ide.h>
135
136#include <asm/uaccess.h>
137#include <asm/io.h>
138#include <asm/irq.h>
139
140/* various tuning parameters */
141#define HPT_RESET_STATE_ENGINE
836c0063
SS
142#undef HPT_DELAY_INTERRUPT
143#define HPT_SERIALIZE_IO 0
1da177e4
LT
144
145static const char *quirk_drives[] = {
146 "QUANTUM FIREBALLlct08 08",
147 "QUANTUM FIREBALLP KA6.4",
148 "QUANTUM FIREBALLP LM20.4",
149 "QUANTUM FIREBALLP LM20.5",
150 NULL
151};
152
153static const char *bad_ata100_5[] = {
154 "IBM-DTLA-307075",
155 "IBM-DTLA-307060",
156 "IBM-DTLA-307045",
157 "IBM-DTLA-307030",
158 "IBM-DTLA-307020",
159 "IBM-DTLA-307015",
160 "IBM-DTLA-305040",
161 "IBM-DTLA-305030",
162 "IBM-DTLA-305020",
163 "IC35L010AVER07-0",
164 "IC35L020AVER07-0",
165 "IC35L030AVER07-0",
166 "IC35L040AVER07-0",
167 "IC35L060AVER07-0",
168 "WDC AC310200R",
169 NULL
170};
171
172static const char *bad_ata66_4[] = {
173 "IBM-DTLA-307075",
174 "IBM-DTLA-307060",
175 "IBM-DTLA-307045",
176 "IBM-DTLA-307030",
177 "IBM-DTLA-307020",
178 "IBM-DTLA-307015",
179 "IBM-DTLA-305040",
180 "IBM-DTLA-305030",
181 "IBM-DTLA-305020",
182 "IC35L010AVER07-0",
183 "IC35L020AVER07-0",
184 "IC35L030AVER07-0",
185 "IC35L040AVER07-0",
186 "IC35L060AVER07-0",
187 "WDC AC310200R",
783353b1 188 "MAXTOR STM3320620A",
1da177e4
LT
189 NULL
190};
191
192static const char *bad_ata66_3[] = {
193 "WDC AC310200R",
194 NULL
195};
196
197static const char *bad_ata33[] = {
198 "Maxtor 92720U8", "Maxtor 92040U6", "Maxtor 91360U4", "Maxtor 91020U3", "Maxtor 90845U3", "Maxtor 90650U2",
199 "Maxtor 91360D8", "Maxtor 91190D7", "Maxtor 91020D6", "Maxtor 90845D5", "Maxtor 90680D4", "Maxtor 90510D3", "Maxtor 90340D2",
200 "Maxtor 91152D8", "Maxtor 91008D7", "Maxtor 90845D6", "Maxtor 90840D6", "Maxtor 90720D5", "Maxtor 90648D5", "Maxtor 90576D4",
201 "Maxtor 90510D4",
202 "Maxtor 90432D3", "Maxtor 90288D2", "Maxtor 90256D2",
203 "Maxtor 91000D8", "Maxtor 90910D8", "Maxtor 90875D7", "Maxtor 90840D7", "Maxtor 90750D6", "Maxtor 90625D5", "Maxtor 90500D4",
204 "Maxtor 91728D8", "Maxtor 91512D7", "Maxtor 91303D6", "Maxtor 91080D5", "Maxtor 90845D4", "Maxtor 90680D4", "Maxtor 90648D3", "Maxtor 90432D2",
205 NULL
206};
207
471a0bda
SS
208static u8 xfer_speeds[] = {
209 XFER_UDMA_6,
210 XFER_UDMA_5,
211 XFER_UDMA_4,
212 XFER_UDMA_3,
213 XFER_UDMA_2,
214 XFER_UDMA_1,
215 XFER_UDMA_0,
216
217 XFER_MW_DMA_2,
218 XFER_MW_DMA_1,
219 XFER_MW_DMA_0,
220
221 XFER_PIO_4,
222 XFER_PIO_3,
223 XFER_PIO_2,
224 XFER_PIO_1,
225 XFER_PIO_0
1da177e4
LT
226};
227
471a0bda
SS
228/* Key for bus clock timings
229 * 36x 37x
230 * bits bits
231 * 0:3 0:3 data_high_time. Inactive time of DIOW_/DIOR_ for PIO and MW DMA.
232 * cycles = value + 1
233 * 4:7 4:8 data_low_time. Active time of DIOW_/DIOR_ for PIO and MW DMA.
234 * cycles = value + 1
235 * 8:11 9:12 cmd_high_time. Inactive time of DIOW_/DIOR_ during task file
236 * register access.
237 * 12:15 13:17 cmd_low_time. Active time of DIOW_/DIOR_ during task file
238 * register access.
239 * 16:18 18:20 udma_cycle_time. Clock cycles for UDMA xfer.
240 * - 21 CLK frequency: 0=ATA clock, 1=dual ATA clock.
241 * 19:21 22:24 pre_high_time. Time to initialize the 1st cycle for PIO and
242 * MW DMA xfer.
243 * 22:24 25:27 cmd_pre_high_time. Time to initialize the 1st PIO cycle for
244 * task file register access.
245 * 28 28 UDMA enable.
246 * 29 29 DMA enable.
247 * 30 30 PIO MST enable. If set, the chip is in bus master mode during
248 * PIO xfer.
249 * 31 31 FIFO enable.
1da177e4 250 */
1da177e4 251
471a0bda
SS
252static u32 forty_base_hpt36x[] = {
253 /* XFER_UDMA_6 */ 0x900fd943,
254 /* XFER_UDMA_5 */ 0x900fd943,
255 /* XFER_UDMA_4 */ 0x900fd943,
256 /* XFER_UDMA_3 */ 0x900ad943,
257 /* XFER_UDMA_2 */ 0x900bd943,
258 /* XFER_UDMA_1 */ 0x9008d943,
259 /* XFER_UDMA_0 */ 0x9008d943,
260
261 /* XFER_MW_DMA_2 */ 0xa008d943,
262 /* XFER_MW_DMA_1 */ 0xa010d955,
263 /* XFER_MW_DMA_0 */ 0xa010d9fc,
264
265 /* XFER_PIO_4 */ 0xc008d963,
266 /* XFER_PIO_3 */ 0xc010d974,
267 /* XFER_PIO_2 */ 0xc010d997,
268 /* XFER_PIO_1 */ 0xc010d9c7,
269 /* XFER_PIO_0 */ 0xc018d9d9
1da177e4
LT
270};
271
471a0bda
SS
272static u32 thirty_three_base_hpt36x[] = {
273 /* XFER_UDMA_6 */ 0x90c9a731,
274 /* XFER_UDMA_5 */ 0x90c9a731,
275 /* XFER_UDMA_4 */ 0x90c9a731,
276 /* XFER_UDMA_3 */ 0x90cfa731,
277 /* XFER_UDMA_2 */ 0x90caa731,
278 /* XFER_UDMA_1 */ 0x90cba731,
279 /* XFER_UDMA_0 */ 0x90c8a731,
280
281 /* XFER_MW_DMA_2 */ 0xa0c8a731,
282 /* XFER_MW_DMA_1 */ 0xa0c8a732, /* 0xa0c8a733 */
283 /* XFER_MW_DMA_0 */ 0xa0c8a797,
284
285 /* XFER_PIO_4 */ 0xc0c8a731,
286 /* XFER_PIO_3 */ 0xc0c8a742,
287 /* XFER_PIO_2 */ 0xc0d0a753,
288 /* XFER_PIO_1 */ 0xc0d0a7a3, /* 0xc0d0a793 */
289 /* XFER_PIO_0 */ 0xc0d0a7aa /* 0xc0d0a7a7 */
1da177e4
LT
290};
291
471a0bda
SS
292static u32 twenty_five_base_hpt36x[] = {
293 /* XFER_UDMA_6 */ 0x90c98521,
294 /* XFER_UDMA_5 */ 0x90c98521,
295 /* XFER_UDMA_4 */ 0x90c98521,
296 /* XFER_UDMA_3 */ 0x90cf8521,
297 /* XFER_UDMA_2 */ 0x90cf8521,
298 /* XFER_UDMA_1 */ 0x90cb8521,
299 /* XFER_UDMA_0 */ 0x90cb8521,
300
301 /* XFER_MW_DMA_2 */ 0xa0ca8521,
302 /* XFER_MW_DMA_1 */ 0xa0ca8532,
303 /* XFER_MW_DMA_0 */ 0xa0ca8575,
304
305 /* XFER_PIO_4 */ 0xc0ca8521,
306 /* XFER_PIO_3 */ 0xc0ca8532,
307 /* XFER_PIO_2 */ 0xc0ca8542,
308 /* XFER_PIO_1 */ 0xc0d08572,
309 /* XFER_PIO_0 */ 0xc0d08585
1da177e4
LT
310};
311
471a0bda
SS
312static u32 thirty_three_base_hpt37x[] = {
313 /* XFER_UDMA_6 */ 0x12446231, /* 0x12646231 ?? */
314 /* XFER_UDMA_5 */ 0x12446231,
315 /* XFER_UDMA_4 */ 0x12446231,
316 /* XFER_UDMA_3 */ 0x126c6231,
317 /* XFER_UDMA_2 */ 0x12486231,
318 /* XFER_UDMA_1 */ 0x124c6233,
319 /* XFER_UDMA_0 */ 0x12506297,
320
321 /* XFER_MW_DMA_2 */ 0x22406c31,
322 /* XFER_MW_DMA_1 */ 0x22406c33,
323 /* XFER_MW_DMA_0 */ 0x22406c97,
324
325 /* XFER_PIO_4 */ 0x06414e31,
326 /* XFER_PIO_3 */ 0x06414e42,
327 /* XFER_PIO_2 */ 0x06414e53,
328 /* XFER_PIO_1 */ 0x06814e93,
329 /* XFER_PIO_0 */ 0x06814ea7
1da177e4
LT
330};
331
471a0bda
SS
332static u32 fifty_base_hpt37x[] = {
333 /* XFER_UDMA_6 */ 0x12848242,
334 /* XFER_UDMA_5 */ 0x12848242,
335 /* XFER_UDMA_4 */ 0x12ac8242,
336 /* XFER_UDMA_3 */ 0x128c8242,
337 /* XFER_UDMA_2 */ 0x120c8242,
338 /* XFER_UDMA_1 */ 0x12148254,
339 /* XFER_UDMA_0 */ 0x121882ea,
340
341 /* XFER_MW_DMA_2 */ 0x22808242,
342 /* XFER_MW_DMA_1 */ 0x22808254,
343 /* XFER_MW_DMA_0 */ 0x228082ea,
344
345 /* XFER_PIO_4 */ 0x0a81f442,
346 /* XFER_PIO_3 */ 0x0a81f443,
347 /* XFER_PIO_2 */ 0x0a81f454,
348 /* XFER_PIO_1 */ 0x0ac1f465,
349 /* XFER_PIO_0 */ 0x0ac1f48a
1da177e4
LT
350};
351
471a0bda
SS
352static u32 sixty_six_base_hpt37x[] = {
353 /* XFER_UDMA_6 */ 0x1c869c62,
354 /* XFER_UDMA_5 */ 0x1cae9c62, /* 0x1c8a9c62 */
355 /* XFER_UDMA_4 */ 0x1c8a9c62,
356 /* XFER_UDMA_3 */ 0x1c8e9c62,
357 /* XFER_UDMA_2 */ 0x1c929c62,
358 /* XFER_UDMA_1 */ 0x1c9a9c62,
359 /* XFER_UDMA_0 */ 0x1c829c62,
360
361 /* XFER_MW_DMA_2 */ 0x2c829c62,
362 /* XFER_MW_DMA_1 */ 0x2c829c66,
363 /* XFER_MW_DMA_0 */ 0x2c829d2e,
364
365 /* XFER_PIO_4 */ 0x0c829c62,
366 /* XFER_PIO_3 */ 0x0c829c84,
367 /* XFER_PIO_2 */ 0x0c829ca6,
368 /* XFER_PIO_1 */ 0x0d029d26,
369 /* XFER_PIO_0 */ 0x0d029d5e
1da177e4
LT
370};
371
1da177e4 372#define HPT366_DEBUG_DRIVE_INFO 0
7b73ee05
SS
373#define HPT371_ALLOW_ATA133_6 1
374#define HPT302_ALLOW_ATA133_6 1
375#define HPT372_ALLOW_ATA133_6 1
e139b0b0 376#define HPT370_ALLOW_ATA100_5 0
1da177e4
LT
377#define HPT366_ALLOW_ATA66_4 1
378#define HPT366_ALLOW_ATA66_3 1
379#define HPT366_MAX_DEVS 8
380
7b73ee05
SS
381/* Supported ATA clock frequencies */
382enum ata_clock {
383 ATA_CLOCK_25MHZ,
384 ATA_CLOCK_33MHZ,
385 ATA_CLOCK_40MHZ,
386 ATA_CLOCK_50MHZ,
387 ATA_CLOCK_66MHZ,
388 NUM_ATA_CLOCKS
389};
1da177e4 390
b39b01ff 391/*
7b73ee05 392 * Hold all the HighPoint chip information in one place.
b39b01ff 393 */
1da177e4 394
7b73ee05
SS
395struct hpt_info {
396 u8 chip_type; /* Chip type */
2648e5d9 397 u8 max_ultra; /* Max. UltraDMA mode allowed */
7b73ee05
SS
398 u8 dpll_clk; /* DPLL clock in MHz */
399 u8 pci_clk; /* PCI clock in MHz */
400 u32 **settings; /* Chipset settings table */
b39b01ff
AC
401};
402
7b73ee05
SS
403/* Supported HighPoint chips */
404enum {
405 HPT36x,
406 HPT370,
407 HPT370A,
408 HPT374,
409 HPT372,
410 HPT372A,
411 HPT302,
412 HPT371,
413 HPT372N,
414 HPT302N,
415 HPT371N
416};
b39b01ff 417
7b73ee05
SS
418static u32 *hpt36x_settings[NUM_ATA_CLOCKS] = {
419 twenty_five_base_hpt36x,
420 thirty_three_base_hpt36x,
421 forty_base_hpt36x,
422 NULL,
423 NULL
424};
e139b0b0 425
7b73ee05
SS
426static u32 *hpt37x_settings[NUM_ATA_CLOCKS] = {
427 NULL,
428 thirty_three_base_hpt37x,
429 NULL,
430 fifty_base_hpt37x,
431 sixty_six_base_hpt37x
432};
1da177e4 433
7b73ee05
SS
434static struct hpt_info hpt36x __devinitdata = {
435 .chip_type = HPT36x,
2648e5d9 436 .max_ultra = HPT366_ALLOW_ATA66_3 ? (HPT366_ALLOW_ATA66_4 ? 4 : 3) : 2,
7b73ee05
SS
437 .dpll_clk = 0, /* no DPLL */
438 .settings = hpt36x_settings
439};
440
441static struct hpt_info hpt370 __devinitdata = {
442 .chip_type = HPT370,
2648e5d9 443 .max_ultra = HPT370_ALLOW_ATA100_5 ? 5 : 4,
7b73ee05
SS
444 .dpll_clk = 48,
445 .settings = hpt37x_settings
446};
447
448static struct hpt_info hpt370a __devinitdata = {
449 .chip_type = HPT370A,
2648e5d9 450 .max_ultra = HPT370_ALLOW_ATA100_5 ? 5 : 4,
7b73ee05
SS
451 .dpll_clk = 48,
452 .settings = hpt37x_settings
453};
454
455static struct hpt_info hpt374 __devinitdata = {
456 .chip_type = HPT374,
2648e5d9 457 .max_ultra = 5,
7b73ee05
SS
458 .dpll_clk = 48,
459 .settings = hpt37x_settings
460};
461
462static struct hpt_info hpt372 __devinitdata = {
463 .chip_type = HPT372,
2648e5d9 464 .max_ultra = HPT372_ALLOW_ATA133_6 ? 6 : 5,
7b73ee05
SS
465 .dpll_clk = 55,
466 .settings = hpt37x_settings
467};
468
469static struct hpt_info hpt372a __devinitdata = {
470 .chip_type = HPT372A,
2648e5d9 471 .max_ultra = HPT372_ALLOW_ATA133_6 ? 6 : 5,
7b73ee05
SS
472 .dpll_clk = 66,
473 .settings = hpt37x_settings
474};
475
476static struct hpt_info hpt302 __devinitdata = {
477 .chip_type = HPT302,
2648e5d9 478 .max_ultra = HPT372_ALLOW_ATA133_6 ? 6 : 5,
7b73ee05
SS
479 .dpll_clk = 66,
480 .settings = hpt37x_settings
481};
482
483static struct hpt_info hpt371 __devinitdata = {
484 .chip_type = HPT371,
2648e5d9 485 .max_ultra = HPT371_ALLOW_ATA133_6 ? 6 : 5,
7b73ee05
SS
486 .dpll_clk = 66,
487 .settings = hpt37x_settings
488};
489
490static struct hpt_info hpt372n __devinitdata = {
491 .chip_type = HPT372N,
2648e5d9 492 .max_ultra = HPT372_ALLOW_ATA133_6 ? 6 : 5,
7b73ee05
SS
493 .dpll_clk = 77,
494 .settings = hpt37x_settings
495};
496
497static struct hpt_info hpt302n __devinitdata = {
498 .chip_type = HPT302N,
2648e5d9 499 .max_ultra = HPT302_ALLOW_ATA133_6 ? 6 : 5,
7b73ee05 500 .dpll_clk = 77,
38b66f84 501 .settings = hpt37x_settings
7b73ee05
SS
502};
503
504static struct hpt_info hpt371n __devinitdata = {
505 .chip_type = HPT371N,
2648e5d9 506 .max_ultra = HPT371_ALLOW_ATA133_6 ? 6 : 5,
7b73ee05
SS
507 .dpll_clk = 77,
508 .settings = hpt37x_settings
509};
1da177e4 510
e139b0b0
SS
511static int check_in_drive_list(ide_drive_t *drive, const char **list)
512{
513 struct hd_driveid *id = drive->id;
514
515 while (*list)
516 if (!strcmp(*list++,id->model))
517 return 1;
518 return 0;
519}
1da177e4 520
1da177e4 521/*
2808b0a9
SS
522 * The Marvell bridge chips used on the HighPoint SATA cards do not seem
523 * to support the UltraDMA modes 1, 2, and 3 as well as any MWDMA modes...
1da177e4 524 */
2d5eaa6d
BZ
525
526static u8 hpt3xx_udma_filter(ide_drive_t *drive)
1da177e4 527{
2808b0a9
SS
528 ide_hwif_t *hwif = HWIF(drive);
529 struct hpt_info *info = pci_get_drvdata(hwif->pci_dev);
530 u8 mask = hwif->ultra_mask;
1da177e4 531
2648e5d9 532 switch (info->chip_type) {
2648e5d9
SS
533 case HPT36x:
534 if (!HPT366_ALLOW_ATA66_4 ||
535 check_in_drive_list(drive, bad_ata66_4))
2808b0a9 536 mask = ATA_UDMA3;
7b73ee05 537
2648e5d9
SS
538 if (!HPT366_ALLOW_ATA66_3 ||
539 check_in_drive_list(drive, bad_ata66_3))
2808b0a9 540 mask = ATA_UDMA2;
2648e5d9 541 break;
2808b0a9
SS
542 case HPT370:
543 if (!HPT370_ALLOW_ATA100_5 ||
544 check_in_drive_list(drive, bad_ata100_5))
545 mask = ATA_UDMA4;
546 break;
547 case HPT370A:
548 if (!HPT370_ALLOW_ATA100_5 ||
549 check_in_drive_list(drive, bad_ata100_5))
550 return ATA_UDMA4;
551 case HPT372 :
552 case HPT372A:
553 case HPT372N:
554 case HPT374 :
555 if (ide_dev_is_sata(drive->id))
556 mask &= ~0x0e;
557 /* Fall thru */
2648e5d9 558 default:
2808b0a9 559 return mask;
1da177e4 560 }
2648e5d9
SS
561
562 return check_in_drive_list(drive, bad_ata33) ? 0x00 : mask;
1da177e4
LT
563}
564
b4e44369
SS
565static u8 hpt3xx_mdma_filter(ide_drive_t *drive)
566{
567 ide_hwif_t *hwif = HWIF(drive);
568 struct hpt_info *info = pci_get_drvdata(hwif->pci_dev);
569
570 switch (info->chip_type) {
571 case HPT372 :
572 case HPT372A:
573 case HPT372N:
574 case HPT374 :
575 if (ide_dev_is_sata(drive->id))
576 return 0x00;
577 /* Fall thru */
578 default:
579 return 0x07;
580 }
581}
582
7b73ee05 583static u32 get_speed_setting(u8 speed, struct hpt_info *info)
1da177e4 584{
471a0bda
SS
585 int i;
586
587 /*
588 * Lookup the transfer mode table to get the index into
589 * the timing table.
590 *
591 * NOTE: For XFER_PIO_SLOW, PIO mode 0 timings will be used.
592 */
593 for (i = 0; i < ARRAY_SIZE(xfer_speeds) - 1; i++)
594 if (xfer_speeds[i] == speed)
595 break;
7b73ee05
SS
596 /*
597 * NOTE: info->settings only points to the pointer
598 * to the list of the actual register values
599 */
600 return (*info->settings)[i];
1da177e4
LT
601}
602
f212ff28 603static int hpt36x_tune_chipset(ide_drive_t *drive, const u8 speed)
1da177e4 604{
abc4ad4c
SS
605 ide_hwif_t *hwif = HWIF(drive);
606 struct pci_dev *dev = hwif->pci_dev;
7b73ee05 607 struct hpt_info *info = pci_get_drvdata(dev);
abc4ad4c 608 u8 itr_addr = drive->dn ? 0x44 : 0x40;
26ccb802 609 u32 old_itr = 0;
2d5eaa6d
BZ
610 u32 itr_mask, new_itr;
611
2d5eaa6d
BZ
612 itr_mask = speed < XFER_MW_DMA_0 ? 0x30070000 :
613 (speed < XFER_UDMA_0 ? 0xc0070000 : 0xc03800ff);
614
615 new_itr = get_speed_setting(speed, info);
b39b01ff 616
1da177e4 617 /*
abc4ad4c
SS
618 * Disable on-chip PIO FIFO/buffer (and PIO MST mode as well)
619 * to avoid problems handling I/O errors later
1da177e4 620 */
abc4ad4c
SS
621 pci_read_config_dword(dev, itr_addr, &old_itr);
622 new_itr = (new_itr & ~itr_mask) | (old_itr & itr_mask);
623 new_itr &= ~0xc0000000;
1da177e4 624
abc4ad4c 625 pci_write_config_dword(dev, itr_addr, new_itr);
1da177e4
LT
626
627 return ide_config_drive_speed(drive, speed);
628}
629
f212ff28 630static int hpt37x_tune_chipset(ide_drive_t *drive, const u8 speed)
1da177e4 631{
abc4ad4c
SS
632 ide_hwif_t *hwif = HWIF(drive);
633 struct pci_dev *dev = hwif->pci_dev;
7b73ee05 634 struct hpt_info *info = pci_get_drvdata(dev);
abc4ad4c 635 u8 itr_addr = 0x40 + (drive->dn * 4);
26ccb802 636 u32 old_itr = 0;
2d5eaa6d
BZ
637 u32 itr_mask, new_itr;
638
2d5eaa6d
BZ
639 itr_mask = speed < XFER_MW_DMA_0 ? 0x303c0000 :
640 (speed < XFER_UDMA_0 ? 0xc03c0000 : 0xc1c001ff);
641
642 new_itr = get_speed_setting(speed, info);
1da177e4 643
abc4ad4c
SS
644 pci_read_config_dword(dev, itr_addr, &old_itr);
645 new_itr = (new_itr & ~itr_mask) | (old_itr & itr_mask);
1da177e4 646
b39b01ff 647 if (speed < XFER_MW_DMA_0)
abc4ad4c
SS
648 new_itr &= ~0x80000000; /* Disable on-chip PIO FIFO/buffer */
649 pci_write_config_dword(dev, itr_addr, new_itr);
1da177e4
LT
650
651 return ide_config_drive_speed(drive, speed);
652}
653
26ccb802 654static int hpt3xx_tune_chipset(ide_drive_t *drive, u8 speed)
1da177e4 655{
abc4ad4c 656 ide_hwif_t *hwif = HWIF(drive);
7b73ee05 657 struct hpt_info *info = pci_get_drvdata(hwif->pci_dev);
1da177e4 658
7b73ee05 659 if (info->chip_type >= HPT370)
26ccb802 660 return hpt37x_tune_chipset(drive, speed);
1da177e4
LT
661 else /* hpt368: hpt_minimum_revision(dev, 2) */
662 return hpt36x_tune_chipset(drive, speed);
663}
664
26ccb802 665static void hpt3xx_tune_drive(ide_drive_t *drive, u8 pio)
1da177e4 666{
2134758d 667 pio = ide_get_best_pio_mode(drive, pio, 4);
26ccb802 668 (void) hpt3xx_tune_chipset (drive, XFER_PIO_0 + pio);
1da177e4
LT
669}
670
e139b0b0 671static int hpt3xx_quirkproc(ide_drive_t *drive)
1da177e4 672{
e139b0b0
SS
673 struct hd_driveid *id = drive->id;
674 const char **list = quirk_drives;
675
676 while (*list)
677 if (strstr(id->model, *list++))
678 return 1;
679 return 0;
1da177e4
LT
680}
681
26ccb802 682static void hpt3xx_intrproc(ide_drive_t *drive)
1da177e4 683{
abc4ad4c 684 ide_hwif_t *hwif = HWIF(drive);
1da177e4
LT
685
686 if (drive->quirk_list)
687 return;
688 /* drives in the quirk_list may not like intr setups/cleanups */
abc4ad4c 689 hwif->OUTB(drive->ctl | 2, IDE_CONTROL_REG);
1da177e4
LT
690}
691
26ccb802 692static void hpt3xx_maskproc(ide_drive_t *drive, int mask)
1da177e4 693{
abc4ad4c
SS
694 ide_hwif_t *hwif = HWIF(drive);
695 struct pci_dev *dev = hwif->pci_dev;
7b73ee05 696 struct hpt_info *info = pci_get_drvdata(dev);
1da177e4
LT
697
698 if (drive->quirk_list) {
7b73ee05 699 if (info->chip_type >= HPT370) {
abc4ad4c
SS
700 u8 scr1 = 0;
701
702 pci_read_config_byte(dev, 0x5a, &scr1);
703 if (((scr1 & 0x10) >> 4) != mask) {
704 if (mask)
705 scr1 |= 0x10;
706 else
707 scr1 &= ~0x10;
708 pci_write_config_byte(dev, 0x5a, scr1);
709 }
1da177e4 710 } else {
abc4ad4c 711 if (mask)
b39b01ff 712 disable_irq(hwif->irq);
abc4ad4c
SS
713 else
714 enable_irq (hwif->irq);
1da177e4 715 }
abc4ad4c
SS
716 } else
717 hwif->OUTB(mask ? (drive->ctl | 2) : (drive->ctl & ~2),
718 IDE_CONTROL_REG);
1da177e4
LT
719}
720
26ccb802 721static int hpt366_config_drive_xfer_rate(ide_drive_t *drive)
1da177e4 722{
1da177e4
LT
723 drive->init_speed = 0;
724
29e744d0 725 if (ide_tune_dma(drive))
3608b5d7 726 return 0;
1da177e4 727
d8f4469d 728 if (ide_use_fast_pio(drive))
26ccb802 729 hpt3xx_tune_drive(drive, 255);
d8f4469d 730
3608b5d7 731 return -1;
1da177e4
LT
732}
733
734/*
abc4ad4c 735 * This is specific to the HPT366 UDMA chipset
1da177e4
LT
736 * by HighPoint|Triones Technologies, Inc.
737 */
841d2a9b 738static void hpt366_dma_lost_irq(ide_drive_t *drive)
1da177e4 739{
abc4ad4c
SS
740 struct pci_dev *dev = HWIF(drive)->pci_dev;
741 u8 mcr1 = 0, mcr3 = 0, scr1 = 0;
742
743 pci_read_config_byte(dev, 0x50, &mcr1);
744 pci_read_config_byte(dev, 0x52, &mcr3);
745 pci_read_config_byte(dev, 0x5a, &scr1);
746 printk("%s: (%s) mcr1=0x%02x, mcr3=0x%02x, scr1=0x%02x\n",
747 drive->name, __FUNCTION__, mcr1, mcr3, scr1);
748 if (scr1 & 0x10)
749 pci_write_config_byte(dev, 0x5a, scr1 & ~0x10);
841d2a9b 750 ide_dma_lost_irq(drive);
1da177e4
LT
751}
752
4bf63de2 753static void hpt370_clear_engine(ide_drive_t *drive)
1da177e4 754{
abc4ad4c
SS
755 ide_hwif_t *hwif = HWIF(drive);
756
757 pci_write_config_byte(hwif->pci_dev, hwif->select_data, 0x37);
1da177e4
LT
758 udelay(10);
759}
760
4bf63de2
SS
761static void hpt370_irq_timeout(ide_drive_t *drive)
762{
763 ide_hwif_t *hwif = HWIF(drive);
764 u16 bfifo = 0;
765 u8 dma_cmd;
766
767 pci_read_config_word(hwif->pci_dev, hwif->select_data + 2, &bfifo);
768 printk(KERN_DEBUG "%s: %d bytes in FIFO\n", drive->name, bfifo & 0x1ff);
769
770 /* get DMA command mode */
771 dma_cmd = hwif->INB(hwif->dma_command);
772 /* stop DMA */
773 hwif->OUTB(dma_cmd & ~0x1, hwif->dma_command);
774 hpt370_clear_engine(drive);
775}
776
1da177e4
LT
777static void hpt370_ide_dma_start(ide_drive_t *drive)
778{
779#ifdef HPT_RESET_STATE_ENGINE
780 hpt370_clear_engine(drive);
781#endif
782 ide_dma_start(drive);
783}
784
4bf63de2 785static int hpt370_ide_dma_end(ide_drive_t *drive)
1da177e4
LT
786{
787 ide_hwif_t *hwif = HWIF(drive);
4bf63de2 788 u8 dma_stat = hwif->INB(hwif->dma_status);
1da177e4
LT
789
790 if (dma_stat & 0x01) {
791 /* wait a little */
792 udelay(20);
793 dma_stat = hwif->INB(hwif->dma_status);
4bf63de2
SS
794 if (dma_stat & 0x01)
795 hpt370_irq_timeout(drive);
1da177e4 796 }
1da177e4
LT
797 return __ide_dma_end(drive);
798}
799
c283f5db 800static void hpt370_dma_timeout(ide_drive_t *drive)
1da177e4 801{
4bf63de2 802 hpt370_irq_timeout(drive);
c283f5db 803 ide_dma_timeout(drive);
1da177e4
LT
804}
805
1da177e4
LT
806/* returns 1 if DMA IRQ issued, 0 otherwise */
807static int hpt374_ide_dma_test_irq(ide_drive_t *drive)
808{
809 ide_hwif_t *hwif = HWIF(drive);
810 u16 bfifo = 0;
abc4ad4c 811 u8 dma_stat;
1da177e4 812
abc4ad4c 813 pci_read_config_word(hwif->pci_dev, hwif->select_data + 2, &bfifo);
1da177e4
LT
814 if (bfifo & 0x1FF) {
815// printk("%s: %d bytes in FIFO\n", drive->name, bfifo);
816 return 0;
817 }
818
0ecdca26 819 dma_stat = inb(hwif->dma_status);
1da177e4 820 /* return 1 if INTR asserted */
abc4ad4c 821 if (dma_stat & 4)
1da177e4
LT
822 return 1;
823
824 if (!drive->waiting_for_dma)
825 printk(KERN_WARNING "%s: (%s) called while not waiting\n",
826 drive->name, __FUNCTION__);
827 return 0;
828}
829
abc4ad4c 830static int hpt374_ide_dma_end(ide_drive_t *drive)
1da177e4 831{
1da177e4 832 ide_hwif_t *hwif = HWIF(drive);
abc4ad4c
SS
833 struct pci_dev *dev = hwif->pci_dev;
834 u8 mcr = 0, mcr_addr = hwif->select_data;
835 u8 bwsr = 0, mask = hwif->channel ? 0x02 : 0x01;
836
837 pci_read_config_byte(dev, 0x6a, &bwsr);
838 pci_read_config_byte(dev, mcr_addr, &mcr);
839 if (bwsr & mask)
840 pci_write_config_byte(dev, mcr_addr, mcr | 0x30);
1da177e4
LT
841 return __ide_dma_end(drive);
842}
843
844/**
836c0063
SS
845 * hpt3xxn_set_clock - perform clock switching dance
846 * @hwif: hwif to switch
847 * @mode: clocking mode (0x21 for write, 0x23 otherwise)
1da177e4 848 *
836c0063 849 * Switch the DPLL clock on the HPT3xxN devices. This is a right mess.
1da177e4 850 */
836c0063
SS
851
852static void hpt3xxn_set_clock(ide_hwif_t *hwif, u8 mode)
1da177e4 853{
7b73ee05 854 u8 scr2 = hwif->INB(hwif->dma_master + 0x7b);
836c0063
SS
855
856 if ((scr2 & 0x7f) == mode)
857 return;
858
1da177e4 859 /* Tristate the bus */
7b73ee05 860 hwif->OUTB(0x80, hwif->dma_master + 0x73);
836c0063
SS
861 hwif->OUTB(0x80, hwif->dma_master + 0x77);
862
1da177e4 863 /* Switch clock and reset channels */
836c0063
SS
864 hwif->OUTB(mode, hwif->dma_master + 0x7b);
865 hwif->OUTB(0xc0, hwif->dma_master + 0x79);
866
7b73ee05
SS
867 /*
868 * Reset the state machines.
869 * NOTE: avoid accidentally enabling the disabled channels.
870 */
871 hwif->OUTB(hwif->INB(hwif->dma_master + 0x70) | 0x32,
872 hwif->dma_master + 0x70);
873 hwif->OUTB(hwif->INB(hwif->dma_master + 0x74) | 0x32,
874 hwif->dma_master + 0x74);
836c0063 875
1da177e4 876 /* Complete reset */
836c0063
SS
877 hwif->OUTB(0x00, hwif->dma_master + 0x79);
878
1da177e4 879 /* Reconnect channels to bus */
7b73ee05 880 hwif->OUTB(0x00, hwif->dma_master + 0x73);
836c0063 881 hwif->OUTB(0x00, hwif->dma_master + 0x77);
1da177e4
LT
882}
883
884/**
836c0063 885 * hpt3xxn_rw_disk - prepare for I/O
1da177e4
LT
886 * @drive: drive for command
887 * @rq: block request structure
888 *
836c0063 889 * This is called when a disk I/O is issued to HPT3xxN.
1da177e4
LT
890 * We need it because of the clock switching.
891 */
892
836c0063 893static void hpt3xxn_rw_disk(ide_drive_t *drive, struct request *rq)
1da177e4 894{
7b73ee05 895 hpt3xxn_set_clock(HWIF(drive), rq_data_dir(rq) ? 0x23 : 0x21);
1da177e4
LT
896}
897
1da177e4 898/*
33b18a60 899 * Set/get power state for a drive.
abc4ad4c 900 * NOTE: affects both drives on each channel.
1da177e4 901 *
33b18a60 902 * When we turn the power back on, we need to re-initialize things.
1da177e4
LT
903 */
904#define TRISTATE_BIT 0x8000
33b18a60
SS
905
906static int hpt3xx_busproc(ide_drive_t *drive, int state)
1da177e4 907{
abc4ad4c 908 ide_hwif_t *hwif = HWIF(drive);
1da177e4 909 struct pci_dev *dev = hwif->pci_dev;
abc4ad4c
SS
910 u8 mcr_addr = hwif->select_data + 2;
911 u8 resetmask = hwif->channel ? 0x80 : 0x40;
912 u8 bsr2 = 0;
913 u16 mcr = 0;
1da177e4
LT
914
915 hwif->bus_state = state;
916
33b18a60 917 /* Grab the status. */
abc4ad4c
SS
918 pci_read_config_word(dev, mcr_addr, &mcr);
919 pci_read_config_byte(dev, 0x59, &bsr2);
1da177e4 920
33b18a60
SS
921 /*
922 * Set the state. We don't set it if we don't need to do so.
923 * Make sure that the drive knows that it has failed if it's off.
924 */
1da177e4
LT
925 switch (state) {
926 case BUSSTATE_ON:
abc4ad4c 927 if (!(bsr2 & resetmask))
1da177e4 928 return 0;
33b18a60
SS
929 hwif->drives[0].failures = hwif->drives[1].failures = 0;
930
abc4ad4c
SS
931 pci_write_config_byte(dev, 0x59, bsr2 & ~resetmask);
932 pci_write_config_word(dev, mcr_addr, mcr & ~TRISTATE_BIT);
33b18a60 933 return 0;
1da177e4 934 case BUSSTATE_OFF:
abc4ad4c 935 if ((bsr2 & resetmask) && !(mcr & TRISTATE_BIT))
1da177e4 936 return 0;
abc4ad4c 937 mcr &= ~TRISTATE_BIT;
1da177e4
LT
938 break;
939 case BUSSTATE_TRISTATE:
abc4ad4c 940 if ((bsr2 & resetmask) && (mcr & TRISTATE_BIT))
1da177e4 941 return 0;
abc4ad4c 942 mcr |= TRISTATE_BIT;
1da177e4 943 break;
33b18a60
SS
944 default:
945 return -EINVAL;
1da177e4 946 }
1da177e4 947
33b18a60
SS
948 hwif->drives[0].failures = hwif->drives[0].max_failures + 1;
949 hwif->drives[1].failures = hwif->drives[1].max_failures + 1;
950
abc4ad4c
SS
951 pci_write_config_word(dev, mcr_addr, mcr);
952 pci_write_config_byte(dev, 0x59, bsr2 | resetmask);
1da177e4
LT
953 return 0;
954}
955
7b73ee05
SS
956/**
957 * hpt37x_calibrate_dpll - calibrate the DPLL
958 * @dev: PCI device
959 *
960 * Perform a calibration cycle on the DPLL.
961 * Returns 1 if this succeeds
962 */
963static int __devinit hpt37x_calibrate_dpll(struct pci_dev *dev, u16 f_low, u16 f_high)
1da177e4 964{
7b73ee05
SS
965 u32 dpll = (f_high << 16) | f_low | 0x100;
966 u8 scr2;
967 int i;
b39b01ff 968
7b73ee05 969 pci_write_config_dword(dev, 0x5c, dpll);
b39b01ff 970
7b73ee05
SS
971 /* Wait for oscillator ready */
972 for(i = 0; i < 0x5000; ++i) {
973 udelay(50);
974 pci_read_config_byte(dev, 0x5b, &scr2);
975 if (scr2 & 0x80)
b39b01ff
AC
976 break;
977 }
7b73ee05
SS
978 /* See if it stays ready (we'll just bail out if it's not yet) */
979 for(i = 0; i < 0x1000; ++i) {
980 pci_read_config_byte(dev, 0x5b, &scr2);
981 /* DPLL destabilized? */
982 if(!(scr2 & 0x80))
983 return 0;
984 }
985 /* Turn off tuning, we have the DPLL set */
986 pci_read_config_dword (dev, 0x5c, &dpll);
987 pci_write_config_dword(dev, 0x5c, (dpll & ~0x100));
988 return 1;
b39b01ff
AC
989}
990
7b73ee05 991static unsigned int __devinit init_chipset_hpt366(struct pci_dev *dev, const char *name)
b39b01ff 992{
7b73ee05
SS
993 struct hpt_info *info = kmalloc(sizeof(struct hpt_info), GFP_KERNEL);
994 unsigned long io_base = pci_resource_start(dev, 4);
995 u8 pci_clk, dpll_clk = 0; /* PCI and DPLL clock in MHz */
72931368 996 u8 chip_type;
7b73ee05
SS
997 enum ata_clock clock;
998
999 if (info == NULL) {
1000 printk(KERN_ERR "%s: out of memory!\n", name);
1001 return -ENOMEM;
1002 }
1003
1da177e4 1004 /*
7b73ee05
SS
1005 * Copy everything from a static "template" structure
1006 * to just allocated per-chip hpt_info structure.
1da177e4 1007 */
72931368
SS
1008 memcpy(info, pci_get_drvdata(dev), sizeof(struct hpt_info));
1009 chip_type = info->chip_type;
1da177e4 1010
7b73ee05
SS
1011 pci_write_config_byte(dev, PCI_CACHE_LINE_SIZE, (L1_CACHE_BYTES / 4));
1012 pci_write_config_byte(dev, PCI_LATENCY_TIMER, 0x78);
1013 pci_write_config_byte(dev, PCI_MIN_GNT, 0x08);
1014 pci_write_config_byte(dev, PCI_MAX_LAT, 0x08);
26c068da 1015
1da177e4 1016 /*
7b73ee05 1017 * First, try to estimate the PCI clock frequency...
1da177e4 1018 */
72931368 1019 if (chip_type >= HPT370) {
7b73ee05
SS
1020 u8 scr1 = 0;
1021 u16 f_cnt = 0;
1022 u32 temp = 0;
1023
1024 /* Interrupt force enable. */
1025 pci_read_config_byte(dev, 0x5a, &scr1);
1026 if (scr1 & 0x10)
1027 pci_write_config_byte(dev, 0x5a, scr1 & ~0x10);
1028
1029 /*
1030 * HighPoint does this for HPT372A.
1031 * NOTE: This register is only writeable via I/O space.
1032 */
72931368 1033 if (chip_type == HPT372A)
7b73ee05
SS
1034 outb(0x0e, io_base + 0x9c);
1035
1036 /*
1037 * Default to PCI clock. Make sure MA15/16 are set to output
1038 * to prevent drives having problems with 40-pin cables.
1039 */
1040 pci_write_config_byte(dev, 0x5b, 0x23);
836c0063 1041
7b73ee05
SS
1042 /*
1043 * We'll have to read f_CNT value in order to determine
1044 * the PCI clock frequency according to the following ratio:
1045 *
1046 * f_CNT = Fpci * 192 / Fdpll
1047 *
1048 * First try reading the register in which the HighPoint BIOS
1049 * saves f_CNT value before reprogramming the DPLL from its
1050 * default setting (which differs for the various chips).
7b73ee05 1051 *
72931368
SS
1052 * NOTE: This register is only accessible via I/O space;
1053 * HPT374 BIOS only saves it for the function 0, so we have to
1054 * always read it from there -- no need to check the result of
1055 * pci_get_slot() for the function 0 as the whole device has
1056 * been already "pinned" (via function 1) in init_setup_hpt374()
1057 */
1058 if (chip_type == HPT374 && (PCI_FUNC(dev->devfn) & 1)) {
1059 struct pci_dev *dev1 = pci_get_slot(dev->bus,
1060 dev->devfn - 1);
1061 unsigned long io_base = pci_resource_start(dev1, 4);
1062
1063 temp = inl(io_base + 0x90);
1064 pci_dev_put(dev1);
1065 } else
1066 temp = inl(io_base + 0x90);
1067
1068 /*
1069 * In case the signature check fails, we'll have to
1070 * resort to reading the f_CNT register itself in hopes
1071 * that nobody has touched the DPLL yet...
7b73ee05 1072 */
7b73ee05
SS
1073 if ((temp & 0xFFFFF000) != 0xABCDE000) {
1074 int i;
1075
1076 printk(KERN_WARNING "%s: no clock data saved by BIOS\n",
1077 name);
1078
1079 /* Calculate the average value of f_CNT. */
1080 for (temp = i = 0; i < 128; i++) {
1081 pci_read_config_word(dev, 0x78, &f_cnt);
1082 temp += f_cnt & 0x1ff;
1083 mdelay(1);
1084 }
1085 f_cnt = temp / 128;
1086 } else
1087 f_cnt = temp & 0x1ff;
1088
1089 dpll_clk = info->dpll_clk;
1090 pci_clk = (f_cnt * dpll_clk) / 192;
1091
1092 /* Clamp PCI clock to bands. */
1093 if (pci_clk < 40)
1094 pci_clk = 33;
1095 else if(pci_clk < 45)
1096 pci_clk = 40;
1097 else if(pci_clk < 55)
1098 pci_clk = 50;
1da177e4 1099 else
7b73ee05 1100 pci_clk = 66;
836c0063 1101
7b73ee05
SS
1102 printk(KERN_INFO "%s: DPLL base: %d MHz, f_CNT: %d, "
1103 "assuming %d MHz PCI\n", name, dpll_clk, f_cnt, pci_clk);
90778574 1104 } else {
7b73ee05
SS
1105 u32 itr1 = 0;
1106
1107 pci_read_config_dword(dev, 0x40, &itr1);
1108
1109 /* Detect PCI clock by looking at cmd_high_time. */
1110 switch((itr1 >> 8) & 0x07) {
1111 case 0x09:
1112 pci_clk = 40;
6273d26a 1113 break;
7b73ee05
SS
1114 case 0x05:
1115 pci_clk = 25;
6273d26a 1116 break;
7b73ee05
SS
1117 case 0x07:
1118 default:
1119 pci_clk = 33;
6273d26a 1120 break;
1da177e4
LT
1121 }
1122 }
836c0063 1123
7b73ee05
SS
1124 /* Let's assume we'll use PCI clock for the ATA clock... */
1125 switch (pci_clk) {
1126 case 25:
1127 clock = ATA_CLOCK_25MHZ;
1128 break;
1129 case 33:
1130 default:
1131 clock = ATA_CLOCK_33MHZ;
1132 break;
1133 case 40:
1134 clock = ATA_CLOCK_40MHZ;
1135 break;
1136 case 50:
1137 clock = ATA_CLOCK_50MHZ;
1138 break;
1139 case 66:
1140 clock = ATA_CLOCK_66MHZ;
1141 break;
1142 }
836c0063 1143
1da177e4 1144 /*
7b73ee05
SS
1145 * Only try the DPLL if we don't have a table for the PCI clock that
1146 * we are running at for HPT370/A, always use it for anything newer...
b39b01ff 1147 *
7b73ee05
SS
1148 * NOTE: Using the internal DPLL results in slow reads on 33 MHz PCI.
1149 * We also don't like using the DPLL because this causes glitches
1150 * on PRST-/SRST- when the state engine gets reset...
1da177e4 1151 */
72931368 1152 if (chip_type >= HPT374 || info->settings[clock] == NULL) {
7b73ee05
SS
1153 u16 f_low, delta = pci_clk < 50 ? 2 : 4;
1154 int adjust;
1155
1156 /*
1157 * Select 66 MHz DPLL clock only if UltraATA/133 mode is
1158 * supported/enabled, use 50 MHz DPLL clock otherwise...
1159 */
2648e5d9 1160 if (info->max_ultra == 6) {
7b73ee05
SS
1161 dpll_clk = 66;
1162 clock = ATA_CLOCK_66MHZ;
1163 } else if (dpll_clk) { /* HPT36x chips don't have DPLL */
1164 dpll_clk = 50;
1165 clock = ATA_CLOCK_50MHZ;
1166 }
b39b01ff 1167
7b73ee05
SS
1168 if (info->settings[clock] == NULL) {
1169 printk(KERN_ERR "%s: unknown bus timing!\n", name);
1170 kfree(info);
1171 return -EIO;
1da177e4 1172 }
1da177e4 1173
7b73ee05
SS
1174 /* Select the DPLL clock. */
1175 pci_write_config_byte(dev, 0x5b, 0x21);
1176
1177 /*
1178 * Adjust the DPLL based upon PCI clock, enable it,
1179 * and wait for stabilization...
1180 */
1181 f_low = (pci_clk * 48) / dpll_clk;
1182
1183 for (adjust = 0; adjust < 8; adjust++) {
1184 if(hpt37x_calibrate_dpll(dev, f_low, f_low + delta))
1185 break;
1186
1187 /*
1188 * See if it'll settle at a fractionally different clock
1189 */
1190 if (adjust & 1)
1191 f_low -= adjust >> 1;
1192 else
1193 f_low += adjust >> 1;
1194 }
1195 if (adjust == 8) {
1196 printk(KERN_ERR "%s: DPLL did not stabilize!\n", name);
1197 kfree(info);
1198 return -EIO;
1199 }
1200
1201 printk("%s: using %d MHz DPLL clock\n", name, dpll_clk);
1202 } else {
1203 /* Mark the fact that we're not using the DPLL. */
1204 dpll_clk = 0;
1205
1206 printk("%s: using %d MHz PCI clock\n", name, pci_clk);
1207 }
b39b01ff 1208
9ec4ff42 1209 /*
7b73ee05
SS
1210 * Advance the table pointer to a slot which points to the list
1211 * of the register values settings matching the clock being used.
9ec4ff42 1212 */
7b73ee05 1213 info->settings += clock;
1da177e4 1214
7b73ee05
SS
1215 /* Store the clock frequencies. */
1216 info->dpll_clk = dpll_clk;
1217 info->pci_clk = pci_clk;
1da177e4 1218
7b73ee05
SS
1219 /* Point to this chip's own instance of the hpt_info structure. */
1220 pci_set_drvdata(dev, info);
b39b01ff 1221
72931368 1222 if (chip_type >= HPT370) {
7b73ee05
SS
1223 u8 mcr1, mcr4;
1224
1225 /*
1226 * Reset the state engines.
1227 * NOTE: Avoid accidentally enabling the disabled channels.
1228 */
1229 pci_read_config_byte (dev, 0x50, &mcr1);
1230 pci_read_config_byte (dev, 0x54, &mcr4);
1231 pci_write_config_byte(dev, 0x50, (mcr1 | 0x32));
1232 pci_write_config_byte(dev, 0x54, (mcr4 | 0x32));
1233 udelay(100);
26ccb802 1234 }
1da177e4 1235
7b73ee05
SS
1236 /*
1237 * On HPT371N, if ATA clock is 66 MHz we must set bit 2 in
1238 * the MISC. register to stretch the UltraDMA Tss timing.
1239 * NOTE: This register is only writeable via I/O space.
1240 */
72931368 1241 if (chip_type == HPT371N && clock == ATA_CLOCK_66MHZ)
7b73ee05
SS
1242
1243 outb(inb(io_base + 0x9c) | 0x04, io_base + 0x9c);
1244
1da177e4
LT
1245 return dev->irq;
1246}
1247
1248static void __devinit init_hwif_hpt366(ide_hwif_t *hwif)
1249{
2808b0a9
SS
1250 struct pci_dev *dev = hwif->pci_dev;
1251 struct hpt_info *info = pci_get_drvdata(dev);
1252 int serialize = HPT_SERIALIZE_IO;
1253 u8 scr1 = 0, ata66 = hwif->channel ? 0x01 : 0x02;
1254 u8 chip_type = info->chip_type;
1255 u8 new_mcr, old_mcr = 0;
abc4ad4c
SS
1256
1257 /* Cache the channel's MISC. control registers' offset */
2808b0a9 1258 hwif->select_data = hwif->channel ? 0x54 : 0x50;
abc4ad4c 1259
2808b0a9
SS
1260 hwif->tuneproc = &hpt3xx_tune_drive;
1261 hwif->speedproc = &hpt3xx_tune_chipset;
1262 hwif->quirkproc = &hpt3xx_quirkproc;
1263 hwif->intrproc = &hpt3xx_intrproc;
1264 hwif->maskproc = &hpt3xx_maskproc;
1265 hwif->busproc = &hpt3xx_busproc;
2648e5d9 1266
2808b0a9 1267 hwif->udma_filter = &hpt3xx_udma_filter;
b4e44369 1268 hwif->mdma_filter = &hpt3xx_mdma_filter;
abc4ad4c 1269
836c0063
SS
1270 /*
1271 * HPT3xxN chips have some complications:
1272 *
1273 * - on 33 MHz PCI we must clock switch
1274 * - on 66 MHz PCI we must NOT use the PCI clock
1275 */
7b73ee05 1276 if (chip_type >= HPT372N && info->dpll_clk && info->pci_clk < 66) {
836c0063
SS
1277 /*
1278 * Clock is shared between the channels,
1279 * so we'll have to serialize them... :-(
1280 */
1281 serialize = 1;
1282 hwif->rw_disk = &hpt3xxn_rw_disk;
1283 }
1da177e4 1284
26ccb802
SS
1285 /* Serialize access to this device if needed */
1286 if (serialize && hwif->mate)
1287 hwif->serialized = hwif->mate->serialized = 1;
1288
1289 /*
1290 * Disable the "fast interrupt" prediction. Don't hold off
1291 * on interrupts. (== 0x01 despite what the docs say)
1292 */
1293 pci_read_config_byte(dev, hwif->select_data + 1, &old_mcr);
1294
7b73ee05 1295 if (info->chip_type >= HPT374)
26ccb802 1296 new_mcr = old_mcr & ~0x07;
7b73ee05 1297 else if (info->chip_type >= HPT370) {
26ccb802
SS
1298 new_mcr = old_mcr;
1299 new_mcr &= ~0x02;
1300
1301#ifdef HPT_DELAY_INTERRUPT
1302 new_mcr &= ~0x01;
1303#else
1304 new_mcr |= 0x01;
1305#endif
1306 } else /* HPT366 and HPT368 */
1307 new_mcr = old_mcr & ~0x80;
1308
1309 if (new_mcr != old_mcr)
1310 pci_write_config_byte(dev, hwif->select_data + 1, new_mcr);
1311
1312 if (!hwif->dma_base) {
1313 hwif->drives[0].autotune = hwif->drives[1].autotune = 1;
1314 return;
1315 }
1316
2648e5d9 1317 hwif->ultra_mask = hwif->cds->udma_mask;
26ccb802
SS
1318 hwif->mwdma_mask = 0x07;
1319
1da177e4
LT
1320 /*
1321 * The HPT37x uses the CBLID pins as outputs for MA15/MA16
abc4ad4c 1322 * address lines to access an external EEPROM. To read valid
1da177e4
LT
1323 * cable detect state the pins must be enabled as inputs.
1324 */
7b73ee05 1325 if (chip_type == HPT374 && (PCI_FUNC(dev->devfn) & 1)) {
1da177e4
LT
1326 /*
1327 * HPT374 PCI function 1
1328 * - set bit 15 of reg 0x52 to enable TCBLID as input
1329 * - set bit 15 of reg 0x56 to enable FCBLID as input
1330 */
abc4ad4c
SS
1331 u8 mcr_addr = hwif->select_data + 2;
1332 u16 mcr;
1333
1334 pci_read_config_word (dev, mcr_addr, &mcr);
1335 pci_write_config_word(dev, mcr_addr, (mcr | 0x8000));
1da177e4 1336 /* now read cable id register */
abc4ad4c
SS
1337 pci_read_config_byte (dev, 0x5a, &scr1);
1338 pci_write_config_word(dev, mcr_addr, mcr);
7b73ee05 1339 } else if (chip_type >= HPT370) {
1da177e4
LT
1340 /*
1341 * HPT370/372 and 374 pcifn 0
abc4ad4c 1342 * - clear bit 0 of reg 0x5b to enable P/SCBLID as inputs
1da177e4 1343 */
abc4ad4c 1344 u8 scr2 = 0;
1da177e4 1345
abc4ad4c
SS
1346 pci_read_config_byte (dev, 0x5b, &scr2);
1347 pci_write_config_byte(dev, 0x5b, (scr2 & ~1));
1348 /* now read cable id register */
1349 pci_read_config_byte (dev, 0x5a, &scr1);
1350 pci_write_config_byte(dev, 0x5b, scr2);
1351 } else
1352 pci_read_config_byte (dev, 0x5a, &scr1);
1da177e4 1353
49521f97
BZ
1354 if (hwif->cbl != ATA_CBL_PATA40_SHORT)
1355 hwif->cbl = (scr1 & ata66) ? ATA_CBL_PATA40 : ATA_CBL_PATA80;
1da177e4 1356
26ccb802 1357 hwif->ide_dma_check = &hpt366_config_drive_xfer_rate;
1da177e4 1358
7b73ee05 1359 if (chip_type >= HPT374) {
26ccb802
SS
1360 hwif->ide_dma_test_irq = &hpt374_ide_dma_test_irq;
1361 hwif->ide_dma_end = &hpt374_ide_dma_end;
7b73ee05 1362 } else if (chip_type >= HPT370) {
26ccb802
SS
1363 hwif->dma_start = &hpt370_ide_dma_start;
1364 hwif->ide_dma_end = &hpt370_ide_dma_end;
c283f5db 1365 hwif->dma_timeout = &hpt370_dma_timeout;
26ccb802 1366 } else
841d2a9b 1367 hwif->dma_lost_irq = &hpt366_dma_lost_irq;
1da177e4
LT
1368
1369 if (!noautodma)
1370 hwif->autodma = 1;
26ccb802 1371 hwif->drives[0].autodma = hwif->drives[1].autodma = hwif->autodma;
1da177e4
LT
1372}
1373
1374static void __devinit init_dma_hpt366(ide_hwif_t *hwif, unsigned long dmabase)
1375{
26ccb802 1376 struct pci_dev *dev = hwif->pci_dev;
abc4ad4c
SS
1377 u8 masterdma = 0, slavedma = 0;
1378 u8 dma_new = 0, dma_old = 0;
1da177e4
LT
1379 unsigned long flags;
1380
26ccb802 1381 dma_old = hwif->INB(dmabase + 2);
1da177e4
LT
1382
1383 local_irq_save(flags);
1384
1385 dma_new = dma_old;
abc4ad4c
SS
1386 pci_read_config_byte(dev, hwif->channel ? 0x4b : 0x43, &masterdma);
1387 pci_read_config_byte(dev, hwif->channel ? 0x4f : 0x47, &slavedma);
1da177e4
LT
1388
1389 if (masterdma & 0x30) dma_new |= 0x20;
abc4ad4c 1390 if ( slavedma & 0x30) dma_new |= 0x40;
1da177e4 1391 if (dma_new != dma_old)
abc4ad4c 1392 hwif->OUTB(dma_new, dmabase + 2);
1da177e4
LT
1393
1394 local_irq_restore(flags);
1395
1396 ide_setup_dma(hwif, dmabase, 8);
1397}
1398
1399static int __devinit init_setup_hpt374(struct pci_dev *dev, ide_pci_device_t *d)
1400{
b4586715 1401 struct pci_dev *dev2;
1da177e4
LT
1402
1403 if (PCI_FUNC(dev->devfn) & 1)
1404 return -ENODEV;
1405
7b73ee05
SS
1406 pci_set_drvdata(dev, &hpt374);
1407
b4586715
SS
1408 if ((dev2 = pci_get_slot(dev->bus, dev->devfn + 1)) != NULL) {
1409 int ret;
1410
7b73ee05
SS
1411 pci_set_drvdata(dev2, &hpt374);
1412
b4586715
SS
1413 if (dev2->irq != dev->irq) {
1414 /* FIXME: we need a core pci_set_interrupt() */
1415 dev2->irq = dev->irq;
1416 printk(KERN_WARNING "%s: PCI config space interrupt "
1417 "fixed.\n", d->name);
1da177e4 1418 }
b4586715
SS
1419 ret = ide_setup_pci_devices(dev, dev2, d);
1420 if (ret < 0)
1421 pci_dev_put(dev2);
1422 return ret;
1da177e4
LT
1423 }
1424 return ide_setup_pci_device(dev, d);
1425}
1426
90778574 1427static int __devinit init_setup_hpt372n(struct pci_dev *dev, ide_pci_device_t *d)
1da177e4 1428{
7b73ee05
SS
1429 pci_set_drvdata(dev, &hpt372n);
1430
1da177e4
LT
1431 return ide_setup_pci_device(dev, d);
1432}
1433
836c0063
SS
1434static int __devinit init_setup_hpt371(struct pci_dev *dev, ide_pci_device_t *d)
1435{
7b73ee05 1436 struct hpt_info *info;
44c10138 1437 u8 mcr1 = 0;
90778574 1438
44c10138 1439 if (dev->revision > 1) {
90778574 1440 d->name = "HPT371N";
836c0063 1441
7b73ee05
SS
1442 info = &hpt371n;
1443 } else
1444 info = &hpt371;
1445
836c0063
SS
1446 /*
1447 * HPT371 chips physically have only one channel, the secondary one,
1448 * but the primary channel registers do exist! Go figure...
1449 * So, we manually disable the non-existing channel here
1450 * (if the BIOS hasn't done this already).
1451 */
1452 pci_read_config_byte(dev, 0x50, &mcr1);
1453 if (mcr1 & 0x04)
90778574
SS
1454 pci_write_config_byte(dev, 0x50, mcr1 & ~0x04);
1455
7b73ee05
SS
1456 pci_set_drvdata(dev, info);
1457
90778574
SS
1458 return ide_setup_pci_device(dev, d);
1459}
1460
1461static int __devinit init_setup_hpt372a(struct pci_dev *dev, ide_pci_device_t *d)
1462{
7b73ee05 1463 struct hpt_info *info;
90778574 1464
44c10138 1465 if (dev->revision > 1) {
90778574
SS
1466 d->name = "HPT372N";
1467
7b73ee05
SS
1468 info = &hpt372n;
1469 } else
1470 info = &hpt372a;
1471 pci_set_drvdata(dev, info);
1472
90778574
SS
1473 return ide_setup_pci_device(dev, d);
1474}
1475
1476static int __devinit init_setup_hpt302(struct pci_dev *dev, ide_pci_device_t *d)
1477{
7b73ee05 1478 struct hpt_info *info;
90778574 1479
44c10138 1480 if (dev->revision > 1) {
90778574 1481 d->name = "HPT302N";
836c0063 1482
7b73ee05
SS
1483 info = &hpt302n;
1484 } else
1485 info = &hpt302;
1486 pci_set_drvdata(dev, info);
1487
836c0063
SS
1488 return ide_setup_pci_device(dev, d);
1489}
1490
1da177e4
LT
1491static int __devinit init_setup_hpt366(struct pci_dev *dev, ide_pci_device_t *d)
1492{
b4586715 1493 struct pci_dev *dev2;
44c10138 1494 u8 rev = dev->revision;
90778574
SS
1495 static char *chipset_names[] = { "HPT366", "HPT366", "HPT368",
1496 "HPT370", "HPT370A", "HPT372",
1497 "HPT372N" };
7b73ee05
SS
1498 static struct hpt_info *info[] = { &hpt36x, &hpt36x, &hpt36x,
1499 &hpt370, &hpt370a, &hpt372,
1500 &hpt372n };
1da177e4
LT
1501
1502 if (PCI_FUNC(dev->devfn) & 1)
1503 return -ENODEV;
1504
2648e5d9
SS
1505 switch (rev) {
1506 case 0:
1507 case 1:
1508 case 2:
1509 /*
1510 * HPT36x chips have one channel per function and have
1511 * both channel enable bits located differently and visible
1512 * to both functions -- really stupid design decision... :-(
1513 * Bit 4 is for the primary channel, bit 5 for the secondary.
1514 */
a5d8c5c8 1515 d->host_flags |= IDE_HFLAG_SINGLE;
2648e5d9
SS
1516 d->enablebits[0].mask = d->enablebits[0].val = 0x10;
1517
2808b0a9
SS
1518 d->udma_mask = HPT366_ALLOW_ATA66_3 ? (HPT366_ALLOW_ATA66_4 ?
1519 ATA_UDMA4 : ATA_UDMA3) : ATA_UDMA2;
2648e5d9
SS
1520 break;
1521 case 3:
1522 case 4:
2808b0a9 1523 d->udma_mask = HPT370_ALLOW_ATA100_5 ? ATA_UDMA5 : ATA_UDMA4;
2648e5d9
SS
1524 break;
1525 default:
e139b0b0 1526 rev = 6;
2648e5d9
SS
1527 /* fall thru */
1528 case 5:
1529 case 6:
2808b0a9 1530 d->udma_mask = HPT372_ALLOW_ATA133_6 ? ATA_UDMA6 : ATA_UDMA5;
2648e5d9
SS
1531 break;
1532 }
1533
90778574 1534 d->name = chipset_names[rev];
1da177e4 1535
7b73ee05
SS
1536 pci_set_drvdata(dev, info[rev]);
1537
90778574
SS
1538 if (rev > 2)
1539 goto init_single;
1da177e4 1540
b4586715 1541 if ((dev2 = pci_get_slot(dev->bus, dev->devfn + 1)) != NULL) {
96dcc08b 1542 u8 mcr1 = 0, pin1 = 0, pin2 = 0;
b4586715
SS
1543 int ret;
1544
7b73ee05
SS
1545 pci_set_drvdata(dev2, info[rev]);
1546
96dcc08b
SS
1547 /*
1548 * Now we'll have to force both channels enabled if
1549 * at least one of them has been enabled by BIOS...
1550 */
1551 pci_read_config_byte(dev, 0x50, &mcr1);
1552 if (mcr1 & 0x30)
1553 pci_write_config_byte(dev, 0x50, mcr1 | 0x30);
1554
b4586715
SS
1555 pci_read_config_byte(dev, PCI_INTERRUPT_PIN, &pin1);
1556 pci_read_config_byte(dev2, PCI_INTERRUPT_PIN, &pin2);
1557 if (pin1 != pin2 && dev->irq == dev2->irq) {
1558 d->bootable = ON_BOARD;
1559 printk("%s: onboard version of chipset, pin1=%d pin2=%d\n",
1560 d->name, pin1, pin2);
1da177e4 1561 }
b4586715
SS
1562 ret = ide_setup_pci_devices(dev, dev2, d);
1563 if (ret < 0)
1564 pci_dev_put(dev2);
1565 return ret;
1da177e4
LT
1566 }
1567init_single:
1568 return ide_setup_pci_device(dev, d);
1569}
1570
1571static ide_pci_device_t hpt366_chipsets[] __devinitdata = {
1572 { /* 0 */
1573 .name = "HPT366",
1574 .init_setup = init_setup_hpt366,
1575 .init_chipset = init_chipset_hpt366,
1576 .init_hwif = init_hwif_hpt366,
1577 .init_dma = init_dma_hpt366,
1da177e4 1578 .autodma = AUTODMA,
7b73ee05 1579 .enablebits = {{0x50,0x04,0x04}, {0x54,0x04,0x04}},
1da177e4 1580 .bootable = OFF_BOARD,
4099d143
BZ
1581 .extra = 240,
1582 .pio_mask = ATA_PIO4,
1da177e4
LT
1583 },{ /* 1 */
1584 .name = "HPT372A",
90778574 1585 .init_setup = init_setup_hpt372a,
1da177e4
LT
1586 .init_chipset = init_chipset_hpt366,
1587 .init_hwif = init_hwif_hpt366,
1588 .init_dma = init_dma_hpt366,
1da177e4 1589 .autodma = AUTODMA,
7b73ee05 1590 .enablebits = {{0x50,0x04,0x04}, {0x54,0x04,0x04}},
2808b0a9 1591 .udma_mask = HPT372_ALLOW_ATA133_6 ? ATA_UDMA6 : ATA_UDMA5,
1da177e4 1592 .bootable = OFF_BOARD,
4099d143
BZ
1593 .extra = 240,
1594 .pio_mask = ATA_PIO4,
1da177e4
LT
1595 },{ /* 2 */
1596 .name = "HPT302",
90778574 1597 .init_setup = init_setup_hpt302,
1da177e4
LT
1598 .init_chipset = init_chipset_hpt366,
1599 .init_hwif = init_hwif_hpt366,
1600 .init_dma = init_dma_hpt366,
1da177e4 1601 .autodma = AUTODMA,
7b73ee05 1602 .enablebits = {{0x50,0x04,0x04}, {0x54,0x04,0x04}},
2808b0a9 1603 .udma_mask = HPT302_ALLOW_ATA133_6 ? ATA_UDMA6 : ATA_UDMA5,
1da177e4 1604 .bootable = OFF_BOARD,
4099d143
BZ
1605 .extra = 240,
1606 .pio_mask = ATA_PIO4,
1da177e4
LT
1607 },{ /* 3 */
1608 .name = "HPT371",
836c0063 1609 .init_setup = init_setup_hpt371,
1da177e4
LT
1610 .init_chipset = init_chipset_hpt366,
1611 .init_hwif = init_hwif_hpt366,
1612 .init_dma = init_dma_hpt366,
1da177e4 1613 .autodma = AUTODMA,
836c0063 1614 .enablebits = {{0x50,0x04,0x04}, {0x54,0x04,0x04}},
2808b0a9 1615 .udma_mask = HPT371_ALLOW_ATA133_6 ? ATA_UDMA6 : ATA_UDMA5,
1da177e4 1616 .bootable = OFF_BOARD,
4099d143
BZ
1617 .extra = 240,
1618 .pio_mask = ATA_PIO4,
1da177e4
LT
1619 },{ /* 4 */
1620 .name = "HPT374",
1621 .init_setup = init_setup_hpt374,
1622 .init_chipset = init_chipset_hpt366,
1623 .init_hwif = init_hwif_hpt366,
1624 .init_dma = init_dma_hpt366,
1da177e4 1625 .autodma = AUTODMA,
7b73ee05 1626 .enablebits = {{0x50,0x04,0x04}, {0x54,0x04,0x04}},
2808b0a9 1627 .udma_mask = ATA_UDMA5,
1da177e4 1628 .bootable = OFF_BOARD,
4099d143
BZ
1629 .extra = 240,
1630 .pio_mask = ATA_PIO4,
1da177e4
LT
1631 },{ /* 5 */
1632 .name = "HPT372N",
90778574 1633 .init_setup = init_setup_hpt372n,
1da177e4
LT
1634 .init_chipset = init_chipset_hpt366,
1635 .init_hwif = init_hwif_hpt366,
1636 .init_dma = init_dma_hpt366,
1da177e4 1637 .autodma = AUTODMA,
7b73ee05 1638 .enablebits = {{0x50,0x04,0x04}, {0x54,0x04,0x04}},
2808b0a9 1639 .udma_mask = HPT372_ALLOW_ATA133_6 ? ATA_UDMA6 : ATA_UDMA5,
1da177e4 1640 .bootable = OFF_BOARD,
4099d143
BZ
1641 .extra = 240,
1642 .pio_mask = ATA_PIO4,
1da177e4
LT
1643 }
1644};
1645
1646/**
1647 * hpt366_init_one - called when an HPT366 is found
1648 * @dev: the hpt366 device
1649 * @id: the matching pci id
1650 *
1651 * Called when the PCI registration layer (or the IDE initialization)
1652 * finds a device matching our IDE device tables.
73d1dd93
SS
1653 *
1654 * NOTE: since we'll have to modify some fields of the ide_pci_device_t
1655 * structure depending on the chip's revision, we'd better pass a local
1656 * copy down the call chain...
1da177e4 1657 */
1da177e4
LT
1658static int __devinit hpt366_init_one(struct pci_dev *dev, const struct pci_device_id *id)
1659{
73d1dd93 1660 ide_pci_device_t d = hpt366_chipsets[id->driver_data];
1da177e4 1661
73d1dd93 1662 return d.init_setup(dev, &d);
1da177e4
LT
1663}
1664
1665static struct pci_device_id hpt366_pci_tbl[] = {
1666 { PCI_VENDOR_ID_TTI, PCI_DEVICE_ID_TTI_HPT366, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0},
1667 { PCI_VENDOR_ID_TTI, PCI_DEVICE_ID_TTI_HPT372, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 1},
1668 { PCI_VENDOR_ID_TTI, PCI_DEVICE_ID_TTI_HPT302, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 2},
1669 { PCI_VENDOR_ID_TTI, PCI_DEVICE_ID_TTI_HPT371, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 3},
1670 { PCI_VENDOR_ID_TTI, PCI_DEVICE_ID_TTI_HPT374, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 4},
1671 { PCI_VENDOR_ID_TTI, PCI_DEVICE_ID_TTI_HPT372N, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 5},
1672 { 0, },
1673};
1674MODULE_DEVICE_TABLE(pci, hpt366_pci_tbl);
1675
1676static struct pci_driver driver = {
1677 .name = "HPT366_IDE",
1678 .id_table = hpt366_pci_tbl,
1679 .probe = hpt366_init_one,
1680};
1681
82ab1eec 1682static int __init hpt366_ide_init(void)
1da177e4
LT
1683{
1684 return ide_pci_register_driver(&driver);
1685}
1686
1687module_init(hpt366_ide_init);
1688
1689MODULE_AUTHOR("Andre Hedrick");
1690MODULE_DESCRIPTION("PCI driver module for Highpoint HPT366 IDE");
1691MODULE_LICENSE("GPL");