]> git.proxmox.com Git - mirror_ubuntu-zesty-kernel.git/blame - drivers/ide/pci/hpt366.c
ide: add ->cable_detect method to ide_hwif_t
[mirror_ubuntu-zesty-kernel.git] / drivers / ide / pci / hpt366.c
CommitLineData
1da177e4 1/*
1da177e4
LT
2 * Copyright (C) 1999-2003 Andre Hedrick <andre@linux-ide.org>
3 * Portions Copyright (C) 2001 Sun Microsystems, Inc.
4 * Portions Copyright (C) 2003 Red Hat Inc
fbf47840 5 * Portions Copyright (C) 2007 Bartlomiej Zolnierkiewicz
38b66f84 6 * Portions Copyright (C) 2005-2007 MontaVista Software, Inc.
1da177e4
LT
7 *
8 * Thanks to HighPoint Technologies for their assistance, and hardware.
9 * Special Thanks to Jon Burchmore in SanDiego for the deep pockets, his
10 * donation of an ABit BP6 mainboard, processor, and memory acellerated
11 * development and support.
12 *
b39b01ff 13 *
836c0063
SS
14 * HighPoint has its own drivers (open source except for the RAID part)
15 * available from http://www.highpoint-tech.com/BIOS%20+%20Driver/.
16 * This may be useful to anyone wanting to work on this driver, however do not
17 * trust them too much since the code tends to become less and less meaningful
18 * as the time passes... :-/
b39b01ff 19 *
1da177e4
LT
20 * Note that final HPT370 support was done by force extraction of GPL.
21 *
22 * - add function for getting/setting power status of drive
23 * - the HPT370's state machine can get confused. reset it before each dma
24 * xfer to prevent that from happening.
25 * - reset state engine whenever we get an error.
26 * - check for busmaster state at end of dma.
27 * - use new highpoint timings.
28 * - detect bus speed using highpoint register.
29 * - use pll if we don't have a clock table. added a 66MHz table that's
30 * just 2x the 33MHz table.
31 * - removed turnaround. NOTE: we never want to switch between pll and
32 * pci clocks as the chip can glitch in those cases. the highpoint
33 * approved workaround slows everything down too much to be useful. in
34 * addition, we would have to serialize access to each chip.
35 * Adrian Sun <a.sun@sun.com>
36 *
37 * add drive timings for 66MHz PCI bus,
38 * fix ATA Cable signal detection, fix incorrect /proc info
39 * add /proc display for per-drive PIO/DMA/UDMA mode and
40 * per-channel ATA-33/66 Cable detect.
41 * Duncan Laurie <void@sun.com>
42 *
43 * fixup /proc output for multiple controllers
44 * Tim Hockin <thockin@sun.com>
45 *
46 * On hpt366:
47 * Reset the hpt366 on error, reset on dma
48 * Fix disabling Fast Interrupt hpt366.
49 * Mike Waychison <crlf@sun.com>
50 *
51 * Added support for 372N clocking and clock switching. The 372N needs
52 * different clocks on read/write. This requires overloading rw_disk and
53 * other deeply crazy things. Thanks to <http://www.hoerstreich.de> for
54 * keeping me sane.
55 * Alan Cox <alan@redhat.com>
56 *
836c0063
SS
57 * - fix the clock turnaround code: it was writing to the wrong ports when
58 * called for the secondary channel, caching the current clock mode per-
59 * channel caused the cached register value to get out of sync with the
60 * actual one, the channels weren't serialized, the turnaround shouldn't
61 * be done on 66 MHz PCI bus
7b73ee05
SS
62 * - disable UltraATA/100 for HPT370 by default as the 33 MHz clock being used
63 * does not allow for this speed anyway
64 * - avoid touching disabled channels (e.g. HPT371/N are single channel chips,
65 * their primary channel is kind of virtual, it isn't tied to any pins)
471a0bda
SS
66 * - fix/remove bad/unused timing tables and use one set of tables for the whole
67 * HPT37x chip family; save space by introducing the separate transfer mode
68 * table in which the mode lookup is done
26c068da 69 * - use f_CNT value saved by the HighPoint BIOS as reading it directly gives
72931368
SS
70 * the wrong PCI frequency since DPLL has already been calibrated by BIOS;
71 * read it only from the function 0 of HPT374 chips
33b18a60
SS
72 * - fix the hotswap code: it caused RESET- to glitch when tristating the bus,
73 * and for HPT36x the obsolete HDIO_TRISTATE_HWIF handler was called instead
73d1dd93
SS
74 * - pass to init_chipset() handlers a copy of the IDE PCI device structure as
75 * they tamper with its fields
7b73ee05
SS
76 * - pass to the init_setup handlers a copy of the ide_pci_device_t structure
77 * since they may tamper with its fields
90778574
SS
78 * - prefix the driver startup messages with the real chip name
79 * - claim the extra 240 bytes of I/O space for all chips
2648e5d9 80 * - optimize the UltraDMA filtering and the drive list lookup code
b4586715 81 * - use pci_get_slot() to get to the function 1 of HPT36x/374
7b73ee05
SS
82 * - cache offset of the channel's misc. control registers (MCRs) being used
83 * throughout the driver
84 * - only touch the relevant MCR when detecting the cable type on HPT374's
85 * function 1
abc4ad4c 86 * - rename all the register related variables consistently
7b73ee05
SS
87 * - move all the interrupt twiddling code from the speedproc handlers into
88 * init_hwif_hpt366(), also grouping all the DMA related code together there
866664d7 89 * - merge HPT36x/HPT37x speedproc handlers, fix PIO timing register mask and
7b73ee05
SS
90 * separate the UltraDMA and MWDMA masks there to avoid changing PIO timings
91 * when setting an UltraDMA mode
92 * - fix hpt3xx_tune_drive() to set the PIO mode requested, not always select
93 * the best possible one
4bf63de2 94 * - clean up DMA timeout handling for HPT370
7b73ee05
SS
95 * - switch to using the enumeration type to differ between the numerous chip
96 * variants, matching PCI device/revision ID with the chip type early, at the
97 * init_setup stage
98 * - extend the hpt_info structure to hold the DPLL and PCI clock frequencies,
99 * stop duplicating it for each channel by storing the pointer in the pci_dev
100 * structure: first, at the init_setup stage, point it to a static "template"
101 * with only the chip type and its specific base DPLL frequency, the highest
2648e5d9
SS
102 * UltraDMA mode, and the chip settings table pointer filled, then, at the
103 * init_chipset stage, allocate per-chip instance and fill it with the rest
104 * of the necessary information
7b73ee05
SS
105 * - get rid of the constant thresholds in the HPT37x PCI clock detection code,
106 * switch to calculating PCI clock frequency based on the chip's base DPLL
107 * frequency
108 * - switch to using the DPLL clock and enable UltraATA/133 mode by default on
278978e9
SS
109 * anything newer than HPT370/A (except HPT374 that is not capable of this
110 * mode according to the manual)
6273d26a
SS
111 * - fold PCI clock detection and DPLL setup code into init_chipset_hpt366(),
112 * also fixing the interchanged 25/40 MHz PCI clock cases for HPT36x chips;
7b73ee05
SS
113 * unify HPT36x/37x timing setup code and the speedproc handlers by joining
114 * the register setting lists into the table indexed by the clock selected
2648e5d9 115 * - set the correct hwif->ultra_mask for each individual chip
b4e44369 116 * - add Ultra and MW DMA mode filtering for the HPT37[24] based SATA cards
7b73ee05 117 * Sergei Shtylyov, <sshtylyov@ru.mvista.com> or <source@mvista.com>
1da177e4
LT
118 */
119
1da177e4
LT
120#include <linux/types.h>
121#include <linux/module.h>
122#include <linux/kernel.h>
123#include <linux/delay.h>
124#include <linux/timer.h>
125#include <linux/mm.h>
126#include <linux/ioport.h>
127#include <linux/blkdev.h>
128#include <linux/hdreg.h>
129
130#include <linux/interrupt.h>
131#include <linux/pci.h>
132#include <linux/init.h>
133#include <linux/ide.h>
134
135#include <asm/uaccess.h>
136#include <asm/io.h>
137#include <asm/irq.h>
138
139/* various tuning parameters */
140#define HPT_RESET_STATE_ENGINE
836c0063
SS
141#undef HPT_DELAY_INTERRUPT
142#define HPT_SERIALIZE_IO 0
1da177e4
LT
143
144static const char *quirk_drives[] = {
145 "QUANTUM FIREBALLlct08 08",
146 "QUANTUM FIREBALLP KA6.4",
147 "QUANTUM FIREBALLP LM20.4",
148 "QUANTUM FIREBALLP LM20.5",
149 NULL
150};
151
152static const char *bad_ata100_5[] = {
153 "IBM-DTLA-307075",
154 "IBM-DTLA-307060",
155 "IBM-DTLA-307045",
156 "IBM-DTLA-307030",
157 "IBM-DTLA-307020",
158 "IBM-DTLA-307015",
159 "IBM-DTLA-305040",
160 "IBM-DTLA-305030",
161 "IBM-DTLA-305020",
162 "IC35L010AVER07-0",
163 "IC35L020AVER07-0",
164 "IC35L030AVER07-0",
165 "IC35L040AVER07-0",
166 "IC35L060AVER07-0",
167 "WDC AC310200R",
168 NULL
169};
170
171static const char *bad_ata66_4[] = {
172 "IBM-DTLA-307075",
173 "IBM-DTLA-307060",
174 "IBM-DTLA-307045",
175 "IBM-DTLA-307030",
176 "IBM-DTLA-307020",
177 "IBM-DTLA-307015",
178 "IBM-DTLA-305040",
179 "IBM-DTLA-305030",
180 "IBM-DTLA-305020",
181 "IC35L010AVER07-0",
182 "IC35L020AVER07-0",
183 "IC35L030AVER07-0",
184 "IC35L040AVER07-0",
185 "IC35L060AVER07-0",
186 "WDC AC310200R",
783353b1 187 "MAXTOR STM3320620A",
1da177e4
LT
188 NULL
189};
190
191static const char *bad_ata66_3[] = {
192 "WDC AC310200R",
193 NULL
194};
195
196static const char *bad_ata33[] = {
197 "Maxtor 92720U8", "Maxtor 92040U6", "Maxtor 91360U4", "Maxtor 91020U3", "Maxtor 90845U3", "Maxtor 90650U2",
198 "Maxtor 91360D8", "Maxtor 91190D7", "Maxtor 91020D6", "Maxtor 90845D5", "Maxtor 90680D4", "Maxtor 90510D3", "Maxtor 90340D2",
199 "Maxtor 91152D8", "Maxtor 91008D7", "Maxtor 90845D6", "Maxtor 90840D6", "Maxtor 90720D5", "Maxtor 90648D5", "Maxtor 90576D4",
200 "Maxtor 90510D4",
201 "Maxtor 90432D3", "Maxtor 90288D2", "Maxtor 90256D2",
202 "Maxtor 91000D8", "Maxtor 90910D8", "Maxtor 90875D7", "Maxtor 90840D7", "Maxtor 90750D6", "Maxtor 90625D5", "Maxtor 90500D4",
203 "Maxtor 91728D8", "Maxtor 91512D7", "Maxtor 91303D6", "Maxtor 91080D5", "Maxtor 90845D4", "Maxtor 90680D4", "Maxtor 90648D3", "Maxtor 90432D2",
204 NULL
205};
206
471a0bda
SS
207static u8 xfer_speeds[] = {
208 XFER_UDMA_6,
209 XFER_UDMA_5,
210 XFER_UDMA_4,
211 XFER_UDMA_3,
212 XFER_UDMA_2,
213 XFER_UDMA_1,
214 XFER_UDMA_0,
215
216 XFER_MW_DMA_2,
217 XFER_MW_DMA_1,
218 XFER_MW_DMA_0,
219
220 XFER_PIO_4,
221 XFER_PIO_3,
222 XFER_PIO_2,
223 XFER_PIO_1,
224 XFER_PIO_0
1da177e4
LT
225};
226
471a0bda
SS
227/* Key for bus clock timings
228 * 36x 37x
229 * bits bits
230 * 0:3 0:3 data_high_time. Inactive time of DIOW_/DIOR_ for PIO and MW DMA.
231 * cycles = value + 1
232 * 4:7 4:8 data_low_time. Active time of DIOW_/DIOR_ for PIO and MW DMA.
233 * cycles = value + 1
234 * 8:11 9:12 cmd_high_time. Inactive time of DIOW_/DIOR_ during task file
235 * register access.
236 * 12:15 13:17 cmd_low_time. Active time of DIOW_/DIOR_ during task file
237 * register access.
238 * 16:18 18:20 udma_cycle_time. Clock cycles for UDMA xfer.
239 * - 21 CLK frequency: 0=ATA clock, 1=dual ATA clock.
240 * 19:21 22:24 pre_high_time. Time to initialize the 1st cycle for PIO and
241 * MW DMA xfer.
242 * 22:24 25:27 cmd_pre_high_time. Time to initialize the 1st PIO cycle for
243 * task file register access.
244 * 28 28 UDMA enable.
245 * 29 29 DMA enable.
246 * 30 30 PIO MST enable. If set, the chip is in bus master mode during
247 * PIO xfer.
248 * 31 31 FIFO enable.
1da177e4 249 */
1da177e4 250
471a0bda
SS
251static u32 forty_base_hpt36x[] = {
252 /* XFER_UDMA_6 */ 0x900fd943,
253 /* XFER_UDMA_5 */ 0x900fd943,
254 /* XFER_UDMA_4 */ 0x900fd943,
255 /* XFER_UDMA_3 */ 0x900ad943,
256 /* XFER_UDMA_2 */ 0x900bd943,
257 /* XFER_UDMA_1 */ 0x9008d943,
258 /* XFER_UDMA_0 */ 0x9008d943,
259
260 /* XFER_MW_DMA_2 */ 0xa008d943,
261 /* XFER_MW_DMA_1 */ 0xa010d955,
262 /* XFER_MW_DMA_0 */ 0xa010d9fc,
263
264 /* XFER_PIO_4 */ 0xc008d963,
265 /* XFER_PIO_3 */ 0xc010d974,
266 /* XFER_PIO_2 */ 0xc010d997,
267 /* XFER_PIO_1 */ 0xc010d9c7,
268 /* XFER_PIO_0 */ 0xc018d9d9
1da177e4
LT
269};
270
471a0bda
SS
271static u32 thirty_three_base_hpt36x[] = {
272 /* XFER_UDMA_6 */ 0x90c9a731,
273 /* XFER_UDMA_5 */ 0x90c9a731,
274 /* XFER_UDMA_4 */ 0x90c9a731,
275 /* XFER_UDMA_3 */ 0x90cfa731,
276 /* XFER_UDMA_2 */ 0x90caa731,
277 /* XFER_UDMA_1 */ 0x90cba731,
278 /* XFER_UDMA_0 */ 0x90c8a731,
279
280 /* XFER_MW_DMA_2 */ 0xa0c8a731,
281 /* XFER_MW_DMA_1 */ 0xa0c8a732, /* 0xa0c8a733 */
282 /* XFER_MW_DMA_0 */ 0xa0c8a797,
283
284 /* XFER_PIO_4 */ 0xc0c8a731,
285 /* XFER_PIO_3 */ 0xc0c8a742,
286 /* XFER_PIO_2 */ 0xc0d0a753,
287 /* XFER_PIO_1 */ 0xc0d0a7a3, /* 0xc0d0a793 */
288 /* XFER_PIO_0 */ 0xc0d0a7aa /* 0xc0d0a7a7 */
1da177e4
LT
289};
290
471a0bda
SS
291static u32 twenty_five_base_hpt36x[] = {
292 /* XFER_UDMA_6 */ 0x90c98521,
293 /* XFER_UDMA_5 */ 0x90c98521,
294 /* XFER_UDMA_4 */ 0x90c98521,
295 /* XFER_UDMA_3 */ 0x90cf8521,
296 /* XFER_UDMA_2 */ 0x90cf8521,
297 /* XFER_UDMA_1 */ 0x90cb8521,
298 /* XFER_UDMA_0 */ 0x90cb8521,
299
300 /* XFER_MW_DMA_2 */ 0xa0ca8521,
301 /* XFER_MW_DMA_1 */ 0xa0ca8532,
302 /* XFER_MW_DMA_0 */ 0xa0ca8575,
303
304 /* XFER_PIO_4 */ 0xc0ca8521,
305 /* XFER_PIO_3 */ 0xc0ca8532,
306 /* XFER_PIO_2 */ 0xc0ca8542,
307 /* XFER_PIO_1 */ 0xc0d08572,
308 /* XFER_PIO_0 */ 0xc0d08585
1da177e4
LT
309};
310
809b53c4
SS
311#if 0
312/* These are the timing tables from the HighPoint open source drivers... */
471a0bda
SS
313static u32 thirty_three_base_hpt37x[] = {
314 /* XFER_UDMA_6 */ 0x12446231, /* 0x12646231 ?? */
315 /* XFER_UDMA_5 */ 0x12446231,
316 /* XFER_UDMA_4 */ 0x12446231,
317 /* XFER_UDMA_3 */ 0x126c6231,
318 /* XFER_UDMA_2 */ 0x12486231,
319 /* XFER_UDMA_1 */ 0x124c6233,
320 /* XFER_UDMA_0 */ 0x12506297,
321
322 /* XFER_MW_DMA_2 */ 0x22406c31,
323 /* XFER_MW_DMA_1 */ 0x22406c33,
324 /* XFER_MW_DMA_0 */ 0x22406c97,
325
326 /* XFER_PIO_4 */ 0x06414e31,
327 /* XFER_PIO_3 */ 0x06414e42,
328 /* XFER_PIO_2 */ 0x06414e53,
329 /* XFER_PIO_1 */ 0x06814e93,
330 /* XFER_PIO_0 */ 0x06814ea7
1da177e4
LT
331};
332
471a0bda
SS
333static u32 fifty_base_hpt37x[] = {
334 /* XFER_UDMA_6 */ 0x12848242,
335 /* XFER_UDMA_5 */ 0x12848242,
336 /* XFER_UDMA_4 */ 0x12ac8242,
337 /* XFER_UDMA_3 */ 0x128c8242,
338 /* XFER_UDMA_2 */ 0x120c8242,
339 /* XFER_UDMA_1 */ 0x12148254,
340 /* XFER_UDMA_0 */ 0x121882ea,
341
342 /* XFER_MW_DMA_2 */ 0x22808242,
343 /* XFER_MW_DMA_1 */ 0x22808254,
344 /* XFER_MW_DMA_0 */ 0x228082ea,
345
346 /* XFER_PIO_4 */ 0x0a81f442,
347 /* XFER_PIO_3 */ 0x0a81f443,
348 /* XFER_PIO_2 */ 0x0a81f454,
349 /* XFER_PIO_1 */ 0x0ac1f465,
350 /* XFER_PIO_0 */ 0x0ac1f48a
1da177e4
LT
351};
352
471a0bda
SS
353static u32 sixty_six_base_hpt37x[] = {
354 /* XFER_UDMA_6 */ 0x1c869c62,
355 /* XFER_UDMA_5 */ 0x1cae9c62, /* 0x1c8a9c62 */
356 /* XFER_UDMA_4 */ 0x1c8a9c62,
357 /* XFER_UDMA_3 */ 0x1c8e9c62,
358 /* XFER_UDMA_2 */ 0x1c929c62,
359 /* XFER_UDMA_1 */ 0x1c9a9c62,
360 /* XFER_UDMA_0 */ 0x1c829c62,
361
362 /* XFER_MW_DMA_2 */ 0x2c829c62,
363 /* XFER_MW_DMA_1 */ 0x2c829c66,
364 /* XFER_MW_DMA_0 */ 0x2c829d2e,
365
366 /* XFER_PIO_4 */ 0x0c829c62,
367 /* XFER_PIO_3 */ 0x0c829c84,
368 /* XFER_PIO_2 */ 0x0c829ca6,
369 /* XFER_PIO_1 */ 0x0d029d26,
370 /* XFER_PIO_0 */ 0x0d029d5e
1da177e4 371};
809b53c4
SS
372#else
373/*
374 * The following are the new timing tables with PIO mode data/taskfile transfer
375 * overclocking fixed...
376 */
377
378/* This table is taken from the HPT370 data manual rev. 1.02 */
379static u32 thirty_three_base_hpt37x[] = {
380 /* XFER_UDMA_6 */ 0x16455031, /* 0x16655031 ?? */
381 /* XFER_UDMA_5 */ 0x16455031,
382 /* XFER_UDMA_4 */ 0x16455031,
383 /* XFER_UDMA_3 */ 0x166d5031,
384 /* XFER_UDMA_2 */ 0x16495031,
385 /* XFER_UDMA_1 */ 0x164d5033,
386 /* XFER_UDMA_0 */ 0x16515097,
387
388 /* XFER_MW_DMA_2 */ 0x26515031,
389 /* XFER_MW_DMA_1 */ 0x26515033,
390 /* XFER_MW_DMA_0 */ 0x26515097,
391
392 /* XFER_PIO_4 */ 0x06515021,
393 /* XFER_PIO_3 */ 0x06515022,
394 /* XFER_PIO_2 */ 0x06515033,
395 /* XFER_PIO_1 */ 0x06915065,
396 /* XFER_PIO_0 */ 0x06d1508a
397};
398
399static u32 fifty_base_hpt37x[] = {
400 /* XFER_UDMA_6 */ 0x1a861842,
401 /* XFER_UDMA_5 */ 0x1a861842,
402 /* XFER_UDMA_4 */ 0x1aae1842,
403 /* XFER_UDMA_3 */ 0x1a8e1842,
404 /* XFER_UDMA_2 */ 0x1a0e1842,
405 /* XFER_UDMA_1 */ 0x1a161854,
406 /* XFER_UDMA_0 */ 0x1a1a18ea,
407
408 /* XFER_MW_DMA_2 */ 0x2a821842,
409 /* XFER_MW_DMA_1 */ 0x2a821854,
410 /* XFER_MW_DMA_0 */ 0x2a8218ea,
411
412 /* XFER_PIO_4 */ 0x0a821842,
413 /* XFER_PIO_3 */ 0x0a821843,
414 /* XFER_PIO_2 */ 0x0a821855,
415 /* XFER_PIO_1 */ 0x0ac218a8,
416 /* XFER_PIO_0 */ 0x0b02190c
417};
418
419static u32 sixty_six_base_hpt37x[] = {
420 /* XFER_UDMA_6 */ 0x1c86fe62,
421 /* XFER_UDMA_5 */ 0x1caefe62, /* 0x1c8afe62 */
422 /* XFER_UDMA_4 */ 0x1c8afe62,
423 /* XFER_UDMA_3 */ 0x1c8efe62,
424 /* XFER_UDMA_2 */ 0x1c92fe62,
425 /* XFER_UDMA_1 */ 0x1c9afe62,
426 /* XFER_UDMA_0 */ 0x1c82fe62,
427
428 /* XFER_MW_DMA_2 */ 0x2c82fe62,
429 /* XFER_MW_DMA_1 */ 0x2c82fe66,
430 /* XFER_MW_DMA_0 */ 0x2c82ff2e,
431
432 /* XFER_PIO_4 */ 0x0c82fe62,
433 /* XFER_PIO_3 */ 0x0c82fe84,
434 /* XFER_PIO_2 */ 0x0c82fea6,
435 /* XFER_PIO_1 */ 0x0d02ff26,
436 /* XFER_PIO_0 */ 0x0d42ff7f
437};
438#endif
1da177e4 439
1da177e4 440#define HPT366_DEBUG_DRIVE_INFO 0
7b73ee05
SS
441#define HPT371_ALLOW_ATA133_6 1
442#define HPT302_ALLOW_ATA133_6 1
443#define HPT372_ALLOW_ATA133_6 1
e139b0b0 444#define HPT370_ALLOW_ATA100_5 0
1da177e4
LT
445#define HPT366_ALLOW_ATA66_4 1
446#define HPT366_ALLOW_ATA66_3 1
447#define HPT366_MAX_DEVS 8
448
7b73ee05
SS
449/* Supported ATA clock frequencies */
450enum ata_clock {
451 ATA_CLOCK_25MHZ,
452 ATA_CLOCK_33MHZ,
453 ATA_CLOCK_40MHZ,
454 ATA_CLOCK_50MHZ,
455 ATA_CLOCK_66MHZ,
456 NUM_ATA_CLOCKS
457};
1da177e4 458
866664d7
SS
459struct hpt_timings {
460 u32 pio_mask;
461 u32 dma_mask;
462 u32 ultra_mask;
463 u32 *clock_table[NUM_ATA_CLOCKS];
464};
465
b39b01ff 466/*
7b73ee05 467 * Hold all the HighPoint chip information in one place.
b39b01ff 468 */
1da177e4 469
7b73ee05 470struct hpt_info {
fbf47840 471 char *chip_name; /* Chip name */
7b73ee05 472 u8 chip_type; /* Chip type */
fbf47840 473 u8 udma_mask; /* Allowed UltraDMA modes mask. */
7b73ee05
SS
474 u8 dpll_clk; /* DPLL clock in MHz */
475 u8 pci_clk; /* PCI clock in MHz */
866664d7
SS
476 struct hpt_timings *timings; /* Chipset timing data */
477 u8 clock; /* ATA clock selected */
b39b01ff
AC
478};
479
7b73ee05
SS
480/* Supported HighPoint chips */
481enum {
482 HPT36x,
483 HPT370,
484 HPT370A,
485 HPT374,
486 HPT372,
487 HPT372A,
488 HPT302,
489 HPT371,
490 HPT372N,
491 HPT302N,
492 HPT371N
493};
b39b01ff 494
866664d7
SS
495static struct hpt_timings hpt36x_timings = {
496 .pio_mask = 0xc1f8ffff,
497 .dma_mask = 0x303800ff,
498 .ultra_mask = 0x30070000,
499 .clock_table = {
500 [ATA_CLOCK_25MHZ] = twenty_five_base_hpt36x,
501 [ATA_CLOCK_33MHZ] = thirty_three_base_hpt36x,
502 [ATA_CLOCK_40MHZ] = forty_base_hpt36x,
503 [ATA_CLOCK_50MHZ] = NULL,
504 [ATA_CLOCK_66MHZ] = NULL
505 }
7b73ee05 506};
e139b0b0 507
866664d7
SS
508static struct hpt_timings hpt37x_timings = {
509 .pio_mask = 0xcfc3ffff,
510 .dma_mask = 0x31c001ff,
511 .ultra_mask = 0x303c0000,
512 .clock_table = {
513 [ATA_CLOCK_25MHZ] = NULL,
514 [ATA_CLOCK_33MHZ] = thirty_three_base_hpt37x,
515 [ATA_CLOCK_40MHZ] = NULL,
516 [ATA_CLOCK_50MHZ] = fifty_base_hpt37x,
517 [ATA_CLOCK_66MHZ] = sixty_six_base_hpt37x
518 }
7b73ee05 519};
1da177e4 520
282037f1 521static const struct hpt_info hpt36x __devinitdata = {
fbf47840 522 .chip_name = "HPT36x",
7b73ee05 523 .chip_type = HPT36x,
fbf47840 524 .udma_mask = HPT366_ALLOW_ATA66_3 ? (HPT366_ALLOW_ATA66_4 ? ATA_UDMA4 : ATA_UDMA3) : ATA_UDMA2,
7b73ee05 525 .dpll_clk = 0, /* no DPLL */
866664d7 526 .timings = &hpt36x_timings
7b73ee05
SS
527};
528
282037f1 529static const struct hpt_info hpt370 __devinitdata = {
fbf47840 530 .chip_name = "HPT370",
7b73ee05 531 .chip_type = HPT370,
fbf47840 532 .udma_mask = HPT370_ALLOW_ATA100_5 ? ATA_UDMA5 : ATA_UDMA4,
7b73ee05 533 .dpll_clk = 48,
866664d7 534 .timings = &hpt37x_timings
7b73ee05
SS
535};
536
282037f1 537static const struct hpt_info hpt370a __devinitdata = {
fbf47840 538 .chip_name = "HPT370A",
7b73ee05 539 .chip_type = HPT370A,
fbf47840 540 .udma_mask = HPT370_ALLOW_ATA100_5 ? ATA_UDMA5 : ATA_UDMA4,
7b73ee05 541 .dpll_clk = 48,
866664d7 542 .timings = &hpt37x_timings
7b73ee05
SS
543};
544
282037f1 545static const struct hpt_info hpt374 __devinitdata = {
fbf47840 546 .chip_name = "HPT374",
7b73ee05 547 .chip_type = HPT374,
fbf47840 548 .udma_mask = ATA_UDMA5,
7b73ee05 549 .dpll_clk = 48,
866664d7 550 .timings = &hpt37x_timings
7b73ee05
SS
551};
552
282037f1 553static const struct hpt_info hpt372 __devinitdata = {
fbf47840 554 .chip_name = "HPT372",
7b73ee05 555 .chip_type = HPT372,
fbf47840 556 .udma_mask = HPT372_ALLOW_ATA133_6 ? ATA_UDMA6 : ATA_UDMA5,
7b73ee05 557 .dpll_clk = 55,
866664d7 558 .timings = &hpt37x_timings
7b73ee05
SS
559};
560
282037f1 561static const struct hpt_info hpt372a __devinitdata = {
fbf47840 562 .chip_name = "HPT372A",
7b73ee05 563 .chip_type = HPT372A,
fbf47840 564 .udma_mask = HPT372_ALLOW_ATA133_6 ? ATA_UDMA6 : ATA_UDMA5,
7b73ee05 565 .dpll_clk = 66,
866664d7 566 .timings = &hpt37x_timings
7b73ee05
SS
567};
568
282037f1 569static const struct hpt_info hpt302 __devinitdata = {
fbf47840 570 .chip_name = "HPT302",
7b73ee05 571 .chip_type = HPT302,
fbf47840 572 .udma_mask = HPT302_ALLOW_ATA133_6 ? ATA_UDMA6 : ATA_UDMA5,
7b73ee05 573 .dpll_clk = 66,
866664d7 574 .timings = &hpt37x_timings
7b73ee05
SS
575};
576
282037f1 577static const struct hpt_info hpt371 __devinitdata = {
fbf47840 578 .chip_name = "HPT371",
7b73ee05 579 .chip_type = HPT371,
fbf47840 580 .udma_mask = HPT371_ALLOW_ATA133_6 ? ATA_UDMA6 : ATA_UDMA5,
7b73ee05 581 .dpll_clk = 66,
866664d7 582 .timings = &hpt37x_timings
7b73ee05
SS
583};
584
282037f1 585static const struct hpt_info hpt372n __devinitdata = {
fbf47840 586 .chip_name = "HPT372N",
7b73ee05 587 .chip_type = HPT372N,
fbf47840 588 .udma_mask = HPT372_ALLOW_ATA133_6 ? ATA_UDMA6 : ATA_UDMA5,
7b73ee05 589 .dpll_clk = 77,
866664d7 590 .timings = &hpt37x_timings
7b73ee05
SS
591};
592
282037f1 593static const struct hpt_info hpt302n __devinitdata = {
fbf47840 594 .chip_name = "HPT302N",
7b73ee05 595 .chip_type = HPT302N,
fbf47840 596 .udma_mask = HPT302_ALLOW_ATA133_6 ? ATA_UDMA6 : ATA_UDMA5,
7b73ee05 597 .dpll_clk = 77,
866664d7 598 .timings = &hpt37x_timings
7b73ee05
SS
599};
600
282037f1 601static const struct hpt_info hpt371n __devinitdata = {
fbf47840 602 .chip_name = "HPT371N",
7b73ee05 603 .chip_type = HPT371N,
fbf47840 604 .udma_mask = HPT371_ALLOW_ATA133_6 ? ATA_UDMA6 : ATA_UDMA5,
7b73ee05 605 .dpll_clk = 77,
866664d7 606 .timings = &hpt37x_timings
7b73ee05 607};
1da177e4 608
e139b0b0
SS
609static int check_in_drive_list(ide_drive_t *drive, const char **list)
610{
611 struct hd_driveid *id = drive->id;
612
613 while (*list)
614 if (!strcmp(*list++,id->model))
615 return 1;
616 return 0;
617}
1da177e4 618
1da177e4 619/*
2808b0a9
SS
620 * The Marvell bridge chips used on the HighPoint SATA cards do not seem
621 * to support the UltraDMA modes 1, 2, and 3 as well as any MWDMA modes...
1da177e4 622 */
2d5eaa6d
BZ
623
624static u8 hpt3xx_udma_filter(ide_drive_t *drive)
1da177e4 625{
2808b0a9 626 ide_hwif_t *hwif = HWIF(drive);
36501650
BZ
627 struct pci_dev *dev = to_pci_dev(hwif->dev);
628 struct hpt_info *info = pci_get_drvdata(dev);
2808b0a9 629 u8 mask = hwif->ultra_mask;
1da177e4 630
2648e5d9 631 switch (info->chip_type) {
2648e5d9
SS
632 case HPT36x:
633 if (!HPT366_ALLOW_ATA66_4 ||
634 check_in_drive_list(drive, bad_ata66_4))
2808b0a9 635 mask = ATA_UDMA3;
7b73ee05 636
2648e5d9
SS
637 if (!HPT366_ALLOW_ATA66_3 ||
638 check_in_drive_list(drive, bad_ata66_3))
2808b0a9 639 mask = ATA_UDMA2;
2648e5d9 640 break;
2808b0a9
SS
641 case HPT370:
642 if (!HPT370_ALLOW_ATA100_5 ||
643 check_in_drive_list(drive, bad_ata100_5))
644 mask = ATA_UDMA4;
645 break;
646 case HPT370A:
647 if (!HPT370_ALLOW_ATA100_5 ||
648 check_in_drive_list(drive, bad_ata100_5))
649 return ATA_UDMA4;
650 case HPT372 :
651 case HPT372A:
652 case HPT372N:
653 case HPT374 :
654 if (ide_dev_is_sata(drive->id))
655 mask &= ~0x0e;
656 /* Fall thru */
2648e5d9 657 default:
2808b0a9 658 return mask;
1da177e4 659 }
2648e5d9
SS
660
661 return check_in_drive_list(drive, bad_ata33) ? 0x00 : mask;
1da177e4
LT
662}
663
b4e44369
SS
664static u8 hpt3xx_mdma_filter(ide_drive_t *drive)
665{
666 ide_hwif_t *hwif = HWIF(drive);
36501650
BZ
667 struct pci_dev *dev = to_pci_dev(hwif->dev);
668 struct hpt_info *info = pci_get_drvdata(dev);
b4e44369
SS
669
670 switch (info->chip_type) {
671 case HPT372 :
672 case HPT372A:
673 case HPT372N:
674 case HPT374 :
675 if (ide_dev_is_sata(drive->id))
676 return 0x00;
677 /* Fall thru */
678 default:
679 return 0x07;
680 }
681}
682
7b73ee05 683static u32 get_speed_setting(u8 speed, struct hpt_info *info)
1da177e4 684{
471a0bda
SS
685 int i;
686
687 /*
688 * Lookup the transfer mode table to get the index into
689 * the timing table.
690 *
691 * NOTE: For XFER_PIO_SLOW, PIO mode 0 timings will be used.
692 */
693 for (i = 0; i < ARRAY_SIZE(xfer_speeds) - 1; i++)
694 if (xfer_speeds[i] == speed)
695 break;
866664d7
SS
696
697 return info->timings->clock_table[info->clock][i];
1da177e4
LT
698}
699
866664d7 700static void hpt3xx_set_mode(ide_drive_t *drive, const u8 speed)
1da177e4 701{
36501650 702 struct pci_dev *dev = to_pci_dev(drive->hwif->dev);
7b73ee05 703 struct hpt_info *info = pci_get_drvdata(dev);
866664d7
SS
704 struct hpt_timings *t = info->timings;
705 u8 itr_addr = 0x40 + (drive->dn * 4);
26ccb802 706 u32 old_itr = 0;
ceb1b2c5 707 u32 new_itr = get_speed_setting(speed, info);
866664d7
SS
708 u32 itr_mask = speed < XFER_MW_DMA_0 ? t->pio_mask :
709 (speed < XFER_UDMA_0 ? t->dma_mask :
710 t->ultra_mask);
b39b01ff 711
ceb1b2c5
SS
712 pci_read_config_dword(dev, itr_addr, &old_itr);
713 new_itr = (old_itr & ~itr_mask) | (new_itr & itr_mask);
1da177e4 714 /*
abc4ad4c
SS
715 * Disable on-chip PIO FIFO/buffer (and PIO MST mode as well)
716 * to avoid problems handling I/O errors later
1da177e4 717 */
abc4ad4c 718 new_itr &= ~0xc0000000;
1da177e4 719
abc4ad4c 720 pci_write_config_dword(dev, itr_addr, new_itr);
1da177e4
LT
721}
722
26bcb879 723static void hpt3xx_set_pio_mode(ide_drive_t *drive, const u8 pio)
1da177e4 724{
866664d7 725 hpt3xx_set_mode(drive, XFER_PIO_0 + pio);
1da177e4
LT
726}
727
f01393e4 728static void hpt3xx_quirkproc(ide_drive_t *drive)
1da177e4 729{
e139b0b0
SS
730 struct hd_driveid *id = drive->id;
731 const char **list = quirk_drives;
732
733 while (*list)
f01393e4
BZ
734 if (strstr(id->model, *list++)) {
735 drive->quirk_list = 1;
736 return;
737 }
738
739 drive->quirk_list = 0;
1da177e4
LT
740}
741
26ccb802 742static void hpt3xx_maskproc(ide_drive_t *drive, int mask)
1da177e4 743{
abc4ad4c 744 ide_hwif_t *hwif = HWIF(drive);
36501650 745 struct pci_dev *dev = to_pci_dev(hwif->dev);
7b73ee05 746 struct hpt_info *info = pci_get_drvdata(dev);
1da177e4
LT
747
748 if (drive->quirk_list) {
7b73ee05 749 if (info->chip_type >= HPT370) {
abc4ad4c
SS
750 u8 scr1 = 0;
751
752 pci_read_config_byte(dev, 0x5a, &scr1);
753 if (((scr1 & 0x10) >> 4) != mask) {
754 if (mask)
755 scr1 |= 0x10;
756 else
757 scr1 &= ~0x10;
758 pci_write_config_byte(dev, 0x5a, scr1);
759 }
1da177e4 760 } else {
abc4ad4c 761 if (mask)
b39b01ff 762 disable_irq(hwif->irq);
abc4ad4c
SS
763 else
764 enable_irq (hwif->irq);
1da177e4 765 }
abc4ad4c 766 } else
31e8a465
BZ
767 outb(mask ? (drive->ctl | 2) : (drive->ctl & ~2),
768 IDE_CONTROL_REG);
1da177e4
LT
769}
770
1da177e4 771/*
abc4ad4c 772 * This is specific to the HPT366 UDMA chipset
1da177e4
LT
773 * by HighPoint|Triones Technologies, Inc.
774 */
841d2a9b 775static void hpt366_dma_lost_irq(ide_drive_t *drive)
1da177e4 776{
36501650 777 struct pci_dev *dev = to_pci_dev(drive->hwif->dev);
abc4ad4c
SS
778 u8 mcr1 = 0, mcr3 = 0, scr1 = 0;
779
780 pci_read_config_byte(dev, 0x50, &mcr1);
781 pci_read_config_byte(dev, 0x52, &mcr3);
782 pci_read_config_byte(dev, 0x5a, &scr1);
783 printk("%s: (%s) mcr1=0x%02x, mcr3=0x%02x, scr1=0x%02x\n",
784 drive->name, __FUNCTION__, mcr1, mcr3, scr1);
785 if (scr1 & 0x10)
786 pci_write_config_byte(dev, 0x5a, scr1 & ~0x10);
841d2a9b 787 ide_dma_lost_irq(drive);
1da177e4
LT
788}
789
4bf63de2 790static void hpt370_clear_engine(ide_drive_t *drive)
1da177e4 791{
abc4ad4c 792 ide_hwif_t *hwif = HWIF(drive);
36501650 793 struct pci_dev *dev = to_pci_dev(hwif->dev);
abc4ad4c 794
36501650 795 pci_write_config_byte(dev, hwif->select_data, 0x37);
1da177e4
LT
796 udelay(10);
797}
798
4bf63de2
SS
799static void hpt370_irq_timeout(ide_drive_t *drive)
800{
801 ide_hwif_t *hwif = HWIF(drive);
36501650 802 struct pci_dev *dev = to_pci_dev(hwif->dev);
4bf63de2
SS
803 u16 bfifo = 0;
804 u8 dma_cmd;
805
36501650 806 pci_read_config_word(dev, hwif->select_data + 2, &bfifo);
4bf63de2
SS
807 printk(KERN_DEBUG "%s: %d bytes in FIFO\n", drive->name, bfifo & 0x1ff);
808
809 /* get DMA command mode */
31e8a465 810 dma_cmd = inb(hwif->dma_command);
4bf63de2 811 /* stop DMA */
31e8a465 812 outb(dma_cmd & ~0x1, hwif->dma_command);
4bf63de2
SS
813 hpt370_clear_engine(drive);
814}
815
1da177e4
LT
816static void hpt370_ide_dma_start(ide_drive_t *drive)
817{
818#ifdef HPT_RESET_STATE_ENGINE
819 hpt370_clear_engine(drive);
820#endif
821 ide_dma_start(drive);
822}
823
4bf63de2 824static int hpt370_ide_dma_end(ide_drive_t *drive)
1da177e4
LT
825{
826 ide_hwif_t *hwif = HWIF(drive);
31e8a465 827 u8 dma_stat = inb(hwif->dma_status);
1da177e4
LT
828
829 if (dma_stat & 0x01) {
830 /* wait a little */
831 udelay(20);
31e8a465 832 dma_stat = inb(hwif->dma_status);
4bf63de2
SS
833 if (dma_stat & 0x01)
834 hpt370_irq_timeout(drive);
1da177e4 835 }
1da177e4
LT
836 return __ide_dma_end(drive);
837}
838
c283f5db 839static void hpt370_dma_timeout(ide_drive_t *drive)
1da177e4 840{
4bf63de2 841 hpt370_irq_timeout(drive);
c283f5db 842 ide_dma_timeout(drive);
1da177e4
LT
843}
844
1da177e4
LT
845/* returns 1 if DMA IRQ issued, 0 otherwise */
846static int hpt374_ide_dma_test_irq(ide_drive_t *drive)
847{
848 ide_hwif_t *hwif = HWIF(drive);
36501650 849 struct pci_dev *dev = to_pci_dev(hwif->dev);
1da177e4 850 u16 bfifo = 0;
abc4ad4c 851 u8 dma_stat;
1da177e4 852
36501650 853 pci_read_config_word(dev, hwif->select_data + 2, &bfifo);
1da177e4
LT
854 if (bfifo & 0x1FF) {
855// printk("%s: %d bytes in FIFO\n", drive->name, bfifo);
856 return 0;
857 }
858
0ecdca26 859 dma_stat = inb(hwif->dma_status);
1da177e4 860 /* return 1 if INTR asserted */
abc4ad4c 861 if (dma_stat & 4)
1da177e4
LT
862 return 1;
863
864 if (!drive->waiting_for_dma)
865 printk(KERN_WARNING "%s: (%s) called while not waiting\n",
866 drive->name, __FUNCTION__);
867 return 0;
868}
869
abc4ad4c 870static int hpt374_ide_dma_end(ide_drive_t *drive)
1da177e4 871{
1da177e4 872 ide_hwif_t *hwif = HWIF(drive);
36501650 873 struct pci_dev *dev = to_pci_dev(hwif->dev);
abc4ad4c
SS
874 u8 mcr = 0, mcr_addr = hwif->select_data;
875 u8 bwsr = 0, mask = hwif->channel ? 0x02 : 0x01;
876
877 pci_read_config_byte(dev, 0x6a, &bwsr);
878 pci_read_config_byte(dev, mcr_addr, &mcr);
879 if (bwsr & mask)
880 pci_write_config_byte(dev, mcr_addr, mcr | 0x30);
1da177e4
LT
881 return __ide_dma_end(drive);
882}
883
884/**
836c0063
SS
885 * hpt3xxn_set_clock - perform clock switching dance
886 * @hwif: hwif to switch
887 * @mode: clocking mode (0x21 for write, 0x23 otherwise)
1da177e4 888 *
836c0063 889 * Switch the DPLL clock on the HPT3xxN devices. This is a right mess.
1da177e4 890 */
836c0063
SS
891
892static void hpt3xxn_set_clock(ide_hwif_t *hwif, u8 mode)
1da177e4 893{
1c029fd6
BZ
894 unsigned long base = hwif->extra_base;
895 u8 scr2 = inb(base + 0x6b);
836c0063
SS
896
897 if ((scr2 & 0x7f) == mode)
898 return;
899
1da177e4 900 /* Tristate the bus */
1c029fd6
BZ
901 outb(0x80, base + 0x63);
902 outb(0x80, base + 0x67);
836c0063 903
1da177e4 904 /* Switch clock and reset channels */
1c029fd6
BZ
905 outb(mode, base + 0x6b);
906 outb(0xc0, base + 0x69);
836c0063 907
7b73ee05
SS
908 /*
909 * Reset the state machines.
910 * NOTE: avoid accidentally enabling the disabled channels.
911 */
1c029fd6
BZ
912 outb(inb(base + 0x60) | 0x32, base + 0x60);
913 outb(inb(base + 0x64) | 0x32, base + 0x64);
836c0063 914
1da177e4 915 /* Complete reset */
1c029fd6 916 outb(0x00, base + 0x69);
836c0063 917
1da177e4 918 /* Reconnect channels to bus */
1c029fd6
BZ
919 outb(0x00, base + 0x63);
920 outb(0x00, base + 0x67);
1da177e4
LT
921}
922
923/**
836c0063 924 * hpt3xxn_rw_disk - prepare for I/O
1da177e4
LT
925 * @drive: drive for command
926 * @rq: block request structure
927 *
836c0063 928 * This is called when a disk I/O is issued to HPT3xxN.
1da177e4
LT
929 * We need it because of the clock switching.
930 */
931
836c0063 932static void hpt3xxn_rw_disk(ide_drive_t *drive, struct request *rq)
1da177e4 933{
7b73ee05 934 hpt3xxn_set_clock(HWIF(drive), rq_data_dir(rq) ? 0x23 : 0x21);
1da177e4
LT
935}
936
1da177e4 937/*
33b18a60 938 * Set/get power state for a drive.
abc4ad4c 939 * NOTE: affects both drives on each channel.
1da177e4 940 *
33b18a60 941 * When we turn the power back on, we need to re-initialize things.
1da177e4
LT
942 */
943#define TRISTATE_BIT 0x8000
33b18a60
SS
944
945static int hpt3xx_busproc(ide_drive_t *drive, int state)
1da177e4 946{
abc4ad4c 947 ide_hwif_t *hwif = HWIF(drive);
36501650 948 struct pci_dev *dev = to_pci_dev(hwif->dev);
abc4ad4c
SS
949 u8 mcr_addr = hwif->select_data + 2;
950 u8 resetmask = hwif->channel ? 0x80 : 0x40;
951 u8 bsr2 = 0;
952 u16 mcr = 0;
1da177e4
LT
953
954 hwif->bus_state = state;
955
33b18a60 956 /* Grab the status. */
abc4ad4c
SS
957 pci_read_config_word(dev, mcr_addr, &mcr);
958 pci_read_config_byte(dev, 0x59, &bsr2);
1da177e4 959
33b18a60
SS
960 /*
961 * Set the state. We don't set it if we don't need to do so.
962 * Make sure that the drive knows that it has failed if it's off.
963 */
1da177e4
LT
964 switch (state) {
965 case BUSSTATE_ON:
abc4ad4c 966 if (!(bsr2 & resetmask))
1da177e4 967 return 0;
33b18a60
SS
968 hwif->drives[0].failures = hwif->drives[1].failures = 0;
969
abc4ad4c
SS
970 pci_write_config_byte(dev, 0x59, bsr2 & ~resetmask);
971 pci_write_config_word(dev, mcr_addr, mcr & ~TRISTATE_BIT);
33b18a60 972 return 0;
1da177e4 973 case BUSSTATE_OFF:
abc4ad4c 974 if ((bsr2 & resetmask) && !(mcr & TRISTATE_BIT))
1da177e4 975 return 0;
abc4ad4c 976 mcr &= ~TRISTATE_BIT;
1da177e4
LT
977 break;
978 case BUSSTATE_TRISTATE:
abc4ad4c 979 if ((bsr2 & resetmask) && (mcr & TRISTATE_BIT))
1da177e4 980 return 0;
abc4ad4c 981 mcr |= TRISTATE_BIT;
1da177e4 982 break;
33b18a60
SS
983 default:
984 return -EINVAL;
1da177e4 985 }
1da177e4 986
33b18a60
SS
987 hwif->drives[0].failures = hwif->drives[0].max_failures + 1;
988 hwif->drives[1].failures = hwif->drives[1].max_failures + 1;
989
abc4ad4c
SS
990 pci_write_config_word(dev, mcr_addr, mcr);
991 pci_write_config_byte(dev, 0x59, bsr2 | resetmask);
1da177e4
LT
992 return 0;
993}
994
7b73ee05
SS
995/**
996 * hpt37x_calibrate_dpll - calibrate the DPLL
997 * @dev: PCI device
998 *
999 * Perform a calibration cycle on the DPLL.
1000 * Returns 1 if this succeeds
1001 */
1002static int __devinit hpt37x_calibrate_dpll(struct pci_dev *dev, u16 f_low, u16 f_high)
1da177e4 1003{
7b73ee05
SS
1004 u32 dpll = (f_high << 16) | f_low | 0x100;
1005 u8 scr2;
1006 int i;
b39b01ff 1007
7b73ee05 1008 pci_write_config_dword(dev, 0x5c, dpll);
b39b01ff 1009
7b73ee05
SS
1010 /* Wait for oscillator ready */
1011 for(i = 0; i < 0x5000; ++i) {
1012 udelay(50);
1013 pci_read_config_byte(dev, 0x5b, &scr2);
1014 if (scr2 & 0x80)
b39b01ff
AC
1015 break;
1016 }
7b73ee05
SS
1017 /* See if it stays ready (we'll just bail out if it's not yet) */
1018 for(i = 0; i < 0x1000; ++i) {
1019 pci_read_config_byte(dev, 0x5b, &scr2);
1020 /* DPLL destabilized? */
1021 if(!(scr2 & 0x80))
1022 return 0;
1023 }
1024 /* Turn off tuning, we have the DPLL set */
1025 pci_read_config_dword (dev, 0x5c, &dpll);
1026 pci_write_config_dword(dev, 0x5c, (dpll & ~0x100));
1027 return 1;
b39b01ff
AC
1028}
1029
7b73ee05 1030static unsigned int __devinit init_chipset_hpt366(struct pci_dev *dev, const char *name)
b39b01ff 1031{
7b73ee05
SS
1032 struct hpt_info *info = kmalloc(sizeof(struct hpt_info), GFP_KERNEL);
1033 unsigned long io_base = pci_resource_start(dev, 4);
1034 u8 pci_clk, dpll_clk = 0; /* PCI and DPLL clock in MHz */
72931368 1035 u8 chip_type;
7b73ee05
SS
1036 enum ata_clock clock;
1037
1038 if (info == NULL) {
1039 printk(KERN_ERR "%s: out of memory!\n", name);
1040 return -ENOMEM;
1041 }
1042
1da177e4 1043 /*
7b73ee05
SS
1044 * Copy everything from a static "template" structure
1045 * to just allocated per-chip hpt_info structure.
1da177e4 1046 */
72931368
SS
1047 memcpy(info, pci_get_drvdata(dev), sizeof(struct hpt_info));
1048 chip_type = info->chip_type;
1da177e4 1049
7b73ee05
SS
1050 pci_write_config_byte(dev, PCI_CACHE_LINE_SIZE, (L1_CACHE_BYTES / 4));
1051 pci_write_config_byte(dev, PCI_LATENCY_TIMER, 0x78);
1052 pci_write_config_byte(dev, PCI_MIN_GNT, 0x08);
1053 pci_write_config_byte(dev, PCI_MAX_LAT, 0x08);
26c068da 1054
1da177e4 1055 /*
7b73ee05 1056 * First, try to estimate the PCI clock frequency...
1da177e4 1057 */
72931368 1058 if (chip_type >= HPT370) {
7b73ee05
SS
1059 u8 scr1 = 0;
1060 u16 f_cnt = 0;
1061 u32 temp = 0;
1062
1063 /* Interrupt force enable. */
1064 pci_read_config_byte(dev, 0x5a, &scr1);
1065 if (scr1 & 0x10)
1066 pci_write_config_byte(dev, 0x5a, scr1 & ~0x10);
1067
1068 /*
1069 * HighPoint does this for HPT372A.
1070 * NOTE: This register is only writeable via I/O space.
1071 */
72931368 1072 if (chip_type == HPT372A)
7b73ee05
SS
1073 outb(0x0e, io_base + 0x9c);
1074
1075 /*
1076 * Default to PCI clock. Make sure MA15/16 are set to output
1077 * to prevent drives having problems with 40-pin cables.
1078 */
1079 pci_write_config_byte(dev, 0x5b, 0x23);
836c0063 1080
7b73ee05
SS
1081 /*
1082 * We'll have to read f_CNT value in order to determine
1083 * the PCI clock frequency according to the following ratio:
1084 *
1085 * f_CNT = Fpci * 192 / Fdpll
1086 *
1087 * First try reading the register in which the HighPoint BIOS
1088 * saves f_CNT value before reprogramming the DPLL from its
1089 * default setting (which differs for the various chips).
7b73ee05 1090 *
72931368
SS
1091 * NOTE: This register is only accessible via I/O space;
1092 * HPT374 BIOS only saves it for the function 0, so we have to
1093 * always read it from there -- no need to check the result of
1094 * pci_get_slot() for the function 0 as the whole device has
1095 * been already "pinned" (via function 1) in init_setup_hpt374()
1096 */
1097 if (chip_type == HPT374 && (PCI_FUNC(dev->devfn) & 1)) {
1098 struct pci_dev *dev1 = pci_get_slot(dev->bus,
1099 dev->devfn - 1);
1100 unsigned long io_base = pci_resource_start(dev1, 4);
1101
1102 temp = inl(io_base + 0x90);
1103 pci_dev_put(dev1);
1104 } else
1105 temp = inl(io_base + 0x90);
1106
1107 /*
1108 * In case the signature check fails, we'll have to
1109 * resort to reading the f_CNT register itself in hopes
1110 * that nobody has touched the DPLL yet...
7b73ee05 1111 */
7b73ee05
SS
1112 if ((temp & 0xFFFFF000) != 0xABCDE000) {
1113 int i;
1114
1115 printk(KERN_WARNING "%s: no clock data saved by BIOS\n",
1116 name);
1117
1118 /* Calculate the average value of f_CNT. */
1119 for (temp = i = 0; i < 128; i++) {
1120 pci_read_config_word(dev, 0x78, &f_cnt);
1121 temp += f_cnt & 0x1ff;
1122 mdelay(1);
1123 }
1124 f_cnt = temp / 128;
1125 } else
1126 f_cnt = temp & 0x1ff;
1127
1128 dpll_clk = info->dpll_clk;
1129 pci_clk = (f_cnt * dpll_clk) / 192;
1130
1131 /* Clamp PCI clock to bands. */
1132 if (pci_clk < 40)
1133 pci_clk = 33;
1134 else if(pci_clk < 45)
1135 pci_clk = 40;
1136 else if(pci_clk < 55)
1137 pci_clk = 50;
1da177e4 1138 else
7b73ee05 1139 pci_clk = 66;
836c0063 1140
7b73ee05
SS
1141 printk(KERN_INFO "%s: DPLL base: %d MHz, f_CNT: %d, "
1142 "assuming %d MHz PCI\n", name, dpll_clk, f_cnt, pci_clk);
90778574 1143 } else {
7b73ee05
SS
1144 u32 itr1 = 0;
1145
1146 pci_read_config_dword(dev, 0x40, &itr1);
1147
1148 /* Detect PCI clock by looking at cmd_high_time. */
1149 switch((itr1 >> 8) & 0x07) {
1150 case 0x09:
1151 pci_clk = 40;
6273d26a 1152 break;
7b73ee05
SS
1153 case 0x05:
1154 pci_clk = 25;
6273d26a 1155 break;
7b73ee05
SS
1156 case 0x07:
1157 default:
1158 pci_clk = 33;
6273d26a 1159 break;
1da177e4
LT
1160 }
1161 }
836c0063 1162
7b73ee05
SS
1163 /* Let's assume we'll use PCI clock for the ATA clock... */
1164 switch (pci_clk) {
1165 case 25:
1166 clock = ATA_CLOCK_25MHZ;
1167 break;
1168 case 33:
1169 default:
1170 clock = ATA_CLOCK_33MHZ;
1171 break;
1172 case 40:
1173 clock = ATA_CLOCK_40MHZ;
1174 break;
1175 case 50:
1176 clock = ATA_CLOCK_50MHZ;
1177 break;
1178 case 66:
1179 clock = ATA_CLOCK_66MHZ;
1180 break;
1181 }
836c0063 1182
1da177e4 1183 /*
7b73ee05
SS
1184 * Only try the DPLL if we don't have a table for the PCI clock that
1185 * we are running at for HPT370/A, always use it for anything newer...
b39b01ff 1186 *
7b73ee05
SS
1187 * NOTE: Using the internal DPLL results in slow reads on 33 MHz PCI.
1188 * We also don't like using the DPLL because this causes glitches
1189 * on PRST-/SRST- when the state engine gets reset...
1da177e4 1190 */
866664d7 1191 if (chip_type >= HPT374 || info->timings->clock_table[clock] == NULL) {
7b73ee05
SS
1192 u16 f_low, delta = pci_clk < 50 ? 2 : 4;
1193 int adjust;
1194
1195 /*
1196 * Select 66 MHz DPLL clock only if UltraATA/133 mode is
1197 * supported/enabled, use 50 MHz DPLL clock otherwise...
1198 */
fbf47840 1199 if (info->udma_mask == ATA_UDMA6) {
7b73ee05
SS
1200 dpll_clk = 66;
1201 clock = ATA_CLOCK_66MHZ;
1202 } else if (dpll_clk) { /* HPT36x chips don't have DPLL */
1203 dpll_clk = 50;
1204 clock = ATA_CLOCK_50MHZ;
1205 }
b39b01ff 1206
866664d7 1207 if (info->timings->clock_table[clock] == NULL) {
7b73ee05
SS
1208 printk(KERN_ERR "%s: unknown bus timing!\n", name);
1209 kfree(info);
1210 return -EIO;
1da177e4 1211 }
1da177e4 1212
7b73ee05
SS
1213 /* Select the DPLL clock. */
1214 pci_write_config_byte(dev, 0x5b, 0x21);
1215
1216 /*
1217 * Adjust the DPLL based upon PCI clock, enable it,
1218 * and wait for stabilization...
1219 */
1220 f_low = (pci_clk * 48) / dpll_clk;
1221
1222 for (adjust = 0; adjust < 8; adjust++) {
1223 if(hpt37x_calibrate_dpll(dev, f_low, f_low + delta))
1224 break;
1225
1226 /*
1227 * See if it'll settle at a fractionally different clock
1228 */
1229 if (adjust & 1)
1230 f_low -= adjust >> 1;
1231 else
1232 f_low += adjust >> 1;
1233 }
1234 if (adjust == 8) {
1235 printk(KERN_ERR "%s: DPLL did not stabilize!\n", name);
1236 kfree(info);
1237 return -EIO;
1238 }
1239
1240 printk("%s: using %d MHz DPLL clock\n", name, dpll_clk);
1241 } else {
1242 /* Mark the fact that we're not using the DPLL. */
1243 dpll_clk = 0;
1244
1245 printk("%s: using %d MHz PCI clock\n", name, pci_clk);
1246 }
b39b01ff 1247
7b73ee05
SS
1248 /* Store the clock frequencies. */
1249 info->dpll_clk = dpll_clk;
1250 info->pci_clk = pci_clk;
866664d7 1251 info->clock = clock;
1da177e4 1252
7b73ee05
SS
1253 /* Point to this chip's own instance of the hpt_info structure. */
1254 pci_set_drvdata(dev, info);
b39b01ff 1255
72931368 1256 if (chip_type >= HPT370) {
7b73ee05
SS
1257 u8 mcr1, mcr4;
1258
1259 /*
1260 * Reset the state engines.
1261 * NOTE: Avoid accidentally enabling the disabled channels.
1262 */
1263 pci_read_config_byte (dev, 0x50, &mcr1);
1264 pci_read_config_byte (dev, 0x54, &mcr4);
1265 pci_write_config_byte(dev, 0x50, (mcr1 | 0x32));
1266 pci_write_config_byte(dev, 0x54, (mcr4 | 0x32));
1267 udelay(100);
26ccb802 1268 }
1da177e4 1269
7b73ee05
SS
1270 /*
1271 * On HPT371N, if ATA clock is 66 MHz we must set bit 2 in
1272 * the MISC. register to stretch the UltraDMA Tss timing.
1273 * NOTE: This register is only writeable via I/O space.
1274 */
72931368 1275 if (chip_type == HPT371N && clock == ATA_CLOCK_66MHZ)
7b73ee05
SS
1276
1277 outb(inb(io_base + 0x9c) | 0x04, io_base + 0x9c);
1278
1da177e4
LT
1279 return dev->irq;
1280}
1281
bfa14b42
BZ
1282static u8 __devinit hpt3xx_cable_detect(ide_hwif_t *hwif)
1283{
1284 struct pci_dev *dev = to_pci_dev(hwif->dev);
1285 struct hpt_info *info = pci_get_drvdata(dev);
1286 u8 chip_type = info->chip_type;
1287 u8 scr1 = 0, ata66 = hwif->channel ? 0x01 : 0x02;
1288
1289 /*
1290 * The HPT37x uses the CBLID pins as outputs for MA15/MA16
1291 * address lines to access an external EEPROM. To read valid
1292 * cable detect state the pins must be enabled as inputs.
1293 */
1294 if (chip_type == HPT374 && (PCI_FUNC(dev->devfn) & 1)) {
1295 /*
1296 * HPT374 PCI function 1
1297 * - set bit 15 of reg 0x52 to enable TCBLID as input
1298 * - set bit 15 of reg 0x56 to enable FCBLID as input
1299 */
1300 u8 mcr_addr = hwif->select_data + 2;
1301 u16 mcr;
1302
1303 pci_read_config_word(dev, mcr_addr, &mcr);
1304 pci_write_config_word(dev, mcr_addr, (mcr | 0x8000));
1305 /* now read cable id register */
1306 pci_read_config_byte(dev, 0x5a, &scr1);
1307 pci_write_config_word(dev, mcr_addr, mcr);
1308 } else if (chip_type >= HPT370) {
1309 /*
1310 * HPT370/372 and 374 pcifn 0
1311 * - clear bit 0 of reg 0x5b to enable P/SCBLID as inputs
1312 */
1313 u8 scr2 = 0;
1314
1315 pci_read_config_byte(dev, 0x5b, &scr2);
1316 pci_write_config_byte(dev, 0x5b, (scr2 & ~1));
1317 /* now read cable id register */
1318 pci_read_config_byte(dev, 0x5a, &scr1);
1319 pci_write_config_byte(dev, 0x5b, scr2);
1320 } else
1321 pci_read_config_byte(dev, 0x5a, &scr1);
1322
1323 return (scr1 & ata66) ? ATA_CBL_PATA40 : ATA_CBL_PATA80;
1324}
1325
1da177e4
LT
1326static void __devinit init_hwif_hpt366(ide_hwif_t *hwif)
1327{
36501650 1328 struct pci_dev *dev = to_pci_dev(hwif->dev);
2808b0a9
SS
1329 struct hpt_info *info = pci_get_drvdata(dev);
1330 int serialize = HPT_SERIALIZE_IO;
2808b0a9
SS
1331 u8 chip_type = info->chip_type;
1332 u8 new_mcr, old_mcr = 0;
abc4ad4c
SS
1333
1334 /* Cache the channel's MISC. control registers' offset */
2808b0a9 1335 hwif->select_data = hwif->channel ? 0x54 : 0x50;
abc4ad4c 1336
26bcb879 1337 hwif->set_pio_mode = &hpt3xx_set_pio_mode;
866664d7 1338 hwif->set_dma_mode = &hpt3xx_set_mode;
a488f34e 1339
2808b0a9 1340 hwif->quirkproc = &hpt3xx_quirkproc;
2808b0a9
SS
1341 hwif->maskproc = &hpt3xx_maskproc;
1342 hwif->busproc = &hpt3xx_busproc;
2648e5d9 1343
2808b0a9 1344 hwif->udma_filter = &hpt3xx_udma_filter;
b4e44369 1345 hwif->mdma_filter = &hpt3xx_mdma_filter;
abc4ad4c 1346
bfa14b42
BZ
1347 hwif->cable_detect = hpt3xx_cable_detect;
1348
836c0063
SS
1349 /*
1350 * HPT3xxN chips have some complications:
1351 *
1352 * - on 33 MHz PCI we must clock switch
1353 * - on 66 MHz PCI we must NOT use the PCI clock
1354 */
7b73ee05 1355 if (chip_type >= HPT372N && info->dpll_clk && info->pci_clk < 66) {
836c0063
SS
1356 /*
1357 * Clock is shared between the channels,
1358 * so we'll have to serialize them... :-(
1359 */
1360 serialize = 1;
1361 hwif->rw_disk = &hpt3xxn_rw_disk;
1362 }
1da177e4 1363
26ccb802
SS
1364 /* Serialize access to this device if needed */
1365 if (serialize && hwif->mate)
1366 hwif->serialized = hwif->mate->serialized = 1;
1367
1368 /*
1369 * Disable the "fast interrupt" prediction. Don't hold off
1370 * on interrupts. (== 0x01 despite what the docs say)
1371 */
1372 pci_read_config_byte(dev, hwif->select_data + 1, &old_mcr);
1373
7b73ee05 1374 if (info->chip_type >= HPT374)
26ccb802 1375 new_mcr = old_mcr & ~0x07;
7b73ee05 1376 else if (info->chip_type >= HPT370) {
26ccb802
SS
1377 new_mcr = old_mcr;
1378 new_mcr &= ~0x02;
1379
1380#ifdef HPT_DELAY_INTERRUPT
1381 new_mcr &= ~0x01;
1382#else
1383 new_mcr |= 0x01;
1384#endif
1385 } else /* HPT366 and HPT368 */
1386 new_mcr = old_mcr & ~0x80;
1387
1388 if (new_mcr != old_mcr)
1389 pci_write_config_byte(dev, hwif->select_data + 1, new_mcr);
1390
a29ec3b2 1391 if (hwif->dma_base == 0)
26ccb802 1392 return;
26ccb802 1393
7b73ee05 1394 if (chip_type >= HPT374) {
26ccb802
SS
1395 hwif->ide_dma_test_irq = &hpt374_ide_dma_test_irq;
1396 hwif->ide_dma_end = &hpt374_ide_dma_end;
7b73ee05 1397 } else if (chip_type >= HPT370) {
26ccb802
SS
1398 hwif->dma_start = &hpt370_ide_dma_start;
1399 hwif->ide_dma_end = &hpt370_ide_dma_end;
c283f5db 1400 hwif->dma_timeout = &hpt370_dma_timeout;
26ccb802 1401 } else
841d2a9b 1402 hwif->dma_lost_irq = &hpt366_dma_lost_irq;
1da177e4
LT
1403}
1404
1405static void __devinit init_dma_hpt366(ide_hwif_t *hwif, unsigned long dmabase)
1406{
36501650 1407 struct pci_dev *dev = to_pci_dev(hwif->dev);
abc4ad4c
SS
1408 u8 masterdma = 0, slavedma = 0;
1409 u8 dma_new = 0, dma_old = 0;
1da177e4
LT
1410 unsigned long flags;
1411
31e8a465 1412 dma_old = inb(dmabase + 2);
1da177e4
LT
1413
1414 local_irq_save(flags);
1415
1416 dma_new = dma_old;
abc4ad4c
SS
1417 pci_read_config_byte(dev, hwif->channel ? 0x4b : 0x43, &masterdma);
1418 pci_read_config_byte(dev, hwif->channel ? 0x4f : 0x47, &slavedma);
1da177e4
LT
1419
1420 if (masterdma & 0x30) dma_new |= 0x20;
abc4ad4c 1421 if ( slavedma & 0x30) dma_new |= 0x40;
1da177e4 1422 if (dma_new != dma_old)
31e8a465 1423 outb(dma_new, dmabase + 2);
1da177e4
LT
1424
1425 local_irq_restore(flags);
1426
ecf32796 1427 ide_setup_dma(hwif, dmabase);
1da177e4
LT
1428}
1429
fbf47840 1430static void __devinit hpt374_init(struct pci_dev *dev, struct pci_dev *dev2)
1da177e4 1431{
fbf47840
BZ
1432 if (dev2->irq != dev->irq) {
1433 /* FIXME: we need a core pci_set_interrupt() */
1434 dev2->irq = dev->irq;
1435 printk(KERN_INFO "HPT374: PCI config space interrupt fixed\n");
1da177e4 1436 }
1da177e4
LT
1437}
1438
fbf47840 1439static void __devinit hpt371_init(struct pci_dev *dev)
836c0063 1440{
44c10138 1441 u8 mcr1 = 0;
90778574 1442
836c0063
SS
1443 /*
1444 * HPT371 chips physically have only one channel, the secondary one,
1445 * but the primary channel registers do exist! Go figure...
1446 * So, we manually disable the non-existing channel here
1447 * (if the BIOS hasn't done this already).
1448 */
1449 pci_read_config_byte(dev, 0x50, &mcr1);
1450 if (mcr1 & 0x04)
90778574 1451 pci_write_config_byte(dev, 0x50, mcr1 & ~0x04);
90778574
SS
1452}
1453
fbf47840 1454static int __devinit hpt36x_init(struct pci_dev *dev, struct pci_dev *dev2)
90778574 1455{
fbf47840 1456 u8 mcr1 = 0, pin1 = 0, pin2 = 0;
7b73ee05 1457
fbf47840
BZ
1458 /*
1459 * Now we'll have to force both channels enabled if
1460 * at least one of them has been enabled by BIOS...
1461 */
1462 pci_read_config_byte(dev, 0x50, &mcr1);
1463 if (mcr1 & 0x30)
1464 pci_write_config_byte(dev, 0x50, mcr1 | 0x30);
836c0063 1465
fbf47840
BZ
1466 pci_read_config_byte(dev, PCI_INTERRUPT_PIN, &pin1);
1467 pci_read_config_byte(dev2, PCI_INTERRUPT_PIN, &pin2);
1da177e4 1468
fbf47840
BZ
1469 if (pin1 != pin2 && dev->irq == dev2->irq) {
1470 printk(KERN_INFO "HPT36x: onboard version of chipset, "
1471 "pin1=%d pin2=%d\n", pin1, pin2);
1472 return 1;
2648e5d9
SS
1473 }
1474
fbf47840 1475 return 0;
1da177e4
LT
1476}
1477
4db90a14
BZ
1478#define IDE_HFLAGS_HPT3XX \
1479 (IDE_HFLAG_NO_ATAPI_DMA | \
1480 IDE_HFLAG_ABUSE_SET_DMA_MODE | \
1481 IDE_HFLAG_OFF_BOARD)
1482
85620436 1483static const struct ide_port_info hpt366_chipsets[] __devinitdata = {
1da177e4 1484 { /* 0 */
fbf47840 1485 .name = "HPT36x",
1da177e4
LT
1486 .init_chipset = init_chipset_hpt366,
1487 .init_hwif = init_hwif_hpt366,
1488 .init_dma = init_dma_hpt366,
fbf47840
BZ
1489 /*
1490 * HPT36x chips have one channel per function and have
1491 * both channel enable bits located differently and visible
1492 * to both functions -- really stupid design decision... :-(
1493 * Bit 4 is for the primary channel, bit 5 for the secondary.
1494 */
1495 .enablebits = {{0x50,0x10,0x10}, {0x54,0x04,0x04}},
4099d143 1496 .extra = 240,
4db90a14 1497 .host_flags = IDE_HFLAGS_HPT3XX | IDE_HFLAG_SINGLE,
4099d143 1498 .pio_mask = ATA_PIO4,
5f8b6c34 1499 .mwdma_mask = ATA_MWDMA2,
1da177e4
LT
1500 },{ /* 1 */
1501 .name = "HPT372A",
1da177e4
LT
1502 .init_chipset = init_chipset_hpt366,
1503 .init_hwif = init_hwif_hpt366,
1504 .init_dma = init_dma_hpt366,
7b73ee05 1505 .enablebits = {{0x50,0x04,0x04}, {0x54,0x04,0x04}},
4099d143 1506 .extra = 240,
4db90a14 1507 .host_flags = IDE_HFLAGS_HPT3XX,
4099d143 1508 .pio_mask = ATA_PIO4,
5f8b6c34 1509 .mwdma_mask = ATA_MWDMA2,
1da177e4
LT
1510 },{ /* 2 */
1511 .name = "HPT302",
1da177e4
LT
1512 .init_chipset = init_chipset_hpt366,
1513 .init_hwif = init_hwif_hpt366,
1514 .init_dma = init_dma_hpt366,
7b73ee05 1515 .enablebits = {{0x50,0x04,0x04}, {0x54,0x04,0x04}},
4099d143 1516 .extra = 240,
4db90a14 1517 .host_flags = IDE_HFLAGS_HPT3XX,
4099d143 1518 .pio_mask = ATA_PIO4,
5f8b6c34 1519 .mwdma_mask = ATA_MWDMA2,
1da177e4
LT
1520 },{ /* 3 */
1521 .name = "HPT371",
1da177e4
LT
1522 .init_chipset = init_chipset_hpt366,
1523 .init_hwif = init_hwif_hpt366,
1524 .init_dma = init_dma_hpt366,
836c0063 1525 .enablebits = {{0x50,0x04,0x04}, {0x54,0x04,0x04}},
4099d143 1526 .extra = 240,
4db90a14 1527 .host_flags = IDE_HFLAGS_HPT3XX,
4099d143 1528 .pio_mask = ATA_PIO4,
5f8b6c34 1529 .mwdma_mask = ATA_MWDMA2,
1da177e4
LT
1530 },{ /* 4 */
1531 .name = "HPT374",
1da177e4
LT
1532 .init_chipset = init_chipset_hpt366,
1533 .init_hwif = init_hwif_hpt366,
1534 .init_dma = init_dma_hpt366,
7b73ee05 1535 .enablebits = {{0x50,0x04,0x04}, {0x54,0x04,0x04}},
2808b0a9 1536 .udma_mask = ATA_UDMA5,
4099d143 1537 .extra = 240,
4db90a14 1538 .host_flags = IDE_HFLAGS_HPT3XX,
4099d143 1539 .pio_mask = ATA_PIO4,
5f8b6c34 1540 .mwdma_mask = ATA_MWDMA2,
1da177e4
LT
1541 },{ /* 5 */
1542 .name = "HPT372N",
1da177e4
LT
1543 .init_chipset = init_chipset_hpt366,
1544 .init_hwif = init_hwif_hpt366,
1545 .init_dma = init_dma_hpt366,
7b73ee05 1546 .enablebits = {{0x50,0x04,0x04}, {0x54,0x04,0x04}},
4099d143 1547 .extra = 240,
4db90a14 1548 .host_flags = IDE_HFLAGS_HPT3XX,
4099d143 1549 .pio_mask = ATA_PIO4,
5f8b6c34 1550 .mwdma_mask = ATA_MWDMA2,
1da177e4
LT
1551 }
1552};
1553
1554/**
1555 * hpt366_init_one - called when an HPT366 is found
1556 * @dev: the hpt366 device
1557 * @id: the matching pci id
1558 *
1559 * Called when the PCI registration layer (or the IDE initialization)
1560 * finds a device matching our IDE device tables.
1561 */
1da177e4
LT
1562static int __devinit hpt366_init_one(struct pci_dev *dev, const struct pci_device_id *id)
1563{
282037f1 1564 const struct hpt_info *info = NULL;
fbf47840 1565 struct pci_dev *dev2 = NULL;
039788e1 1566 struct ide_port_info d;
fbf47840
BZ
1567 u8 idx = id->driver_data;
1568 u8 rev = dev->revision;
1569
1570 if ((idx == 0 || idx == 4) && (PCI_FUNC(dev->devfn) & 1))
1571 return -ENODEV;
1572
1573 switch (idx) {
1574 case 0:
1575 if (rev < 3)
1576 info = &hpt36x;
1577 else {
282037f1 1578 static const struct hpt_info *hpt37x_info[] =
fbf47840
BZ
1579 { &hpt370, &hpt370a, &hpt372, &hpt372n };
1580
1581 info = hpt37x_info[min_t(u8, rev, 6) - 3];
1582 idx++;
1583 }
1584 break;
1585 case 1:
1586 info = (rev > 1) ? &hpt372n : &hpt372a;
1587 break;
1588 case 2:
1589 info = (rev > 1) ? &hpt302n : &hpt302;
1590 break;
1591 case 3:
1592 hpt371_init(dev);
1593 info = (rev > 1) ? &hpt371n : &hpt371;
1594 break;
1595 case 4:
1596 info = &hpt374;
1597 break;
1598 case 5:
1599 info = &hpt372n;
1600 break;
1601 }
1602
1603 d = hpt366_chipsets[idx];
1604
1605 d.name = info->chip_name;
1606 d.udma_mask = info->udma_mask;
1607
282037f1 1608 pci_set_drvdata(dev, (void *)info);
fbf47840
BZ
1609
1610 if (info == &hpt36x || info == &hpt374)
1611 dev2 = pci_get_slot(dev->bus, dev->devfn + 1);
1612
1613 if (dev2) {
1614 int ret;
1615
282037f1 1616 pci_set_drvdata(dev2, (void *)info);
fbf47840
BZ
1617
1618 if (info == &hpt374)
1619 hpt374_init(dev, dev2);
1620 else {
1621 if (hpt36x_init(dev, dev2))
1622 d.host_flags |= IDE_HFLAG_BOOTABLE;
1623 }
1624
1625 ret = ide_setup_pci_devices(dev, dev2, &d);
1626 if (ret < 0)
1627 pci_dev_put(dev2);
1628 return ret;
1629 }
1da177e4 1630
fbf47840 1631 return ide_setup_pci_device(dev, &d);
1da177e4
LT
1632}
1633
9cbcc5e3
BZ
1634static const struct pci_device_id hpt366_pci_tbl[] = {
1635 { PCI_VDEVICE(TTI, PCI_DEVICE_ID_TTI_HPT366), 0 },
1636 { PCI_VDEVICE(TTI, PCI_DEVICE_ID_TTI_HPT372), 1 },
1637 { PCI_VDEVICE(TTI, PCI_DEVICE_ID_TTI_HPT302), 2 },
1638 { PCI_VDEVICE(TTI, PCI_DEVICE_ID_TTI_HPT371), 3 },
1639 { PCI_VDEVICE(TTI, PCI_DEVICE_ID_TTI_HPT374), 4 },
1640 { PCI_VDEVICE(TTI, PCI_DEVICE_ID_TTI_HPT372N), 5 },
1da177e4
LT
1641 { 0, },
1642};
1643MODULE_DEVICE_TABLE(pci, hpt366_pci_tbl);
1644
1645static struct pci_driver driver = {
1646 .name = "HPT366_IDE",
1647 .id_table = hpt366_pci_tbl,
1648 .probe = hpt366_init_one,
1649};
1650
82ab1eec 1651static int __init hpt366_ide_init(void)
1da177e4
LT
1652{
1653 return ide_pci_register_driver(&driver);
1654}
1655
1656module_init(hpt366_ide_init);
1657
1658MODULE_AUTHOR("Andre Hedrick");
1659MODULE_DESCRIPTION("PCI driver module for Highpoint HPT366 IDE");
1660MODULE_LICENSE("GPL");