]> git.proxmox.com Git - mirror_ubuntu-bionic-kernel.git/blame - drivers/ide/pci/sgiioc4.c
Merge branch 'for-linus' of git://git.kernel.org/pub/scm/linux/kernel/git/x86/linux...
[mirror_ubuntu-bionic-kernel.git] / drivers / ide / pci / sgiioc4.c
CommitLineData
1da177e4 1/*
0271fc2d 2 * Copyright (c) 2003-2006 Silicon Graphics, Inc. All Rights Reserved.
1da177e4
LT
3 *
4 * This program is free software; you can redistribute it and/or modify it
5 * under the terms of version 2 of the GNU General Public License
6 * as published by the Free Software Foundation.
7 *
8 * This program is distributed in the hope that it would be useful, but
9 * WITHOUT ANY WARRANTY; without even the implied warranty of
10 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.
11 *
12 * You should have received a copy of the GNU General Public
13 * License along with this program; if not, write the Free Software
14 * Foundation, Inc., 59 Temple Place - Suite 330, Boston MA 02111-1307, USA.
15 *
1da177e4
LT
16 * For further information regarding this notice, see:
17 *
18 * http://oss.sgi.com/projects/GenInfo/NoticeExplan
19 */
20
21#include <linux/module.h>
22#include <linux/types.h>
23#include <linux/pci.h>
24#include <linux/delay.h>
25#include <linux/hdreg.h>
26#include <linux/init.h>
27#include <linux/kernel.h>
1da177e4
LT
28#include <linux/ioport.h>
29#include <linux/blkdev.h>
55c16a70 30#include <linux/scatterlist.h>
22329b51 31#include <linux/ioc4.h>
1da177e4
LT
32#include <asm/io.h>
33
34#include <linux/ide.h>
35
ca1997c1
BZ
36#define DRV_NAME "SGIIOC4"
37
1da177e4
LT
38/* IOC4 Specific Definitions */
39#define IOC4_CMD_OFFSET 0x100
40#define IOC4_CTRL_OFFSET 0x120
41#define IOC4_DMA_OFFSET 0x140
42#define IOC4_INTR_OFFSET 0x0
43
44#define IOC4_TIMING 0x00
45#define IOC4_DMA_PTR_L 0x01
46#define IOC4_DMA_PTR_H 0x02
47#define IOC4_DMA_ADDR_L 0x03
48#define IOC4_DMA_ADDR_H 0x04
49#define IOC4_BC_DEV 0x05
50#define IOC4_BC_MEM 0x06
51#define IOC4_DMA_CTRL 0x07
52#define IOC4_DMA_END_ADDR 0x08
53
54/* Bits in the IOC4 Control/Status Register */
55#define IOC4_S_DMA_START 0x01
56#define IOC4_S_DMA_STOP 0x02
57#define IOC4_S_DMA_DIR 0x04
58#define IOC4_S_DMA_ACTIVE 0x08
59#define IOC4_S_DMA_ERROR 0x10
60#define IOC4_ATA_MEMERR 0x02
61
62/* Read/Write Directions */
63#define IOC4_DMA_WRITE 0x04
64#define IOC4_DMA_READ 0x00
65
66/* Interrupt Register Offsets */
67#define IOC4_INTR_REG 0x03
68#define IOC4_INTR_SET 0x05
69#define IOC4_INTR_CLEAR 0x07
70
71#define IOC4_IDE_CACHELINE_SIZE 128
72#define IOC4_CMD_CTL_BLK_SIZE 0x20
73#define IOC4_SUPPORTED_FIRMWARE_REV 46
74
75typedef struct {
76 u32 timing_reg0;
77 u32 timing_reg1;
78 u32 low_mem_ptr;
79 u32 high_mem_ptr;
80 u32 low_mem_addr;
81 u32 high_mem_addr;
82 u32 dev_byte_count;
83 u32 mem_byte_count;
84 u32 status;
85} ioc4_dma_regs_t;
86
87/* Each Physical Region Descriptor Entry size is 16 bytes (2 * 64 bits) */
88/* IOC4 has only 1 IDE channel */
89#define IOC4_PRD_BYTES 16
90#define IOC4_PRD_ENTRIES (PAGE_SIZE /(4*IOC4_PRD_BYTES))
91
92
93static void
94sgiioc4_init_hwif_ports(hw_regs_t * hw, unsigned long data_port,
95 unsigned long ctrl_port, unsigned long irq_port)
96{
97 unsigned long reg = data_port;
98 int i;
99
100 /* Registers are word (32 bit) aligned */
101 for (i = IDE_DATA_OFFSET; i <= IDE_STATUS_OFFSET; i++)
102 hw->io_ports[i] = reg + i * 4;
103
104 if (ctrl_port)
105 hw->io_ports[IDE_CONTROL_OFFSET] = ctrl_port;
106
107 if (irq_port)
108 hw->io_ports[IDE_IRQ_OFFSET] = irq_port;
109}
110
111static void
112sgiioc4_maskproc(ide_drive_t * drive, int mask)
113{
0ecdca26 114 writeb(mask ? (drive->ctl | 2) : (drive->ctl & ~2),
23579a2a 115 (void __iomem *)drive->hwif->io_ports[IDE_CONTROL_OFFSET]);
1da177e4
LT
116}
117
1da177e4
LT
118static int
119sgiioc4_checkirq(ide_hwif_t * hwif)
120{
0ecdca26
BZ
121 unsigned long intr_addr =
122 hwif->io_ports[IDE_IRQ_OFFSET] + IOC4_INTR_REG * 4;
1da177e4 123
0ecdca26 124 if ((u8)readl((void __iomem *)intr_addr) & 0x03)
1da177e4
LT
125 return 1;
126
127 return 0;
128}
129
0ecdca26 130static u8 sgiioc4_INB(unsigned long);
1da177e4
LT
131
132static int
133sgiioc4_clearirq(ide_drive_t * drive)
134{
135 u32 intr_reg;
136 ide_hwif_t *hwif = HWIF(drive);
137 unsigned long other_ir =
138 hwif->io_ports[IDE_IRQ_OFFSET] + (IOC4_INTR_REG << 2);
139
140 /* Code to check for PCI error conditions */
0ecdca26 141 intr_reg = readl((void __iomem *)other_ir);
1da177e4
LT
142 if (intr_reg & 0x03) { /* Valid IOC4-IDE interrupt */
143 /*
23579a2a
BZ
144 * Using sgiioc4_INB to read the Status register has a side
145 * effect of clearing the interrupt. The first read should
146 * clear it if it is set. The second read should return
147 * a "clear" status if it got cleared. If not, then spin
148 * for a bit trying to clear it.
1da177e4 149 */
23579a2a 150 u8 stat = sgiioc4_INB(hwif->io_ports[IDE_STATUS_OFFSET]);
1da177e4 151 int count = 0;
23579a2a 152 stat = sgiioc4_INB(hwif->io_ports[IDE_STATUS_OFFSET]);
1da177e4
LT
153 while ((stat & 0x80) && (count++ < 100)) {
154 udelay(1);
23579a2a 155 stat = sgiioc4_INB(hwif->io_ports[IDE_STATUS_OFFSET]);
1da177e4
LT
156 }
157
158 if (intr_reg & 0x02) {
36501650 159 struct pci_dev *dev = to_pci_dev(hwif->dev);
1da177e4
LT
160 /* Error when transferring DMA data on PCI bus */
161 u32 pci_err_addr_low, pci_err_addr_high,
162 pci_stat_cmd_reg;
163
164 pci_err_addr_low =
0ecdca26 165 readl((void __iomem *)hwif->io_ports[IDE_IRQ_OFFSET]);
1da177e4 166 pci_err_addr_high =
0ecdca26 167 readl((void __iomem *)(hwif->io_ports[IDE_IRQ_OFFSET] + 4));
36501650 168 pci_read_config_dword(dev, PCI_COMMAND,
1da177e4
LT
169 &pci_stat_cmd_reg);
170 printk(KERN_ERR
171 "%s(%s) : PCI Bus Error when doing DMA:"
172 " status-cmd reg is 0x%x\n",
173 __FUNCTION__, drive->name, pci_stat_cmd_reg);
174 printk(KERN_ERR
175 "%s(%s) : PCI Error Address is 0x%x%x\n",
176 __FUNCTION__, drive->name,
177 pci_err_addr_high, pci_err_addr_low);
178 /* Clear the PCI Error indicator */
36501650 179 pci_write_config_dword(dev, PCI_COMMAND, 0x00000146);
1da177e4
LT
180 }
181
182 /* Clear the Interrupt, Error bits on the IOC4 */
0ecdca26 183 writel(0x03, (void __iomem *)other_ir);
1da177e4 184
0ecdca26 185 intr_reg = readl((void __iomem *)other_ir);
1da177e4
LT
186 }
187
188 return intr_reg & 3;
189}
190
191static void sgiioc4_ide_dma_start(ide_drive_t * drive)
192{
193 ide_hwif_t *hwif = HWIF(drive);
0ecdca26
BZ
194 unsigned long ioc4_dma_addr = hwif->dma_base + IOC4_DMA_CTRL * 4;
195 unsigned int reg = readl((void __iomem *)ioc4_dma_addr);
1da177e4
LT
196 unsigned int temp_reg = reg | IOC4_S_DMA_START;
197
0ecdca26 198 writel(temp_reg, (void __iomem *)ioc4_dma_addr);
1da177e4
LT
199}
200
201static u32
202sgiioc4_ide_dma_stop(ide_hwif_t *hwif, u64 dma_base)
203{
0ecdca26 204 unsigned long ioc4_dma_addr = dma_base + IOC4_DMA_CTRL * 4;
1da177e4
LT
205 u32 ioc4_dma;
206 int count;
207
208 count = 0;
0ecdca26 209 ioc4_dma = readl((void __iomem *)ioc4_dma_addr);
1da177e4
LT
210 while ((ioc4_dma & IOC4_S_DMA_STOP) && (count++ < 200)) {
211 udelay(1);
0ecdca26 212 ioc4_dma = readl((void __iomem *)ioc4_dma_addr);
1da177e4
LT
213 }
214 return ioc4_dma;
215}
216
217/* Stops the IOC4 DMA Engine */
218static int
219sgiioc4_ide_dma_end(ide_drive_t * drive)
220{
221 u32 ioc4_dma, bc_dev, bc_mem, num, valid = 0, cnt = 0;
222 ide_hwif_t *hwif = HWIF(drive);
0ecdca26 223 unsigned long dma_base = hwif->dma_base;
1da177e4 224 int dma_stat = 0;
3f63c5e8 225 unsigned long *ending_dma = ide_get_hwifdata(hwif);
1da177e4 226
0ecdca26 227 writel(IOC4_S_DMA_STOP, (void __iomem *)(dma_base + IOC4_DMA_CTRL * 4));
1da177e4
LT
228
229 ioc4_dma = sgiioc4_ide_dma_stop(hwif, dma_base);
230
231 if (ioc4_dma & IOC4_S_DMA_STOP) {
232 printk(KERN_ERR
233 "%s(%s): IOC4 DMA STOP bit is still 1 :"
234 "ioc4_dma_reg 0x%x\n",
235 __FUNCTION__, drive->name, ioc4_dma);
236 dma_stat = 1;
237 }
238
239 /*
240 * The IOC4 will DMA 1's to the ending dma area to indicate that
241 * previous data DMA is complete. This is necessary because of relaxed
242 * ordering between register reads and DMA writes on the Altix.
243 */
244 while ((cnt++ < 200) && (!valid)) {
245 for (num = 0; num < 16; num++) {
246 if (ending_dma[num]) {
247 valid = 1;
248 break;
249 }
250 }
251 udelay(1);
252 }
253 if (!valid) {
254 printk(KERN_ERR "%s(%s) : DMA incomplete\n", __FUNCTION__,
255 drive->name);
256 dma_stat = 1;
257 }
258
0ecdca26
BZ
259 bc_dev = readl((void __iomem *)(dma_base + IOC4_BC_DEV * 4));
260 bc_mem = readl((void __iomem *)(dma_base + IOC4_BC_MEM * 4));
1da177e4
LT
261
262 if ((bc_dev & 0x01FF) || (bc_mem & 0x1FF)) {
263 if (bc_dev > bc_mem + 8) {
264 printk(KERN_ERR
265 "%s(%s): WARNING!! byte_count_dev %d "
266 "!= byte_count_mem %d\n",
267 __FUNCTION__, drive->name, bc_dev, bc_mem);
268 }
269 }
270
271 drive->waiting_for_dma = 0;
272 ide_destroy_dmatable(drive);
273
274 return dma_stat;
275}
276
88b2b32b 277static void sgiioc4_set_dma_mode(ide_drive_t *drive, const u8 speed)
ca1997c1 278{
ca1997c1
BZ
279}
280
1da177e4
LT
281/* returns 1 if dma irq issued, 0 otherwise */
282static int
283sgiioc4_ide_dma_test_irq(ide_drive_t * drive)
284{
285 return sgiioc4_checkirq(HWIF(drive));
286}
287
15ce926a 288static void sgiioc4_dma_host_set(ide_drive_t *drive, int on)
1da177e4 289{
15ce926a
BZ
290 if (!on)
291 sgiioc4_clearirq(drive);
1da177e4
LT
292}
293
1da177e4
LT
294static void
295sgiioc4_resetproc(ide_drive_t * drive)
296{
297 sgiioc4_ide_dma_end(drive);
298 sgiioc4_clearirq(drive);
299}
300
841d2a9b
SS
301static void
302sgiioc4_dma_lost_irq(ide_drive_t * drive)
303{
304 sgiioc4_resetproc(drive);
305
306 ide_dma_lost_irq(drive);
307}
308
1da177e4
LT
309static u8
310sgiioc4_INB(unsigned long port)
311{
a835fa79 312 u8 reg = (u8) readb((void __iomem *) port);
1da177e4
LT
313
314 if ((port & 0xFFF) == 0x11C) { /* Status register of IOC4 */
315 if (reg & 0x51) { /* Not busy...check for interrupt */
316 unsigned long other_ir = port - 0x110;
a835fa79 317 unsigned int intr_reg = (u32) readl((void __iomem *) other_ir);
1da177e4
LT
318
319 /* Clear the Interrupt, Error bits on the IOC4 */
320 if (intr_reg & 0x03) {
a835fa79
JH
321 writel(0x03, (void __iomem *) other_ir);
322 intr_reg = (u32) readl((void __iomem *) other_ir);
1da177e4
LT
323 }
324 }
325 }
326
327 return reg;
328}
329
330/* Creates a dma map for the scatter-gather list entries */
ca1997c1 331static int __devinit
1da177e4
LT
332ide_dma_sgiioc4(ide_hwif_t * hwif, unsigned long dma_base)
333{
36501650 334 struct pci_dev *dev = to_pci_dev(hwif->dev);
1678df37 335 void __iomem *virt_dma_base;
1da177e4 336 int num_ports = sizeof (ioc4_dma_regs_t);
3f63c5e8 337 void *pad;
1da177e4
LT
338
339 printk(KERN_INFO "%s: BM-DMA at 0x%04lx-0x%04lx\n", hwif->name,
340 dma_base, dma_base + num_ports - 1);
341
1678df37 342 if (!request_mem_region(dma_base, num_ports, hwif->name)) {
1da177e4
LT
343 printk(KERN_ERR
344 "%s(%s) -- ERROR, Addresses 0x%p to 0x%p "
345 "ALREADY in use\n",
346 __FUNCTION__, hwif->name, (void *) dma_base,
347 (void *) dma_base + num_ports - 1);
ca1997c1 348 return -1;
1da177e4
LT
349 }
350
1678df37
JK
351 virt_dma_base = ioremap(dma_base, num_ports);
352 if (virt_dma_base == NULL) {
353 printk(KERN_ERR
354 "%s(%s) -- ERROR, Unable to map addresses 0x%lx to 0x%lx\n",
355 __FUNCTION__, hwif->name, dma_base, dma_base + num_ports - 1);
356 goto dma_remap_failure;
357 }
358 hwif->dma_base = (unsigned long) virt_dma_base;
359
36501650 360 hwif->dmatable_cpu = pci_alloc_consistent(dev,
1da177e4
LT
361 IOC4_PRD_ENTRIES * IOC4_PRD_BYTES,
362 &hwif->dmatable_dma);
363
364 if (!hwif->dmatable_cpu)
1678df37 365 goto dma_pci_alloc_failure;
1da177e4
LT
366
367 hwif->sg_max_nents = IOC4_PRD_ENTRIES;
368
36501650 369 pad = pci_alloc_consistent(dev, IOC4_IDE_CACHELINE_SIZE,
3f63c5e8 370 (dma_addr_t *) &(hwif->dma_status));
1da177e4 371
3f63c5e8
SS
372 if (pad) {
373 ide_set_hwifdata(hwif, pad);
ca1997c1 374 return 0;
3f63c5e8 375 }
1da177e4 376
36501650 377 pci_free_consistent(dev, IOC4_PRD_ENTRIES * IOC4_PRD_BYTES,
1da177e4
LT
378 hwif->dmatable_cpu, hwif->dmatable_dma);
379 printk(KERN_INFO
380 "%s() -- Error! Unable to allocate DMA Maps for drive %s\n",
381 __FUNCTION__, hwif->name);
382 printk(KERN_INFO
383 "Changing from DMA to PIO mode for Drive %s\n", hwif->name);
384
1678df37
JK
385dma_pci_alloc_failure:
386 iounmap(virt_dma_base);
387
388dma_remap_failure:
389 release_mem_region(dma_base, num_ports);
390
ca1997c1 391 return -1;
1da177e4
LT
392}
393
394/* Initializes the IOC4 DMA Engine */
395static void
396sgiioc4_configure_for_dma(int dma_direction, ide_drive_t * drive)
397{
398 u32 ioc4_dma;
399 ide_hwif_t *hwif = HWIF(drive);
0ecdca26
BZ
400 unsigned long dma_base = hwif->dma_base;
401 unsigned long ioc4_dma_addr = dma_base + IOC4_DMA_CTRL * 4;
1da177e4
LT
402 u32 dma_addr, ending_dma_addr;
403
0ecdca26 404 ioc4_dma = readl((void __iomem *)ioc4_dma_addr);
1da177e4
LT
405
406 if (ioc4_dma & IOC4_S_DMA_ACTIVE) {
407 printk(KERN_WARNING
408 "%s(%s):Warning!! DMA from previous transfer was still active\n",
409 __FUNCTION__, drive->name);
0ecdca26 410 writel(IOC4_S_DMA_STOP, (void __iomem *)ioc4_dma_addr);
1da177e4
LT
411 ioc4_dma = sgiioc4_ide_dma_stop(hwif, dma_base);
412
413 if (ioc4_dma & IOC4_S_DMA_STOP)
414 printk(KERN_ERR
415 "%s(%s) : IOC4 Dma STOP bit is still 1\n",
416 __FUNCTION__, drive->name);
417 }
418
0ecdca26 419 ioc4_dma = readl((void __iomem *)ioc4_dma_addr);
1da177e4
LT
420 if (ioc4_dma & IOC4_S_DMA_ERROR) {
421 printk(KERN_WARNING
422 "%s(%s) : Warning!! - DMA Error during Previous"
423 " transfer | status 0x%x\n",
424 __FUNCTION__, drive->name, ioc4_dma);
0ecdca26 425 writel(IOC4_S_DMA_STOP, (void __iomem *)ioc4_dma_addr);
1da177e4
LT
426 ioc4_dma = sgiioc4_ide_dma_stop(hwif, dma_base);
427
428 if (ioc4_dma & IOC4_S_DMA_STOP)
429 printk(KERN_ERR
430 "%s(%s) : IOC4 DMA STOP bit is still 1\n",
431 __FUNCTION__, drive->name);
432 }
433
434 /* Address of the Scatter Gather List */
435 dma_addr = cpu_to_le32(hwif->dmatable_dma);
0ecdca26 436 writel(dma_addr, (void __iomem *)(dma_base + IOC4_DMA_PTR_L * 4));
1da177e4
LT
437
438 /* Address of the Ending DMA */
3f63c5e8 439 memset(ide_get_hwifdata(hwif), 0, IOC4_IDE_CACHELINE_SIZE);
1da177e4 440 ending_dma_addr = cpu_to_le32(hwif->dma_status);
0ecdca26 441 writel(ending_dma_addr, (void __iomem *)(dma_base + IOC4_DMA_END_ADDR * 4));
1da177e4 442
0ecdca26 443 writel(dma_direction, (void __iomem *)ioc4_dma_addr);
1da177e4
LT
444 drive->waiting_for_dma = 1;
445}
446
447/* IOC4 Scatter Gather list Format */
448/* 128 Bit entries to support 64 bit addresses in the future */
449/* The Scatter Gather list Entry should be in the BIG-ENDIAN Format */
450/* --------------------------------------------------------------------- */
451/* | Upper 32 bits - Zero | Lower 32 bits- address | */
452/* --------------------------------------------------------------------- */
453/* | Upper 32 bits - Zero |EOL| 15 unused | 16 Bit Length| */
454/* --------------------------------------------------------------------- */
455/* Creates the scatter gather list, DMA Table */
456static unsigned int
457sgiioc4_build_dma_table(ide_drive_t * drive, struct request *rq, int ddir)
458{
459 ide_hwif_t *hwif = HWIF(drive);
460 unsigned int *table = hwif->dmatable_cpu;
461 unsigned int count = 0, i = 1;
462 struct scatterlist *sg;
463
464 hwif->sg_nents = i = ide_build_sglist(drive, rq);
465
466 if (!i)
467 return 0; /* sglist of length Zero */
468
469 sg = hwif->sg_table;
470 while (i && sg_dma_len(sg)) {
471 dma_addr_t cur_addr;
472 int cur_len;
473 cur_addr = sg_dma_address(sg);
474 cur_len = sg_dma_len(sg);
475
476 while (cur_len) {
477 if (count++ >= IOC4_PRD_ENTRIES) {
478 printk(KERN_WARNING
479 "%s: DMA table too small\n",
480 drive->name);
481 goto use_pio_instead;
482 } else {
0271fc2d 483 u32 bcount =
1da177e4
LT
484 0x10000 - (cur_addr & 0xffff);
485
486 if (bcount > cur_len)
487 bcount = cur_len;
488
489 /* put the addr, length in
490 * the IOC4 dma-table format */
491 *table = 0x0;
492 table++;
493 *table = cpu_to_be32(cur_addr);
494 table++;
495 *table = 0x0;
496 table++;
497
0271fc2d 498 *table = cpu_to_be32(bcount);
1da177e4
LT
499 table++;
500
501 cur_addr += bcount;
502 cur_len -= bcount;
503 }
504 }
505
55c16a70 506 sg = sg_next(sg);
1da177e4
LT
507 i--;
508 }
509
510 if (count) {
511 table--;
512 *table |= cpu_to_be32(0x80000000);
513 return count;
514 }
515
516use_pio_instead:
f6fb786d 517 ide_destroy_dmatable(drive);
1da177e4
LT
518
519 return 0; /* revert to PIO for this request */
520}
521
522static int sgiioc4_ide_dma_setup(ide_drive_t *drive)
523{
524 struct request *rq = HWGROUP(drive)->rq;
525 unsigned int count = 0;
526 int ddir;
527
528 if (rq_data_dir(rq))
529 ddir = PCI_DMA_TODEVICE;
530 else
531 ddir = PCI_DMA_FROMDEVICE;
532
533 if (!(count = sgiioc4_build_dma_table(drive, rq, ddir))) {
534 /* try PIO instead of DMA */
535 ide_map_sg(drive, rq);
536 return 1;
537 }
538
539 if (rq_data_dir(rq))
540 /* Writes TO the IOC4 FROM Main Memory */
541 ddir = IOC4_DMA_READ;
542 else
543 /* Writes FROM the IOC4 TO Main Memory */
544 ddir = IOC4_DMA_WRITE;
545
546 sgiioc4_configure_for_dma(ddir, drive);
547
548 return 0;
549}
550
551static void __devinit
552ide_init_sgiioc4(ide_hwif_t * hwif)
553{
2ad1e558 554 hwif->mmio = 1;
26bcb879 555 hwif->set_pio_mode = NULL; /* Sets timing for PIO mode */
88b2b32b 556 hwif->set_dma_mode = &sgiioc4_set_dma_mode;
1da177e4
LT
557 hwif->selectproc = NULL;/* Use the default routine to select drive */
558 hwif->reset_poll = NULL;/* No HBA specific reset_poll needed */
559 hwif->pre_reset = NULL; /* No HBA specific pre_set needed */
560 hwif->resetproc = &sgiioc4_resetproc;/* Reset DMA engine,
561 clear interrupts */
1da177e4
LT
562 hwif->maskproc = &sgiioc4_maskproc; /* Mask on/off NIEN register */
563 hwif->quirkproc = NULL;
1da177e4 564
b9d9e61a
BZ
565 hwif->INB = &sgiioc4_INB;
566
567 if (hwif->dma_base == 0)
568 return;
569
15ce926a 570 hwif->dma_host_set = &sgiioc4_dma_host_set;
1da177e4
LT
571 hwif->dma_setup = &sgiioc4_ide_dma_setup;
572 hwif->dma_start = &sgiioc4_ide_dma_start;
573 hwif->ide_dma_end = &sgiioc4_ide_dma_end;
1da177e4 574 hwif->ide_dma_test_irq = &sgiioc4_ide_dma_test_irq;
841d2a9b 575 hwif->dma_lost_irq = &sgiioc4_dma_lost_irq;
c283f5db 576 hwif->dma_timeout = &ide_dma_timeout;
1da177e4
LT
577}
578
c413b9b9
BZ
579static const struct ide_port_info sgiioc4_port_info __devinitdata = {
580 .chipset = ide_pci,
581 .host_flags = IDE_HFLAG_NO_DMA | /* no SFF-style DMA */
582 IDE_HFLAG_NO_AUTOTUNE,
583 .mwdma_mask = ATA_MWDMA2_ONLY,
584};
585
1da177e4 586static int __devinit
ca1997c1 587sgiioc4_ide_setup_pci_device(struct pci_dev *dev)
1da177e4 588{
1678df37
JK
589 unsigned long cmd_base, dma_base, irqport;
590 unsigned long bar0, cmd_phys_base, ctl;
591 void __iomem *virt_base;
1da177e4 592 ide_hwif_t *hwif;
8447d9d5 593 u8 idx[4] = { 0xff, 0xff, 0xff, 0xff };
8f8e8483 594 hw_regs_t hw;
c413b9b9 595 struct ide_port_info d = sgiioc4_port_info;
1da177e4 596
e7ee1d5a
BZ
597 hwif = ide_find_port();
598 if (hwif == NULL) {
ca1997c1
BZ
599 printk(KERN_ERR "%s: too many IDE interfaces, no room in table\n",
600 DRV_NAME);
deb5e5c0
JH
601 return -ENOMEM;
602 }
1da177e4
LT
603
604 /* Get the CmdBlk and CtrlBlk Base Registers */
1678df37
JK
605 bar0 = pci_resource_start(dev, 0);
606 virt_base = ioremap(bar0, pci_resource_len(dev, 0));
607 if (virt_base == NULL) {
608 printk(KERN_ERR "%s: Unable to remap BAR 0 address: 0x%lx\n",
ca1997c1 609 DRV_NAME, bar0);
1678df37
JK
610 return -ENOMEM;
611 }
612 cmd_base = (unsigned long) virt_base + IOC4_CMD_OFFSET;
613 ctl = (unsigned long) virt_base + IOC4_CTRL_OFFSET;
614 irqport = (unsigned long) virt_base + IOC4_INTR_OFFSET;
1da177e4
LT
615 dma_base = pci_resource_start(dev, 0) + IOC4_DMA_OFFSET;
616
1678df37
JK
617 cmd_phys_base = bar0 + IOC4_CMD_OFFSET;
618 if (!request_mem_region(cmd_phys_base, IOC4_CMD_CTL_BLK_SIZE,
619 hwif->name)) {
1da177e4 620 printk(KERN_ERR
1678df37 621 "%s : %s -- ERROR, Addresses "
1da177e4 622 "0x%p to 0x%p ALREADY in use\n",
1678df37
JK
623 __FUNCTION__, hwif->name, (void *) cmd_phys_base,
624 (void *) cmd_phys_base + IOC4_CMD_CTL_BLK_SIZE);
1da177e4
LT
625 return -ENOMEM;
626 }
627
8f8e8483
BZ
628 /* Initialize the IO registers */
629 memset(&hw, 0, sizeof(hw));
630 sgiioc4_init_hwif_ports(&hw, cmd_base, ctl, irqport);
57c802e8
BZ
631 hw.irq = dev->irq;
632 hw.chipset = ide_pci;
633 hw.dev = &dev->dev;
634 ide_init_port_hw(hwif, &hw);
1da177e4 635
36501650 636 hwif->dev = &dev->dev;
1da177e4 637
1678df37
JK
638 /* The IOC4 uses MMIO rather than Port IO. */
639 default_hwif_mmiops(hwif);
640
1da177e4 641 /* Initializing chipset IRQ Registers */
0ecdca26 642 writel(0x03, (void __iomem *)(irqport + IOC4_INTR_SET * 4));
1da177e4 643
c413b9b9 644 if (dma_base == 0 || ide_dma_sgiioc4(hwif, dma_base)) {
1da177e4 645 printk(KERN_INFO "%s: %s Bus-Master DMA disabled\n",
ca1997c1 646 hwif->name, DRV_NAME);
c413b9b9
BZ
647 d.mwdma_mask = 0;
648 }
1da177e4 649
b9d9e61a
BZ
650 ide_init_sgiioc4(hwif);
651
8447d9d5 652 idx[0] = hwif->index;
1da177e4 653
c413b9b9 654 if (ide_device_add(idx, &d))
8447d9d5 655 return -EIO;
1da177e4
LT
656
657 return 0;
658}
659
660static unsigned int __devinit
ca1997c1 661pci_init_sgiioc4(struct pci_dev *dev)
1da177e4 662{
1da177e4
LT
663 int ret;
664
1da177e4 665 printk(KERN_INFO "%s: IDE controller at PCI slot %s, revision %d\n",
fc212bb1
BZ
666 DRV_NAME, pci_name(dev), dev->revision);
667
668 if (dev->revision < IOC4_SUPPORTED_FIRMWARE_REV) {
1da177e4 669 printk(KERN_ERR "Skipping %s IDE controller in slot %s: "
ca1997c1
BZ
670 "firmware is obsolete - please upgrade to "
671 "revision46 or higher\n",
672 DRV_NAME, pci_name(dev));
1da177e4
LT
673 ret = -EAGAIN;
674 goto out;
675 }
ca1997c1 676 ret = sgiioc4_ide_setup_pci_device(dev);
1da177e4
LT
677out:
678 return ret;
679}
680
1da177e4 681int
22329b51 682ioc4_ide_attach_one(struct ioc4_driver_data *idd)
1da177e4 683{
f5befceb
BC
684 /* PCI-RT does not bring out IDE connection.
685 * Do not attach to this particular IOC4.
686 */
687 if (idd->idd_variant == IOC4_VARIANT_PCI_RT)
688 return 0;
689
ca1997c1 690 return pci_init_sgiioc4(idd->idd_pdev);
1da177e4
LT
691}
692
22329b51
BC
693static struct ioc4_submodule ioc4_ide_submodule = {
694 .is_name = "IOC4_ide",
695 .is_owner = THIS_MODULE,
696 .is_probe = ioc4_ide_attach_one,
697/* .is_remove = ioc4_ide_remove_one, */
698};
699
82ab1eec 700static int __init ioc4_ide_init(void)
22329b51
BC
701{
702 return ioc4_register_submodule(&ioc4_ide_submodule);
703}
704
59f14800 705late_initcall(ioc4_ide_init); /* Call only after IDE init is done */
1da177e4 706
a835fa79 707MODULE_AUTHOR("Aniket Malatpure/Jeremy Higdon");
1da177e4
LT
708MODULE_DESCRIPTION("IDE PCI driver module for SGI IOC4 Base-IO Card");
709MODULE_LICENSE("GPL");