]> git.proxmox.com Git - mirror_ubuntu-bionic-kernel.git/blame - drivers/ide/pci/siimage.c
ide: ->quirkproc method cannot be marked __devinit
[mirror_ubuntu-bionic-kernel.git] / drivers / ide / pci / siimage.c
CommitLineData
1da177e4 1/*
1da177e4
LT
2 * Copyright (C) 2001-2002 Andre Hedrick <andre@linux-ide.org>
3 * Copyright (C) 2003 Red Hat <alan@redhat.com>
7b255436 4 * Copyright (C) 2007-2008 MontaVista Software, Inc.
165701d9 5 * Copyright (C) 2007-2008 Bartlomiej Zolnierkiewicz
1da177e4
LT
6 *
7 * May be copied or modified under the terms of the GNU General Public License
8 *
bf4c796d
JG
9 * Documentation for CMD680:
10 * http://gkernel.sourceforge.net/specs/sii/sii-0680a-v1.31.pdf.bz2
11 *
12 * Documentation for SiI 3112:
13 * http://gkernel.sourceforge.net/specs/sii/3112A_SiI-DS-0095-B2.pdf.bz2
14 *
15 * Errata and other documentation only available under NDA.
1da177e4
LT
16 *
17 *
18 * FAQ Items:
19 * If you are using Marvell SATA-IDE adapters with Maxtor drives
7b255436 20 * ensure the system is set up for ATA100/UDMA5, not UDMA6.
1da177e4
LT
21 *
22 * If you are using WD drives with SATA bridges you must set the
7b255436 23 * drive to "Single". "Master" will hang.
1da177e4
LT
24 *
25 * If you have strange problems with nVidia chipset systems please
26 * see the SI support documentation and update your system BIOS
3a4fa0a2 27 * if necessary
8693d3e4
AC
28 *
29 * The Dell DRAC4 has some interesting features including effectively hot
30 * unplugging/replugging the virtual CD interface when the DRAC is reset.
31 * This often causes drivers/ide/siimage to panic but is ok with the rather
32 * smarter code in libata.
328dcbb6
BZ
33 *
34 * TODO:
35 * - IORDY fixes
36 * - VDMA support
1da177e4
LT
37 */
38
1da177e4
LT
39#include <linux/types.h>
40#include <linux/module.h>
41#include <linux/pci.h>
1da177e4
LT
42#include <linux/hdreg.h>
43#include <linux/ide.h>
44#include <linux/init.h>
7b255436 45#include <linux/io.h>
1da177e4 46
ced3ec8a
BZ
47#define DRV_NAME "siimage"
48
1da177e4
LT
49/**
50 * pdev_is_sata - check if device is SATA
51 * @pdev: PCI device to check
7b255436 52 *
1da177e4
LT
53 * Returns true if this is a SATA controller
54 */
7b255436 55
1da177e4
LT
56static int pdev_is_sata(struct pci_dev *pdev)
57{
438c4702 58#ifdef CONFIG_BLK_DEV_IDE_SATA
7b255436
SS
59 switch (pdev->device) {
60 case PCI_DEVICE_ID_SII_3112:
61 case PCI_DEVICE_ID_SII_1210SA:
62 return 1;
63 case PCI_DEVICE_ID_SII_680:
64 return 0;
1da177e4
LT
65 }
66 BUG();
438c4702 67#endif
1da177e4
LT
68 return 0;
69}
438c4702 70
1da177e4
LT
71/**
72 * is_sata - check if hwif is SATA
73 * @hwif: interface to check
7b255436 74 *
1da177e4
LT
75 * Returns true if this is a SATA controller
76 */
7b255436 77
1da177e4
LT
78static inline int is_sata(ide_hwif_t *hwif)
79{
36501650 80 return pdev_is_sata(to_pci_dev(hwif->dev));
1da177e4
LT
81}
82
83/**
84 * siimage_selreg - return register base
85 * @hwif: interface
86 * @r: config offset
87 *
88 * Turn a config register offset into the right address in either
89 * PCI space or MMIO space to access the control register in question
7b255436
SS
90 * Thankfully this is a configuration operation, so isn't performance
91 * critical.
1da177e4 92 */
7b255436 93
1da177e4
LT
94static unsigned long siimage_selreg(ide_hwif_t *hwif, int r)
95{
96 unsigned long base = (unsigned long)hwif->hwif_data;
7b255436 97
1da177e4 98 base += 0xA0 + r;
13572144 99 if (hwif->host_flags & IDE_HFLAG_MMIO)
7b255436 100 base += hwif->channel << 6;
1da177e4 101 else
7b255436 102 base += hwif->channel << 4;
1da177e4
LT
103 return base;
104}
7b255436 105
1da177e4
LT
106/**
107 * siimage_seldev - return register base
108 * @hwif: interface
109 * @r: config offset
110 *
111 * Turn a config register offset into the right address in either
112 * PCI space or MMIO space to access the control register in question
113 * including accounting for the unit shift.
114 */
7b255436 115
1da177e4
LT
116static inline unsigned long siimage_seldev(ide_drive_t *drive, int r)
117{
118 ide_hwif_t *hwif = HWIF(drive);
7b255436
SS
119 unsigned long base = (unsigned long)hwif->hwif_data;
120
1da177e4 121 base += 0xA0 + r;
13572144 122 if (hwif->host_flags & IDE_HFLAG_MMIO)
7b255436 123 base += hwif->channel << 6;
1da177e4 124 else
7b255436 125 base += hwif->channel << 4;
1da177e4
LT
126 base |= drive->select.b.unit << drive->select.b.unit;
127 return base;
128}
129
165701d9
BZ
130static u8 sil_ioread8(struct pci_dev *dev, unsigned long addr)
131{
4c674235 132 struct ide_host *host = pci_get_drvdata(dev);
165701d9
BZ
133 u8 tmp = 0;
134
4c674235 135 if (host->host_priv)
165701d9
BZ
136 tmp = readb((void __iomem *)addr);
137 else
138 pci_read_config_byte(dev, addr, &tmp);
139
140 return tmp;
141}
142
143static u16 sil_ioread16(struct pci_dev *dev, unsigned long addr)
144{
4c674235 145 struct ide_host *host = pci_get_drvdata(dev);
165701d9
BZ
146 u16 tmp = 0;
147
4c674235 148 if (host->host_priv)
165701d9
BZ
149 tmp = readw((void __iomem *)addr);
150 else
151 pci_read_config_word(dev, addr, &tmp);
152
153 return tmp;
154}
155
156static void sil_iowrite8(struct pci_dev *dev, u8 val, unsigned long addr)
157{
4c674235
BZ
158 struct ide_host *host = pci_get_drvdata(dev);
159
160 if (host->host_priv)
165701d9
BZ
161 writeb(val, (void __iomem *)addr);
162 else
163 pci_write_config_byte(dev, addr, val);
164}
165
166static void sil_iowrite16(struct pci_dev *dev, u16 val, unsigned long addr)
167{
4c674235
BZ
168 struct ide_host *host = pci_get_drvdata(dev);
169
170 if (host->host_priv)
165701d9
BZ
171 writew(val, (void __iomem *)addr);
172 else
173 pci_write_config_word(dev, addr, val);
174}
175
176static void sil_iowrite32(struct pci_dev *dev, u32 val, unsigned long addr)
177{
4c674235
BZ
178 struct ide_host *host = pci_get_drvdata(dev);
179
180 if (host->host_priv)
165701d9
BZ
181 writel(val, (void __iomem *)addr);
182 else
183 pci_write_config_dword(dev, addr, val);
184}
185
1da177e4 186/**
2d5eaa6d
BZ
187 * sil_udma_filter - compute UDMA mask
188 * @drive: IDE device
189 *
190 * Compute the available UDMA speeds for the device on the interface.
1da177e4 191 *
1da177e4 192 * For the CMD680 this depends on the clocking mode (scsc), for the
2d5eaa6d 193 * SI3112 SATA controller life is a bit simpler.
1da177e4 194 */
2d5eaa6d 195
438c4702 196static u8 sil_pata_udma_filter(ide_drive_t *drive)
1da177e4 197{
7b255436
SS
198 ide_hwif_t *hwif = drive->hwif;
199 struct pci_dev *dev = to_pci_dev(hwif->dev);
200 unsigned long base = (unsigned long)hwif->hwif_data;
201 u8 scsc, mask = 0;
1da177e4 202
13572144
BZ
203 base += (hwif->host_flags & IDE_HFLAG_MMIO) ? 0x4A : 0x8A;
204
205 scsc = sil_ioread8(dev, base);
1da177e4 206
7b255436
SS
207 switch (scsc & 0x30) {
208 case 0x10: /* 133 */
438c4702 209 mask = ATA_UDMA6;
7b255436
SS
210 break;
211 case 0x20: /* 2xPCI */
438c4702 212 mask = ATA_UDMA6;
7b255436
SS
213 break;
214 case 0x00: /* 100 */
438c4702 215 mask = ATA_UDMA5;
7b255436
SS
216 break;
217 default: /* Disabled ? */
1da177e4 218 BUG();
7b255436 219 }
438c4702 220
2d5eaa6d 221 return mask;
1da177e4
LT
222}
223
438c4702
BZ
224static u8 sil_sata_udma_filter(ide_drive_t *drive)
225{
226 return strstr(drive->id->model, "Maxtor") ? ATA_UDMA5 : ATA_UDMA6;
227}
228
1da177e4 229/**
88b2b32b
BZ
230 * sil_set_pio_mode - set host controller for PIO mode
231 * @drive: drive
232 * @pio: PIO mode number
1da177e4
LT
233 *
234 * Load the timing settings for this device mode into the
235 * controller. If we are in PIO mode 3 or 4 turn on IORDY
236 * monitoring (bit 9). The TF timing is bits 31:16
237 */
328dcbb6 238
88b2b32b 239static void sil_set_pio_mode(ide_drive_t *drive, u8 pio)
1da177e4 240{
7b255436
SS
241 static const u16 tf_speed[] = { 0x328a, 0x2283, 0x1281, 0x10c3, 0x10c1 };
242 static const u16 data_speed[] = { 0x328a, 0x2283, 0x1104, 0x10c3, 0x10c1 };
328dcbb6 243
1da177e4 244 ide_hwif_t *hwif = HWIF(drive);
165701d9 245 struct pci_dev *dev = to_pci_dev(hwif->dev);
a87a87cc 246 ide_drive_t *pair = ide_get_paired_drive(drive);
1da177e4
LT
247 u32 speedt = 0;
248 u16 speedp = 0;
249 unsigned long addr = siimage_seldev(drive, 0x04);
7b255436 250 unsigned long tfaddr = siimage_selreg(hwif, 0x02);
ffe5415c 251 unsigned long base = (unsigned long)hwif->hwif_data;
328dcbb6 252 u8 tf_pio = pio;
13572144
BZ
253 u8 mmio = (hwif->host_flags & IDE_HFLAG_MMIO) ? 1 : 0;
254 u8 addr_mask = hwif->channel ? (mmio ? 0xF4 : 0x84)
255 : (mmio ? 0xB4 : 0x80);
ffe5415c
BZ
256 u8 mode = 0;
257 u8 unit = drive->select.b.unit;
328dcbb6
BZ
258
259 /* trim *taskfile* PIO to the slowest of the master/slave */
260 if (pair->present) {
2134758d 261 u8 pair_pio = ide_get_best_pio_mode(pair, 255, 4);
328dcbb6
BZ
262
263 if (pair_pio < tf_pio)
264 tf_pio = pair_pio;
1da177e4 265 }
075cb655 266
328dcbb6
BZ
267 /* cheat for now and use the docs */
268 speedp = data_speed[pio];
269 speedt = tf_speed[tf_pio];
270
165701d9
BZ
271 sil_iowrite16(dev, speedp, addr);
272 sil_iowrite16(dev, speedt, tfaddr);
273
274 /* now set up IORDY */
275 speedp = sil_ioread16(dev, tfaddr - 2);
276 speedp &= ~0x200;
277 if (pio > 2)
278 speedp |= 0x200;
279 sil_iowrite16(dev, speedp, tfaddr - 2);
280
281 mode = sil_ioread8(dev, base + addr_mask);
282 mode &= ~(unit ? 0x30 : 0x03);
7b255436 283 mode |= unit ? 0x10 : 0x01;
165701d9 284 sil_iowrite8(dev, mode, base + addr_mask);
1da177e4
LT
285}
286
1da177e4 287/**
88b2b32b
BZ
288 * sil_set_dma_mode - set host controller for DMA mode
289 * @drive: drive
290 * @speed: DMA mode
1da177e4 291 *
88b2b32b 292 * Tune the SiI chipset for the desired DMA mode.
1da177e4 293 */
f212ff28 294
88b2b32b 295static void sil_set_dma_mode(ide_drive_t *drive, const u8 speed)
1da177e4 296{
7b255436
SS
297 static const u8 ultra6[] = { 0x0F, 0x0B, 0x07, 0x05, 0x03, 0x02, 0x01 };
298 static const u8 ultra5[] = { 0x0C, 0x07, 0x05, 0x04, 0x02, 0x01 };
299 static const u16 dma[] = { 0x2208, 0x10C2, 0x10C1 };
1da177e4
LT
300
301 ide_hwif_t *hwif = HWIF(drive);
36501650 302 struct pci_dev *dev = to_pci_dev(hwif->dev);
1da177e4
LT
303 u16 ultra = 0, multi = 0;
304 u8 mode = 0, unit = drive->select.b.unit;
1da177e4 305 unsigned long base = (unsigned long)hwif->hwif_data;
13572144
BZ
306 u8 mmio = (hwif->host_flags & IDE_HFLAG_MMIO) ? 1 : 0;
307 u8 scsc = 0, addr_mask = hwif->channel ? (mmio ? 0xF4 : 0x84)
308 : (mmio ? 0xB4 : 0x80);
1da177e4
LT
309 unsigned long ma = siimage_seldev(drive, 0x08);
310 unsigned long ua = siimage_seldev(drive, 0x0C);
311
13572144 312 scsc = sil_ioread8 (dev, base + (mmio ? 0x4A : 0x8A));
7b255436 313 mode = sil_ioread8 (dev, base + addr_mask);
165701d9
BZ
314 multi = sil_ioread16(dev, ma);
315 ultra = sil_ioread16(dev, ua);
1da177e4 316
7b255436 317 mode &= ~(unit ? 0x30 : 0x03);
1da177e4
LT
318 ultra &= ~0x3F;
319 scsc = ((scsc & 0x30) == 0x00) ? 0 : 1;
320
321 scsc = is_sata(hwif) ? 1 : scsc;
322
4db90a14 323 if (speed >= XFER_UDMA_0) {
7b255436
SS
324 multi = dma[2];
325 ultra |= scsc ? ultra6[speed - XFER_UDMA_0] :
326 ultra5[speed - XFER_UDMA_0];
327 mode |= unit ? 0x30 : 0x03;
4db90a14
BZ
328 } else {
329 multi = dma[speed - XFER_MW_DMA_0];
7b255436 330 mode |= unit ? 0x20 : 0x02;
1da177e4
LT
331 }
332
7b255436 333 sil_iowrite8 (dev, mode, base + addr_mask);
165701d9
BZ
334 sil_iowrite16(dev, multi, ma);
335 sil_iowrite16(dev, ultra, ua);
1da177e4
LT
336}
337
1da177e4 338/* returns 1 if dma irq issued, 0 otherwise */
5e37bdc0 339static int siimage_io_dma_test_irq(ide_drive_t *drive)
1da177e4
LT
340{
341 ide_hwif_t *hwif = HWIF(drive);
36501650 342 struct pci_dev *dev = to_pci_dev(hwif->dev);
1da177e4
LT
343 u8 dma_altstat = 0;
344 unsigned long addr = siimage_selreg(hwif, 1);
345
346 /* return 1 if INTR asserted */
cab7f8ed 347 if (inb(hwif->dma_base + ATA_DMA_STATUS) & 4)
1da177e4
LT
348 return 1;
349
350 /* return 1 if Device INTR asserted */
36501650 351 pci_read_config_byte(dev, addr, &dma_altstat);
1da177e4 352 if (dma_altstat & 8)
7b255436
SS
353 return 0; /* return 1; */
354
1da177e4
LT
355 return 0;
356}
357
1da177e4 358/**
5e37bdc0 359 * siimage_mmio_dma_test_irq - check we caused an IRQ
1da177e4
LT
360 * @drive: drive we are testing
361 *
362 * Check if we caused an IDE DMA interrupt. We may also have caused
363 * SATA status interrupts, if so we clean them up and continue.
364 */
5e37bdc0
BZ
365
366static int siimage_mmio_dma_test_irq(ide_drive_t *drive)
1da177e4
LT
367{
368 ide_hwif_t *hwif = HWIF(drive);
1da177e4 369 unsigned long addr = siimage_selreg(hwif, 0x1);
835457de
BZ
370 void __iomem *sata_error_addr
371 = (void __iomem *)hwif->sata_scr[SATA_ERROR_OFFSET];
1da177e4 372
835457de 373 if (sata_error_addr) {
7b255436
SS
374 unsigned long base = (unsigned long)hwif->hwif_data;
375 u32 ext_stat = readl((void __iomem *)(base + 0x10));
376 u8 watchdog = 0;
835457de 377
1da177e4 378 if (ext_stat & ((hwif->channel) ? 0x40 : 0x10)) {
835457de
BZ
379 u32 sata_error = readl(sata_error_addr);
380
381 writel(sata_error, sata_error_addr);
1da177e4 382 watchdog = (sata_error & 0x00680000) ? 1 : 0;
1da177e4
LT
383 printk(KERN_WARNING "%s: sata_error = 0x%08x, "
384 "watchdog = %d, %s\n",
7b255436
SS
385 drive->name, sata_error, watchdog, __func__);
386 } else
1da177e4 387 watchdog = (ext_stat & 0x8000) ? 1 : 0;
1da177e4 388
7b255436 389 ext_stat >>= 16;
1da177e4
LT
390 if (!(ext_stat & 0x0404) && !watchdog)
391 return 0;
392 }
393
394 /* return 1 if INTR asserted */
cab7f8ed 395 if (readb((void __iomem *)(hwif->dma_base + ATA_DMA_STATUS)) & 4)
1da177e4
LT
396 return 1;
397
398 /* return 1 if Device INTR asserted */
7b255436
SS
399 if (readb((void __iomem *)addr) & 8)
400 return 0; /* return 1; */
1da177e4
LT
401
402 return 0;
403}
404
5e37bdc0
BZ
405static int siimage_dma_test_irq(ide_drive_t *drive)
406{
13572144 407 if (drive->hwif->host_flags & IDE_HFLAG_MMIO)
5e37bdc0
BZ
408 return siimage_mmio_dma_test_irq(drive);
409 else
410 return siimage_io_dma_test_irq(drive);
411}
412
1da177e4 413/**
438c4702 414 * sil_sata_reset_poll - wait for SATA reset
1da177e4
LT
415 * @drive: drive we are resetting
416 *
417 * Poll the SATA phy and see whether it has come back from the dead
418 * yet.
419 */
438c4702
BZ
420
421static int sil_sata_reset_poll(ide_drive_t *drive)
1da177e4 422{
835457de
BZ
423 ide_hwif_t *hwif = drive->hwif;
424 void __iomem *sata_status_addr
425 = (void __iomem *)hwif->sata_scr[SATA_STATUS_OFFSET];
426
427 if (sata_status_addr) {
428 /* SATA Status is available only when in MMIO mode */
429 u32 sata_stat = readl(sata_status_addr);
1da177e4 430
835457de 431 if ((sata_stat & 0x03) != 0x03) {
1da177e4 432 printk(KERN_WARNING "%s: reset phy dead, status=0x%08x\n",
835457de 433 hwif->name, sata_stat);
64a8f00f 434 return -ENXIO;
1da177e4 435 }
1da177e4 436 }
438c4702
BZ
437
438 return 0;
1da177e4
LT
439}
440
441/**
438c4702 442 * sil_sata_pre_reset - reset hook
1da177e4
LT
443 * @drive: IDE device being reset
444 *
445 * For the SATA devices we need to handle recalibration/geometry
446 * differently
447 */
1da177e4 448
438c4702
BZ
449static void sil_sata_pre_reset(ide_drive_t *drive)
450{
451 if (drive->media == ide_disk) {
1da177e4
LT
452 drive->special.b.set_geometry = 0;
453 drive->special.b.recalibrate = 0;
454 }
455}
456
1da177e4
LT
457/**
458 * init_chipset_siimage - set up an SI device
459 * @dev: PCI device
1da177e4
LT
460 *
461 * Perform the initial PCI set up for this device. Attempt to switch
7b255436 462 * to 133 MHz clocking if the system isn't already set up to do it.
1da177e4
LT
463 */
464
a326b02b 465static unsigned int __devinit init_chipset_siimage(struct pci_dev *dev)
1da177e4 466{
4c674235
BZ
467 struct ide_host *host = pci_get_drvdata(dev);
468 void __iomem *ioaddr = host->host_priv;
165701d9 469 unsigned long base, scsc_addr;
4c674235 470 u8 rev = dev->revision, tmp;
1da177e4 471
fc212bb1 472 pci_write_config_byte(dev, PCI_CACHE_LINE_SIZE, rev ? 1 : 255);
1da177e4 473
4c674235
BZ
474 if (ioaddr)
475 pci_set_master(dev);
165701d9
BZ
476
477 base = (unsigned long)ioaddr;
478
479 if (ioaddr && pdev_is_sata(dev)) {
480 u32 tmp32, irq_mask;
481
482 /* make sure IDE0/1 interrupts are not masked */
483 irq_mask = (1 << 22) | (1 << 23);
484 tmp32 = readl(ioaddr + 0x48);
485 if (tmp32 & irq_mask) {
486 tmp32 &= ~irq_mask;
487 writel(tmp32, ioaddr + 0x48);
488 readl(ioaddr + 0x48); /* flush */
1da177e4 489 }
165701d9
BZ
490 writel(0, ioaddr + 0x148);
491 writel(0, ioaddr + 0x1C8);
1da177e4
LT
492 }
493
165701d9
BZ
494 sil_iowrite8(dev, 0, base ? (base + 0xB4) : 0x80);
495 sil_iowrite8(dev, 0, base ? (base + 0xF4) : 0x84);
496
497 scsc_addr = base ? (base + 0x4A) : 0x8A;
498 tmp = sil_ioread8(dev, scsc_addr);
499
500 switch (tmp & 0x30) {
501 case 0x00:
7b255436 502 /* On 100 MHz clocking, try and switch to 133 MHz */
165701d9
BZ
503 sil_iowrite8(dev, tmp | 0x10, scsc_addr);
504 break;
505 case 0x30:
506 /* Clocking is disabled, attempt to force 133MHz clocking. */
507 sil_iowrite8(dev, tmp & ~0x20, scsc_addr);
508 case 0x10:
509 /* On 133Mhz clocking. */
510 break;
511 case 0x20:
512 /* On PCIx2 clocking. */
513 break;
1da177e4
LT
514 }
515
165701d9 516 tmp = sil_ioread8(dev, scsc_addr);
1da177e4 517
7b255436 518 sil_iowrite8 (dev, 0x72, base + 0xA1);
165701d9
BZ
519 sil_iowrite16(dev, 0x328A, base + 0xA2);
520 sil_iowrite32(dev, 0x62DD62DD, base + 0xA4);
521 sil_iowrite32(dev, 0x43924392, base + 0xA8);
522 sil_iowrite32(dev, 0x40094009, base + 0xAC);
7b255436 523 sil_iowrite8 (dev, 0x72, base ? (base + 0xE1) : 0xB1);
165701d9
BZ
524 sil_iowrite16(dev, 0x328A, base ? (base + 0xE2) : 0xB2);
525 sil_iowrite32(dev, 0x62DD62DD, base ? (base + 0xE4) : 0xB4);
526 sil_iowrite32(dev, 0x43924392, base ? (base + 0xE8) : 0xB8);
527 sil_iowrite32(dev, 0x40094009, base ? (base + 0xEC) : 0xBC);
528
529 if (base && pdev_is_sata(dev)) {
530 writel(0xFFFF0000, ioaddr + 0x108);
531 writel(0xFFFF0000, ioaddr + 0x188);
532 writel(0x00680000, ioaddr + 0x148);
533 writel(0x00680000, ioaddr + 0x1C8);
534 }
535
24cc434a
BZ
536 /* report the clocking mode of the controller */
537 if (!pdev_is_sata(dev)) {
538 static const char *clk_str[] =
539 { "== 100", "== 133", "== 2X PCI", "DISABLED!" };
540
541 tmp >>= 4;
a326b02b
BZ
542 printk(KERN_INFO DRV_NAME " %s: BASE CLOCK %s\n",
543 pci_name(dev), clk_str[tmp & 3]);
24cc434a 544 }
1da177e4 545
1da177e4
LT
546 return 0;
547}
548
549/**
550 * init_mmio_iops_siimage - set up the iops for MMIO
551 * @hwif: interface to set up
552 *
553 * The basic setup here is fairly simple, we can use standard MMIO
554 * operations. However we do have to set the taskfile register offsets
7b255436 555 * by hand as there isn't a standard defined layout for them this time.
1da177e4
LT
556 *
557 * The hardware supports buffered taskfiles and also some rather nice
19c1ef5f 558 * extended PRD tables. For better SI3112 support use the libata driver
1da177e4
LT
559 */
560
561static void __devinit init_mmio_iops_siimage(ide_hwif_t *hwif)
562{
36501650 563 struct pci_dev *dev = to_pci_dev(hwif->dev);
4c674235
BZ
564 struct ide_host *host = pci_get_drvdata(dev);
565 void *addr = host->host_priv;
1da177e4 566 u8 ch = hwif->channel;
4c3032d8 567 struct ide_io_ports *io_ports = &hwif->io_ports;
7b255436 568 unsigned long base;
4c3032d8 569
1da177e4 570 /*
7b255436 571 * Fill in the basic hwif bits
1da177e4 572 */
c5dd43ec 573 hwif->host_flags |= IDE_HFLAG_MMIO;
761052e6 574
7b255436 575 hwif->hwif_data = addr;
1da177e4
LT
576
577 /*
7b255436
SS
578 * Now set up the hw. We have to do this ourselves as the
579 * MMIO layout isn't the same as the standard port based I/O.
1da177e4 580 */
4c3032d8 581 memset(io_ports, 0, sizeof(*io_ports));
1da177e4
LT
582
583 base = (unsigned long)addr;
584 if (ch)
585 base += 0xC0;
586 else
587 base += 0x80;
588
589 /*
7b255436
SS
590 * The buffered task file doesn't have status/control, so we
591 * can't currently use it sanely since we want to use LBA48 mode.
592 */
4c3032d8
BZ
593 io_ports->data_addr = base;
594 io_ports->error_addr = base + 1;
595 io_ports->nsect_addr = base + 2;
596 io_ports->lbal_addr = base + 3;
597 io_ports->lbam_addr = base + 4;
598 io_ports->lbah_addr = base + 5;
599 io_ports->device_addr = base + 6;
600 io_ports->status_addr = base + 7;
601 io_ports->ctl_addr = base + 10;
1da177e4
LT
602
603 if (pdev_is_sata(dev)) {
604 base = (unsigned long)addr;
605 if (ch)
606 base += 0x80;
607 hwif->sata_scr[SATA_STATUS_OFFSET] = base + 0x104;
608 hwif->sata_scr[SATA_ERROR_OFFSET] = base + 0x108;
609 hwif->sata_scr[SATA_CONTROL_OFFSET] = base + 0x100;
1da177e4
LT
610 }
611
9239b333 612 hwif->irq = dev->irq;
1da177e4 613
9239b333 614 hwif->dma_base = (unsigned long)addr + (ch ? 0x08 : 0x00);
1da177e4
LT
615}
616
617static int is_dev_seagate_sata(ide_drive_t *drive)
618{
7b255436
SS
619 const char *s = &drive->id->model[0];
620 unsigned len = strnlen(s, sizeof(drive->id->model));
1da177e4 621
7b255436 622 if ((len > 4) && (!memcmp(s, "ST", 2)))
1da177e4
LT
623 if ((!memcmp(s + len - 2, "AS", 2)) ||
624 (!memcmp(s + len - 3, "ASL", 3))) {
625 printk(KERN_INFO "%s: applying pessimistic Seagate "
626 "errata fix\n", drive->name);
627 return 1;
628 }
7b255436 629
1da177e4
LT
630 return 0;
631}
632
633/**
f01393e4
BZ
634 * sil_quirkproc - post probe fixups
635 * @drive: drive
1da177e4
LT
636 *
637 * Called after drive probe we use this to decide whether the
638 * Seagate fixup must be applied. This used to be in init_iops but
639 * that can occur before we know what drives are present.
640 */
641
36de9948 642static void sil_quirkproc(ide_drive_t *drive)
1da177e4 643{
f01393e4
BZ
644 ide_hwif_t *hwif = drive->hwif;
645
7b255436 646 /* Try and rise the rqsize */
f01393e4 647 if (!is_sata(hwif) || !is_dev_seagate_sata(drive))
1da177e4
LT
648 hwif->rqsize = 128;
649}
650
651/**
652 * init_iops_siimage - set up iops
653 * @hwif: interface to set up
654 *
655 * Do the basic setup for the SIIMAGE hardware interface
656 * and then do the MMIO setup if we can. This is the first
657 * look in we get for setting up the hwif so that we
658 * can get the iops right before using them.
659 */
660
661static void __devinit init_iops_siimage(ide_hwif_t *hwif)
662{
36501650 663 struct pci_dev *dev = to_pci_dev(hwif->dev);
4c674235 664 struct ide_host *host = pci_get_drvdata(dev);
36501650 665
1da177e4
LT
666 hwif->hwif_data = NULL;
667
668 /* Pessimal until we finish probing */
669 hwif->rqsize = 15;
670
4c674235
BZ
671 if (host->host_priv)
672 init_mmio_iops_siimage(hwif);
1da177e4
LT
673}
674
675/**
ac95beed 676 * sil_cable_detect - cable detection
1da177e4
LT
677 * @hwif: interface to check
678 *
7b255436 679 * Check for the presence of an ATA66 capable cable on the interface.
1da177e4
LT
680 */
681
ac95beed 682static u8 __devinit sil_cable_detect(ide_hwif_t *hwif)
1da177e4 683{
7b255436
SS
684 struct pci_dev *dev = to_pci_dev(hwif->dev);
685 unsigned long addr = siimage_selreg(hwif, 0);
686 u8 ata66 = sil_ioread8(dev, addr);
1da177e4 687
49521f97 688 return (ata66 & 0x01) ? ATA_CBL_PATA80 : ATA_CBL_PATA40;
1da177e4
LT
689}
690
ac95beed
BZ
691static const struct ide_port_ops sil_pata_port_ops = {
692 .set_pio_mode = sil_set_pio_mode,
693 .set_dma_mode = sil_set_dma_mode,
694 .quirkproc = sil_quirkproc,
695 .udma_filter = sil_pata_udma_filter,
696 .cable_detect = sil_cable_detect,
697};
698
699static const struct ide_port_ops sil_sata_port_ops = {
700 .set_pio_mode = sil_set_pio_mode,
701 .set_dma_mode = sil_set_dma_mode,
702 .reset_poll = sil_sata_reset_poll,
703 .pre_reset = sil_sata_pre_reset,
704 .quirkproc = sil_quirkproc,
705 .udma_filter = sil_sata_udma_filter,
706 .cable_detect = sil_cable_detect,
707};
708
b26b0c59
BH
709static const struct ide_dma_ops sil_dma_ops = {
710 .dma_host_set = ide_dma_host_set,
711 .dma_setup = ide_dma_setup,
712 .dma_exec_cmd = ide_dma_exec_cmd,
713 .dma_start = ide_dma_start,
714 .dma_end = __ide_dma_end,
5e37bdc0 715 .dma_test_irq = siimage_dma_test_irq,
b26b0c59
BH
716 .dma_timeout = ide_dma_timeout,
717 .dma_lost_irq = ide_dma_lost_irq,
5e37bdc0
BZ
718};
719
ced3ec8a 720#define DECLARE_SII_DEV(p_ops) \
1da177e4 721 { \
ced3ec8a 722 .name = DRV_NAME, \
1da177e4
LT
723 .init_chipset = init_chipset_siimage, \
724 .init_iops = init_iops_siimage, \
ac95beed 725 .port_ops = p_ops, \
5e37bdc0 726 .dma_ops = &sil_dma_ops, \
4099d143 727 .pio_mask = ATA_PIO4, \
5f8b6c34
BZ
728 .mwdma_mask = ATA_MWDMA2, \
729 .udma_mask = ATA_UDMA6, \
1da177e4
LT
730 }
731
85620436 732static const struct ide_port_info siimage_chipsets[] __devinitdata = {
ced3ec8a
BZ
733 /* 0: SiI680 */ DECLARE_SII_DEV(&sil_pata_port_ops),
734 /* 1: SiI3112 */ DECLARE_SII_DEV(&sil_sata_port_ops)
1da177e4
LT
735};
736
737/**
7b255436 738 * siimage_init_one - PCI layer discovery entry
1da177e4
LT
739 * @dev: PCI device
740 * @id: ident table entry
741 *
7b255436 742 * Called by the PCI code when it finds an SiI680 or SiI3112 controller.
1da177e4
LT
743 * We then use the IDE PCI generic helper to do most of the work.
744 */
7b255436
SS
745
746static int __devinit siimage_init_one(struct pci_dev *dev,
747 const struct pci_device_id *id)
1da177e4 748{
4c674235
BZ
749 void __iomem *ioaddr = NULL;
750 resource_size_t bar5 = pci_resource_start(dev, 5);
751 unsigned long barsize = pci_resource_len(dev, 5);
752 int rc;
5e37bdc0
BZ
753 struct ide_port_info d;
754 u8 idx = id->driver_data;
4c674235 755 u8 BA5_EN;
5e37bdc0
BZ
756
757 d = siimage_chipsets[idx];
758
759 if (idx) {
760 static int first = 1;
761
762 if (first) {
ced3ec8a 763 printk(KERN_INFO DRV_NAME ": For full SATA support you "
5e37bdc0
BZ
764 "should use the libata sata_sil module.\n");
765 first = 0;
766 }
767
768 d.host_flags |= IDE_HFLAG_NO_ATAPI_DMA;
769 }
770
4c674235
BZ
771 rc = pci_enable_device(dev);
772 if (rc)
773 return rc;
774
775 pci_read_config_byte(dev, 0x8A, &BA5_EN);
776 if ((BA5_EN & 0x01) || bar5) {
777 /*
778 * Drop back to PIO if we can't map the MMIO. Some systems
779 * seem to get terminally confused in the PCI spaces.
780 */
781 if (!request_mem_region(bar5, barsize, d.name)) {
ced3ec8a 782 printk(KERN_WARNING DRV_NAME " %s: MMIO ports not "
28cfd8af 783 "available\n", pci_name(dev));
4c674235
BZ
784 } else {
785 ioaddr = ioremap(bar5, barsize);
786 if (ioaddr == NULL)
787 release_mem_region(bar5, barsize);
788 }
789 }
790
791 rc = ide_pci_init_one(dev, &d, ioaddr);
792 if (rc) {
793 if (ioaddr) {
794 iounmap(ioaddr);
795 release_mem_region(bar5, barsize);
796 }
797 pci_disable_device(dev);
798 }
799
800 return rc;
1da177e4
LT
801}
802
fe382580
BZ
803static void __devexit siimage_remove(struct pci_dev *dev)
804{
805 struct ide_host *host = pci_get_drvdata(dev);
806 void __iomem *ioaddr = host->host_priv;
807
808 ide_pci_remove(dev);
809
810 if (ioaddr) {
811 resource_size_t bar5 = pci_resource_start(dev, 5);
812 unsigned long barsize = pci_resource_len(dev, 5);
813
814 iounmap(ioaddr);
815 release_mem_region(bar5, barsize);
816 }
817
818 pci_disable_device(dev);
819}
820
9cbcc5e3
BZ
821static const struct pci_device_id siimage_pci_tbl[] = {
822 { PCI_VDEVICE(CMD, PCI_DEVICE_ID_SII_680), 0 },
1da177e4 823#ifdef CONFIG_BLK_DEV_IDE_SATA
9cbcc5e3 824 { PCI_VDEVICE(CMD, PCI_DEVICE_ID_SII_3112), 1 },
ced3ec8a 825 { PCI_VDEVICE(CMD, PCI_DEVICE_ID_SII_1210SA), 1 },
1da177e4
LT
826#endif
827 { 0, },
828};
829MODULE_DEVICE_TABLE(pci, siimage_pci_tbl);
830
831static struct pci_driver driver = {
832 .name = "SiI_IDE",
833 .id_table = siimage_pci_tbl,
834 .probe = siimage_init_one,
fe382580 835 .remove = siimage_remove,
1da177e4
LT
836};
837
82ab1eec 838static int __init siimage_ide_init(void)
1da177e4
LT
839{
840 return ide_pci_register_driver(&driver);
841}
842
fe382580
BZ
843static void __exit siimage_ide_exit(void)
844{
845 pci_unregister_driver(&driver);
846}
847
1da177e4 848module_init(siimage_ide_init);
fe382580 849module_exit(siimage_ide_exit);
1da177e4
LT
850
851MODULE_AUTHOR("Andre Hedrick, Alan Cox");
852MODULE_DESCRIPTION("PCI driver module for SiI IDE");
853MODULE_LICENSE("GPL");